blob: 7ee52075708df7e82d1d77d1d6440ca444a6ec4c [file] [log] [blame]
Dan Gohmana629b482008-12-08 17:50:35 +00001//===---- ScheduleDAGInstrs.cpp - MachineInstr Rescheduling ---------------===//
Dan Gohman343f0c02008-11-19 23:18:57 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
Dan Gohmana629b482008-12-08 17:50:35 +000010// This implements the ScheduleDAGInstrs class, which implements re-scheduling
11// of MachineInstrs.
Dan Gohman343f0c02008-11-19 23:18:57 +000012//
13//===----------------------------------------------------------------------===//
14
Andrew Trick8b1496c2012-11-28 05:13:28 +000015#define DEBUG_TYPE "misched"
Chandler Carruthd04a8d42012-12-03 16:50:05 +000016#include "llvm/CodeGen/ScheduleDAGInstrs.h"
17#include "llvm/ADT/MapVector.h"
18#include "llvm/ADT/SmallPtrSet.h"
19#include "llvm/ADT/SmallSet.h"
Dan Gohman3311a1f2009-01-30 02:49:14 +000020#include "llvm/Analysis/AliasAnalysis.h"
Dan Gohman5034dd32010-12-15 20:02:24 +000021#include "llvm/Analysis/ValueTracking.h"
Andrew Trickb4566a92012-02-22 06:08:11 +000022#include "llvm/CodeGen/LiveIntervalAnalysis.h"
Dan Gohman3f237442008-12-16 03:25:46 +000023#include "llvm/CodeGen/MachineFunctionPass.h"
Dan Gohmanc76909a2009-09-25 20:36:54 +000024#include "llvm/CodeGen/MachineMemOperand.h"
Dan Gohman3f237442008-12-16 03:25:46 +000025#include "llvm/CodeGen/MachineRegisterInfo.h"
Dan Gohman6a9041e2008-12-04 01:35:46 +000026#include "llvm/CodeGen/PseudoSourceValue.h"
Andrew Trickafc26572012-06-06 19:47:35 +000027#include "llvm/CodeGen/RegisterPressure.h"
Andrew Trick53e98a22012-11-28 05:13:24 +000028#include "llvm/CodeGen/ScheduleDFS.h"
Chandler Carruth0b8c9a82013-01-02 11:36:10 +000029#include "llvm/IR/Operator.h"
Evan Chengab8be962011-06-29 01:14:12 +000030#include "llvm/MC/MCInstrItineraries.h"
Andrew Trickeb05b972012-05-15 18:59:41 +000031#include "llvm/Support/CommandLine.h"
Dan Gohman343f0c02008-11-19 23:18:57 +000032#include "llvm/Support/Debug.h"
Andrew Trick1e94e982012-10-15 18:02:27 +000033#include "llvm/Support/Format.h"
Dan Gohman343f0c02008-11-19 23:18:57 +000034#include "llvm/Support/raw_ostream.h"
Chandler Carruthd04a8d42012-12-03 16:50:05 +000035#include "llvm/Target/TargetInstrInfo.h"
36#include "llvm/Target/TargetMachine.h"
37#include "llvm/Target/TargetRegisterInfo.h"
38#include "llvm/Target/TargetSubtargetInfo.h"
Dan Gohman343f0c02008-11-19 23:18:57 +000039using namespace llvm;
40
Andrew Trickeb05b972012-05-15 18:59:41 +000041static cl::opt<bool> EnableAASchedMI("enable-aa-sched-mi", cl::Hidden,
42 cl::ZeroOrMore, cl::init(false),
43 cl::desc("Enable use of AA during MI GAD construction"));
44
Dan Gohman79ce2762009-01-15 19:20:50 +000045ScheduleDAGInstrs::ScheduleDAGInstrs(MachineFunction &mf,
Dan Gohman3f237442008-12-16 03:25:46 +000046 const MachineLoopInfo &mli,
Andrew Trick5e920d72012-01-14 02:17:12 +000047 const MachineDominatorTree &mdt,
Andrew Trickb4566a92012-02-22 06:08:11 +000048 bool IsPostRAFlag,
49 LiveIntervals *lis)
Andrew Trick412cd2f2012-10-10 05:43:09 +000050 : ScheduleDAG(mf), MLI(mli), MDT(mdt), MFI(mf.getFrameInfo()), LIS(lis),
Andrew Trick714973e2012-10-09 23:44:23 +000051 IsPostRA(IsPostRAFlag), CanHandleTerminators(false), FirstDbgValue(0) {
Andrew Trickb4566a92012-02-22 06:08:11 +000052 assert((IsPostRA || LIS) && "PreRA scheduling requires LiveIntervals");
Devang Patelcf4cc842011-06-02 20:07:12 +000053 DbgValues.clear();
Andrew Trickcc77b542012-02-22 06:08:13 +000054 assert(!(IsPostRA && MRI.getNumVirtRegs()) &&
Andrew Trick19273ae2012-02-21 04:51:23 +000055 "Virtual registers must be removed prior to PostRA scheduling");
Andrew Trick781ab472012-09-18 18:20:00 +000056
57 const TargetSubtargetInfo &ST = TM.getSubtarget<TargetSubtargetInfo>();
58 SchedModel.init(*ST.getSchedModel(), &ST, TII);
Evan Cheng38bdfc62009-10-18 19:58:47 +000059}
Dan Gohman343f0c02008-11-19 23:18:57 +000060
Dan Gohman3311a1f2009-01-30 02:49:14 +000061/// getUnderlyingObjectFromInt - This is the function that does the work of
62/// looking through basic ptrtoint+arithmetic+inttoptr sequences.
63static const Value *getUnderlyingObjectFromInt(const Value *V) {
64 do {
Dan Gohman8906f952009-07-17 20:58:59 +000065 if (const Operator *U = dyn_cast<Operator>(V)) {
Dan Gohman3311a1f2009-01-30 02:49:14 +000066 // If we find a ptrtoint, we can transfer control back to the
67 // regular getUnderlyingObjectFromInt.
Dan Gohman8906f952009-07-17 20:58:59 +000068 if (U->getOpcode() == Instruction::PtrToInt)
Dan Gohman3311a1f2009-01-30 02:49:14 +000069 return U->getOperand(0);
Andrew Trick8f82a082012-11-28 03:42:49 +000070 // If we find an add of a constant, a multiplied value, or a phi, it's
Dan Gohman3311a1f2009-01-30 02:49:14 +000071 // likely that the other operand will lead us to the base
72 // object. We don't have to worry about the case where the
Dan Gohman748f98f2009-08-07 01:26:06 +000073 // object address is somehow being computed by the multiply,
Dan Gohman3311a1f2009-01-30 02:49:14 +000074 // because our callers only care when the result is an
Nick Lewycky6b0db5f2012-10-26 04:27:49 +000075 // identifiable object.
Dan Gohman8906f952009-07-17 20:58:59 +000076 if (U->getOpcode() != Instruction::Add ||
Dan Gohman3311a1f2009-01-30 02:49:14 +000077 (!isa<ConstantInt>(U->getOperand(1)) &&
Andrew Trick8f82a082012-11-28 03:42:49 +000078 Operator::getOpcode(U->getOperand(1)) != Instruction::Mul &&
79 !isa<PHINode>(U->getOperand(1))))
Dan Gohman3311a1f2009-01-30 02:49:14 +000080 return V;
81 V = U->getOperand(0);
82 } else {
83 return V;
84 }
Duncan Sands1df98592010-02-16 11:11:14 +000085 assert(V->getType()->isIntegerTy() && "Unexpected operand type!");
Dan Gohman3311a1f2009-01-30 02:49:14 +000086 } while (1);
87}
88
Hal Finkelf2183102012-12-10 18:49:16 +000089/// getUnderlyingObjects - This is a wrapper around GetUnderlyingObjects
Dan Gohman3311a1f2009-01-30 02:49:14 +000090/// and adds support for basic ptrtoint+arithmetic+inttoptr sequences.
Hal Finkelf2183102012-12-10 18:49:16 +000091static void getUnderlyingObjects(const Value *V,
92 SmallVectorImpl<Value *> &Objects) {
93 SmallPtrSet<const Value*, 16> Visited;
94 SmallVector<const Value *, 4> Working(1, V);
Dan Gohman3311a1f2009-01-30 02:49:14 +000095 do {
Hal Finkelf2183102012-12-10 18:49:16 +000096 V = Working.pop_back_val();
97
98 SmallVector<Value *, 4> Objs;
99 GetUnderlyingObjects(const_cast<Value *>(V), Objs);
100
101 for (SmallVector<Value *, 4>::iterator I = Objs.begin(), IE = Objs.end();
102 I != IE; ++I) {
103 V = *I;
104 if (!Visited.insert(V))
105 continue;
106 if (Operator::getOpcode(V) == Instruction::IntToPtr) {
107 const Value *O =
108 getUnderlyingObjectFromInt(cast<User>(V)->getOperand(0));
109 if (O->getType()->isPointerTy()) {
110 Working.push_back(O);
111 continue;
112 }
113 }
114 Objects.push_back(const_cast<Value *>(V));
115 }
116 } while (!Working.empty());
Dan Gohman3311a1f2009-01-30 02:49:14 +0000117}
118
Hal Finkelf2183102012-12-10 18:49:16 +0000119/// getUnderlyingObjectsForInstr - If this machine instr has memory reference
Dan Gohman3311a1f2009-01-30 02:49:14 +0000120/// information and it can be tracked to a normal reference to a known
Hal Finkelf2183102012-12-10 18:49:16 +0000121/// object, return the Value for that object.
122static void getUnderlyingObjectsForInstr(const MachineInstr *MI,
123 const MachineFrameInfo *MFI,
124 SmallVectorImpl<std::pair<const Value *, bool> > &Objects) {
Dan Gohman3311a1f2009-01-30 02:49:14 +0000125 if (!MI->hasOneMemOperand() ||
Dan Gohmanc76909a2009-09-25 20:36:54 +0000126 !(*MI->memoperands_begin())->getValue() ||
127 (*MI->memoperands_begin())->isVolatile())
Hal Finkelf2183102012-12-10 18:49:16 +0000128 return;
Dan Gohman3311a1f2009-01-30 02:49:14 +0000129
Dan Gohmanc76909a2009-09-25 20:36:54 +0000130 const Value *V = (*MI->memoperands_begin())->getValue();
Dan Gohman3311a1f2009-01-30 02:49:14 +0000131 if (!V)
Hal Finkelf2183102012-12-10 18:49:16 +0000132 return;
Dan Gohman3311a1f2009-01-30 02:49:14 +0000133
Hal Finkelf2183102012-12-10 18:49:16 +0000134 SmallVector<Value *, 4> Objs;
135 getUnderlyingObjects(V, Objs);
Andrew Trickf405b1a2011-05-05 19:24:06 +0000136
Hal Finkelf2183102012-12-10 18:49:16 +0000137 for (SmallVector<Value *, 4>::iterator I = Objs.begin(), IE = Objs.end();
138 I != IE; ++I) {
139 bool MayAlias = true;
140 V = *I;
141
142 if (const PseudoSourceValue *PSV = dyn_cast<PseudoSourceValue>(V)) {
143 // For now, ignore PseudoSourceValues which may alias LLVM IR values
144 // because the code that uses this function has no way to cope with
145 // such aliases.
146
147 if (PSV->isAliased(MFI)) {
148 Objects.clear();
149 return;
150 }
151
152 MayAlias = PSV->mayAlias(MFI);
153 } else if (!isIdentifiedObject(V)) {
154 Objects.clear();
155 return;
156 }
157
158 Objects.push_back(std::make_pair(V, MayAlias));
Evan Chengff89dcb2009-10-18 18:16:27 +0000159 }
Dan Gohman3311a1f2009-01-30 02:49:14 +0000160}
161
Andrew Trick918f38a2012-04-20 20:05:21 +0000162void ScheduleDAGInstrs::startBlock(MachineBasicBlock *bb) {
163 BB = bb;
Dan Gohman9e64bbb2009-02-10 23:27:53 +0000164}
165
Andrew Trick953be892012-03-07 23:00:49 +0000166void ScheduleDAGInstrs::finishBlock() {
Andrew Tricka30444a2012-04-20 20:24:33 +0000167 // Subclasses should no longer refer to the old block.
Andrew Trick918f38a2012-04-20 20:05:21 +0000168 BB = 0;
Andrew Trick47c14452012-03-07 05:21:52 +0000169}
170
Andrew Trick47c14452012-03-07 05:21:52 +0000171/// Initialize the DAG and common scheduler state for the current scheduling
172/// region. This does not actually create the DAG, only clears it. The
173/// scheduling driver may call BuildSchedGraph multiple times per scheduling
174/// region.
175void ScheduleDAGInstrs::enterRegion(MachineBasicBlock *bb,
176 MachineBasicBlock::iterator begin,
177 MachineBasicBlock::iterator end,
178 unsigned endcount) {
Andrew Trick918f38a2012-04-20 20:05:21 +0000179 assert(bb == BB && "startBlock should set BB");
Andrew Trick68675c62012-03-09 04:29:02 +0000180 RegionBegin = begin;
181 RegionEnd = end;
Andrew Trickcf46b5a2012-03-07 23:00:52 +0000182 EndIndex = endcount;
Andrew Trick17d35e52012-03-14 04:00:41 +0000183 MISUnitMap.clear();
Andrew Trick47c14452012-03-07 05:21:52 +0000184
Andrew Trick47c14452012-03-07 05:21:52 +0000185 ScheduleDAG::clearDAG();
186}
187
188/// Close the current scheduling region. Don't clear any state in case the
189/// driver wants to refer to the previous scheduling region.
190void ScheduleDAGInstrs::exitRegion() {
191 // Nothing to do.
192}
193
Andrew Trick953be892012-03-07 23:00:49 +0000194/// addSchedBarrierDeps - Add dependencies from instructions in the current
Evan Chengec6906b2010-10-23 02:10:46 +0000195/// list of instructions being scheduled to scheduling barrier by adding
196/// the exit SU to the register defs and use list. This is because we want to
197/// make sure instructions which define registers that are either used by
198/// the terminator or are live-out are properly scheduled. This is
199/// especially important when the definition latency of the return value(s)
200/// are too high to be hidden by the branch or when the liveout registers
201/// used by instructions in the fallthrough block.
Andrew Trick953be892012-03-07 23:00:49 +0000202void ScheduleDAGInstrs::addSchedBarrierDeps() {
Andrew Trick68675c62012-03-09 04:29:02 +0000203 MachineInstr *ExitMI = RegionEnd != BB->end() ? &*RegionEnd : 0;
Evan Chengec6906b2010-10-23 02:10:46 +0000204 ExitSU.setInstr(ExitMI);
205 bool AllDepKnown = ExitMI &&
Evan Cheng5a96b3d2011-12-07 07:15:52 +0000206 (ExitMI->isCall() || ExitMI->isBarrier());
Evan Chengec6906b2010-10-23 02:10:46 +0000207 if (ExitMI && AllDepKnown) {
208 // If it's a call or a barrier, add dependencies on the defs and uses of
209 // instruction.
210 for (unsigned i = 0, e = ExitMI->getNumOperands(); i != e; ++i) {
211 const MachineOperand &MO = ExitMI->getOperand(i);
212 if (!MO.isReg() || MO.isDef()) continue;
213 unsigned Reg = MO.getReg();
214 if (Reg == 0) continue;
215
Andrew Trick3c58ba82012-01-14 02:17:18 +0000216 if (TRI->isPhysicalRegister(Reg))
Michael Ilsemanafe77f32013-01-21 18:18:53 +0000217 Uses.insert(PhysRegSUOper(&ExitSU, -1, Reg));
Andrew Trickd3a74862012-03-16 05:04:25 +0000218 else {
Andrew Trick3c58ba82012-01-14 02:17:18 +0000219 assert(!IsPostRA && "Virtual register encountered after regalloc.");
Andrew Trick177d87a2012-12-01 01:22:44 +0000220 if (MO.readsReg()) // ignore undef operands
221 addVRegUseDeps(&ExitSU, i);
Andrew Trickd3a74862012-03-16 05:04:25 +0000222 }
Evan Chengec6906b2010-10-23 02:10:46 +0000223 }
224 } else {
225 // For others, e.g. fallthrough, conditional branch, assume the exit
Evan Chengde5fa932010-10-27 23:17:17 +0000226 // uses all the registers that are livein to the successor blocks.
Benjamin Kramera82d5262012-03-16 17:38:19 +0000227 assert(Uses.empty() && "Uses in set before adding deps?");
Evan Chengde5fa932010-10-27 23:17:17 +0000228 for (MachineBasicBlock::succ_iterator SI = BB->succ_begin(),
229 SE = BB->succ_end(); SI != SE; ++SI)
230 for (MachineBasicBlock::livein_iterator I = (*SI)->livein_begin(),
Andrew Trickf405b1a2011-05-05 19:24:06 +0000231 E = (*SI)->livein_end(); I != E; ++I) {
Evan Chengde5fa932010-10-27 23:17:17 +0000232 unsigned Reg = *I;
Benjamin Kramera82d5262012-03-16 17:38:19 +0000233 if (!Uses.contains(Reg))
Michael Ilsemanafe77f32013-01-21 18:18:53 +0000234 Uses.insert(PhysRegSUOper(&ExitSU, -1, Reg));
Evan Chengde5fa932010-10-27 23:17:17 +0000235 }
Evan Chengec6906b2010-10-23 02:10:46 +0000236 }
237}
238
Andrew Trick81a682a2012-02-23 01:52:38 +0000239/// MO is an operand of SU's instruction that defines a physical register. Add
240/// data dependencies from SU to any uses of the physical register.
Andrew Trickffd25262012-08-23 00:39:43 +0000241void ScheduleDAGInstrs::addPhysRegDataDeps(SUnit *SU, unsigned OperIdx) {
242 const MachineOperand &MO = SU->getInstr()->getOperand(OperIdx);
Andrew Trick81a682a2012-02-23 01:52:38 +0000243 assert(MO.isDef() && "expect physreg def");
244
245 // Ask the target if address-backscheduling is desirable, and if so how much.
246 const TargetSubtargetInfo &ST = TM.getSubtarget<TargetSubtargetInfo>();
Andrew Trick81a682a2012-02-23 01:52:38 +0000247
Jakob Stoklund Olesen396618b2012-06-01 23:28:30 +0000248 for (MCRegAliasIterator Alias(MO.getReg(), TRI, true);
249 Alias.isValid(); ++Alias) {
Andrew Trick702d4892012-02-24 07:04:55 +0000250 if (!Uses.contains(*Alias))
Andrew Trick81a682a2012-02-23 01:52:38 +0000251 continue;
Michael Ilsemanafe77f32013-01-21 18:18:53 +0000252 for (Reg2SUnitsMap::iterator I = Uses.find(*Alias); I != Uses.end(); ++I) {
253 SUnit *UseSU = I->SU;
Andrew Trick81a682a2012-02-23 01:52:38 +0000254 if (UseSU == SU)
255 continue;
Andrew Trick39817f92012-10-08 18:54:00 +0000256
Andrew Trick39817f92012-10-08 18:54:00 +0000257 // Adjust the dependence latency using operand def/use information,
258 // then allow the target to perform its own adjustments.
Michael Ilsemanafe77f32013-01-21 18:18:53 +0000259 int UseOp = I->OpIdx;
Andrew Trickae692f22012-11-12 19:28:57 +0000260 MachineInstr *RegUse = 0;
261 SDep Dep;
262 if (UseOp < 0)
263 Dep = SDep(SU, SDep::Artificial);
264 else {
265 Dep = SDep(SU, SDep::Data, *Alias);
266 RegUse = UseSU->getInstr();
267 Dep.setMinLatency(
268 SchedModel.computeOperandLatency(SU->getInstr(), OperIdx,
269 RegUse, UseOp, /*FindMin=*/true));
270 }
271 Dep.setLatency(
Andrew Tricka98f6002012-10-08 18:53:57 +0000272 SchedModel.computeOperandLatency(SU->getInstr(), OperIdx,
273 RegUse, UseOp, /*FindMin=*/false));
Andrew Trickb7e02892012-06-05 21:11:27 +0000274
Andrew Trickae692f22012-11-12 19:28:57 +0000275 ST.adjustSchedDependency(SU, UseSU, Dep);
276 UseSU->addPred(Dep);
Andrew Trick81a682a2012-02-23 01:52:38 +0000277 }
278 }
279}
280
Andrew Trick7ebcaf42012-01-14 02:17:15 +0000281/// addPhysRegDeps - Add register dependencies (data, anti, and output) from
282/// this SUnit to following instructions in the same scheduling region that
283/// depend the physical register referenced at OperIdx.
284void ScheduleDAGInstrs::addPhysRegDeps(SUnit *SU, unsigned OperIdx) {
285 const MachineInstr *MI = SU->getInstr();
286 const MachineOperand &MO = MI->getOperand(OperIdx);
Andrew Trick7ebcaf42012-01-14 02:17:15 +0000287
288 // Optionally add output and anti dependencies. For anti
289 // dependencies we use a latency of 0 because for a multi-issue
290 // target we want to allow the defining instruction to issue
291 // in the same cycle as the using instruction.
292 // TODO: Using a latency of 1 here for output dependencies assumes
293 // there's no cost for reusing registers.
294 SDep::Kind Kind = MO.isUse() ? SDep::Anti : SDep::Output;
Jakob Stoklund Olesen396618b2012-06-01 23:28:30 +0000295 for (MCRegAliasIterator Alias(MO.getReg(), TRI, true);
296 Alias.isValid(); ++Alias) {
Andrew Trick702d4892012-02-24 07:04:55 +0000297 if (!Defs.contains(*Alias))
Andrew Trick81a682a2012-02-23 01:52:38 +0000298 continue;
Michael Ilsemanafe77f32013-01-21 18:18:53 +0000299 for (Reg2SUnitsMap::iterator I = Defs.find(*Alias); I != Defs.end(); ++I) {
300 SUnit *DefSU = I->SU;
Andrew Trick7ebcaf42012-01-14 02:17:15 +0000301 if (DefSU == &ExitSU)
302 continue;
303 if (DefSU != SU &&
304 (Kind != SDep::Output || !MO.isDead() ||
305 !DefSU->getInstr()->registerDefIsDead(*Alias))) {
306 if (Kind == SDep::Anti)
Andrew Tricka78d3222012-11-06 03:13:46 +0000307 DefSU->addPred(SDep(SU, Kind, /*Reg=*/*Alias));
Andrew Trick7ebcaf42012-01-14 02:17:15 +0000308 else {
Andrew Tricka78d3222012-11-06 03:13:46 +0000309 SDep Dep(SU, Kind, /*Reg=*/*Alias);
310 unsigned OutLatency =
Andrew Trick412cd2f2012-10-10 05:43:09 +0000311 SchedModel.computeOutputLatency(MI, OperIdx, DefSU->getInstr());
Andrew Tricka78d3222012-11-06 03:13:46 +0000312 Dep.setMinLatency(OutLatency);
313 Dep.setLatency(OutLatency);
314 DefSU->addPred(Dep);
Andrew Trick7ebcaf42012-01-14 02:17:15 +0000315 }
316 }
317 }
318 }
319
Andrew Trick81a682a2012-02-23 01:52:38 +0000320 if (!MO.isDef()) {
321 // Either insert a new Reg2SUnits entry with an empty SUnits list, or
322 // retrieve the existing SUnits list for this register's uses.
323 // Push this SUnit on the use list.
Michael Ilsemanafe77f32013-01-21 18:18:53 +0000324 Uses.insert(PhysRegSUOper(SU, OperIdx, MO.getReg()));
Andrew Trick81a682a2012-02-23 01:52:38 +0000325 }
326 else {
Andrew Trickffd25262012-08-23 00:39:43 +0000327 addPhysRegDataDeps(SU, OperIdx);
Michael Ilsemanafe77f32013-01-21 18:18:53 +0000328 unsigned Reg = MO.getReg();
Andrew Trick7ebcaf42012-01-14 02:17:15 +0000329
Andrew Trick81a682a2012-02-23 01:52:38 +0000330 // clear this register's use list
Michael Ilsemanafe77f32013-01-21 18:18:53 +0000331 if (Uses.contains(Reg))
332 Uses.eraseAll(Reg);
Andrew Trick81a682a2012-02-23 01:52:38 +0000333
Michael Ilsemanafe77f32013-01-21 18:18:53 +0000334 if (!MO.isDead()) {
335 Defs.eraseAll(Reg);
336 } else if (SU->isCall) {
337 // Calls will not be reordered because of chain dependencies (see
338 // below). Since call operands are dead, calls may continue to be added
339 // to the DefList making dependence checking quadratic in the size of
340 // the block. Instead, we leave only one call at the back of the
341 // DefList.
342 Reg2SUnitsMap::RangePair P = Defs.equal_range(Reg);
343 Reg2SUnitsMap::iterator B = P.first;
344 Reg2SUnitsMap::iterator I = P.second;
345 for (bool isBegin = I == B; !isBegin; /* empty */) {
346 isBegin = (--I) == B;
347 if (!I->SU->isCall)
348 break;
349 I = Defs.erase(I);
350 }
Andrew Trick7ebcaf42012-01-14 02:17:15 +0000351 }
Michael Ilsemanafe77f32013-01-21 18:18:53 +0000352
Andrew Trick81a682a2012-02-23 01:52:38 +0000353 // Defs are pushed in the order they are visited and never reordered.
Michael Ilsemanafe77f32013-01-21 18:18:53 +0000354 Defs.insert(PhysRegSUOper(SU, OperIdx, Reg));
Andrew Trick7ebcaf42012-01-14 02:17:15 +0000355 }
356}
357
Andrew Trick3c58ba82012-01-14 02:17:18 +0000358/// addVRegDefDeps - Add register output and data dependencies from this SUnit
359/// to instructions that occur later in the same scheduling region if they read
360/// from or write to the virtual register defined at OperIdx.
361///
362/// TODO: Hoist loop induction variable increments. This has to be
363/// reevaluated. Generally, IV scheduling should be done before coalescing.
364void ScheduleDAGInstrs::addVRegDefDeps(SUnit *SU, unsigned OperIdx) {
365 const MachineInstr *MI = SU->getInstr();
366 unsigned Reg = MI->getOperand(OperIdx).getReg();
367
Andrew Trick4b72ada2012-07-28 01:48:15 +0000368 // Singly defined vregs do not have output/anti dependencies.
Andrew Trick2fc09772012-02-22 18:34:49 +0000369 // The current operand is a def, so we have at least one.
Andrew Trick4b72ada2012-07-28 01:48:15 +0000370 // Check here if there are any others...
Andrew Trick8b5704f2012-07-30 23:48:17 +0000371 if (MRI.hasOneDef(Reg))
Andrew Trick4b72ada2012-07-28 01:48:15 +0000372 return;
Andrew Trickcc77b542012-02-22 06:08:13 +0000373
Andrew Trick3c58ba82012-01-14 02:17:18 +0000374 // Add output dependence to the next nearest def of this vreg.
375 //
376 // Unless this definition is dead, the output dependence should be
377 // transitively redundant with antidependencies from this definition's
378 // uses. We're conservative for now until we have a way to guarantee the uses
379 // are not eliminated sometime during scheduling. The output dependence edge
380 // is also useful if output latency exceeds def-use latency.
Andrew Trickc0ccb8b2012-04-20 20:05:28 +0000381 VReg2SUnitMap::iterator DefI = VRegDefs.find(Reg);
Andrew Trick8ae3ac72012-02-22 21:59:00 +0000382 if (DefI == VRegDefs.end())
383 VRegDefs.insert(VReg2SUnit(Reg, SU));
384 else {
385 SUnit *DefSU = DefI->SU;
386 if (DefSU != SU && DefSU != &ExitSU) {
Andrew Tricka78d3222012-11-06 03:13:46 +0000387 SDep Dep(SU, SDep::Output, Reg);
Andrew Trick412cd2f2012-10-10 05:43:09 +0000388 unsigned OutLatency =
389 SchedModel.computeOutputLatency(MI, OperIdx, DefSU->getInstr());
Andrew Tricka78d3222012-11-06 03:13:46 +0000390 Dep.setMinLatency(OutLatency);
391 Dep.setLatency(OutLatency);
392 DefSU->addPred(Dep);
Andrew Trick8ae3ac72012-02-22 21:59:00 +0000393 }
394 DefI->SU = SU;
Andrew Trick3c58ba82012-01-14 02:17:18 +0000395 }
Andrew Trick3c58ba82012-01-14 02:17:18 +0000396}
397
Andrew Trickb4566a92012-02-22 06:08:11 +0000398/// addVRegUseDeps - Add a register data dependency if the instruction that
399/// defines the virtual register used at OperIdx is mapped to an SUnit. Add a
400/// register antidependency from this SUnit to instructions that occur later in
401/// the same scheduling region if they write the virtual register.
402///
403/// TODO: Handle ExitSU "uses" properly.
Andrew Trick3c58ba82012-01-14 02:17:18 +0000404void ScheduleDAGInstrs::addVRegUseDeps(SUnit *SU, unsigned OperIdx) {
Andrew Trickb4566a92012-02-22 06:08:11 +0000405 MachineInstr *MI = SU->getInstr();
406 unsigned Reg = MI->getOperand(OperIdx).getReg();
407
408 // Lookup this operand's reaching definition.
409 assert(LIS && "vreg dependencies requires LiveIntervals");
Jakob Stoklund Olesen93e29ce2012-05-20 02:44:38 +0000410 LiveRangeQuery LRQ(LIS->getInterval(Reg), LIS->getInstructionIndex(MI));
411 VNInfo *VNI = LRQ.valueIn();
Andrew Trickc3ad8852012-04-24 18:04:41 +0000412
Andrew Trick63d578b2012-02-23 03:16:24 +0000413 // VNI will be valid because MachineOperand::readsReg() is checked by caller.
Jakob Stoklund Olesen93e29ce2012-05-20 02:44:38 +0000414 assert(VNI && "No value to read by operand");
Andrew Trickb4566a92012-02-22 06:08:11 +0000415 MachineInstr *Def = LIS->getInstructionFromIndex(VNI->def);
Andrew Trick63d578b2012-02-23 03:16:24 +0000416 // Phis and other noninstructions (after coalescing) have a NULL Def.
Andrew Trickb4566a92012-02-22 06:08:11 +0000417 if (Def) {
418 SUnit *DefSU = getSUnit(Def);
419 if (DefSU) {
420 // The reaching Def lives within this scheduling region.
421 // Create a data dependence.
Andrew Tricka78d3222012-11-06 03:13:46 +0000422 SDep dep(DefSU, SDep::Data, Reg);
Andrew Tricka98f6002012-10-08 18:53:57 +0000423 // Adjust the dependence latency using operand def/use information, then
424 // allow the target to perform its own adjustments.
425 int DefOp = Def->findRegisterDefOperandIdx(Reg);
426 dep.setLatency(
427 SchedModel.computeOperandLatency(Def, DefOp, MI, OperIdx, false));
428 dep.setMinLatency(
429 SchedModel.computeOperandLatency(Def, DefOp, MI, OperIdx, true));
Andrew Trickb7e02892012-06-05 21:11:27 +0000430
Andrew Tricka98f6002012-10-08 18:53:57 +0000431 const TargetSubtargetInfo &ST = TM.getSubtarget<TargetSubtargetInfo>();
432 ST.adjustSchedDependency(DefSU, SU, const_cast<SDep &>(dep));
Andrew Trickb4566a92012-02-22 06:08:11 +0000433 SU->addPred(dep);
434 }
435 }
Andrew Trick3c58ba82012-01-14 02:17:18 +0000436
437 // Add antidependence to the following def of the vreg it uses.
Andrew Trickc0ccb8b2012-04-20 20:05:28 +0000438 VReg2SUnitMap::iterator DefI = VRegDefs.find(Reg);
Andrew Trick8ae3ac72012-02-22 21:59:00 +0000439 if (DefI != VRegDefs.end() && DefI->SU != SU)
Andrew Tricka78d3222012-11-06 03:13:46 +0000440 DefI->SU->addPred(SDep(SU, SDep::Anti, Reg));
Andrew Trickb4566a92012-02-22 06:08:11 +0000441}
Andrew Trick3c58ba82012-01-14 02:17:18 +0000442
Andrew Trickeb05b972012-05-15 18:59:41 +0000443/// Return true if MI is an instruction we are unable to reason about
444/// (like a call or something with unmodeled side effects).
445static inline bool isGlobalMemoryObject(AliasAnalysis *AA, MachineInstr *MI) {
446 if (MI->isCall() || MI->hasUnmodeledSideEffects() ||
Jakob Stoklund Olesenf036f7a2012-08-29 21:19:21 +0000447 (MI->hasOrderedMemoryRef() &&
Andrew Trickeb05b972012-05-15 18:59:41 +0000448 (!MI->mayLoad() || !MI->isInvariantLoad(AA))))
449 return true;
450 return false;
451}
452
453// This MI might have either incomplete info, or known to be unsafe
454// to deal with (i.e. volatile object).
455static inline bool isUnsafeMemoryObject(MachineInstr *MI,
456 const MachineFrameInfo *MFI) {
457 if (!MI || MI->memoperands_empty())
458 return true;
459 // We purposefully do no check for hasOneMemOperand() here
460 // in hope to trigger an assert downstream in order to
461 // finish implementation.
462 if ((*MI->memoperands_begin())->isVolatile() ||
463 MI->hasUnmodeledSideEffects())
464 return true;
Andrew Trickeb05b972012-05-15 18:59:41 +0000465 const Value *V = (*MI->memoperands_begin())->getValue();
466 if (!V)
467 return true;
468
Hal Finkelf2183102012-12-10 18:49:16 +0000469 SmallVector<Value *, 4> Objs;
470 getUnderlyingObjects(V, Objs);
471 for (SmallVector<Value *, 4>::iterator I = Objs.begin(),
472 IE = Objs.end(); I != IE; ++I) {
473 V = *I;
474
475 if (const PseudoSourceValue *PSV = dyn_cast<PseudoSourceValue>(V)) {
476 // Similarly to getUnderlyingObjectForInstr:
477 // For now, ignore PseudoSourceValues which may alias LLVM IR values
478 // because the code that uses this function has no way to cope with
479 // such aliases.
480 if (PSV->isAliased(MFI))
481 return true;
482 }
483
484 // Does this pointer refer to a distinct and identifiable object?
485 if (!isIdentifiedObject(V))
Andrew Trickeb05b972012-05-15 18:59:41 +0000486 return true;
487 }
Andrew Trickeb05b972012-05-15 18:59:41 +0000488
489 return false;
490}
491
492/// This returns true if the two MIs need a chain edge betwee them.
493/// If these are not even memory operations, we still may need
494/// chain deps between them. The question really is - could
495/// these two MIs be reordered during scheduling from memory dependency
496/// point of view.
497static bool MIsNeedChainEdge(AliasAnalysis *AA, const MachineFrameInfo *MFI,
498 MachineInstr *MIa,
499 MachineInstr *MIb) {
500 // Cover a trivial case - no edge is need to itself.
501 if (MIa == MIb)
502 return false;
503
504 if (isUnsafeMemoryObject(MIa, MFI) || isUnsafeMemoryObject(MIb, MFI))
505 return true;
506
507 // If we are dealing with two "normal" loads, we do not need an edge
508 // between them - they could be reordered.
509 if (!MIa->mayStore() && !MIb->mayStore())
510 return false;
511
512 // To this point analysis is generic. From here on we do need AA.
513 if (!AA)
514 return true;
515
516 MachineMemOperand *MMOa = *MIa->memoperands_begin();
517 MachineMemOperand *MMOb = *MIb->memoperands_begin();
518
519 // FIXME: Need to handle multiple memory operands to support all targets.
520 if (!MIa->hasOneMemOperand() || !MIb->hasOneMemOperand())
521 llvm_unreachable("Multiple memory operands.");
522
523 // The following interface to AA is fashioned after DAGCombiner::isAlias
524 // and operates with MachineMemOperand offset with some important
525 // assumptions:
526 // - LLVM fundamentally assumes flat address spaces.
527 // - MachineOperand offset can *only* result from legalization and
528 // cannot affect queries other than the trivial case of overlap
529 // checking.
530 // - These offsets never wrap and never step outside
531 // of allocated objects.
532 // - There should never be any negative offsets here.
533 //
534 // FIXME: Modify API to hide this math from "user"
535 // FIXME: Even before we go to AA we can reason locally about some
536 // memory objects. It can save compile time, and possibly catch some
537 // corner cases not currently covered.
538
539 assert ((MMOa->getOffset() >= 0) && "Negative MachineMemOperand offset");
540 assert ((MMOb->getOffset() >= 0) && "Negative MachineMemOperand offset");
541
542 int64_t MinOffset = std::min(MMOa->getOffset(), MMOb->getOffset());
543 int64_t Overlapa = MMOa->getSize() + MMOa->getOffset() - MinOffset;
544 int64_t Overlapb = MMOb->getSize() + MMOb->getOffset() - MinOffset;
545
546 AliasAnalysis::AliasResult AAResult = AA->alias(
547 AliasAnalysis::Location(MMOa->getValue(), Overlapa,
548 MMOa->getTBAAInfo()),
549 AliasAnalysis::Location(MMOb->getValue(), Overlapb,
550 MMOb->getTBAAInfo()));
551
552 return (AAResult != AliasAnalysis::NoAlias);
553}
554
555/// This recursive function iterates over chain deps of SUb looking for
556/// "latest" node that needs a chain edge to SUa.
557static unsigned
558iterateChainSucc(AliasAnalysis *AA, const MachineFrameInfo *MFI,
559 SUnit *SUa, SUnit *SUb, SUnit *ExitSU, unsigned *Depth,
560 SmallPtrSet<const SUnit*, 16> &Visited) {
561 if (!SUa || !SUb || SUb == ExitSU)
562 return *Depth;
563
564 // Remember visited nodes.
565 if (!Visited.insert(SUb))
566 return *Depth;
567 // If there is _some_ dependency already in place, do not
568 // descend any further.
569 // TODO: Need to make sure that if that dependency got eliminated or ignored
570 // for any reason in the future, we would not violate DAG topology.
571 // Currently it does not happen, but makes an implicit assumption about
572 // future implementation.
573 //
574 // Independently, if we encounter node that is some sort of global
575 // object (like a call) we already have full set of dependencies to it
576 // and we can stop descending.
577 if (SUa->isSucc(SUb) ||
578 isGlobalMemoryObject(AA, SUb->getInstr()))
579 return *Depth;
580
581 // If we do need an edge, or we have exceeded depth budget,
582 // add that edge to the predecessors chain of SUb,
583 // and stop descending.
584 if (*Depth > 200 ||
585 MIsNeedChainEdge(AA, MFI, SUa->getInstr(), SUb->getInstr())) {
Andrew Tricka78d3222012-11-06 03:13:46 +0000586 SUb->addPred(SDep(SUa, SDep::MayAliasMem));
Andrew Trickeb05b972012-05-15 18:59:41 +0000587 return *Depth;
588 }
589 // Track current depth.
590 (*Depth)++;
591 // Iterate over chain dependencies only.
592 for (SUnit::const_succ_iterator I = SUb->Succs.begin(), E = SUb->Succs.end();
593 I != E; ++I)
594 if (I->isCtrl())
595 iterateChainSucc (AA, MFI, SUa, I->getSUnit(), ExitSU, Depth, Visited);
596 return *Depth;
597}
598
599/// This function assumes that "downward" from SU there exist
600/// tail/leaf of already constructed DAG. It iterates downward and
601/// checks whether SU can be aliasing any node dominated
602/// by it.
603static void adjustChainDeps(AliasAnalysis *AA, const MachineFrameInfo *MFI,
Andrew Trick1c2d3c52012-06-13 02:39:03 +0000604 SUnit *SU, SUnit *ExitSU, std::set<SUnit *> &CheckList,
605 unsigned LatencyToLoad) {
Andrew Trickeb05b972012-05-15 18:59:41 +0000606 if (!SU)
607 return;
608
609 SmallPtrSet<const SUnit*, 16> Visited;
610 unsigned Depth = 0;
611
612 for (std::set<SUnit *>::iterator I = CheckList.begin(), IE = CheckList.end();
613 I != IE; ++I) {
614 if (SU == *I)
615 continue;
Andrew Trick1c2d3c52012-06-13 02:39:03 +0000616 if (MIsNeedChainEdge(AA, MFI, SU->getInstr(), (*I)->getInstr())) {
Andrew Tricka78d3222012-11-06 03:13:46 +0000617 SDep Dep(SU, SDep::MayAliasMem);
618 Dep.setLatency(((*I)->getInstr()->mayLoad()) ? LatencyToLoad : 0);
619 (*I)->addPred(Dep);
Andrew Trick1c2d3c52012-06-13 02:39:03 +0000620 }
Andrew Trickeb05b972012-05-15 18:59:41 +0000621 // Now go through all the chain successors and iterate from them.
622 // Keep track of visited nodes.
623 for (SUnit::const_succ_iterator J = (*I)->Succs.begin(),
624 JE = (*I)->Succs.end(); J != JE; ++J)
625 if (J->isCtrl())
626 iterateChainSucc (AA, MFI, SU, J->getSUnit(),
627 ExitSU, &Depth, Visited);
628 }
629}
630
631/// Check whether two objects need a chain edge, if so, add it
632/// otherwise remember the rejected SU.
633static inline
634void addChainDependency (AliasAnalysis *AA, const MachineFrameInfo *MFI,
635 SUnit *SUa, SUnit *SUb,
636 std::set<SUnit *> &RejectList,
637 unsigned TrueMemOrderLatency = 0,
638 bool isNormalMemory = false) {
639 // If this is a false dependency,
640 // do not add the edge, but rememeber the rejected node.
641 if (!EnableAASchedMI ||
Andrew Tricka78d3222012-11-06 03:13:46 +0000642 MIsNeedChainEdge(AA, MFI, SUa->getInstr(), SUb->getInstr())) {
643 SDep Dep(SUa, isNormalMemory ? SDep::MayAliasMem : SDep::Barrier);
644 Dep.setLatency(TrueMemOrderLatency);
645 SUb->addPred(Dep);
646 }
Andrew Trickeb05b972012-05-15 18:59:41 +0000647 else {
648 // Duplicate entries should be ignored.
649 RejectList.insert(SUb);
650 DEBUG(dbgs() << "\tReject chain dep between SU("
651 << SUa->NodeNum << ") and SU("
652 << SUb->NodeNum << ")\n");
653 }
654}
655
Andrew Trickb4566a92012-02-22 06:08:11 +0000656/// Create an SUnit for each real instruction, numbered in top-down toplological
657/// order. The instruction order A < B, implies that no edge exists from B to A.
658///
659/// Map each real instruction to its SUnit.
660///
Andrew Trick17d35e52012-03-14 04:00:41 +0000661/// After initSUnits, the SUnits vector cannot be resized and the scheduler may
662/// hang onto SUnit pointers. We may relax this in the future by using SUnit IDs
663/// instead of pointers.
664///
665/// MachineScheduler relies on initSUnits numbering the nodes by their order in
666/// the original instruction list.
Andrew Trickb4566a92012-02-22 06:08:11 +0000667void ScheduleDAGInstrs::initSUnits() {
668 // We'll be allocating one SUnit for each real instruction in the region,
669 // which is contained within a basic block.
670 SUnits.reserve(BB->size());
671
Andrew Trick68675c62012-03-09 04:29:02 +0000672 for (MachineBasicBlock::iterator I = RegionBegin; I != RegionEnd; ++I) {
Andrew Trickb4566a92012-02-22 06:08:11 +0000673 MachineInstr *MI = I;
674 if (MI->isDebugValue())
675 continue;
676
Andrew Trick953be892012-03-07 23:00:49 +0000677 SUnit *SU = newSUnit(MI);
Andrew Trickb4566a92012-02-22 06:08:11 +0000678 MISUnitMap[MI] = SU;
679
680 SU->isCall = MI->isCall();
681 SU->isCommutable = MI->isCommutable();
682
683 // Assign the Latency field of SU using target-provided information.
Andrew Trick412cd2f2012-10-10 05:43:09 +0000684 SU->Latency = SchedModel.computeInstrLatency(SU->getInstr());
Andrew Trickb4566a92012-02-22 06:08:11 +0000685 }
Andrew Trick7ebcaf42012-01-14 02:17:15 +0000686}
687
Andrew Trick006e1ab2012-04-24 17:56:43 +0000688/// If RegPressure is non null, compute register pressure as a side effect. The
689/// DAG builder is an efficient place to do it because it already visits
690/// operands.
691void ScheduleDAGInstrs::buildSchedGraph(AliasAnalysis *AA,
692 RegPressureTracker *RPTracker) {
Andrew Trickb4566a92012-02-22 06:08:11 +0000693 // Create an SUnit for each real instruction.
694 initSUnits();
Dan Gohman343f0c02008-11-19 23:18:57 +0000695
Dan Gohman6a9041e2008-12-04 01:35:46 +0000696 // We build scheduling units by walking a block's instruction list from bottom
697 // to top.
698
David Goodwin980d4942009-11-09 19:22:17 +0000699 // Remember where a generic side-effecting instruction is as we procede.
700 SUnit *BarrierChain = 0, *AliasChain = 0;
Dan Gohman6a9041e2008-12-04 01:35:46 +0000701
David Goodwin980d4942009-11-09 19:22:17 +0000702 // Memory references to specific known memory locations are tracked
703 // so that they can be given more precise dependencies. We track
704 // separately the known memory locations that may alias and those
705 // that are known not to alias
Sergei Larin009cf9e2012-11-15 17:45:50 +0000706 MapVector<const Value *, SUnit *> AliasMemDefs, NonAliasMemDefs;
707 MapVector<const Value *, std::vector<SUnit *> > AliasMemUses, NonAliasMemUses;
Andrew Trickeb05b972012-05-15 18:59:41 +0000708 std::set<SUnit*> RejectMemNodes;
Dan Gohman6a9041e2008-12-04 01:35:46 +0000709
Dale Johannesenbfdf7f32010-03-10 22:13:47 +0000710 // Remove any stale debug info; sometimes BuildSchedGraph is called again
711 // without emitting the info from the previous call.
Devang Patelcf4cc842011-06-02 20:07:12 +0000712 DbgValues.clear();
713 FirstDbgValue = NULL;
Dale Johannesenbfdf7f32010-03-10 22:13:47 +0000714
Andrew Trick81a682a2012-02-23 01:52:38 +0000715 assert(Defs.empty() && Uses.empty() &&
716 "Only BuildGraph should update Defs/Uses");
Michael Ilsemanafe77f32013-01-21 18:18:53 +0000717 Defs.setUniverse(TRI->getNumRegs());
718 Uses.setUniverse(TRI->getNumRegs());
Andrew Trick9b668532011-05-06 21:52:52 +0000719
Andrew Trick8ae3ac72012-02-22 21:59:00 +0000720 assert(VRegDefs.empty() && "Only BuildSchedGraph may access VRegDefs");
721 // FIXME: Allow SparseSet to reserve space for the creation of virtual
722 // registers during scheduling. Don't artificially inflate the Universe
723 // because we want to assert that vregs are not created during DAG building.
724 VRegDefs.setUniverse(MRI.getNumVirtRegs());
Andrew Trick3c58ba82012-01-14 02:17:18 +0000725
Andrew Trick81a682a2012-02-23 01:52:38 +0000726 // Model data dependencies between instructions being scheduled and the
727 // ExitSU.
Andrew Trick953be892012-03-07 23:00:49 +0000728 addSchedBarrierDeps();
Andrew Trick81a682a2012-02-23 01:52:38 +0000729
Dan Gohman9e64bbb2009-02-10 23:27:53 +0000730 // Walk the list of instructions, from bottom moving up.
Andrew Trick657b75b2012-12-01 01:22:49 +0000731 MachineInstr *DbgMI = NULL;
Andrew Trick68675c62012-03-09 04:29:02 +0000732 for (MachineBasicBlock::iterator MII = RegionEnd, MIE = RegionBegin;
Dan Gohman343f0c02008-11-19 23:18:57 +0000733 MII != MIE; --MII) {
734 MachineInstr *MI = prior(MII);
Andrew Trick657b75b2012-12-01 01:22:49 +0000735 if (MI && DbgMI) {
736 DbgValues.push_back(std::make_pair(DbgMI, MI));
737 DbgMI = NULL;
Devang Patelcf4cc842011-06-02 20:07:12 +0000738 }
739
Dale Johannesenbfdf7f32010-03-10 22:13:47 +0000740 if (MI->isDebugValue()) {
Andrew Trick657b75b2012-12-01 01:22:49 +0000741 DbgMI = MI;
Dale Johannesenbfdf7f32010-03-10 22:13:47 +0000742 continue;
743 }
Andrew Trick006e1ab2012-04-24 17:56:43 +0000744 if (RPTracker) {
745 RPTracker->recede();
746 assert(RPTracker->getPos() == prior(MII) && "RPTracker can't find MI");
747 }
Devang Patelcf4cc842011-06-02 20:07:12 +0000748
Andrew Trick00707922012-04-13 23:29:54 +0000749 assert((!MI->isTerminator() || CanHandleTerminators) && !MI->isLabel() &&
Dan Gohman9e64bbb2009-02-10 23:27:53 +0000750 "Cannot schedule terminators or labels!");
Dan Gohman343f0c02008-11-19 23:18:57 +0000751
Andrew Trickb4566a92012-02-22 06:08:11 +0000752 SUnit *SU = MISUnitMap[MI];
753 assert(SU && "No SUnit mapped to this MI");
Dan Gohman54e4c362008-12-09 22:54:47 +0000754
Dan Gohman6a9041e2008-12-04 01:35:46 +0000755 // Add register-based dependencies (data, anti, and output).
Andrew Trick04f52e12012-12-18 20:53:01 +0000756 bool HasVRegDef = false;
Dan Gohman343f0c02008-11-19 23:18:57 +0000757 for (unsigned j = 0, n = MI->getNumOperands(); j != n; ++j) {
758 const MachineOperand &MO = MI->getOperand(j);
759 if (!MO.isReg()) continue;
760 unsigned Reg = MO.getReg();
761 if (Reg == 0) continue;
762
Andrew Trick7ebcaf42012-01-14 02:17:15 +0000763 if (TRI->isPhysicalRegister(Reg))
764 addPhysRegDeps(SU, j);
765 else {
766 assert(!IsPostRA && "Virtual register encountered!");
Andrew Trick04f52e12012-12-18 20:53:01 +0000767 if (MO.isDef()) {
768 HasVRegDef = true;
Andrew Trick3c58ba82012-01-14 02:17:18 +0000769 addVRegDefDeps(SU, j);
Andrew Trick04f52e12012-12-18 20:53:01 +0000770 }
Andrew Trick63d578b2012-02-23 03:16:24 +0000771 else if (MO.readsReg()) // ignore undef operands
Andrew Trick3c58ba82012-01-14 02:17:18 +0000772 addVRegUseDeps(SU, j);
Dan Gohman343f0c02008-11-19 23:18:57 +0000773 }
774 }
Andrew Trick04f52e12012-12-18 20:53:01 +0000775 // If we haven't seen any uses in this scheduling region, create a
776 // dependence edge to ExitSU to model the live-out latency. This is required
777 // for vreg defs with no in-region use, and prefetches with no vreg def.
778 //
779 // FIXME: NumDataSuccs would be more precise than NumSuccs here. This
780 // check currently relies on being called before adding chain deps.
781 if (SU->NumSuccs == 0 && SU->Latency > 1
782 && (HasVRegDef || MI->mayLoad())) {
783 SDep Dep(SU, SDep::Artificial);
784 Dep.setLatency(SU->Latency - 1);
785 ExitSU.addPred(Dep);
786 }
Dan Gohman6a9041e2008-12-04 01:35:46 +0000787
788 // Add chain dependencies.
David Goodwin7c9b1ac2009-11-02 17:06:28 +0000789 // Chain dependencies used to enforce memory order should have
790 // latency of 0 (except for true dependency of Store followed by
791 // aliased Load... we estimate that with a single cycle of latency
792 // assuming the hardware will bypass)
Dan Gohman6a9041e2008-12-04 01:35:46 +0000793 // Note that isStoreToStackSlot and isLoadFromStackSLot are not usable
794 // after stack slots are lowered to actual addresses.
795 // TODO: Use an AliasAnalysis and do real alias-analysis queries, and
796 // produce more precise dependence information.
Andrew Trick1c2d3c52012-06-13 02:39:03 +0000797 unsigned TrueMemOrderLatency = MI->mayStore() ? 1 : 0;
Andrew Trickeb05b972012-05-15 18:59:41 +0000798 if (isGlobalMemoryObject(AA, MI)) {
David Goodwin980d4942009-11-09 19:22:17 +0000799 // Be conservative with these and add dependencies on all memory
800 // references, even those that are known to not alias.
Sergei Larin009cf9e2012-11-15 17:45:50 +0000801 for (MapVector<const Value *, SUnit *>::iterator I =
David Goodwin980d4942009-11-09 19:22:17 +0000802 NonAliasMemDefs.begin(), E = NonAliasMemDefs.end(); I != E; ++I) {
Andrew Tricka78d3222012-11-06 03:13:46 +0000803 I->second->addPred(SDep(SU, SDep::Barrier));
Dan Gohman6a9041e2008-12-04 01:35:46 +0000804 }
Sergei Larin009cf9e2012-11-15 17:45:50 +0000805 for (MapVector<const Value *, std::vector<SUnit *> >::iterator I =
David Goodwin980d4942009-11-09 19:22:17 +0000806 NonAliasMemUses.begin(), E = NonAliasMemUses.end(); I != E; ++I) {
Andrew Tricka78d3222012-11-06 03:13:46 +0000807 for (unsigned i = 0, e = I->second.size(); i != e; ++i) {
808 SDep Dep(SU, SDep::Barrier);
809 Dep.setLatency(TrueMemOrderLatency);
810 I->second[i]->addPred(Dep);
811 }
Dan Gohman6a9041e2008-12-04 01:35:46 +0000812 }
David Goodwin980d4942009-11-09 19:22:17 +0000813 // Add SU to the barrier chain.
814 if (BarrierChain)
Andrew Tricka78d3222012-11-06 03:13:46 +0000815 BarrierChain->addPred(SDep(SU, SDep::Barrier));
David Goodwin980d4942009-11-09 19:22:17 +0000816 BarrierChain = SU;
Andrew Trickeb05b972012-05-15 18:59:41 +0000817 // This is a barrier event that acts as a pivotal node in the DAG,
818 // so it is safe to clear list of exposed nodes.
Andrew Trick1c2d3c52012-06-13 02:39:03 +0000819 adjustChainDeps(AA, MFI, SU, &ExitSU, RejectMemNodes,
820 TrueMemOrderLatency);
Andrew Trickeb05b972012-05-15 18:59:41 +0000821 RejectMemNodes.clear();
822 NonAliasMemDefs.clear();
823 NonAliasMemUses.clear();
David Goodwin980d4942009-11-09 19:22:17 +0000824
825 // fall-through
826 new_alias_chain:
827 // Chain all possibly aliasing memory references though SU.
Andrew Trick1c2d3c52012-06-13 02:39:03 +0000828 if (AliasChain) {
829 unsigned ChainLatency = 0;
830 if (AliasChain->getInstr()->mayLoad())
831 ChainLatency = TrueMemOrderLatency;
832 addChainDependency(AA, MFI, SU, AliasChain, RejectMemNodes,
833 ChainLatency);
834 }
David Goodwin980d4942009-11-09 19:22:17 +0000835 AliasChain = SU;
836 for (unsigned k = 0, m = PendingLoads.size(); k != m; ++k)
Andrew Trickeb05b972012-05-15 18:59:41 +0000837 addChainDependency(AA, MFI, SU, PendingLoads[k], RejectMemNodes,
838 TrueMemOrderLatency);
Sergei Larin009cf9e2012-11-15 17:45:50 +0000839 for (MapVector<const Value *, SUnit *>::iterator I = AliasMemDefs.begin(),
Andrew Trickeb05b972012-05-15 18:59:41 +0000840 E = AliasMemDefs.end(); I != E; ++I)
841 addChainDependency(AA, MFI, SU, I->second, RejectMemNodes);
Sergei Larin009cf9e2012-11-15 17:45:50 +0000842 for (MapVector<const Value *, std::vector<SUnit *> >::iterator I =
David Goodwin980d4942009-11-09 19:22:17 +0000843 AliasMemUses.begin(), E = AliasMemUses.end(); I != E; ++I) {
844 for (unsigned i = 0, e = I->second.size(); i != e; ++i)
Andrew Trickeb05b972012-05-15 18:59:41 +0000845 addChainDependency(AA, MFI, SU, I->second[i], RejectMemNodes,
846 TrueMemOrderLatency);
David Goodwin980d4942009-11-09 19:22:17 +0000847 }
Andrew Trick1c2d3c52012-06-13 02:39:03 +0000848 adjustChainDeps(AA, MFI, SU, &ExitSU, RejectMemNodes,
849 TrueMemOrderLatency);
David Goodwin980d4942009-11-09 19:22:17 +0000850 PendingLoads.clear();
851 AliasMemDefs.clear();
852 AliasMemUses.clear();
Evan Cheng5a96b3d2011-12-07 07:15:52 +0000853 } else if (MI->mayStore()) {
Hal Finkelf2183102012-12-10 18:49:16 +0000854 SmallVector<std::pair<const Value *, bool>, 4> Objs;
855 getUnderlyingObjectsForInstr(MI, MFI, Objs);
856
857 if (Objs.empty()) {
858 // Treat all other stores conservatively.
859 goto new_alias_chain;
860 }
861
862 bool MayAlias = false;
863 for (SmallVector<std::pair<const Value *, bool>, 4>::iterator
864 K = Objs.begin(), KE = Objs.end(); K != KE; ++K) {
865 const Value *V = K->first;
866 bool ThisMayAlias = K->second;
867 if (ThisMayAlias)
868 MayAlias = true;
869
Dan Gohman6a9041e2008-12-04 01:35:46 +0000870 // A store to a specific PseudoSourceValue. Add precise dependencies.
David Goodwin980d4942009-11-09 19:22:17 +0000871 // Record the def in MemDefs, first adding a dep if there is
872 // an existing def.
Sergei Larin009cf9e2012-11-15 17:45:50 +0000873 MapVector<const Value *, SUnit *>::iterator I =
Hal Finkelf2183102012-12-10 18:49:16 +0000874 ((ThisMayAlias) ? AliasMemDefs.find(V) : NonAliasMemDefs.find(V));
Sergei Larin009cf9e2012-11-15 17:45:50 +0000875 MapVector<const Value *, SUnit *>::iterator IE =
Hal Finkelf2183102012-12-10 18:49:16 +0000876 ((ThisMayAlias) ? AliasMemDefs.end() : NonAliasMemDefs.end());
David Goodwin980d4942009-11-09 19:22:17 +0000877 if (I != IE) {
Sergei Larin009cf9e2012-11-15 17:45:50 +0000878 addChainDependency(AA, MFI, SU, I->second, RejectMemNodes, 0, true);
Dan Gohman6a9041e2008-12-04 01:35:46 +0000879 I->second = SU;
880 } else {
Hal Finkelf2183102012-12-10 18:49:16 +0000881 if (ThisMayAlias)
David Goodwin980d4942009-11-09 19:22:17 +0000882 AliasMemDefs[V] = SU;
883 else
884 NonAliasMemDefs[V] = SU;
Dan Gohman6a9041e2008-12-04 01:35:46 +0000885 }
886 // Handle the uses in MemUses, if there are any.
Sergei Larin009cf9e2012-11-15 17:45:50 +0000887 MapVector<const Value *, std::vector<SUnit *> >::iterator J =
Hal Finkelf2183102012-12-10 18:49:16 +0000888 ((ThisMayAlias) ? AliasMemUses.find(V) : NonAliasMemUses.find(V));
Sergei Larin009cf9e2012-11-15 17:45:50 +0000889 MapVector<const Value *, std::vector<SUnit *> >::iterator JE =
Hal Finkelf2183102012-12-10 18:49:16 +0000890 ((ThisMayAlias) ? AliasMemUses.end() : NonAliasMemUses.end());
David Goodwin980d4942009-11-09 19:22:17 +0000891 if (J != JE) {
Dan Gohman6a9041e2008-12-04 01:35:46 +0000892 for (unsigned i = 0, e = J->second.size(); i != e; ++i)
Andrew Trickeb05b972012-05-15 18:59:41 +0000893 addChainDependency(AA, MFI, SU, J->second[i], RejectMemNodes,
894 TrueMemOrderLatency, true);
Dan Gohman6a9041e2008-12-04 01:35:46 +0000895 J->second.clear();
896 }
David Goodwin7c9b1ac2009-11-02 17:06:28 +0000897 }
Hal Finkelf2183102012-12-10 18:49:16 +0000898 if (MayAlias) {
899 // Add dependencies from all the PendingLoads, i.e. loads
900 // with no underlying object.
901 for (unsigned k = 0, m = PendingLoads.size(); k != m; ++k)
902 addChainDependency(AA, MFI, SU, PendingLoads[k], RejectMemNodes,
903 TrueMemOrderLatency);
904 // Add dependence on alias chain, if needed.
905 if (AliasChain)
906 addChainDependency(AA, MFI, SU, AliasChain, RejectMemNodes);
907 // But we also should check dependent instructions for the
908 // SU in question.
909 adjustChainDeps(AA, MFI, SU, &ExitSU, RejectMemNodes,
910 TrueMemOrderLatency);
911 }
912 // Add dependence on barrier chain, if needed.
913 // There is no point to check aliasing on barrier event. Even if
914 // SU and barrier _could_ be reordered, they should not. In addition,
915 // we have lost all RejectMemNodes below barrier.
916 if (BarrierChain)
917 BarrierChain->addPred(SDep(SU, SDep::Barrier));
Evan Chengec6906b2010-10-23 02:10:46 +0000918
919 if (!ExitSU.isPred(SU))
920 // Push store's up a bit to avoid them getting in between cmp
921 // and branches.
Andrew Tricka78d3222012-11-06 03:13:46 +0000922 ExitSU.addPred(SDep(SU, SDep::Artificial));
Evan Cheng5a96b3d2011-12-07 07:15:52 +0000923 } else if (MI->mayLoad()) {
David Goodwina9e61072009-11-03 20:15:00 +0000924 bool MayAlias = true;
Dan Gohmana70dca12009-10-09 23:27:56 +0000925 if (MI->isInvariantLoad(AA)) {
Dan Gohman6a9041e2008-12-04 01:35:46 +0000926 // Invariant load, no chain dependencies needed!
David Goodwin5be870a2009-11-05 00:16:44 +0000927 } else {
Hal Finkelf2183102012-12-10 18:49:16 +0000928 SmallVector<std::pair<const Value *, bool>, 4> Objs;
929 getUnderlyingObjectsForInstr(MI, MFI, Objs);
930
931 if (Objs.empty()) {
David Goodwin980d4942009-11-09 19:22:17 +0000932 // A load with no underlying object. Depend on all
933 // potentially aliasing stores.
Sergei Larin009cf9e2012-11-15 17:45:50 +0000934 for (MapVector<const Value *, SUnit *>::iterator I =
David Goodwin980d4942009-11-09 19:22:17 +0000935 AliasMemDefs.begin(), E = AliasMemDefs.end(); I != E; ++I)
Andrew Trickeb05b972012-05-15 18:59:41 +0000936 addChainDependency(AA, MFI, SU, I->second, RejectMemNodes);
Andrew Trickf405b1a2011-05-05 19:24:06 +0000937
David Goodwin980d4942009-11-09 19:22:17 +0000938 PendingLoads.push_back(SU);
939 MayAlias = true;
Hal Finkelf2183102012-12-10 18:49:16 +0000940 } else {
941 MayAlias = false;
942 }
943
944 for (SmallVector<std::pair<const Value *, bool>, 4>::iterator
945 J = Objs.begin(), JE = Objs.end(); J != JE; ++J) {
946 const Value *V = J->first;
947 bool ThisMayAlias = J->second;
948
949 if (ThisMayAlias)
950 MayAlias = true;
951
952 // A load from a specific PseudoSourceValue. Add precise dependencies.
953 MapVector<const Value *, SUnit *>::iterator I =
954 ((ThisMayAlias) ? AliasMemDefs.find(V) : NonAliasMemDefs.find(V));
955 MapVector<const Value *, SUnit *>::iterator IE =
956 ((ThisMayAlias) ? AliasMemDefs.end() : NonAliasMemDefs.end());
957 if (I != IE)
958 addChainDependency(AA, MFI, SU, I->second, RejectMemNodes, 0, true);
959 if (ThisMayAlias)
960 AliasMemUses[V].push_back(SU);
961 else
962 NonAliasMemUses[V].push_back(SU);
David Goodwina9e61072009-11-03 20:15:00 +0000963 }
Andrew Trickeb05b972012-05-15 18:59:41 +0000964 if (MayAlias)
Andrew Trick1c2d3c52012-06-13 02:39:03 +0000965 adjustChainDeps(AA, MFI, SU, &ExitSU, RejectMemNodes, /*Latency=*/0);
David Goodwin980d4942009-11-09 19:22:17 +0000966 // Add dependencies on alias and barrier chains, if needed.
967 if (MayAlias && AliasChain)
Andrew Trickeb05b972012-05-15 18:59:41 +0000968 addChainDependency(AA, MFI, SU, AliasChain, RejectMemNodes);
David Goodwin980d4942009-11-09 19:22:17 +0000969 if (BarrierChain)
Andrew Tricka78d3222012-11-06 03:13:46 +0000970 BarrierChain->addPred(SDep(SU, SDep::Barrier));
Andrew Trickf405b1a2011-05-05 19:24:06 +0000971 }
Dan Gohman343f0c02008-11-19 23:18:57 +0000972 }
Dan Gohman343f0c02008-11-19 23:18:57 +0000973 }
Andrew Trick657b75b2012-12-01 01:22:49 +0000974 if (DbgMI)
975 FirstDbgValue = DbgMI;
Dan Gohman79ce2762009-01-15 19:20:50 +0000976
Andrew Trick81a682a2012-02-23 01:52:38 +0000977 Defs.clear();
978 Uses.clear();
Andrew Trick3c58ba82012-01-14 02:17:18 +0000979 VRegDefs.clear();
Dan Gohman79ce2762009-01-15 19:20:50 +0000980 PendingLoads.clear();
Dan Gohman343f0c02008-11-19 23:18:57 +0000981}
982
Dan Gohman343f0c02008-11-19 23:18:57 +0000983void ScheduleDAGInstrs::dumpNode(const SUnit *SU) const {
Manman Renb720be62012-09-11 22:23:19 +0000984#if !defined(NDEBUG) || defined(LLVM_ENABLE_DUMP)
Dan Gohman343f0c02008-11-19 23:18:57 +0000985 SU->getInstr()->dump();
Manman Ren77e300e2012-09-06 19:06:06 +0000986#endif
Dan Gohman343f0c02008-11-19 23:18:57 +0000987}
988
989std::string ScheduleDAGInstrs::getGraphNodeLabel(const SUnit *SU) const {
990 std::string s;
991 raw_string_ostream oss(s);
Dan Gohman9e64bbb2009-02-10 23:27:53 +0000992 if (SU == &EntrySU)
993 oss << "<entry>";
994 else if (SU == &ExitSU)
995 oss << "<exit>";
996 else
997 SU->getInstr()->print(oss);
Dan Gohman343f0c02008-11-19 23:18:57 +0000998 return oss.str();
999}
1000
Andrew Trick56b94c52012-03-07 00:18:22 +00001001/// Return the basic block label. It is not necessarilly unique because a block
1002/// contains multiple scheduling regions. But it is fine for visualization.
1003std::string ScheduleDAGInstrs::getDAGName() const {
1004 return "dag." + BB->getFullName();
1005}
Andrew Trick1e94e982012-10-15 18:02:27 +00001006
Andrew Trick8b1496c2012-11-28 05:13:28 +00001007//===----------------------------------------------------------------------===//
1008// SchedDFSResult Implementation
1009//===----------------------------------------------------------------------===//
1010
1011namespace llvm {
1012/// \brief Internal state used to compute SchedDFSResult.
1013class SchedDFSImpl {
1014 SchedDFSResult &R;
1015
1016 /// Join DAG nodes into equivalence classes by their subtree.
1017 IntEqClasses SubtreeClasses;
1018 /// List PredSU, SuccSU pairs that represent data edges between subtrees.
1019 std::vector<std::pair<const SUnit*, const SUnit*> > ConnectionPairs;
1020
1021public:
1022 SchedDFSImpl(SchedDFSResult &r): R(r), SubtreeClasses(R.DFSData.size()) {}
1023
Andrew Trickbfb82232013-01-25 06:02:44 +00001024 /// Return true if this node been visited by the DFS traversal.
1025 ///
1026 /// During visitPostorderNode the Node's SubtreeID is assigned to the Node
1027 /// ID. Later, SubtreeID is updated but remains valid.
Andrew Trick8b1496c2012-11-28 05:13:28 +00001028 bool isVisited(const SUnit *SU) const {
Andrew Trickbfb82232013-01-25 06:02:44 +00001029 return R.DFSData[SU->NodeNum].SubtreeID != SchedDFSResult::InvalidSubtreeID;
Andrew Trick8b1496c2012-11-28 05:13:28 +00001030 }
1031
1032 /// Initialize this node's instruction count. We don't need to flag the node
1033 /// visited until visitPostorder because the DAG cannot have cycles.
1034 void visitPreorder(const SUnit *SU) {
1035 R.DFSData[SU->NodeNum].InstrCount = SU->getInstr()->isTransient() ? 0 : 1;
Andrew Trickbfb82232013-01-25 06:02:44 +00001036 R.DFSData[SU->NodeNum].SubInstrCount = R.DFSData[SU->NodeNum].InstrCount;
Andrew Trick8b1496c2012-11-28 05:13:28 +00001037 }
1038
Andrew Trickbfb82232013-01-25 06:02:44 +00001039 /// Called once for each tree edge after calling visitPostOrderNode on the
1040 /// predecessor. Increment the parent node's instruction count and
1041 /// preemptively join this subtree to its parent's if it is small enough.
1042 void visitPostorderEdge(const SDep &PredDep, const SUnit *Succ) {
1043 R.DFSData[Succ->NodeNum].InstrCount
1044 += R.DFSData[PredDep.getSUnit()->NodeNum].InstrCount;
1045 joinPredSubtree(PredDep, Succ);
1046 }
1047
1048 /// Called once for each node after all predecessors are visited. Revisit this
1049 /// node's predecessors and potentially join them now that we know the ILP of
1050 /// the other predecessors.
1051 void visitPostorderNode(const SUnit *SU) {
1052 // Mark this node as the root of a subtree. It may be joined with its
1053 // successors later.
Andrew Trick8b1496c2012-11-28 05:13:28 +00001054 R.DFSData[SU->NodeNum].SubtreeID = SU->NodeNum;
1055
Andrew Trickbfb82232013-01-25 06:02:44 +00001056 // If any predecessors are still in their own subtree, they either cannot be
1057 // joined or are large enough to remain separate. If this parent node's
1058 // total instruction count is not greater than a child subtree by at least
1059 // the subtree limit, then try to join it now since splitting subtrees is
1060 // only useful if multiple high-pressure paths are possible.
1061 unsigned InstrCount = R.DFSData[SU->NodeNum].InstrCount;
1062 for (SUnit::const_pred_iterator
1063 PI = SU->Preds.begin(), PE = SU->Preds.end(); PI != PE; ++PI) {
1064 if (PI->getKind() != SDep::Data)
1065 continue;
1066 unsigned PredNum = PI->getSUnit()->NodeNum;
1067 if ((InstrCount - R.DFSData[PredNum].InstrCount) < R.SubtreeLimit)
1068 joinPredSubtree(*PI, SU, /*CheckLimit=*/false);
1069 }
Andrew Trick8b1496c2012-11-28 05:13:28 +00001070 }
1071
Andrew Trickbfb82232013-01-25 06:02:44 +00001072 /// Add a connection for cross edges.
1073 void visitCrossEdge(const SDep &PredDep, const SUnit *Succ) {
Andrew Trick8b1496c2012-11-28 05:13:28 +00001074 ConnectionPairs.push_back(std::make_pair(PredDep.getSUnit(), Succ));
1075 }
1076
1077 /// Set each node's subtree ID to the representative ID and record connections
1078 /// between trees.
1079 void finalize() {
1080 SubtreeClasses.compress();
1081 R.SubtreeConnections.resize(SubtreeClasses.getNumClasses());
1082 R.SubtreeConnectLevels.resize(SubtreeClasses.getNumClasses());
1083 DEBUG(dbgs() << R.getNumSubtrees() << " subtrees:\n");
1084 for (unsigned Idx = 0, End = R.DFSData.size(); Idx != End; ++Idx) {
1085 R.DFSData[Idx].SubtreeID = SubtreeClasses[Idx];
1086 DEBUG(dbgs() << " SU(" << Idx << ") in tree "
1087 << R.DFSData[Idx].SubtreeID << '\n');
1088 }
1089 for (std::vector<std::pair<const SUnit*, const SUnit*> >::const_iterator
1090 I = ConnectionPairs.begin(), E = ConnectionPairs.end();
1091 I != E; ++I) {
1092 unsigned PredTree = SubtreeClasses[I->first->NodeNum];
1093 unsigned SuccTree = SubtreeClasses[I->second->NodeNum];
1094 if (PredTree == SuccTree)
1095 continue;
1096 unsigned Depth = I->first->getDepth();
1097 addConnection(PredTree, SuccTree, Depth);
1098 addConnection(SuccTree, PredTree, Depth);
1099 }
1100 }
1101
1102protected:
Andrew Trickbfb82232013-01-25 06:02:44 +00001103 /// Join the predecessor subtree with the successor that is its DFS
1104 /// parent. Apply some heuristics before joining.
1105 bool joinPredSubtree(const SDep &PredDep, const SUnit *Succ,
1106 bool CheckLimit = true) {
1107 assert(PredDep.getKind() == SDep::Data && "Subtrees are for data edges");
1108
1109 // Check if the predecessor is already joined.
1110 const SUnit *PredSU = PredDep.getSUnit();
1111 unsigned PredNum = PredSU->NodeNum;
1112 if (R.DFSData[PredNum].SubtreeID != PredNum)
1113 return false;
Andrew Trickb12a7712013-01-25 00:12:57 +00001114
1115 // Four is the magic number of successors before a node is considered a
1116 // pinch point.
1117 unsigned NumDataSucs = 0;
Andrew Trickb12a7712013-01-25 00:12:57 +00001118 for (SUnit::const_succ_iterator SI = PredSU->Succs.begin(),
1119 SE = PredSU->Succs.end(); SI != SE; ++SI) {
1120 if (SI->getKind() == SDep::Data) {
1121 if (++NumDataSucs >= 4)
Andrew Trickbfb82232013-01-25 06:02:44 +00001122 return false;
Andrew Trickb12a7712013-01-25 00:12:57 +00001123 }
1124 }
Andrew Trickbfb82232013-01-25 06:02:44 +00001125 if (CheckLimit && R.DFSData[PredNum].SubInstrCount > R.SubtreeLimit)
1126 return false;
1127
1128 R.DFSData[PredNum].SubtreeID = Succ->NodeNum;
1129 R.DFSData[Succ->NodeNum].SubInstrCount += R.DFSData[PredNum].SubInstrCount;
1130 SubtreeClasses.join(Succ->NodeNum, PredNum);
1131 return true;
Andrew Trickb12a7712013-01-25 00:12:57 +00001132 }
1133
Andrew Trick8b1496c2012-11-28 05:13:28 +00001134 /// Called by finalize() to record a connection between trees.
1135 void addConnection(unsigned FromTree, unsigned ToTree, unsigned Depth) {
1136 if (!Depth)
1137 return;
1138
1139 SmallVectorImpl<SchedDFSResult::Connection> &Connections =
1140 R.SubtreeConnections[FromTree];
1141 for (SmallVectorImpl<SchedDFSResult::Connection>::iterator
1142 I = Connections.begin(), E = Connections.end(); I != E; ++I) {
1143 if (I->TreeID == ToTree) {
1144 I->Level = std::max(I->Level, Depth);
1145 return;
1146 }
1147 }
1148 Connections.push_back(SchedDFSResult::Connection(ToTree, Depth));
1149 }
1150};
1151} // namespace llvm
1152
Andrew Trick1e94e982012-10-15 18:02:27 +00001153namespace {
1154/// \brief Manage the stack used by a reverse depth-first search over the DAG.
1155class SchedDAGReverseDFS {
1156 std::vector<std::pair<const SUnit*, SUnit::const_pred_iterator> > DFSStack;
1157public:
1158 bool isComplete() const { return DFSStack.empty(); }
1159
1160 void follow(const SUnit *SU) {
1161 DFSStack.push_back(std::make_pair(SU, SU->Preds.begin()));
1162 }
1163 void advance() { ++DFSStack.back().second; }
1164
Andrew Trick8b1496c2012-11-28 05:13:28 +00001165 const SDep *backtrack() {
1166 DFSStack.pop_back();
1167 return DFSStack.empty() ? 0 : llvm::prior(DFSStack.back().second);
1168 }
Andrew Trick1e94e982012-10-15 18:02:27 +00001169
1170 const SUnit *getCurr() const { return DFSStack.back().first; }
1171
1172 SUnit::const_pred_iterator getPred() const { return DFSStack.back().second; }
1173
1174 SUnit::const_pred_iterator getPredEnd() const {
1175 return getCurr()->Preds.end();
1176 }
1177};
1178} // anonymous
1179
Andrew Trickbfb82232013-01-25 06:02:44 +00001180static bool hasDataSucc(const SUnit *SU) {
1181 for (SUnit::const_succ_iterator
1182 SI = SU->Succs.begin(), SE = SU->Succs.end(); SI != SE; ++SI) {
1183 if (SI->getKind() == SDep::Data)
1184 return true;
1185 }
1186 return false;
1187}
1188
Andrew Trick1e94e982012-10-15 18:02:27 +00001189/// Compute an ILP metric for all nodes in the subDAG reachable via depth-first
1190/// search from this root.
Andrew Trick4e1fb182013-01-25 06:33:57 +00001191void SchedDFSResult::compute(ArrayRef<SUnit> SUnits) {
Andrew Trick1e94e982012-10-15 18:02:27 +00001192 if (!IsBottomUp)
1193 llvm_unreachable("Top-down ILP metric is unimplemnted");
1194
Andrew Trick8b1496c2012-11-28 05:13:28 +00001195 SchedDFSImpl Impl(*this);
Andrew Trick4e1fb182013-01-25 06:33:57 +00001196 for (ArrayRef<SUnit>::const_iterator
1197 SI = SUnits.begin(), SE = SUnits.end(); SI != SE; ++SI) {
1198 const SUnit *SU = &*SI;
1199 if (Impl.isVisited(SU) || hasDataSucc(SU))
1200 continue;
1201
Andrew Trick8b1496c2012-11-28 05:13:28 +00001202 SchedDAGReverseDFS DFS;
Andrew Trick4e1fb182013-01-25 06:33:57 +00001203 Impl.visitPreorder(SU);
1204 DFS.follow(SU);
Andrew Trick8b1496c2012-11-28 05:13:28 +00001205 for (;;) {
1206 // Traverse the leftmost path as far as possible.
1207 while (DFS.getPred() != DFS.getPredEnd()) {
1208 const SDep &PredDep = *DFS.getPred();
1209 DFS.advance();
Andrew Trickbfb82232013-01-25 06:02:44 +00001210 // Ignore non-data edges.
1211 if (PredDep.getKind() != SDep::Data)
1212 continue;
1213 // An already visited edge is a cross edge, assuming an acyclic DAG.
Andrew Trick8b1496c2012-11-28 05:13:28 +00001214 if (Impl.isVisited(PredDep.getSUnit())) {
Andrew Trickbfb82232013-01-25 06:02:44 +00001215 Impl.visitCrossEdge(PredDep, DFS.getCurr());
Andrew Trick8b1496c2012-11-28 05:13:28 +00001216 continue;
1217 }
1218 Impl.visitPreorder(PredDep.getSUnit());
1219 DFS.follow(PredDep.getSUnit());
1220 }
1221 // Visit the top of the stack in postorder and backtrack.
1222 const SUnit *Child = DFS.getCurr();
1223 const SDep *PredDep = DFS.backtrack();
Andrew Trickbfb82232013-01-25 06:02:44 +00001224 Impl.visitPostorderNode(Child);
1225 if (PredDep)
1226 Impl.visitPostorderEdge(*PredDep, DFS.getCurr());
Andrew Trick8b1496c2012-11-28 05:13:28 +00001227 if (DFS.isComplete())
1228 break;
Andrew Trick1e94e982012-10-15 18:02:27 +00001229 }
Andrew Trick8b1496c2012-11-28 05:13:28 +00001230 }
1231 Impl.finalize();
1232}
1233
1234/// The root of the given SubtreeID was just scheduled. For all subtrees
1235/// connected to this tree, record the depth of the connection so that the
1236/// nearest connected subtrees can be prioritized.
1237void SchedDFSResult::scheduleTree(unsigned SubtreeID) {
1238 for (SmallVectorImpl<Connection>::const_iterator
1239 I = SubtreeConnections[SubtreeID].begin(),
1240 E = SubtreeConnections[SubtreeID].end(); I != E; ++I) {
1241 SubtreeConnectLevels[I->TreeID] =
1242 std::max(SubtreeConnectLevels[I->TreeID], I->Level);
1243 DEBUG(dbgs() << " Tree: " << I->TreeID
1244 << " @" << SubtreeConnectLevels[I->TreeID] << '\n');
Andrew Trick1e94e982012-10-15 18:02:27 +00001245 }
1246}
1247
1248#if !defined(NDEBUG) || defined(LLVM_ENABLE_DUMP)
1249void ILPValue::print(raw_ostream &OS) const {
Andrew Trick8b1496c2012-11-28 05:13:28 +00001250 OS << InstrCount << " / " << Length << " = ";
1251 if (!Length)
Andrew Trick1e94e982012-10-15 18:02:27 +00001252 OS << "BADILP";
Andrew Trick8b1496c2012-11-28 05:13:28 +00001253 else
1254 OS << format("%g", ((double)InstrCount / Length));
Andrew Trick1e94e982012-10-15 18:02:27 +00001255}
1256
1257void ILPValue::dump() const {
1258 dbgs() << *this << '\n';
1259}
1260
1261namespace llvm {
1262
1263raw_ostream &operator<<(raw_ostream &OS, const ILPValue &Val) {
1264 Val.print(OS);
1265 return OS;
1266}
1267
1268} // namespace llvm
1269#endif // !NDEBUG || LLVM_ENABLE_DUMP