blob: cb8d94d73cb1953719fa03f60a0953859371d9c9 [file] [log] [blame]
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001//===-- X86ISelLowering.h - X86 DAG Lowering Interface ----------*- C++ -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner081ce942007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that X86 uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
15#ifndef X86ISELLOWERING_H
16#define X86ISELLOWERING_H
17
18#include "X86Subtarget.h"
19#include "X86RegisterInfo.h"
Gordon Henriksen18ace102008-01-05 16:56:59 +000020#include "X86MachineFunctionInfo.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000021#include "llvm/Target/TargetLowering.h"
22#include "llvm/CodeGen/SelectionDAG.h"
Rafael Espindoladdb88da2007-08-31 15:06:30 +000023#include "llvm/CodeGen/CallingConvLower.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000024
25namespace llvm {
26 namespace X86ISD {
27 // X86 Specific DAG Nodes
28 enum NodeType {
29 // Start the numbering where the builtin ops leave off.
30 FIRST_NUMBER = ISD::BUILTIN_OP_END+X86::INSTRUCTION_LIST_END,
31
Evan Cheng48679f42007-12-14 02:13:44 +000032 /// BSF - Bit scan forward.
33 /// BSR - Bit scan reverse.
34 BSF,
35 BSR,
36
Dan Gohmanf17a25c2007-07-18 16:29:46 +000037 /// SHLD, SHRD - Double shift instructions. These correspond to
38 /// X86::SHLDxx and X86::SHRDxx instructions.
39 SHLD,
40 SHRD,
41
42 /// FAND - Bitwise logical AND of floating point values. This corresponds
43 /// to X86::ANDPS or X86::ANDPD.
44 FAND,
45
46 /// FOR - Bitwise logical OR of floating point values. This corresponds
47 /// to X86::ORPS or X86::ORPD.
48 FOR,
49
50 /// FXOR - Bitwise logical XOR of floating point values. This corresponds
51 /// to X86::XORPS or X86::XORPD.
52 FXOR,
53
54 /// FSRL - Bitwise logical right shift of floating point values. These
55 /// corresponds to X86::PSRLDQ.
56 FSRL,
57
58 /// FILD, FILD_FLAG - This instruction implements SINT_TO_FP with the
59 /// integer source in memory and FP reg result. This corresponds to the
60 /// X86::FILD*m instructions. It has three inputs (token chain, address,
61 /// and source type) and two outputs (FP value and token chain). FILD_FLAG
62 /// also produces a flag).
63 FILD,
64 FILD_FLAG,
65
66 /// FP_TO_INT*_IN_MEM - This instruction implements FP_TO_SINT with the
67 /// integer destination in memory and a FP reg source. This corresponds
68 /// to the X86::FIST*m instructions and the rounding mode change stuff. It
69 /// has two inputs (token chain and address) and two outputs (int value
70 /// and token chain).
71 FP_TO_INT16_IN_MEM,
72 FP_TO_INT32_IN_MEM,
73 FP_TO_INT64_IN_MEM,
74
75 /// FLD - This instruction implements an extending load to FP stack slots.
76 /// This corresponds to the X86::FLD32m / X86::FLD64m. It takes a chain
77 /// operand, ptr to load from, and a ValueType node indicating the type
78 /// to load to.
79 FLD,
80
81 /// FST - This instruction implements a truncating store to FP stack
82 /// slots. This corresponds to the X86::FST32m / X86::FST64m. It takes a
83 /// chain operand, value to store, address, and a ValueType to store it
84 /// as.
85 FST,
86
Chris Lattner5d294e52008-03-09 07:05:32 +000087 /// FP_GET_ST0 - This corresponds to FpGET_ST0 pseudo instruction
Dan Gohmanf17a25c2007-07-18 16:29:46 +000088 /// which copies from ST(0) to the destination. It takes a chain and
89 /// writes a RFP result and a chain.
Chris Lattner5d294e52008-03-09 07:05:32 +000090 FP_GET_ST0,
Dan Gohmanf17a25c2007-07-18 16:29:46 +000091
Chris Lattneraaef8dc2008-03-09 07:08:44 +000092 /// FP_GET_ST0_ST1 - Same as FP_GET_ST0 except it copies two values
Evan Cheng931a8f42008-01-29 19:34:22 +000093 /// ST(0) and ST(1).
Chris Lattner5d294e52008-03-09 07:05:32 +000094 FP_GET_ST0_ST1,
Evan Cheng931a8f42008-01-29 19:34:22 +000095
Chris Lattneraaef8dc2008-03-09 07:08:44 +000096 /// FP_SET_ST0 - This corresponds to FpSET_ST0 pseudo instruction
Dan Gohmanf17a25c2007-07-18 16:29:46 +000097 /// which copies the source operand to ST(0). It takes a chain+value and
98 /// returns a chain and a flag.
Chris Lattneraaef8dc2008-03-09 07:08:44 +000099 FP_SET_ST0,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000100
101 /// CALL/TAILCALL - These operations represent an abstract X86 call
102 /// instruction, which includes a bunch of information. In particular the
103 /// operands of these node are:
104 ///
105 /// #0 - The incoming token chain
106 /// #1 - The callee
107 /// #2 - The number of arg bytes the caller pushes on the stack.
108 /// #3 - The number of arg bytes the callee pops off the stack.
109 /// #4 - The value to pass in AL/AX/EAX (optional)
110 /// #5 - The value to pass in DL/DX/EDX (optional)
111 ///
112 /// The result values of these nodes are:
113 ///
114 /// #0 - The outgoing token chain
115 /// #1 - The first register result value (optional)
116 /// #2 - The second register result value (optional)
117 ///
118 /// The CALL vs TAILCALL distinction boils down to whether the callee is
119 /// known not to modify the caller's stack frame, as is standard with
120 /// LLVM.
121 CALL,
122 TAILCALL,
123
124 /// RDTSC_DAG - This operation implements the lowering for
125 /// readcyclecounter
126 RDTSC_DAG,
127
128 /// X86 compare and logical compare instructions.
Evan Cheng904febe2007-09-17 17:42:53 +0000129 CMP, COMI, UCOMI,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000130
131 /// X86 SetCC. Operand 1 is condition code, and operand 2 is the flag
132 /// operand produced by a CMP instruction.
133 SETCC,
134
135 /// X86 conditional moves. Operand 1 and operand 2 are the two values
136 /// to select from (operand 1 is a R/W operand). Operand 3 is the
137 /// condition code, and operand 4 is the flag operand produced by a CMP
138 /// or TEST instruction. It also writes a flag result.
139 CMOV,
140
141 /// X86 conditional branches. Operand 1 is the chain operand, operand 2
142 /// is the block to branch if condition is true, operand 3 is the
143 /// condition code, and operand 4 is the flag operand produced by a CMP
144 /// or TEST instruction.
145 BRCOND,
146
147 /// Return with a flag operand. Operand 1 is the chain operand, operand
148 /// 2 is the number of bytes of stack to pop.
149 RET_FLAG,
150
151 /// REP_STOS - Repeat fill, corresponds to X86::REP_STOSx.
152 REP_STOS,
153
154 /// REP_MOVS - Repeat move, corresponds to X86::REP_MOVSx.
155 REP_MOVS,
156
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000157 /// GlobalBaseReg - On Darwin, this node represents the result of the popl
158 /// at function entry, used for PIC code.
159 GlobalBaseReg,
160
161 /// Wrapper - A wrapper node for TargetConstantPool,
162 /// TargetExternalSymbol, and TargetGlobalAddress.
163 Wrapper,
164
165 /// WrapperRIP - Special wrapper used under X86-64 PIC mode for RIP
166 /// relative displacements.
167 WrapperRIP,
168
Nate Begemand77e59e2008-02-11 04:19:36 +0000169 /// PEXTRB - Extract an 8-bit value from a vector and zero extend it to
170 /// i32, corresponds to X86::PEXTRB.
171 PEXTRB,
172
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000173 /// PEXTRW - Extract a 16-bit value from a vector and zero extend it to
174 /// i32, corresponds to X86::PEXTRW.
175 PEXTRW,
176
Nate Begemand77e59e2008-02-11 04:19:36 +0000177 /// INSERTPS - Insert any element of a 4 x float vector into any element
178 /// of a destination 4 x floatvector.
179 INSERTPS,
180
181 /// PINSRB - Insert the lower 8-bits of a 32-bit value to a vector,
182 /// corresponds to X86::PINSRB.
183 PINSRB,
184
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000185 /// PINSRW - Insert the lower 16-bits of a 32-bit value to a vector,
186 /// corresponds to X86::PINSRW.
187 PINSRW,
188
189 /// FMAX, FMIN - Floating point max and min.
190 ///
191 FMAX, FMIN,
192
193 /// FRSQRT, FRCP - Floating point reciprocal-sqrt and reciprocal
194 /// approximation. Note that these typically require refinement
195 /// in order to obtain suitable precision.
196 FRSQRT, FRCP,
197
198 // Thread Local Storage
199 TLSADDR, THREAD_POINTER,
200
201 // Exception Handling helpers
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +0000202 EH_RETURN,
203
204 // tail call return
205 // oeprand #0 chain
206 // operand #1 callee (register or absolute)
207 // operand #2 stack adjustment
208 // operand #3 optional in flag
Anton Korobeynikovfbe230e2007-11-16 01:31:51 +0000209 TC_RETURN,
210
Andrew Lenharth7dfe23f2008-03-01 21:52:34 +0000211 // compare and swap
212 LCMPXCHG_DAG,
Andrew Lenharth81580822008-03-05 01:15:49 +0000213 LCMPXCHG8_DAG,
Andrew Lenharth7dfe23f2008-03-01 21:52:34 +0000214
Anton Korobeynikovfbe230e2007-11-16 01:31:51 +0000215 // Store FP control world into i16 memory
Chris Lattner56b941f2008-01-15 21:58:22 +0000216 FNSTCW16m
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000217 };
218 }
219
Evan Cheng931a8f42008-01-29 19:34:22 +0000220 /// Define some predicates that are used for node matching.
221 namespace X86 {
222 /// isPSHUFDMask - Return true if the specified VECTOR_SHUFFLE operand
223 /// specifies a shuffle of elements that is suitable for input to PSHUFD.
224 bool isPSHUFDMask(SDNode *N);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000225
Evan Cheng931a8f42008-01-29 19:34:22 +0000226 /// isPSHUFHWMask - Return true if the specified VECTOR_SHUFFLE operand
227 /// specifies a shuffle of elements that is suitable for input to PSHUFD.
228 bool isPSHUFHWMask(SDNode *N);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000229
Evan Cheng931a8f42008-01-29 19:34:22 +0000230 /// isPSHUFLWMask - Return true if the specified VECTOR_SHUFFLE operand
231 /// specifies a shuffle of elements that is suitable for input to PSHUFD.
232 bool isPSHUFLWMask(SDNode *N);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000233
Evan Cheng931a8f42008-01-29 19:34:22 +0000234 /// isSHUFPMask - Return true if the specified VECTOR_SHUFFLE operand
235 /// specifies a shuffle of elements that is suitable for input to SHUFP*.
236 bool isSHUFPMask(SDNode *N);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000237
Evan Cheng931a8f42008-01-29 19:34:22 +0000238 /// isMOVHLPSMask - Return true if the specified VECTOR_SHUFFLE operand
239 /// specifies a shuffle of elements that is suitable for input to MOVHLPS.
240 bool isMOVHLPSMask(SDNode *N);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000241
Evan Cheng931a8f42008-01-29 19:34:22 +0000242 /// isMOVHLPS_v_undef_Mask - Special case of isMOVHLPSMask for canonical form
243 /// of vector_shuffle v, v, <2, 3, 2, 3>, i.e. vector_shuffle v, undef,
244 /// <2, 3, 2, 3>
245 bool isMOVHLPS_v_undef_Mask(SDNode *N);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000246
Evan Cheng931a8f42008-01-29 19:34:22 +0000247 /// isMOVLPMask - Return true if the specified VECTOR_SHUFFLE operand
248 /// specifies a shuffle of elements that is suitable for input to MOVLP{S|D}.
249 bool isMOVLPMask(SDNode *N);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000250
Evan Cheng931a8f42008-01-29 19:34:22 +0000251 /// isMOVHPMask - Return true if the specified VECTOR_SHUFFLE operand
252 /// specifies a shuffle of elements that is suitable for input to MOVHP{S|D}
253 /// as well as MOVLHPS.
254 bool isMOVHPMask(SDNode *N);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000255
Evan Cheng931a8f42008-01-29 19:34:22 +0000256 /// isUNPCKLMask - Return true if the specified VECTOR_SHUFFLE operand
257 /// specifies a shuffle of elements that is suitable for input to UNPCKL.
258 bool isUNPCKLMask(SDNode *N, bool V2IsSplat = false);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000259
Evan Cheng931a8f42008-01-29 19:34:22 +0000260 /// isUNPCKHMask - Return true if the specified VECTOR_SHUFFLE operand
261 /// specifies a shuffle of elements that is suitable for input to UNPCKH.
262 bool isUNPCKHMask(SDNode *N, bool V2IsSplat = false);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000263
Evan Cheng931a8f42008-01-29 19:34:22 +0000264 /// isUNPCKL_v_undef_Mask - Special case of isUNPCKLMask for canonical form
265 /// of vector_shuffle v, v, <0, 4, 1, 5>, i.e. vector_shuffle v, undef,
266 /// <0, 0, 1, 1>
267 bool isUNPCKL_v_undef_Mask(SDNode *N);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000268
Evan Cheng931a8f42008-01-29 19:34:22 +0000269 /// isUNPCKH_v_undef_Mask - Special case of isUNPCKHMask for canonical form
270 /// of vector_shuffle v, v, <2, 6, 3, 7>, i.e. vector_shuffle v, undef,
271 /// <2, 2, 3, 3>
272 bool isUNPCKH_v_undef_Mask(SDNode *N);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000273
Evan Cheng931a8f42008-01-29 19:34:22 +0000274 /// isMOVLMask - Return true if the specified VECTOR_SHUFFLE operand
275 /// specifies a shuffle of elements that is suitable for input to MOVSS,
276 /// MOVSD, and MOVD, i.e. setting the lowest element.
277 bool isMOVLMask(SDNode *N);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000278
Evan Cheng931a8f42008-01-29 19:34:22 +0000279 /// isMOVSHDUPMask - Return true if the specified VECTOR_SHUFFLE operand
280 /// specifies a shuffle of elements that is suitable for input to MOVSHDUP.
281 bool isMOVSHDUPMask(SDNode *N);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000282
Evan Cheng931a8f42008-01-29 19:34:22 +0000283 /// isMOVSLDUPMask - Return true if the specified VECTOR_SHUFFLE operand
284 /// specifies a shuffle of elements that is suitable for input to MOVSLDUP.
285 bool isMOVSLDUPMask(SDNode *N);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000286
Evan Cheng931a8f42008-01-29 19:34:22 +0000287 /// isSplatMask - Return true if the specified VECTOR_SHUFFLE operand
288 /// specifies a splat of a single element.
289 bool isSplatMask(SDNode *N);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000290
Evan Cheng931a8f42008-01-29 19:34:22 +0000291 /// isSplatLoMask - Return true if the specified VECTOR_SHUFFLE operand
292 /// specifies a splat of zero element.
293 bool isSplatLoMask(SDNode *N);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000294
Evan Cheng931a8f42008-01-29 19:34:22 +0000295 /// getShuffleSHUFImmediate - Return the appropriate immediate to shuffle
296 /// the specified isShuffleMask VECTOR_SHUFFLE mask with PSHUF* and SHUFP*
297 /// instructions.
298 unsigned getShuffleSHUFImmediate(SDNode *N);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000299
Evan Cheng931a8f42008-01-29 19:34:22 +0000300 /// getShufflePSHUFHWImmediate - Return the appropriate immediate to shuffle
301 /// the specified isShuffleMask VECTOR_SHUFFLE mask with PSHUFHW
302 /// instructions.
303 unsigned getShufflePSHUFHWImmediate(SDNode *N);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000304
Evan Cheng931a8f42008-01-29 19:34:22 +0000305 /// getShufflePSHUFKWImmediate - Return the appropriate immediate to shuffle
306 /// the specified isShuffleMask VECTOR_SHUFFLE mask with PSHUFLW
307 /// instructions.
308 unsigned getShufflePSHUFLWImmediate(SDNode *N);
309 }
310
311 namespace X86 {
312 /// X86_64SRet - These represent different ways to implement x86_64 struct
313 /// returns call results.
314 enum X86_64SRet {
315 InMemory, // Really is sret, returns in memory.
316 InGPR64, // Returns in a pair of 64-bit integer registers.
317 InSSE, // Returns in a pair of SSE registers.
318 InX87 // Returns in a pair of f80 X87 registers.
319 };
320 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000321
322 //===--------------------------------------------------------------------===//
323 // X86TargetLowering - X86 Implementation of the TargetLowering interface
324 class X86TargetLowering : public TargetLowering {
325 int VarArgsFrameIndex; // FrameIndex for start of varargs area.
326 int RegSaveFrameIndex; // X86-64 vararg func register save area.
327 unsigned VarArgsGPOffset; // X86-64 vararg func int reg offset.
328 unsigned VarArgsFPOffset; // X86-64 vararg func fp reg offset.
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000329 int BytesToPopOnReturn; // Number of arg bytes ret should pop.
330 int BytesCallerReserves; // Number of arg bytes caller makes.
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +0000331
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000332 public:
Dan Gohman3a78bbf2007-08-02 21:21:54 +0000333 explicit X86TargetLowering(TargetMachine &TM);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000334
Evan Cheng6fb06762007-11-09 01:32:10 +0000335 /// getPICJumpTableRelocaBase - Returns relocation base for the given PIC
336 /// jumptable.
337 SDOperand getPICJumpTableRelocBase(SDOperand Table,
338 SelectionDAG &DAG) const;
339
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000340 // Return the number of bytes that a function should pop when it returns (in
341 // addition to the space used by the return address).
342 //
343 unsigned getBytesToPopOnReturn() const { return BytesToPopOnReturn; }
344
345 // Return the number of bytes that the caller reserves for arguments passed
346 // to this function.
347 unsigned getBytesCallerReserves() const { return BytesCallerReserves; }
348
349 /// getStackPtrReg - Return the stack pointer register we are using: either
350 /// ESP or RSP.
351 unsigned getStackPtrReg() const { return X86StackPtr; }
Evan Cheng5a67b812008-01-23 23:17:41 +0000352
353 /// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
354 /// function arguments in the caller parameter area. For X86, aggregates
355 /// that contains are placed at 16-byte boundaries while the rest are at
356 /// 4-byte boundaries.
357 virtual unsigned getByValTypeAlignment(const Type *Ty) const;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000358
359 /// LowerOperation - Provide custom lowering hooks for some operations.
360 ///
361 virtual SDOperand LowerOperation(SDOperand Op, SelectionDAG &DAG);
362
Chris Lattnerdfb947d2007-11-24 07:07:01 +0000363 /// ExpandOperation - Custom lower the specified operation, splitting the
364 /// value into two pieces.
365 ///
366 virtual SDNode *ExpandOperationResult(SDNode *N, SelectionDAG &DAG);
367
368
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000369 virtual SDOperand PerformDAGCombine(SDNode *N, DAGCombinerInfo &DCI) const;
370
Evan Chenge637db12008-01-30 18:18:23 +0000371 virtual MachineBasicBlock *EmitInstrWithCustomInserter(MachineInstr *MI,
372 MachineBasicBlock *MBB);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000373
374 /// getTargetNodeName - This method returns the name of a target specific
375 /// DAG node.
376 virtual const char *getTargetNodeName(unsigned Opcode) const;
377
Scott Michel502151f2008-03-10 15:42:14 +0000378 /// getSetCCResultType - Return the ISD::SETCC ValueType
379 virtual MVT::ValueType getSetCCResultType(const SDOperand &) const;
380
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000381 /// computeMaskedBitsForTargetNode - Determine which of the bits specified
382 /// in Mask are known to be either zero or one and return them in the
383 /// KnownZero/KnownOne bitsets.
384 virtual void computeMaskedBitsForTargetNode(const SDOperand Op,
Dan Gohmand0dfc772008-02-13 22:28:48 +0000385 const APInt &Mask,
Dan Gohman229fa052008-02-13 00:35:47 +0000386 APInt &KnownZero,
387 APInt &KnownOne,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000388 const SelectionDAG &DAG,
389 unsigned Depth = 0) const;
390
391 SDOperand getReturnAddressFrameIndex(SelectionDAG &DAG);
392
393 ConstraintType getConstraintType(const std::string &Constraint) const;
394
395 std::vector<unsigned>
396 getRegClassForInlineAsmConstraint(const std::string &Constraint,
397 MVT::ValueType VT) const;
Chris Lattnera531abc2007-08-25 00:47:38 +0000398
Dale Johannesene99fc902008-01-29 02:21:21 +0000399 virtual void lowerXConstraint(MVT::ValueType ConstraintVT,
400 std::string&) const;
401
Chris Lattnera531abc2007-08-25 00:47:38 +0000402 /// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
403 /// vector. If it is invalid, don't add anything to Ops.
404 virtual void LowerAsmOperandForConstraint(SDOperand Op,
405 char ConstraintLetter,
406 std::vector<SDOperand> &Ops,
407 SelectionDAG &DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000408
409 /// getRegForInlineAsmConstraint - Given a physical register constraint
410 /// (e.g. {edx}), return the register number and the register class for the
411 /// register. This should only be used for C_Register constraints. On
412 /// error, this returns a register number of 0.
413 std::pair<unsigned, const TargetRegisterClass*>
414 getRegForInlineAsmConstraint(const std::string &Constraint,
415 MVT::ValueType VT) const;
416
417 /// isLegalAddressingMode - Return true if the addressing mode represented
418 /// by AM is legal for this target, for a load/store of the specified type.
419 virtual bool isLegalAddressingMode(const AddrMode &AM, const Type *Ty)const;
420
Evan Cheng27a820a2007-10-26 01:56:11 +0000421 /// isTruncateFree - Return true if it's free to truncate a value of
422 /// type Ty1 to type Ty2. e.g. On x86 it's free to truncate a i32 value in
423 /// register EAX to i16 by referencing its sub-register AX.
424 virtual bool isTruncateFree(const Type *Ty1, const Type *Ty2) const;
Evan Cheng9decb332007-10-29 19:58:20 +0000425 virtual bool isTruncateFree(MVT::ValueType VT1, MVT::ValueType VT2) const;
Evan Cheng27a820a2007-10-26 01:56:11 +0000426
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000427 /// isShuffleMaskLegal - Targets can use this to indicate that they only
428 /// support *some* VECTOR_SHUFFLE operations, those with specific masks.
429 /// By default, if a target supports the VECTOR_SHUFFLE node, all mask
430 /// values are assumed to be legal.
431 virtual bool isShuffleMaskLegal(SDOperand Mask, MVT::ValueType VT) const;
432
433 /// isVectorClearMaskLegal - Similar to isShuffleMaskLegal. This is
434 /// used by Targets can use this to indicate if there is a suitable
435 /// VECTOR_SHUFFLE that can be used to replace a VAND with a constant
436 /// pool entry.
437 virtual bool isVectorClearMaskLegal(std::vector<SDOperand> &BVOps,
438 MVT::ValueType EVT,
439 SelectionDAG &DAG) const;
Evan Cheng35190fd2008-03-05 01:30:59 +0000440
441 /// ShouldShrinkFPConstant - If true, then instruction selection should
442 /// seek to shrink the FP constant of the specified type to a smaller type
443 /// in order to save space and / or reduce runtime.
444 virtual bool ShouldShrinkFPConstant(MVT::ValueType VT) const {
445 // Don't shrink FP constpool if SSE2 is available since cvtss2sd is more
446 // expensive than a straight movsd. On the other hand, it's important to
447 // shrink long double fp constant since fldt is very slow.
448 return !X86ScalarSSEf64 || VT == MVT::f80;
449 }
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +0000450
451 /// IsEligibleForTailCallOptimization - Check whether the call is eligible
452 /// for tail call optimization. Target which want to do tail call
453 /// optimization should implement this function.
454 virtual bool IsEligibleForTailCallOptimization(SDOperand Call,
455 SDOperand Ret,
456 SelectionDAG &DAG) const;
457
Rafael Espindoladd867c72007-11-05 23:12:20 +0000458 virtual const TargetSubtarget* getSubtarget() {
459 return static_cast<const TargetSubtarget*>(Subtarget);
460 }
461
Chris Lattnerc3d7cfa2008-01-18 06:52:41 +0000462 /// isScalarFPTypeInSSEReg - Return true if the specified scalar FP type is
463 /// computed in an SSE register, not on the X87 floating point stack.
464 bool isScalarFPTypeInSSEReg(MVT::ValueType VT) const {
465 return (VT == MVT::f64 && X86ScalarSSEf64) || // f64 is when SSE2
466 (VT == MVT::f32 && X86ScalarSSEf32); // f32 is when SSE1
467 }
468
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000469 private:
470 /// Subtarget - Keep a pointer to the X86Subtarget around so that we can
471 /// make the right decision when generating code for different targets.
472 const X86Subtarget *Subtarget;
Dan Gohman1e57df32008-02-10 18:45:23 +0000473 const TargetRegisterInfo *RegInfo;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000474
475 /// X86StackPtr - X86 physical register used as stack ptr.
476 unsigned X86StackPtr;
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +0000477
Dale Johannesene0e0fd02007-09-23 14:52:20 +0000478 /// X86ScalarSSEf32, X86ScalarSSEf64 - Select between SSE or x87
479 /// floating point ops.
480 /// When SSE is available, use it for f32 operations.
481 /// When SSE2 is available, use it for f64 operations.
482 bool X86ScalarSSEf32;
483 bool X86ScalarSSEf64;
Evan Cheng931a8f42008-01-29 19:34:22 +0000484
485 X86::X86_64SRet ClassifyX86_64SRetCallReturn(const Function *Fn);
486
487 void X86_64AnalyzeSRetCallOperands(SDNode*, CCAssignFn*, CCState&);
488
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000489 SDNode *LowerCallResult(SDOperand Chain, SDOperand InFlag, SDNode*TheCall,
490 unsigned CallingConv, SelectionDAG &DAG);
Evan Cheng931a8f42008-01-29 19:34:22 +0000491
492 SDNode *LowerCallResultToTwo64BitRegs(SDOperand Chain, SDOperand InFlag,
493 SDNode *TheCall, unsigned Reg1,
494 unsigned Reg2, MVT::ValueType VT,
495 SelectionDAG &DAG);
496
497 SDNode *LowerCallResultToTwoX87Regs(SDOperand Chain, SDOperand InFlag,
498 SDNode *TheCall, SelectionDAG &DAG);
Rafael Espindoladdb88da2007-08-31 15:06:30 +0000499
Rafael Espindola03cbeb72007-09-14 15:48:13 +0000500 SDOperand LowerMemArgument(SDOperand Op, SelectionDAG &DAG,
501 const CCValAssign &VA, MachineFrameInfo *MFI,
Arnold Schwaighofere2db0f42008-02-26 09:19:59 +0000502 unsigned CC, SDOperand Root, unsigned i);
Rafael Espindola03cbeb72007-09-14 15:48:13 +0000503
Rafael Espindoladdb88da2007-08-31 15:06:30 +0000504 SDOperand LowerMemOpCallTo(SDOperand Op, SelectionDAG &DAG,
505 const SDOperand &StackPtr,
506 const CCValAssign &VA, SDOperand Chain,
507 SDOperand Arg);
508
Gordon Henriksen18ace102008-01-05 16:56:59 +0000509 // Call lowering helpers.
510 bool IsCalleePop(SDOperand Op);
Arnold Schwaighofer87f75262008-02-26 22:21:54 +0000511 bool CallRequiresGOTPtrInReg(bool Is64Bit, bool IsTailCall);
512 bool CallRequiresFnAddressInReg(bool Is64Bit, bool IsTailCall);
Gordon Henriksen18ace102008-01-05 16:56:59 +0000513 CCAssignFn *CCAssignFnForNode(SDOperand Op) const;
514 NameDecorationStyle NameDecorationForFORMAL_ARGUMENTS(SDOperand Op);
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +0000515 unsigned GetAlignedArgumentStackSize(unsigned StackSize, SelectionDAG &DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000516
Chris Lattnerdfb947d2007-11-24 07:07:01 +0000517 std::pair<SDOperand,SDOperand> FP_TO_SINTHelper(SDOperand Op,
518 SelectionDAG &DAG);
519
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000520 SDOperand LowerBUILD_VECTOR(SDOperand Op, SelectionDAG &DAG);
521 SDOperand LowerVECTOR_SHUFFLE(SDOperand Op, SelectionDAG &DAG);
522 SDOperand LowerEXTRACT_VECTOR_ELT(SDOperand Op, SelectionDAG &DAG);
Nate Begemand77e59e2008-02-11 04:19:36 +0000523 SDOperand LowerEXTRACT_VECTOR_ELT_SSE4(SDOperand Op, SelectionDAG &DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000524 SDOperand LowerINSERT_VECTOR_ELT(SDOperand Op, SelectionDAG &DAG);
Nate Begemand77e59e2008-02-11 04:19:36 +0000525 SDOperand LowerINSERT_VECTOR_ELT_SSE4(SDOperand Op, SelectionDAG &DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000526 SDOperand LowerSCALAR_TO_VECTOR(SDOperand Op, SelectionDAG &DAG);
527 SDOperand LowerConstantPool(SDOperand Op, SelectionDAG &DAG);
528 SDOperand LowerGlobalAddress(SDOperand Op, SelectionDAG &DAG);
529 SDOperand LowerGlobalTLSAddress(SDOperand Op, SelectionDAG &DAG);
530 SDOperand LowerExternalSymbol(SDOperand Op, SelectionDAG &DAG);
531 SDOperand LowerShift(SDOperand Op, SelectionDAG &DAG);
532 SDOperand LowerSINT_TO_FP(SDOperand Op, SelectionDAG &DAG);
533 SDOperand LowerFP_TO_SINT(SDOperand Op, SelectionDAG &DAG);
534 SDOperand LowerFABS(SDOperand Op, SelectionDAG &DAG);
535 SDOperand LowerFNEG(SDOperand Op, SelectionDAG &DAG);
536 SDOperand LowerFCOPYSIGN(SDOperand Op, SelectionDAG &DAG);
Evan Cheng621216e2007-09-29 00:00:36 +0000537 SDOperand LowerSETCC(SDOperand Op, SelectionDAG &DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000538 SDOperand LowerSELECT(SDOperand Op, SelectionDAG &DAG);
539 SDOperand LowerBRCOND(SDOperand Op, SelectionDAG &DAG);
540 SDOperand LowerMEMSET(SDOperand Op, SelectionDAG &DAG);
Rafael Espindolaf12f3a92007-09-28 12:53:01 +0000541 SDOperand LowerMEMCPYInline(SDOperand Dest, SDOperand Source,
542 SDOperand Chain, unsigned Size, unsigned Align,
543 SelectionDAG &DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000544 SDOperand LowerJumpTable(SDOperand Op, SelectionDAG &DAG);
545 SDOperand LowerCALL(SDOperand Op, SelectionDAG &DAG);
546 SDOperand LowerRET(SDOperand Op, SelectionDAG &DAG);
547 SDOperand LowerDYNAMIC_STACKALLOC(SDOperand Op, SelectionDAG &DAG);
548 SDOperand LowerFORMAL_ARGUMENTS(SDOperand Op, SelectionDAG &DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000549 SDOperand LowerVASTART(SDOperand Op, SelectionDAG &DAG);
550 SDOperand LowerVACOPY(SDOperand Op, SelectionDAG &DAG);
551 SDOperand LowerINTRINSIC_WO_CHAIN(SDOperand Op, SelectionDAG &DAG);
552 SDOperand LowerRETURNADDR(SDOperand Op, SelectionDAG &DAG);
553 SDOperand LowerFRAMEADDR(SDOperand Op, SelectionDAG &DAG);
554 SDOperand LowerFRAME_TO_ARGS_OFFSET(SDOperand Op, SelectionDAG &DAG);
555 SDOperand LowerEH_RETURN(SDOperand Op, SelectionDAG &DAG);
Duncan Sandsd8455ca2007-07-27 20:02:49 +0000556 SDOperand LowerTRAMPOLINE(SDOperand Op, SelectionDAG &DAG);
Dan Gohman819574c2008-01-31 00:41:03 +0000557 SDOperand LowerFLT_ROUNDS_(SDOperand Op, SelectionDAG &DAG);
Evan Cheng48679f42007-12-14 02:13:44 +0000558 SDOperand LowerCTLZ(SDOperand Op, SelectionDAG &DAG);
559 SDOperand LowerCTTZ(SDOperand Op, SelectionDAG &DAG);
Andrew Lenharth81580822008-03-05 01:15:49 +0000560 SDOperand LowerLCS(SDOperand Op, SelectionDAG &DAG);
Chris Lattnerdfb947d2007-11-24 07:07:01 +0000561 SDNode *ExpandFP_TO_SINT(SDNode *N, SelectionDAG &DAG);
562 SDNode *ExpandREADCYCLECOUNTER(SDNode *N, SelectionDAG &DAG);
Andrew Lenharth81580822008-03-05 01:15:49 +0000563 SDNode *ExpandATOMIC_LCS(SDNode *N, SelectionDAG &DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000564 };
565}
566
567#endif // X86ISELLOWERING_H