blob: 2f67257f8fa1100892a1e95b6e7a9f9d4594d54c [file] [log] [blame]
Jim Grosbach31c24bf2009-11-07 22:00:39 +00001//===- Thumb2InstrInfo.cpp - Thumb-2 Instruction Information ----*- C++ -*-===//
Anton Korobeynikovd49ea772009-06-26 21:28:53 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
David Goodwinb50ea5c2009-07-02 22:18:33 +000010// This file contains the Thumb-2 implementation of the TargetInstrInfo class.
Anton Korobeynikovd49ea772009-06-26 21:28:53 +000011//
12//===----------------------------------------------------------------------===//
13
Evan Chengb9803a82009-11-06 23:52:48 +000014#include "Thumb2InstrInfo.h"
Anton Korobeynikovd49ea772009-06-26 21:28:53 +000015#include "ARM.h"
Evan Chengb9803a82009-11-06 23:52:48 +000016#include "ARMConstantPoolValue.h"
Evan Cheng6495f632009-07-28 05:48:47 +000017#include "ARMAddressingModes.h"
Anton Korobeynikovd49ea772009-06-26 21:28:53 +000018#include "ARMGenInstrInfo.inc"
19#include "ARMMachineFunctionInfo.h"
Evan Cheng86050dc2010-06-18 23:09:54 +000020#include "Thumb2InstrInfo.h"
Anton Korobeynikovd49ea772009-06-26 21:28:53 +000021#include "llvm/CodeGen/MachineFrameInfo.h"
22#include "llvm/CodeGen/MachineInstrBuilder.h"
Evan Chenge3ce8aa2009-11-01 22:04:35 +000023#include "llvm/CodeGen/MachineMemOperand.h"
24#include "llvm/CodeGen/PseudoSourceValue.h"
Anton Korobeynikovd49ea772009-06-26 21:28:53 +000025#include "llvm/ADT/SmallVector.h"
Evan Cheng13151432010-06-25 22:42:03 +000026#include "llvm/Support/CommandLine.h"
Anton Korobeynikovd49ea772009-06-26 21:28:53 +000027
28using namespace llvm;
29
Owen Andersonaa9f0a52010-10-01 20:28:06 +000030static cl::opt<bool>
31OldT2IfCvt("old-thumb2-ifcvt", cl::Hidden,
32 cl::desc("Use old-style Thumb2 if-conversion heuristics"),
33 cl::init(false));
34
Anton Korobeynikovf95215f2009-11-02 00:10:38 +000035Thumb2InstrInfo::Thumb2InstrInfo(const ARMSubtarget &STI)
36 : ARMBaseInstrInfo(STI), RI(*this, STI) {
Anton Korobeynikovd49ea772009-06-26 21:28:53 +000037}
38
Evan Cheng446c4282009-07-11 06:43:01 +000039unsigned Thumb2InstrInfo::getUnindexedOpcode(unsigned Opc) const {
David Goodwin334c2642009-07-08 16:09:28 +000040 // FIXME
41 return 0;
42}
43
Evan Cheng86050dc2010-06-18 23:09:54 +000044void
45Thumb2InstrInfo::ReplaceTailWithBranchTo(MachineBasicBlock::iterator Tail,
46 MachineBasicBlock *NewDest) const {
47 MachineBasicBlock *MBB = Tail->getParent();
48 ARMFunctionInfo *AFI = MBB->getParent()->getInfo<ARMFunctionInfo>();
49 if (!AFI->hasITBlocks()) {
50 TargetInstrInfoImpl::ReplaceTailWithBranchTo(Tail, NewDest);
51 return;
52 }
53
54 // If the first instruction of Tail is predicated, we may have to update
55 // the IT instruction.
56 unsigned PredReg = 0;
57 ARMCC::CondCodes CC = llvm::getInstrPredicate(Tail, PredReg);
58 MachineBasicBlock::iterator MBBI = Tail;
59 if (CC != ARMCC::AL)
60 // Expecting at least the t2IT instruction before it.
61 --MBBI;
62
63 // Actually replace the tail.
64 TargetInstrInfoImpl::ReplaceTailWithBranchTo(Tail, NewDest);
65
66 // Fix up IT.
67 if (CC != ARMCC::AL) {
68 MachineBasicBlock::iterator E = MBB->begin();
69 unsigned Count = 4; // At most 4 instructions in an IT block.
70 while (Count && MBBI != E) {
71 if (MBBI->isDebugValue()) {
72 --MBBI;
73 continue;
74 }
75 if (MBBI->getOpcode() == ARM::t2IT) {
76 unsigned Mask = MBBI->getOperand(1).getImm();
77 if (Count == 4)
78 MBBI->eraseFromParent();
79 else {
80 unsigned MaskOn = 1 << Count;
81 unsigned MaskOff = ~(MaskOn - 1);
82 MBBI->getOperand(1).setImm((Mask & MaskOff) | MaskOn);
83 }
84 return;
85 }
86 --MBBI;
87 --Count;
88 }
89
90 // Ctrl flow can reach here if branch folding is run before IT block
91 // formation pass.
92 }
93}
94
David Goodwin334c2642009-07-08 16:09:28 +000095bool
Evan Cheng4d54e5b2010-06-22 01:18:16 +000096Thumb2InstrInfo::isLegalToSplitMBBAt(MachineBasicBlock &MBB,
97 MachineBasicBlock::iterator MBBI) const {
98 unsigned PredReg = 0;
99 return llvm::getITInstrPredicate(MBBI, PredReg) == ARMCC::AL;
100}
101
Jakob Stoklund Olesenac273662010-07-11 06:33:54 +0000102void Thumb2InstrInfo::copyPhysReg(MachineBasicBlock &MBB,
103 MachineBasicBlock::iterator I, DebugLoc DL,
104 unsigned DestReg, unsigned SrcReg,
105 bool KillSrc) const {
Evan Cheng08b93c62009-07-27 00:33:08 +0000106 // Handle SPR, DPR, and QPR copies.
Jakob Stoklund Olesenac273662010-07-11 06:33:54 +0000107 if (!ARM::GPRRegClass.contains(DestReg, SrcReg))
108 return ARMBaseInstrInfo::copyPhysReg(MBB, I, DL, DestReg, SrcReg, KillSrc);
109
110 bool tDest = ARM::tGPRRegClass.contains(DestReg);
111 bool tSrc = ARM::tGPRRegClass.contains(SrcReg);
112 unsigned Opc = ARM::tMOVgpr2gpr;
113 if (tDest && tSrc)
114 Opc = ARM::tMOVr;
115 else if (tSrc)
116 Opc = ARM::tMOVtgpr2gpr;
117 else if (tDest)
118 Opc = ARM::tMOVgpr2tgpr;
119
120 BuildMI(MBB, I, DL, get(Opc), DestReg)
121 .addReg(SrcReg, getKillRegState(KillSrc));
Anton Korobeynikovb8e9ac82009-07-16 23:26:06 +0000122}
Evan Cheng5732ca02009-07-27 03:14:20 +0000123
124void Thumb2InstrInfo::
125storeRegToStackSlot(MachineBasicBlock &MBB, MachineBasicBlock::iterator I,
126 unsigned SrcReg, bool isKill, int FI,
Evan Cheng746ad692010-05-06 19:06:44 +0000127 const TargetRegisterClass *RC,
128 const TargetRegisterInfo *TRI) const {
Jim Grosbach6ccfc502010-07-30 02:41:01 +0000129 if (RC == ARM::GPRRegisterClass || RC == ARM::tGPRRegisterClass ||
130 RC == ARM::tcGPRRegisterClass || RC == ARM::rGPRRegisterClass) {
Evan Cheng746ad692010-05-06 19:06:44 +0000131 DebugLoc DL;
132 if (I != MBB.end()) DL = I->getDebugLoc();
133
Evan Chenge3ce8aa2009-11-01 22:04:35 +0000134 MachineFunction &MF = *MBB.getParent();
135 MachineFrameInfo &MFI = *MF.getFrameInfo();
136 MachineMemOperand *MMO =
Chris Lattner59db5492010-09-21 04:39:43 +0000137 MF.getMachineMemOperand(
138 MachinePointerInfo(PseudoSourceValue::getFixedStack(FI)),
139 MachineMemOperand::MOStore,
Evan Chenge3ce8aa2009-11-01 22:04:35 +0000140 MFI.getObjectSize(FI),
141 MFI.getObjectAlignment(FI));
Evan Cheng5732ca02009-07-27 03:14:20 +0000142 AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::t2STRi12))
143 .addReg(SrcReg, getKillRegState(isKill))
Evan Chenge3ce8aa2009-11-01 22:04:35 +0000144 .addFrameIndex(FI).addImm(0).addMemOperand(MMO));
Evan Cheng5732ca02009-07-27 03:14:20 +0000145 return;
146 }
147
Evan Cheng746ad692010-05-06 19:06:44 +0000148 ARMBaseInstrInfo::storeRegToStackSlot(MBB, I, SrcReg, isKill, FI, RC, TRI);
Evan Cheng5732ca02009-07-27 03:14:20 +0000149}
150
151void Thumb2InstrInfo::
152loadRegFromStackSlot(MachineBasicBlock &MBB, MachineBasicBlock::iterator I,
153 unsigned DestReg, int FI,
Evan Cheng746ad692010-05-06 19:06:44 +0000154 const TargetRegisterClass *RC,
155 const TargetRegisterInfo *TRI) const {
Jim Grosbach6ccfc502010-07-30 02:41:01 +0000156 if (RC == ARM::GPRRegisterClass || RC == ARM::tGPRRegisterClass ||
157 RC == ARM::tcGPRRegisterClass || RC == ARM::rGPRRegisterClass) {
Evan Cheng746ad692010-05-06 19:06:44 +0000158 DebugLoc DL;
159 if (I != MBB.end()) DL = I->getDebugLoc();
160
Evan Chenge3ce8aa2009-11-01 22:04:35 +0000161 MachineFunction &MF = *MBB.getParent();
162 MachineFrameInfo &MFI = *MF.getFrameInfo();
163 MachineMemOperand *MMO =
Chris Lattner59db5492010-09-21 04:39:43 +0000164 MF.getMachineMemOperand(
165 MachinePointerInfo(PseudoSourceValue::getFixedStack(FI)),
166 MachineMemOperand::MOLoad,
Evan Chenge3ce8aa2009-11-01 22:04:35 +0000167 MFI.getObjectSize(FI),
168 MFI.getObjectAlignment(FI));
Evan Cheng5732ca02009-07-27 03:14:20 +0000169 AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::t2LDRi12), DestReg)
Evan Chenge3ce8aa2009-11-01 22:04:35 +0000170 .addFrameIndex(FI).addImm(0).addMemOperand(MMO));
Evan Cheng5732ca02009-07-27 03:14:20 +0000171 return;
172 }
173
Evan Cheng746ad692010-05-06 19:06:44 +0000174 ARMBaseInstrInfo::loadRegFromStackSlot(MBB, I, DestReg, FI, RC, TRI);
Evan Cheng5732ca02009-07-27 03:14:20 +0000175}
Evan Cheng6495f632009-07-28 05:48:47 +0000176
Evan Cheng6495f632009-07-28 05:48:47 +0000177void llvm::emitT2RegPlusImmediate(MachineBasicBlock &MBB,
178 MachineBasicBlock::iterator &MBBI, DebugLoc dl,
179 unsigned DestReg, unsigned BaseReg, int NumBytes,
180 ARMCC::CondCodes Pred, unsigned PredReg,
181 const ARMBaseInstrInfo &TII) {
182 bool isSub = NumBytes < 0;
183 if (isSub) NumBytes = -NumBytes;
184
185 // If profitable, use a movw or movt to materialize the offset.
186 // FIXME: Use the scavenger to grab a scratch register.
187 if (DestReg != ARM::SP && DestReg != BaseReg &&
188 NumBytes >= 4096 &&
189 ARM_AM::getT2SOImmVal(NumBytes) == -1) {
190 bool Fits = false;
191 if (NumBytes < 65536) {
192 // Use a movw to materialize the 16-bit constant.
193 BuildMI(MBB, MBBI, dl, TII.get(ARM::t2MOVi16), DestReg)
194 .addImm(NumBytes)
Bob Wilson1ab38462010-06-29 16:25:11 +0000195 .addImm((unsigned)Pred).addReg(PredReg);
Evan Cheng6495f632009-07-28 05:48:47 +0000196 Fits = true;
197 } else if ((NumBytes & 0xffff) == 0) {
198 // Use a movt to materialize the 32-bit constant.
199 BuildMI(MBB, MBBI, dl, TII.get(ARM::t2MOVTi16), DestReg)
200 .addReg(DestReg)
201 .addImm(NumBytes >> 16)
Bob Wilson1ab38462010-06-29 16:25:11 +0000202 .addImm((unsigned)Pred).addReg(PredReg);
Evan Cheng6495f632009-07-28 05:48:47 +0000203 Fits = true;
204 }
205
206 if (Fits) {
207 if (isSub) {
208 BuildMI(MBB, MBBI, dl, TII.get(ARM::t2SUBrr), DestReg)
209 .addReg(BaseReg, RegState::Kill)
210 .addReg(DestReg, RegState::Kill)
211 .addImm((unsigned)Pred).addReg(PredReg).addReg(0);
212 } else {
213 BuildMI(MBB, MBBI, dl, TII.get(ARM::t2ADDrr), DestReg)
214 .addReg(DestReg, RegState::Kill)
215 .addReg(BaseReg, RegState::Kill)
216 .addImm((unsigned)Pred).addReg(PredReg).addReg(0);
217 }
218 return;
219 }
220 }
221
222 while (NumBytes) {
Evan Cheng6495f632009-07-28 05:48:47 +0000223 unsigned ThisVal = NumBytes;
Evan Cheng86198642009-08-07 00:34:42 +0000224 unsigned Opc = 0;
225 if (DestReg == ARM::SP && BaseReg != ARM::SP) {
226 // mov sp, rn. Note t2MOVr cannot be used.
227 BuildMI(MBB, MBBI, dl, TII.get(ARM::tMOVgpr2gpr),DestReg).addReg(BaseReg);
228 BaseReg = ARM::SP;
229 continue;
230 }
231
Bob Wilsonf5fd4992010-03-08 22:56:15 +0000232 bool HasCCOut = true;
Evan Cheng86198642009-08-07 00:34:42 +0000233 if (BaseReg == ARM::SP) {
234 // sub sp, sp, #imm7
235 if (DestReg == ARM::SP && (ThisVal < ((1 << 7)-1) * 4)) {
236 assert((ThisVal & 3) == 0 && "Stack update is not multiple of 4?");
237 Opc = isSub ? ARM::tSUBspi : ARM::tADDspi;
238 // FIXME: Fix Thumb1 immediate encoding.
239 BuildMI(MBB, MBBI, dl, TII.get(Opc), DestReg)
240 .addReg(BaseReg).addImm(ThisVal/4);
241 NumBytes = 0;
242 continue;
243 }
244
245 // sub rd, sp, so_imm
246 Opc = isSub ? ARM::t2SUBrSPi : ARM::t2ADDrSPi;
247 if (ARM_AM::getT2SOImmVal(NumBytes) != -1) {
248 NumBytes = 0;
249 } else {
250 // FIXME: Move this to ARMAddressingModes.h?
251 unsigned RotAmt = CountLeadingZeros_32(ThisVal);
252 ThisVal = ThisVal & ARM_AM::rotr32(0xff000000U, RotAmt);
253 NumBytes &= ~ThisVal;
254 assert(ARM_AM::getT2SOImmVal(ThisVal) != -1 &&
255 "Bit extraction didn't work?");
256 }
Evan Cheng6495f632009-07-28 05:48:47 +0000257 } else {
Evan Cheng86198642009-08-07 00:34:42 +0000258 assert(DestReg != ARM::SP && BaseReg != ARM::SP);
259 Opc = isSub ? ARM::t2SUBri : ARM::t2ADDri;
260 if (ARM_AM::getT2SOImmVal(NumBytes) != -1) {
261 NumBytes = 0;
262 } else if (ThisVal < 4096) {
263 Opc = isSub ? ARM::t2SUBri12 : ARM::t2ADDri12;
Bob Wilsonf5fd4992010-03-08 22:56:15 +0000264 HasCCOut = false;
Evan Cheng86198642009-08-07 00:34:42 +0000265 NumBytes = 0;
266 } else {
267 // FIXME: Move this to ARMAddressingModes.h?
268 unsigned RotAmt = CountLeadingZeros_32(ThisVal);
269 ThisVal = ThisVal & ARM_AM::rotr32(0xff000000U, RotAmt);
270 NumBytes &= ~ThisVal;
271 assert(ARM_AM::getT2SOImmVal(ThisVal) != -1 &&
272 "Bit extraction didn't work?");
273 }
Evan Cheng6495f632009-07-28 05:48:47 +0000274 }
275
276 // Build the new ADD / SUB.
Bob Wilsonf5fd4992010-03-08 22:56:15 +0000277 MachineInstrBuilder MIB =
278 AddDefaultPred(BuildMI(MBB, MBBI, dl, TII.get(Opc), DestReg)
279 .addReg(BaseReg, RegState::Kill)
280 .addImm(ThisVal));
281 if (HasCCOut)
282 AddDefaultCC(MIB);
Evan Cheng86198642009-08-07 00:34:42 +0000283
Evan Cheng6495f632009-07-28 05:48:47 +0000284 BaseReg = DestReg;
285 }
286}
287
288static unsigned
289negativeOffsetOpcode(unsigned opcode)
290{
291 switch (opcode) {
292 case ARM::t2LDRi12: return ARM::t2LDRi8;
293 case ARM::t2LDRHi12: return ARM::t2LDRHi8;
294 case ARM::t2LDRBi12: return ARM::t2LDRBi8;
295 case ARM::t2LDRSHi12: return ARM::t2LDRSHi8;
296 case ARM::t2LDRSBi12: return ARM::t2LDRSBi8;
297 case ARM::t2STRi12: return ARM::t2STRi8;
298 case ARM::t2STRBi12: return ARM::t2STRBi8;
299 case ARM::t2STRHi12: return ARM::t2STRHi8;
300
301 case ARM::t2LDRi8:
302 case ARM::t2LDRHi8:
303 case ARM::t2LDRBi8:
304 case ARM::t2LDRSHi8:
305 case ARM::t2LDRSBi8:
306 case ARM::t2STRi8:
307 case ARM::t2STRBi8:
308 case ARM::t2STRHi8:
309 return opcode;
310
311 default:
312 break;
313 }
314
315 return 0;
316}
317
318static unsigned
319positiveOffsetOpcode(unsigned opcode)
320{
321 switch (opcode) {
322 case ARM::t2LDRi8: return ARM::t2LDRi12;
323 case ARM::t2LDRHi8: return ARM::t2LDRHi12;
324 case ARM::t2LDRBi8: return ARM::t2LDRBi12;
325 case ARM::t2LDRSHi8: return ARM::t2LDRSHi12;
326 case ARM::t2LDRSBi8: return ARM::t2LDRSBi12;
327 case ARM::t2STRi8: return ARM::t2STRi12;
328 case ARM::t2STRBi8: return ARM::t2STRBi12;
329 case ARM::t2STRHi8: return ARM::t2STRHi12;
330
331 case ARM::t2LDRi12:
332 case ARM::t2LDRHi12:
333 case ARM::t2LDRBi12:
334 case ARM::t2LDRSHi12:
335 case ARM::t2LDRSBi12:
336 case ARM::t2STRi12:
337 case ARM::t2STRBi12:
338 case ARM::t2STRHi12:
339 return opcode;
340
341 default:
342 break;
343 }
344
345 return 0;
346}
347
348static unsigned
349immediateOffsetOpcode(unsigned opcode)
350{
351 switch (opcode) {
352 case ARM::t2LDRs: return ARM::t2LDRi12;
353 case ARM::t2LDRHs: return ARM::t2LDRHi12;
354 case ARM::t2LDRBs: return ARM::t2LDRBi12;
355 case ARM::t2LDRSHs: return ARM::t2LDRSHi12;
356 case ARM::t2LDRSBs: return ARM::t2LDRSBi12;
357 case ARM::t2STRs: return ARM::t2STRi12;
358 case ARM::t2STRBs: return ARM::t2STRBi12;
359 case ARM::t2STRHs: return ARM::t2STRHi12;
360
361 case ARM::t2LDRi12:
362 case ARM::t2LDRHi12:
363 case ARM::t2LDRBi12:
364 case ARM::t2LDRSHi12:
365 case ARM::t2LDRSBi12:
366 case ARM::t2STRi12:
367 case ARM::t2STRBi12:
368 case ARM::t2STRHi12:
369 case ARM::t2LDRi8:
370 case ARM::t2LDRHi8:
371 case ARM::t2LDRBi8:
372 case ARM::t2LDRSHi8:
373 case ARM::t2LDRSBi8:
374 case ARM::t2STRi8:
375 case ARM::t2STRBi8:
376 case ARM::t2STRHi8:
377 return opcode;
378
379 default:
380 break;
381 }
382
383 return 0;
384}
385
Evan Chengcdbb3f52009-08-27 01:23:50 +0000386bool llvm::rewriteT2FrameIndex(MachineInstr &MI, unsigned FrameRegIdx,
387 unsigned FrameReg, int &Offset,
388 const ARMBaseInstrInfo &TII) {
Evan Cheng6495f632009-07-28 05:48:47 +0000389 unsigned Opcode = MI.getOpcode();
Evan Cheng6495f632009-07-28 05:48:47 +0000390 const TargetInstrDesc &Desc = MI.getDesc();
391 unsigned AddrMode = (Desc.TSFlags & ARMII::AddrModeMask);
392 bool isSub = false;
393
394 // Memory operands in inline assembly always use AddrModeT2_i12.
395 if (Opcode == ARM::INLINEASM)
396 AddrMode = ARMII::AddrModeT2_i12; // FIXME. mode for thumb2?
Jim Grosbach764ab522009-08-11 15:33:49 +0000397
Evan Cheng6495f632009-07-28 05:48:47 +0000398 if (Opcode == ARM::t2ADDri || Opcode == ARM::t2ADDri12) {
399 Offset += MI.getOperand(FrameRegIdx+1).getImm();
Evan Cheng86198642009-08-07 00:34:42 +0000400
Jakob Stoklund Olesen35f0feb2010-01-19 21:08:28 +0000401 unsigned PredReg;
402 if (Offset == 0 && getInstrPredicate(&MI, PredReg) == ARMCC::AL) {
Evan Cheng6495f632009-07-28 05:48:47 +0000403 // Turn it into a move.
Evan Cheng09d97352009-08-10 02:06:53 +0000404 MI.setDesc(TII.get(ARM::tMOVgpr2gpr));
Evan Cheng6495f632009-07-28 05:48:47 +0000405 MI.getOperand(FrameRegIdx).ChangeToRegister(FrameReg, false);
Jakob Stoklund Olesen35f0feb2010-01-19 21:08:28 +0000406 // Remove offset and remaining explicit predicate operands.
407 do MI.RemoveOperand(FrameRegIdx+1);
408 while (MI.getNumOperands() > FrameRegIdx+1 &&
409 (!MI.getOperand(FrameRegIdx+1).isReg() ||
410 !MI.getOperand(FrameRegIdx+1).isImm()));
Evan Chengcdbb3f52009-08-27 01:23:50 +0000411 return true;
Evan Cheng6495f632009-07-28 05:48:47 +0000412 }
413
Bob Wilsonf5fd4992010-03-08 22:56:15 +0000414 bool isSP = FrameReg == ARM::SP;
415 bool HasCCOut = Opcode != ARM::t2ADDri12;
416
Evan Cheng6495f632009-07-28 05:48:47 +0000417 if (Offset < 0) {
418 Offset = -Offset;
419 isSub = true;
Evan Cheng86198642009-08-07 00:34:42 +0000420 MI.setDesc(TII.get(isSP ? ARM::t2SUBrSPi : ARM::t2SUBri));
421 } else {
422 MI.setDesc(TII.get(isSP ? ARM::t2ADDrSPi : ARM::t2ADDri));
Evan Cheng6495f632009-07-28 05:48:47 +0000423 }
424
425 // Common case: small offset, fits into instruction.
426 if (ARM_AM::getT2SOImmVal(Offset) != -1) {
Evan Cheng6495f632009-07-28 05:48:47 +0000427 MI.getOperand(FrameRegIdx).ChangeToRegister(FrameReg, false);
428 MI.getOperand(FrameRegIdx+1).ChangeToImmediate(Offset);
Bob Wilsonf5fd4992010-03-08 22:56:15 +0000429 // Add cc_out operand if the original instruction did not have one.
430 if (!HasCCOut)
431 MI.addOperand(MachineOperand::CreateReg(0, false));
Evan Chengcdbb3f52009-08-27 01:23:50 +0000432 Offset = 0;
433 return true;
Evan Cheng6495f632009-07-28 05:48:47 +0000434 }
435 // Another common case: imm12.
Bob Wilsonf5fd4992010-03-08 22:56:15 +0000436 if (Offset < 4096 &&
437 (!HasCCOut || MI.getOperand(MI.getNumOperands()-1).getReg() == 0)) {
Evan Cheng86198642009-08-07 00:34:42 +0000438 unsigned NewOpc = isSP
439 ? (isSub ? ARM::t2SUBrSPi12 : ARM::t2ADDrSPi12)
440 : (isSub ? ARM::t2SUBri12 : ARM::t2ADDri12);
441 MI.setDesc(TII.get(NewOpc));
Evan Cheng6495f632009-07-28 05:48:47 +0000442 MI.getOperand(FrameRegIdx).ChangeToRegister(FrameReg, false);
443 MI.getOperand(FrameRegIdx+1).ChangeToImmediate(Offset);
Bob Wilsonf5fd4992010-03-08 22:56:15 +0000444 // Remove the cc_out operand.
445 if (HasCCOut)
446 MI.RemoveOperand(MI.getNumOperands()-1);
Evan Chengcdbb3f52009-08-27 01:23:50 +0000447 Offset = 0;
448 return true;
Evan Cheng6495f632009-07-28 05:48:47 +0000449 }
450
451 // Otherwise, extract 8 adjacent bits from the immediate into this
452 // t2ADDri/t2SUBri.
453 unsigned RotAmt = CountLeadingZeros_32(Offset);
454 unsigned ThisImmVal = Offset & ARM_AM::rotr32(0xff000000U, RotAmt);
455
456 // We will handle these bits from offset, clear them.
457 Offset &= ~ThisImmVal;
458
459 assert(ARM_AM::getT2SOImmVal(ThisImmVal) != -1 &&
460 "Bit extraction didn't work?");
461 MI.getOperand(FrameRegIdx+1).ChangeToImmediate(ThisImmVal);
Bob Wilsonf5fd4992010-03-08 22:56:15 +0000462 // Add cc_out operand if the original instruction did not have one.
463 if (!HasCCOut)
464 MI.addOperand(MachineOperand::CreateReg(0, false));
465
Evan Cheng6495f632009-07-28 05:48:47 +0000466 } else {
Bob Wilsone4863f42009-09-15 17:56:18 +0000467
Bob Wilsone6373eb2010-02-06 00:24:38 +0000468 // AddrMode4 and AddrMode6 cannot handle any offset.
469 if (AddrMode == ARMII::AddrMode4 || AddrMode == ARMII::AddrMode6)
Bob Wilsone4863f42009-09-15 17:56:18 +0000470 return false;
471
Evan Cheng6495f632009-07-28 05:48:47 +0000472 // AddrModeT2_so cannot handle any offset. If there is no offset
473 // register then we change to an immediate version.
Evan Cheng86198642009-08-07 00:34:42 +0000474 unsigned NewOpc = Opcode;
Evan Cheng6495f632009-07-28 05:48:47 +0000475 if (AddrMode == ARMII::AddrModeT2_so) {
476 unsigned OffsetReg = MI.getOperand(FrameRegIdx+1).getReg();
477 if (OffsetReg != 0) {
478 MI.getOperand(FrameRegIdx).ChangeToRegister(FrameReg, false);
Evan Chengcdbb3f52009-08-27 01:23:50 +0000479 return Offset == 0;
Evan Cheng6495f632009-07-28 05:48:47 +0000480 }
Jim Grosbach764ab522009-08-11 15:33:49 +0000481
Evan Cheng6495f632009-07-28 05:48:47 +0000482 MI.RemoveOperand(FrameRegIdx+1);
483 MI.getOperand(FrameRegIdx+1).ChangeToImmediate(0);
484 NewOpc = immediateOffsetOpcode(Opcode);
485 AddrMode = ARMII::AddrModeT2_i12;
486 }
487
488 unsigned NumBits = 0;
489 unsigned Scale = 1;
490 if (AddrMode == ARMII::AddrModeT2_i8 || AddrMode == ARMII::AddrModeT2_i12) {
491 // i8 supports only negative, and i12 supports only positive, so
492 // based on Offset sign convert Opcode to the appropriate
493 // instruction
494 Offset += MI.getOperand(FrameRegIdx+1).getImm();
495 if (Offset < 0) {
496 NewOpc = negativeOffsetOpcode(Opcode);
497 NumBits = 8;
498 isSub = true;
499 Offset = -Offset;
500 } else {
501 NewOpc = positiveOffsetOpcode(Opcode);
502 NumBits = 12;
503 }
Bob Wilsone6373eb2010-02-06 00:24:38 +0000504 } else if (AddrMode == ARMII::AddrMode5) {
505 // VFP address mode.
506 const MachineOperand &OffOp = MI.getOperand(FrameRegIdx+1);
507 int InstrOffs = ARM_AM::getAM5Offset(OffOp.getImm());
508 if (ARM_AM::getAM5Op(OffOp.getImm()) == ARM_AM::sub)
509 InstrOffs *= -1;
Evan Cheng6495f632009-07-28 05:48:47 +0000510 NumBits = 8;
511 Scale = 4;
512 Offset += InstrOffs * 4;
513 assert((Offset & (Scale-1)) == 0 && "Can't encode this offset!");
514 if (Offset < 0) {
515 Offset = -Offset;
516 isSub = true;
517 }
Bob Wilsone6373eb2010-02-06 00:24:38 +0000518 } else {
519 llvm_unreachable("Unsupported addressing mode!");
Evan Cheng6495f632009-07-28 05:48:47 +0000520 }
521
522 if (NewOpc != Opcode)
523 MI.setDesc(TII.get(NewOpc));
524
525 MachineOperand &ImmOp = MI.getOperand(FrameRegIdx+1);
526
527 // Attempt to fold address computation
528 // Common case: small offset, fits into instruction.
529 int ImmedOffset = Offset / Scale;
530 unsigned Mask = (1 << NumBits) - 1;
531 if ((unsigned)Offset <= Mask * Scale) {
532 // Replace the FrameIndex with fp/sp
533 MI.getOperand(FrameRegIdx).ChangeToRegister(FrameReg, false);
534 if (isSub) {
535 if (AddrMode == ARMII::AddrMode5)
536 // FIXME: Not consistent.
537 ImmedOffset |= 1 << NumBits;
Jim Grosbach764ab522009-08-11 15:33:49 +0000538 else
Evan Cheng6495f632009-07-28 05:48:47 +0000539 ImmedOffset = -ImmedOffset;
540 }
541 ImmOp.ChangeToImmediate(ImmedOffset);
Evan Chengcdbb3f52009-08-27 01:23:50 +0000542 Offset = 0;
543 return true;
Evan Cheng6495f632009-07-28 05:48:47 +0000544 }
Jim Grosbach764ab522009-08-11 15:33:49 +0000545
Evan Cheng6495f632009-07-28 05:48:47 +0000546 // Otherwise, offset doesn't fit. Pull in what we can to simplify
David Goodwind9453782009-07-28 23:52:33 +0000547 ImmedOffset = ImmedOffset & Mask;
Evan Cheng6495f632009-07-28 05:48:47 +0000548 if (isSub) {
549 if (AddrMode == ARMII::AddrMode5)
550 // FIXME: Not consistent.
551 ImmedOffset |= 1 << NumBits;
Evan Chenga8e89842009-08-03 02:38:06 +0000552 else {
Evan Cheng6495f632009-07-28 05:48:47 +0000553 ImmedOffset = -ImmedOffset;
Evan Chenga8e89842009-08-03 02:38:06 +0000554 if (ImmedOffset == 0)
555 // Change the opcode back if the encoded offset is zero.
556 MI.setDesc(TII.get(positiveOffsetOpcode(NewOpc)));
557 }
Evan Cheng6495f632009-07-28 05:48:47 +0000558 }
559 ImmOp.ChangeToImmediate(ImmedOffset);
560 Offset &= ~(Mask*Scale);
561 }
562
Evan Chengcdbb3f52009-08-27 01:23:50 +0000563 Offset = (isSub) ? -Offset : Offset;
564 return Offset == 0;
Evan Cheng6495f632009-07-28 05:48:47 +0000565}
Evan Cheng68fc2da2010-06-09 19:26:01 +0000566
567/// scheduleTwoAddrSource - Schedule the copy / re-mat of the source of the
568/// two-addrss instruction inserted by two-address pass.
569void
570Thumb2InstrInfo::scheduleTwoAddrSource(MachineInstr *SrcMI,
571 MachineInstr *UseMI,
572 const TargetRegisterInfo &TRI) const {
573 if (SrcMI->getOpcode() != ARM::tMOVgpr2gpr ||
574 SrcMI->getOperand(1).isKill())
575 return;
576
577 unsigned PredReg = 0;
578 ARMCC::CondCodes CC = llvm::getInstrPredicate(UseMI, PredReg);
579 if (CC == ARMCC::AL || PredReg != ARM::CPSR)
580 return;
581
582 // Schedule the copy so it doesn't come between previous instructions
583 // and UseMI which can form an IT block.
584 unsigned SrcReg = SrcMI->getOperand(1).getReg();
585 ARMCC::CondCodes OCC = ARMCC::getOppositeCondition(CC);
586 MachineBasicBlock *MBB = UseMI->getParent();
587 MachineBasicBlock::iterator MBBI = SrcMI;
588 unsigned NumInsts = 0;
589 while (--MBBI != MBB->begin()) {
590 if (MBBI->isDebugValue())
591 continue;
592
593 MachineInstr *NMI = &*MBBI;
594 ARMCC::CondCodes NCC = llvm::getInstrPredicate(NMI, PredReg);
595 if (!(NCC == CC || NCC == OCC) ||
596 NMI->modifiesRegister(SrcReg, &TRI) ||
597 NMI->definesRegister(ARM::CPSR))
598 break;
599 if (++NumInsts == 4)
600 // Too many in a row!
601 return;
602 }
603
604 if (NumInsts) {
605 MBB->remove(SrcMI);
606 MBB->insert(++MBBI, SrcMI);
607 }
608}
Evan Cheng4d54e5b2010-06-22 01:18:16 +0000609
610ARMCC::CondCodes
611llvm::getITInstrPredicate(const MachineInstr *MI, unsigned &PredReg) {
612 unsigned Opc = MI->getOpcode();
613 if (Opc == ARM::tBcc || Opc == ARM::t2Bcc)
614 return ARMCC::AL;
615 return llvm::getInstrPredicate(MI, PredReg);
616}