blob: 09abf1d2484119f70ff0d9d313913106367078bc [file] [log] [blame]
Jim Grosbach31c24bf2009-11-07 22:00:39 +00001//===- Thumb2InstrInfo.cpp - Thumb-2 Instruction Information ----*- C++ -*-===//
Anton Korobeynikovd49ea772009-06-26 21:28:53 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
David Goodwinb50ea5c2009-07-02 22:18:33 +000010// This file contains the Thumb-2 implementation of the TargetInstrInfo class.
Anton Korobeynikovd49ea772009-06-26 21:28:53 +000011//
12//===----------------------------------------------------------------------===//
13
Evan Chengb9803a82009-11-06 23:52:48 +000014#include "Thumb2InstrInfo.h"
Anton Korobeynikovd49ea772009-06-26 21:28:53 +000015#include "ARM.h"
Evan Chengb9803a82009-11-06 23:52:48 +000016#include "ARMConstantPoolValue.h"
Evan Cheng6495f632009-07-28 05:48:47 +000017#include "ARMAddressingModes.h"
Anton Korobeynikovd49ea772009-06-26 21:28:53 +000018#include "ARMGenInstrInfo.inc"
19#include "ARMMachineFunctionInfo.h"
Evan Cheng86050dc2010-06-18 23:09:54 +000020#include "Thumb2HazardRecognizer.h"
21#include "Thumb2InstrInfo.h"
Anton Korobeynikovd49ea772009-06-26 21:28:53 +000022#include "llvm/CodeGen/MachineFrameInfo.h"
23#include "llvm/CodeGen/MachineInstrBuilder.h"
Evan Chenge3ce8aa2009-11-01 22:04:35 +000024#include "llvm/CodeGen/MachineMemOperand.h"
25#include "llvm/CodeGen/PseudoSourceValue.h"
Anton Korobeynikovd49ea772009-06-26 21:28:53 +000026#include "llvm/ADT/SmallVector.h"
Evan Cheng13151432010-06-25 22:42:03 +000027#include "llvm/Support/CommandLine.h"
Anton Korobeynikovd49ea772009-06-26 21:28:53 +000028
29using namespace llvm;
30
Evan Cheng13151432010-06-25 22:42:03 +000031static cl::opt<unsigned>
Evan Chengc170f662010-06-29 05:37:59 +000032IfCvtLimit("thumb2-ifcvt-limit", cl::Hidden,
33 cl::desc("Thumb2 if-conversion limit (default 3)"),
34 cl::init(3));
Evan Cheng13151432010-06-25 22:42:03 +000035
36static cl::opt<unsigned>
Evan Chengc170f662010-06-29 05:37:59 +000037IfCvtDiamondLimit("thumb2-ifcvt-diamond-limit", cl::Hidden,
38 cl::desc("Thumb2 diamond if-conversion limit (default 3)"),
39 cl::init(3));
Evan Cheng13151432010-06-25 22:42:03 +000040
Anton Korobeynikovf95215f2009-11-02 00:10:38 +000041Thumb2InstrInfo::Thumb2InstrInfo(const ARMSubtarget &STI)
42 : ARMBaseInstrInfo(STI), RI(*this, STI) {
Anton Korobeynikovd49ea772009-06-26 21:28:53 +000043}
44
Evan Cheng446c4282009-07-11 06:43:01 +000045unsigned Thumb2InstrInfo::getUnindexedOpcode(unsigned Opc) const {
David Goodwin334c2642009-07-08 16:09:28 +000046 // FIXME
47 return 0;
48}
49
Evan Cheng86050dc2010-06-18 23:09:54 +000050void
51Thumb2InstrInfo::ReplaceTailWithBranchTo(MachineBasicBlock::iterator Tail,
52 MachineBasicBlock *NewDest) const {
53 MachineBasicBlock *MBB = Tail->getParent();
54 ARMFunctionInfo *AFI = MBB->getParent()->getInfo<ARMFunctionInfo>();
55 if (!AFI->hasITBlocks()) {
56 TargetInstrInfoImpl::ReplaceTailWithBranchTo(Tail, NewDest);
57 return;
58 }
59
60 // If the first instruction of Tail is predicated, we may have to update
61 // the IT instruction.
62 unsigned PredReg = 0;
63 ARMCC::CondCodes CC = llvm::getInstrPredicate(Tail, PredReg);
64 MachineBasicBlock::iterator MBBI = Tail;
65 if (CC != ARMCC::AL)
66 // Expecting at least the t2IT instruction before it.
67 --MBBI;
68
69 // Actually replace the tail.
70 TargetInstrInfoImpl::ReplaceTailWithBranchTo(Tail, NewDest);
71
72 // Fix up IT.
73 if (CC != ARMCC::AL) {
74 MachineBasicBlock::iterator E = MBB->begin();
75 unsigned Count = 4; // At most 4 instructions in an IT block.
76 while (Count && MBBI != E) {
77 if (MBBI->isDebugValue()) {
78 --MBBI;
79 continue;
80 }
81 if (MBBI->getOpcode() == ARM::t2IT) {
82 unsigned Mask = MBBI->getOperand(1).getImm();
83 if (Count == 4)
84 MBBI->eraseFromParent();
85 else {
86 unsigned MaskOn = 1 << Count;
87 unsigned MaskOff = ~(MaskOn - 1);
88 MBBI->getOperand(1).setImm((Mask & MaskOff) | MaskOn);
89 }
90 return;
91 }
92 --MBBI;
93 --Count;
94 }
95
96 // Ctrl flow can reach here if branch folding is run before IT block
97 // formation pass.
98 }
99}
100
David Goodwin334c2642009-07-08 16:09:28 +0000101bool
Evan Cheng4d54e5b2010-06-22 01:18:16 +0000102Thumb2InstrInfo::isLegalToSplitMBBAt(MachineBasicBlock &MBB,
103 MachineBasicBlock::iterator MBBI) const {
104 unsigned PredReg = 0;
105 return llvm::getITInstrPredicate(MBBI, PredReg) == ARMCC::AL;
106}
107
Evan Cheng13151432010-06-25 22:42:03 +0000108bool Thumb2InstrInfo::isProfitableToIfCvt(MachineBasicBlock &MBB,
109 unsigned NumInstrs) const {
110 return NumInstrs && NumInstrs <= IfCvtLimit;
111}
112
113bool Thumb2InstrInfo::
114isProfitableToIfCvt(MachineBasicBlock &TMBB, unsigned NumT,
115 MachineBasicBlock &FMBB, unsigned NumF) const {
116 // FIXME: Catch optimization such as:
117 // r0 = movne
118 // r0 = moveq
119 return NumT && NumF &&
120 NumT <= (IfCvtDiamondLimit) && NumF <= (IfCvtDiamondLimit);
121}
Evan Cheng4d54e5b2010-06-22 01:18:16 +0000122
Jakob Stoklund Olesenac273662010-07-11 06:33:54 +0000123void Thumb2InstrInfo::copyPhysReg(MachineBasicBlock &MBB,
124 MachineBasicBlock::iterator I, DebugLoc DL,
125 unsigned DestReg, unsigned SrcReg,
126 bool KillSrc) const {
Evan Cheng08b93c62009-07-27 00:33:08 +0000127 // Handle SPR, DPR, and QPR copies.
Jakob Stoklund Olesenac273662010-07-11 06:33:54 +0000128 if (!ARM::GPRRegClass.contains(DestReg, SrcReg))
129 return ARMBaseInstrInfo::copyPhysReg(MBB, I, DL, DestReg, SrcReg, KillSrc);
130
131 bool tDest = ARM::tGPRRegClass.contains(DestReg);
132 bool tSrc = ARM::tGPRRegClass.contains(SrcReg);
133 unsigned Opc = ARM::tMOVgpr2gpr;
134 if (tDest && tSrc)
135 Opc = ARM::tMOVr;
136 else if (tSrc)
137 Opc = ARM::tMOVtgpr2gpr;
138 else if (tDest)
139 Opc = ARM::tMOVgpr2tgpr;
140
141 BuildMI(MBB, I, DL, get(Opc), DestReg)
142 .addReg(SrcReg, getKillRegState(KillSrc));
Anton Korobeynikovb8e9ac82009-07-16 23:26:06 +0000143}
Evan Cheng5732ca02009-07-27 03:14:20 +0000144
145void Thumb2InstrInfo::
146storeRegToStackSlot(MachineBasicBlock &MBB, MachineBasicBlock::iterator I,
147 unsigned SrcReg, bool isKill, int FI,
Evan Cheng746ad692010-05-06 19:06:44 +0000148 const TargetRegisterClass *RC,
149 const TargetRegisterInfo *TRI) const {
Jim Grosbach6ccfc502010-07-30 02:41:01 +0000150 if (RC == ARM::GPRRegisterClass || RC == ARM::tGPRRegisterClass ||
151 RC == ARM::tcGPRRegisterClass || RC == ARM::rGPRRegisterClass) {
Evan Cheng746ad692010-05-06 19:06:44 +0000152 DebugLoc DL;
153 if (I != MBB.end()) DL = I->getDebugLoc();
154
Evan Chenge3ce8aa2009-11-01 22:04:35 +0000155 MachineFunction &MF = *MBB.getParent();
156 MachineFrameInfo &MFI = *MF.getFrameInfo();
157 MachineMemOperand *MMO =
Chris Lattner59db5492010-09-21 04:39:43 +0000158 MF.getMachineMemOperand(
159 MachinePointerInfo(PseudoSourceValue::getFixedStack(FI)),
160 MachineMemOperand::MOStore,
Evan Chenge3ce8aa2009-11-01 22:04:35 +0000161 MFI.getObjectSize(FI),
162 MFI.getObjectAlignment(FI));
Evan Cheng5732ca02009-07-27 03:14:20 +0000163 AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::t2STRi12))
164 .addReg(SrcReg, getKillRegState(isKill))
Evan Chenge3ce8aa2009-11-01 22:04:35 +0000165 .addFrameIndex(FI).addImm(0).addMemOperand(MMO));
Evan Cheng5732ca02009-07-27 03:14:20 +0000166 return;
167 }
168
Evan Cheng746ad692010-05-06 19:06:44 +0000169 ARMBaseInstrInfo::storeRegToStackSlot(MBB, I, SrcReg, isKill, FI, RC, TRI);
Evan Cheng5732ca02009-07-27 03:14:20 +0000170}
171
172void Thumb2InstrInfo::
173loadRegFromStackSlot(MachineBasicBlock &MBB, MachineBasicBlock::iterator I,
174 unsigned DestReg, int FI,
Evan Cheng746ad692010-05-06 19:06:44 +0000175 const TargetRegisterClass *RC,
176 const TargetRegisterInfo *TRI) const {
Jim Grosbach6ccfc502010-07-30 02:41:01 +0000177 if (RC == ARM::GPRRegisterClass || RC == ARM::tGPRRegisterClass ||
178 RC == ARM::tcGPRRegisterClass || RC == ARM::rGPRRegisterClass) {
Evan Cheng746ad692010-05-06 19:06:44 +0000179 DebugLoc DL;
180 if (I != MBB.end()) DL = I->getDebugLoc();
181
Evan Chenge3ce8aa2009-11-01 22:04:35 +0000182 MachineFunction &MF = *MBB.getParent();
183 MachineFrameInfo &MFI = *MF.getFrameInfo();
184 MachineMemOperand *MMO =
Chris Lattner59db5492010-09-21 04:39:43 +0000185 MF.getMachineMemOperand(
186 MachinePointerInfo(PseudoSourceValue::getFixedStack(FI)),
187 MachineMemOperand::MOLoad,
Evan Chenge3ce8aa2009-11-01 22:04:35 +0000188 MFI.getObjectSize(FI),
189 MFI.getObjectAlignment(FI));
Evan Cheng5732ca02009-07-27 03:14:20 +0000190 AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::t2LDRi12), DestReg)
Evan Chenge3ce8aa2009-11-01 22:04:35 +0000191 .addFrameIndex(FI).addImm(0).addMemOperand(MMO));
Evan Cheng5732ca02009-07-27 03:14:20 +0000192 return;
193 }
194
Evan Cheng746ad692010-05-06 19:06:44 +0000195 ARMBaseInstrInfo::loadRegFromStackSlot(MBB, I, DestReg, FI, RC, TRI);
Evan Cheng5732ca02009-07-27 03:14:20 +0000196}
Evan Cheng6495f632009-07-28 05:48:47 +0000197
Evan Cheng86050dc2010-06-18 23:09:54 +0000198ScheduleHazardRecognizer *Thumb2InstrInfo::
Evan Cheng3ef1c872010-09-10 01:29:16 +0000199CreateTargetPostRAHazardRecognizer(const InstrItineraryData *II) const {
Evan Cheng86050dc2010-06-18 23:09:54 +0000200 return (ScheduleHazardRecognizer *)new Thumb2HazardRecognizer(II);
201}
202
Evan Cheng6495f632009-07-28 05:48:47 +0000203void llvm::emitT2RegPlusImmediate(MachineBasicBlock &MBB,
204 MachineBasicBlock::iterator &MBBI, DebugLoc dl,
205 unsigned DestReg, unsigned BaseReg, int NumBytes,
206 ARMCC::CondCodes Pred, unsigned PredReg,
207 const ARMBaseInstrInfo &TII) {
208 bool isSub = NumBytes < 0;
209 if (isSub) NumBytes = -NumBytes;
210
211 // If profitable, use a movw or movt to materialize the offset.
212 // FIXME: Use the scavenger to grab a scratch register.
213 if (DestReg != ARM::SP && DestReg != BaseReg &&
214 NumBytes >= 4096 &&
215 ARM_AM::getT2SOImmVal(NumBytes) == -1) {
216 bool Fits = false;
217 if (NumBytes < 65536) {
218 // Use a movw to materialize the 16-bit constant.
219 BuildMI(MBB, MBBI, dl, TII.get(ARM::t2MOVi16), DestReg)
220 .addImm(NumBytes)
Bob Wilson1ab38462010-06-29 16:25:11 +0000221 .addImm((unsigned)Pred).addReg(PredReg);
Evan Cheng6495f632009-07-28 05:48:47 +0000222 Fits = true;
223 } else if ((NumBytes & 0xffff) == 0) {
224 // Use a movt to materialize the 32-bit constant.
225 BuildMI(MBB, MBBI, dl, TII.get(ARM::t2MOVTi16), DestReg)
226 .addReg(DestReg)
227 .addImm(NumBytes >> 16)
Bob Wilson1ab38462010-06-29 16:25:11 +0000228 .addImm((unsigned)Pred).addReg(PredReg);
Evan Cheng6495f632009-07-28 05:48:47 +0000229 Fits = true;
230 }
231
232 if (Fits) {
233 if (isSub) {
234 BuildMI(MBB, MBBI, dl, TII.get(ARM::t2SUBrr), DestReg)
235 .addReg(BaseReg, RegState::Kill)
236 .addReg(DestReg, RegState::Kill)
237 .addImm((unsigned)Pred).addReg(PredReg).addReg(0);
238 } else {
239 BuildMI(MBB, MBBI, dl, TII.get(ARM::t2ADDrr), DestReg)
240 .addReg(DestReg, RegState::Kill)
241 .addReg(BaseReg, RegState::Kill)
242 .addImm((unsigned)Pred).addReg(PredReg).addReg(0);
243 }
244 return;
245 }
246 }
247
248 while (NumBytes) {
Evan Cheng6495f632009-07-28 05:48:47 +0000249 unsigned ThisVal = NumBytes;
Evan Cheng86198642009-08-07 00:34:42 +0000250 unsigned Opc = 0;
251 if (DestReg == ARM::SP && BaseReg != ARM::SP) {
252 // mov sp, rn. Note t2MOVr cannot be used.
253 BuildMI(MBB, MBBI, dl, TII.get(ARM::tMOVgpr2gpr),DestReg).addReg(BaseReg);
254 BaseReg = ARM::SP;
255 continue;
256 }
257
Bob Wilsonf5fd4992010-03-08 22:56:15 +0000258 bool HasCCOut = true;
Evan Cheng86198642009-08-07 00:34:42 +0000259 if (BaseReg == ARM::SP) {
260 // sub sp, sp, #imm7
261 if (DestReg == ARM::SP && (ThisVal < ((1 << 7)-1) * 4)) {
262 assert((ThisVal & 3) == 0 && "Stack update is not multiple of 4?");
263 Opc = isSub ? ARM::tSUBspi : ARM::tADDspi;
264 // FIXME: Fix Thumb1 immediate encoding.
265 BuildMI(MBB, MBBI, dl, TII.get(Opc), DestReg)
266 .addReg(BaseReg).addImm(ThisVal/4);
267 NumBytes = 0;
268 continue;
269 }
270
271 // sub rd, sp, so_imm
272 Opc = isSub ? ARM::t2SUBrSPi : ARM::t2ADDrSPi;
273 if (ARM_AM::getT2SOImmVal(NumBytes) != -1) {
274 NumBytes = 0;
275 } else {
276 // FIXME: Move this to ARMAddressingModes.h?
277 unsigned RotAmt = CountLeadingZeros_32(ThisVal);
278 ThisVal = ThisVal & ARM_AM::rotr32(0xff000000U, RotAmt);
279 NumBytes &= ~ThisVal;
280 assert(ARM_AM::getT2SOImmVal(ThisVal) != -1 &&
281 "Bit extraction didn't work?");
282 }
Evan Cheng6495f632009-07-28 05:48:47 +0000283 } else {
Evan Cheng86198642009-08-07 00:34:42 +0000284 assert(DestReg != ARM::SP && BaseReg != ARM::SP);
285 Opc = isSub ? ARM::t2SUBri : ARM::t2ADDri;
286 if (ARM_AM::getT2SOImmVal(NumBytes) != -1) {
287 NumBytes = 0;
288 } else if (ThisVal < 4096) {
289 Opc = isSub ? ARM::t2SUBri12 : ARM::t2ADDri12;
Bob Wilsonf5fd4992010-03-08 22:56:15 +0000290 HasCCOut = false;
Evan Cheng86198642009-08-07 00:34:42 +0000291 NumBytes = 0;
292 } else {
293 // FIXME: Move this to ARMAddressingModes.h?
294 unsigned RotAmt = CountLeadingZeros_32(ThisVal);
295 ThisVal = ThisVal & ARM_AM::rotr32(0xff000000U, RotAmt);
296 NumBytes &= ~ThisVal;
297 assert(ARM_AM::getT2SOImmVal(ThisVal) != -1 &&
298 "Bit extraction didn't work?");
299 }
Evan Cheng6495f632009-07-28 05:48:47 +0000300 }
301
302 // Build the new ADD / SUB.
Bob Wilsonf5fd4992010-03-08 22:56:15 +0000303 MachineInstrBuilder MIB =
304 AddDefaultPred(BuildMI(MBB, MBBI, dl, TII.get(Opc), DestReg)
305 .addReg(BaseReg, RegState::Kill)
306 .addImm(ThisVal));
307 if (HasCCOut)
308 AddDefaultCC(MIB);
Evan Cheng86198642009-08-07 00:34:42 +0000309
Evan Cheng6495f632009-07-28 05:48:47 +0000310 BaseReg = DestReg;
311 }
312}
313
314static unsigned
315negativeOffsetOpcode(unsigned opcode)
316{
317 switch (opcode) {
318 case ARM::t2LDRi12: return ARM::t2LDRi8;
319 case ARM::t2LDRHi12: return ARM::t2LDRHi8;
320 case ARM::t2LDRBi12: return ARM::t2LDRBi8;
321 case ARM::t2LDRSHi12: return ARM::t2LDRSHi8;
322 case ARM::t2LDRSBi12: return ARM::t2LDRSBi8;
323 case ARM::t2STRi12: return ARM::t2STRi8;
324 case ARM::t2STRBi12: return ARM::t2STRBi8;
325 case ARM::t2STRHi12: return ARM::t2STRHi8;
326
327 case ARM::t2LDRi8:
328 case ARM::t2LDRHi8:
329 case ARM::t2LDRBi8:
330 case ARM::t2LDRSHi8:
331 case ARM::t2LDRSBi8:
332 case ARM::t2STRi8:
333 case ARM::t2STRBi8:
334 case ARM::t2STRHi8:
335 return opcode;
336
337 default:
338 break;
339 }
340
341 return 0;
342}
343
344static unsigned
345positiveOffsetOpcode(unsigned opcode)
346{
347 switch (opcode) {
348 case ARM::t2LDRi8: return ARM::t2LDRi12;
349 case ARM::t2LDRHi8: return ARM::t2LDRHi12;
350 case ARM::t2LDRBi8: return ARM::t2LDRBi12;
351 case ARM::t2LDRSHi8: return ARM::t2LDRSHi12;
352 case ARM::t2LDRSBi8: return ARM::t2LDRSBi12;
353 case ARM::t2STRi8: return ARM::t2STRi12;
354 case ARM::t2STRBi8: return ARM::t2STRBi12;
355 case ARM::t2STRHi8: return ARM::t2STRHi12;
356
357 case ARM::t2LDRi12:
358 case ARM::t2LDRHi12:
359 case ARM::t2LDRBi12:
360 case ARM::t2LDRSHi12:
361 case ARM::t2LDRSBi12:
362 case ARM::t2STRi12:
363 case ARM::t2STRBi12:
364 case ARM::t2STRHi12:
365 return opcode;
366
367 default:
368 break;
369 }
370
371 return 0;
372}
373
374static unsigned
375immediateOffsetOpcode(unsigned opcode)
376{
377 switch (opcode) {
378 case ARM::t2LDRs: return ARM::t2LDRi12;
379 case ARM::t2LDRHs: return ARM::t2LDRHi12;
380 case ARM::t2LDRBs: return ARM::t2LDRBi12;
381 case ARM::t2LDRSHs: return ARM::t2LDRSHi12;
382 case ARM::t2LDRSBs: return ARM::t2LDRSBi12;
383 case ARM::t2STRs: return ARM::t2STRi12;
384 case ARM::t2STRBs: return ARM::t2STRBi12;
385 case ARM::t2STRHs: return ARM::t2STRHi12;
386
387 case ARM::t2LDRi12:
388 case ARM::t2LDRHi12:
389 case ARM::t2LDRBi12:
390 case ARM::t2LDRSHi12:
391 case ARM::t2LDRSBi12:
392 case ARM::t2STRi12:
393 case ARM::t2STRBi12:
394 case ARM::t2STRHi12:
395 case ARM::t2LDRi8:
396 case ARM::t2LDRHi8:
397 case ARM::t2LDRBi8:
398 case ARM::t2LDRSHi8:
399 case ARM::t2LDRSBi8:
400 case ARM::t2STRi8:
401 case ARM::t2STRBi8:
402 case ARM::t2STRHi8:
403 return opcode;
404
405 default:
406 break;
407 }
408
409 return 0;
410}
411
Evan Chengcdbb3f52009-08-27 01:23:50 +0000412bool llvm::rewriteT2FrameIndex(MachineInstr &MI, unsigned FrameRegIdx,
413 unsigned FrameReg, int &Offset,
414 const ARMBaseInstrInfo &TII) {
Evan Cheng6495f632009-07-28 05:48:47 +0000415 unsigned Opcode = MI.getOpcode();
Evan Cheng6495f632009-07-28 05:48:47 +0000416 const TargetInstrDesc &Desc = MI.getDesc();
417 unsigned AddrMode = (Desc.TSFlags & ARMII::AddrModeMask);
418 bool isSub = false;
419
420 // Memory operands in inline assembly always use AddrModeT2_i12.
421 if (Opcode == ARM::INLINEASM)
422 AddrMode = ARMII::AddrModeT2_i12; // FIXME. mode for thumb2?
Jim Grosbach764ab522009-08-11 15:33:49 +0000423
Evan Cheng6495f632009-07-28 05:48:47 +0000424 if (Opcode == ARM::t2ADDri || Opcode == ARM::t2ADDri12) {
425 Offset += MI.getOperand(FrameRegIdx+1).getImm();
Evan Cheng86198642009-08-07 00:34:42 +0000426
Jakob Stoklund Olesen35f0feb2010-01-19 21:08:28 +0000427 unsigned PredReg;
428 if (Offset == 0 && getInstrPredicate(&MI, PredReg) == ARMCC::AL) {
Evan Cheng6495f632009-07-28 05:48:47 +0000429 // Turn it into a move.
Evan Cheng09d97352009-08-10 02:06:53 +0000430 MI.setDesc(TII.get(ARM::tMOVgpr2gpr));
Evan Cheng6495f632009-07-28 05:48:47 +0000431 MI.getOperand(FrameRegIdx).ChangeToRegister(FrameReg, false);
Jakob Stoklund Olesen35f0feb2010-01-19 21:08:28 +0000432 // Remove offset and remaining explicit predicate operands.
433 do MI.RemoveOperand(FrameRegIdx+1);
434 while (MI.getNumOperands() > FrameRegIdx+1 &&
435 (!MI.getOperand(FrameRegIdx+1).isReg() ||
436 !MI.getOperand(FrameRegIdx+1).isImm()));
Evan Chengcdbb3f52009-08-27 01:23:50 +0000437 return true;
Evan Cheng6495f632009-07-28 05:48:47 +0000438 }
439
Bob Wilsonf5fd4992010-03-08 22:56:15 +0000440 bool isSP = FrameReg == ARM::SP;
441 bool HasCCOut = Opcode != ARM::t2ADDri12;
442
Evan Cheng6495f632009-07-28 05:48:47 +0000443 if (Offset < 0) {
444 Offset = -Offset;
445 isSub = true;
Evan Cheng86198642009-08-07 00:34:42 +0000446 MI.setDesc(TII.get(isSP ? ARM::t2SUBrSPi : ARM::t2SUBri));
447 } else {
448 MI.setDesc(TII.get(isSP ? ARM::t2ADDrSPi : ARM::t2ADDri));
Evan Cheng6495f632009-07-28 05:48:47 +0000449 }
450
451 // Common case: small offset, fits into instruction.
452 if (ARM_AM::getT2SOImmVal(Offset) != -1) {
Evan Cheng6495f632009-07-28 05:48:47 +0000453 MI.getOperand(FrameRegIdx).ChangeToRegister(FrameReg, false);
454 MI.getOperand(FrameRegIdx+1).ChangeToImmediate(Offset);
Bob Wilsonf5fd4992010-03-08 22:56:15 +0000455 // Add cc_out operand if the original instruction did not have one.
456 if (!HasCCOut)
457 MI.addOperand(MachineOperand::CreateReg(0, false));
Evan Chengcdbb3f52009-08-27 01:23:50 +0000458 Offset = 0;
459 return true;
Evan Cheng6495f632009-07-28 05:48:47 +0000460 }
461 // Another common case: imm12.
Bob Wilsonf5fd4992010-03-08 22:56:15 +0000462 if (Offset < 4096 &&
463 (!HasCCOut || MI.getOperand(MI.getNumOperands()-1).getReg() == 0)) {
Evan Cheng86198642009-08-07 00:34:42 +0000464 unsigned NewOpc = isSP
465 ? (isSub ? ARM::t2SUBrSPi12 : ARM::t2ADDrSPi12)
466 : (isSub ? ARM::t2SUBri12 : ARM::t2ADDri12);
467 MI.setDesc(TII.get(NewOpc));
Evan Cheng6495f632009-07-28 05:48:47 +0000468 MI.getOperand(FrameRegIdx).ChangeToRegister(FrameReg, false);
469 MI.getOperand(FrameRegIdx+1).ChangeToImmediate(Offset);
Bob Wilsonf5fd4992010-03-08 22:56:15 +0000470 // Remove the cc_out operand.
471 if (HasCCOut)
472 MI.RemoveOperand(MI.getNumOperands()-1);
Evan Chengcdbb3f52009-08-27 01:23:50 +0000473 Offset = 0;
474 return true;
Evan Cheng6495f632009-07-28 05:48:47 +0000475 }
476
477 // Otherwise, extract 8 adjacent bits from the immediate into this
478 // t2ADDri/t2SUBri.
479 unsigned RotAmt = CountLeadingZeros_32(Offset);
480 unsigned ThisImmVal = Offset & ARM_AM::rotr32(0xff000000U, RotAmt);
481
482 // We will handle these bits from offset, clear them.
483 Offset &= ~ThisImmVal;
484
485 assert(ARM_AM::getT2SOImmVal(ThisImmVal) != -1 &&
486 "Bit extraction didn't work?");
487 MI.getOperand(FrameRegIdx+1).ChangeToImmediate(ThisImmVal);
Bob Wilsonf5fd4992010-03-08 22:56:15 +0000488 // Add cc_out operand if the original instruction did not have one.
489 if (!HasCCOut)
490 MI.addOperand(MachineOperand::CreateReg(0, false));
491
Evan Cheng6495f632009-07-28 05:48:47 +0000492 } else {
Bob Wilsone4863f42009-09-15 17:56:18 +0000493
Bob Wilsone6373eb2010-02-06 00:24:38 +0000494 // AddrMode4 and AddrMode6 cannot handle any offset.
495 if (AddrMode == ARMII::AddrMode4 || AddrMode == ARMII::AddrMode6)
Bob Wilsone4863f42009-09-15 17:56:18 +0000496 return false;
497
Evan Cheng6495f632009-07-28 05:48:47 +0000498 // AddrModeT2_so cannot handle any offset. If there is no offset
499 // register then we change to an immediate version.
Evan Cheng86198642009-08-07 00:34:42 +0000500 unsigned NewOpc = Opcode;
Evan Cheng6495f632009-07-28 05:48:47 +0000501 if (AddrMode == ARMII::AddrModeT2_so) {
502 unsigned OffsetReg = MI.getOperand(FrameRegIdx+1).getReg();
503 if (OffsetReg != 0) {
504 MI.getOperand(FrameRegIdx).ChangeToRegister(FrameReg, false);
Evan Chengcdbb3f52009-08-27 01:23:50 +0000505 return Offset == 0;
Evan Cheng6495f632009-07-28 05:48:47 +0000506 }
Jim Grosbach764ab522009-08-11 15:33:49 +0000507
Evan Cheng6495f632009-07-28 05:48:47 +0000508 MI.RemoveOperand(FrameRegIdx+1);
509 MI.getOperand(FrameRegIdx+1).ChangeToImmediate(0);
510 NewOpc = immediateOffsetOpcode(Opcode);
511 AddrMode = ARMII::AddrModeT2_i12;
512 }
513
514 unsigned NumBits = 0;
515 unsigned Scale = 1;
516 if (AddrMode == ARMII::AddrModeT2_i8 || AddrMode == ARMII::AddrModeT2_i12) {
517 // i8 supports only negative, and i12 supports only positive, so
518 // based on Offset sign convert Opcode to the appropriate
519 // instruction
520 Offset += MI.getOperand(FrameRegIdx+1).getImm();
521 if (Offset < 0) {
522 NewOpc = negativeOffsetOpcode(Opcode);
523 NumBits = 8;
524 isSub = true;
525 Offset = -Offset;
526 } else {
527 NewOpc = positiveOffsetOpcode(Opcode);
528 NumBits = 12;
529 }
Bob Wilsone6373eb2010-02-06 00:24:38 +0000530 } else if (AddrMode == ARMII::AddrMode5) {
531 // VFP address mode.
532 const MachineOperand &OffOp = MI.getOperand(FrameRegIdx+1);
533 int InstrOffs = ARM_AM::getAM5Offset(OffOp.getImm());
534 if (ARM_AM::getAM5Op(OffOp.getImm()) == ARM_AM::sub)
535 InstrOffs *= -1;
Evan Cheng6495f632009-07-28 05:48:47 +0000536 NumBits = 8;
537 Scale = 4;
538 Offset += InstrOffs * 4;
539 assert((Offset & (Scale-1)) == 0 && "Can't encode this offset!");
540 if (Offset < 0) {
541 Offset = -Offset;
542 isSub = true;
543 }
Bob Wilsone6373eb2010-02-06 00:24:38 +0000544 } else {
545 llvm_unreachable("Unsupported addressing mode!");
Evan Cheng6495f632009-07-28 05:48:47 +0000546 }
547
548 if (NewOpc != Opcode)
549 MI.setDesc(TII.get(NewOpc));
550
551 MachineOperand &ImmOp = MI.getOperand(FrameRegIdx+1);
552
553 // Attempt to fold address computation
554 // Common case: small offset, fits into instruction.
555 int ImmedOffset = Offset / Scale;
556 unsigned Mask = (1 << NumBits) - 1;
557 if ((unsigned)Offset <= Mask * Scale) {
558 // Replace the FrameIndex with fp/sp
559 MI.getOperand(FrameRegIdx).ChangeToRegister(FrameReg, false);
560 if (isSub) {
561 if (AddrMode == ARMII::AddrMode5)
562 // FIXME: Not consistent.
563 ImmedOffset |= 1 << NumBits;
Jim Grosbach764ab522009-08-11 15:33:49 +0000564 else
Evan Cheng6495f632009-07-28 05:48:47 +0000565 ImmedOffset = -ImmedOffset;
566 }
567 ImmOp.ChangeToImmediate(ImmedOffset);
Evan Chengcdbb3f52009-08-27 01:23:50 +0000568 Offset = 0;
569 return true;
Evan Cheng6495f632009-07-28 05:48:47 +0000570 }
Jim Grosbach764ab522009-08-11 15:33:49 +0000571
Evan Cheng6495f632009-07-28 05:48:47 +0000572 // Otherwise, offset doesn't fit. Pull in what we can to simplify
David Goodwind9453782009-07-28 23:52:33 +0000573 ImmedOffset = ImmedOffset & Mask;
Evan Cheng6495f632009-07-28 05:48:47 +0000574 if (isSub) {
575 if (AddrMode == ARMII::AddrMode5)
576 // FIXME: Not consistent.
577 ImmedOffset |= 1 << NumBits;
Evan Chenga8e89842009-08-03 02:38:06 +0000578 else {
Evan Cheng6495f632009-07-28 05:48:47 +0000579 ImmedOffset = -ImmedOffset;
Evan Chenga8e89842009-08-03 02:38:06 +0000580 if (ImmedOffset == 0)
581 // Change the opcode back if the encoded offset is zero.
582 MI.setDesc(TII.get(positiveOffsetOpcode(NewOpc)));
583 }
Evan Cheng6495f632009-07-28 05:48:47 +0000584 }
585 ImmOp.ChangeToImmediate(ImmedOffset);
586 Offset &= ~(Mask*Scale);
587 }
588
Evan Chengcdbb3f52009-08-27 01:23:50 +0000589 Offset = (isSub) ? -Offset : Offset;
590 return Offset == 0;
Evan Cheng6495f632009-07-28 05:48:47 +0000591}
Evan Cheng68fc2da2010-06-09 19:26:01 +0000592
593/// scheduleTwoAddrSource - Schedule the copy / re-mat of the source of the
594/// two-addrss instruction inserted by two-address pass.
595void
596Thumb2InstrInfo::scheduleTwoAddrSource(MachineInstr *SrcMI,
597 MachineInstr *UseMI,
598 const TargetRegisterInfo &TRI) const {
599 if (SrcMI->getOpcode() != ARM::tMOVgpr2gpr ||
600 SrcMI->getOperand(1).isKill())
601 return;
602
603 unsigned PredReg = 0;
604 ARMCC::CondCodes CC = llvm::getInstrPredicate(UseMI, PredReg);
605 if (CC == ARMCC::AL || PredReg != ARM::CPSR)
606 return;
607
608 // Schedule the copy so it doesn't come between previous instructions
609 // and UseMI which can form an IT block.
610 unsigned SrcReg = SrcMI->getOperand(1).getReg();
611 ARMCC::CondCodes OCC = ARMCC::getOppositeCondition(CC);
612 MachineBasicBlock *MBB = UseMI->getParent();
613 MachineBasicBlock::iterator MBBI = SrcMI;
614 unsigned NumInsts = 0;
615 while (--MBBI != MBB->begin()) {
616 if (MBBI->isDebugValue())
617 continue;
618
619 MachineInstr *NMI = &*MBBI;
620 ARMCC::CondCodes NCC = llvm::getInstrPredicate(NMI, PredReg);
621 if (!(NCC == CC || NCC == OCC) ||
622 NMI->modifiesRegister(SrcReg, &TRI) ||
623 NMI->definesRegister(ARM::CPSR))
624 break;
625 if (++NumInsts == 4)
626 // Too many in a row!
627 return;
628 }
629
630 if (NumInsts) {
631 MBB->remove(SrcMI);
632 MBB->insert(++MBBI, SrcMI);
633 }
634}
Evan Cheng4d54e5b2010-06-22 01:18:16 +0000635
636ARMCC::CondCodes
637llvm::getITInstrPredicate(const MachineInstr *MI, unsigned &PredReg) {
638 unsigned Opc = MI->getOpcode();
639 if (Opc == ARM::tBcc || Opc == ARM::t2Bcc)
640 return ARMCC::AL;
641 return llvm::getInstrPredicate(MI, PredReg);
642}