blob: 866ffb19884320ef6fa64b3a85315f6b9aaeaa1c [file] [log] [blame]
Jim Grosbach31c24bf2009-11-07 22:00:39 +00001//===- Thumb2InstrInfo.cpp - Thumb-2 Instruction Information ----*- C++ -*-===//
Anton Korobeynikovd49ea772009-06-26 21:28:53 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
David Goodwinb50ea5c2009-07-02 22:18:33 +000010// This file contains the Thumb-2 implementation of the TargetInstrInfo class.
Anton Korobeynikovd49ea772009-06-26 21:28:53 +000011//
12//===----------------------------------------------------------------------===//
13
Evan Chengb9803a82009-11-06 23:52:48 +000014#include "Thumb2InstrInfo.h"
Anton Korobeynikovd49ea772009-06-26 21:28:53 +000015#include "ARM.h"
Evan Chengb9803a82009-11-06 23:52:48 +000016#include "ARMConstantPoolValue.h"
Evan Cheng6495f632009-07-28 05:48:47 +000017#include "ARMAddressingModes.h"
Anton Korobeynikovd49ea772009-06-26 21:28:53 +000018#include "ARMGenInstrInfo.inc"
19#include "ARMMachineFunctionInfo.h"
Evan Cheng86050dc2010-06-18 23:09:54 +000020#include "Thumb2HazardRecognizer.h"
21#include "Thumb2InstrInfo.h"
Anton Korobeynikovd49ea772009-06-26 21:28:53 +000022#include "llvm/CodeGen/MachineFrameInfo.h"
23#include "llvm/CodeGen/MachineInstrBuilder.h"
Evan Chenge3ce8aa2009-11-01 22:04:35 +000024#include "llvm/CodeGen/MachineMemOperand.h"
25#include "llvm/CodeGen/PseudoSourceValue.h"
Anton Korobeynikovd49ea772009-06-26 21:28:53 +000026#include "llvm/ADT/SmallVector.h"
Anton Korobeynikovd49ea772009-06-26 21:28:53 +000027
28using namespace llvm;
29
Anton Korobeynikovf95215f2009-11-02 00:10:38 +000030Thumb2InstrInfo::Thumb2InstrInfo(const ARMSubtarget &STI)
31 : ARMBaseInstrInfo(STI), RI(*this, STI) {
Anton Korobeynikovd49ea772009-06-26 21:28:53 +000032}
33
Evan Cheng446c4282009-07-11 06:43:01 +000034unsigned Thumb2InstrInfo::getUnindexedOpcode(unsigned Opc) const {
David Goodwin334c2642009-07-08 16:09:28 +000035 // FIXME
36 return 0;
37}
38
Evan Cheng86050dc2010-06-18 23:09:54 +000039void
40Thumb2InstrInfo::ReplaceTailWithBranchTo(MachineBasicBlock::iterator Tail,
41 MachineBasicBlock *NewDest) const {
42 MachineBasicBlock *MBB = Tail->getParent();
43 ARMFunctionInfo *AFI = MBB->getParent()->getInfo<ARMFunctionInfo>();
44 if (!AFI->hasITBlocks()) {
45 TargetInstrInfoImpl::ReplaceTailWithBranchTo(Tail, NewDest);
46 return;
47 }
48
49 // If the first instruction of Tail is predicated, we may have to update
50 // the IT instruction.
51 unsigned PredReg = 0;
52 ARMCC::CondCodes CC = llvm::getInstrPredicate(Tail, PredReg);
53 MachineBasicBlock::iterator MBBI = Tail;
54 if (CC != ARMCC::AL)
55 // Expecting at least the t2IT instruction before it.
56 --MBBI;
57
58 // Actually replace the tail.
59 TargetInstrInfoImpl::ReplaceTailWithBranchTo(Tail, NewDest);
60
61 // Fix up IT.
62 if (CC != ARMCC::AL) {
63 MachineBasicBlock::iterator E = MBB->begin();
64 unsigned Count = 4; // At most 4 instructions in an IT block.
65 while (Count && MBBI != E) {
66 if (MBBI->isDebugValue()) {
67 --MBBI;
68 continue;
69 }
70 if (MBBI->getOpcode() == ARM::t2IT) {
71 unsigned Mask = MBBI->getOperand(1).getImm();
72 if (Count == 4)
73 MBBI->eraseFromParent();
74 else {
75 unsigned MaskOn = 1 << Count;
76 unsigned MaskOff = ~(MaskOn - 1);
77 MBBI->getOperand(1).setImm((Mask & MaskOff) | MaskOn);
78 }
79 return;
80 }
81 --MBBI;
82 --Count;
83 }
84
85 // Ctrl flow can reach here if branch folding is run before IT block
86 // formation pass.
87 }
88}
89
David Goodwin334c2642009-07-08 16:09:28 +000090bool
Anton Korobeynikovb8e9ac82009-07-16 23:26:06 +000091Thumb2InstrInfo::copyRegToReg(MachineBasicBlock &MBB,
92 MachineBasicBlock::iterator I,
93 unsigned DestReg, unsigned SrcReg,
94 const TargetRegisterClass *DestRC,
Dan Gohman34dcc6f2010-05-06 20:33:48 +000095 const TargetRegisterClass *SrcRC,
96 DebugLoc DL) const {
Dale Johannesen6470a112010-06-15 22:08:33 +000097 if (DestRC == ARM::GPRRegisterClass || DestRC == ARM::tcGPRRegisterClass) {
98 if (SrcRC == ARM::GPRRegisterClass || SrcRC == ARM::tcGPRRegisterClass) {
Bob Wilson5dfa87e2010-04-26 23:20:08 +000099 BuildMI(MBB, I, DL, get(ARM::tMOVgpr2gpr), DestReg).addReg(SrcReg);
100 return true;
101 } else if (SrcRC == ARM::tGPRRegisterClass) {
102 BuildMI(MBB, I, DL, get(ARM::tMOVtgpr2gpr), DestReg).addReg(SrcReg);
103 return true;
104 }
105 } else if (DestRC == ARM::tGPRRegisterClass) {
Dale Johannesen6470a112010-06-15 22:08:33 +0000106 if (SrcRC == ARM::GPRRegisterClass || SrcRC == ARM::tcGPRRegisterClass) {
Bob Wilson5dfa87e2010-04-26 23:20:08 +0000107 BuildMI(MBB, I, DL, get(ARM::tMOVgpr2tgpr), DestReg).addReg(SrcReg);
108 return true;
109 } else if (SrcRC == ARM::tGPRRegisterClass) {
110 BuildMI(MBB, I, DL, get(ARM::tMOVr), DestReg).addReg(SrcReg);
111 return true;
112 }
Anton Korobeynikovb8e9ac82009-07-16 23:26:06 +0000113 }
114
Evan Cheng08b93c62009-07-27 00:33:08 +0000115 // Handle SPR, DPR, and QPR copies.
Jim Grosbach18f30e62010-06-02 21:53:11 +0000116 return ARMBaseInstrInfo::copyRegToReg(MBB, I, DestReg, SrcReg, DestRC,
117 SrcRC, DL);
Anton Korobeynikovb8e9ac82009-07-16 23:26:06 +0000118}
Evan Cheng5732ca02009-07-27 03:14:20 +0000119
120void Thumb2InstrInfo::
121storeRegToStackSlot(MachineBasicBlock &MBB, MachineBasicBlock::iterator I,
122 unsigned SrcReg, bool isKill, int FI,
Evan Cheng746ad692010-05-06 19:06:44 +0000123 const TargetRegisterClass *RC,
124 const TargetRegisterInfo *TRI) const {
Dale Johannesen6470a112010-06-15 22:08:33 +0000125 if (RC == ARM::GPRRegisterClass || RC == ARM::tGPRRegisterClass ||
126 RC == ARM::tcGPRRegisterClass) {
Evan Cheng746ad692010-05-06 19:06:44 +0000127 DebugLoc DL;
128 if (I != MBB.end()) DL = I->getDebugLoc();
129
Evan Chenge3ce8aa2009-11-01 22:04:35 +0000130 MachineFunction &MF = *MBB.getParent();
131 MachineFrameInfo &MFI = *MF.getFrameInfo();
132 MachineMemOperand *MMO =
133 MF.getMachineMemOperand(PseudoSourceValue::getFixedStack(FI),
134 MachineMemOperand::MOStore, 0,
135 MFI.getObjectSize(FI),
136 MFI.getObjectAlignment(FI));
Evan Cheng5732ca02009-07-27 03:14:20 +0000137 AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::t2STRi12))
138 .addReg(SrcReg, getKillRegState(isKill))
Evan Chenge3ce8aa2009-11-01 22:04:35 +0000139 .addFrameIndex(FI).addImm(0).addMemOperand(MMO));
Evan Cheng5732ca02009-07-27 03:14:20 +0000140 return;
141 }
142
Evan Cheng746ad692010-05-06 19:06:44 +0000143 ARMBaseInstrInfo::storeRegToStackSlot(MBB, I, SrcReg, isKill, FI, RC, TRI);
Evan Cheng5732ca02009-07-27 03:14:20 +0000144}
145
146void Thumb2InstrInfo::
147loadRegFromStackSlot(MachineBasicBlock &MBB, MachineBasicBlock::iterator I,
148 unsigned DestReg, int FI,
Evan Cheng746ad692010-05-06 19:06:44 +0000149 const TargetRegisterClass *RC,
150 const TargetRegisterInfo *TRI) const {
Dale Johannesen6470a112010-06-15 22:08:33 +0000151 if (RC == ARM::GPRRegisterClass || RC == ARM::tGPRRegisterClass ||
152 RC == ARM::tcGPRRegisterClass) {
Evan Cheng746ad692010-05-06 19:06:44 +0000153 DebugLoc DL;
154 if (I != MBB.end()) DL = I->getDebugLoc();
155
Evan Chenge3ce8aa2009-11-01 22:04:35 +0000156 MachineFunction &MF = *MBB.getParent();
157 MachineFrameInfo &MFI = *MF.getFrameInfo();
158 MachineMemOperand *MMO =
159 MF.getMachineMemOperand(PseudoSourceValue::getFixedStack(FI),
160 MachineMemOperand::MOLoad, 0,
161 MFI.getObjectSize(FI),
162 MFI.getObjectAlignment(FI));
Evan Cheng5732ca02009-07-27 03:14:20 +0000163 AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::t2LDRi12), DestReg)
Evan Chenge3ce8aa2009-11-01 22:04:35 +0000164 .addFrameIndex(FI).addImm(0).addMemOperand(MMO));
Evan Cheng5732ca02009-07-27 03:14:20 +0000165 return;
166 }
167
Evan Cheng746ad692010-05-06 19:06:44 +0000168 ARMBaseInstrInfo::loadRegFromStackSlot(MBB, I, DestReg, FI, RC, TRI);
Evan Cheng5732ca02009-07-27 03:14:20 +0000169}
Evan Cheng6495f632009-07-28 05:48:47 +0000170
Evan Cheng86050dc2010-06-18 23:09:54 +0000171ScheduleHazardRecognizer *Thumb2InstrInfo::
172CreateTargetPostRAHazardRecognizer(const InstrItineraryData &II) const {
173 return (ScheduleHazardRecognizer *)new Thumb2HazardRecognizer(II);
174}
175
Evan Cheng6495f632009-07-28 05:48:47 +0000176void llvm::emitT2RegPlusImmediate(MachineBasicBlock &MBB,
177 MachineBasicBlock::iterator &MBBI, DebugLoc dl,
178 unsigned DestReg, unsigned BaseReg, int NumBytes,
179 ARMCC::CondCodes Pred, unsigned PredReg,
180 const ARMBaseInstrInfo &TII) {
181 bool isSub = NumBytes < 0;
182 if (isSub) NumBytes = -NumBytes;
183
184 // If profitable, use a movw or movt to materialize the offset.
185 // FIXME: Use the scavenger to grab a scratch register.
186 if (DestReg != ARM::SP && DestReg != BaseReg &&
187 NumBytes >= 4096 &&
188 ARM_AM::getT2SOImmVal(NumBytes) == -1) {
189 bool Fits = false;
190 if (NumBytes < 65536) {
191 // Use a movw to materialize the 16-bit constant.
192 BuildMI(MBB, MBBI, dl, TII.get(ARM::t2MOVi16), DestReg)
193 .addImm(NumBytes)
194 .addImm((unsigned)Pred).addReg(PredReg).addReg(0);
195 Fits = true;
196 } else if ((NumBytes & 0xffff) == 0) {
197 // Use a movt to materialize the 32-bit constant.
198 BuildMI(MBB, MBBI, dl, TII.get(ARM::t2MOVTi16), DestReg)
199 .addReg(DestReg)
200 .addImm(NumBytes >> 16)
201 .addImm((unsigned)Pred).addReg(PredReg).addReg(0);
202 Fits = true;
203 }
204
205 if (Fits) {
206 if (isSub) {
207 BuildMI(MBB, MBBI, dl, TII.get(ARM::t2SUBrr), DestReg)
208 .addReg(BaseReg, RegState::Kill)
209 .addReg(DestReg, RegState::Kill)
210 .addImm((unsigned)Pred).addReg(PredReg).addReg(0);
211 } else {
212 BuildMI(MBB, MBBI, dl, TII.get(ARM::t2ADDrr), DestReg)
213 .addReg(DestReg, RegState::Kill)
214 .addReg(BaseReg, RegState::Kill)
215 .addImm((unsigned)Pred).addReg(PredReg).addReg(0);
216 }
217 return;
218 }
219 }
220
221 while (NumBytes) {
Evan Cheng6495f632009-07-28 05:48:47 +0000222 unsigned ThisVal = NumBytes;
Evan Cheng86198642009-08-07 00:34:42 +0000223 unsigned Opc = 0;
224 if (DestReg == ARM::SP && BaseReg != ARM::SP) {
225 // mov sp, rn. Note t2MOVr cannot be used.
226 BuildMI(MBB, MBBI, dl, TII.get(ARM::tMOVgpr2gpr),DestReg).addReg(BaseReg);
227 BaseReg = ARM::SP;
228 continue;
229 }
230
Bob Wilsonf5fd4992010-03-08 22:56:15 +0000231 bool HasCCOut = true;
Evan Cheng86198642009-08-07 00:34:42 +0000232 if (BaseReg == ARM::SP) {
233 // sub sp, sp, #imm7
234 if (DestReg == ARM::SP && (ThisVal < ((1 << 7)-1) * 4)) {
235 assert((ThisVal & 3) == 0 && "Stack update is not multiple of 4?");
236 Opc = isSub ? ARM::tSUBspi : ARM::tADDspi;
237 // FIXME: Fix Thumb1 immediate encoding.
238 BuildMI(MBB, MBBI, dl, TII.get(Opc), DestReg)
239 .addReg(BaseReg).addImm(ThisVal/4);
240 NumBytes = 0;
241 continue;
242 }
243
244 // sub rd, sp, so_imm
245 Opc = isSub ? ARM::t2SUBrSPi : ARM::t2ADDrSPi;
246 if (ARM_AM::getT2SOImmVal(NumBytes) != -1) {
247 NumBytes = 0;
248 } else {
249 // FIXME: Move this to ARMAddressingModes.h?
250 unsigned RotAmt = CountLeadingZeros_32(ThisVal);
251 ThisVal = ThisVal & ARM_AM::rotr32(0xff000000U, RotAmt);
252 NumBytes &= ~ThisVal;
253 assert(ARM_AM::getT2SOImmVal(ThisVal) != -1 &&
254 "Bit extraction didn't work?");
255 }
Evan Cheng6495f632009-07-28 05:48:47 +0000256 } else {
Evan Cheng86198642009-08-07 00:34:42 +0000257 assert(DestReg != ARM::SP && BaseReg != ARM::SP);
258 Opc = isSub ? ARM::t2SUBri : ARM::t2ADDri;
259 if (ARM_AM::getT2SOImmVal(NumBytes) != -1) {
260 NumBytes = 0;
261 } else if (ThisVal < 4096) {
262 Opc = isSub ? ARM::t2SUBri12 : ARM::t2ADDri12;
Bob Wilsonf5fd4992010-03-08 22:56:15 +0000263 HasCCOut = false;
Evan Cheng86198642009-08-07 00:34:42 +0000264 NumBytes = 0;
265 } else {
266 // FIXME: Move this to ARMAddressingModes.h?
267 unsigned RotAmt = CountLeadingZeros_32(ThisVal);
268 ThisVal = ThisVal & ARM_AM::rotr32(0xff000000U, RotAmt);
269 NumBytes &= ~ThisVal;
270 assert(ARM_AM::getT2SOImmVal(ThisVal) != -1 &&
271 "Bit extraction didn't work?");
272 }
Evan Cheng6495f632009-07-28 05:48:47 +0000273 }
274
275 // Build the new ADD / SUB.
Bob Wilsonf5fd4992010-03-08 22:56:15 +0000276 MachineInstrBuilder MIB =
277 AddDefaultPred(BuildMI(MBB, MBBI, dl, TII.get(Opc), DestReg)
278 .addReg(BaseReg, RegState::Kill)
279 .addImm(ThisVal));
280 if (HasCCOut)
281 AddDefaultCC(MIB);
Evan Cheng86198642009-08-07 00:34:42 +0000282
Evan Cheng6495f632009-07-28 05:48:47 +0000283 BaseReg = DestReg;
284 }
285}
286
287static unsigned
288negativeOffsetOpcode(unsigned opcode)
289{
290 switch (opcode) {
291 case ARM::t2LDRi12: return ARM::t2LDRi8;
292 case ARM::t2LDRHi12: return ARM::t2LDRHi8;
293 case ARM::t2LDRBi12: return ARM::t2LDRBi8;
294 case ARM::t2LDRSHi12: return ARM::t2LDRSHi8;
295 case ARM::t2LDRSBi12: return ARM::t2LDRSBi8;
296 case ARM::t2STRi12: return ARM::t2STRi8;
297 case ARM::t2STRBi12: return ARM::t2STRBi8;
298 case ARM::t2STRHi12: return ARM::t2STRHi8;
299
300 case ARM::t2LDRi8:
301 case ARM::t2LDRHi8:
302 case ARM::t2LDRBi8:
303 case ARM::t2LDRSHi8:
304 case ARM::t2LDRSBi8:
305 case ARM::t2STRi8:
306 case ARM::t2STRBi8:
307 case ARM::t2STRHi8:
308 return opcode;
309
310 default:
311 break;
312 }
313
314 return 0;
315}
316
317static unsigned
318positiveOffsetOpcode(unsigned opcode)
319{
320 switch (opcode) {
321 case ARM::t2LDRi8: return ARM::t2LDRi12;
322 case ARM::t2LDRHi8: return ARM::t2LDRHi12;
323 case ARM::t2LDRBi8: return ARM::t2LDRBi12;
324 case ARM::t2LDRSHi8: return ARM::t2LDRSHi12;
325 case ARM::t2LDRSBi8: return ARM::t2LDRSBi12;
326 case ARM::t2STRi8: return ARM::t2STRi12;
327 case ARM::t2STRBi8: return ARM::t2STRBi12;
328 case ARM::t2STRHi8: return ARM::t2STRHi12;
329
330 case ARM::t2LDRi12:
331 case ARM::t2LDRHi12:
332 case ARM::t2LDRBi12:
333 case ARM::t2LDRSHi12:
334 case ARM::t2LDRSBi12:
335 case ARM::t2STRi12:
336 case ARM::t2STRBi12:
337 case ARM::t2STRHi12:
338 return opcode;
339
340 default:
341 break;
342 }
343
344 return 0;
345}
346
347static unsigned
348immediateOffsetOpcode(unsigned opcode)
349{
350 switch (opcode) {
351 case ARM::t2LDRs: return ARM::t2LDRi12;
352 case ARM::t2LDRHs: return ARM::t2LDRHi12;
353 case ARM::t2LDRBs: return ARM::t2LDRBi12;
354 case ARM::t2LDRSHs: return ARM::t2LDRSHi12;
355 case ARM::t2LDRSBs: return ARM::t2LDRSBi12;
356 case ARM::t2STRs: return ARM::t2STRi12;
357 case ARM::t2STRBs: return ARM::t2STRBi12;
358 case ARM::t2STRHs: return ARM::t2STRHi12;
359
360 case ARM::t2LDRi12:
361 case ARM::t2LDRHi12:
362 case ARM::t2LDRBi12:
363 case ARM::t2LDRSHi12:
364 case ARM::t2LDRSBi12:
365 case ARM::t2STRi12:
366 case ARM::t2STRBi12:
367 case ARM::t2STRHi12:
368 case ARM::t2LDRi8:
369 case ARM::t2LDRHi8:
370 case ARM::t2LDRBi8:
371 case ARM::t2LDRSHi8:
372 case ARM::t2LDRSBi8:
373 case ARM::t2STRi8:
374 case ARM::t2STRBi8:
375 case ARM::t2STRHi8:
376 return opcode;
377
378 default:
379 break;
380 }
381
382 return 0;
383}
384
Evan Chengcdbb3f52009-08-27 01:23:50 +0000385bool llvm::rewriteT2FrameIndex(MachineInstr &MI, unsigned FrameRegIdx,
386 unsigned FrameReg, int &Offset,
387 const ARMBaseInstrInfo &TII) {
Evan Cheng6495f632009-07-28 05:48:47 +0000388 unsigned Opcode = MI.getOpcode();
Evan Cheng6495f632009-07-28 05:48:47 +0000389 const TargetInstrDesc &Desc = MI.getDesc();
390 unsigned AddrMode = (Desc.TSFlags & ARMII::AddrModeMask);
391 bool isSub = false;
392
393 // Memory operands in inline assembly always use AddrModeT2_i12.
394 if (Opcode == ARM::INLINEASM)
395 AddrMode = ARMII::AddrModeT2_i12; // FIXME. mode for thumb2?
Jim Grosbach764ab522009-08-11 15:33:49 +0000396
Evan Cheng6495f632009-07-28 05:48:47 +0000397 if (Opcode == ARM::t2ADDri || Opcode == ARM::t2ADDri12) {
398 Offset += MI.getOperand(FrameRegIdx+1).getImm();
Evan Cheng86198642009-08-07 00:34:42 +0000399
Jakob Stoklund Olesen35f0feb2010-01-19 21:08:28 +0000400 unsigned PredReg;
401 if (Offset == 0 && getInstrPredicate(&MI, PredReg) == ARMCC::AL) {
Evan Cheng6495f632009-07-28 05:48:47 +0000402 // Turn it into a move.
Evan Cheng09d97352009-08-10 02:06:53 +0000403 MI.setDesc(TII.get(ARM::tMOVgpr2gpr));
Evan Cheng6495f632009-07-28 05:48:47 +0000404 MI.getOperand(FrameRegIdx).ChangeToRegister(FrameReg, false);
Jakob Stoklund Olesen35f0feb2010-01-19 21:08:28 +0000405 // Remove offset and remaining explicit predicate operands.
406 do MI.RemoveOperand(FrameRegIdx+1);
407 while (MI.getNumOperands() > FrameRegIdx+1 &&
408 (!MI.getOperand(FrameRegIdx+1).isReg() ||
409 !MI.getOperand(FrameRegIdx+1).isImm()));
Evan Chengcdbb3f52009-08-27 01:23:50 +0000410 return true;
Evan Cheng6495f632009-07-28 05:48:47 +0000411 }
412
Bob Wilsonf5fd4992010-03-08 22:56:15 +0000413 bool isSP = FrameReg == ARM::SP;
414 bool HasCCOut = Opcode != ARM::t2ADDri12;
415
Evan Cheng6495f632009-07-28 05:48:47 +0000416 if (Offset < 0) {
417 Offset = -Offset;
418 isSub = true;
Evan Cheng86198642009-08-07 00:34:42 +0000419 MI.setDesc(TII.get(isSP ? ARM::t2SUBrSPi : ARM::t2SUBri));
420 } else {
421 MI.setDesc(TII.get(isSP ? ARM::t2ADDrSPi : ARM::t2ADDri));
Evan Cheng6495f632009-07-28 05:48:47 +0000422 }
423
424 // Common case: small offset, fits into instruction.
425 if (ARM_AM::getT2SOImmVal(Offset) != -1) {
Evan Cheng6495f632009-07-28 05:48:47 +0000426 MI.getOperand(FrameRegIdx).ChangeToRegister(FrameReg, false);
427 MI.getOperand(FrameRegIdx+1).ChangeToImmediate(Offset);
Bob Wilsonf5fd4992010-03-08 22:56:15 +0000428 // Add cc_out operand if the original instruction did not have one.
429 if (!HasCCOut)
430 MI.addOperand(MachineOperand::CreateReg(0, false));
Evan Chengcdbb3f52009-08-27 01:23:50 +0000431 Offset = 0;
432 return true;
Evan Cheng6495f632009-07-28 05:48:47 +0000433 }
434 // Another common case: imm12.
Bob Wilsonf5fd4992010-03-08 22:56:15 +0000435 if (Offset < 4096 &&
436 (!HasCCOut || MI.getOperand(MI.getNumOperands()-1).getReg() == 0)) {
Evan Cheng86198642009-08-07 00:34:42 +0000437 unsigned NewOpc = isSP
438 ? (isSub ? ARM::t2SUBrSPi12 : ARM::t2ADDrSPi12)
439 : (isSub ? ARM::t2SUBri12 : ARM::t2ADDri12);
440 MI.setDesc(TII.get(NewOpc));
Evan Cheng6495f632009-07-28 05:48:47 +0000441 MI.getOperand(FrameRegIdx).ChangeToRegister(FrameReg, false);
442 MI.getOperand(FrameRegIdx+1).ChangeToImmediate(Offset);
Bob Wilsonf5fd4992010-03-08 22:56:15 +0000443 // Remove the cc_out operand.
444 if (HasCCOut)
445 MI.RemoveOperand(MI.getNumOperands()-1);
Evan Chengcdbb3f52009-08-27 01:23:50 +0000446 Offset = 0;
447 return true;
Evan Cheng6495f632009-07-28 05:48:47 +0000448 }
449
450 // Otherwise, extract 8 adjacent bits from the immediate into this
451 // t2ADDri/t2SUBri.
452 unsigned RotAmt = CountLeadingZeros_32(Offset);
453 unsigned ThisImmVal = Offset & ARM_AM::rotr32(0xff000000U, RotAmt);
454
455 // We will handle these bits from offset, clear them.
456 Offset &= ~ThisImmVal;
457
458 assert(ARM_AM::getT2SOImmVal(ThisImmVal) != -1 &&
459 "Bit extraction didn't work?");
460 MI.getOperand(FrameRegIdx+1).ChangeToImmediate(ThisImmVal);
Bob Wilsonf5fd4992010-03-08 22:56:15 +0000461 // Add cc_out operand if the original instruction did not have one.
462 if (!HasCCOut)
463 MI.addOperand(MachineOperand::CreateReg(0, false));
464
Evan Cheng6495f632009-07-28 05:48:47 +0000465 } else {
Bob Wilsone4863f42009-09-15 17:56:18 +0000466
Bob Wilsone6373eb2010-02-06 00:24:38 +0000467 // AddrMode4 and AddrMode6 cannot handle any offset.
468 if (AddrMode == ARMII::AddrMode4 || AddrMode == ARMII::AddrMode6)
Bob Wilsone4863f42009-09-15 17:56:18 +0000469 return false;
470
Evan Cheng6495f632009-07-28 05:48:47 +0000471 // AddrModeT2_so cannot handle any offset. If there is no offset
472 // register then we change to an immediate version.
Evan Cheng86198642009-08-07 00:34:42 +0000473 unsigned NewOpc = Opcode;
Evan Cheng6495f632009-07-28 05:48:47 +0000474 if (AddrMode == ARMII::AddrModeT2_so) {
475 unsigned OffsetReg = MI.getOperand(FrameRegIdx+1).getReg();
476 if (OffsetReg != 0) {
477 MI.getOperand(FrameRegIdx).ChangeToRegister(FrameReg, false);
Evan Chengcdbb3f52009-08-27 01:23:50 +0000478 return Offset == 0;
Evan Cheng6495f632009-07-28 05:48:47 +0000479 }
Jim Grosbach764ab522009-08-11 15:33:49 +0000480
Evan Cheng6495f632009-07-28 05:48:47 +0000481 MI.RemoveOperand(FrameRegIdx+1);
482 MI.getOperand(FrameRegIdx+1).ChangeToImmediate(0);
483 NewOpc = immediateOffsetOpcode(Opcode);
484 AddrMode = ARMII::AddrModeT2_i12;
485 }
486
487 unsigned NumBits = 0;
488 unsigned Scale = 1;
489 if (AddrMode == ARMII::AddrModeT2_i8 || AddrMode == ARMII::AddrModeT2_i12) {
490 // i8 supports only negative, and i12 supports only positive, so
491 // based on Offset sign convert Opcode to the appropriate
492 // instruction
493 Offset += MI.getOperand(FrameRegIdx+1).getImm();
494 if (Offset < 0) {
495 NewOpc = negativeOffsetOpcode(Opcode);
496 NumBits = 8;
497 isSub = true;
498 Offset = -Offset;
499 } else {
500 NewOpc = positiveOffsetOpcode(Opcode);
501 NumBits = 12;
502 }
Bob Wilsone6373eb2010-02-06 00:24:38 +0000503 } else if (AddrMode == ARMII::AddrMode5) {
504 // VFP address mode.
505 const MachineOperand &OffOp = MI.getOperand(FrameRegIdx+1);
506 int InstrOffs = ARM_AM::getAM5Offset(OffOp.getImm());
507 if (ARM_AM::getAM5Op(OffOp.getImm()) == ARM_AM::sub)
508 InstrOffs *= -1;
Evan Cheng6495f632009-07-28 05:48:47 +0000509 NumBits = 8;
510 Scale = 4;
511 Offset += InstrOffs * 4;
512 assert((Offset & (Scale-1)) == 0 && "Can't encode this offset!");
513 if (Offset < 0) {
514 Offset = -Offset;
515 isSub = true;
516 }
Bob Wilsone6373eb2010-02-06 00:24:38 +0000517 } else {
518 llvm_unreachable("Unsupported addressing mode!");
Evan Cheng6495f632009-07-28 05:48:47 +0000519 }
520
521 if (NewOpc != Opcode)
522 MI.setDesc(TII.get(NewOpc));
523
524 MachineOperand &ImmOp = MI.getOperand(FrameRegIdx+1);
525
526 // Attempt to fold address computation
527 // Common case: small offset, fits into instruction.
528 int ImmedOffset = Offset / Scale;
529 unsigned Mask = (1 << NumBits) - 1;
530 if ((unsigned)Offset <= Mask * Scale) {
531 // Replace the FrameIndex with fp/sp
532 MI.getOperand(FrameRegIdx).ChangeToRegister(FrameReg, false);
533 if (isSub) {
534 if (AddrMode == ARMII::AddrMode5)
535 // FIXME: Not consistent.
536 ImmedOffset |= 1 << NumBits;
Jim Grosbach764ab522009-08-11 15:33:49 +0000537 else
Evan Cheng6495f632009-07-28 05:48:47 +0000538 ImmedOffset = -ImmedOffset;
539 }
540 ImmOp.ChangeToImmediate(ImmedOffset);
Evan Chengcdbb3f52009-08-27 01:23:50 +0000541 Offset = 0;
542 return true;
Evan Cheng6495f632009-07-28 05:48:47 +0000543 }
Jim Grosbach764ab522009-08-11 15:33:49 +0000544
Evan Cheng6495f632009-07-28 05:48:47 +0000545 // Otherwise, offset doesn't fit. Pull in what we can to simplify
David Goodwind9453782009-07-28 23:52:33 +0000546 ImmedOffset = ImmedOffset & Mask;
Evan Cheng6495f632009-07-28 05:48:47 +0000547 if (isSub) {
548 if (AddrMode == ARMII::AddrMode5)
549 // FIXME: Not consistent.
550 ImmedOffset |= 1 << NumBits;
Evan Chenga8e89842009-08-03 02:38:06 +0000551 else {
Evan Cheng6495f632009-07-28 05:48:47 +0000552 ImmedOffset = -ImmedOffset;
Evan Chenga8e89842009-08-03 02:38:06 +0000553 if (ImmedOffset == 0)
554 // Change the opcode back if the encoded offset is zero.
555 MI.setDesc(TII.get(positiveOffsetOpcode(NewOpc)));
556 }
Evan Cheng6495f632009-07-28 05:48:47 +0000557 }
558 ImmOp.ChangeToImmediate(ImmedOffset);
559 Offset &= ~(Mask*Scale);
560 }
561
Evan Chengcdbb3f52009-08-27 01:23:50 +0000562 Offset = (isSub) ? -Offset : Offset;
563 return Offset == 0;
Evan Cheng6495f632009-07-28 05:48:47 +0000564}
Evan Cheng68fc2da2010-06-09 19:26:01 +0000565
566/// scheduleTwoAddrSource - Schedule the copy / re-mat of the source of the
567/// two-addrss instruction inserted by two-address pass.
568void
569Thumb2InstrInfo::scheduleTwoAddrSource(MachineInstr *SrcMI,
570 MachineInstr *UseMI,
571 const TargetRegisterInfo &TRI) const {
572 if (SrcMI->getOpcode() != ARM::tMOVgpr2gpr ||
573 SrcMI->getOperand(1).isKill())
574 return;
575
576 unsigned PredReg = 0;
577 ARMCC::CondCodes CC = llvm::getInstrPredicate(UseMI, PredReg);
578 if (CC == ARMCC::AL || PredReg != ARM::CPSR)
579 return;
580
581 // Schedule the copy so it doesn't come between previous instructions
582 // and UseMI which can form an IT block.
583 unsigned SrcReg = SrcMI->getOperand(1).getReg();
584 ARMCC::CondCodes OCC = ARMCC::getOppositeCondition(CC);
585 MachineBasicBlock *MBB = UseMI->getParent();
586 MachineBasicBlock::iterator MBBI = SrcMI;
587 unsigned NumInsts = 0;
588 while (--MBBI != MBB->begin()) {
589 if (MBBI->isDebugValue())
590 continue;
591
592 MachineInstr *NMI = &*MBBI;
593 ARMCC::CondCodes NCC = llvm::getInstrPredicate(NMI, PredReg);
594 if (!(NCC == CC || NCC == OCC) ||
595 NMI->modifiesRegister(SrcReg, &TRI) ||
596 NMI->definesRegister(ARM::CPSR))
597 break;
598 if (++NumInsts == 4)
599 // Too many in a row!
600 return;
601 }
602
603 if (NumInsts) {
604 MBB->remove(SrcMI);
605 MBB->insert(++MBBI, SrcMI);
606 }
607}