blob: 4191d68728458ef6d9eb739bb05e416f246006d5 [file] [log] [blame]
Evan Chengb9803a82009-11-06 23:52:48 +00001//===-- ARMExpandPseudoInsts.cpp - Expand pseudo instructions -----*- C++ -*-=//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
Bob Wilson656edcf2010-09-08 23:39:54 +000010// This file contains a pass that expands pseudo instructions into target
Evan Chengb9803a82009-11-06 23:52:48 +000011// instructions to allow proper scheduling, if-conversion, and other late
12// optimizations. This pass should be run after register allocation but before
Bob Wilson656edcf2010-09-08 23:39:54 +000013// the post-regalloc scheduling pass.
Evan Chengb9803a82009-11-06 23:52:48 +000014//
15//===----------------------------------------------------------------------===//
16
17#define DEBUG_TYPE "arm-pseudo"
18#include "ARM.h"
Jim Grosbach7032f922010-10-14 22:57:13 +000019#include "ARMAddressingModes.h"
Evan Chengb9803a82009-11-06 23:52:48 +000020#include "ARMBaseInstrInfo.h"
Jim Grosbache4ad3872010-10-19 23:27:08 +000021#include "ARMBaseRegisterInfo.h"
22#include "ARMMachineFunctionInfo.h"
Jim Grosbach65dc3032010-10-06 21:16:16 +000023#include "ARMRegisterInfo.h"
Jim Grosbache4ad3872010-10-19 23:27:08 +000024#include "llvm/CodeGen/MachineFrameInfo.h"
Evan Chengb9803a82009-11-06 23:52:48 +000025#include "llvm/CodeGen/MachineFunctionPass.h"
26#include "llvm/CodeGen/MachineInstrBuilder.h"
Anton Korobeynikov16c29b52011-01-10 12:39:04 +000027#include "llvm/Target/TargetFrameLowering.h"
Chris Lattner4dbbe342010-07-20 21:17:29 +000028#include "llvm/Target/TargetRegisterInfo.h"
Jim Grosbache4ad3872010-10-19 23:27:08 +000029#include "llvm/Support/raw_ostream.h" // FIXME: for debug only. remove!
Evan Chengb9803a82009-11-06 23:52:48 +000030using namespace llvm;
31
32namespace {
33 class ARMExpandPseudo : public MachineFunctionPass {
34 public:
35 static char ID;
Owen Anderson90c579d2010-08-06 18:33:48 +000036 ARMExpandPseudo() : MachineFunctionPass(ID) {}
Evan Chengb9803a82009-11-06 23:52:48 +000037
Jim Grosbache4ad3872010-10-19 23:27:08 +000038 const ARMBaseInstrInfo *TII;
Evan Chengd929f772010-05-13 00:17:02 +000039 const TargetRegisterInfo *TRI;
Evan Cheng893d7fe2010-11-12 23:03:38 +000040 const ARMSubtarget *STI;
Evan Cheng9fe20092011-01-20 08:34:58 +000041 ARMFunctionInfo *AFI;
Evan Chengb9803a82009-11-06 23:52:48 +000042
43 virtual bool runOnMachineFunction(MachineFunction &Fn);
44
45 virtual const char *getPassName() const {
46 return "ARM pseudo instruction expansion pass";
47 }
48
49 private:
Evan Cheng43130072010-05-12 23:13:12 +000050 void TransferImpOps(MachineInstr &OldMI,
51 MachineInstrBuilder &UseMI, MachineInstrBuilder &DefMI);
Evan Cheng9fe20092011-01-20 08:34:58 +000052 bool ExpandMI(MachineBasicBlock &MBB,
53 MachineBasicBlock::iterator MBBI);
Evan Chengb9803a82009-11-06 23:52:48 +000054 bool ExpandMBB(MachineBasicBlock &MBB);
Bob Wilson8466fa12010-09-13 23:01:35 +000055 void ExpandVLD(MachineBasicBlock::iterator &MBBI);
56 void ExpandVST(MachineBasicBlock::iterator &MBBI);
57 void ExpandLaneOp(MachineBasicBlock::iterator &MBBI);
Bob Wilsonbd916c52010-09-13 23:55:10 +000058 void ExpandVTBL(MachineBasicBlock::iterator &MBBI,
59 unsigned Opc, bool IsExt, unsigned NumRegs);
Evan Cheng9fe20092011-01-20 08:34:58 +000060 void ExpandMOV32BitImm(MachineBasicBlock &MBB,
61 MachineBasicBlock::iterator &MBBI);
Evan Chengb9803a82009-11-06 23:52:48 +000062 };
63 char ARMExpandPseudo::ID = 0;
64}
65
Evan Cheng43130072010-05-12 23:13:12 +000066/// TransferImpOps - Transfer implicit operands on the pseudo instruction to
67/// the instructions created from the expansion.
68void ARMExpandPseudo::TransferImpOps(MachineInstr &OldMI,
69 MachineInstrBuilder &UseMI,
70 MachineInstrBuilder &DefMI) {
71 const TargetInstrDesc &Desc = OldMI.getDesc();
72 for (unsigned i = Desc.getNumOperands(), e = OldMI.getNumOperands();
73 i != e; ++i) {
74 const MachineOperand &MO = OldMI.getOperand(i);
75 assert(MO.isReg() && MO.getReg());
76 if (MO.isUse())
Bob Wilson63569c92010-09-09 00:15:32 +000077 UseMI.addOperand(MO);
Evan Cheng43130072010-05-12 23:13:12 +000078 else
Bob Wilson63569c92010-09-09 00:15:32 +000079 DefMI.addOperand(MO);
Evan Cheng43130072010-05-12 23:13:12 +000080 }
81}
82
Bob Wilson8466fa12010-09-13 23:01:35 +000083namespace {
84 // Constants for register spacing in NEON load/store instructions.
85 // For quad-register load-lane and store-lane pseudo instructors, the
86 // spacing is initially assumed to be EvenDblSpc, and that is changed to
87 // OddDblSpc depending on the lane number operand.
88 enum NEONRegSpacing {
89 SingleSpc,
90 EvenDblSpc,
91 OddDblSpc
92 };
93
94 // Entries for NEON load/store information table. The table is sorted by
95 // PseudoOpc for fast binary-search lookups.
96 struct NEONLdStTableEntry {
97 unsigned PseudoOpc;
98 unsigned RealOpc;
99 bool IsLoad;
100 bool HasWriteBack;
101 NEONRegSpacing RegSpacing;
102 unsigned char NumRegs; // D registers loaded or stored
103 unsigned char RegElts; // elements per D register; used for lane ops
104
105 // Comparison methods for binary search of the table.
106 bool operator<(const NEONLdStTableEntry &TE) const {
107 return PseudoOpc < TE.PseudoOpc;
108 }
109 friend bool operator<(const NEONLdStTableEntry &TE, unsigned PseudoOpc) {
110 return TE.PseudoOpc < PseudoOpc;
111 }
Chandler Carruth100c2672010-10-23 08:10:43 +0000112 friend bool LLVM_ATTRIBUTE_UNUSED operator<(unsigned PseudoOpc,
113 const NEONLdStTableEntry &TE) {
Bob Wilson8466fa12010-09-13 23:01:35 +0000114 return PseudoOpc < TE.PseudoOpc;
115 }
116 };
117}
118
119static const NEONLdStTableEntry NEONLdStTable[] = {
Bob Wilson2a0e9742010-11-27 06:35:16 +0000120{ ARM::VLD1DUPq16Pseudo, ARM::VLD1DUPq16, true, false, SingleSpc, 2, 4},
121{ ARM::VLD1DUPq16Pseudo_UPD, ARM::VLD1DUPq16_UPD, true, true, SingleSpc, 2, 4},
122{ ARM::VLD1DUPq32Pseudo, ARM::VLD1DUPq32, true, false, SingleSpc, 2, 2},
123{ ARM::VLD1DUPq32Pseudo_UPD, ARM::VLD1DUPq32_UPD, true, true, SingleSpc, 2, 2},
124{ ARM::VLD1DUPq8Pseudo, ARM::VLD1DUPq8, true, false, SingleSpc, 2, 8},
125{ ARM::VLD1DUPq8Pseudo_UPD, ARM::VLD1DUPq8_UPD, true, true, SingleSpc, 2, 8},
126
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000127{ ARM::VLD1LNq16Pseudo, ARM::VLD1LNd16, true, false, EvenDblSpc, 1, 4 },
Bob Wilsond0c6bc22010-11-02 21:18:25 +0000128{ ARM::VLD1LNq16Pseudo_UPD, ARM::VLD1LNd16_UPD, true, true, EvenDblSpc, 1, 4 },
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000129{ ARM::VLD1LNq32Pseudo, ARM::VLD1LNd32, true, false, EvenDblSpc, 1, 2 },
Bob Wilsond0c6bc22010-11-02 21:18:25 +0000130{ ARM::VLD1LNq32Pseudo_UPD, ARM::VLD1LNd32_UPD, true, true, EvenDblSpc, 1, 2 },
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000131{ ARM::VLD1LNq8Pseudo, ARM::VLD1LNd8, true, false, EvenDblSpc, 1, 8 },
Bob Wilsond0c6bc22010-11-02 21:18:25 +0000132{ ARM::VLD1LNq8Pseudo_UPD, ARM::VLD1LNd8_UPD, true, true, EvenDblSpc, 1, 8 },
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000133
Bob Wilson8466fa12010-09-13 23:01:35 +0000134{ ARM::VLD1d64QPseudo, ARM::VLD1d64Q, true, false, SingleSpc, 4, 1 },
135{ ARM::VLD1d64QPseudo_UPD, ARM::VLD1d64Q_UPD, true, true, SingleSpc, 4, 1 },
136{ ARM::VLD1d64TPseudo, ARM::VLD1d64T, true, false, SingleSpc, 3, 1 },
137{ ARM::VLD1d64TPseudo_UPD, ARM::VLD1d64T_UPD, true, true, SingleSpc, 3, 1 },
138
139{ ARM::VLD1q16Pseudo, ARM::VLD1q16, true, false, SingleSpc, 2, 4 },
140{ ARM::VLD1q16Pseudo_UPD, ARM::VLD1q16_UPD, true, true, SingleSpc, 2, 4 },
141{ ARM::VLD1q32Pseudo, ARM::VLD1q32, true, false, SingleSpc, 2, 2 },
142{ ARM::VLD1q32Pseudo_UPD, ARM::VLD1q32_UPD, true, true, SingleSpc, 2, 2 },
143{ ARM::VLD1q64Pseudo, ARM::VLD1q64, true, false, SingleSpc, 2, 1 },
144{ ARM::VLD1q64Pseudo_UPD, ARM::VLD1q64_UPD, true, true, SingleSpc, 2, 1 },
145{ ARM::VLD1q8Pseudo, ARM::VLD1q8, true, false, SingleSpc, 2, 8 },
146{ ARM::VLD1q8Pseudo_UPD, ARM::VLD1q8_UPD, true, true, SingleSpc, 2, 8 },
147
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +0000148{ ARM::VLD2DUPd16Pseudo, ARM::VLD2DUPd16, true, false, SingleSpc, 2, 4},
149{ ARM::VLD2DUPd16Pseudo_UPD, ARM::VLD2DUPd16_UPD, true, true, SingleSpc, 2, 4},
150{ ARM::VLD2DUPd32Pseudo, ARM::VLD2DUPd32, true, false, SingleSpc, 2, 2},
151{ ARM::VLD2DUPd32Pseudo_UPD, ARM::VLD2DUPd32_UPD, true, true, SingleSpc, 2, 2},
152{ ARM::VLD2DUPd8Pseudo, ARM::VLD2DUPd8, true, false, SingleSpc, 2, 8},
153{ ARM::VLD2DUPd8Pseudo_UPD, ARM::VLD2DUPd8_UPD, true, true, SingleSpc, 2, 8},
154
Bob Wilson8466fa12010-09-13 23:01:35 +0000155{ ARM::VLD2LNd16Pseudo, ARM::VLD2LNd16, true, false, SingleSpc, 2, 4 },
156{ ARM::VLD2LNd16Pseudo_UPD, ARM::VLD2LNd16_UPD, true, true, SingleSpc, 2, 4 },
157{ ARM::VLD2LNd32Pseudo, ARM::VLD2LNd32, true, false, SingleSpc, 2, 2 },
158{ ARM::VLD2LNd32Pseudo_UPD, ARM::VLD2LNd32_UPD, true, true, SingleSpc, 2, 2 },
159{ ARM::VLD2LNd8Pseudo, ARM::VLD2LNd8, true, false, SingleSpc, 2, 8 },
160{ ARM::VLD2LNd8Pseudo_UPD, ARM::VLD2LNd8_UPD, true, true, SingleSpc, 2, 8 },
161{ ARM::VLD2LNq16Pseudo, ARM::VLD2LNq16, true, false, EvenDblSpc, 2, 4 },
162{ ARM::VLD2LNq16Pseudo_UPD, ARM::VLD2LNq16_UPD, true, true, EvenDblSpc, 2, 4 },
163{ ARM::VLD2LNq32Pseudo, ARM::VLD2LNq32, true, false, EvenDblSpc, 2, 2 },
164{ ARM::VLD2LNq32Pseudo_UPD, ARM::VLD2LNq32_UPD, true, true, EvenDblSpc, 2, 2 },
165
166{ ARM::VLD2d16Pseudo, ARM::VLD2d16, true, false, SingleSpc, 2, 4 },
167{ ARM::VLD2d16Pseudo_UPD, ARM::VLD2d16_UPD, true, true, SingleSpc, 2, 4 },
168{ ARM::VLD2d32Pseudo, ARM::VLD2d32, true, false, SingleSpc, 2, 2 },
169{ ARM::VLD2d32Pseudo_UPD, ARM::VLD2d32_UPD, true, true, SingleSpc, 2, 2 },
170{ ARM::VLD2d8Pseudo, ARM::VLD2d8, true, false, SingleSpc, 2, 8 },
171{ ARM::VLD2d8Pseudo_UPD, ARM::VLD2d8_UPD, true, true, SingleSpc, 2, 8 },
172
173{ ARM::VLD2q16Pseudo, ARM::VLD2q16, true, false, SingleSpc, 4, 4 },
174{ ARM::VLD2q16Pseudo_UPD, ARM::VLD2q16_UPD, true, true, SingleSpc, 4, 4 },
175{ ARM::VLD2q32Pseudo, ARM::VLD2q32, true, false, SingleSpc, 4, 2 },
176{ ARM::VLD2q32Pseudo_UPD, ARM::VLD2q32_UPD, true, true, SingleSpc, 4, 2 },
177{ ARM::VLD2q8Pseudo, ARM::VLD2q8, true, false, SingleSpc, 4, 8 },
178{ ARM::VLD2q8Pseudo_UPD, ARM::VLD2q8_UPD, true, true, SingleSpc, 4, 8 },
179
Bob Wilson86c6d802010-11-29 19:35:29 +0000180{ ARM::VLD3DUPd16Pseudo, ARM::VLD3DUPd16, true, false, SingleSpc, 3, 4},
181{ ARM::VLD3DUPd16Pseudo_UPD, ARM::VLD3DUPd16_UPD, true, true, SingleSpc, 3, 4},
182{ ARM::VLD3DUPd32Pseudo, ARM::VLD3DUPd32, true, false, SingleSpc, 3, 2},
183{ ARM::VLD3DUPd32Pseudo_UPD, ARM::VLD3DUPd32_UPD, true, true, SingleSpc, 3, 2},
184{ ARM::VLD3DUPd8Pseudo, ARM::VLD3DUPd8, true, false, SingleSpc, 3, 8},
185{ ARM::VLD3DUPd8Pseudo_UPD, ARM::VLD3DUPd8_UPD, true, true, SingleSpc, 3, 8},
186
Bob Wilson8466fa12010-09-13 23:01:35 +0000187{ ARM::VLD3LNd16Pseudo, ARM::VLD3LNd16, true, false, SingleSpc, 3, 4 },
188{ ARM::VLD3LNd16Pseudo_UPD, ARM::VLD3LNd16_UPD, true, true, SingleSpc, 3, 4 },
189{ ARM::VLD3LNd32Pseudo, ARM::VLD3LNd32, true, false, SingleSpc, 3, 2 },
190{ ARM::VLD3LNd32Pseudo_UPD, ARM::VLD3LNd32_UPD, true, true, SingleSpc, 3, 2 },
191{ ARM::VLD3LNd8Pseudo, ARM::VLD3LNd8, true, false, SingleSpc, 3, 8 },
192{ ARM::VLD3LNd8Pseudo_UPD, ARM::VLD3LNd8_UPD, true, true, SingleSpc, 3, 8 },
193{ ARM::VLD3LNq16Pseudo, ARM::VLD3LNq16, true, false, EvenDblSpc, 3, 4 },
194{ ARM::VLD3LNq16Pseudo_UPD, ARM::VLD3LNq16_UPD, true, true, EvenDblSpc, 3, 4 },
195{ ARM::VLD3LNq32Pseudo, ARM::VLD3LNq32, true, false, EvenDblSpc, 3, 2 },
196{ ARM::VLD3LNq32Pseudo_UPD, ARM::VLD3LNq32_UPD, true, true, EvenDblSpc, 3, 2 },
197
198{ ARM::VLD3d16Pseudo, ARM::VLD3d16, true, false, SingleSpc, 3, 4 },
199{ ARM::VLD3d16Pseudo_UPD, ARM::VLD3d16_UPD, true, true, SingleSpc, 3, 4 },
200{ ARM::VLD3d32Pseudo, ARM::VLD3d32, true, false, SingleSpc, 3, 2 },
201{ ARM::VLD3d32Pseudo_UPD, ARM::VLD3d32_UPD, true, true, SingleSpc, 3, 2 },
202{ ARM::VLD3d8Pseudo, ARM::VLD3d8, true, false, SingleSpc, 3, 8 },
203{ ARM::VLD3d8Pseudo_UPD, ARM::VLD3d8_UPD, true, true, SingleSpc, 3, 8 },
204
205{ ARM::VLD3q16Pseudo_UPD, ARM::VLD3q16_UPD, true, true, EvenDblSpc, 3, 4 },
206{ ARM::VLD3q16oddPseudo_UPD, ARM::VLD3q16_UPD, true, true, OddDblSpc, 3, 4 },
207{ ARM::VLD3q32Pseudo_UPD, ARM::VLD3q32_UPD, true, true, EvenDblSpc, 3, 2 },
208{ ARM::VLD3q32oddPseudo_UPD, ARM::VLD3q32_UPD, true, true, OddDblSpc, 3, 2 },
209{ ARM::VLD3q8Pseudo_UPD, ARM::VLD3q8_UPD, true, true, EvenDblSpc, 3, 8 },
210{ ARM::VLD3q8oddPseudo_UPD, ARM::VLD3q8_UPD, true, true, OddDblSpc, 3, 8 },
211
Bob Wilson6c4c9822010-11-30 00:00:35 +0000212{ ARM::VLD4DUPd16Pseudo, ARM::VLD4DUPd16, true, false, SingleSpc, 4, 4},
213{ ARM::VLD4DUPd16Pseudo_UPD, ARM::VLD4DUPd16_UPD, true, true, SingleSpc, 4, 4},
214{ ARM::VLD4DUPd32Pseudo, ARM::VLD4DUPd32, true, false, SingleSpc, 4, 2},
215{ ARM::VLD4DUPd32Pseudo_UPD, ARM::VLD4DUPd32_UPD, true, true, SingleSpc, 4, 2},
216{ ARM::VLD4DUPd8Pseudo, ARM::VLD4DUPd8, true, false, SingleSpc, 4, 8},
217{ ARM::VLD4DUPd8Pseudo_UPD, ARM::VLD4DUPd8_UPD, true, true, SingleSpc, 4, 8},
218
Bob Wilson8466fa12010-09-13 23:01:35 +0000219{ ARM::VLD4LNd16Pseudo, ARM::VLD4LNd16, true, false, SingleSpc, 4, 4 },
220{ ARM::VLD4LNd16Pseudo_UPD, ARM::VLD4LNd16_UPD, true, true, SingleSpc, 4, 4 },
221{ ARM::VLD4LNd32Pseudo, ARM::VLD4LNd32, true, false, SingleSpc, 4, 2 },
222{ ARM::VLD4LNd32Pseudo_UPD, ARM::VLD4LNd32_UPD, true, true, SingleSpc, 4, 2 },
223{ ARM::VLD4LNd8Pseudo, ARM::VLD4LNd8, true, false, SingleSpc, 4, 8 },
224{ ARM::VLD4LNd8Pseudo_UPD, ARM::VLD4LNd8_UPD, true, true, SingleSpc, 4, 8 },
225{ ARM::VLD4LNq16Pseudo, ARM::VLD4LNq16, true, false, EvenDblSpc, 4, 4 },
226{ ARM::VLD4LNq16Pseudo_UPD, ARM::VLD4LNq16_UPD, true, true, EvenDblSpc, 4, 4 },
227{ ARM::VLD4LNq32Pseudo, ARM::VLD4LNq32, true, false, EvenDblSpc, 4, 2 },
228{ ARM::VLD4LNq32Pseudo_UPD, ARM::VLD4LNq32_UPD, true, true, EvenDblSpc, 4, 2 },
229
230{ ARM::VLD4d16Pseudo, ARM::VLD4d16, true, false, SingleSpc, 4, 4 },
231{ ARM::VLD4d16Pseudo_UPD, ARM::VLD4d16_UPD, true, true, SingleSpc, 4, 4 },
232{ ARM::VLD4d32Pseudo, ARM::VLD4d32, true, false, SingleSpc, 4, 2 },
233{ ARM::VLD4d32Pseudo_UPD, ARM::VLD4d32_UPD, true, true, SingleSpc, 4, 2 },
234{ ARM::VLD4d8Pseudo, ARM::VLD4d8, true, false, SingleSpc, 4, 8 },
235{ ARM::VLD4d8Pseudo_UPD, ARM::VLD4d8_UPD, true, true, SingleSpc, 4, 8 },
236
237{ ARM::VLD4q16Pseudo_UPD, ARM::VLD4q16_UPD, true, true, EvenDblSpc, 4, 4 },
238{ ARM::VLD4q16oddPseudo_UPD, ARM::VLD4q16_UPD, true, true, OddDblSpc, 4, 4 },
239{ ARM::VLD4q32Pseudo_UPD, ARM::VLD4q32_UPD, true, true, EvenDblSpc, 4, 2 },
240{ ARM::VLD4q32oddPseudo_UPD, ARM::VLD4q32_UPD, true, true, OddDblSpc, 4, 2 },
241{ ARM::VLD4q8Pseudo_UPD, ARM::VLD4q8_UPD, true, true, EvenDblSpc, 4, 8 },
242{ ARM::VLD4q8oddPseudo_UPD, ARM::VLD4q8_UPD, true, true, OddDblSpc, 4, 8 },
243
Bob Wilsond0c6bc22010-11-02 21:18:25 +0000244{ ARM::VST1LNq16Pseudo, ARM::VST1LNd16, false, false, EvenDblSpc, 1, 4 },
245{ ARM::VST1LNq16Pseudo_UPD, ARM::VST1LNd16_UPD,false, true, EvenDblSpc, 1, 4 },
246{ ARM::VST1LNq32Pseudo, ARM::VST1LNd32, false, false, EvenDblSpc, 1, 2 },
247{ ARM::VST1LNq32Pseudo_UPD, ARM::VST1LNd32_UPD,false, true, EvenDblSpc, 1, 2 },
248{ ARM::VST1LNq8Pseudo, ARM::VST1LNd8, false, false, EvenDblSpc, 1, 8 },
249{ ARM::VST1LNq8Pseudo_UPD, ARM::VST1LNd8_UPD, false, true, EvenDblSpc, 1, 8 },
250
Bob Wilson8466fa12010-09-13 23:01:35 +0000251{ ARM::VST1d64QPseudo, ARM::VST1d64Q, false, false, SingleSpc, 4, 1 },
252{ ARM::VST1d64QPseudo_UPD, ARM::VST1d64Q_UPD, false, true, SingleSpc, 4, 1 },
253{ ARM::VST1d64TPseudo, ARM::VST1d64T, false, false, SingleSpc, 3, 1 },
254{ ARM::VST1d64TPseudo_UPD, ARM::VST1d64T_UPD, false, true, SingleSpc, 3, 1 },
255
256{ ARM::VST1q16Pseudo, ARM::VST1q16, false, false, SingleSpc, 2, 4 },
257{ ARM::VST1q16Pseudo_UPD, ARM::VST1q16_UPD, false, true, SingleSpc, 2, 4 },
258{ ARM::VST1q32Pseudo, ARM::VST1q32, false, false, SingleSpc, 2, 2 },
259{ ARM::VST1q32Pseudo_UPD, ARM::VST1q32_UPD, false, true, SingleSpc, 2, 2 },
260{ ARM::VST1q64Pseudo, ARM::VST1q64, false, false, SingleSpc, 2, 1 },
261{ ARM::VST1q64Pseudo_UPD, ARM::VST1q64_UPD, false, true, SingleSpc, 2, 1 },
262{ ARM::VST1q8Pseudo, ARM::VST1q8, false, false, SingleSpc, 2, 8 },
263{ ARM::VST1q8Pseudo_UPD, ARM::VST1q8_UPD, false, true, SingleSpc, 2, 8 },
264
265{ ARM::VST2LNd16Pseudo, ARM::VST2LNd16, false, false, SingleSpc, 2, 4 },
266{ ARM::VST2LNd16Pseudo_UPD, ARM::VST2LNd16_UPD, false, true, SingleSpc, 2, 4 },
267{ ARM::VST2LNd32Pseudo, ARM::VST2LNd32, false, false, SingleSpc, 2, 2 },
268{ ARM::VST2LNd32Pseudo_UPD, ARM::VST2LNd32_UPD, false, true, SingleSpc, 2, 2 },
269{ ARM::VST2LNd8Pseudo, ARM::VST2LNd8, false, false, SingleSpc, 2, 8 },
270{ ARM::VST2LNd8Pseudo_UPD, ARM::VST2LNd8_UPD, false, true, SingleSpc, 2, 8 },
271{ ARM::VST2LNq16Pseudo, ARM::VST2LNq16, false, false, EvenDblSpc, 2, 4},
272{ ARM::VST2LNq16Pseudo_UPD, ARM::VST2LNq16_UPD, false, true, EvenDblSpc, 2, 4},
273{ ARM::VST2LNq32Pseudo, ARM::VST2LNq32, false, false, EvenDblSpc, 2, 2},
274{ ARM::VST2LNq32Pseudo_UPD, ARM::VST2LNq32_UPD, false, true, EvenDblSpc, 2, 2},
275
276{ ARM::VST2d16Pseudo, ARM::VST2d16, false, false, SingleSpc, 2, 4 },
277{ ARM::VST2d16Pseudo_UPD, ARM::VST2d16_UPD, false, true, SingleSpc, 2, 4 },
278{ ARM::VST2d32Pseudo, ARM::VST2d32, false, false, SingleSpc, 2, 2 },
279{ ARM::VST2d32Pseudo_UPD, ARM::VST2d32_UPD, false, true, SingleSpc, 2, 2 },
280{ ARM::VST2d8Pseudo, ARM::VST2d8, false, false, SingleSpc, 2, 8 },
281{ ARM::VST2d8Pseudo_UPD, ARM::VST2d8_UPD, false, true, SingleSpc, 2, 8 },
282
283{ ARM::VST2q16Pseudo, ARM::VST2q16, false, false, SingleSpc, 4, 4 },
284{ ARM::VST2q16Pseudo_UPD, ARM::VST2q16_UPD, false, true, SingleSpc, 4, 4 },
285{ ARM::VST2q32Pseudo, ARM::VST2q32, false, false, SingleSpc, 4, 2 },
286{ ARM::VST2q32Pseudo_UPD, ARM::VST2q32_UPD, false, true, SingleSpc, 4, 2 },
287{ ARM::VST2q8Pseudo, ARM::VST2q8, false, false, SingleSpc, 4, 8 },
288{ ARM::VST2q8Pseudo_UPD, ARM::VST2q8_UPD, false, true, SingleSpc, 4, 8 },
289
290{ ARM::VST3LNd16Pseudo, ARM::VST3LNd16, false, false, SingleSpc, 3, 4 },
291{ ARM::VST3LNd16Pseudo_UPD, ARM::VST3LNd16_UPD, false, true, SingleSpc, 3, 4 },
292{ ARM::VST3LNd32Pseudo, ARM::VST3LNd32, false, false, SingleSpc, 3, 2 },
293{ ARM::VST3LNd32Pseudo_UPD, ARM::VST3LNd32_UPD, false, true, SingleSpc, 3, 2 },
294{ ARM::VST3LNd8Pseudo, ARM::VST3LNd8, false, false, SingleSpc, 3, 8 },
295{ ARM::VST3LNd8Pseudo_UPD, ARM::VST3LNd8_UPD, false, true, SingleSpc, 3, 8 },
296{ ARM::VST3LNq16Pseudo, ARM::VST3LNq16, false, false, EvenDblSpc, 3, 4},
297{ ARM::VST3LNq16Pseudo_UPD, ARM::VST3LNq16_UPD, false, true, EvenDblSpc, 3, 4},
298{ ARM::VST3LNq32Pseudo, ARM::VST3LNq32, false, false, EvenDblSpc, 3, 2},
299{ ARM::VST3LNq32Pseudo_UPD, ARM::VST3LNq32_UPD, false, true, EvenDblSpc, 3, 2},
300
301{ ARM::VST3d16Pseudo, ARM::VST3d16, false, false, SingleSpc, 3, 4 },
302{ ARM::VST3d16Pseudo_UPD, ARM::VST3d16_UPD, false, true, SingleSpc, 3, 4 },
303{ ARM::VST3d32Pseudo, ARM::VST3d32, false, false, SingleSpc, 3, 2 },
304{ ARM::VST3d32Pseudo_UPD, ARM::VST3d32_UPD, false, true, SingleSpc, 3, 2 },
305{ ARM::VST3d8Pseudo, ARM::VST3d8, false, false, SingleSpc, 3, 8 },
306{ ARM::VST3d8Pseudo_UPD, ARM::VST3d8_UPD, false, true, SingleSpc, 3, 8 },
307
308{ ARM::VST3q16Pseudo_UPD, ARM::VST3q16_UPD, false, true, EvenDblSpc, 3, 4 },
309{ ARM::VST3q16oddPseudo_UPD, ARM::VST3q16_UPD, false, true, OddDblSpc, 3, 4 },
310{ ARM::VST3q32Pseudo_UPD, ARM::VST3q32_UPD, false, true, EvenDblSpc, 3, 2 },
311{ ARM::VST3q32oddPseudo_UPD, ARM::VST3q32_UPD, false, true, OddDblSpc, 3, 2 },
312{ ARM::VST3q8Pseudo_UPD, ARM::VST3q8_UPD, false, true, EvenDblSpc, 3, 8 },
313{ ARM::VST3q8oddPseudo_UPD, ARM::VST3q8_UPD, false, true, OddDblSpc, 3, 8 },
314
315{ ARM::VST4LNd16Pseudo, ARM::VST4LNd16, false, false, SingleSpc, 4, 4 },
316{ ARM::VST4LNd16Pseudo_UPD, ARM::VST4LNd16_UPD, false, true, SingleSpc, 4, 4 },
317{ ARM::VST4LNd32Pseudo, ARM::VST4LNd32, false, false, SingleSpc, 4, 2 },
318{ ARM::VST4LNd32Pseudo_UPD, ARM::VST4LNd32_UPD, false, true, SingleSpc, 4, 2 },
319{ ARM::VST4LNd8Pseudo, ARM::VST4LNd8, false, false, SingleSpc, 4, 8 },
320{ ARM::VST4LNd8Pseudo_UPD, ARM::VST4LNd8_UPD, false, true, SingleSpc, 4, 8 },
321{ ARM::VST4LNq16Pseudo, ARM::VST4LNq16, false, false, EvenDblSpc, 4, 4},
322{ ARM::VST4LNq16Pseudo_UPD, ARM::VST4LNq16_UPD, false, true, EvenDblSpc, 4, 4},
323{ ARM::VST4LNq32Pseudo, ARM::VST4LNq32, false, false, EvenDblSpc, 4, 2},
324{ ARM::VST4LNq32Pseudo_UPD, ARM::VST4LNq32_UPD, false, true, EvenDblSpc, 4, 2},
325
326{ ARM::VST4d16Pseudo, ARM::VST4d16, false, false, SingleSpc, 4, 4 },
327{ ARM::VST4d16Pseudo_UPD, ARM::VST4d16_UPD, false, true, SingleSpc, 4, 4 },
328{ ARM::VST4d32Pseudo, ARM::VST4d32, false, false, SingleSpc, 4, 2 },
329{ ARM::VST4d32Pseudo_UPD, ARM::VST4d32_UPD, false, true, SingleSpc, 4, 2 },
330{ ARM::VST4d8Pseudo, ARM::VST4d8, false, false, SingleSpc, 4, 8 },
331{ ARM::VST4d8Pseudo_UPD, ARM::VST4d8_UPD, false, true, SingleSpc, 4, 8 },
332
333{ ARM::VST4q16Pseudo_UPD, ARM::VST4q16_UPD, false, true, EvenDblSpc, 4, 4 },
334{ ARM::VST4q16oddPseudo_UPD, ARM::VST4q16_UPD, false, true, OddDblSpc, 4, 4 },
335{ ARM::VST4q32Pseudo_UPD, ARM::VST4q32_UPD, false, true, EvenDblSpc, 4, 2 },
336{ ARM::VST4q32oddPseudo_UPD, ARM::VST4q32_UPD, false, true, OddDblSpc, 4, 2 },
337{ ARM::VST4q8Pseudo_UPD, ARM::VST4q8_UPD, false, true, EvenDblSpc, 4, 8 },
338{ ARM::VST4q8oddPseudo_UPD , ARM::VST4q8_UPD, false, true, OddDblSpc, 4, 8 }
339};
340
341/// LookupNEONLdSt - Search the NEONLdStTable for information about a NEON
342/// load or store pseudo instruction.
343static const NEONLdStTableEntry *LookupNEONLdSt(unsigned Opcode) {
344 unsigned NumEntries = array_lengthof(NEONLdStTable);
345
346#ifndef NDEBUG
347 // Make sure the table is sorted.
348 static bool TableChecked = false;
349 if (!TableChecked) {
350 for (unsigned i = 0; i != NumEntries-1; ++i)
351 assert(NEONLdStTable[i] < NEONLdStTable[i+1] &&
352 "NEONLdStTable is not sorted!");
353 TableChecked = true;
354 }
355#endif
356
357 const NEONLdStTableEntry *I =
358 std::lower_bound(NEONLdStTable, NEONLdStTable + NumEntries, Opcode);
359 if (I != NEONLdStTable + NumEntries && I->PseudoOpc == Opcode)
360 return I;
361 return NULL;
362}
363
364/// GetDSubRegs - Get 4 D subregisters of a Q, QQ, or QQQQ register,
365/// corresponding to the specified register spacing. Not all of the results
366/// are necessarily valid, e.g., a Q register only has 2 D subregisters.
367static void GetDSubRegs(unsigned Reg, NEONRegSpacing RegSpc,
368 const TargetRegisterInfo *TRI, unsigned &D0,
369 unsigned &D1, unsigned &D2, unsigned &D3) {
370 if (RegSpc == SingleSpc) {
371 D0 = TRI->getSubReg(Reg, ARM::dsub_0);
372 D1 = TRI->getSubReg(Reg, ARM::dsub_1);
373 D2 = TRI->getSubReg(Reg, ARM::dsub_2);
374 D3 = TRI->getSubReg(Reg, ARM::dsub_3);
375 } else if (RegSpc == EvenDblSpc) {
376 D0 = TRI->getSubReg(Reg, ARM::dsub_0);
377 D1 = TRI->getSubReg(Reg, ARM::dsub_2);
378 D2 = TRI->getSubReg(Reg, ARM::dsub_4);
379 D3 = TRI->getSubReg(Reg, ARM::dsub_6);
380 } else {
381 assert(RegSpc == OddDblSpc && "unknown register spacing");
382 D0 = TRI->getSubReg(Reg, ARM::dsub_1);
383 D1 = TRI->getSubReg(Reg, ARM::dsub_3);
384 D2 = TRI->getSubReg(Reg, ARM::dsub_5);
385 D3 = TRI->getSubReg(Reg, ARM::dsub_7);
Bob Wilsonbd916c52010-09-13 23:55:10 +0000386 }
Bob Wilson8466fa12010-09-13 23:01:35 +0000387}
388
Bob Wilson82a9c842010-09-02 16:17:29 +0000389/// ExpandVLD - Translate VLD pseudo instructions with Q, QQ or QQQQ register
390/// operands to real VLD instructions with D register operands.
Bob Wilson8466fa12010-09-13 23:01:35 +0000391void ARMExpandPseudo::ExpandVLD(MachineBasicBlock::iterator &MBBI) {
Bob Wilsonffde0802010-09-02 16:00:54 +0000392 MachineInstr &MI = *MBBI;
393 MachineBasicBlock &MBB = *MI.getParent();
394
Bob Wilson8466fa12010-09-13 23:01:35 +0000395 const NEONLdStTableEntry *TableEntry = LookupNEONLdSt(MI.getOpcode());
396 assert(TableEntry && TableEntry->IsLoad && "NEONLdStTable lookup failed");
397 NEONRegSpacing RegSpc = TableEntry->RegSpacing;
398 unsigned NumRegs = TableEntry->NumRegs;
399
400 MachineInstrBuilder MIB = BuildMI(MBB, MBBI, MI.getDebugLoc(),
401 TII->get(TableEntry->RealOpc));
Bob Wilsonffde0802010-09-02 16:00:54 +0000402 unsigned OpIdx = 0;
403
404 bool DstIsDead = MI.getOperand(OpIdx).isDead();
405 unsigned DstReg = MI.getOperand(OpIdx++).getReg();
406 unsigned D0, D1, D2, D3;
Bob Wilson8466fa12010-09-13 23:01:35 +0000407 GetDSubRegs(DstReg, RegSpc, TRI, D0, D1, D2, D3);
Bob Wilsonf5721912010-09-03 18:16:02 +0000408 MIB.addReg(D0, RegState::Define | getDeadRegState(DstIsDead))
409 .addReg(D1, RegState::Define | getDeadRegState(DstIsDead));
Bob Wilsonffde0802010-09-02 16:00:54 +0000410 if (NumRegs > 2)
Bob Wilsonf5721912010-09-03 18:16:02 +0000411 MIB.addReg(D2, RegState::Define | getDeadRegState(DstIsDead));
Bob Wilsonffde0802010-09-02 16:00:54 +0000412 if (NumRegs > 3)
Bob Wilsonf5721912010-09-03 18:16:02 +0000413 MIB.addReg(D3, RegState::Define | getDeadRegState(DstIsDead));
Bob Wilsonffde0802010-09-02 16:00:54 +0000414
Bob Wilson8466fa12010-09-13 23:01:35 +0000415 if (TableEntry->HasWriteBack)
Bob Wilson63569c92010-09-09 00:15:32 +0000416 MIB.addOperand(MI.getOperand(OpIdx++));
417
Bob Wilsonffde0802010-09-02 16:00:54 +0000418 // Copy the addrmode6 operands.
Bob Wilson63569c92010-09-09 00:15:32 +0000419 MIB.addOperand(MI.getOperand(OpIdx++));
420 MIB.addOperand(MI.getOperand(OpIdx++));
421 // Copy the am6offset operand.
Bob Wilson8466fa12010-09-13 23:01:35 +0000422 if (TableEntry->HasWriteBack)
Bob Wilson63569c92010-09-09 00:15:32 +0000423 MIB.addOperand(MI.getOperand(OpIdx++));
Bob Wilsonffde0802010-09-02 16:00:54 +0000424
Bob Wilson19d644d2010-09-09 00:38:32 +0000425 // For an instruction writing double-spaced subregs, the pseudo instruction
Bob Wilson823611b2010-09-16 04:25:37 +0000426 // has an extra operand that is a use of the super-register. Record the
427 // operand index and skip over it.
428 unsigned SrcOpIdx = 0;
429 if (RegSpc == EvenDblSpc || RegSpc == OddDblSpc)
430 SrcOpIdx = OpIdx++;
431
432 // Copy the predicate operands.
433 MIB.addOperand(MI.getOperand(OpIdx++));
434 MIB.addOperand(MI.getOperand(OpIdx++));
435
436 // Copy the super-register source operand used for double-spaced subregs over
Bob Wilson19d644d2010-09-09 00:38:32 +0000437 // to the new instruction as an implicit operand.
Bob Wilson823611b2010-09-16 04:25:37 +0000438 if (SrcOpIdx != 0) {
439 MachineOperand MO = MI.getOperand(SrcOpIdx);
Bob Wilson19d644d2010-09-09 00:38:32 +0000440 MO.setImplicit(true);
441 MIB.addOperand(MO);
442 }
Bob Wilsonf5721912010-09-03 18:16:02 +0000443 // Add an implicit def for the super-register.
444 MIB.addReg(DstReg, RegState::ImplicitDefine | getDeadRegState(DstIsDead));
Bob Wilson19d644d2010-09-09 00:38:32 +0000445 TransferImpOps(MI, MIB, MIB);
Bob Wilsonffde0802010-09-02 16:00:54 +0000446 MI.eraseFromParent();
447}
448
Bob Wilson01ba4612010-08-26 18:51:29 +0000449/// ExpandVST - Translate VST pseudo instructions with Q, QQ or QQQQ register
450/// operands to real VST instructions with D register operands.
Bob Wilson8466fa12010-09-13 23:01:35 +0000451void ARMExpandPseudo::ExpandVST(MachineBasicBlock::iterator &MBBI) {
Bob Wilson709d5922010-08-25 23:27:42 +0000452 MachineInstr &MI = *MBBI;
453 MachineBasicBlock &MBB = *MI.getParent();
454
Bob Wilson8466fa12010-09-13 23:01:35 +0000455 const NEONLdStTableEntry *TableEntry = LookupNEONLdSt(MI.getOpcode());
456 assert(TableEntry && !TableEntry->IsLoad && "NEONLdStTable lookup failed");
457 NEONRegSpacing RegSpc = TableEntry->RegSpacing;
458 unsigned NumRegs = TableEntry->NumRegs;
459
460 MachineInstrBuilder MIB = BuildMI(MBB, MBBI, MI.getDebugLoc(),
461 TII->get(TableEntry->RealOpc));
Bob Wilson709d5922010-08-25 23:27:42 +0000462 unsigned OpIdx = 0;
Bob Wilson8466fa12010-09-13 23:01:35 +0000463 if (TableEntry->HasWriteBack)
Bob Wilson63569c92010-09-09 00:15:32 +0000464 MIB.addOperand(MI.getOperand(OpIdx++));
465
Bob Wilson709d5922010-08-25 23:27:42 +0000466 // Copy the addrmode6 operands.
Bob Wilson63569c92010-09-09 00:15:32 +0000467 MIB.addOperand(MI.getOperand(OpIdx++));
468 MIB.addOperand(MI.getOperand(OpIdx++));
469 // Copy the am6offset operand.
Bob Wilson8466fa12010-09-13 23:01:35 +0000470 if (TableEntry->HasWriteBack)
Bob Wilson63569c92010-09-09 00:15:32 +0000471 MIB.addOperand(MI.getOperand(OpIdx++));
Bob Wilson709d5922010-08-25 23:27:42 +0000472
473 bool SrcIsKill = MI.getOperand(OpIdx).isKill();
Bob Wilson823611b2010-09-16 04:25:37 +0000474 unsigned SrcReg = MI.getOperand(OpIdx++).getReg();
Bob Wilson709d5922010-08-25 23:27:42 +0000475 unsigned D0, D1, D2, D3;
Bob Wilson8466fa12010-09-13 23:01:35 +0000476 GetDSubRegs(SrcReg, RegSpc, TRI, D0, D1, D2, D3);
Bob Wilson7e701972010-08-30 18:10:48 +0000477 MIB.addReg(D0).addReg(D1);
Bob Wilsone5ce4f62010-08-28 05:12:57 +0000478 if (NumRegs > 2)
Bob Wilson7e701972010-08-30 18:10:48 +0000479 MIB.addReg(D2);
Bob Wilson01ba4612010-08-26 18:51:29 +0000480 if (NumRegs > 3)
Bob Wilson7e701972010-08-30 18:10:48 +0000481 MIB.addReg(D3);
Bob Wilson823611b2010-09-16 04:25:37 +0000482
483 // Copy the predicate operands.
484 MIB.addOperand(MI.getOperand(OpIdx++));
485 MIB.addOperand(MI.getOperand(OpIdx++));
486
Bob Wilson7e701972010-08-30 18:10:48 +0000487 if (SrcIsKill)
488 // Add an implicit kill for the super-reg.
489 (*MIB).addRegisterKilled(SrcReg, TRI, true);
Bob Wilsonbd916c52010-09-13 23:55:10 +0000490 TransferImpOps(MI, MIB, MIB);
Bob Wilson709d5922010-08-25 23:27:42 +0000491 MI.eraseFromParent();
492}
493
Bob Wilson8466fa12010-09-13 23:01:35 +0000494/// ExpandLaneOp - Translate VLD*LN and VST*LN instructions with Q, QQ or QQQQ
495/// register operands to real instructions with D register operands.
496void ARMExpandPseudo::ExpandLaneOp(MachineBasicBlock::iterator &MBBI) {
497 MachineInstr &MI = *MBBI;
498 MachineBasicBlock &MBB = *MI.getParent();
499
500 const NEONLdStTableEntry *TableEntry = LookupNEONLdSt(MI.getOpcode());
501 assert(TableEntry && "NEONLdStTable lookup failed");
502 NEONRegSpacing RegSpc = TableEntry->RegSpacing;
503 unsigned NumRegs = TableEntry->NumRegs;
504 unsigned RegElts = TableEntry->RegElts;
505
506 MachineInstrBuilder MIB = BuildMI(MBB, MBBI, MI.getDebugLoc(),
507 TII->get(TableEntry->RealOpc));
508 unsigned OpIdx = 0;
509 // The lane operand is always the 3rd from last operand, before the 2
510 // predicate operands.
511 unsigned Lane = MI.getOperand(MI.getDesc().getNumOperands() - 3).getImm();
512
513 // Adjust the lane and spacing as needed for Q registers.
514 assert(RegSpc != OddDblSpc && "unexpected register spacing for VLD/VST-lane");
515 if (RegSpc == EvenDblSpc && Lane >= RegElts) {
516 RegSpc = OddDblSpc;
517 Lane -= RegElts;
518 }
519 assert(Lane < RegElts && "out of range lane for VLD/VST-lane");
520
Bob Wilsonfe3ac082010-09-14 21:12:05 +0000521 unsigned D0, D1, D2, D3;
522 unsigned DstReg = 0;
523 bool DstIsDead = false;
Bob Wilson8466fa12010-09-13 23:01:35 +0000524 if (TableEntry->IsLoad) {
525 DstIsDead = MI.getOperand(OpIdx).isDead();
526 DstReg = MI.getOperand(OpIdx++).getReg();
527 GetDSubRegs(DstReg, RegSpc, TRI, D0, D1, D2, D3);
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000528 MIB.addReg(D0, RegState::Define | getDeadRegState(DstIsDead));
529 if (NumRegs > 1)
530 MIB.addReg(D1, RegState::Define | getDeadRegState(DstIsDead));
Bob Wilson8466fa12010-09-13 23:01:35 +0000531 if (NumRegs > 2)
532 MIB.addReg(D2, RegState::Define | getDeadRegState(DstIsDead));
533 if (NumRegs > 3)
534 MIB.addReg(D3, RegState::Define | getDeadRegState(DstIsDead));
535 }
536
537 if (TableEntry->HasWriteBack)
538 MIB.addOperand(MI.getOperand(OpIdx++));
539
540 // Copy the addrmode6 operands.
541 MIB.addOperand(MI.getOperand(OpIdx++));
542 MIB.addOperand(MI.getOperand(OpIdx++));
543 // Copy the am6offset operand.
544 if (TableEntry->HasWriteBack)
545 MIB.addOperand(MI.getOperand(OpIdx++));
546
547 // Grab the super-register source.
548 MachineOperand MO = MI.getOperand(OpIdx++);
549 if (!TableEntry->IsLoad)
550 GetDSubRegs(MO.getReg(), RegSpc, TRI, D0, D1, D2, D3);
551
552 // Add the subregs as sources of the new instruction.
553 unsigned SrcFlags = (getUndefRegState(MO.isUndef()) |
554 getKillRegState(MO.isKill()));
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000555 MIB.addReg(D0, SrcFlags);
556 if (NumRegs > 1)
557 MIB.addReg(D1, SrcFlags);
Bob Wilson8466fa12010-09-13 23:01:35 +0000558 if (NumRegs > 2)
559 MIB.addReg(D2, SrcFlags);
560 if (NumRegs > 3)
561 MIB.addReg(D3, SrcFlags);
562
563 // Add the lane number operand.
564 MIB.addImm(Lane);
Bob Wilson823611b2010-09-16 04:25:37 +0000565 OpIdx += 1;
Bob Wilson8466fa12010-09-13 23:01:35 +0000566
Bob Wilson823611b2010-09-16 04:25:37 +0000567 // Copy the predicate operands.
568 MIB.addOperand(MI.getOperand(OpIdx++));
569 MIB.addOperand(MI.getOperand(OpIdx++));
570
Bob Wilson8466fa12010-09-13 23:01:35 +0000571 // Copy the super-register source to be an implicit source.
572 MO.setImplicit(true);
573 MIB.addOperand(MO);
574 if (TableEntry->IsLoad)
575 // Add an implicit def for the super-register.
576 MIB.addReg(DstReg, RegState::ImplicitDefine | getDeadRegState(DstIsDead));
577 TransferImpOps(MI, MIB, MIB);
578 MI.eraseFromParent();
579}
580
Bob Wilsonbd916c52010-09-13 23:55:10 +0000581/// ExpandVTBL - Translate VTBL and VTBX pseudo instructions with Q or QQ
582/// register operands to real instructions with D register operands.
583void ARMExpandPseudo::ExpandVTBL(MachineBasicBlock::iterator &MBBI,
584 unsigned Opc, bool IsExt, unsigned NumRegs) {
585 MachineInstr &MI = *MBBI;
586 MachineBasicBlock &MBB = *MI.getParent();
587
588 MachineInstrBuilder MIB = BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(Opc));
589 unsigned OpIdx = 0;
590
591 // Transfer the destination register operand.
592 MIB.addOperand(MI.getOperand(OpIdx++));
593 if (IsExt)
594 MIB.addOperand(MI.getOperand(OpIdx++));
595
596 bool SrcIsKill = MI.getOperand(OpIdx).isKill();
597 unsigned SrcReg = MI.getOperand(OpIdx++).getReg();
598 unsigned D0, D1, D2, D3;
599 GetDSubRegs(SrcReg, SingleSpc, TRI, D0, D1, D2, D3);
600 MIB.addReg(D0).addReg(D1);
601 if (NumRegs > 2)
602 MIB.addReg(D2);
603 if (NumRegs > 3)
604 MIB.addReg(D3);
605
606 // Copy the other source register operand.
Bob Wilson823611b2010-09-16 04:25:37 +0000607 MIB.addOperand(MI.getOperand(OpIdx++));
Bob Wilsonbd916c52010-09-13 23:55:10 +0000608
Bob Wilson823611b2010-09-16 04:25:37 +0000609 // Copy the predicate operands.
610 MIB.addOperand(MI.getOperand(OpIdx++));
611 MIB.addOperand(MI.getOperand(OpIdx++));
612
Bob Wilsonbd916c52010-09-13 23:55:10 +0000613 if (SrcIsKill)
614 // Add an implicit kill for the super-reg.
615 (*MIB).addRegisterKilled(SrcReg, TRI, true);
616 TransferImpOps(MI, MIB, MIB);
617 MI.eraseFromParent();
618}
619
Evan Cheng9fe20092011-01-20 08:34:58 +0000620void ARMExpandPseudo::ExpandMOV32BitImm(MachineBasicBlock &MBB,
621 MachineBasicBlock::iterator &MBBI) {
622 MachineInstr &MI = *MBBI;
623 unsigned Opcode = MI.getOpcode();
624 unsigned PredReg = 0;
625 ARMCC::CondCodes Pred = llvm::getInstrPredicate(&MI, PredReg);
626 unsigned DstReg = MI.getOperand(0).getReg();
627 bool DstIsDead = MI.getOperand(0).isDead();
628 bool isCC = Opcode == ARM::MOVCCi32imm || Opcode == ARM::t2MOVCCi32imm;
629 const MachineOperand &MO = MI.getOperand(isCC ? 2 : 1);
630 MachineInstrBuilder LO16, HI16;
Evan Chengb9803a82009-11-06 23:52:48 +0000631
Evan Cheng9fe20092011-01-20 08:34:58 +0000632 if (!STI->hasV6T2Ops() &&
633 (Opcode == ARM::MOVi32imm || Opcode == ARM::MOVCCi32imm)) {
634 // Expand into a movi + orr.
635 LO16 = BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(ARM::MOVi), DstReg);
636 HI16 = BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(ARM::ORRri))
637 .addReg(DstReg, RegState::Define | getDeadRegState(DstIsDead))
638 .addReg(DstReg);
Evan Chengb9803a82009-11-06 23:52:48 +0000639
Evan Cheng9fe20092011-01-20 08:34:58 +0000640 assert (MO.isImm() && "MOVi32imm w/ non-immediate source operand!");
641 unsigned ImmVal = (unsigned)MO.getImm();
642 unsigned SOImmValV1 = ARM_AM::getSOImmTwoPartFirst(ImmVal);
643 unsigned SOImmValV2 = ARM_AM::getSOImmTwoPartSecond(ImmVal);
644 LO16 = LO16.addImm(SOImmValV1);
645 HI16 = HI16.addImm(SOImmValV2);
646 (*LO16).setMemRefs(MI.memoperands_begin(), MI.memoperands_end());
647 (*HI16).setMemRefs(MI.memoperands_begin(), MI.memoperands_end());
648 LO16.addImm(Pred).addReg(PredReg).addReg(0);
649 HI16.addImm(Pred).addReg(PredReg).addReg(0);
650 TransferImpOps(MI, LO16, HI16);
651 MI.eraseFromParent();
652 return;
653 }
654
655 unsigned LO16Opc = 0;
656 unsigned HI16Opc = 0;
657 if (Opcode == ARM::t2MOVi32imm || Opcode == ARM::t2MOVCCi32imm) {
658 LO16Opc = ARM::t2MOVi16;
659 HI16Opc = ARM::t2MOVTi16;
660 } else {
661 LO16Opc = ARM::MOVi16;
662 HI16Opc = ARM::MOVTi16;
663 }
664
665 LO16 = BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(LO16Opc), DstReg);
666 HI16 = BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(HI16Opc))
667 .addReg(DstReg, RegState::Define | getDeadRegState(DstIsDead))
668 .addReg(DstReg);
669
670 if (MO.isImm()) {
671 unsigned Imm = MO.getImm();
672 unsigned Lo16 = Imm & 0xffff;
673 unsigned Hi16 = (Imm >> 16) & 0xffff;
674 LO16 = LO16.addImm(Lo16);
675 HI16 = HI16.addImm(Hi16);
676 } else {
677 const GlobalValue *GV = MO.getGlobal();
678 unsigned TF = MO.getTargetFlags();
679 LO16 = LO16.addGlobalAddress(GV, MO.getOffset(), TF | ARMII::MO_LO16);
680 HI16 = HI16.addGlobalAddress(GV, MO.getOffset(), TF | ARMII::MO_HI16);
681 }
682
683 (*LO16).setMemRefs(MI.memoperands_begin(), MI.memoperands_end());
684 (*HI16).setMemRefs(MI.memoperands_begin(), MI.memoperands_end());
685 LO16.addImm(Pred).addReg(PredReg);
686 HI16.addImm(Pred).addReg(PredReg);
687
688 TransferImpOps(MI, LO16, HI16);
689 MI.eraseFromParent();
690}
691
692bool ARMExpandPseudo::ExpandMI(MachineBasicBlock &MBB,
693 MachineBasicBlock::iterator MBBI) {
694 MachineInstr &MI = *MBBI;
695 unsigned Opcode = MI.getOpcode();
696 switch (Opcode) {
Bob Wilson709d5922010-08-25 23:27:42 +0000697 default:
Evan Cheng9fe20092011-01-20 08:34:58 +0000698 return false;
Jim Grosbache4ad3872010-10-19 23:27:08 +0000699 case ARM::Int_eh_sjlj_dispatchsetup: {
700 MachineFunction &MF = *MI.getParent()->getParent();
701 const ARMBaseInstrInfo *AII =
702 static_cast<const ARMBaseInstrInfo*>(TII);
703 const ARMBaseRegisterInfo &RI = AII->getRegisterInfo();
704 // For functions using a base pointer, we rematerialize it (via the frame
705 // pointer) here since eh.sjlj.setjmp and eh.sjlj.longjmp don't do it
706 // for us. Otherwise, expand to nothing.
707 if (RI.hasBasePointer(MF)) {
Jim Grosbache4ad3872010-10-19 23:27:08 +0000708 int32_t NumBytes = AFI->getFramePtrSpillOffset();
709 unsigned FramePtr = RI.getFrameRegister(MF);
Anton Korobeynikov16c29b52011-01-10 12:39:04 +0000710 assert(MF.getTarget().getFrameLowering()->hasFP(MF) &&
Benjamin Kramer7920d962010-11-19 16:36:02 +0000711 "base pointer without frame pointer?");
Jim Grosbache4ad3872010-10-19 23:27:08 +0000712
713 if (AFI->isThumb2Function()) {
714 llvm::emitT2RegPlusImmediate(MBB, MBBI, MI.getDebugLoc(), ARM::R6,
715 FramePtr, -NumBytes, ARMCC::AL, 0, *TII);
716 } else if (AFI->isThumbFunction()) {
717 llvm::emitThumbRegPlusImmediate(MBB, MBBI, ARM::R6,
718 FramePtr, -NumBytes,
719 *TII, RI, MI.getDebugLoc());
720 } else {
721 llvm::emitARMRegPlusImmediate(MBB, MBBI, MI.getDebugLoc(), ARM::R6,
722 FramePtr, -NumBytes, ARMCC::AL, 0,
723 *TII);
724 }
Jim Grosbach8b95c3e2010-10-20 00:02:50 +0000725 // If there's dynamic realignment, adjust for it.
Jim Grosbachb8e67fc2010-10-20 01:10:01 +0000726 if (RI.needsStackRealignment(MF)) {
Jim Grosbach8b95c3e2010-10-20 00:02:50 +0000727 MachineFrameInfo *MFI = MF.getFrameInfo();
728 unsigned MaxAlign = MFI->getMaxAlignment();
729 assert (!AFI->isThumb1OnlyFunction());
730 // Emit bic r6, r6, MaxAlign
731 unsigned bicOpc = AFI->isThumbFunction() ?
732 ARM::t2BICri : ARM::BICri;
733 AddDefaultCC(AddDefaultPred(BuildMI(MBB, MBBI, MI.getDebugLoc(),
734 TII->get(bicOpc), ARM::R6)
735 .addReg(ARM::R6, RegState::Kill)
736 .addImm(MaxAlign-1)));
737 }
Jim Grosbache4ad3872010-10-19 23:27:08 +0000738
739 }
740 MI.eraseFromParent();
Evan Cheng9fe20092011-01-20 08:34:58 +0000741 return true;
Jim Grosbache4ad3872010-10-19 23:27:08 +0000742 }
743
Jim Grosbach7032f922010-10-14 22:57:13 +0000744 case ARM::MOVsrl_flag:
745 case ARM::MOVsra_flag: {
746 // These are just fancy MOVs insructions.
Duncan Sandsdbbd99f2010-10-21 16:06:28 +0000747 AddDefaultPred(BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(ARM::MOVs),
748 MI.getOperand(0).getReg())
Evan Cheng9fe20092011-01-20 08:34:58 +0000749 .addOperand(MI.getOperand(1))
750 .addReg(0)
751 .addImm(ARM_AM::getSORegOpc((Opcode == ARM::MOVsrl_flag ? ARM_AM::lsr
752 : ARM_AM::asr), 1)))
753 .addReg(ARM::CPSR, RegState::Define);
Jim Grosbach7032f922010-10-14 22:57:13 +0000754 MI.eraseFromParent();
Evan Cheng9fe20092011-01-20 08:34:58 +0000755 return true;
Jim Grosbach7032f922010-10-14 22:57:13 +0000756 }
757 case ARM::RRX: {
758 // This encodes as "MOVs Rd, Rm, rrx
759 MachineInstrBuilder MIB =
760 AddDefaultPred(BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(ARM::MOVs),
761 MI.getOperand(0).getReg())
Evan Cheng9fe20092011-01-20 08:34:58 +0000762 .addOperand(MI.getOperand(1))
763 .addOperand(MI.getOperand(1))
764 .addImm(ARM_AM::getSORegOpc(ARM_AM::rrx, 0)))
Jim Grosbach7032f922010-10-14 22:57:13 +0000765 .addReg(0);
766 TransferImpOps(MI, MIB, MIB);
767 MI.eraseFromParent();
Evan Cheng9fe20092011-01-20 08:34:58 +0000768 return true;
Jim Grosbach7032f922010-10-14 22:57:13 +0000769 }
Jason W Kima0871e72010-12-08 23:14:44 +0000770 case ARM::TPsoft: {
Jason W Kima0871e72010-12-08 23:14:44 +0000771 MachineInstrBuilder MIB =
772 BuildMI(MBB, MBBI, MI.getDebugLoc(),
773 TII->get(ARM::BL))
774 .addExternalSymbol("__aeabi_read_tp", 0);
775
776 (*MIB).setMemRefs(MI.memoperands_begin(), MI.memoperands_end());
777 TransferImpOps(MI, MIB, MIB);
778 MI.eraseFromParent();
Evan Cheng9fe20092011-01-20 08:34:58 +0000779 return true;
Bill Wendling2fe813a2010-12-09 00:51:54 +0000780 }
Owen Andersoneb6779c2010-12-07 00:45:21 +0000781 case ARM::t2LDRHpci:
782 case ARM::t2LDRBpci:
783 case ARM::t2LDRSHpci:
784 case ARM::t2LDRSBpci:
785 case ARM::t2LDRpci: {
786 unsigned NewLdOpc;
787 if (Opcode == ARM::t2LDRpci)
788 NewLdOpc = ARM::t2LDRi12;
789 else if (Opcode == ARM::t2LDRHpci)
790 NewLdOpc = ARM::t2LDRHi12;
791 else if (Opcode == ARM::t2LDRBpci)
792 NewLdOpc = ARM::t2LDRBi12;
793 else if (Opcode == ARM::t2LDRSHpci)
794 NewLdOpc = ARM::t2LDRSHi12;
795 else if (Opcode == ARM::t2LDRSBpci)
796 NewLdOpc = ARM::t2LDRSBi12;
797 else
798 llvm_unreachable("Not a known opcode?");
799
800 unsigned DstReg = MI.getOperand(0).getReg();
801 MachineInstrBuilder MIB =
802 AddDefaultPred(BuildMI(MBB, MBBI, MI.getDebugLoc(),
803 TII->get(NewLdOpc), DstReg)
Evan Cheng9fe20092011-01-20 08:34:58 +0000804 .addReg(ARM::PC)
805 .addOperand(MI.getOperand(1)));
Owen Andersoneb6779c2010-12-07 00:45:21 +0000806 (*MIB).setMemRefs(MI.memoperands_begin(), MI.memoperands_end());
807 TransferImpOps(MI, MIB, MIB);
808 MI.eraseFromParent();
Evan Cheng9fe20092011-01-20 08:34:58 +0000809 return true;
Owen Andersoneb6779c2010-12-07 00:45:21 +0000810 }
Evan Cheng9fe20092011-01-20 08:34:58 +0000811
Bob Wilsonbd916c52010-09-13 23:55:10 +0000812 case ARM::tLDRpci_pic:
Evan Chengb9803a82009-11-06 23:52:48 +0000813 case ARM::t2LDRpci_pic: {
814 unsigned NewLdOpc = (Opcode == ARM::tLDRpci_pic)
Owen Andersoneb6779c2010-12-07 00:45:21 +0000815 ? ARM::tLDRpci : ARM::t2LDRi12;
Evan Chengb9803a82009-11-06 23:52:48 +0000816 unsigned DstReg = MI.getOperand(0).getReg();
Evan Cheng43130072010-05-12 23:13:12 +0000817 bool DstIsDead = MI.getOperand(0).isDead();
818 MachineInstrBuilder MIB1 =
Owen Andersoneb6779c2010-12-07 00:45:21 +0000819 BuildMI(MBB, MBBI, MI.getDebugLoc(),
Evan Cheng9fe20092011-01-20 08:34:58 +0000820 TII->get(NewLdOpc), DstReg);
Owen Andersoneb6779c2010-12-07 00:45:21 +0000821 if (Opcode == ARM::t2LDRpci_pic) MIB1.addReg(ARM::PC);
822 MIB1.addOperand(MI.getOperand(1));
823 AddDefaultPred(MIB1);
Evan Cheng43130072010-05-12 23:13:12 +0000824 (*MIB1).setMemRefs(MI.memoperands_begin(), MI.memoperands_end());
825 MachineInstrBuilder MIB2 = BuildMI(MBB, MBBI, MI.getDebugLoc(),
826 TII->get(ARM::tPICADD))
Bob Wilson01b35c22010-10-15 18:25:59 +0000827 .addReg(DstReg, RegState::Define | getDeadRegState(DstIsDead))
Evan Cheng43130072010-05-12 23:13:12 +0000828 .addReg(DstReg)
829 .addOperand(MI.getOperand(2));
830 TransferImpOps(MI, MIB1, MIB2);
Evan Chengb9803a82009-11-06 23:52:48 +0000831 MI.eraseFromParent();
Evan Cheng9fe20092011-01-20 08:34:58 +0000832 return true;
833 }
834
Evan Cheng53519f02011-01-21 18:55:51 +0000835 case ARM::MOV_ga_dyn:
836 case ARM::MOV_ga_pcrel:
837 case ARM::MOV_ga_pcrel_ldr:
838 case ARM::t2MOV_ga_dyn:
839 case ARM::t2MOV_ga_pcrel: {
840 // Expand into movw + movw. Also "add pc" / ldr [pc] in PIC mode.
Evan Cheng9fe20092011-01-20 08:34:58 +0000841 unsigned LabelId = AFI->createPICLabelUId();
842 unsigned DstReg = MI.getOperand(0).getReg();
843 bool DstIsDead = MI.getOperand(0).isDead();
844 const MachineOperand &MO1 = MI.getOperand(1);
845 const GlobalValue *GV = MO1.getGlobal();
846 unsigned TF = MO1.getTargetFlags();
Evan Cheng53519f02011-01-21 18:55:51 +0000847 bool isARM = Opcode != ARM::t2MOV_ga_pcrel;
848 bool isPIC = (Opcode != ARM::MOV_ga_dyn && Opcode != ARM::t2MOV_ga_dyn);
849 unsigned LO16Opc = isARM ? ARM::MOVi16_ga_pcrel : ARM::t2MOVi16_ga_pcrel;
850 unsigned HI16Opc = isARM ? ARM::MOVTi16_ga_pcrel : ARM::t2MOVTi16_ga_pcrel;
851 unsigned LO16TF = isPIC
852 ? ARMII::MO_LO16_NONLAZY_PIC : ARMII::MO_LO16_NONLAZY;
853 unsigned HI16TF = isPIC
854 ? ARMII::MO_HI16_NONLAZY_PIC : ARMII::MO_HI16_NONLAZY;
Evan Cheng9fe20092011-01-20 08:34:58 +0000855 unsigned PICAddOpc = isARM
Evan Cheng53519f02011-01-21 18:55:51 +0000856 ? (Opcode == ARM::MOV_ga_pcrel_ldr ? ARM::PICLDR : ARM::PICADD)
Evan Cheng9fe20092011-01-20 08:34:58 +0000857 : ARM::tPICADD;
858 MachineInstrBuilder MIB1 = BuildMI(MBB, MBBI, MI.getDebugLoc(),
859 TII->get(LO16Opc), DstReg)
Evan Cheng53519f02011-01-21 18:55:51 +0000860 .addGlobalAddress(GV, MO1.getOffset(), TF | LO16TF)
Evan Cheng9fe20092011-01-20 08:34:58 +0000861 .addImm(LabelId);
862 MachineInstrBuilder MIB2 = BuildMI(MBB, MBBI, MI.getDebugLoc(),
Evan Cheng53519f02011-01-21 18:55:51 +0000863 TII->get(HI16Opc), DstReg)
864 .addReg(DstReg)
865 .addGlobalAddress(GV, MO1.getOffset(), TF | HI16TF)
866 .addImm(LabelId);
867 if (!isPIC) {
868 TransferImpOps(MI, MIB1, MIB2);
869 MI.eraseFromParent();
870 return true;
871 }
872
873 MachineInstrBuilder MIB3 = BuildMI(MBB, MBBI, MI.getDebugLoc(),
Evan Cheng9fe20092011-01-20 08:34:58 +0000874 TII->get(PICAddOpc))
875 .addReg(DstReg, RegState::Define | getDeadRegState(DstIsDead))
876 .addReg(DstReg).addImm(LabelId);
877 if (isARM) {
Evan Cheng53519f02011-01-21 18:55:51 +0000878 AddDefaultPred(MIB3);
879 if (Opcode == ARM::MOV_ga_pcrel_ldr)
Evan Cheng9fe20092011-01-20 08:34:58 +0000880 (*MIB2).setMemRefs(MI.memoperands_begin(), MI.memoperands_end());
881 }
Evan Cheng53519f02011-01-21 18:55:51 +0000882 TransferImpOps(MI, MIB1, MIB3);
Evan Cheng9fe20092011-01-20 08:34:58 +0000883 MI.eraseFromParent();
884 return true;
Evan Chengb9803a82009-11-06 23:52:48 +0000885 }
Evan Cheng43130072010-05-12 23:13:12 +0000886
Anton Korobeynikov6d1e29d2010-08-30 22:50:36 +0000887 case ARM::MOVi32imm:
Evan Cheng63f35442010-11-13 02:25:14 +0000888 case ARM::MOVCCi32imm:
889 case ARM::t2MOVi32imm:
Evan Cheng5de5d4b2011-01-17 08:03:18 +0000890 case ARM::t2MOVCCi32imm:
Evan Cheng9fe20092011-01-20 08:34:58 +0000891 ExpandMOV32BitImm(MBB, MBBI);
892 return true;
Evan Chengd929f772010-05-13 00:17:02 +0000893
894 case ARM::VMOVQQ: {
895 unsigned DstReg = MI.getOperand(0).getReg();
896 bool DstIsDead = MI.getOperand(0).isDead();
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +0000897 unsigned EvenDst = TRI->getSubReg(DstReg, ARM::qsub_0);
898 unsigned OddDst = TRI->getSubReg(DstReg, ARM::qsub_1);
Evan Chengd929f772010-05-13 00:17:02 +0000899 unsigned SrcReg = MI.getOperand(1).getReg();
900 bool SrcIsKill = MI.getOperand(1).isKill();
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +0000901 unsigned EvenSrc = TRI->getSubReg(SrcReg, ARM::qsub_0);
902 unsigned OddSrc = TRI->getSubReg(SrcReg, ARM::qsub_1);
Evan Chengd929f772010-05-13 00:17:02 +0000903 MachineInstrBuilder Even =
904 AddDefaultPred(BuildMI(MBB, MBBI, MI.getDebugLoc(),
905 TII->get(ARM::VMOVQ))
Evan Cheng9fe20092011-01-20 08:34:58 +0000906 .addReg(EvenDst,
907 RegState::Define | getDeadRegState(DstIsDead))
908 .addReg(EvenSrc, getKillRegState(SrcIsKill)));
Evan Chengd929f772010-05-13 00:17:02 +0000909 MachineInstrBuilder Odd =
910 AddDefaultPred(BuildMI(MBB, MBBI, MI.getDebugLoc(),
911 TII->get(ARM::VMOVQ))
Evan Cheng9fe20092011-01-20 08:34:58 +0000912 .addReg(OddDst,
913 RegState::Define | getDeadRegState(DstIsDead))
914 .addReg(OddSrc, getKillRegState(SrcIsKill)));
Evan Chengd929f772010-05-13 00:17:02 +0000915 TransferImpOps(MI, Even, Odd);
916 MI.eraseFromParent();
Evan Cheng9fe20092011-01-20 08:34:58 +0000917 return true;
Bob Wilson709d5922010-08-25 23:27:42 +0000918 }
919
Bill Wendling73fe34a2010-11-16 01:16:36 +0000920 case ARM::VLDMQIA:
921 case ARM::VLDMQDB: {
922 unsigned NewOpc = (Opcode == ARM::VLDMQIA) ? ARM::VLDMDIA : ARM::VLDMDDB;
Bob Wilson9d4ebc02010-09-16 00:31:02 +0000923 MachineInstrBuilder MIB =
Bill Wendling73fe34a2010-11-16 01:16:36 +0000924 BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(NewOpc));
Bob Wilson9d4ebc02010-09-16 00:31:02 +0000925 unsigned OpIdx = 0;
Bill Wendling73fe34a2010-11-16 01:16:36 +0000926
Bob Wilson9d4ebc02010-09-16 00:31:02 +0000927 // Grab the Q register destination.
928 bool DstIsDead = MI.getOperand(OpIdx).isDead();
929 unsigned DstReg = MI.getOperand(OpIdx++).getReg();
Bill Wendling73fe34a2010-11-16 01:16:36 +0000930
931 // Copy the source register.
Bob Wilson9d4ebc02010-09-16 00:31:02 +0000932 MIB.addOperand(MI.getOperand(OpIdx++));
Bill Wendling73fe34a2010-11-16 01:16:36 +0000933
Bob Wilson9d4ebc02010-09-16 00:31:02 +0000934 // Copy the predicate operands.
935 MIB.addOperand(MI.getOperand(OpIdx++));
936 MIB.addOperand(MI.getOperand(OpIdx++));
Bill Wendling73fe34a2010-11-16 01:16:36 +0000937
Bob Wilson9d4ebc02010-09-16 00:31:02 +0000938 // Add the destination operands (D subregs).
939 unsigned D0 = TRI->getSubReg(DstReg, ARM::dsub_0);
940 unsigned D1 = TRI->getSubReg(DstReg, ARM::dsub_1);
941 MIB.addReg(D0, RegState::Define | getDeadRegState(DstIsDead))
942 .addReg(D1, RegState::Define | getDeadRegState(DstIsDead));
Bill Wendling73fe34a2010-11-16 01:16:36 +0000943
Bob Wilson9d4ebc02010-09-16 00:31:02 +0000944 // Add an implicit def for the super-register.
945 MIB.addReg(DstReg, RegState::ImplicitDefine | getDeadRegState(DstIsDead));
946 TransferImpOps(MI, MIB, MIB);
947 MI.eraseFromParent();
Evan Cheng9fe20092011-01-20 08:34:58 +0000948 return true;
Bob Wilson9d4ebc02010-09-16 00:31:02 +0000949 }
950
Bill Wendling73fe34a2010-11-16 01:16:36 +0000951 case ARM::VSTMQIA:
952 case ARM::VSTMQDB: {
953 unsigned NewOpc = (Opcode == ARM::VSTMQIA) ? ARM::VSTMDIA : ARM::VSTMDDB;
Bob Wilson9d4ebc02010-09-16 00:31:02 +0000954 MachineInstrBuilder MIB =
Bill Wendling73fe34a2010-11-16 01:16:36 +0000955 BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(NewOpc));
Bob Wilson9d4ebc02010-09-16 00:31:02 +0000956 unsigned OpIdx = 0;
Bill Wendling73fe34a2010-11-16 01:16:36 +0000957
Bob Wilson9d4ebc02010-09-16 00:31:02 +0000958 // Grab the Q register source.
959 bool SrcIsKill = MI.getOperand(OpIdx).isKill();
960 unsigned SrcReg = MI.getOperand(OpIdx++).getReg();
Bill Wendling73fe34a2010-11-16 01:16:36 +0000961
962 // Copy the destination register.
Bob Wilson9d4ebc02010-09-16 00:31:02 +0000963 MIB.addOperand(MI.getOperand(OpIdx++));
Bill Wendling73fe34a2010-11-16 01:16:36 +0000964
Bob Wilson9d4ebc02010-09-16 00:31:02 +0000965 // Copy the predicate operands.
966 MIB.addOperand(MI.getOperand(OpIdx++));
967 MIB.addOperand(MI.getOperand(OpIdx++));
Bill Wendling73fe34a2010-11-16 01:16:36 +0000968
Bob Wilson9d4ebc02010-09-16 00:31:02 +0000969 // Add the source operands (D subregs).
970 unsigned D0 = TRI->getSubReg(SrcReg, ARM::dsub_0);
971 unsigned D1 = TRI->getSubReg(SrcReg, ARM::dsub_1);
972 MIB.addReg(D0).addReg(D1);
Bill Wendling73fe34a2010-11-16 01:16:36 +0000973
Bob Wilson9d4ebc02010-09-16 00:31:02 +0000974 if (SrcIsKill)
975 // Add an implicit kill for the Q register.
976 (*MIB).addRegisterKilled(SrcReg, TRI, true);
Bill Wendling73fe34a2010-11-16 01:16:36 +0000977
Bob Wilson9d4ebc02010-09-16 00:31:02 +0000978 TransferImpOps(MI, MIB, MIB);
979 MI.eraseFromParent();
Evan Cheng9fe20092011-01-20 08:34:58 +0000980 return true;
Bob Wilson9d4ebc02010-09-16 00:31:02 +0000981 }
Jim Grosbach65dc3032010-10-06 21:16:16 +0000982 case ARM::VDUPfqf:
983 case ARM::VDUPfdf:{
984 unsigned NewOpc = Opcode == ARM::VDUPfqf ? ARM::VDUPLNfq : ARM::VDUPLNfd;
985 MachineInstrBuilder MIB =
986 BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(NewOpc));
987 unsigned OpIdx = 0;
988 unsigned SrcReg = MI.getOperand(1).getReg();
989 unsigned Lane = getARMRegisterNumbering(SrcReg) & 1;
990 unsigned DReg = TRI->getMatchingSuperReg(SrcReg,
Evan Cheng9fe20092011-01-20 08:34:58 +0000991 Lane & 1 ? ARM::ssub_1 : ARM::ssub_0, &ARM::DPR_VFP2RegClass);
Jim Grosbach65dc3032010-10-06 21:16:16 +0000992 // The lane is [0,1] for the containing DReg superregister.
993 // Copy the dst/src register operands.
994 MIB.addOperand(MI.getOperand(OpIdx++));
995 MIB.addReg(DReg);
996 ++OpIdx;
997 // Add the lane select operand.
998 MIB.addImm(Lane);
999 // Add the predicate operands.
1000 MIB.addOperand(MI.getOperand(OpIdx++));
1001 MIB.addOperand(MI.getOperand(OpIdx++));
1002
1003 TransferImpOps(MI, MIB, MIB);
1004 MI.eraseFromParent();
Evan Cheng9fe20092011-01-20 08:34:58 +00001005 return true;
Jim Grosbach65dc3032010-10-06 21:16:16 +00001006 }
Bob Wilson9d4ebc02010-09-16 00:31:02 +00001007
Bob Wilsonffde0802010-09-02 16:00:54 +00001008 case ARM::VLD1q8Pseudo:
Bob Wilsonffde0802010-09-02 16:00:54 +00001009 case ARM::VLD1q16Pseudo:
Bob Wilsonffde0802010-09-02 16:00:54 +00001010 case ARM::VLD1q32Pseudo:
Bob Wilsonffde0802010-09-02 16:00:54 +00001011 case ARM::VLD1q64Pseudo:
Bob Wilsonffde0802010-09-02 16:00:54 +00001012 case ARM::VLD1q8Pseudo_UPD:
Bob Wilsonffde0802010-09-02 16:00:54 +00001013 case ARM::VLD1q16Pseudo_UPD:
Bob Wilsonffde0802010-09-02 16:00:54 +00001014 case ARM::VLD1q32Pseudo_UPD:
Bob Wilsonffde0802010-09-02 16:00:54 +00001015 case ARM::VLD1q64Pseudo_UPD:
Bob Wilsonffde0802010-09-02 16:00:54 +00001016 case ARM::VLD2d8Pseudo:
Bob Wilsonffde0802010-09-02 16:00:54 +00001017 case ARM::VLD2d16Pseudo:
Bob Wilsonffde0802010-09-02 16:00:54 +00001018 case ARM::VLD2d32Pseudo:
Bob Wilsonffde0802010-09-02 16:00:54 +00001019 case ARM::VLD2q8Pseudo:
Bob Wilsonffde0802010-09-02 16:00:54 +00001020 case ARM::VLD2q16Pseudo:
Bob Wilsonffde0802010-09-02 16:00:54 +00001021 case ARM::VLD2q32Pseudo:
Bob Wilsonffde0802010-09-02 16:00:54 +00001022 case ARM::VLD2d8Pseudo_UPD:
Bob Wilsonffde0802010-09-02 16:00:54 +00001023 case ARM::VLD2d16Pseudo_UPD:
Bob Wilsonffde0802010-09-02 16:00:54 +00001024 case ARM::VLD2d32Pseudo_UPD:
Bob Wilsonffde0802010-09-02 16:00:54 +00001025 case ARM::VLD2q8Pseudo_UPD:
Bob Wilsonffde0802010-09-02 16:00:54 +00001026 case ARM::VLD2q16Pseudo_UPD:
Bob Wilsonffde0802010-09-02 16:00:54 +00001027 case ARM::VLD2q32Pseudo_UPD:
Bob Wilsonf5721912010-09-03 18:16:02 +00001028 case ARM::VLD3d8Pseudo:
Bob Wilsonf5721912010-09-03 18:16:02 +00001029 case ARM::VLD3d16Pseudo:
Bob Wilsonf5721912010-09-03 18:16:02 +00001030 case ARM::VLD3d32Pseudo:
Bob Wilsonffde0802010-09-02 16:00:54 +00001031 case ARM::VLD1d64TPseudo:
Bob Wilsonf5721912010-09-03 18:16:02 +00001032 case ARM::VLD3d8Pseudo_UPD:
Bob Wilsonf5721912010-09-03 18:16:02 +00001033 case ARM::VLD3d16Pseudo_UPD:
Bob Wilsonf5721912010-09-03 18:16:02 +00001034 case ARM::VLD3d32Pseudo_UPD:
Bob Wilsonffde0802010-09-02 16:00:54 +00001035 case ARM::VLD1d64TPseudo_UPD:
Bob Wilsonf5721912010-09-03 18:16:02 +00001036 case ARM::VLD3q8Pseudo_UPD:
Bob Wilsonf5721912010-09-03 18:16:02 +00001037 case ARM::VLD3q16Pseudo_UPD:
Bob Wilsonf5721912010-09-03 18:16:02 +00001038 case ARM::VLD3q32Pseudo_UPD:
Bob Wilsonf5721912010-09-03 18:16:02 +00001039 case ARM::VLD3q8oddPseudo_UPD:
Bob Wilsonf5721912010-09-03 18:16:02 +00001040 case ARM::VLD3q16oddPseudo_UPD:
Bob Wilsonf5721912010-09-03 18:16:02 +00001041 case ARM::VLD3q32oddPseudo_UPD:
Bob Wilsonf5721912010-09-03 18:16:02 +00001042 case ARM::VLD4d8Pseudo:
Bob Wilsonf5721912010-09-03 18:16:02 +00001043 case ARM::VLD4d16Pseudo:
Bob Wilsonf5721912010-09-03 18:16:02 +00001044 case ARM::VLD4d32Pseudo:
Bob Wilsonffde0802010-09-02 16:00:54 +00001045 case ARM::VLD1d64QPseudo:
Bob Wilsonf5721912010-09-03 18:16:02 +00001046 case ARM::VLD4d8Pseudo_UPD:
Bob Wilsonf5721912010-09-03 18:16:02 +00001047 case ARM::VLD4d16Pseudo_UPD:
Bob Wilsonf5721912010-09-03 18:16:02 +00001048 case ARM::VLD4d32Pseudo_UPD:
Bob Wilsonffde0802010-09-02 16:00:54 +00001049 case ARM::VLD1d64QPseudo_UPD:
Bob Wilsonf5721912010-09-03 18:16:02 +00001050 case ARM::VLD4q8Pseudo_UPD:
Bob Wilsonf5721912010-09-03 18:16:02 +00001051 case ARM::VLD4q16Pseudo_UPD:
Bob Wilsonf5721912010-09-03 18:16:02 +00001052 case ARM::VLD4q32Pseudo_UPD:
Bob Wilsonf5721912010-09-03 18:16:02 +00001053 case ARM::VLD4q8oddPseudo_UPD:
Bob Wilsonf5721912010-09-03 18:16:02 +00001054 case ARM::VLD4q16oddPseudo_UPD:
Bob Wilsonf5721912010-09-03 18:16:02 +00001055 case ARM::VLD4q32oddPseudo_UPD:
Bob Wilson2a0e9742010-11-27 06:35:16 +00001056 case ARM::VLD1DUPq8Pseudo:
1057 case ARM::VLD1DUPq16Pseudo:
1058 case ARM::VLD1DUPq32Pseudo:
1059 case ARM::VLD1DUPq8Pseudo_UPD:
1060 case ARM::VLD1DUPq16Pseudo_UPD:
1061 case ARM::VLD1DUPq32Pseudo_UPD:
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00001062 case ARM::VLD2DUPd8Pseudo:
1063 case ARM::VLD2DUPd16Pseudo:
1064 case ARM::VLD2DUPd32Pseudo:
1065 case ARM::VLD2DUPd8Pseudo_UPD:
1066 case ARM::VLD2DUPd16Pseudo_UPD:
1067 case ARM::VLD2DUPd32Pseudo_UPD:
Bob Wilson86c6d802010-11-29 19:35:29 +00001068 case ARM::VLD3DUPd8Pseudo:
1069 case ARM::VLD3DUPd16Pseudo:
1070 case ARM::VLD3DUPd32Pseudo:
1071 case ARM::VLD3DUPd8Pseudo_UPD:
1072 case ARM::VLD3DUPd16Pseudo_UPD:
1073 case ARM::VLD3DUPd32Pseudo_UPD:
Bob Wilson6c4c9822010-11-30 00:00:35 +00001074 case ARM::VLD4DUPd8Pseudo:
1075 case ARM::VLD4DUPd16Pseudo:
1076 case ARM::VLD4DUPd32Pseudo:
1077 case ARM::VLD4DUPd8Pseudo_UPD:
1078 case ARM::VLD4DUPd16Pseudo_UPD:
1079 case ARM::VLD4DUPd32Pseudo_UPD:
Bob Wilson8466fa12010-09-13 23:01:35 +00001080 ExpandVLD(MBBI);
Evan Cheng9fe20092011-01-20 08:34:58 +00001081 return true;
Bob Wilsonffde0802010-09-02 16:00:54 +00001082
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001083 case ARM::VST1q8Pseudo:
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001084 case ARM::VST1q16Pseudo:
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001085 case ARM::VST1q32Pseudo:
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001086 case ARM::VST1q64Pseudo:
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001087 case ARM::VST1q8Pseudo_UPD:
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001088 case ARM::VST1q16Pseudo_UPD:
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001089 case ARM::VST1q32Pseudo_UPD:
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001090 case ARM::VST1q64Pseudo_UPD:
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001091 case ARM::VST2d8Pseudo:
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001092 case ARM::VST2d16Pseudo:
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001093 case ARM::VST2d32Pseudo:
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001094 case ARM::VST2q8Pseudo:
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001095 case ARM::VST2q16Pseudo:
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001096 case ARM::VST2q32Pseudo:
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001097 case ARM::VST2d8Pseudo_UPD:
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001098 case ARM::VST2d16Pseudo_UPD:
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001099 case ARM::VST2d32Pseudo_UPD:
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001100 case ARM::VST2q8Pseudo_UPD:
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001101 case ARM::VST2q16Pseudo_UPD:
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001102 case ARM::VST2q32Pseudo_UPD:
Bob Wilson01ba4612010-08-26 18:51:29 +00001103 case ARM::VST3d8Pseudo:
Bob Wilson01ba4612010-08-26 18:51:29 +00001104 case ARM::VST3d16Pseudo:
Bob Wilson01ba4612010-08-26 18:51:29 +00001105 case ARM::VST3d32Pseudo:
Bob Wilson01ba4612010-08-26 18:51:29 +00001106 case ARM::VST1d64TPseudo:
Bob Wilson01ba4612010-08-26 18:51:29 +00001107 case ARM::VST3d8Pseudo_UPD:
Bob Wilson01ba4612010-08-26 18:51:29 +00001108 case ARM::VST3d16Pseudo_UPD:
Bob Wilson01ba4612010-08-26 18:51:29 +00001109 case ARM::VST3d32Pseudo_UPD:
Bob Wilson01ba4612010-08-26 18:51:29 +00001110 case ARM::VST1d64TPseudo_UPD:
Bob Wilson01ba4612010-08-26 18:51:29 +00001111 case ARM::VST3q8Pseudo_UPD:
Bob Wilson01ba4612010-08-26 18:51:29 +00001112 case ARM::VST3q16Pseudo_UPD:
Bob Wilson01ba4612010-08-26 18:51:29 +00001113 case ARM::VST3q32Pseudo_UPD:
Bob Wilson01ba4612010-08-26 18:51:29 +00001114 case ARM::VST3q8oddPseudo_UPD:
Bob Wilson01ba4612010-08-26 18:51:29 +00001115 case ARM::VST3q16oddPseudo_UPD:
Bob Wilson01ba4612010-08-26 18:51:29 +00001116 case ARM::VST3q32oddPseudo_UPD:
Bob Wilson709d5922010-08-25 23:27:42 +00001117 case ARM::VST4d8Pseudo:
Bob Wilson709d5922010-08-25 23:27:42 +00001118 case ARM::VST4d16Pseudo:
Bob Wilson709d5922010-08-25 23:27:42 +00001119 case ARM::VST4d32Pseudo:
Bob Wilson70e48b22010-08-26 05:33:30 +00001120 case ARM::VST1d64QPseudo:
Bob Wilson709d5922010-08-25 23:27:42 +00001121 case ARM::VST4d8Pseudo_UPD:
Bob Wilson709d5922010-08-25 23:27:42 +00001122 case ARM::VST4d16Pseudo_UPD:
Bob Wilson709d5922010-08-25 23:27:42 +00001123 case ARM::VST4d32Pseudo_UPD:
Bob Wilson70e48b22010-08-26 05:33:30 +00001124 case ARM::VST1d64QPseudo_UPD:
Bob Wilson709d5922010-08-25 23:27:42 +00001125 case ARM::VST4q8Pseudo_UPD:
Bob Wilson709d5922010-08-25 23:27:42 +00001126 case ARM::VST4q16Pseudo_UPD:
Bob Wilson709d5922010-08-25 23:27:42 +00001127 case ARM::VST4q32Pseudo_UPD:
Bob Wilson709d5922010-08-25 23:27:42 +00001128 case ARM::VST4q8oddPseudo_UPD:
Bob Wilson709d5922010-08-25 23:27:42 +00001129 case ARM::VST4q16oddPseudo_UPD:
Bob Wilson709d5922010-08-25 23:27:42 +00001130 case ARM::VST4q32oddPseudo_UPD:
Bob Wilson8466fa12010-09-13 23:01:35 +00001131 ExpandVST(MBBI);
Evan Cheng9fe20092011-01-20 08:34:58 +00001132 return true;
Bob Wilson8466fa12010-09-13 23:01:35 +00001133
Bob Wilsonb796bbb2010-11-01 22:04:05 +00001134 case ARM::VLD1LNq8Pseudo:
1135 case ARM::VLD1LNq16Pseudo:
1136 case ARM::VLD1LNq32Pseudo:
1137 case ARM::VLD1LNq8Pseudo_UPD:
1138 case ARM::VLD1LNq16Pseudo_UPD:
1139 case ARM::VLD1LNq32Pseudo_UPD:
Bob Wilson8466fa12010-09-13 23:01:35 +00001140 case ARM::VLD2LNd8Pseudo:
1141 case ARM::VLD2LNd16Pseudo:
1142 case ARM::VLD2LNd32Pseudo:
1143 case ARM::VLD2LNq16Pseudo:
1144 case ARM::VLD2LNq32Pseudo:
1145 case ARM::VLD2LNd8Pseudo_UPD:
1146 case ARM::VLD2LNd16Pseudo_UPD:
1147 case ARM::VLD2LNd32Pseudo_UPD:
1148 case ARM::VLD2LNq16Pseudo_UPD:
1149 case ARM::VLD2LNq32Pseudo_UPD:
1150 case ARM::VLD3LNd8Pseudo:
1151 case ARM::VLD3LNd16Pseudo:
1152 case ARM::VLD3LNd32Pseudo:
1153 case ARM::VLD3LNq16Pseudo:
1154 case ARM::VLD3LNq32Pseudo:
1155 case ARM::VLD3LNd8Pseudo_UPD:
1156 case ARM::VLD3LNd16Pseudo_UPD:
1157 case ARM::VLD3LNd32Pseudo_UPD:
1158 case ARM::VLD3LNq16Pseudo_UPD:
1159 case ARM::VLD3LNq32Pseudo_UPD:
1160 case ARM::VLD4LNd8Pseudo:
1161 case ARM::VLD4LNd16Pseudo:
1162 case ARM::VLD4LNd32Pseudo:
1163 case ARM::VLD4LNq16Pseudo:
1164 case ARM::VLD4LNq32Pseudo:
1165 case ARM::VLD4LNd8Pseudo_UPD:
1166 case ARM::VLD4LNd16Pseudo_UPD:
1167 case ARM::VLD4LNd32Pseudo_UPD:
1168 case ARM::VLD4LNq16Pseudo_UPD:
1169 case ARM::VLD4LNq32Pseudo_UPD:
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001170 case ARM::VST1LNq8Pseudo:
1171 case ARM::VST1LNq16Pseudo:
1172 case ARM::VST1LNq32Pseudo:
1173 case ARM::VST1LNq8Pseudo_UPD:
1174 case ARM::VST1LNq16Pseudo_UPD:
1175 case ARM::VST1LNq32Pseudo_UPD:
Bob Wilson8466fa12010-09-13 23:01:35 +00001176 case ARM::VST2LNd8Pseudo:
1177 case ARM::VST2LNd16Pseudo:
1178 case ARM::VST2LNd32Pseudo:
1179 case ARM::VST2LNq16Pseudo:
1180 case ARM::VST2LNq32Pseudo:
1181 case ARM::VST2LNd8Pseudo_UPD:
1182 case ARM::VST2LNd16Pseudo_UPD:
1183 case ARM::VST2LNd32Pseudo_UPD:
1184 case ARM::VST2LNq16Pseudo_UPD:
1185 case ARM::VST2LNq32Pseudo_UPD:
1186 case ARM::VST3LNd8Pseudo:
1187 case ARM::VST3LNd16Pseudo:
1188 case ARM::VST3LNd32Pseudo:
1189 case ARM::VST3LNq16Pseudo:
1190 case ARM::VST3LNq32Pseudo:
1191 case ARM::VST3LNd8Pseudo_UPD:
1192 case ARM::VST3LNd16Pseudo_UPD:
1193 case ARM::VST3LNd32Pseudo_UPD:
1194 case ARM::VST3LNq16Pseudo_UPD:
1195 case ARM::VST3LNq32Pseudo_UPD:
1196 case ARM::VST4LNd8Pseudo:
1197 case ARM::VST4LNd16Pseudo:
1198 case ARM::VST4LNd32Pseudo:
1199 case ARM::VST4LNq16Pseudo:
1200 case ARM::VST4LNq32Pseudo:
1201 case ARM::VST4LNd8Pseudo_UPD:
1202 case ARM::VST4LNd16Pseudo_UPD:
1203 case ARM::VST4LNd32Pseudo_UPD:
1204 case ARM::VST4LNq16Pseudo_UPD:
1205 case ARM::VST4LNq32Pseudo_UPD:
1206 ExpandLaneOp(MBBI);
Evan Cheng9fe20092011-01-20 08:34:58 +00001207 return true;
Bob Wilsonbd916c52010-09-13 23:55:10 +00001208
Evan Cheng9fe20092011-01-20 08:34:58 +00001209 case ARM::VTBL2Pseudo: ExpandVTBL(MBBI, ARM::VTBL2, false, 2); return true;
1210 case ARM::VTBL3Pseudo: ExpandVTBL(MBBI, ARM::VTBL3, false, 3); return true;
1211 case ARM::VTBL4Pseudo: ExpandVTBL(MBBI, ARM::VTBL4, false, 4); return true;
1212 case ARM::VTBX2Pseudo: ExpandVTBL(MBBI, ARM::VTBX2, true, 2); return true;
1213 case ARM::VTBX3Pseudo: ExpandVTBL(MBBI, ARM::VTBX3, true, 3); return true;
1214 case ARM::VTBX4Pseudo: ExpandVTBL(MBBI, ARM::VTBX4, true, 4); return true;
1215 }
Bob Wilson709d5922010-08-25 23:27:42 +00001216
Evan Cheng9fe20092011-01-20 08:34:58 +00001217 return false;
1218}
1219
1220bool ARMExpandPseudo::ExpandMBB(MachineBasicBlock &MBB) {
1221 bool Modified = false;
1222
1223 MachineBasicBlock::iterator MBBI = MBB.begin(), E = MBB.end();
1224 while (MBBI != E) {
1225 MachineBasicBlock::iterator NMBBI = llvm::next(MBBI);
1226 Modified |= ExpandMI(MBB, MBBI);
Evan Chengb9803a82009-11-06 23:52:48 +00001227 MBBI = NMBBI;
1228 }
1229
1230 return Modified;
1231}
1232
1233bool ARMExpandPseudo::runOnMachineFunction(MachineFunction &MF) {
Evan Cheng53519f02011-01-21 18:55:51 +00001234 const TargetMachine &TM = MF.getTarget();
1235 TII = static_cast<const ARMBaseInstrInfo*>(TM.getInstrInfo());
1236 TRI = TM.getRegisterInfo();
1237 STI = &TM.getSubtarget<ARMSubtarget>();
Evan Cheng9fe20092011-01-20 08:34:58 +00001238 AFI = MF.getInfo<ARMFunctionInfo>();
Evan Chengb9803a82009-11-06 23:52:48 +00001239
1240 bool Modified = false;
1241 for (MachineFunction::iterator MFI = MF.begin(), E = MF.end(); MFI != E;
1242 ++MFI)
1243 Modified |= ExpandMBB(*MFI);
1244 return Modified;
1245}
1246
1247/// createARMExpandPseudoPass - returns an instance of the pseudo instruction
1248/// expansion pass.
1249FunctionPass *llvm::createARMExpandPseudoPass() {
1250 return new ARMExpandPseudo();
1251}