blob: 34f602bfda620653e4dccee86a85def1131a031f [file] [log] [blame]
Evan Chengb9803a82009-11-06 23:52:48 +00001//===-- ARMExpandPseudoInsts.cpp - Expand pseudo instructions -----*- C++ -*-=//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
Bob Wilson656edcf2010-09-08 23:39:54 +000010// This file contains a pass that expands pseudo instructions into target
Evan Chengb9803a82009-11-06 23:52:48 +000011// instructions to allow proper scheduling, if-conversion, and other late
12// optimizations. This pass should be run after register allocation but before
Bob Wilson656edcf2010-09-08 23:39:54 +000013// the post-regalloc scheduling pass.
Evan Chengb9803a82009-11-06 23:52:48 +000014//
15//===----------------------------------------------------------------------===//
16
17#define DEBUG_TYPE "arm-pseudo"
18#include "ARM.h"
Jim Grosbach7032f922010-10-14 22:57:13 +000019#include "ARMAddressingModes.h"
Evan Chengb9803a82009-11-06 23:52:48 +000020#include "ARMBaseInstrInfo.h"
Jim Grosbache4ad3872010-10-19 23:27:08 +000021#include "ARMBaseRegisterInfo.h"
22#include "ARMMachineFunctionInfo.h"
Jim Grosbach65dc3032010-10-06 21:16:16 +000023#include "ARMRegisterInfo.h"
Jim Grosbache4ad3872010-10-19 23:27:08 +000024#include "llvm/CodeGen/MachineFrameInfo.h"
Evan Chengb9803a82009-11-06 23:52:48 +000025#include "llvm/CodeGen/MachineFunctionPass.h"
26#include "llvm/CodeGen/MachineInstrBuilder.h"
Anton Korobeynikovd0c38172010-11-18 21:19:35 +000027#include "llvm/Target/TargetFrameInfo.h"
Chris Lattner4dbbe342010-07-20 21:17:29 +000028#include "llvm/Target/TargetRegisterInfo.h"
Jim Grosbache4ad3872010-10-19 23:27:08 +000029#include "llvm/Support/raw_ostream.h" // FIXME: for debug only. remove!
Evan Chengb9803a82009-11-06 23:52:48 +000030using namespace llvm;
31
32namespace {
33 class ARMExpandPseudo : public MachineFunctionPass {
34 public:
35 static char ID;
Owen Anderson90c579d2010-08-06 18:33:48 +000036 ARMExpandPseudo() : MachineFunctionPass(ID) {}
Evan Chengb9803a82009-11-06 23:52:48 +000037
Jim Grosbache4ad3872010-10-19 23:27:08 +000038 const ARMBaseInstrInfo *TII;
Evan Chengd929f772010-05-13 00:17:02 +000039 const TargetRegisterInfo *TRI;
Evan Cheng893d7fe2010-11-12 23:03:38 +000040 const ARMSubtarget *STI;
Evan Chengb9803a82009-11-06 23:52:48 +000041
42 virtual bool runOnMachineFunction(MachineFunction &Fn);
43
44 virtual const char *getPassName() const {
45 return "ARM pseudo instruction expansion pass";
46 }
47
48 private:
Evan Cheng43130072010-05-12 23:13:12 +000049 void TransferImpOps(MachineInstr &OldMI,
50 MachineInstrBuilder &UseMI, MachineInstrBuilder &DefMI);
Evan Chengb9803a82009-11-06 23:52:48 +000051 bool ExpandMBB(MachineBasicBlock &MBB);
Bob Wilson8466fa12010-09-13 23:01:35 +000052 void ExpandVLD(MachineBasicBlock::iterator &MBBI);
53 void ExpandVST(MachineBasicBlock::iterator &MBBI);
54 void ExpandLaneOp(MachineBasicBlock::iterator &MBBI);
Bob Wilsonbd916c52010-09-13 23:55:10 +000055 void ExpandVTBL(MachineBasicBlock::iterator &MBBI,
56 unsigned Opc, bool IsExt, unsigned NumRegs);
Evan Chengb9803a82009-11-06 23:52:48 +000057 };
58 char ARMExpandPseudo::ID = 0;
59}
60
Evan Cheng43130072010-05-12 23:13:12 +000061/// TransferImpOps - Transfer implicit operands on the pseudo instruction to
62/// the instructions created from the expansion.
63void ARMExpandPseudo::TransferImpOps(MachineInstr &OldMI,
64 MachineInstrBuilder &UseMI,
65 MachineInstrBuilder &DefMI) {
66 const TargetInstrDesc &Desc = OldMI.getDesc();
67 for (unsigned i = Desc.getNumOperands(), e = OldMI.getNumOperands();
68 i != e; ++i) {
69 const MachineOperand &MO = OldMI.getOperand(i);
70 assert(MO.isReg() && MO.getReg());
71 if (MO.isUse())
Bob Wilson63569c92010-09-09 00:15:32 +000072 UseMI.addOperand(MO);
Evan Cheng43130072010-05-12 23:13:12 +000073 else
Bob Wilson63569c92010-09-09 00:15:32 +000074 DefMI.addOperand(MO);
Evan Cheng43130072010-05-12 23:13:12 +000075 }
76}
77
Bob Wilson8466fa12010-09-13 23:01:35 +000078namespace {
79 // Constants for register spacing in NEON load/store instructions.
80 // For quad-register load-lane and store-lane pseudo instructors, the
81 // spacing is initially assumed to be EvenDblSpc, and that is changed to
82 // OddDblSpc depending on the lane number operand.
83 enum NEONRegSpacing {
84 SingleSpc,
85 EvenDblSpc,
86 OddDblSpc
87 };
88
89 // Entries for NEON load/store information table. The table is sorted by
90 // PseudoOpc for fast binary-search lookups.
91 struct NEONLdStTableEntry {
92 unsigned PseudoOpc;
93 unsigned RealOpc;
94 bool IsLoad;
95 bool HasWriteBack;
96 NEONRegSpacing RegSpacing;
97 unsigned char NumRegs; // D registers loaded or stored
98 unsigned char RegElts; // elements per D register; used for lane ops
99
100 // Comparison methods for binary search of the table.
101 bool operator<(const NEONLdStTableEntry &TE) const {
102 return PseudoOpc < TE.PseudoOpc;
103 }
104 friend bool operator<(const NEONLdStTableEntry &TE, unsigned PseudoOpc) {
105 return TE.PseudoOpc < PseudoOpc;
106 }
Chandler Carruth100c2672010-10-23 08:10:43 +0000107 friend bool LLVM_ATTRIBUTE_UNUSED operator<(unsigned PseudoOpc,
108 const NEONLdStTableEntry &TE) {
Bob Wilson8466fa12010-09-13 23:01:35 +0000109 return PseudoOpc < TE.PseudoOpc;
110 }
111 };
112}
113
114static const NEONLdStTableEntry NEONLdStTable[] = {
Bob Wilson2a0e9742010-11-27 06:35:16 +0000115{ ARM::VLD1DUPq16Pseudo, ARM::VLD1DUPq16, true, false, SingleSpc, 2, 4},
116{ ARM::VLD1DUPq16Pseudo_UPD, ARM::VLD1DUPq16_UPD, true, true, SingleSpc, 2, 4},
117{ ARM::VLD1DUPq32Pseudo, ARM::VLD1DUPq32, true, false, SingleSpc, 2, 2},
118{ ARM::VLD1DUPq32Pseudo_UPD, ARM::VLD1DUPq32_UPD, true, true, SingleSpc, 2, 2},
119{ ARM::VLD1DUPq8Pseudo, ARM::VLD1DUPq8, true, false, SingleSpc, 2, 8},
120{ ARM::VLD1DUPq8Pseudo_UPD, ARM::VLD1DUPq8_UPD, true, true, SingleSpc, 2, 8},
121
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000122{ ARM::VLD1LNq16Pseudo, ARM::VLD1LNd16, true, false, EvenDblSpc, 1, 4 },
Bob Wilsond0c6bc22010-11-02 21:18:25 +0000123{ ARM::VLD1LNq16Pseudo_UPD, ARM::VLD1LNd16_UPD, true, true, EvenDblSpc, 1, 4 },
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000124{ ARM::VLD1LNq32Pseudo, ARM::VLD1LNd32, true, false, EvenDblSpc, 1, 2 },
Bob Wilsond0c6bc22010-11-02 21:18:25 +0000125{ ARM::VLD1LNq32Pseudo_UPD, ARM::VLD1LNd32_UPD, true, true, EvenDblSpc, 1, 2 },
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000126{ ARM::VLD1LNq8Pseudo, ARM::VLD1LNd8, true, false, EvenDblSpc, 1, 8 },
Bob Wilsond0c6bc22010-11-02 21:18:25 +0000127{ ARM::VLD1LNq8Pseudo_UPD, ARM::VLD1LNd8_UPD, true, true, EvenDblSpc, 1, 8 },
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000128
Bob Wilson8466fa12010-09-13 23:01:35 +0000129{ ARM::VLD1d64QPseudo, ARM::VLD1d64Q, true, false, SingleSpc, 4, 1 },
130{ ARM::VLD1d64QPseudo_UPD, ARM::VLD1d64Q_UPD, true, true, SingleSpc, 4, 1 },
131{ ARM::VLD1d64TPseudo, ARM::VLD1d64T, true, false, SingleSpc, 3, 1 },
132{ ARM::VLD1d64TPseudo_UPD, ARM::VLD1d64T_UPD, true, true, SingleSpc, 3, 1 },
133
134{ ARM::VLD1q16Pseudo, ARM::VLD1q16, true, false, SingleSpc, 2, 4 },
135{ ARM::VLD1q16Pseudo_UPD, ARM::VLD1q16_UPD, true, true, SingleSpc, 2, 4 },
136{ ARM::VLD1q32Pseudo, ARM::VLD1q32, true, false, SingleSpc, 2, 2 },
137{ ARM::VLD1q32Pseudo_UPD, ARM::VLD1q32_UPD, true, true, SingleSpc, 2, 2 },
138{ ARM::VLD1q64Pseudo, ARM::VLD1q64, true, false, SingleSpc, 2, 1 },
139{ ARM::VLD1q64Pseudo_UPD, ARM::VLD1q64_UPD, true, true, SingleSpc, 2, 1 },
140{ ARM::VLD1q8Pseudo, ARM::VLD1q8, true, false, SingleSpc, 2, 8 },
141{ ARM::VLD1q8Pseudo_UPD, ARM::VLD1q8_UPD, true, true, SingleSpc, 2, 8 },
142
143{ ARM::VLD2LNd16Pseudo, ARM::VLD2LNd16, true, false, SingleSpc, 2, 4 },
144{ ARM::VLD2LNd16Pseudo_UPD, ARM::VLD2LNd16_UPD, true, true, SingleSpc, 2, 4 },
145{ ARM::VLD2LNd32Pseudo, ARM::VLD2LNd32, true, false, SingleSpc, 2, 2 },
146{ ARM::VLD2LNd32Pseudo_UPD, ARM::VLD2LNd32_UPD, true, true, SingleSpc, 2, 2 },
147{ ARM::VLD2LNd8Pseudo, ARM::VLD2LNd8, true, false, SingleSpc, 2, 8 },
148{ ARM::VLD2LNd8Pseudo_UPD, ARM::VLD2LNd8_UPD, true, true, SingleSpc, 2, 8 },
149{ ARM::VLD2LNq16Pseudo, ARM::VLD2LNq16, true, false, EvenDblSpc, 2, 4 },
150{ ARM::VLD2LNq16Pseudo_UPD, ARM::VLD2LNq16_UPD, true, true, EvenDblSpc, 2, 4 },
151{ ARM::VLD2LNq32Pseudo, ARM::VLD2LNq32, true, false, EvenDblSpc, 2, 2 },
152{ ARM::VLD2LNq32Pseudo_UPD, ARM::VLD2LNq32_UPD, true, true, EvenDblSpc, 2, 2 },
153
154{ ARM::VLD2d16Pseudo, ARM::VLD2d16, true, false, SingleSpc, 2, 4 },
155{ ARM::VLD2d16Pseudo_UPD, ARM::VLD2d16_UPD, true, true, SingleSpc, 2, 4 },
156{ ARM::VLD2d32Pseudo, ARM::VLD2d32, true, false, SingleSpc, 2, 2 },
157{ ARM::VLD2d32Pseudo_UPD, ARM::VLD2d32_UPD, true, true, SingleSpc, 2, 2 },
158{ ARM::VLD2d8Pseudo, ARM::VLD2d8, true, false, SingleSpc, 2, 8 },
159{ ARM::VLD2d8Pseudo_UPD, ARM::VLD2d8_UPD, true, true, SingleSpc, 2, 8 },
160
161{ ARM::VLD2q16Pseudo, ARM::VLD2q16, true, false, SingleSpc, 4, 4 },
162{ ARM::VLD2q16Pseudo_UPD, ARM::VLD2q16_UPD, true, true, SingleSpc, 4, 4 },
163{ ARM::VLD2q32Pseudo, ARM::VLD2q32, true, false, SingleSpc, 4, 2 },
164{ ARM::VLD2q32Pseudo_UPD, ARM::VLD2q32_UPD, true, true, SingleSpc, 4, 2 },
165{ ARM::VLD2q8Pseudo, ARM::VLD2q8, true, false, SingleSpc, 4, 8 },
166{ ARM::VLD2q8Pseudo_UPD, ARM::VLD2q8_UPD, true, true, SingleSpc, 4, 8 },
167
168{ ARM::VLD3LNd16Pseudo, ARM::VLD3LNd16, true, false, SingleSpc, 3, 4 },
169{ ARM::VLD3LNd16Pseudo_UPD, ARM::VLD3LNd16_UPD, true, true, SingleSpc, 3, 4 },
170{ ARM::VLD3LNd32Pseudo, ARM::VLD3LNd32, true, false, SingleSpc, 3, 2 },
171{ ARM::VLD3LNd32Pseudo_UPD, ARM::VLD3LNd32_UPD, true, true, SingleSpc, 3, 2 },
172{ ARM::VLD3LNd8Pseudo, ARM::VLD3LNd8, true, false, SingleSpc, 3, 8 },
173{ ARM::VLD3LNd8Pseudo_UPD, ARM::VLD3LNd8_UPD, true, true, SingleSpc, 3, 8 },
174{ ARM::VLD3LNq16Pseudo, ARM::VLD3LNq16, true, false, EvenDblSpc, 3, 4 },
175{ ARM::VLD3LNq16Pseudo_UPD, ARM::VLD3LNq16_UPD, true, true, EvenDblSpc, 3, 4 },
176{ ARM::VLD3LNq32Pseudo, ARM::VLD3LNq32, true, false, EvenDblSpc, 3, 2 },
177{ ARM::VLD3LNq32Pseudo_UPD, ARM::VLD3LNq32_UPD, true, true, EvenDblSpc, 3, 2 },
178
179{ ARM::VLD3d16Pseudo, ARM::VLD3d16, true, false, SingleSpc, 3, 4 },
180{ ARM::VLD3d16Pseudo_UPD, ARM::VLD3d16_UPD, true, true, SingleSpc, 3, 4 },
181{ ARM::VLD3d32Pseudo, ARM::VLD3d32, true, false, SingleSpc, 3, 2 },
182{ ARM::VLD3d32Pseudo_UPD, ARM::VLD3d32_UPD, true, true, SingleSpc, 3, 2 },
183{ ARM::VLD3d8Pseudo, ARM::VLD3d8, true, false, SingleSpc, 3, 8 },
184{ ARM::VLD3d8Pseudo_UPD, ARM::VLD3d8_UPD, true, true, SingleSpc, 3, 8 },
185
186{ ARM::VLD3q16Pseudo_UPD, ARM::VLD3q16_UPD, true, true, EvenDblSpc, 3, 4 },
187{ ARM::VLD3q16oddPseudo_UPD, ARM::VLD3q16_UPD, true, true, OddDblSpc, 3, 4 },
188{ ARM::VLD3q32Pseudo_UPD, ARM::VLD3q32_UPD, true, true, EvenDblSpc, 3, 2 },
189{ ARM::VLD3q32oddPseudo_UPD, ARM::VLD3q32_UPD, true, true, OddDblSpc, 3, 2 },
190{ ARM::VLD3q8Pseudo_UPD, ARM::VLD3q8_UPD, true, true, EvenDblSpc, 3, 8 },
191{ ARM::VLD3q8oddPseudo_UPD, ARM::VLD3q8_UPD, true, true, OddDblSpc, 3, 8 },
192
193{ ARM::VLD4LNd16Pseudo, ARM::VLD4LNd16, true, false, SingleSpc, 4, 4 },
194{ ARM::VLD4LNd16Pseudo_UPD, ARM::VLD4LNd16_UPD, true, true, SingleSpc, 4, 4 },
195{ ARM::VLD4LNd32Pseudo, ARM::VLD4LNd32, true, false, SingleSpc, 4, 2 },
196{ ARM::VLD4LNd32Pseudo_UPD, ARM::VLD4LNd32_UPD, true, true, SingleSpc, 4, 2 },
197{ ARM::VLD4LNd8Pseudo, ARM::VLD4LNd8, true, false, SingleSpc, 4, 8 },
198{ ARM::VLD4LNd8Pseudo_UPD, ARM::VLD4LNd8_UPD, true, true, SingleSpc, 4, 8 },
199{ ARM::VLD4LNq16Pseudo, ARM::VLD4LNq16, true, false, EvenDblSpc, 4, 4 },
200{ ARM::VLD4LNq16Pseudo_UPD, ARM::VLD4LNq16_UPD, true, true, EvenDblSpc, 4, 4 },
201{ ARM::VLD4LNq32Pseudo, ARM::VLD4LNq32, true, false, EvenDblSpc, 4, 2 },
202{ ARM::VLD4LNq32Pseudo_UPD, ARM::VLD4LNq32_UPD, true, true, EvenDblSpc, 4, 2 },
203
204{ ARM::VLD4d16Pseudo, ARM::VLD4d16, true, false, SingleSpc, 4, 4 },
205{ ARM::VLD4d16Pseudo_UPD, ARM::VLD4d16_UPD, true, true, SingleSpc, 4, 4 },
206{ ARM::VLD4d32Pseudo, ARM::VLD4d32, true, false, SingleSpc, 4, 2 },
207{ ARM::VLD4d32Pseudo_UPD, ARM::VLD4d32_UPD, true, true, SingleSpc, 4, 2 },
208{ ARM::VLD4d8Pseudo, ARM::VLD4d8, true, false, SingleSpc, 4, 8 },
209{ ARM::VLD4d8Pseudo_UPD, ARM::VLD4d8_UPD, true, true, SingleSpc, 4, 8 },
210
211{ ARM::VLD4q16Pseudo_UPD, ARM::VLD4q16_UPD, true, true, EvenDblSpc, 4, 4 },
212{ ARM::VLD4q16oddPseudo_UPD, ARM::VLD4q16_UPD, true, true, OddDblSpc, 4, 4 },
213{ ARM::VLD4q32Pseudo_UPD, ARM::VLD4q32_UPD, true, true, EvenDblSpc, 4, 2 },
214{ ARM::VLD4q32oddPseudo_UPD, ARM::VLD4q32_UPD, true, true, OddDblSpc, 4, 2 },
215{ ARM::VLD4q8Pseudo_UPD, ARM::VLD4q8_UPD, true, true, EvenDblSpc, 4, 8 },
216{ ARM::VLD4q8oddPseudo_UPD, ARM::VLD4q8_UPD, true, true, OddDblSpc, 4, 8 },
217
Bob Wilsond0c6bc22010-11-02 21:18:25 +0000218{ ARM::VST1LNq16Pseudo, ARM::VST1LNd16, false, false, EvenDblSpc, 1, 4 },
219{ ARM::VST1LNq16Pseudo_UPD, ARM::VST1LNd16_UPD,false, true, EvenDblSpc, 1, 4 },
220{ ARM::VST1LNq32Pseudo, ARM::VST1LNd32, false, false, EvenDblSpc, 1, 2 },
221{ ARM::VST1LNq32Pseudo_UPD, ARM::VST1LNd32_UPD,false, true, EvenDblSpc, 1, 2 },
222{ ARM::VST1LNq8Pseudo, ARM::VST1LNd8, false, false, EvenDblSpc, 1, 8 },
223{ ARM::VST1LNq8Pseudo_UPD, ARM::VST1LNd8_UPD, false, true, EvenDblSpc, 1, 8 },
224
Bob Wilson8466fa12010-09-13 23:01:35 +0000225{ ARM::VST1d64QPseudo, ARM::VST1d64Q, false, false, SingleSpc, 4, 1 },
226{ ARM::VST1d64QPseudo_UPD, ARM::VST1d64Q_UPD, false, true, SingleSpc, 4, 1 },
227{ ARM::VST1d64TPseudo, ARM::VST1d64T, false, false, SingleSpc, 3, 1 },
228{ ARM::VST1d64TPseudo_UPD, ARM::VST1d64T_UPD, false, true, SingleSpc, 3, 1 },
229
230{ ARM::VST1q16Pseudo, ARM::VST1q16, false, false, SingleSpc, 2, 4 },
231{ ARM::VST1q16Pseudo_UPD, ARM::VST1q16_UPD, false, true, SingleSpc, 2, 4 },
232{ ARM::VST1q32Pseudo, ARM::VST1q32, false, false, SingleSpc, 2, 2 },
233{ ARM::VST1q32Pseudo_UPD, ARM::VST1q32_UPD, false, true, SingleSpc, 2, 2 },
234{ ARM::VST1q64Pseudo, ARM::VST1q64, false, false, SingleSpc, 2, 1 },
235{ ARM::VST1q64Pseudo_UPD, ARM::VST1q64_UPD, false, true, SingleSpc, 2, 1 },
236{ ARM::VST1q8Pseudo, ARM::VST1q8, false, false, SingleSpc, 2, 8 },
237{ ARM::VST1q8Pseudo_UPD, ARM::VST1q8_UPD, false, true, SingleSpc, 2, 8 },
238
239{ ARM::VST2LNd16Pseudo, ARM::VST2LNd16, false, false, SingleSpc, 2, 4 },
240{ ARM::VST2LNd16Pseudo_UPD, ARM::VST2LNd16_UPD, false, true, SingleSpc, 2, 4 },
241{ ARM::VST2LNd32Pseudo, ARM::VST2LNd32, false, false, SingleSpc, 2, 2 },
242{ ARM::VST2LNd32Pseudo_UPD, ARM::VST2LNd32_UPD, false, true, SingleSpc, 2, 2 },
243{ ARM::VST2LNd8Pseudo, ARM::VST2LNd8, false, false, SingleSpc, 2, 8 },
244{ ARM::VST2LNd8Pseudo_UPD, ARM::VST2LNd8_UPD, false, true, SingleSpc, 2, 8 },
245{ ARM::VST2LNq16Pseudo, ARM::VST2LNq16, false, false, EvenDblSpc, 2, 4},
246{ ARM::VST2LNq16Pseudo_UPD, ARM::VST2LNq16_UPD, false, true, EvenDblSpc, 2, 4},
247{ ARM::VST2LNq32Pseudo, ARM::VST2LNq32, false, false, EvenDblSpc, 2, 2},
248{ ARM::VST2LNq32Pseudo_UPD, ARM::VST2LNq32_UPD, false, true, EvenDblSpc, 2, 2},
249
250{ ARM::VST2d16Pseudo, ARM::VST2d16, false, false, SingleSpc, 2, 4 },
251{ ARM::VST2d16Pseudo_UPD, ARM::VST2d16_UPD, false, true, SingleSpc, 2, 4 },
252{ ARM::VST2d32Pseudo, ARM::VST2d32, false, false, SingleSpc, 2, 2 },
253{ ARM::VST2d32Pseudo_UPD, ARM::VST2d32_UPD, false, true, SingleSpc, 2, 2 },
254{ ARM::VST2d8Pseudo, ARM::VST2d8, false, false, SingleSpc, 2, 8 },
255{ ARM::VST2d8Pseudo_UPD, ARM::VST2d8_UPD, false, true, SingleSpc, 2, 8 },
256
257{ ARM::VST2q16Pseudo, ARM::VST2q16, false, false, SingleSpc, 4, 4 },
258{ ARM::VST2q16Pseudo_UPD, ARM::VST2q16_UPD, false, true, SingleSpc, 4, 4 },
259{ ARM::VST2q32Pseudo, ARM::VST2q32, false, false, SingleSpc, 4, 2 },
260{ ARM::VST2q32Pseudo_UPD, ARM::VST2q32_UPD, false, true, SingleSpc, 4, 2 },
261{ ARM::VST2q8Pseudo, ARM::VST2q8, false, false, SingleSpc, 4, 8 },
262{ ARM::VST2q8Pseudo_UPD, ARM::VST2q8_UPD, false, true, SingleSpc, 4, 8 },
263
264{ ARM::VST3LNd16Pseudo, ARM::VST3LNd16, false, false, SingleSpc, 3, 4 },
265{ ARM::VST3LNd16Pseudo_UPD, ARM::VST3LNd16_UPD, false, true, SingleSpc, 3, 4 },
266{ ARM::VST3LNd32Pseudo, ARM::VST3LNd32, false, false, SingleSpc, 3, 2 },
267{ ARM::VST3LNd32Pseudo_UPD, ARM::VST3LNd32_UPD, false, true, SingleSpc, 3, 2 },
268{ ARM::VST3LNd8Pseudo, ARM::VST3LNd8, false, false, SingleSpc, 3, 8 },
269{ ARM::VST3LNd8Pseudo_UPD, ARM::VST3LNd8_UPD, false, true, SingleSpc, 3, 8 },
270{ ARM::VST3LNq16Pseudo, ARM::VST3LNq16, false, false, EvenDblSpc, 3, 4},
271{ ARM::VST3LNq16Pseudo_UPD, ARM::VST3LNq16_UPD, false, true, EvenDblSpc, 3, 4},
272{ ARM::VST3LNq32Pseudo, ARM::VST3LNq32, false, false, EvenDblSpc, 3, 2},
273{ ARM::VST3LNq32Pseudo_UPD, ARM::VST3LNq32_UPD, false, true, EvenDblSpc, 3, 2},
274
275{ ARM::VST3d16Pseudo, ARM::VST3d16, false, false, SingleSpc, 3, 4 },
276{ ARM::VST3d16Pseudo_UPD, ARM::VST3d16_UPD, false, true, SingleSpc, 3, 4 },
277{ ARM::VST3d32Pseudo, ARM::VST3d32, false, false, SingleSpc, 3, 2 },
278{ ARM::VST3d32Pseudo_UPD, ARM::VST3d32_UPD, false, true, SingleSpc, 3, 2 },
279{ ARM::VST3d8Pseudo, ARM::VST3d8, false, false, SingleSpc, 3, 8 },
280{ ARM::VST3d8Pseudo_UPD, ARM::VST3d8_UPD, false, true, SingleSpc, 3, 8 },
281
282{ ARM::VST3q16Pseudo_UPD, ARM::VST3q16_UPD, false, true, EvenDblSpc, 3, 4 },
283{ ARM::VST3q16oddPseudo_UPD, ARM::VST3q16_UPD, false, true, OddDblSpc, 3, 4 },
284{ ARM::VST3q32Pseudo_UPD, ARM::VST3q32_UPD, false, true, EvenDblSpc, 3, 2 },
285{ ARM::VST3q32oddPseudo_UPD, ARM::VST3q32_UPD, false, true, OddDblSpc, 3, 2 },
286{ ARM::VST3q8Pseudo_UPD, ARM::VST3q8_UPD, false, true, EvenDblSpc, 3, 8 },
287{ ARM::VST3q8oddPseudo_UPD, ARM::VST3q8_UPD, false, true, OddDblSpc, 3, 8 },
288
289{ ARM::VST4LNd16Pseudo, ARM::VST4LNd16, false, false, SingleSpc, 4, 4 },
290{ ARM::VST4LNd16Pseudo_UPD, ARM::VST4LNd16_UPD, false, true, SingleSpc, 4, 4 },
291{ ARM::VST4LNd32Pseudo, ARM::VST4LNd32, false, false, SingleSpc, 4, 2 },
292{ ARM::VST4LNd32Pseudo_UPD, ARM::VST4LNd32_UPD, false, true, SingleSpc, 4, 2 },
293{ ARM::VST4LNd8Pseudo, ARM::VST4LNd8, false, false, SingleSpc, 4, 8 },
294{ ARM::VST4LNd8Pseudo_UPD, ARM::VST4LNd8_UPD, false, true, SingleSpc, 4, 8 },
295{ ARM::VST4LNq16Pseudo, ARM::VST4LNq16, false, false, EvenDblSpc, 4, 4},
296{ ARM::VST4LNq16Pseudo_UPD, ARM::VST4LNq16_UPD, false, true, EvenDblSpc, 4, 4},
297{ ARM::VST4LNq32Pseudo, ARM::VST4LNq32, false, false, EvenDblSpc, 4, 2},
298{ ARM::VST4LNq32Pseudo_UPD, ARM::VST4LNq32_UPD, false, true, EvenDblSpc, 4, 2},
299
300{ ARM::VST4d16Pseudo, ARM::VST4d16, false, false, SingleSpc, 4, 4 },
301{ ARM::VST4d16Pseudo_UPD, ARM::VST4d16_UPD, false, true, SingleSpc, 4, 4 },
302{ ARM::VST4d32Pseudo, ARM::VST4d32, false, false, SingleSpc, 4, 2 },
303{ ARM::VST4d32Pseudo_UPD, ARM::VST4d32_UPD, false, true, SingleSpc, 4, 2 },
304{ ARM::VST4d8Pseudo, ARM::VST4d8, false, false, SingleSpc, 4, 8 },
305{ ARM::VST4d8Pseudo_UPD, ARM::VST4d8_UPD, false, true, SingleSpc, 4, 8 },
306
307{ ARM::VST4q16Pseudo_UPD, ARM::VST4q16_UPD, false, true, EvenDblSpc, 4, 4 },
308{ ARM::VST4q16oddPseudo_UPD, ARM::VST4q16_UPD, false, true, OddDblSpc, 4, 4 },
309{ ARM::VST4q32Pseudo_UPD, ARM::VST4q32_UPD, false, true, EvenDblSpc, 4, 2 },
310{ ARM::VST4q32oddPseudo_UPD, ARM::VST4q32_UPD, false, true, OddDblSpc, 4, 2 },
311{ ARM::VST4q8Pseudo_UPD, ARM::VST4q8_UPD, false, true, EvenDblSpc, 4, 8 },
312{ ARM::VST4q8oddPseudo_UPD , ARM::VST4q8_UPD, false, true, OddDblSpc, 4, 8 }
313};
314
315/// LookupNEONLdSt - Search the NEONLdStTable for information about a NEON
316/// load or store pseudo instruction.
317static const NEONLdStTableEntry *LookupNEONLdSt(unsigned Opcode) {
318 unsigned NumEntries = array_lengthof(NEONLdStTable);
319
320#ifndef NDEBUG
321 // Make sure the table is sorted.
322 static bool TableChecked = false;
323 if (!TableChecked) {
324 for (unsigned i = 0; i != NumEntries-1; ++i)
325 assert(NEONLdStTable[i] < NEONLdStTable[i+1] &&
326 "NEONLdStTable is not sorted!");
327 TableChecked = true;
328 }
329#endif
330
331 const NEONLdStTableEntry *I =
332 std::lower_bound(NEONLdStTable, NEONLdStTable + NumEntries, Opcode);
333 if (I != NEONLdStTable + NumEntries && I->PseudoOpc == Opcode)
334 return I;
335 return NULL;
336}
337
338/// GetDSubRegs - Get 4 D subregisters of a Q, QQ, or QQQQ register,
339/// corresponding to the specified register spacing. Not all of the results
340/// are necessarily valid, e.g., a Q register only has 2 D subregisters.
341static void GetDSubRegs(unsigned Reg, NEONRegSpacing RegSpc,
342 const TargetRegisterInfo *TRI, unsigned &D0,
343 unsigned &D1, unsigned &D2, unsigned &D3) {
344 if (RegSpc == SingleSpc) {
345 D0 = TRI->getSubReg(Reg, ARM::dsub_0);
346 D1 = TRI->getSubReg(Reg, ARM::dsub_1);
347 D2 = TRI->getSubReg(Reg, ARM::dsub_2);
348 D3 = TRI->getSubReg(Reg, ARM::dsub_3);
349 } else if (RegSpc == EvenDblSpc) {
350 D0 = TRI->getSubReg(Reg, ARM::dsub_0);
351 D1 = TRI->getSubReg(Reg, ARM::dsub_2);
352 D2 = TRI->getSubReg(Reg, ARM::dsub_4);
353 D3 = TRI->getSubReg(Reg, ARM::dsub_6);
354 } else {
355 assert(RegSpc == OddDblSpc && "unknown register spacing");
356 D0 = TRI->getSubReg(Reg, ARM::dsub_1);
357 D1 = TRI->getSubReg(Reg, ARM::dsub_3);
358 D2 = TRI->getSubReg(Reg, ARM::dsub_5);
359 D3 = TRI->getSubReg(Reg, ARM::dsub_7);
Bob Wilsonbd916c52010-09-13 23:55:10 +0000360 }
Bob Wilson8466fa12010-09-13 23:01:35 +0000361}
362
Bob Wilson82a9c842010-09-02 16:17:29 +0000363/// ExpandVLD - Translate VLD pseudo instructions with Q, QQ or QQQQ register
364/// operands to real VLD instructions with D register operands.
Bob Wilson8466fa12010-09-13 23:01:35 +0000365void ARMExpandPseudo::ExpandVLD(MachineBasicBlock::iterator &MBBI) {
Bob Wilsonffde0802010-09-02 16:00:54 +0000366 MachineInstr &MI = *MBBI;
367 MachineBasicBlock &MBB = *MI.getParent();
368
Bob Wilson8466fa12010-09-13 23:01:35 +0000369 const NEONLdStTableEntry *TableEntry = LookupNEONLdSt(MI.getOpcode());
370 assert(TableEntry && TableEntry->IsLoad && "NEONLdStTable lookup failed");
371 NEONRegSpacing RegSpc = TableEntry->RegSpacing;
372 unsigned NumRegs = TableEntry->NumRegs;
373
374 MachineInstrBuilder MIB = BuildMI(MBB, MBBI, MI.getDebugLoc(),
375 TII->get(TableEntry->RealOpc));
Bob Wilsonffde0802010-09-02 16:00:54 +0000376 unsigned OpIdx = 0;
377
378 bool DstIsDead = MI.getOperand(OpIdx).isDead();
379 unsigned DstReg = MI.getOperand(OpIdx++).getReg();
380 unsigned D0, D1, D2, D3;
Bob Wilson8466fa12010-09-13 23:01:35 +0000381 GetDSubRegs(DstReg, RegSpc, TRI, D0, D1, D2, D3);
Bob Wilsonf5721912010-09-03 18:16:02 +0000382 MIB.addReg(D0, RegState::Define | getDeadRegState(DstIsDead))
383 .addReg(D1, RegState::Define | getDeadRegState(DstIsDead));
Bob Wilsonffde0802010-09-02 16:00:54 +0000384 if (NumRegs > 2)
Bob Wilsonf5721912010-09-03 18:16:02 +0000385 MIB.addReg(D2, RegState::Define | getDeadRegState(DstIsDead));
Bob Wilsonffde0802010-09-02 16:00:54 +0000386 if (NumRegs > 3)
Bob Wilsonf5721912010-09-03 18:16:02 +0000387 MIB.addReg(D3, RegState::Define | getDeadRegState(DstIsDead));
Bob Wilsonffde0802010-09-02 16:00:54 +0000388
Bob Wilson8466fa12010-09-13 23:01:35 +0000389 if (TableEntry->HasWriteBack)
Bob Wilson63569c92010-09-09 00:15:32 +0000390 MIB.addOperand(MI.getOperand(OpIdx++));
391
Bob Wilsonffde0802010-09-02 16:00:54 +0000392 // Copy the addrmode6 operands.
Bob Wilson63569c92010-09-09 00:15:32 +0000393 MIB.addOperand(MI.getOperand(OpIdx++));
394 MIB.addOperand(MI.getOperand(OpIdx++));
395 // Copy the am6offset operand.
Bob Wilson8466fa12010-09-13 23:01:35 +0000396 if (TableEntry->HasWriteBack)
Bob Wilson63569c92010-09-09 00:15:32 +0000397 MIB.addOperand(MI.getOperand(OpIdx++));
Bob Wilsonffde0802010-09-02 16:00:54 +0000398
Bob Wilson19d644d2010-09-09 00:38:32 +0000399 // For an instruction writing double-spaced subregs, the pseudo instruction
Bob Wilson823611b2010-09-16 04:25:37 +0000400 // has an extra operand that is a use of the super-register. Record the
401 // operand index and skip over it.
402 unsigned SrcOpIdx = 0;
403 if (RegSpc == EvenDblSpc || RegSpc == OddDblSpc)
404 SrcOpIdx = OpIdx++;
405
406 // Copy the predicate operands.
407 MIB.addOperand(MI.getOperand(OpIdx++));
408 MIB.addOperand(MI.getOperand(OpIdx++));
409
410 // Copy the super-register source operand used for double-spaced subregs over
Bob Wilson19d644d2010-09-09 00:38:32 +0000411 // to the new instruction as an implicit operand.
Bob Wilson823611b2010-09-16 04:25:37 +0000412 if (SrcOpIdx != 0) {
413 MachineOperand MO = MI.getOperand(SrcOpIdx);
Bob Wilson19d644d2010-09-09 00:38:32 +0000414 MO.setImplicit(true);
415 MIB.addOperand(MO);
416 }
Bob Wilsonf5721912010-09-03 18:16:02 +0000417 // Add an implicit def for the super-register.
418 MIB.addReg(DstReg, RegState::ImplicitDefine | getDeadRegState(DstIsDead));
Bob Wilson19d644d2010-09-09 00:38:32 +0000419 TransferImpOps(MI, MIB, MIB);
Bob Wilsonffde0802010-09-02 16:00:54 +0000420 MI.eraseFromParent();
421}
422
Bob Wilson01ba4612010-08-26 18:51:29 +0000423/// ExpandVST - Translate VST pseudo instructions with Q, QQ or QQQQ register
424/// operands to real VST instructions with D register operands.
Bob Wilson8466fa12010-09-13 23:01:35 +0000425void ARMExpandPseudo::ExpandVST(MachineBasicBlock::iterator &MBBI) {
Bob Wilson709d5922010-08-25 23:27:42 +0000426 MachineInstr &MI = *MBBI;
427 MachineBasicBlock &MBB = *MI.getParent();
428
Bob Wilson8466fa12010-09-13 23:01:35 +0000429 const NEONLdStTableEntry *TableEntry = LookupNEONLdSt(MI.getOpcode());
430 assert(TableEntry && !TableEntry->IsLoad && "NEONLdStTable lookup failed");
431 NEONRegSpacing RegSpc = TableEntry->RegSpacing;
432 unsigned NumRegs = TableEntry->NumRegs;
433
434 MachineInstrBuilder MIB = BuildMI(MBB, MBBI, MI.getDebugLoc(),
435 TII->get(TableEntry->RealOpc));
Bob Wilson709d5922010-08-25 23:27:42 +0000436 unsigned OpIdx = 0;
Bob Wilson8466fa12010-09-13 23:01:35 +0000437 if (TableEntry->HasWriteBack)
Bob Wilson63569c92010-09-09 00:15:32 +0000438 MIB.addOperand(MI.getOperand(OpIdx++));
439
Bob Wilson709d5922010-08-25 23:27:42 +0000440 // Copy the addrmode6 operands.
Bob Wilson63569c92010-09-09 00:15:32 +0000441 MIB.addOperand(MI.getOperand(OpIdx++));
442 MIB.addOperand(MI.getOperand(OpIdx++));
443 // Copy the am6offset operand.
Bob Wilson8466fa12010-09-13 23:01:35 +0000444 if (TableEntry->HasWriteBack)
Bob Wilson63569c92010-09-09 00:15:32 +0000445 MIB.addOperand(MI.getOperand(OpIdx++));
Bob Wilson709d5922010-08-25 23:27:42 +0000446
447 bool SrcIsKill = MI.getOperand(OpIdx).isKill();
Bob Wilson823611b2010-09-16 04:25:37 +0000448 unsigned SrcReg = MI.getOperand(OpIdx++).getReg();
Bob Wilson709d5922010-08-25 23:27:42 +0000449 unsigned D0, D1, D2, D3;
Bob Wilson8466fa12010-09-13 23:01:35 +0000450 GetDSubRegs(SrcReg, RegSpc, TRI, D0, D1, D2, D3);
Bob Wilson7e701972010-08-30 18:10:48 +0000451 MIB.addReg(D0).addReg(D1);
Bob Wilsone5ce4f62010-08-28 05:12:57 +0000452 if (NumRegs > 2)
Bob Wilson7e701972010-08-30 18:10:48 +0000453 MIB.addReg(D2);
Bob Wilson01ba4612010-08-26 18:51:29 +0000454 if (NumRegs > 3)
Bob Wilson7e701972010-08-30 18:10:48 +0000455 MIB.addReg(D3);
Bob Wilson823611b2010-09-16 04:25:37 +0000456
457 // Copy the predicate operands.
458 MIB.addOperand(MI.getOperand(OpIdx++));
459 MIB.addOperand(MI.getOperand(OpIdx++));
460
Bob Wilson7e701972010-08-30 18:10:48 +0000461 if (SrcIsKill)
462 // Add an implicit kill for the super-reg.
463 (*MIB).addRegisterKilled(SrcReg, TRI, true);
Bob Wilsonbd916c52010-09-13 23:55:10 +0000464 TransferImpOps(MI, MIB, MIB);
Bob Wilson709d5922010-08-25 23:27:42 +0000465 MI.eraseFromParent();
466}
467
Bob Wilson8466fa12010-09-13 23:01:35 +0000468/// ExpandLaneOp - Translate VLD*LN and VST*LN instructions with Q, QQ or QQQQ
469/// register operands to real instructions with D register operands.
470void ARMExpandPseudo::ExpandLaneOp(MachineBasicBlock::iterator &MBBI) {
471 MachineInstr &MI = *MBBI;
472 MachineBasicBlock &MBB = *MI.getParent();
473
474 const NEONLdStTableEntry *TableEntry = LookupNEONLdSt(MI.getOpcode());
475 assert(TableEntry && "NEONLdStTable lookup failed");
476 NEONRegSpacing RegSpc = TableEntry->RegSpacing;
477 unsigned NumRegs = TableEntry->NumRegs;
478 unsigned RegElts = TableEntry->RegElts;
479
480 MachineInstrBuilder MIB = BuildMI(MBB, MBBI, MI.getDebugLoc(),
481 TII->get(TableEntry->RealOpc));
482 unsigned OpIdx = 0;
483 // The lane operand is always the 3rd from last operand, before the 2
484 // predicate operands.
485 unsigned Lane = MI.getOperand(MI.getDesc().getNumOperands() - 3).getImm();
486
487 // Adjust the lane and spacing as needed for Q registers.
488 assert(RegSpc != OddDblSpc && "unexpected register spacing for VLD/VST-lane");
489 if (RegSpc == EvenDblSpc && Lane >= RegElts) {
490 RegSpc = OddDblSpc;
491 Lane -= RegElts;
492 }
493 assert(Lane < RegElts && "out of range lane for VLD/VST-lane");
494
Bob Wilsonfe3ac082010-09-14 21:12:05 +0000495 unsigned D0, D1, D2, D3;
496 unsigned DstReg = 0;
497 bool DstIsDead = false;
Bob Wilson8466fa12010-09-13 23:01:35 +0000498 if (TableEntry->IsLoad) {
499 DstIsDead = MI.getOperand(OpIdx).isDead();
500 DstReg = MI.getOperand(OpIdx++).getReg();
501 GetDSubRegs(DstReg, RegSpc, TRI, D0, D1, D2, D3);
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000502 MIB.addReg(D0, RegState::Define | getDeadRegState(DstIsDead));
503 if (NumRegs > 1)
504 MIB.addReg(D1, RegState::Define | getDeadRegState(DstIsDead));
Bob Wilson8466fa12010-09-13 23:01:35 +0000505 if (NumRegs > 2)
506 MIB.addReg(D2, RegState::Define | getDeadRegState(DstIsDead));
507 if (NumRegs > 3)
508 MIB.addReg(D3, RegState::Define | getDeadRegState(DstIsDead));
509 }
510
511 if (TableEntry->HasWriteBack)
512 MIB.addOperand(MI.getOperand(OpIdx++));
513
514 // Copy the addrmode6 operands.
515 MIB.addOperand(MI.getOperand(OpIdx++));
516 MIB.addOperand(MI.getOperand(OpIdx++));
517 // Copy the am6offset operand.
518 if (TableEntry->HasWriteBack)
519 MIB.addOperand(MI.getOperand(OpIdx++));
520
521 // Grab the super-register source.
522 MachineOperand MO = MI.getOperand(OpIdx++);
523 if (!TableEntry->IsLoad)
524 GetDSubRegs(MO.getReg(), RegSpc, TRI, D0, D1, D2, D3);
525
526 // Add the subregs as sources of the new instruction.
527 unsigned SrcFlags = (getUndefRegState(MO.isUndef()) |
528 getKillRegState(MO.isKill()));
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000529 MIB.addReg(D0, SrcFlags);
530 if (NumRegs > 1)
531 MIB.addReg(D1, SrcFlags);
Bob Wilson8466fa12010-09-13 23:01:35 +0000532 if (NumRegs > 2)
533 MIB.addReg(D2, SrcFlags);
534 if (NumRegs > 3)
535 MIB.addReg(D3, SrcFlags);
536
537 // Add the lane number operand.
538 MIB.addImm(Lane);
Bob Wilson823611b2010-09-16 04:25:37 +0000539 OpIdx += 1;
Bob Wilson8466fa12010-09-13 23:01:35 +0000540
Bob Wilson823611b2010-09-16 04:25:37 +0000541 // Copy the predicate operands.
542 MIB.addOperand(MI.getOperand(OpIdx++));
543 MIB.addOperand(MI.getOperand(OpIdx++));
544
Bob Wilson8466fa12010-09-13 23:01:35 +0000545 // Copy the super-register source to be an implicit source.
546 MO.setImplicit(true);
547 MIB.addOperand(MO);
548 if (TableEntry->IsLoad)
549 // Add an implicit def for the super-register.
550 MIB.addReg(DstReg, RegState::ImplicitDefine | getDeadRegState(DstIsDead));
551 TransferImpOps(MI, MIB, MIB);
552 MI.eraseFromParent();
553}
554
Bob Wilsonbd916c52010-09-13 23:55:10 +0000555/// ExpandVTBL - Translate VTBL and VTBX pseudo instructions with Q or QQ
556/// register operands to real instructions with D register operands.
557void ARMExpandPseudo::ExpandVTBL(MachineBasicBlock::iterator &MBBI,
558 unsigned Opc, bool IsExt, unsigned NumRegs) {
559 MachineInstr &MI = *MBBI;
560 MachineBasicBlock &MBB = *MI.getParent();
561
562 MachineInstrBuilder MIB = BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(Opc));
563 unsigned OpIdx = 0;
564
565 // Transfer the destination register operand.
566 MIB.addOperand(MI.getOperand(OpIdx++));
567 if (IsExt)
568 MIB.addOperand(MI.getOperand(OpIdx++));
569
570 bool SrcIsKill = MI.getOperand(OpIdx).isKill();
571 unsigned SrcReg = MI.getOperand(OpIdx++).getReg();
572 unsigned D0, D1, D2, D3;
573 GetDSubRegs(SrcReg, SingleSpc, TRI, D0, D1, D2, D3);
574 MIB.addReg(D0).addReg(D1);
575 if (NumRegs > 2)
576 MIB.addReg(D2);
577 if (NumRegs > 3)
578 MIB.addReg(D3);
579
580 // Copy the other source register operand.
Bob Wilson823611b2010-09-16 04:25:37 +0000581 MIB.addOperand(MI.getOperand(OpIdx++));
Bob Wilsonbd916c52010-09-13 23:55:10 +0000582
Bob Wilson823611b2010-09-16 04:25:37 +0000583 // Copy the predicate operands.
584 MIB.addOperand(MI.getOperand(OpIdx++));
585 MIB.addOperand(MI.getOperand(OpIdx++));
586
Bob Wilsonbd916c52010-09-13 23:55:10 +0000587 if (SrcIsKill)
588 // Add an implicit kill for the super-reg.
589 (*MIB).addRegisterKilled(SrcReg, TRI, true);
590 TransferImpOps(MI, MIB, MIB);
591 MI.eraseFromParent();
592}
593
Evan Chengb9803a82009-11-06 23:52:48 +0000594bool ARMExpandPseudo::ExpandMBB(MachineBasicBlock &MBB) {
595 bool Modified = false;
596
597 MachineBasicBlock::iterator MBBI = MBB.begin(), E = MBB.end();
598 while (MBBI != E) {
599 MachineInstr &MI = *MBBI;
Chris Lattner7896c9f2009-12-03 00:50:42 +0000600 MachineBasicBlock::iterator NMBBI = llvm::next(MBBI);
Evan Chengb9803a82009-11-06 23:52:48 +0000601
Bob Wilson709d5922010-08-25 23:27:42 +0000602 bool ModifiedOp = true;
Evan Chengb9803a82009-11-06 23:52:48 +0000603 unsigned Opcode = MI.getOpcode();
604 switch (Opcode) {
Bob Wilson709d5922010-08-25 23:27:42 +0000605 default:
606 ModifiedOp = false;
607 break;
608
Jim Grosbache4ad3872010-10-19 23:27:08 +0000609 case ARM::Int_eh_sjlj_dispatchsetup: {
610 MachineFunction &MF = *MI.getParent()->getParent();
611 const ARMBaseInstrInfo *AII =
612 static_cast<const ARMBaseInstrInfo*>(TII);
613 const ARMBaseRegisterInfo &RI = AII->getRegisterInfo();
614 // For functions using a base pointer, we rematerialize it (via the frame
615 // pointer) here since eh.sjlj.setjmp and eh.sjlj.longjmp don't do it
616 // for us. Otherwise, expand to nothing.
617 if (RI.hasBasePointer(MF)) {
618 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
619 int32_t NumBytes = AFI->getFramePtrSpillOffset();
620 unsigned FramePtr = RI.getFrameRegister(MF);
Benjamin Kramer7920d962010-11-19 16:36:02 +0000621 assert(MF.getTarget().getFrameInfo()->hasFP(MF) &&
622 "base pointer without frame pointer?");
Jim Grosbache4ad3872010-10-19 23:27:08 +0000623
624 if (AFI->isThumb2Function()) {
625 llvm::emitT2RegPlusImmediate(MBB, MBBI, MI.getDebugLoc(), ARM::R6,
626 FramePtr, -NumBytes, ARMCC::AL, 0, *TII);
627 } else if (AFI->isThumbFunction()) {
628 llvm::emitThumbRegPlusImmediate(MBB, MBBI, ARM::R6,
629 FramePtr, -NumBytes,
630 *TII, RI, MI.getDebugLoc());
631 } else {
632 llvm::emitARMRegPlusImmediate(MBB, MBBI, MI.getDebugLoc(), ARM::R6,
633 FramePtr, -NumBytes, ARMCC::AL, 0,
634 *TII);
635 }
Jim Grosbach8b95c3e2010-10-20 00:02:50 +0000636 // If there's dynamic realignment, adjust for it.
Jim Grosbachb8e67fc2010-10-20 01:10:01 +0000637 if (RI.needsStackRealignment(MF)) {
Jim Grosbach8b95c3e2010-10-20 00:02:50 +0000638 MachineFrameInfo *MFI = MF.getFrameInfo();
639 unsigned MaxAlign = MFI->getMaxAlignment();
640 assert (!AFI->isThumb1OnlyFunction());
641 // Emit bic r6, r6, MaxAlign
642 unsigned bicOpc = AFI->isThumbFunction() ?
643 ARM::t2BICri : ARM::BICri;
644 AddDefaultCC(AddDefaultPred(BuildMI(MBB, MBBI, MI.getDebugLoc(),
645 TII->get(bicOpc), ARM::R6)
646 .addReg(ARM::R6, RegState::Kill)
647 .addImm(MaxAlign-1)));
648 }
Jim Grosbache4ad3872010-10-19 23:27:08 +0000649
650 }
651 MI.eraseFromParent();
652 break;
653 }
654
Jim Grosbach7032f922010-10-14 22:57:13 +0000655 case ARM::MOVsrl_flag:
656 case ARM::MOVsra_flag: {
657 // These are just fancy MOVs insructions.
Duncan Sandsdbbd99f2010-10-21 16:06:28 +0000658 AddDefaultPred(BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(ARM::MOVs),
659 MI.getOperand(0).getReg())
660 .addOperand(MI.getOperand(1))
661 .addReg(0)
662 .addImm(ARM_AM::getSORegOpc((Opcode == ARM::MOVsrl_flag ? ARM_AM::lsr
663 : ARM_AM::asr), 1)))
664 .addReg(ARM::CPSR, RegState::Define);
Jim Grosbach7032f922010-10-14 22:57:13 +0000665 MI.eraseFromParent();
666 break;
667 }
668 case ARM::RRX: {
669 // This encodes as "MOVs Rd, Rm, rrx
670 MachineInstrBuilder MIB =
671 AddDefaultPred(BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(ARM::MOVs),
672 MI.getOperand(0).getReg())
673 .addOperand(MI.getOperand(1))
674 .addOperand(MI.getOperand(1))
675 .addImm(ARM_AM::getSORegOpc(ARM_AM::rrx, 0)))
676 .addReg(0);
677 TransferImpOps(MI, MIB, MIB);
678 MI.eraseFromParent();
679 break;
680 }
Bob Wilsonbd916c52010-09-13 23:55:10 +0000681 case ARM::tLDRpci_pic:
Evan Chengb9803a82009-11-06 23:52:48 +0000682 case ARM::t2LDRpci_pic: {
683 unsigned NewLdOpc = (Opcode == ARM::tLDRpci_pic)
684 ? ARM::tLDRpci : ARM::t2LDRpci;
685 unsigned DstReg = MI.getOperand(0).getReg();
Evan Cheng43130072010-05-12 23:13:12 +0000686 bool DstIsDead = MI.getOperand(0).isDead();
687 MachineInstrBuilder MIB1 =
688 AddDefaultPred(BuildMI(MBB, MBBI, MI.getDebugLoc(),
689 TII->get(NewLdOpc), DstReg)
690 .addOperand(MI.getOperand(1)));
691 (*MIB1).setMemRefs(MI.memoperands_begin(), MI.memoperands_end());
692 MachineInstrBuilder MIB2 = BuildMI(MBB, MBBI, MI.getDebugLoc(),
693 TII->get(ARM::tPICADD))
Bob Wilson01b35c22010-10-15 18:25:59 +0000694 .addReg(DstReg, RegState::Define | getDeadRegState(DstIsDead))
Evan Cheng43130072010-05-12 23:13:12 +0000695 .addReg(DstReg)
696 .addOperand(MI.getOperand(2));
697 TransferImpOps(MI, MIB1, MIB2);
Evan Chengb9803a82009-11-06 23:52:48 +0000698 MI.eraseFromParent();
Evan Chengb9803a82009-11-06 23:52:48 +0000699 break;
700 }
Evan Cheng43130072010-05-12 23:13:12 +0000701
Anton Korobeynikov6d1e29d2010-08-30 22:50:36 +0000702 case ARM::MOVi32imm:
Evan Cheng63f35442010-11-13 02:25:14 +0000703 case ARM::MOVCCi32imm:
704 case ARM::t2MOVi32imm:
705 case ARM::t2MOVCCi32imm: {
Evan Cheng43130072010-05-12 23:13:12 +0000706 unsigned PredReg = 0;
707 ARMCC::CondCodes Pred = llvm::getInstrPredicate(&MI, PredReg);
Evan Chengb9803a82009-11-06 23:52:48 +0000708 unsigned DstReg = MI.getOperand(0).getReg();
Evan Cheng43130072010-05-12 23:13:12 +0000709 bool DstIsDead = MI.getOperand(0).isDead();
Evan Cheng63f35442010-11-13 02:25:14 +0000710 bool isCC = Opcode == ARM::MOVCCi32imm || Opcode == ARM::t2MOVCCi32imm;
711 const MachineOperand &MO = MI.getOperand(isCC ? 2 : 1);
Evan Cheng43130072010-05-12 23:13:12 +0000712 MachineInstrBuilder LO16, HI16;
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000713
Evan Cheng63f35442010-11-13 02:25:14 +0000714 if (!STI->hasV6T2Ops() &&
715 (Opcode == ARM::MOVi32imm || Opcode == ARM::MOVCCi32imm)) {
Evan Cheng893d7fe2010-11-12 23:03:38 +0000716 // Expand into a movi + orr.
717 LO16 = BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(ARM::MOVi), DstReg);
718 HI16 = BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(ARM::ORRri))
719 .addReg(DstReg, RegState::Define | getDeadRegState(DstIsDead))
720 .addReg(DstReg);
721
722 assert (MO.isImm() && "MOVi32imm w/ non-immediate source operand!");
723 unsigned ImmVal = (unsigned)MO.getImm();
724 unsigned SOImmValV1 = ARM_AM::getSOImmTwoPartFirst(ImmVal);
725 unsigned SOImmValV2 = ARM_AM::getSOImmTwoPartSecond(ImmVal);
726 LO16 = LO16.addImm(SOImmValV1);
727 HI16 = HI16.addImm(SOImmValV2);
728 (*LO16).setMemRefs(MI.memoperands_begin(), MI.memoperands_end());
729 (*HI16).setMemRefs(MI.memoperands_begin(), MI.memoperands_end());
730 LO16.addImm(Pred).addReg(PredReg).addReg(0);
731 HI16.addImm(Pred).addReg(PredReg).addReg(0);
732 TransferImpOps(MI, LO16, HI16);
733 MI.eraseFromParent();
734 break;
735 }
736
Anton Korobeynikov6d1e29d2010-08-30 22:50:36 +0000737 LO16 = BuildMI(MBB, MBBI, MI.getDebugLoc(),
738 TII->get(Opcode == ARM::MOVi32imm ?
739 ARM::MOVi16 : ARM::t2MOVi16),
Evan Cheng43130072010-05-12 23:13:12 +0000740 DstReg);
Anton Korobeynikov6d1e29d2010-08-30 22:50:36 +0000741 HI16 = BuildMI(MBB, MBBI, MI.getDebugLoc(),
742 TII->get(Opcode == ARM::MOVi32imm ?
743 ARM::MOVTi16 : ARM::t2MOVTi16))
Bob Wilson01b35c22010-10-15 18:25:59 +0000744 .addReg(DstReg, RegState::Define | getDeadRegState(DstIsDead))
Evan Cheng43130072010-05-12 23:13:12 +0000745 .addReg(DstReg);
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000746
Evan Cheng43130072010-05-12 23:13:12 +0000747 if (MO.isImm()) {
748 unsigned Imm = MO.getImm();
749 unsigned Lo16 = Imm & 0xffff;
750 unsigned Hi16 = (Imm >> 16) & 0xffff;
751 LO16 = LO16.addImm(Lo16);
752 HI16 = HI16.addImm(Hi16);
753 } else {
754 const GlobalValue *GV = MO.getGlobal();
755 unsigned TF = MO.getTargetFlags();
756 LO16 = LO16.addGlobalAddress(GV, MO.getOffset(), TF | ARMII::MO_LO16);
757 HI16 = HI16.addGlobalAddress(GV, MO.getOffset(), TF | ARMII::MO_HI16);
Evan Chengb9803a82009-11-06 23:52:48 +0000758 }
Evan Cheng43130072010-05-12 23:13:12 +0000759 (*LO16).setMemRefs(MI.memoperands_begin(), MI.memoperands_end());
760 (*HI16).setMemRefs(MI.memoperands_begin(), MI.memoperands_end());
761 LO16.addImm(Pred).addReg(PredReg);
762 HI16.addImm(Pred).addReg(PredReg);
763 TransferImpOps(MI, LO16, HI16);
Evan Chengb9803a82009-11-06 23:52:48 +0000764 MI.eraseFromParent();
Evan Chengd929f772010-05-13 00:17:02 +0000765 break;
766 }
767
768 case ARM::VMOVQQ: {
769 unsigned DstReg = MI.getOperand(0).getReg();
770 bool DstIsDead = MI.getOperand(0).isDead();
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +0000771 unsigned EvenDst = TRI->getSubReg(DstReg, ARM::qsub_0);
772 unsigned OddDst = TRI->getSubReg(DstReg, ARM::qsub_1);
Evan Chengd929f772010-05-13 00:17:02 +0000773 unsigned SrcReg = MI.getOperand(1).getReg();
774 bool SrcIsKill = MI.getOperand(1).isKill();
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +0000775 unsigned EvenSrc = TRI->getSubReg(SrcReg, ARM::qsub_0);
776 unsigned OddSrc = TRI->getSubReg(SrcReg, ARM::qsub_1);
Evan Chengd929f772010-05-13 00:17:02 +0000777 MachineInstrBuilder Even =
778 AddDefaultPred(BuildMI(MBB, MBBI, MI.getDebugLoc(),
779 TII->get(ARM::VMOVQ))
Jim Grosbach18f30e62010-06-02 21:53:11 +0000780 .addReg(EvenDst,
Bob Wilson01b35c22010-10-15 18:25:59 +0000781 RegState::Define | getDeadRegState(DstIsDead))
Jim Grosbach18f30e62010-06-02 21:53:11 +0000782 .addReg(EvenSrc, getKillRegState(SrcIsKill)));
Evan Chengd929f772010-05-13 00:17:02 +0000783 MachineInstrBuilder Odd =
784 AddDefaultPred(BuildMI(MBB, MBBI, MI.getDebugLoc(),
785 TII->get(ARM::VMOVQ))
Jim Grosbach18f30e62010-06-02 21:53:11 +0000786 .addReg(OddDst,
Bob Wilson01b35c22010-10-15 18:25:59 +0000787 RegState::Define | getDeadRegState(DstIsDead))
Jim Grosbach18f30e62010-06-02 21:53:11 +0000788 .addReg(OddSrc, getKillRegState(SrcIsKill)));
Evan Chengd929f772010-05-13 00:17:02 +0000789 TransferImpOps(MI, Even, Odd);
790 MI.eraseFromParent();
Bob Wilsonea606bb2010-09-16 00:31:32 +0000791 break;
Bob Wilson709d5922010-08-25 23:27:42 +0000792 }
793
Bill Wendling73fe34a2010-11-16 01:16:36 +0000794 case ARM::VLDMQIA:
795 case ARM::VLDMQDB: {
796 unsigned NewOpc = (Opcode == ARM::VLDMQIA) ? ARM::VLDMDIA : ARM::VLDMDDB;
Bob Wilson9d4ebc02010-09-16 00:31:02 +0000797 MachineInstrBuilder MIB =
Bill Wendling73fe34a2010-11-16 01:16:36 +0000798 BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(NewOpc));
Bob Wilson9d4ebc02010-09-16 00:31:02 +0000799 unsigned OpIdx = 0;
Bill Wendling73fe34a2010-11-16 01:16:36 +0000800
Bob Wilson9d4ebc02010-09-16 00:31:02 +0000801 // Grab the Q register destination.
802 bool DstIsDead = MI.getOperand(OpIdx).isDead();
803 unsigned DstReg = MI.getOperand(OpIdx++).getReg();
Bill Wendling73fe34a2010-11-16 01:16:36 +0000804
805 // Copy the source register.
Bob Wilson9d4ebc02010-09-16 00:31:02 +0000806 MIB.addOperand(MI.getOperand(OpIdx++));
Bill Wendling73fe34a2010-11-16 01:16:36 +0000807
Bob Wilson9d4ebc02010-09-16 00:31:02 +0000808 // Copy the predicate operands.
809 MIB.addOperand(MI.getOperand(OpIdx++));
810 MIB.addOperand(MI.getOperand(OpIdx++));
Bill Wendling73fe34a2010-11-16 01:16:36 +0000811
Bob Wilson9d4ebc02010-09-16 00:31:02 +0000812 // Add the destination operands (D subregs).
813 unsigned D0 = TRI->getSubReg(DstReg, ARM::dsub_0);
814 unsigned D1 = TRI->getSubReg(DstReg, ARM::dsub_1);
815 MIB.addReg(D0, RegState::Define | getDeadRegState(DstIsDead))
816 .addReg(D1, RegState::Define | getDeadRegState(DstIsDead));
Bill Wendling73fe34a2010-11-16 01:16:36 +0000817
Bob Wilson9d4ebc02010-09-16 00:31:02 +0000818 // Add an implicit def for the super-register.
819 MIB.addReg(DstReg, RegState::ImplicitDefine | getDeadRegState(DstIsDead));
820 TransferImpOps(MI, MIB, MIB);
821 MI.eraseFromParent();
822 break;
823 }
824
Bill Wendling73fe34a2010-11-16 01:16:36 +0000825 case ARM::VSTMQIA:
826 case ARM::VSTMQDB: {
827 unsigned NewOpc = (Opcode == ARM::VSTMQIA) ? ARM::VSTMDIA : ARM::VSTMDDB;
Bob Wilson9d4ebc02010-09-16 00:31:02 +0000828 MachineInstrBuilder MIB =
Bill Wendling73fe34a2010-11-16 01:16:36 +0000829 BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(NewOpc));
Bob Wilson9d4ebc02010-09-16 00:31:02 +0000830 unsigned OpIdx = 0;
Bill Wendling73fe34a2010-11-16 01:16:36 +0000831
Bob Wilson9d4ebc02010-09-16 00:31:02 +0000832 // Grab the Q register source.
833 bool SrcIsKill = MI.getOperand(OpIdx).isKill();
834 unsigned SrcReg = MI.getOperand(OpIdx++).getReg();
Bill Wendling73fe34a2010-11-16 01:16:36 +0000835
836 // Copy the destination register.
Bob Wilson9d4ebc02010-09-16 00:31:02 +0000837 MIB.addOperand(MI.getOperand(OpIdx++));
Bill Wendling73fe34a2010-11-16 01:16:36 +0000838
Bob Wilson9d4ebc02010-09-16 00:31:02 +0000839 // Copy the predicate operands.
840 MIB.addOperand(MI.getOperand(OpIdx++));
841 MIB.addOperand(MI.getOperand(OpIdx++));
Bill Wendling73fe34a2010-11-16 01:16:36 +0000842
Bob Wilson9d4ebc02010-09-16 00:31:02 +0000843 // Add the source operands (D subregs).
844 unsigned D0 = TRI->getSubReg(SrcReg, ARM::dsub_0);
845 unsigned D1 = TRI->getSubReg(SrcReg, ARM::dsub_1);
846 MIB.addReg(D0).addReg(D1);
Bill Wendling73fe34a2010-11-16 01:16:36 +0000847
Bob Wilson9d4ebc02010-09-16 00:31:02 +0000848 if (SrcIsKill)
849 // Add an implicit kill for the Q register.
850 (*MIB).addRegisterKilled(SrcReg, TRI, true);
Bill Wendling73fe34a2010-11-16 01:16:36 +0000851
Bob Wilson9d4ebc02010-09-16 00:31:02 +0000852 TransferImpOps(MI, MIB, MIB);
853 MI.eraseFromParent();
854 break;
855 }
Jim Grosbach65dc3032010-10-06 21:16:16 +0000856 case ARM::VDUPfqf:
857 case ARM::VDUPfdf:{
858 unsigned NewOpc = Opcode == ARM::VDUPfqf ? ARM::VDUPLNfq : ARM::VDUPLNfd;
859 MachineInstrBuilder MIB =
860 BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(NewOpc));
861 unsigned OpIdx = 0;
862 unsigned SrcReg = MI.getOperand(1).getReg();
863 unsigned Lane = getARMRegisterNumbering(SrcReg) & 1;
864 unsigned DReg = TRI->getMatchingSuperReg(SrcReg,
865 Lane & 1 ? ARM::ssub_1 : ARM::ssub_0, &ARM::DPR_VFP2RegClass);
866 // The lane is [0,1] for the containing DReg superregister.
867 // Copy the dst/src register operands.
868 MIB.addOperand(MI.getOperand(OpIdx++));
869 MIB.addReg(DReg);
870 ++OpIdx;
871 // Add the lane select operand.
872 MIB.addImm(Lane);
873 // Add the predicate operands.
874 MIB.addOperand(MI.getOperand(OpIdx++));
875 MIB.addOperand(MI.getOperand(OpIdx++));
876
877 TransferImpOps(MI, MIB, MIB);
878 MI.eraseFromParent();
879 break;
880 }
Bob Wilson9d4ebc02010-09-16 00:31:02 +0000881
Bob Wilsonffde0802010-09-02 16:00:54 +0000882 case ARM::VLD1q8Pseudo:
Bob Wilsonffde0802010-09-02 16:00:54 +0000883 case ARM::VLD1q16Pseudo:
Bob Wilsonffde0802010-09-02 16:00:54 +0000884 case ARM::VLD1q32Pseudo:
Bob Wilsonffde0802010-09-02 16:00:54 +0000885 case ARM::VLD1q64Pseudo:
Bob Wilsonffde0802010-09-02 16:00:54 +0000886 case ARM::VLD1q8Pseudo_UPD:
Bob Wilsonffde0802010-09-02 16:00:54 +0000887 case ARM::VLD1q16Pseudo_UPD:
Bob Wilsonffde0802010-09-02 16:00:54 +0000888 case ARM::VLD1q32Pseudo_UPD:
Bob Wilsonffde0802010-09-02 16:00:54 +0000889 case ARM::VLD1q64Pseudo_UPD:
Bob Wilsonffde0802010-09-02 16:00:54 +0000890 case ARM::VLD2d8Pseudo:
Bob Wilsonffde0802010-09-02 16:00:54 +0000891 case ARM::VLD2d16Pseudo:
Bob Wilsonffde0802010-09-02 16:00:54 +0000892 case ARM::VLD2d32Pseudo:
Bob Wilsonffde0802010-09-02 16:00:54 +0000893 case ARM::VLD2q8Pseudo:
Bob Wilsonffde0802010-09-02 16:00:54 +0000894 case ARM::VLD2q16Pseudo:
Bob Wilsonffde0802010-09-02 16:00:54 +0000895 case ARM::VLD2q32Pseudo:
Bob Wilsonffde0802010-09-02 16:00:54 +0000896 case ARM::VLD2d8Pseudo_UPD:
Bob Wilsonffde0802010-09-02 16:00:54 +0000897 case ARM::VLD2d16Pseudo_UPD:
Bob Wilsonffde0802010-09-02 16:00:54 +0000898 case ARM::VLD2d32Pseudo_UPD:
Bob Wilsonffde0802010-09-02 16:00:54 +0000899 case ARM::VLD2q8Pseudo_UPD:
Bob Wilsonffde0802010-09-02 16:00:54 +0000900 case ARM::VLD2q16Pseudo_UPD:
Bob Wilsonffde0802010-09-02 16:00:54 +0000901 case ARM::VLD2q32Pseudo_UPD:
Bob Wilsonf5721912010-09-03 18:16:02 +0000902 case ARM::VLD3d8Pseudo:
Bob Wilsonf5721912010-09-03 18:16:02 +0000903 case ARM::VLD3d16Pseudo:
Bob Wilsonf5721912010-09-03 18:16:02 +0000904 case ARM::VLD3d32Pseudo:
Bob Wilsonffde0802010-09-02 16:00:54 +0000905 case ARM::VLD1d64TPseudo:
Bob Wilsonf5721912010-09-03 18:16:02 +0000906 case ARM::VLD3d8Pseudo_UPD:
Bob Wilsonf5721912010-09-03 18:16:02 +0000907 case ARM::VLD3d16Pseudo_UPD:
Bob Wilsonf5721912010-09-03 18:16:02 +0000908 case ARM::VLD3d32Pseudo_UPD:
Bob Wilsonffde0802010-09-02 16:00:54 +0000909 case ARM::VLD1d64TPseudo_UPD:
Bob Wilsonf5721912010-09-03 18:16:02 +0000910 case ARM::VLD3q8Pseudo_UPD:
Bob Wilsonf5721912010-09-03 18:16:02 +0000911 case ARM::VLD3q16Pseudo_UPD:
Bob Wilsonf5721912010-09-03 18:16:02 +0000912 case ARM::VLD3q32Pseudo_UPD:
Bob Wilsonf5721912010-09-03 18:16:02 +0000913 case ARM::VLD3q8oddPseudo_UPD:
Bob Wilsonf5721912010-09-03 18:16:02 +0000914 case ARM::VLD3q16oddPseudo_UPD:
Bob Wilsonf5721912010-09-03 18:16:02 +0000915 case ARM::VLD3q32oddPseudo_UPD:
Bob Wilsonf5721912010-09-03 18:16:02 +0000916 case ARM::VLD4d8Pseudo:
Bob Wilsonf5721912010-09-03 18:16:02 +0000917 case ARM::VLD4d16Pseudo:
Bob Wilsonf5721912010-09-03 18:16:02 +0000918 case ARM::VLD4d32Pseudo:
Bob Wilsonffde0802010-09-02 16:00:54 +0000919 case ARM::VLD1d64QPseudo:
Bob Wilsonf5721912010-09-03 18:16:02 +0000920 case ARM::VLD4d8Pseudo_UPD:
Bob Wilsonf5721912010-09-03 18:16:02 +0000921 case ARM::VLD4d16Pseudo_UPD:
Bob Wilsonf5721912010-09-03 18:16:02 +0000922 case ARM::VLD4d32Pseudo_UPD:
Bob Wilsonffde0802010-09-02 16:00:54 +0000923 case ARM::VLD1d64QPseudo_UPD:
Bob Wilsonf5721912010-09-03 18:16:02 +0000924 case ARM::VLD4q8Pseudo_UPD:
Bob Wilsonf5721912010-09-03 18:16:02 +0000925 case ARM::VLD4q16Pseudo_UPD:
Bob Wilsonf5721912010-09-03 18:16:02 +0000926 case ARM::VLD4q32Pseudo_UPD:
Bob Wilsonf5721912010-09-03 18:16:02 +0000927 case ARM::VLD4q8oddPseudo_UPD:
Bob Wilsonf5721912010-09-03 18:16:02 +0000928 case ARM::VLD4q16oddPseudo_UPD:
Bob Wilsonf5721912010-09-03 18:16:02 +0000929 case ARM::VLD4q32oddPseudo_UPD:
Bob Wilson2a0e9742010-11-27 06:35:16 +0000930 case ARM::VLD1DUPq8Pseudo:
931 case ARM::VLD1DUPq16Pseudo:
932 case ARM::VLD1DUPq32Pseudo:
933 case ARM::VLD1DUPq8Pseudo_UPD:
934 case ARM::VLD1DUPq16Pseudo_UPD:
935 case ARM::VLD1DUPq32Pseudo_UPD:
Bob Wilson8466fa12010-09-13 23:01:35 +0000936 ExpandVLD(MBBI);
937 break;
Bob Wilsonffde0802010-09-02 16:00:54 +0000938
Bob Wilsone5ce4f62010-08-28 05:12:57 +0000939 case ARM::VST1q8Pseudo:
Bob Wilsone5ce4f62010-08-28 05:12:57 +0000940 case ARM::VST1q16Pseudo:
Bob Wilsone5ce4f62010-08-28 05:12:57 +0000941 case ARM::VST1q32Pseudo:
Bob Wilsone5ce4f62010-08-28 05:12:57 +0000942 case ARM::VST1q64Pseudo:
Bob Wilsone5ce4f62010-08-28 05:12:57 +0000943 case ARM::VST1q8Pseudo_UPD:
Bob Wilsone5ce4f62010-08-28 05:12:57 +0000944 case ARM::VST1q16Pseudo_UPD:
Bob Wilsone5ce4f62010-08-28 05:12:57 +0000945 case ARM::VST1q32Pseudo_UPD:
Bob Wilsone5ce4f62010-08-28 05:12:57 +0000946 case ARM::VST1q64Pseudo_UPD:
Bob Wilsone5ce4f62010-08-28 05:12:57 +0000947 case ARM::VST2d8Pseudo:
Bob Wilsone5ce4f62010-08-28 05:12:57 +0000948 case ARM::VST2d16Pseudo:
Bob Wilsone5ce4f62010-08-28 05:12:57 +0000949 case ARM::VST2d32Pseudo:
Bob Wilsone5ce4f62010-08-28 05:12:57 +0000950 case ARM::VST2q8Pseudo:
Bob Wilsone5ce4f62010-08-28 05:12:57 +0000951 case ARM::VST2q16Pseudo:
Bob Wilsone5ce4f62010-08-28 05:12:57 +0000952 case ARM::VST2q32Pseudo:
Bob Wilsone5ce4f62010-08-28 05:12:57 +0000953 case ARM::VST2d8Pseudo_UPD:
Bob Wilsone5ce4f62010-08-28 05:12:57 +0000954 case ARM::VST2d16Pseudo_UPD:
Bob Wilsone5ce4f62010-08-28 05:12:57 +0000955 case ARM::VST2d32Pseudo_UPD:
Bob Wilsone5ce4f62010-08-28 05:12:57 +0000956 case ARM::VST2q8Pseudo_UPD:
Bob Wilsone5ce4f62010-08-28 05:12:57 +0000957 case ARM::VST2q16Pseudo_UPD:
Bob Wilsone5ce4f62010-08-28 05:12:57 +0000958 case ARM::VST2q32Pseudo_UPD:
Bob Wilson01ba4612010-08-26 18:51:29 +0000959 case ARM::VST3d8Pseudo:
Bob Wilson01ba4612010-08-26 18:51:29 +0000960 case ARM::VST3d16Pseudo:
Bob Wilson01ba4612010-08-26 18:51:29 +0000961 case ARM::VST3d32Pseudo:
Bob Wilson01ba4612010-08-26 18:51:29 +0000962 case ARM::VST1d64TPseudo:
Bob Wilson01ba4612010-08-26 18:51:29 +0000963 case ARM::VST3d8Pseudo_UPD:
Bob Wilson01ba4612010-08-26 18:51:29 +0000964 case ARM::VST3d16Pseudo_UPD:
Bob Wilson01ba4612010-08-26 18:51:29 +0000965 case ARM::VST3d32Pseudo_UPD:
Bob Wilson01ba4612010-08-26 18:51:29 +0000966 case ARM::VST1d64TPseudo_UPD:
Bob Wilson01ba4612010-08-26 18:51:29 +0000967 case ARM::VST3q8Pseudo_UPD:
Bob Wilson01ba4612010-08-26 18:51:29 +0000968 case ARM::VST3q16Pseudo_UPD:
Bob Wilson01ba4612010-08-26 18:51:29 +0000969 case ARM::VST3q32Pseudo_UPD:
Bob Wilson01ba4612010-08-26 18:51:29 +0000970 case ARM::VST3q8oddPseudo_UPD:
Bob Wilson01ba4612010-08-26 18:51:29 +0000971 case ARM::VST3q16oddPseudo_UPD:
Bob Wilson01ba4612010-08-26 18:51:29 +0000972 case ARM::VST3q32oddPseudo_UPD:
Bob Wilson709d5922010-08-25 23:27:42 +0000973 case ARM::VST4d8Pseudo:
Bob Wilson709d5922010-08-25 23:27:42 +0000974 case ARM::VST4d16Pseudo:
Bob Wilson709d5922010-08-25 23:27:42 +0000975 case ARM::VST4d32Pseudo:
Bob Wilson70e48b22010-08-26 05:33:30 +0000976 case ARM::VST1d64QPseudo:
Bob Wilson709d5922010-08-25 23:27:42 +0000977 case ARM::VST4d8Pseudo_UPD:
Bob Wilson709d5922010-08-25 23:27:42 +0000978 case ARM::VST4d16Pseudo_UPD:
Bob Wilson709d5922010-08-25 23:27:42 +0000979 case ARM::VST4d32Pseudo_UPD:
Bob Wilson70e48b22010-08-26 05:33:30 +0000980 case ARM::VST1d64QPseudo_UPD:
Bob Wilson709d5922010-08-25 23:27:42 +0000981 case ARM::VST4q8Pseudo_UPD:
Bob Wilson709d5922010-08-25 23:27:42 +0000982 case ARM::VST4q16Pseudo_UPD:
Bob Wilson709d5922010-08-25 23:27:42 +0000983 case ARM::VST4q32Pseudo_UPD:
Bob Wilson709d5922010-08-25 23:27:42 +0000984 case ARM::VST4q8oddPseudo_UPD:
Bob Wilson709d5922010-08-25 23:27:42 +0000985 case ARM::VST4q16oddPseudo_UPD:
Bob Wilson709d5922010-08-25 23:27:42 +0000986 case ARM::VST4q32oddPseudo_UPD:
Bob Wilson8466fa12010-09-13 23:01:35 +0000987 ExpandVST(MBBI);
988 break;
989
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000990 case ARM::VLD1LNq8Pseudo:
991 case ARM::VLD1LNq16Pseudo:
992 case ARM::VLD1LNq32Pseudo:
993 case ARM::VLD1LNq8Pseudo_UPD:
994 case ARM::VLD1LNq16Pseudo_UPD:
995 case ARM::VLD1LNq32Pseudo_UPD:
Bob Wilson8466fa12010-09-13 23:01:35 +0000996 case ARM::VLD2LNd8Pseudo:
997 case ARM::VLD2LNd16Pseudo:
998 case ARM::VLD2LNd32Pseudo:
999 case ARM::VLD2LNq16Pseudo:
1000 case ARM::VLD2LNq32Pseudo:
1001 case ARM::VLD2LNd8Pseudo_UPD:
1002 case ARM::VLD2LNd16Pseudo_UPD:
1003 case ARM::VLD2LNd32Pseudo_UPD:
1004 case ARM::VLD2LNq16Pseudo_UPD:
1005 case ARM::VLD2LNq32Pseudo_UPD:
1006 case ARM::VLD3LNd8Pseudo:
1007 case ARM::VLD3LNd16Pseudo:
1008 case ARM::VLD3LNd32Pseudo:
1009 case ARM::VLD3LNq16Pseudo:
1010 case ARM::VLD3LNq32Pseudo:
1011 case ARM::VLD3LNd8Pseudo_UPD:
1012 case ARM::VLD3LNd16Pseudo_UPD:
1013 case ARM::VLD3LNd32Pseudo_UPD:
1014 case ARM::VLD3LNq16Pseudo_UPD:
1015 case ARM::VLD3LNq32Pseudo_UPD:
1016 case ARM::VLD4LNd8Pseudo:
1017 case ARM::VLD4LNd16Pseudo:
1018 case ARM::VLD4LNd32Pseudo:
1019 case ARM::VLD4LNq16Pseudo:
1020 case ARM::VLD4LNq32Pseudo:
1021 case ARM::VLD4LNd8Pseudo_UPD:
1022 case ARM::VLD4LNd16Pseudo_UPD:
1023 case ARM::VLD4LNd32Pseudo_UPD:
1024 case ARM::VLD4LNq16Pseudo_UPD:
1025 case ARM::VLD4LNq32Pseudo_UPD:
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001026 case ARM::VST1LNq8Pseudo:
1027 case ARM::VST1LNq16Pseudo:
1028 case ARM::VST1LNq32Pseudo:
1029 case ARM::VST1LNq8Pseudo_UPD:
1030 case ARM::VST1LNq16Pseudo_UPD:
1031 case ARM::VST1LNq32Pseudo_UPD:
Bob Wilson8466fa12010-09-13 23:01:35 +00001032 case ARM::VST2LNd8Pseudo:
1033 case ARM::VST2LNd16Pseudo:
1034 case ARM::VST2LNd32Pseudo:
1035 case ARM::VST2LNq16Pseudo:
1036 case ARM::VST2LNq32Pseudo:
1037 case ARM::VST2LNd8Pseudo_UPD:
1038 case ARM::VST2LNd16Pseudo_UPD:
1039 case ARM::VST2LNd32Pseudo_UPD:
1040 case ARM::VST2LNq16Pseudo_UPD:
1041 case ARM::VST2LNq32Pseudo_UPD:
1042 case ARM::VST3LNd8Pseudo:
1043 case ARM::VST3LNd16Pseudo:
1044 case ARM::VST3LNd32Pseudo:
1045 case ARM::VST3LNq16Pseudo:
1046 case ARM::VST3LNq32Pseudo:
1047 case ARM::VST3LNd8Pseudo_UPD:
1048 case ARM::VST3LNd16Pseudo_UPD:
1049 case ARM::VST3LNd32Pseudo_UPD:
1050 case ARM::VST3LNq16Pseudo_UPD:
1051 case ARM::VST3LNq32Pseudo_UPD:
1052 case ARM::VST4LNd8Pseudo:
1053 case ARM::VST4LNd16Pseudo:
1054 case ARM::VST4LNd32Pseudo:
1055 case ARM::VST4LNq16Pseudo:
1056 case ARM::VST4LNq32Pseudo:
1057 case ARM::VST4LNd8Pseudo_UPD:
1058 case ARM::VST4LNd16Pseudo_UPD:
1059 case ARM::VST4LNd32Pseudo_UPD:
1060 case ARM::VST4LNq16Pseudo_UPD:
1061 case ARM::VST4LNq32Pseudo_UPD:
1062 ExpandLaneOp(MBBI);
1063 break;
Bob Wilsonbd916c52010-09-13 23:55:10 +00001064
1065 case ARM::VTBL2Pseudo:
1066 ExpandVTBL(MBBI, ARM::VTBL2, false, 2); break;
1067 case ARM::VTBL3Pseudo:
1068 ExpandVTBL(MBBI, ARM::VTBL3, false, 3); break;
1069 case ARM::VTBL4Pseudo:
1070 ExpandVTBL(MBBI, ARM::VTBL4, false, 4); break;
1071 case ARM::VTBX2Pseudo:
1072 ExpandVTBL(MBBI, ARM::VTBX2, true, 2); break;
1073 case ARM::VTBX3Pseudo:
1074 ExpandVTBL(MBBI, ARM::VTBX3, true, 3); break;
1075 case ARM::VTBX4Pseudo:
1076 ExpandVTBL(MBBI, ARM::VTBX4, true, 4); break;
Bob Wilson709d5922010-08-25 23:27:42 +00001077 }
1078
1079 if (ModifiedOp)
Evan Chengd929f772010-05-13 00:17:02 +00001080 Modified = true;
Evan Chengb9803a82009-11-06 23:52:48 +00001081 MBBI = NMBBI;
1082 }
1083
1084 return Modified;
1085}
1086
1087bool ARMExpandPseudo::runOnMachineFunction(MachineFunction &MF) {
Jim Grosbache4ad3872010-10-19 23:27:08 +00001088 TII = static_cast<const ARMBaseInstrInfo*>(MF.getTarget().getInstrInfo());
Evan Chengd929f772010-05-13 00:17:02 +00001089 TRI = MF.getTarget().getRegisterInfo();
Evan Cheng893d7fe2010-11-12 23:03:38 +00001090 STI = &MF.getTarget().getSubtarget<ARMSubtarget>();
Evan Chengb9803a82009-11-06 23:52:48 +00001091
1092 bool Modified = false;
1093 for (MachineFunction::iterator MFI = MF.begin(), E = MF.end(); MFI != E;
1094 ++MFI)
1095 Modified |= ExpandMBB(*MFI);
1096 return Modified;
1097}
1098
1099/// createARMExpandPseudoPass - returns an instance of the pseudo instruction
1100/// expansion pass.
1101FunctionPass *llvm::createARMExpandPseudoPass() {
1102 return new ARMExpandPseudo();
1103}