blob: 3dee4067af9f27b8954a2f1fc9d2f59afb3e7877 [file] [log] [blame]
Nate Begeman21e463b2005-10-16 05:39:50 +00001//===-- PPCISelDAGToDAG.cpp - PPC --pattern matching inst selector --------===//
Chris Lattnera5a91b12005-08-17 19:33:03 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattnera5a91b12005-08-17 19:33:03 +00007//
8//===----------------------------------------------------------------------===//
9//
Nate Begeman21e463b2005-10-16 05:39:50 +000010// This file defines a pattern matching instruction selector for PowerPC,
Chris Lattnera5a91b12005-08-17 19:33:03 +000011// converting from a legalized dag to a PPC dag.
12//
13//===----------------------------------------------------------------------===//
14
Chris Lattner95b2c7d2006-12-19 22:59:26 +000015#define DEBUG_TYPE "ppc-codegen"
Chris Lattner26689592005-10-14 23:51:18 +000016#include "PPC.h"
Chris Lattner16e71f22005-10-14 23:59:06 +000017#include "PPCTargetMachine.h"
Evan Cheng94b95502011-07-26 00:24:13 +000018#include "MCTargetDesc/PPCPredicates.h"
Chris Lattner4416f1a2005-08-19 22:38:53 +000019#include "llvm/CodeGen/MachineInstrBuilder.h"
20#include "llvm/CodeGen/MachineFunction.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000021#include "llvm/CodeGen/MachineRegisterInfo.h"
Chris Lattnera5a91b12005-08-17 19:33:03 +000022#include "llvm/CodeGen/SelectionDAG.h"
23#include "llvm/CodeGen/SelectionDAGISel.h"
24#include "llvm/Target/TargetOptions.h"
Chris Lattner2fe76e52005-08-25 04:47:18 +000025#include "llvm/Constants.h"
Chris Lattner9062d9a2009-04-17 00:26:12 +000026#include "llvm/Function.h"
Chris Lattner4416f1a2005-08-19 22:38:53 +000027#include "llvm/GlobalValue.h"
Chris Lattner420736d2006-03-25 06:47:10 +000028#include "llvm/Intrinsics.h"
Chris Lattnera5a91b12005-08-17 19:33:03 +000029#include "llvm/Support/Debug.h"
30#include "llvm/Support/MathExtras.h"
Torok Edwindac237e2009-07-08 20:53:28 +000031#include "llvm/Support/ErrorHandling.h"
32#include "llvm/Support/raw_ostream.h"
Chris Lattnera5a91b12005-08-17 19:33:03 +000033using namespace llvm;
34
35namespace {
Chris Lattnera5a91b12005-08-17 19:33:03 +000036 //===--------------------------------------------------------------------===//
Nate Begeman1d9d7422005-10-18 00:28:58 +000037 /// PPCDAGToDAGISel - PPC specific code to select PPC machine
Chris Lattnera5a91b12005-08-17 19:33:03 +000038 /// instructions for SelectionDAG operations.
39 ///
Nick Lewycky6726b6d2009-10-25 06:33:48 +000040 class PPCDAGToDAGISel : public SelectionDAGISel {
Dan Gohmand858e902010-04-17 15:26:15 +000041 const PPCTargetMachine &TM;
42 const PPCTargetLowering &PPCLowering;
Evan Cheng152b7e12007-10-23 06:42:42 +000043 const PPCSubtarget &PPCSubTarget;
Chris Lattner4416f1a2005-08-19 22:38:53 +000044 unsigned GlobalBaseReg;
Chris Lattnera5a91b12005-08-17 19:33:03 +000045 public:
Dan Gohman1002c022008-07-07 18:00:37 +000046 explicit PPCDAGToDAGISel(PPCTargetMachine &tm)
Dan Gohman79ce2762009-01-15 19:20:50 +000047 : SelectionDAGISel(tm), TM(tm),
Evan Cheng152b7e12007-10-23 06:42:42 +000048 PPCLowering(*TM.getTargetLowering()),
49 PPCSubTarget(*TM.getSubtargetImpl()) {}
Andrew Trick6e8f4c42010-12-24 04:28:06 +000050
Dan Gohmanad2afc22009-07-31 18:16:33 +000051 virtual bool runOnMachineFunction(MachineFunction &MF) {
Chris Lattner4416f1a2005-08-19 22:38:53 +000052 // Make sure we re-emit a set of the global base reg if necessary
53 GlobalBaseReg = 0;
Dan Gohmanad2afc22009-07-31 18:16:33 +000054 SelectionDAGISel::runOnMachineFunction(MF);
Andrew Trick6e8f4c42010-12-24 04:28:06 +000055
Dan Gohmanad2afc22009-07-31 18:16:33 +000056 InsertVRSaveCode(MF);
Chris Lattner4bb18952006-03-16 18:25:23 +000057 return true;
Chris Lattner4416f1a2005-08-19 22:38:53 +000058 }
Andrew Trick6e8f4c42010-12-24 04:28:06 +000059
Chris Lattnera5a91b12005-08-17 19:33:03 +000060 /// getI32Imm - Return a target constant with the specified value, of type
61 /// i32.
Dan Gohman475871a2008-07-27 21:46:04 +000062 inline SDValue getI32Imm(unsigned Imm) {
Owen Anderson825b72b2009-08-11 20:47:22 +000063 return CurDAG->getTargetConstant(Imm, MVT::i32);
Chris Lattnera5a91b12005-08-17 19:33:03 +000064 }
Chris Lattner4416f1a2005-08-19 22:38:53 +000065
Chris Lattnerc08f9022006-06-27 00:04:13 +000066 /// getI64Imm - Return a target constant with the specified value, of type
67 /// i64.
Dan Gohman475871a2008-07-27 21:46:04 +000068 inline SDValue getI64Imm(uint64_t Imm) {
Owen Anderson825b72b2009-08-11 20:47:22 +000069 return CurDAG->getTargetConstant(Imm, MVT::i64);
Chris Lattnerc08f9022006-06-27 00:04:13 +000070 }
Andrew Trick6e8f4c42010-12-24 04:28:06 +000071
Chris Lattnerc08f9022006-06-27 00:04:13 +000072 /// getSmallIPtrImm - Return a target constant of pointer type.
Dan Gohman475871a2008-07-27 21:46:04 +000073 inline SDValue getSmallIPtrImm(unsigned Imm) {
Chris Lattnerc08f9022006-06-27 00:04:13 +000074 return CurDAG->getTargetConstant(Imm, PPCLowering.getPointerTy());
75 }
Andrew Trick6e8f4c42010-12-24 04:28:06 +000076
77 /// isRunOfOnes - Returns true iff Val consists of one contiguous run of 1s
Nate Begemanf42f1332006-09-22 05:01:56 +000078 /// with any number of 0s on either side. The 1s are allowed to wrap from
79 /// LSB to MSB, so 0x000FFF0, 0x0000FFFF, and 0xFF0000FF are all runs.
80 /// 0x0F0F0000 is not, since all 1s are not contiguous.
81 static bool isRunOfOnes(unsigned Val, unsigned &MB, unsigned &ME);
82
83
84 /// isRotateAndMask - Returns true if Mask and Shift can be folded into a
85 /// rotate and mask opcode and mask operation.
Dale Johannesenb60d5192009-11-24 01:09:07 +000086 static bool isRotateAndMask(SDNode *N, unsigned Mask, bool isShiftMask,
Nate Begemanf42f1332006-09-22 05:01:56 +000087 unsigned &SH, unsigned &MB, unsigned &ME);
Andrew Trick6e8f4c42010-12-24 04:28:06 +000088
Chris Lattner4416f1a2005-08-19 22:38:53 +000089 /// getGlobalBaseReg - insert code into the entry mbb to materialize the PIC
90 /// base register. Return the virtual register that holds this value.
Evan Cheng9ade2182006-08-26 05:34:46 +000091 SDNode *getGlobalBaseReg();
Andrew Trick6e8f4c42010-12-24 04:28:06 +000092
Chris Lattnera5a91b12005-08-17 19:33:03 +000093 // Select - Convert the specified operand from a target-independent to a
94 // target-specific node if it hasn't already been changed.
Dan Gohmaneeb3a002010-01-05 01:24:18 +000095 SDNode *Select(SDNode *N);
Andrew Trick6e8f4c42010-12-24 04:28:06 +000096
Nate Begeman02b88a42005-08-19 00:38:14 +000097 SDNode *SelectBitfieldInsert(SDNode *N);
98
Chris Lattner2fbb4572005-08-21 18:50:37 +000099 /// SelectCC - Select a comparison of the specified values with the
100 /// specified condition code, returning the CR# of the expression.
Dale Johannesenf5f5dce2009-02-06 19:16:40 +0000101 SDValue SelectCC(SDValue LHS, SDValue RHS, ISD::CondCode CC, DebugLoc dl);
Chris Lattner2fbb4572005-08-21 18:50:37 +0000102
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000103 /// SelectAddrImm - Returns true if the address N can be represented by
104 /// a base register plus a signed 16-bit displacement [r+imm].
Chris Lattner52a261b2010-09-21 20:31:19 +0000105 bool SelectAddrImm(SDValue N, SDValue &Disp,
Dan Gohman475871a2008-07-27 21:46:04 +0000106 SDValue &Base) {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000107 return PPCLowering.SelectAddressRegImm(N, Disp, Base, *CurDAG);
108 }
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000109
Chris Lattner74531e42006-11-16 00:41:37 +0000110 /// SelectAddrImmOffs - Return true if the operand is valid for a preinc
111 /// immediate field. Because preinc imms have already been validated, just
112 /// accept it.
Chris Lattner52a261b2010-09-21 20:31:19 +0000113 bool SelectAddrImmOffs(SDValue N, SDValue &Out) const {
Chris Lattner74531e42006-11-16 00:41:37 +0000114 Out = N;
115 return true;
116 }
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000117
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000118 /// SelectAddrIdx - Given the specified addressed, check to see if it can be
119 /// represented as an indexed [r+r] operation. Returns false if it can
120 /// be represented by [r+imm], which are preferred.
Chris Lattner52a261b2010-09-21 20:31:19 +0000121 bool SelectAddrIdx(SDValue N, SDValue &Base, SDValue &Index) {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000122 return PPCLowering.SelectAddressRegReg(N, Base, Index, *CurDAG);
123 }
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000124
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000125 /// SelectAddrIdxOnly - Given the specified addressed, force it to be
126 /// represented as an indexed [r+r] operation.
Chris Lattner52a261b2010-09-21 20:31:19 +0000127 bool SelectAddrIdxOnly(SDValue N, SDValue &Base, SDValue &Index) {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000128 return PPCLowering.SelectAddressRegRegOnly(N, Base, Index, *CurDAG);
129 }
Chris Lattner9944b762005-08-21 22:31:09 +0000130
Chris Lattnere5ba5802006-03-22 05:26:03 +0000131 /// SelectAddrImmShift - Returns true if the address N can be represented by
132 /// a base register plus a signed 14-bit displacement [r+imm*4]. Suitable
133 /// for use by STD and friends.
Chris Lattner52a261b2010-09-21 20:31:19 +0000134 bool SelectAddrImmShift(SDValue N, SDValue &Disp, SDValue &Base) {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000135 return PPCLowering.SelectAddressRegImmShift(N, Disp, Base, *CurDAG);
136 }
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000137
Chris Lattnere5d88612006-02-24 02:13:12 +0000138 /// SelectInlineAsmMemoryOperand - Implement addressing mode selection for
Dale Johannesen5cfd4dd2009-08-18 00:18:39 +0000139 /// inline asm expressions. It is always correct to compute the value into
140 /// a register. The case of adding a (possibly relocatable) constant to a
141 /// register can be improved, but it is wrong to substitute Reg+Reg for
142 /// Reg in an asm, because the load or store opcode would have to change.
143 virtual bool SelectInlineAsmMemoryOperand(const SDValue &Op,
Chris Lattnere5d88612006-02-24 02:13:12 +0000144 char ConstraintCode,
Dan Gohmanf350b272008-08-23 02:25:05 +0000145 std::vector<SDValue> &OutOps) {
Dale Johannesen5cfd4dd2009-08-18 00:18:39 +0000146 OutOps.push_back(Op);
Chris Lattnere5d88612006-02-24 02:13:12 +0000147 return false;
148 }
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000149
Dan Gohmanad2afc22009-07-31 18:16:33 +0000150 void InsertVRSaveCode(MachineFunction &MF);
Chris Lattner4bb18952006-03-16 18:25:23 +0000151
Chris Lattnera5a91b12005-08-17 19:33:03 +0000152 virtual const char *getPassName() const {
153 return "PowerPC DAG->DAG Pattern Instruction Selection";
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000154 }
155
Chris Lattneraf165382005-09-13 22:03:06 +0000156// Include the pieces autogenerated from the target description.
Chris Lattner4c7b43b2005-10-14 23:37:35 +0000157#include "PPCGenDAGISel.inc"
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000158
Chris Lattnerbd937b92005-10-06 18:45:51 +0000159private:
Dan Gohmaneeb3a002010-01-05 01:24:18 +0000160 SDNode *SelectSETCC(SDNode *N);
Chris Lattnera5a91b12005-08-17 19:33:03 +0000161 };
162}
163
Chris Lattner4bb18952006-03-16 18:25:23 +0000164/// InsertVRSaveCode - Once the entire function has been instruction selected,
165/// all virtual registers are created and all machine instructions are built,
166/// check to see if we need to save/restore VRSAVE. If so, do it.
Dan Gohmanad2afc22009-07-31 18:16:33 +0000167void PPCDAGToDAGISel::InsertVRSaveCode(MachineFunction &Fn) {
Chris Lattner1877ec92006-03-13 21:52:10 +0000168 // Check to see if this function uses vector registers, which means we have to
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000169 // save and restore the VRSAVE register and update it with the regs we use.
Chris Lattner1877ec92006-03-13 21:52:10 +0000170 //
Dan Gohmanf451cb82010-02-10 16:03:48 +0000171 // In this case, there will be virtual registers of vector type created
Chris Lattner1877ec92006-03-13 21:52:10 +0000172 // by the scheduler. Detect them now.
Chris Lattner1877ec92006-03-13 21:52:10 +0000173 bool HasVectorVReg = false;
Jakob Stoklund Olesenb2581352011-01-08 23:11:11 +0000174 for (unsigned i = 0, e = RegInfo->getNumVirtRegs(); i != e; ++i) {
175 unsigned Reg = TargetRegisterInfo::index2VirtReg(i);
176 if (RegInfo->getRegClass(Reg) == &PPC::VRRCRegClass) {
Chris Lattner1877ec92006-03-13 21:52:10 +0000177 HasVectorVReg = true;
178 break;
179 }
Jakob Stoklund Olesenb2581352011-01-08 23:11:11 +0000180 }
Chris Lattner4bb18952006-03-16 18:25:23 +0000181 if (!HasVectorVReg) return; // nothing to do.
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000182
Chris Lattner1877ec92006-03-13 21:52:10 +0000183 // If we have a vector register, we want to emit code into the entry and exit
184 // blocks to save and restore the VRSAVE register. We do this here (instead
185 // of marking all vector instructions as clobbering VRSAVE) for two reasons:
186 //
187 // 1. This (trivially) reduces the load on the register allocator, by not
188 // having to represent the live range of the VRSAVE register.
189 // 2. This (more significantly) allows us to create a temporary virtual
190 // register to hold the saved VRSAVE value, allowing this temporary to be
191 // register allocated, instead of forcing it to be spilled to the stack.
Chris Lattner4bb18952006-03-16 18:25:23 +0000192
193 // Create two vregs - one to hold the VRSAVE register that is live-in to the
194 // function and one for the value after having bits or'd into it.
Chris Lattner84bc5422007-12-31 04:13:23 +0000195 unsigned InVRSAVE = RegInfo->createVirtualRegister(&PPC::GPRCRegClass);
196 unsigned UpdatedVRSAVE = RegInfo->createVirtualRegister(&PPC::GPRCRegClass);
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000197
Evan Chengc0f64ff2006-11-27 23:37:22 +0000198 const TargetInstrInfo &TII = *TM.getInstrInfo();
Chris Lattner4bb18952006-03-16 18:25:23 +0000199 MachineBasicBlock &EntryBB = *Fn.begin();
Chris Lattnerc7f3ace2010-04-02 20:16:16 +0000200 DebugLoc dl;
Chris Lattner4bb18952006-03-16 18:25:23 +0000201 // Emit the following code into the entry block:
202 // InVRSAVE = MFVRSAVE
203 // UpdatedVRSAVE = UPDATE_VRSAVE InVRSAVE
204 // MTVRSAVE UpdatedVRSAVE
205 MachineBasicBlock::iterator IP = EntryBB.begin(); // Insert Point
Dale Johannesen536a2f12009-02-13 02:27:39 +0000206 BuildMI(EntryBB, IP, dl, TII.get(PPC::MFVRSAVE), InVRSAVE);
207 BuildMI(EntryBB, IP, dl, TII.get(PPC::UPDATE_VRSAVE),
Chris Lattner69244302008-01-07 01:56:04 +0000208 UpdatedVRSAVE).addReg(InVRSAVE);
Dale Johannesen536a2f12009-02-13 02:27:39 +0000209 BuildMI(EntryBB, IP, dl, TII.get(PPC::MTVRSAVE)).addReg(UpdatedVRSAVE);
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000210
Chris Lattner4bb18952006-03-16 18:25:23 +0000211 // Find all return blocks, outputting a restore in each epilog.
Chris Lattner4bb18952006-03-16 18:25:23 +0000212 for (MachineFunction::iterator BB = Fn.begin(), E = Fn.end(); BB != E; ++BB) {
Chris Lattner749c6f62008-01-07 07:27:27 +0000213 if (!BB->empty() && BB->back().getDesc().isReturn()) {
Chris Lattner4bb18952006-03-16 18:25:23 +0000214 IP = BB->end(); --IP;
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000215
Chris Lattner4bb18952006-03-16 18:25:23 +0000216 // Skip over all terminator instructions, which are part of the return
217 // sequence.
218 MachineBasicBlock::iterator I2 = IP;
Chris Lattner749c6f62008-01-07 07:27:27 +0000219 while (I2 != BB->begin() && (--I2)->getDesc().isTerminator())
Chris Lattner4bb18952006-03-16 18:25:23 +0000220 IP = I2;
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000221
Chris Lattner4bb18952006-03-16 18:25:23 +0000222 // Emit: MTVRSAVE InVRSave
Dale Johannesen536a2f12009-02-13 02:27:39 +0000223 BuildMI(*BB, IP, dl, TII.get(PPC::MTVRSAVE)).addReg(InVRSAVE);
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000224 }
Chris Lattner1877ec92006-03-13 21:52:10 +0000225 }
Chris Lattnerbd937b92005-10-06 18:45:51 +0000226}
Chris Lattner6cd40d52005-09-03 01:17:22 +0000227
Chris Lattner4bb18952006-03-16 18:25:23 +0000228
Chris Lattner4416f1a2005-08-19 22:38:53 +0000229/// getGlobalBaseReg - Output the instructions required to put the
230/// base address to use for accessing globals into a register.
231///
Evan Cheng9ade2182006-08-26 05:34:46 +0000232SDNode *PPCDAGToDAGISel::getGlobalBaseReg() {
Chris Lattner4416f1a2005-08-19 22:38:53 +0000233 if (!GlobalBaseReg) {
Evan Chengc0f64ff2006-11-27 23:37:22 +0000234 const TargetInstrInfo &TII = *TM.getInstrInfo();
Chris Lattner4416f1a2005-08-19 22:38:53 +0000235 // Insert the set of GlobalBaseReg into the first MBB of the function
Dan Gohmanbd51c672009-08-15 02:07:36 +0000236 MachineBasicBlock &FirstMBB = MF->front();
Chris Lattner4416f1a2005-08-19 22:38:53 +0000237 MachineBasicBlock::iterator MBBI = FirstMBB.begin();
Chris Lattnerc7f3ace2010-04-02 20:16:16 +0000238 DebugLoc dl;
Chris Lattnerc08f9022006-06-27 00:04:13 +0000239
Owen Anderson825b72b2009-08-11 20:47:22 +0000240 if (PPCLowering.getPointerTy() == MVT::i32) {
Chris Lattner84bc5422007-12-31 04:13:23 +0000241 GlobalBaseReg = RegInfo->createVirtualRegister(PPC::GPRCRegisterClass);
Cameron Zwarich0113e4e2011-05-19 02:56:28 +0000242 BuildMI(FirstMBB, MBBI, dl, TII.get(PPC::MovePCtoLR));
Dale Johannesen536a2f12009-02-13 02:27:39 +0000243 BuildMI(FirstMBB, MBBI, dl, TII.get(PPC::MFLR), GlobalBaseReg);
Chris Lattnerd1043422006-11-14 18:43:11 +0000244 } else {
Chris Lattner84bc5422007-12-31 04:13:23 +0000245 GlobalBaseReg = RegInfo->createVirtualRegister(PPC::G8RCRegisterClass);
Cameron Zwarich0113e4e2011-05-19 02:56:28 +0000246 BuildMI(FirstMBB, MBBI, dl, TII.get(PPC::MovePCtoLR8));
Dale Johannesen536a2f12009-02-13 02:27:39 +0000247 BuildMI(FirstMBB, MBBI, dl, TII.get(PPC::MFLR8), GlobalBaseReg);
Chris Lattnerd1043422006-11-14 18:43:11 +0000248 }
Chris Lattner4416f1a2005-08-19 22:38:53 +0000249 }
Gabor Greif93c53e52008-08-31 15:37:04 +0000250 return CurDAG->getRegister(GlobalBaseReg,
251 PPCLowering.getPointerTy()).getNode();
Chris Lattnerc08f9022006-06-27 00:04:13 +0000252}
253
254/// isIntS16Immediate - This method tests to see if the node is either a 32-bit
255/// or 64-bit immediate, and if the value can be accurately represented as a
256/// sign extension from a 16-bit value. If so, this returns true and the
257/// immediate.
258static bool isIntS16Immediate(SDNode *N, short &Imm) {
259 if (N->getOpcode() != ISD::Constant)
260 return false;
261
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000262 Imm = (short)cast<ConstantSDNode>(N)->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +0000263 if (N->getValueType(0) == MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000264 return Imm == (int32_t)cast<ConstantSDNode>(N)->getZExtValue();
Chris Lattnerc08f9022006-06-27 00:04:13 +0000265 else
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000266 return Imm == (int64_t)cast<ConstantSDNode>(N)->getZExtValue();
Chris Lattnerc08f9022006-06-27 00:04:13 +0000267}
268
Dan Gohman475871a2008-07-27 21:46:04 +0000269static bool isIntS16Immediate(SDValue Op, short &Imm) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000270 return isIntS16Immediate(Op.getNode(), Imm);
Chris Lattner4416f1a2005-08-19 22:38:53 +0000271}
272
273
Chris Lattnerc08f9022006-06-27 00:04:13 +0000274/// isInt32Immediate - This method tests to see if the node is a 32-bit constant
275/// operand. If so Imm will receive the 32-bit value.
276static bool isInt32Immediate(SDNode *N, unsigned &Imm) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000277 if (N->getOpcode() == ISD::Constant && N->getValueType(0) == MVT::i32) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000278 Imm = cast<ConstantSDNode>(N)->getZExtValue();
Nate Begeman0f3257a2005-08-18 05:00:13 +0000279 return true;
280 }
281 return false;
282}
283
Chris Lattnerc08f9022006-06-27 00:04:13 +0000284/// isInt64Immediate - This method tests to see if the node is a 64-bit constant
285/// operand. If so Imm will receive the 64-bit value.
286static bool isInt64Immediate(SDNode *N, uint64_t &Imm) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000287 if (N->getOpcode() == ISD::Constant && N->getValueType(0) == MVT::i64) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000288 Imm = cast<ConstantSDNode>(N)->getZExtValue();
Chris Lattnerc08f9022006-06-27 00:04:13 +0000289 return true;
290 }
291 return false;
292}
293
294// isInt32Immediate - This method tests to see if a constant operand.
295// If so Imm will receive the 32 bit value.
Dan Gohman475871a2008-07-27 21:46:04 +0000296static bool isInt32Immediate(SDValue N, unsigned &Imm) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000297 return isInt32Immediate(N.getNode(), Imm);
Chris Lattnerc08f9022006-06-27 00:04:13 +0000298}
299
300
301// isOpcWithIntImmediate - This method tests to see if the node is a specific
302// opcode and that it has a immediate integer right operand.
303// If so Imm will receive the 32 bit value.
304static bool isOpcWithIntImmediate(SDNode *N, unsigned Opc, unsigned& Imm) {
Gabor Greif93c53e52008-08-31 15:37:04 +0000305 return N->getOpcode() == Opc
306 && isInt32Immediate(N->getOperand(1).getNode(), Imm);
Chris Lattnerc08f9022006-06-27 00:04:13 +0000307}
308
Nate Begemanf42f1332006-09-22 05:01:56 +0000309bool PPCDAGToDAGISel::isRunOfOnes(unsigned Val, unsigned &MB, unsigned &ME) {
Nate Begemancffc32b2005-08-18 07:30:46 +0000310 if (isShiftedMask_32(Val)) {
311 // look for the first non-zero bit
312 MB = CountLeadingZeros_32(Val);
313 // look for the first zero bit after the run of ones
314 ME = CountLeadingZeros_32((Val - 1) ^ Val);
315 return true;
Chris Lattner2fe76e52005-08-25 04:47:18 +0000316 } else {
317 Val = ~Val; // invert mask
318 if (isShiftedMask_32(Val)) {
319 // effectively look for the first zero bit
320 ME = CountLeadingZeros_32(Val) - 1;
321 // effectively look for the first one bit after the run of zeros
322 MB = CountLeadingZeros_32((Val - 1) ^ Val) + 1;
323 return true;
324 }
Nate Begemancffc32b2005-08-18 07:30:46 +0000325 }
326 // no run present
327 return false;
328}
329
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000330bool PPCDAGToDAGISel::isRotateAndMask(SDNode *N, unsigned Mask,
331 bool isShiftMask, unsigned &SH,
Nate Begemanf42f1332006-09-22 05:01:56 +0000332 unsigned &MB, unsigned &ME) {
Nate Begemanda32c9e2005-10-19 00:05:37 +0000333 // Don't even go down this path for i64, since different logic will be
334 // necessary for rldicl/rldicr/rldimi.
Owen Anderson825b72b2009-08-11 20:47:22 +0000335 if (N->getValueType(0) != MVT::i32)
Nate Begemanda32c9e2005-10-19 00:05:37 +0000336 return false;
337
Nate Begemancffc32b2005-08-18 07:30:46 +0000338 unsigned Shift = 32;
339 unsigned Indeterminant = ~0; // bit mask marking indeterminant results
340 unsigned Opcode = N->getOpcode();
Chris Lattner15055732005-08-30 00:59:16 +0000341 if (N->getNumOperands() != 2 ||
Gabor Greifba36cb52008-08-28 21:40:38 +0000342 !isInt32Immediate(N->getOperand(1).getNode(), Shift) || (Shift > 31))
Nate Begemancffc32b2005-08-18 07:30:46 +0000343 return false;
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000344
Nate Begemancffc32b2005-08-18 07:30:46 +0000345 if (Opcode == ISD::SHL) {
346 // apply shift left to mask if it comes first
Dale Johannesenb60d5192009-11-24 01:09:07 +0000347 if (isShiftMask) Mask = Mask << Shift;
Nate Begemancffc32b2005-08-18 07:30:46 +0000348 // determine which bits are made indeterminant by shift
349 Indeterminant = ~(0xFFFFFFFFu << Shift);
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000350 } else if (Opcode == ISD::SRL) {
Nate Begemancffc32b2005-08-18 07:30:46 +0000351 // apply shift right to mask if it comes first
Dale Johannesenb60d5192009-11-24 01:09:07 +0000352 if (isShiftMask) Mask = Mask >> Shift;
Nate Begemancffc32b2005-08-18 07:30:46 +0000353 // determine which bits are made indeterminant by shift
354 Indeterminant = ~(0xFFFFFFFFu >> Shift);
355 // adjust for the left rotate
356 Shift = 32 - Shift;
Nate Begemanf42f1332006-09-22 05:01:56 +0000357 } else if (Opcode == ISD::ROTL) {
358 Indeterminant = 0;
Nate Begemancffc32b2005-08-18 07:30:46 +0000359 } else {
360 return false;
361 }
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000362
Nate Begemancffc32b2005-08-18 07:30:46 +0000363 // if the mask doesn't intersect any Indeterminant bits
364 if (Mask && !(Mask & Indeterminant)) {
Chris Lattner0949ed52006-05-12 16:29:37 +0000365 SH = Shift & 31;
Nate Begemancffc32b2005-08-18 07:30:46 +0000366 // make sure the mask is still a mask (wrap arounds may not be)
367 return isRunOfOnes(Mask, MB, ME);
368 }
369 return false;
370}
371
Nate Begeman02b88a42005-08-19 00:38:14 +0000372/// SelectBitfieldInsert - turn an or of two masked values into
373/// the rotate left word immediate then mask insert (rlwimi) instruction.
Nate Begeman1d9d7422005-10-18 00:28:58 +0000374SDNode *PPCDAGToDAGISel::SelectBitfieldInsert(SDNode *N) {
Dan Gohman475871a2008-07-27 21:46:04 +0000375 SDValue Op0 = N->getOperand(0);
376 SDValue Op1 = N->getOperand(1);
Dale Johannesened2eee62009-02-06 01:31:28 +0000377 DebugLoc dl = N->getDebugLoc();
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000378
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000379 APInt LKZ, LKO, RKZ, RKO;
380 CurDAG->ComputeMaskedBits(Op0, APInt::getAllOnesValue(32), LKZ, LKO);
381 CurDAG->ComputeMaskedBits(Op1, APInt::getAllOnesValue(32), RKZ, RKO);
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000382
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000383 unsigned TargetMask = LKZ.getZExtValue();
384 unsigned InsertMask = RKZ.getZExtValue();
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000385
Nate Begeman4667f2c2006-05-08 17:38:32 +0000386 if ((TargetMask | InsertMask) == 0xFFFFFFFF) {
387 unsigned Op0Opc = Op0.getOpcode();
388 unsigned Op1Opc = Op1.getOpcode();
389 unsigned Value, SH = 0;
390 TargetMask = ~TargetMask;
391 InsertMask = ~InsertMask;
Nate Begeman77f361f2006-05-07 00:23:38 +0000392
Nate Begeman4667f2c2006-05-08 17:38:32 +0000393 // If the LHS has a foldable shift and the RHS does not, then swap it to the
394 // RHS so that we can fold the shift into the insert.
Nate Begeman77f361f2006-05-07 00:23:38 +0000395 if (Op0Opc == ISD::AND && Op1Opc == ISD::AND) {
396 if (Op0.getOperand(0).getOpcode() == ISD::SHL ||
397 Op0.getOperand(0).getOpcode() == ISD::SRL) {
398 if (Op1.getOperand(0).getOpcode() != ISD::SHL &&
399 Op1.getOperand(0).getOpcode() != ISD::SRL) {
400 std::swap(Op0, Op1);
401 std::swap(Op0Opc, Op1Opc);
Nate Begeman4667f2c2006-05-08 17:38:32 +0000402 std::swap(TargetMask, InsertMask);
Nate Begeman77f361f2006-05-07 00:23:38 +0000403 }
Nate Begeman02b88a42005-08-19 00:38:14 +0000404 }
Nate Begeman4667f2c2006-05-08 17:38:32 +0000405 } else if (Op0Opc == ISD::SHL || Op0Opc == ISD::SRL) {
406 if (Op1Opc == ISD::AND && Op1.getOperand(0).getOpcode() != ISD::SHL &&
407 Op1.getOperand(0).getOpcode() != ISD::SRL) {
408 std::swap(Op0, Op1);
409 std::swap(Op0Opc, Op1Opc);
410 std::swap(TargetMask, InsertMask);
411 }
Nate Begeman02b88a42005-08-19 00:38:14 +0000412 }
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000413
Nate Begeman77f361f2006-05-07 00:23:38 +0000414 unsigned MB, ME;
Chris Lattner0949ed52006-05-12 16:29:37 +0000415 if (InsertMask && isRunOfOnes(InsertMask, MB, ME)) {
Dale Johannesen5ca12462009-11-20 22:16:40 +0000416 SDValue Tmp1, Tmp2;
Nate Begeman77f361f2006-05-07 00:23:38 +0000417
418 if ((Op1Opc == ISD::SHL || Op1Opc == ISD::SRL) &&
Chris Lattnerc08f9022006-06-27 00:04:13 +0000419 isInt32Immediate(Op1.getOperand(1), Value)) {
Nate Begeman77f361f2006-05-07 00:23:38 +0000420 Op1 = Op1.getOperand(0);
421 SH = (Op1Opc == ISD::SHL) ? Value : 32 - Value;
422 }
423 if (Op1Opc == ISD::AND) {
424 unsigned SHOpc = Op1.getOperand(0).getOpcode();
425 if ((SHOpc == ISD::SHL || SHOpc == ISD::SRL) &&
Chris Lattnerc08f9022006-06-27 00:04:13 +0000426 isInt32Immediate(Op1.getOperand(0).getOperand(1), Value)) {
Nate Begeman77f361f2006-05-07 00:23:38 +0000427 Op1 = Op1.getOperand(0).getOperand(0);
428 SH = (SHOpc == ISD::SHL) ? Value : 32 - Value;
429 } else {
430 Op1 = Op1.getOperand(0);
431 }
432 }
Dale Johannesen5ca12462009-11-20 22:16:40 +0000433
Chris Lattner0949ed52006-05-12 16:29:37 +0000434 SH &= 31;
Dale Johannesen5ca12462009-11-20 22:16:40 +0000435 SDValue Ops[] = { Op0, Op1, getI32Imm(SH), getI32Imm(MB),
Evan Cheng0b828e02006-08-27 08:14:06 +0000436 getI32Imm(ME) };
Dan Gohman602b0c82009-09-25 18:54:59 +0000437 return CurDAG->getMachineNode(PPC::RLWIMI, dl, MVT::i32, Ops, 5);
Nate Begeman02b88a42005-08-19 00:38:14 +0000438 }
Nate Begeman02b88a42005-08-19 00:38:14 +0000439 }
440 return 0;
441}
442
Chris Lattner2fbb4572005-08-21 18:50:37 +0000443/// SelectCC - Select a comparison of the specified values with the specified
444/// condition code, returning the CR# of the expression.
Dan Gohman475871a2008-07-27 21:46:04 +0000445SDValue PPCDAGToDAGISel::SelectCC(SDValue LHS, SDValue RHS,
Dale Johannesenf5f5dce2009-02-06 19:16:40 +0000446 ISD::CondCode CC, DebugLoc dl) {
Chris Lattner2fbb4572005-08-21 18:50:37 +0000447 // Always select the LHS.
Chris Lattnerc08f9022006-06-27 00:04:13 +0000448 unsigned Opc;
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000449
Owen Anderson825b72b2009-08-11 20:47:22 +0000450 if (LHS.getValueType() == MVT::i32) {
Chris Lattner529c2332006-06-27 00:10:13 +0000451 unsigned Imm;
Chris Lattner3836dbd2006-09-20 04:25:47 +0000452 if (CC == ISD::SETEQ || CC == ISD::SETNE) {
453 if (isInt32Immediate(RHS, Imm)) {
454 // SETEQ/SETNE comparison with 16-bit immediate, fold it.
Benjamin Kramer34247a02010-03-29 21:13:41 +0000455 if (isUInt<16>(Imm))
Dan Gohman602b0c82009-09-25 18:54:59 +0000456 return SDValue(CurDAG->getMachineNode(PPC::CMPLWI, dl, MVT::i32, LHS,
457 getI32Imm(Imm & 0xFFFF)), 0);
Chris Lattner3836dbd2006-09-20 04:25:47 +0000458 // If this is a 16-bit signed immediate, fold it.
Benjamin Kramer34247a02010-03-29 21:13:41 +0000459 if (isInt<16>((int)Imm))
Dan Gohman602b0c82009-09-25 18:54:59 +0000460 return SDValue(CurDAG->getMachineNode(PPC::CMPWI, dl, MVT::i32, LHS,
461 getI32Imm(Imm & 0xFFFF)), 0);
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000462
Chris Lattner3836dbd2006-09-20 04:25:47 +0000463 // For non-equality comparisons, the default code would materialize the
464 // constant, then compare against it, like this:
465 // lis r2, 4660
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000466 // ori r2, r2, 22136
Chris Lattner3836dbd2006-09-20 04:25:47 +0000467 // cmpw cr0, r3, r2
468 // Since we are just comparing for equality, we can emit this instead:
469 // xoris r0,r3,0x1234
470 // cmplwi cr0,r0,0x5678
471 // beq cr0,L6
Dan Gohman602b0c82009-09-25 18:54:59 +0000472 SDValue Xor(CurDAG->getMachineNode(PPC::XORIS, dl, MVT::i32, LHS,
473 getI32Imm(Imm >> 16)), 0);
474 return SDValue(CurDAG->getMachineNode(PPC::CMPLWI, dl, MVT::i32, Xor,
475 getI32Imm(Imm & 0xFFFF)), 0);
Chris Lattner3836dbd2006-09-20 04:25:47 +0000476 }
477 Opc = PPC::CMPLW;
478 } else if (ISD::isUnsignedIntSetCC(CC)) {
Benjamin Kramer34247a02010-03-29 21:13:41 +0000479 if (isInt32Immediate(RHS, Imm) && isUInt<16>(Imm))
Dan Gohman602b0c82009-09-25 18:54:59 +0000480 return SDValue(CurDAG->getMachineNode(PPC::CMPLWI, dl, MVT::i32, LHS,
481 getI32Imm(Imm & 0xFFFF)), 0);
Chris Lattnerc08f9022006-06-27 00:04:13 +0000482 Opc = PPC::CMPLW;
483 } else {
484 short SImm;
485 if (isIntS16Immediate(RHS, SImm))
Dan Gohman602b0c82009-09-25 18:54:59 +0000486 return SDValue(CurDAG->getMachineNode(PPC::CMPWI, dl, MVT::i32, LHS,
487 getI32Imm((int)SImm & 0xFFFF)),
Chris Lattnerc08f9022006-06-27 00:04:13 +0000488 0);
489 Opc = PPC::CMPW;
490 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000491 } else if (LHS.getValueType() == MVT::i64) {
Chris Lattnerc08f9022006-06-27 00:04:13 +0000492 uint64_t Imm;
Chris Lattner71176242006-09-20 04:33:27 +0000493 if (CC == ISD::SETEQ || CC == ISD::SETNE) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000494 if (isInt64Immediate(RHS.getNode(), Imm)) {
Chris Lattner71176242006-09-20 04:33:27 +0000495 // SETEQ/SETNE comparison with 16-bit immediate, fold it.
Benjamin Kramer34247a02010-03-29 21:13:41 +0000496 if (isUInt<16>(Imm))
Dan Gohman602b0c82009-09-25 18:54:59 +0000497 return SDValue(CurDAG->getMachineNode(PPC::CMPLDI, dl, MVT::i64, LHS,
498 getI32Imm(Imm & 0xFFFF)), 0);
Chris Lattner71176242006-09-20 04:33:27 +0000499 // If this is a 16-bit signed immediate, fold it.
Benjamin Kramer34247a02010-03-29 21:13:41 +0000500 if (isInt<16>(Imm))
Dan Gohman602b0c82009-09-25 18:54:59 +0000501 return SDValue(CurDAG->getMachineNode(PPC::CMPDI, dl, MVT::i64, LHS,
502 getI32Imm(Imm & 0xFFFF)), 0);
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000503
Chris Lattner71176242006-09-20 04:33:27 +0000504 // For non-equality comparisons, the default code would materialize the
505 // constant, then compare against it, like this:
506 // lis r2, 4660
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000507 // ori r2, r2, 22136
Chris Lattner71176242006-09-20 04:33:27 +0000508 // cmpd cr0, r3, r2
509 // Since we are just comparing for equality, we can emit this instead:
510 // xoris r0,r3,0x1234
511 // cmpldi cr0,r0,0x5678
512 // beq cr0,L6
Benjamin Kramer34247a02010-03-29 21:13:41 +0000513 if (isUInt<32>(Imm)) {
Dan Gohman602b0c82009-09-25 18:54:59 +0000514 SDValue Xor(CurDAG->getMachineNode(PPC::XORIS8, dl, MVT::i64, LHS,
515 getI64Imm(Imm >> 16)), 0);
516 return SDValue(CurDAG->getMachineNode(PPC::CMPLDI, dl, MVT::i64, Xor,
517 getI64Imm(Imm & 0xFFFF)), 0);
Chris Lattner71176242006-09-20 04:33:27 +0000518 }
519 }
520 Opc = PPC::CMPLD;
521 } else if (ISD::isUnsignedIntSetCC(CC)) {
Benjamin Kramer34247a02010-03-29 21:13:41 +0000522 if (isInt64Immediate(RHS.getNode(), Imm) && isUInt<16>(Imm))
Dan Gohman602b0c82009-09-25 18:54:59 +0000523 return SDValue(CurDAG->getMachineNode(PPC::CMPLDI, dl, MVT::i64, LHS,
524 getI64Imm(Imm & 0xFFFF)), 0);
Chris Lattnerc08f9022006-06-27 00:04:13 +0000525 Opc = PPC::CMPLD;
526 } else {
527 short SImm;
528 if (isIntS16Immediate(RHS, SImm))
Dan Gohman602b0c82009-09-25 18:54:59 +0000529 return SDValue(CurDAG->getMachineNode(PPC::CMPDI, dl, MVT::i64, LHS,
530 getI64Imm(SImm & 0xFFFF)),
Chris Lattnerc08f9022006-06-27 00:04:13 +0000531 0);
532 Opc = PPC::CMPD;
533 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000534 } else if (LHS.getValueType() == MVT::f32) {
Chris Lattnerc08f9022006-06-27 00:04:13 +0000535 Opc = PPC::FCMPUS;
Chris Lattner2fbb4572005-08-21 18:50:37 +0000536 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000537 assert(LHS.getValueType() == MVT::f64 && "Unknown vt!");
Chris Lattnerc08f9022006-06-27 00:04:13 +0000538 Opc = PPC::FCMPUD;
Chris Lattner2fbb4572005-08-21 18:50:37 +0000539 }
Dan Gohman602b0c82009-09-25 18:54:59 +0000540 return SDValue(CurDAG->getMachineNode(Opc, dl, MVT::i32, LHS, RHS), 0);
Chris Lattner2fbb4572005-08-21 18:50:37 +0000541}
542
Chris Lattnerdf4ed632006-11-17 22:10:59 +0000543static PPC::Predicate getPredicateForSetCC(ISD::CondCode CC) {
Chris Lattner2fbb4572005-08-21 18:50:37 +0000544 switch (CC) {
Chris Lattner5d634ce2006-05-25 16:54:16 +0000545 case ISD::SETUEQ:
Dale Johannesen53e4e442008-11-07 22:54:33 +0000546 case ISD::SETONE:
547 case ISD::SETOLE:
548 case ISD::SETOGE:
Torok Edwinc23197a2009-07-14 16:55:14 +0000549 llvm_unreachable("Should be lowered by legalize!");
550 default: llvm_unreachable("Unknown condition!");
Dale Johannesen53e4e442008-11-07 22:54:33 +0000551 case ISD::SETOEQ:
Chris Lattnerdf4ed632006-11-17 22:10:59 +0000552 case ISD::SETEQ: return PPC::PRED_EQ;
Chris Lattner5d634ce2006-05-25 16:54:16 +0000553 case ISD::SETUNE:
Chris Lattnerdf4ed632006-11-17 22:10:59 +0000554 case ISD::SETNE: return PPC::PRED_NE;
Dale Johannesen53e4e442008-11-07 22:54:33 +0000555 case ISD::SETOLT:
Chris Lattnerdf4ed632006-11-17 22:10:59 +0000556 case ISD::SETLT: return PPC::PRED_LT;
Chris Lattner2fbb4572005-08-21 18:50:37 +0000557 case ISD::SETULE:
Chris Lattnerdf4ed632006-11-17 22:10:59 +0000558 case ISD::SETLE: return PPC::PRED_LE;
Dale Johannesen53e4e442008-11-07 22:54:33 +0000559 case ISD::SETOGT:
Chris Lattnerdf4ed632006-11-17 22:10:59 +0000560 case ISD::SETGT: return PPC::PRED_GT;
Chris Lattner2fbb4572005-08-21 18:50:37 +0000561 case ISD::SETUGE:
Chris Lattnerdf4ed632006-11-17 22:10:59 +0000562 case ISD::SETGE: return PPC::PRED_GE;
Chris Lattnerdf4ed632006-11-17 22:10:59 +0000563 case ISD::SETO: return PPC::PRED_NU;
564 case ISD::SETUO: return PPC::PRED_UN;
Dale Johannesen53e4e442008-11-07 22:54:33 +0000565 // These two are invalid for floating point. Assume we have int.
566 case ISD::SETULT: return PPC::PRED_LT;
567 case ISD::SETUGT: return PPC::PRED_GT;
Chris Lattner2fbb4572005-08-21 18:50:37 +0000568 }
Chris Lattner2fbb4572005-08-21 18:50:37 +0000569}
570
Chris Lattner64906a02005-08-25 20:08:18 +0000571/// getCRIdxForSetCC - Return the index of the condition register field
572/// associated with the SetCC condition, and whether or not the field is
573/// treated as inverted. That is, lt = 0; ge = 0 inverted.
Chris Lattnerfe39edd2008-01-08 06:46:30 +0000574///
575/// If this returns with Other != -1, then the returned comparison is an or of
576/// two simpler comparisons. In this case, Invert is guaranteed to be false.
577static unsigned getCRIdxForSetCC(ISD::CondCode CC, bool &Invert, int &Other) {
578 Invert = false;
579 Other = -1;
Chris Lattner64906a02005-08-25 20:08:18 +0000580 switch (CC) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000581 default: llvm_unreachable("Unknown condition!");
Chris Lattnerfe39edd2008-01-08 06:46:30 +0000582 case ISD::SETOLT:
583 case ISD::SETLT: return 0; // Bit #0 = SETOLT
584 case ISD::SETOGT:
585 case ISD::SETGT: return 1; // Bit #1 = SETOGT
586 case ISD::SETOEQ:
587 case ISD::SETEQ: return 2; // Bit #2 = SETOEQ
588 case ISD::SETUO: return 3; // Bit #3 = SETUO
Chris Lattner64906a02005-08-25 20:08:18 +0000589 case ISD::SETUGE:
Chris Lattnerfe39edd2008-01-08 06:46:30 +0000590 case ISD::SETGE: Invert = true; return 0; // !Bit #0 = SETUGE
Chris Lattner64906a02005-08-25 20:08:18 +0000591 case ISD::SETULE:
Chris Lattnerfe39edd2008-01-08 06:46:30 +0000592 case ISD::SETLE: Invert = true; return 1; // !Bit #1 = SETULE
Chris Lattner8e2a04e2006-05-25 18:06:16 +0000593 case ISD::SETUNE:
Chris Lattnerfe39edd2008-01-08 06:46:30 +0000594 case ISD::SETNE: Invert = true; return 2; // !Bit #2 = SETUNE
595 case ISD::SETO: Invert = true; return 3; // !Bit #3 = SETO
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000596 case ISD::SETUEQ:
597 case ISD::SETOGE:
598 case ISD::SETOLE:
Dale Johannesen53e4e442008-11-07 22:54:33 +0000599 case ISD::SETONE:
Torok Edwinc23197a2009-07-14 16:55:14 +0000600 llvm_unreachable("Invalid branch code: should be expanded by legalize");
Dale Johannesen53e4e442008-11-07 22:54:33 +0000601 // These are invalid for floating point. Assume integer.
602 case ISD::SETULT: return 0;
603 case ISD::SETUGT: return 1;
Chris Lattner64906a02005-08-25 20:08:18 +0000604 }
605 return 0;
606}
Chris Lattner9944b762005-08-21 22:31:09 +0000607
Dan Gohmaneeb3a002010-01-05 01:24:18 +0000608SDNode *PPCDAGToDAGISel::SelectSETCC(SDNode *N) {
Dale Johannesena05dca42009-02-04 23:02:30 +0000609 DebugLoc dl = N->getDebugLoc();
Chris Lattner222adac2005-10-06 19:03:35 +0000610 unsigned Imm;
611 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(2))->get();
Roman Divacky8e9d6722011-06-20 15:28:39 +0000612 EVT PtrVT = CurDAG->getTargetLoweringInfo().getPointerTy();
613 bool isPPC64 = (PtrVT == MVT::i64);
614
Chris Lattnerc08f9022006-06-27 00:04:13 +0000615 if (isInt32Immediate(N->getOperand(1), Imm)) {
Chris Lattner222adac2005-10-06 19:03:35 +0000616 // We can codegen setcc op, imm very efficiently compared to a brcond.
617 // Check for those cases here.
618 // setcc op, 0
619 if (Imm == 0) {
Dan Gohman475871a2008-07-27 21:46:04 +0000620 SDValue Op = N->getOperand(0);
Chris Lattner222adac2005-10-06 19:03:35 +0000621 switch (CC) {
Chris Lattnerdabb8292005-10-21 21:17:10 +0000622 default: break;
Evan Cheng0b828e02006-08-27 08:14:06 +0000623 case ISD::SETEQ: {
Dan Gohman602b0c82009-09-25 18:54:59 +0000624 Op = SDValue(CurDAG->getMachineNode(PPC::CNTLZW, dl, MVT::i32, Op), 0);
Dan Gohman475871a2008-07-27 21:46:04 +0000625 SDValue Ops[] = { Op, getI32Imm(27), getI32Imm(5), getI32Imm(31) };
Owen Anderson825b72b2009-08-11 20:47:22 +0000626 return CurDAG->SelectNodeTo(N, PPC::RLWINM, MVT::i32, Ops, 4);
Evan Cheng0b828e02006-08-27 08:14:06 +0000627 }
Chris Lattnerdabb8292005-10-21 21:17:10 +0000628 case ISD::SETNE: {
Roman Divacky8e9d6722011-06-20 15:28:39 +0000629 if (isPPC64) break;
Dan Gohman475871a2008-07-27 21:46:04 +0000630 SDValue AD =
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +0000631 SDValue(CurDAG->getMachineNode(PPC::ADDIC, dl, MVT::i32, MVT::Glue,
Dan Gohman602b0c82009-09-25 18:54:59 +0000632 Op, getI32Imm(~0U)), 0);
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000633 return CurDAG->SelectNodeTo(N, PPC::SUBFE, MVT::i32, AD, Op,
Evan Cheng95514ba2006-08-26 08:00:10 +0000634 AD.getValue(1));
Chris Lattner222adac2005-10-06 19:03:35 +0000635 }
Evan Cheng0b828e02006-08-27 08:14:06 +0000636 case ISD::SETLT: {
Dan Gohman475871a2008-07-27 21:46:04 +0000637 SDValue Ops[] = { Op, getI32Imm(1), getI32Imm(31), getI32Imm(31) };
Owen Anderson825b72b2009-08-11 20:47:22 +0000638 return CurDAG->SelectNodeTo(N, PPC::RLWINM, MVT::i32, Ops, 4);
Evan Cheng0b828e02006-08-27 08:14:06 +0000639 }
Chris Lattnerdabb8292005-10-21 21:17:10 +0000640 case ISD::SETGT: {
Dan Gohman475871a2008-07-27 21:46:04 +0000641 SDValue T =
Dan Gohman602b0c82009-09-25 18:54:59 +0000642 SDValue(CurDAG->getMachineNode(PPC::NEG, dl, MVT::i32, Op), 0);
643 T = SDValue(CurDAG->getMachineNode(PPC::ANDC, dl, MVT::i32, T, Op), 0);
Dan Gohman475871a2008-07-27 21:46:04 +0000644 SDValue Ops[] = { T, getI32Imm(1), getI32Imm(31), getI32Imm(31) };
Owen Anderson825b72b2009-08-11 20:47:22 +0000645 return CurDAG->SelectNodeTo(N, PPC::RLWINM, MVT::i32, Ops, 4);
Chris Lattnerdabb8292005-10-21 21:17:10 +0000646 }
647 }
Chris Lattner222adac2005-10-06 19:03:35 +0000648 } else if (Imm == ~0U) { // setcc op, -1
Dan Gohman475871a2008-07-27 21:46:04 +0000649 SDValue Op = N->getOperand(0);
Chris Lattner222adac2005-10-06 19:03:35 +0000650 switch (CC) {
Chris Lattnerdabb8292005-10-21 21:17:10 +0000651 default: break;
652 case ISD::SETEQ:
Roman Divacky8e9d6722011-06-20 15:28:39 +0000653 if (isPPC64) break;
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +0000654 Op = SDValue(CurDAG->getMachineNode(PPC::ADDIC, dl, MVT::i32, MVT::Glue,
Dan Gohman602b0c82009-09-25 18:54:59 +0000655 Op, getI32Imm(1)), 0);
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000656 return CurDAG->SelectNodeTo(N, PPC::ADDZE, MVT::i32,
657 SDValue(CurDAG->getMachineNode(PPC::LI, dl,
Dan Gohman602b0c82009-09-25 18:54:59 +0000658 MVT::i32,
659 getI32Imm(0)), 0),
Dale Johannesena05dca42009-02-04 23:02:30 +0000660 Op.getValue(1));
Chris Lattnerdabb8292005-10-21 21:17:10 +0000661 case ISD::SETNE: {
Roman Divacky8e9d6722011-06-20 15:28:39 +0000662 if (isPPC64) break;
Dan Gohman602b0c82009-09-25 18:54:59 +0000663 Op = SDValue(CurDAG->getMachineNode(PPC::NOR, dl, MVT::i32, Op, Op), 0);
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +0000664 SDNode *AD = CurDAG->getMachineNode(PPC::ADDIC, dl, MVT::i32, MVT::Glue,
Dan Gohman602b0c82009-09-25 18:54:59 +0000665 Op, getI32Imm(~0U));
Owen Anderson825b72b2009-08-11 20:47:22 +0000666 return CurDAG->SelectNodeTo(N, PPC::SUBFE, MVT::i32, SDValue(AD, 0),
Dan Gohman475871a2008-07-27 21:46:04 +0000667 Op, SDValue(AD, 1));
Chris Lattner222adac2005-10-06 19:03:35 +0000668 }
Chris Lattnerdabb8292005-10-21 21:17:10 +0000669 case ISD::SETLT: {
Dan Gohman602b0c82009-09-25 18:54:59 +0000670 SDValue AD = SDValue(CurDAG->getMachineNode(PPC::ADDI, dl, MVT::i32, Op,
671 getI32Imm(1)), 0);
672 SDValue AN = SDValue(CurDAG->getMachineNode(PPC::AND, dl, MVT::i32, AD,
673 Op), 0);
Dan Gohman475871a2008-07-27 21:46:04 +0000674 SDValue Ops[] = { AN, getI32Imm(1), getI32Imm(31), getI32Imm(31) };
Owen Anderson825b72b2009-08-11 20:47:22 +0000675 return CurDAG->SelectNodeTo(N, PPC::RLWINM, MVT::i32, Ops, 4);
Chris Lattnerdabb8292005-10-21 21:17:10 +0000676 }
Evan Cheng0b828e02006-08-27 08:14:06 +0000677 case ISD::SETGT: {
Dan Gohman475871a2008-07-27 21:46:04 +0000678 SDValue Ops[] = { Op, getI32Imm(1), getI32Imm(31), getI32Imm(31) };
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000679 Op = SDValue(CurDAG->getMachineNode(PPC::RLWINM, dl, MVT::i32, Ops, 4),
Dale Johannesena05dca42009-02-04 23:02:30 +0000680 0);
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000681 return CurDAG->SelectNodeTo(N, PPC::XORI, MVT::i32, Op,
Evan Cheng95514ba2006-08-26 08:00:10 +0000682 getI32Imm(1));
Chris Lattnerdabb8292005-10-21 21:17:10 +0000683 }
Evan Cheng0b828e02006-08-27 08:14:06 +0000684 }
Chris Lattner222adac2005-10-06 19:03:35 +0000685 }
686 }
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000687
Chris Lattner222adac2005-10-06 19:03:35 +0000688 bool Inv;
Chris Lattnerfe39edd2008-01-08 06:46:30 +0000689 int OtherCondIdx;
690 unsigned Idx = getCRIdxForSetCC(CC, Inv, OtherCondIdx);
Dale Johannesenf5f5dce2009-02-06 19:16:40 +0000691 SDValue CCReg = SelectCC(N->getOperand(0), N->getOperand(1), CC, dl);
Dan Gohman475871a2008-07-27 21:46:04 +0000692 SDValue IntCR;
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000693
Chris Lattner222adac2005-10-06 19:03:35 +0000694 // Force the ccreg into CR7.
Owen Anderson825b72b2009-08-11 20:47:22 +0000695 SDValue CR7Reg = CurDAG->getRegister(PPC::CR7, MVT::i32);
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000696
Dan Gohman475871a2008-07-27 21:46:04 +0000697 SDValue InFlag(0, 0); // Null incoming flag value.
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000698 CCReg = CurDAG->getCopyToReg(CurDAG->getEntryNode(), dl, CR7Reg, CCReg,
Chris Lattnerdb1cb2b2005-12-01 03:50:19 +0000699 InFlag).getValue(1);
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000700
Chris Lattnerfe39edd2008-01-08 06:46:30 +0000701 if (PPCSubTarget.isGigaProcessor() && OtherCondIdx == -1)
Dan Gohman602b0c82009-09-25 18:54:59 +0000702 IntCR = SDValue(CurDAG->getMachineNode(PPC::MFOCRF, dl, MVT::i32, CR7Reg,
703 CCReg), 0);
Dale Johannesen5f07d522010-05-20 17:48:26 +0000704 else
705 IntCR = SDValue(CurDAG->getMachineNode(PPC::MFCRpseud, dl, MVT::i32,
706 CR7Reg, CCReg), 0);
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000707
Dan Gohman475871a2008-07-27 21:46:04 +0000708 SDValue Ops[] = { IntCR, getI32Imm((32-(3-Idx)) & 31),
Evan Cheng0b828e02006-08-27 08:14:06 +0000709 getI32Imm(31), getI32Imm(31) };
Chris Lattnerfe39edd2008-01-08 06:46:30 +0000710 if (OtherCondIdx == -1 && !Inv)
Owen Anderson825b72b2009-08-11 20:47:22 +0000711 return CurDAG->SelectNodeTo(N, PPC::RLWINM, MVT::i32, Ops, 4);
Chris Lattnerfe39edd2008-01-08 06:46:30 +0000712
713 // Get the specified bit.
Dan Gohman475871a2008-07-27 21:46:04 +0000714 SDValue Tmp =
Dan Gohman602b0c82009-09-25 18:54:59 +0000715 SDValue(CurDAG->getMachineNode(PPC::RLWINM, dl, MVT::i32, Ops, 4), 0);
Chris Lattnerfe39edd2008-01-08 06:46:30 +0000716 if (Inv) {
717 assert(OtherCondIdx == -1 && "Can't have split plus negation");
Owen Anderson825b72b2009-08-11 20:47:22 +0000718 return CurDAG->SelectNodeTo(N, PPC::XORI, MVT::i32, Tmp, getI32Imm(1));
Chris Lattner222adac2005-10-06 19:03:35 +0000719 }
Chris Lattnerfe39edd2008-01-08 06:46:30 +0000720
721 // Otherwise, we have to turn an operation like SETONE -> SETOLT | SETOGT.
722 // We already got the bit for the first part of the comparison (e.g. SETULE).
723
724 // Get the other bit of the comparison.
725 Ops[1] = getI32Imm((32-(3-OtherCondIdx)) & 31);
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000726 SDValue OtherCond =
Dan Gohman602b0c82009-09-25 18:54:59 +0000727 SDValue(CurDAG->getMachineNode(PPC::RLWINM, dl, MVT::i32, Ops, 4), 0);
Chris Lattnerfe39edd2008-01-08 06:46:30 +0000728
Owen Anderson825b72b2009-08-11 20:47:22 +0000729 return CurDAG->SelectNodeTo(N, PPC::OR, MVT::i32, Tmp, OtherCond);
Chris Lattner222adac2005-10-06 19:03:35 +0000730}
Chris Lattner2b63e4c2005-10-06 18:56:10 +0000731
Chris Lattner6a16f6a2005-10-06 19:07:45 +0000732
Chris Lattnera5a91b12005-08-17 19:33:03 +0000733// Select - Convert the specified operand from a target-independent to a
734// target-specific node if it hasn't already been changed.
Dan Gohmaneeb3a002010-01-05 01:24:18 +0000735SDNode *PPCDAGToDAGISel::Select(SDNode *N) {
736 DebugLoc dl = N->getDebugLoc();
Dan Gohmane8be6c62008-07-17 19:10:17 +0000737 if (N->isMachineOpcode())
Evan Cheng64a752f2006-08-11 09:08:15 +0000738 return NULL; // Already selected.
Chris Lattnerd3d2cf52005-09-29 00:59:32 +0000739
Chris Lattnera5a91b12005-08-17 19:33:03 +0000740 switch (N->getOpcode()) {
Chris Lattner19c09072005-09-07 23:45:15 +0000741 default: break;
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000742
Jim Laskey78f97f32006-12-12 13:23:43 +0000743 case ISD::Constant: {
Owen Anderson825b72b2009-08-11 20:47:22 +0000744 if (N->getValueType(0) == MVT::i64) {
Jim Laskey78f97f32006-12-12 13:23:43 +0000745 // Get 64 bit value.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000746 int64_t Imm = cast<ConstantSDNode>(N)->getZExtValue();
Jim Laskey78f97f32006-12-12 13:23:43 +0000747 // Assume no remaining bits.
748 unsigned Remainder = 0;
749 // Assume no shift required.
750 unsigned Shift = 0;
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000751
Jim Laskey78f97f32006-12-12 13:23:43 +0000752 // If it can't be represented as a 32 bit value.
Benjamin Kramer34247a02010-03-29 21:13:41 +0000753 if (!isInt<32>(Imm)) {
Jim Laskey78f97f32006-12-12 13:23:43 +0000754 Shift = CountTrailingZeros_64(Imm);
755 int64_t ImmSh = static_cast<uint64_t>(Imm) >> Shift;
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000756
Jim Laskey78f97f32006-12-12 13:23:43 +0000757 // If the shifted value fits 32 bits.
Benjamin Kramer34247a02010-03-29 21:13:41 +0000758 if (isInt<32>(ImmSh)) {
Jim Laskey78f97f32006-12-12 13:23:43 +0000759 // Go with the shifted value.
760 Imm = ImmSh;
761 } else {
762 // Still stuck with a 64 bit value.
763 Remainder = Imm;
764 Shift = 32;
765 Imm >>= 32;
766 }
767 }
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000768
Jim Laskey78f97f32006-12-12 13:23:43 +0000769 // Intermediate operand.
770 SDNode *Result;
771
772 // Handle first 32 bits.
773 unsigned Lo = Imm & 0xFFFF;
774 unsigned Hi = (Imm >> 16) & 0xFFFF;
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000775
Jim Laskey78f97f32006-12-12 13:23:43 +0000776 // Simple value.
Benjamin Kramer34247a02010-03-29 21:13:41 +0000777 if (isInt<16>(Imm)) {
Jim Laskey78f97f32006-12-12 13:23:43 +0000778 // Just the Lo bits.
Dan Gohman602b0c82009-09-25 18:54:59 +0000779 Result = CurDAG->getMachineNode(PPC::LI8, dl, MVT::i64, getI32Imm(Lo));
Jim Laskey78f97f32006-12-12 13:23:43 +0000780 } else if (Lo) {
781 // Handle the Hi bits.
782 unsigned OpC = Hi ? PPC::LIS8 : PPC::LI8;
Dan Gohman602b0c82009-09-25 18:54:59 +0000783 Result = CurDAG->getMachineNode(OpC, dl, MVT::i64, getI32Imm(Hi));
Jim Laskey78f97f32006-12-12 13:23:43 +0000784 // And Lo bits.
Dan Gohman602b0c82009-09-25 18:54:59 +0000785 Result = CurDAG->getMachineNode(PPC::ORI8, dl, MVT::i64,
786 SDValue(Result, 0), getI32Imm(Lo));
Jim Laskey78f97f32006-12-12 13:23:43 +0000787 } else {
788 // Just the Hi bits.
Dan Gohman602b0c82009-09-25 18:54:59 +0000789 Result = CurDAG->getMachineNode(PPC::LIS8, dl, MVT::i64, getI32Imm(Hi));
Jim Laskey78f97f32006-12-12 13:23:43 +0000790 }
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000791
Jim Laskey78f97f32006-12-12 13:23:43 +0000792 // If no shift, we're done.
793 if (!Shift) return Result;
794
795 // Shift for next step if the upper 32-bits were not zero.
796 if (Imm) {
Dan Gohman602b0c82009-09-25 18:54:59 +0000797 Result = CurDAG->getMachineNode(PPC::RLDICR, dl, MVT::i64,
798 SDValue(Result, 0),
799 getI32Imm(Shift),
800 getI32Imm(63 - Shift));
Jim Laskey78f97f32006-12-12 13:23:43 +0000801 }
802
803 // Add in the last bits as required.
804 if ((Hi = (Remainder >> 16) & 0xFFFF)) {
Dan Gohman602b0c82009-09-25 18:54:59 +0000805 Result = CurDAG->getMachineNode(PPC::ORIS8, dl, MVT::i64,
806 SDValue(Result, 0), getI32Imm(Hi));
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000807 }
Jim Laskey78f97f32006-12-12 13:23:43 +0000808 if ((Lo = Remainder & 0xFFFF)) {
Dan Gohman602b0c82009-09-25 18:54:59 +0000809 Result = CurDAG->getMachineNode(PPC::ORI8, dl, MVT::i64,
810 SDValue(Result, 0), getI32Imm(Lo));
Jim Laskey78f97f32006-12-12 13:23:43 +0000811 }
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000812
Jim Laskey78f97f32006-12-12 13:23:43 +0000813 return Result;
814 }
815 break;
816 }
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000817
Evan Cheng34167212006-02-09 00:37:58 +0000818 case ISD::SETCC:
Dan Gohmaneeb3a002010-01-05 01:24:18 +0000819 return SelectSETCC(N);
Evan Cheng34167212006-02-09 00:37:58 +0000820 case PPCISD::GlobalBaseReg:
Evan Cheng9ade2182006-08-26 05:34:46 +0000821 return getGlobalBaseReg();
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000822
Chris Lattnere28e40a2005-08-25 00:45:43 +0000823 case ISD::FrameIndex: {
824 int FI = cast<FrameIndexSDNode>(N)->getIndex();
Dan Gohmaneeb3a002010-01-05 01:24:18 +0000825 SDValue TFI = CurDAG->getTargetFrameIndex(FI, N->getValueType(0));
826 unsigned Opc = N->getValueType(0) == MVT::i32 ? PPC::ADDI : PPC::ADDI8;
Chris Lattnerccbe2ec2006-08-15 23:48:22 +0000827 if (N->hasOneUse())
Dan Gohmaneeb3a002010-01-05 01:24:18 +0000828 return CurDAG->SelectNodeTo(N, Opc, N->getValueType(0), TFI,
Evan Cheng95514ba2006-08-26 08:00:10 +0000829 getSmallIPtrImm(0));
Dan Gohmaneeb3a002010-01-05 01:24:18 +0000830 return CurDAG->getMachineNode(Opc, dl, N->getValueType(0), TFI,
Dan Gohman602b0c82009-09-25 18:54:59 +0000831 getSmallIPtrImm(0));
Chris Lattnere28e40a2005-08-25 00:45:43 +0000832 }
Chris Lattner6d92cad2006-03-26 10:06:40 +0000833
834 case PPCISD::MFCR: {
Dan Gohman475871a2008-07-27 21:46:04 +0000835 SDValue InFlag = N->getOperand(1);
Chris Lattner6d92cad2006-03-26 10:06:40 +0000836 // Use MFOCRF if supported.
Evan Cheng152b7e12007-10-23 06:42:42 +0000837 if (PPCSubTarget.isGigaProcessor())
Dan Gohman602b0c82009-09-25 18:54:59 +0000838 return CurDAG->getMachineNode(PPC::MFOCRF, dl, MVT::i32,
839 N->getOperand(0), InFlag);
Chris Lattner6d92cad2006-03-26 10:06:40 +0000840 else
Dale Johannesen5f07d522010-05-20 17:48:26 +0000841 return CurDAG->getMachineNode(PPC::MFCRpseud, dl, MVT::i32,
842 N->getOperand(0), InFlag);
Chris Lattner6d92cad2006-03-26 10:06:40 +0000843 }
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000844
Chris Lattner88add102005-09-28 22:50:24 +0000845 case ISD::SDIV: {
Nate Begeman405e3ec2005-10-21 00:02:42 +0000846 // FIXME: since this depends on the setting of the carry flag from the srawi
847 // we should really be making notes about that for the scheduler.
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000848 // FIXME: It sure would be nice if we could cheaply recognize the
Nate Begeman405e3ec2005-10-21 00:02:42 +0000849 // srl/add/sra pattern the dag combiner will generate for this as
850 // sra/addze rather than having to handle sdiv ourselves. oh well.
Chris Lattner8784a232005-08-25 17:50:06 +0000851 unsigned Imm;
Chris Lattnerc08f9022006-06-27 00:04:13 +0000852 if (isInt32Immediate(N->getOperand(1), Imm)) {
Dan Gohman475871a2008-07-27 21:46:04 +0000853 SDValue N0 = N->getOperand(0);
Chris Lattner8784a232005-08-25 17:50:06 +0000854 if ((signed)Imm > 0 && isPowerOf2_32(Imm)) {
Evan Cheng7e9b26f2006-02-09 07:17:49 +0000855 SDNode *Op =
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +0000856 CurDAG->getMachineNode(PPC::SRAWI, dl, MVT::i32, MVT::Glue,
Dan Gohman602b0c82009-09-25 18:54:59 +0000857 N0, getI32Imm(Log2_32(Imm)));
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000858 return CurDAG->SelectNodeTo(N, PPC::ADDZE, MVT::i32,
Dan Gohman475871a2008-07-27 21:46:04 +0000859 SDValue(Op, 0), SDValue(Op, 1));
Chris Lattner8784a232005-08-25 17:50:06 +0000860 } else if ((signed)Imm < 0 && isPowerOf2_32(-Imm)) {
Evan Cheng7e9b26f2006-02-09 07:17:49 +0000861 SDNode *Op =
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +0000862 CurDAG->getMachineNode(PPC::SRAWI, dl, MVT::i32, MVT::Glue,
Dan Gohman602b0c82009-09-25 18:54:59 +0000863 N0, getI32Imm(Log2_32(-Imm)));
Dan Gohman475871a2008-07-27 21:46:04 +0000864 SDValue PT =
Dan Gohman602b0c82009-09-25 18:54:59 +0000865 SDValue(CurDAG->getMachineNode(PPC::ADDZE, dl, MVT::i32,
866 SDValue(Op, 0), SDValue(Op, 1)),
Evan Cheng7e9b26f2006-02-09 07:17:49 +0000867 0);
Owen Anderson825b72b2009-08-11 20:47:22 +0000868 return CurDAG->SelectNodeTo(N, PPC::NEG, MVT::i32, PT);
Chris Lattner8784a232005-08-25 17:50:06 +0000869 }
870 }
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000871
Chris Lattner237733e2005-09-29 23:33:31 +0000872 // Other cases are autogenerated.
873 break;
Chris Lattner047b9522005-08-25 22:04:30 +0000874 }
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000875
Chris Lattner4eab7142006-11-10 02:08:47 +0000876 case ISD::LOAD: {
877 // Handle preincrement loads.
Dan Gohmaneeb3a002010-01-05 01:24:18 +0000878 LoadSDNode *LD = cast<LoadSDNode>(N);
Owen Andersone50ed302009-08-10 22:56:29 +0000879 EVT LoadedVT = LD->getMemoryVT();
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000880
Chris Lattner4eab7142006-11-10 02:08:47 +0000881 // Normal loads are handled by code generated from the .td file.
882 if (LD->getAddressingMode() != ISD::PRE_INC)
883 break;
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000884
Dan Gohman475871a2008-07-27 21:46:04 +0000885 SDValue Offset = LD->getOffset();
Chris Lattner5b3bbc72006-11-11 04:53:30 +0000886 if (isa<ConstantSDNode>(Offset) ||
887 Offset.getOpcode() == ISD::TargetGlobalAddress) {
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000888
Chris Lattner0851b4f2006-11-15 19:55:13 +0000889 unsigned Opcode;
890 bool isSExt = LD->getExtensionType() == ISD::SEXTLOAD;
Owen Anderson825b72b2009-08-11 20:47:22 +0000891 if (LD->getValueType(0) != MVT::i64) {
Chris Lattner0851b4f2006-11-15 19:55:13 +0000892 // Handle PPC32 integer and normal FP loads.
Owen Anderson825b72b2009-08-11 20:47:22 +0000893 assert((!isSExt || LoadedVT == MVT::i16) && "Invalid sext update load");
894 switch (LoadedVT.getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000895 default: llvm_unreachable("Invalid PPC load type!");
Owen Anderson825b72b2009-08-11 20:47:22 +0000896 case MVT::f64: Opcode = PPC::LFDU; break;
897 case MVT::f32: Opcode = PPC::LFSU; break;
898 case MVT::i32: Opcode = PPC::LWZU; break;
899 case MVT::i16: Opcode = isSExt ? PPC::LHAU : PPC::LHZU; break;
900 case MVT::i1:
901 case MVT::i8: Opcode = PPC::LBZU; break;
Chris Lattner0851b4f2006-11-15 19:55:13 +0000902 }
903 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000904 assert(LD->getValueType(0) == MVT::i64 && "Unknown load result type!");
905 assert((!isSExt || LoadedVT == MVT::i16) && "Invalid sext update load");
906 switch (LoadedVT.getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000907 default: llvm_unreachable("Invalid PPC load type!");
Owen Anderson825b72b2009-08-11 20:47:22 +0000908 case MVT::i64: Opcode = PPC::LDU; break;
909 case MVT::i32: Opcode = PPC::LWZU8; break;
910 case MVT::i16: Opcode = isSExt ? PPC::LHAU8 : PPC::LHZU8; break;
911 case MVT::i1:
912 case MVT::i8: Opcode = PPC::LBZU8; break;
Chris Lattner0851b4f2006-11-15 19:55:13 +0000913 }
914 }
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000915
Dan Gohman475871a2008-07-27 21:46:04 +0000916 SDValue Chain = LD->getChain();
917 SDValue Base = LD->getBasePtr();
Dan Gohman475871a2008-07-27 21:46:04 +0000918 SDValue Ops[] = { Offset, Base, Chain };
Chris Lattner4eab7142006-11-10 02:08:47 +0000919 // FIXME: PPC64
Dan Gohman602b0c82009-09-25 18:54:59 +0000920 return CurDAG->getMachineNode(Opcode, dl, LD->getValueType(0),
921 PPCLowering.getPointerTy(),
922 MVT::Other, Ops, 3);
Chris Lattner4eab7142006-11-10 02:08:47 +0000923 } else {
Torok Edwinc23197a2009-07-14 16:55:14 +0000924 llvm_unreachable("R+R preindex loads not supported yet!");
Chris Lattner4eab7142006-11-10 02:08:47 +0000925 }
926 }
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000927
Nate Begemancffc32b2005-08-18 07:30:46 +0000928 case ISD::AND: {
Nate Begemanf42f1332006-09-22 05:01:56 +0000929 unsigned Imm, Imm2, SH, MB, ME;
930
Nate Begemancffc32b2005-08-18 07:30:46 +0000931 // If this is an and of a value rotated between 0 and 31 bits and then and'd
932 // with a mask, emit rlwinm
Chris Lattnerc08f9022006-06-27 00:04:13 +0000933 if (isInt32Immediate(N->getOperand(1), Imm) &&
Gabor Greifba36cb52008-08-28 21:40:38 +0000934 isRotateAndMask(N->getOperand(0).getNode(), Imm, false, SH, MB, ME)) {
Dan Gohman475871a2008-07-27 21:46:04 +0000935 SDValue Val = N->getOperand(0).getOperand(0);
Dan Gohman475871a2008-07-27 21:46:04 +0000936 SDValue Ops[] = { Val, getI32Imm(SH), getI32Imm(MB), getI32Imm(ME) };
Owen Anderson825b72b2009-08-11 20:47:22 +0000937 return CurDAG->SelectNodeTo(N, PPC::RLWINM, MVT::i32, Ops, 4);
Nate Begemancffc32b2005-08-18 07:30:46 +0000938 }
Nate Begemanf42f1332006-09-22 05:01:56 +0000939 // If this is just a masked value where the input is not handled above, and
940 // is not a rotate-left (handled by a pattern in the .td file), emit rlwinm
941 if (isInt32Immediate(N->getOperand(1), Imm) &&
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000942 isRunOfOnes(Imm, MB, ME) &&
Nate Begemanf42f1332006-09-22 05:01:56 +0000943 N->getOperand(0).getOpcode() != ISD::ROTL) {
Dan Gohman475871a2008-07-27 21:46:04 +0000944 SDValue Val = N->getOperand(0);
Dan Gohman475871a2008-07-27 21:46:04 +0000945 SDValue Ops[] = { Val, getI32Imm(0), getI32Imm(MB), getI32Imm(ME) };
Owen Anderson825b72b2009-08-11 20:47:22 +0000946 return CurDAG->SelectNodeTo(N, PPC::RLWINM, MVT::i32, Ops, 4);
Nate Begemanf42f1332006-09-22 05:01:56 +0000947 }
948 // AND X, 0 -> 0, not "rlwinm 32".
949 if (isInt32Immediate(N->getOperand(1), Imm) && (Imm == 0)) {
Dan Gohman475871a2008-07-27 21:46:04 +0000950 ReplaceUses(SDValue(N, 0), N->getOperand(1));
Nate Begemanf42f1332006-09-22 05:01:56 +0000951 return NULL;
952 }
Nate Begeman50fb3c42005-12-24 01:00:15 +0000953 // ISD::OR doesn't get all the bitfield insertion fun.
954 // (and (or x, c1), c2) where isRunOfOnes(~(c1^c2)) is a bitfield insert
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000955 if (isInt32Immediate(N->getOperand(1), Imm) &&
Nate Begeman50fb3c42005-12-24 01:00:15 +0000956 N->getOperand(0).getOpcode() == ISD::OR &&
Chris Lattnerc08f9022006-06-27 00:04:13 +0000957 isInt32Immediate(N->getOperand(0).getOperand(1), Imm2)) {
Chris Lattnerc9a5ef52006-01-05 18:32:49 +0000958 unsigned MB, ME;
Nate Begeman50fb3c42005-12-24 01:00:15 +0000959 Imm = ~(Imm^Imm2);
960 if (isRunOfOnes(Imm, MB, ME)) {
Dan Gohman475871a2008-07-27 21:46:04 +0000961 SDValue Ops[] = { N->getOperand(0).getOperand(0),
Evan Cheng0b828e02006-08-27 08:14:06 +0000962 N->getOperand(0).getOperand(1),
963 getI32Imm(0), getI32Imm(MB),getI32Imm(ME) };
Dan Gohman602b0c82009-09-25 18:54:59 +0000964 return CurDAG->getMachineNode(PPC::RLWIMI, dl, MVT::i32, Ops, 5);
Nate Begeman50fb3c42005-12-24 01:00:15 +0000965 }
966 }
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000967
Chris Lattner237733e2005-09-29 23:33:31 +0000968 // Other cases are autogenerated.
969 break;
Nate Begemancffc32b2005-08-18 07:30:46 +0000970 }
Nate Begeman02b88a42005-08-19 00:38:14 +0000971 case ISD::OR:
Owen Anderson825b72b2009-08-11 20:47:22 +0000972 if (N->getValueType(0) == MVT::i32)
Chris Lattnerccbe2ec2006-08-15 23:48:22 +0000973 if (SDNode *I = SelectBitfieldInsert(N))
974 return I;
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000975
Chris Lattner237733e2005-09-29 23:33:31 +0000976 // Other cases are autogenerated.
977 break;
Nate Begemanc15ed442005-08-18 23:38:00 +0000978 case ISD::SHL: {
979 unsigned Imm, SH, MB, ME;
Gabor Greifba36cb52008-08-28 21:40:38 +0000980 if (isOpcWithIntImmediate(N->getOperand(0).getNode(), ISD::AND, Imm) &&
Nate Begeman2d5aff72005-10-19 18:42:01 +0000981 isRotateAndMask(N, Imm, true, SH, MB, ME)) {
Dan Gohman475871a2008-07-27 21:46:04 +0000982 SDValue Ops[] = { N->getOperand(0).getOperand(0),
Evan Cheng0b828e02006-08-27 08:14:06 +0000983 getI32Imm(SH), getI32Imm(MB), getI32Imm(ME) };
Owen Anderson825b72b2009-08-11 20:47:22 +0000984 return CurDAG->SelectNodeTo(N, PPC::RLWINM, MVT::i32, Ops, 4);
Nate Begeman8d948322005-10-19 01:12:32 +0000985 }
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000986
Nate Begeman2d5aff72005-10-19 18:42:01 +0000987 // Other cases are autogenerated.
988 break;
Nate Begemanc15ed442005-08-18 23:38:00 +0000989 }
990 case ISD::SRL: {
991 unsigned Imm, SH, MB, ME;
Gabor Greifba36cb52008-08-28 21:40:38 +0000992 if (isOpcWithIntImmediate(N->getOperand(0).getNode(), ISD::AND, Imm) &&
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000993 isRotateAndMask(N, Imm, true, SH, MB, ME)) {
Dan Gohman475871a2008-07-27 21:46:04 +0000994 SDValue Ops[] = { N->getOperand(0).getOperand(0),
Evan Cheng0b828e02006-08-27 08:14:06 +0000995 getI32Imm(SH), getI32Imm(MB), getI32Imm(ME) };
Owen Anderson825b72b2009-08-11 20:47:22 +0000996 return CurDAG->SelectNodeTo(N, PPC::RLWINM, MVT::i32, Ops, 4);
Nate Begeman8d948322005-10-19 01:12:32 +0000997 }
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000998
Nate Begeman2d5aff72005-10-19 18:42:01 +0000999 // Other cases are autogenerated.
1000 break;
Nate Begemanc15ed442005-08-18 23:38:00 +00001001 }
Chris Lattner13794f52005-08-26 18:46:49 +00001002 case ISD::SELECT_CC: {
1003 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(4))->get();
Roman Divacky8e9d6722011-06-20 15:28:39 +00001004 EVT PtrVT = CurDAG->getTargetLoweringInfo().getPointerTy();
1005 bool isPPC64 = (PtrVT == MVT::i64);
Andrew Trick6e8f4c42010-12-24 04:28:06 +00001006
Chris Lattnerc08f9022006-06-27 00:04:13 +00001007 // Handle the setcc cases here. select_cc lhs, 0, 1, 0, cc
Roman Divacky8e9d6722011-06-20 15:28:39 +00001008 if (!isPPC64)
1009 if (ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N->getOperand(1)))
1010 if (ConstantSDNode *N2C = dyn_cast<ConstantSDNode>(N->getOperand(2)))
1011 if (ConstantSDNode *N3C = dyn_cast<ConstantSDNode>(N->getOperand(3)))
1012 if (N1C->isNullValue() && N3C->isNullValue() &&
1013 N2C->getZExtValue() == 1ULL && CC == ISD::SETNE &&
1014 // FIXME: Implement this optzn for PPC64.
1015 N->getValueType(0) == MVT::i32) {
1016 SDNode *Tmp =
1017 CurDAG->getMachineNode(PPC::ADDIC, dl, MVT::i32, MVT::Glue,
1018 N->getOperand(0), getI32Imm(~0U));
1019 return CurDAG->SelectNodeTo(N, PPC::SUBFE, MVT::i32,
1020 SDValue(Tmp, 0), N->getOperand(0),
1021 SDValue(Tmp, 1));
1022 }
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00001023
Dale Johannesenf5f5dce2009-02-06 19:16:40 +00001024 SDValue CCReg = SelectCC(N->getOperand(0), N->getOperand(1), CC, dl);
Chris Lattnerdf4ed632006-11-17 22:10:59 +00001025 unsigned BROpc = getPredicateForSetCC(CC);
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00001026
Chris Lattner919c0322005-10-01 01:35:02 +00001027 unsigned SelectCCOp;
Owen Anderson825b72b2009-08-11 20:47:22 +00001028 if (N->getValueType(0) == MVT::i32)
Chris Lattnerc08f9022006-06-27 00:04:13 +00001029 SelectCCOp = PPC::SELECT_CC_I4;
Owen Anderson825b72b2009-08-11 20:47:22 +00001030 else if (N->getValueType(0) == MVT::i64)
Chris Lattnerc08f9022006-06-27 00:04:13 +00001031 SelectCCOp = PPC::SELECT_CC_I8;
Owen Anderson825b72b2009-08-11 20:47:22 +00001032 else if (N->getValueType(0) == MVT::f32)
Chris Lattner919c0322005-10-01 01:35:02 +00001033 SelectCCOp = PPC::SELECT_CC_F4;
Owen Anderson825b72b2009-08-11 20:47:22 +00001034 else if (N->getValueType(0) == MVT::f64)
Chris Lattner919c0322005-10-01 01:35:02 +00001035 SelectCCOp = PPC::SELECT_CC_F8;
Chris Lattner710ff322006-04-08 22:45:08 +00001036 else
1037 SelectCCOp = PPC::SELECT_CC_VRRC;
1038
Dan Gohman475871a2008-07-27 21:46:04 +00001039 SDValue Ops[] = { CCReg, N->getOperand(2), N->getOperand(3),
Evan Cheng0b828e02006-08-27 08:14:06 +00001040 getI32Imm(BROpc) };
1041 return CurDAG->SelectNodeTo(N, SelectCCOp, N->getValueType(0), Ops, 4);
Chris Lattner13794f52005-08-26 18:46:49 +00001042 }
Chris Lattner18258c62006-11-17 22:37:34 +00001043 case PPCISD::COND_BRANCH: {
Dan Gohmancbb7ab22008-11-05 17:16:24 +00001044 // Op #0 is the Chain.
Chris Lattner18258c62006-11-17 22:37:34 +00001045 // Op #1 is the PPC::PRED_* number.
1046 // Op #2 is the CR#
1047 // Op #3 is the Dest MBB
Dan Gohman8be6bbe2008-11-05 04:14:16 +00001048 // Op #4 is the Flag.
Evan Cheng2bda17c2007-06-29 01:25:06 +00001049 // Prevent PPC::PRED_* from being selected into LI.
Dan Gohman475871a2008-07-27 21:46:04 +00001050 SDValue Pred =
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001051 getI32Imm(cast<ConstantSDNode>(N->getOperand(1))->getZExtValue());
Dan Gohman475871a2008-07-27 21:46:04 +00001052 SDValue Ops[] = { Pred, N->getOperand(2), N->getOperand(3),
Chris Lattner18258c62006-11-17 22:37:34 +00001053 N->getOperand(0), N->getOperand(4) };
Owen Anderson825b72b2009-08-11 20:47:22 +00001054 return CurDAG->SelectNodeTo(N, PPC::BCC, MVT::Other, Ops, 5);
Chris Lattner18258c62006-11-17 22:37:34 +00001055 }
Nate Begeman81e80972006-03-17 01:40:33 +00001056 case ISD::BR_CC: {
Chris Lattner2fbb4572005-08-21 18:50:37 +00001057 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(1))->get();
Dale Johannesenf5f5dce2009-02-06 19:16:40 +00001058 SDValue CondCode = SelectCC(N->getOperand(2), N->getOperand(3), CC, dl);
Andrew Trick6e8f4c42010-12-24 04:28:06 +00001059 SDValue Ops[] = { getI32Imm(getPredicateForSetCC(CC)), CondCode,
Evan Cheng0b828e02006-08-27 08:14:06 +00001060 N->getOperand(4), N->getOperand(0) };
Owen Anderson825b72b2009-08-11 20:47:22 +00001061 return CurDAG->SelectNodeTo(N, PPC::BCC, MVT::Other, Ops, 4);
Chris Lattner2fbb4572005-08-21 18:50:37 +00001062 }
Nate Begeman37efe672006-04-22 18:53:45 +00001063 case ISD::BRIND: {
Chris Lattnercf006312006-06-10 01:15:02 +00001064 // FIXME: Should custom lower this.
Dan Gohman475871a2008-07-27 21:46:04 +00001065 SDValue Chain = N->getOperand(0);
1066 SDValue Target = N->getOperand(1);
Owen Anderson825b72b2009-08-11 20:47:22 +00001067 unsigned Opc = Target.getValueType() == MVT::i32 ? PPC::MTCTR : PPC::MTCTR8;
Roman Divacky0c9b5592011-06-03 15:47:49 +00001068 unsigned Reg = Target.getValueType() == MVT::i32 ? PPC::BCTR : PPC::BCTR8;
Dan Gohman602b0c82009-09-25 18:54:59 +00001069 Chain = SDValue(CurDAG->getMachineNode(Opc, dl, MVT::Other, Target,
1070 Chain), 0);
Roman Divacky0c9b5592011-06-03 15:47:49 +00001071 return CurDAG->SelectNodeTo(N, Reg, MVT::Other, Chain);
Nate Begeman37efe672006-04-22 18:53:45 +00001072 }
Chris Lattnera5a91b12005-08-17 19:33:03 +00001073 }
Andrew Trick6e8f4c42010-12-24 04:28:06 +00001074
Dan Gohmaneeb3a002010-01-05 01:24:18 +00001075 return SelectCode(N);
Chris Lattnera5a91b12005-08-17 19:33:03 +00001076}
1077
1078
Chris Lattnercf006312006-06-10 01:15:02 +00001079
Andrew Trick6e8f4c42010-12-24 04:28:06 +00001080/// createPPCISelDag - This pass converts a legalized DAG into a
Chris Lattnera5a91b12005-08-17 19:33:03 +00001081/// PowerPC-specific DAG, ready for instruction scheduling.
1082///
Evan Chengc4c62572006-03-13 23:20:37 +00001083FunctionPass *llvm::createPPCISelDag(PPCTargetMachine &TM) {
Nate Begeman1d9d7422005-10-18 00:28:58 +00001084 return new PPCDAGToDAGISel(TM);
Chris Lattnera5a91b12005-08-17 19:33:03 +00001085}
1086