blob: bea50f7186283b93f532f4dca00129331b54d745 [file] [log] [blame]
Chris Lattnera5a91b12005-08-17 19:33:03 +00001//===-- PPC32ISelDAGToDAG.cpp - PPC32 pattern matching inst selector ------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file was developed by Chris Lattner and is distributed under
6// the University of Illinois Open Source License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file defines a pattern matching instruction selector for 32 bit PowerPC,
11// converting from a legalized dag to a PPC dag.
12//
13//===----------------------------------------------------------------------===//
14
15#include "PowerPC.h"
16#include "PPC32TargetMachine.h"
17#include "PPC32ISelLowering.h"
Chris Lattner4416f1a2005-08-19 22:38:53 +000018#include "llvm/CodeGen/MachineInstrBuilder.h"
19#include "llvm/CodeGen/MachineFunction.h"
20#include "llvm/CodeGen/SSARegMap.h"
Chris Lattnera5a91b12005-08-17 19:33:03 +000021#include "llvm/CodeGen/SelectionDAG.h"
22#include "llvm/CodeGen/SelectionDAGISel.h"
23#include "llvm/Target/TargetOptions.h"
24#include "llvm/ADT/Statistic.h"
Chris Lattner2fe76e52005-08-25 04:47:18 +000025#include "llvm/Constants.h"
Chris Lattner4416f1a2005-08-19 22:38:53 +000026#include "llvm/GlobalValue.h"
Chris Lattnera5a91b12005-08-17 19:33:03 +000027#include "llvm/Support/Debug.h"
28#include "llvm/Support/MathExtras.h"
29using namespace llvm;
30
31namespace {
Chris Lattnera5a91b12005-08-17 19:33:03 +000032 Statistic<> FusedFP ("ppc-codegen", "Number of fused fp operations");
33 Statistic<> FrameOff("ppc-codegen", "Number of frame idx offsets collapsed");
34
35 //===--------------------------------------------------------------------===//
36 /// PPC32DAGToDAGISel - PPC32 specific code to select PPC32 machine
37 /// instructions for SelectionDAG operations.
38 ///
39 class PPC32DAGToDAGISel : public SelectionDAGISel {
40 PPC32TargetLowering PPC32Lowering;
Chris Lattner4416f1a2005-08-19 22:38:53 +000041 unsigned GlobalBaseReg;
Chris Lattnera5a91b12005-08-17 19:33:03 +000042 public:
43 PPC32DAGToDAGISel(TargetMachine &TM)
44 : SelectionDAGISel(PPC32Lowering), PPC32Lowering(TM) {}
45
Chris Lattner4416f1a2005-08-19 22:38:53 +000046 virtual bool runOnFunction(Function &Fn) {
47 // Make sure we re-emit a set of the global base reg if necessary
48 GlobalBaseReg = 0;
49 return SelectionDAGISel::runOnFunction(Fn);
50 }
51
Chris Lattnera5a91b12005-08-17 19:33:03 +000052 /// getI32Imm - Return a target constant with the specified value, of type
53 /// i32.
54 inline SDOperand getI32Imm(unsigned Imm) {
55 return CurDAG->getTargetConstant(Imm, MVT::i32);
56 }
Chris Lattner4416f1a2005-08-19 22:38:53 +000057
58 /// getGlobalBaseReg - insert code into the entry mbb to materialize the PIC
59 /// base register. Return the virtual register that holds this value.
Chris Lattner9944b762005-08-21 22:31:09 +000060 SDOperand getGlobalBaseReg();
Chris Lattnera5a91b12005-08-17 19:33:03 +000061
62 // Select - Convert the specified operand from a target-independent to a
63 // target-specific node if it hasn't already been changed.
64 SDOperand Select(SDOperand Op);
65
66 SDNode *SelectIntImmediateExpr(SDOperand LHS, SDOperand RHS,
67 unsigned OCHi, unsigned OCLo,
68 bool IsArithmetic = false,
69 bool Negate = false);
Nate Begeman02b88a42005-08-19 00:38:14 +000070 SDNode *SelectBitfieldInsert(SDNode *N);
71
Chris Lattner2fbb4572005-08-21 18:50:37 +000072 /// SelectCC - Select a comparison of the specified values with the
73 /// specified condition code, returning the CR# of the expression.
74 SDOperand SelectCC(SDOperand LHS, SDOperand RHS, ISD::CondCode CC);
75
Chris Lattner9944b762005-08-21 22:31:09 +000076 /// SelectAddr - Given the specified address, return the two operands for a
77 /// load/store instruction, and return true if it should be an indexed [r+r]
78 /// operation.
79 bool SelectAddr(SDOperand Addr, SDOperand &Op1, SDOperand &Op2);
80
Chris Lattner047b9522005-08-25 22:04:30 +000081 SDOperand BuildSDIVSequence(SDNode *N);
82 SDOperand BuildUDIVSequence(SDNode *N);
83
Chris Lattnera5a91b12005-08-17 19:33:03 +000084 /// InstructionSelectBasicBlock - This callback is invoked by
85 /// SelectionDAGISel when it has created a SelectionDAG for us to codegen.
86 virtual void InstructionSelectBasicBlock(SelectionDAG &DAG) {
87 DEBUG(BB->dump());
Chris Lattnerd607c122005-08-18 18:46:06 +000088 // Select target instructions for the DAG.
Chris Lattnerefa6abc2005-08-29 01:07:02 +000089 DAG.setRoot(Select(DAG.getRoot()));
Chris Lattner333bd832005-09-27 17:45:33 +000090 CodeGenMap.clear();
Chris Lattnera5a91b12005-08-17 19:33:03 +000091 DAG.RemoveDeadNodes();
Chris Lattnerd607c122005-08-18 18:46:06 +000092
Chris Lattnerd607c122005-08-18 18:46:06 +000093 // Emit machine code to BB.
94 ScheduleAndEmitDAG(DAG);
Chris Lattnera5a91b12005-08-17 19:33:03 +000095 }
96
97 virtual const char *getPassName() const {
98 return "PowerPC DAG->DAG Pattern Instruction Selection";
99 }
Chris Lattneraf165382005-09-13 22:03:06 +0000100
101// Include the pieces autogenerated from the target description.
102#include "PPC32GenDAGISel.inc"
Chris Lattnera5a91b12005-08-17 19:33:03 +0000103 };
104}
105
Chris Lattner6cd40d52005-09-03 01:17:22 +0000106
Chris Lattner4416f1a2005-08-19 22:38:53 +0000107/// getGlobalBaseReg - Output the instructions required to put the
108/// base address to use for accessing globals into a register.
109///
Chris Lattner9944b762005-08-21 22:31:09 +0000110SDOperand PPC32DAGToDAGISel::getGlobalBaseReg() {
Chris Lattner4416f1a2005-08-19 22:38:53 +0000111 if (!GlobalBaseReg) {
112 // Insert the set of GlobalBaseReg into the first MBB of the function
113 MachineBasicBlock &FirstMBB = BB->getParent()->front();
114 MachineBasicBlock::iterator MBBI = FirstMBB.begin();
115 SSARegMap *RegMap = BB->getParent()->getSSARegMap();
116 GlobalBaseReg = RegMap->createVirtualRegister(PPC32::GPRCRegisterClass);
117 BuildMI(FirstMBB, MBBI, PPC::MovePCtoLR, 0, PPC::LR);
118 BuildMI(FirstMBB, MBBI, PPC::MFLR, 1, GlobalBaseReg);
119 }
Chris Lattner9944b762005-08-21 22:31:09 +0000120 return CurDAG->getRegister(GlobalBaseReg, MVT::i32);
Chris Lattner4416f1a2005-08-19 22:38:53 +0000121}
122
123
Nate Begeman0f3257a2005-08-18 05:00:13 +0000124// isIntImmediate - This method tests to see if a constant operand.
125// If so Imm will receive the 32 bit value.
126static bool isIntImmediate(SDNode *N, unsigned& Imm) {
127 if (N->getOpcode() == ISD::Constant) {
128 Imm = cast<ConstantSDNode>(N)->getValue();
129 return true;
130 }
131 return false;
132}
133
Nate Begemancffc32b2005-08-18 07:30:46 +0000134// isOprShiftImm - Returns true if the specified operand is a shift opcode with
135// a immediate shift count less than 32.
136static bool isOprShiftImm(SDNode *N, unsigned& Opc, unsigned& SH) {
137 Opc = N->getOpcode();
138 return (Opc == ISD::SHL || Opc == ISD::SRL || Opc == ISD::SRA) &&
139 isIntImmediate(N->getOperand(1).Val, SH) && SH < 32;
140}
141
142// isRunOfOnes - Returns true iff Val consists of one contiguous run of 1s with
143// any number of 0s on either side. The 1s are allowed to wrap from LSB to
144// MSB, so 0x000FFF0, 0x0000FFFF, and 0xFF0000FF are all runs. 0x0F0F0000 is
145// not, since all 1s are not contiguous.
146static bool isRunOfOnes(unsigned Val, unsigned &MB, unsigned &ME) {
147 if (isShiftedMask_32(Val)) {
148 // look for the first non-zero bit
149 MB = CountLeadingZeros_32(Val);
150 // look for the first zero bit after the run of ones
151 ME = CountLeadingZeros_32((Val - 1) ^ Val);
152 return true;
Chris Lattner2fe76e52005-08-25 04:47:18 +0000153 } else {
154 Val = ~Val; // invert mask
155 if (isShiftedMask_32(Val)) {
156 // effectively look for the first zero bit
157 ME = CountLeadingZeros_32(Val) - 1;
158 // effectively look for the first one bit after the run of zeros
159 MB = CountLeadingZeros_32((Val - 1) ^ Val) + 1;
160 return true;
161 }
Nate Begemancffc32b2005-08-18 07:30:46 +0000162 }
163 // no run present
164 return false;
165}
166
167// isRotateAndMask - Returns true if Mask and Shift can be folded in to a rotate
168// and mask opcode and mask operation.
169static bool isRotateAndMask(SDNode *N, unsigned Mask, bool IsShiftMask,
170 unsigned &SH, unsigned &MB, unsigned &ME) {
171 unsigned Shift = 32;
172 unsigned Indeterminant = ~0; // bit mask marking indeterminant results
173 unsigned Opcode = N->getOpcode();
Chris Lattner15055732005-08-30 00:59:16 +0000174 if (N->getNumOperands() != 2 ||
175 !isIntImmediate(N->getOperand(1).Val, Shift) || (Shift > 31))
Nate Begemancffc32b2005-08-18 07:30:46 +0000176 return false;
177
178 if (Opcode == ISD::SHL) {
179 // apply shift left to mask if it comes first
180 if (IsShiftMask) Mask = Mask << Shift;
181 // determine which bits are made indeterminant by shift
182 Indeterminant = ~(0xFFFFFFFFu << Shift);
183 } else if (Opcode == ISD::SRA || Opcode == ISD::SRL) {
184 // apply shift right to mask if it comes first
185 if (IsShiftMask) Mask = Mask >> Shift;
186 // determine which bits are made indeterminant by shift
187 Indeterminant = ~(0xFFFFFFFFu >> Shift);
188 // adjust for the left rotate
189 Shift = 32 - Shift;
190 } else {
191 return false;
192 }
193
194 // if the mask doesn't intersect any Indeterminant bits
195 if (Mask && !(Mask & Indeterminant)) {
196 SH = Shift;
197 // make sure the mask is still a mask (wrap arounds may not be)
198 return isRunOfOnes(Mask, MB, ME);
199 }
200 return false;
201}
202
Nate Begeman0f3257a2005-08-18 05:00:13 +0000203// isOpcWithIntImmediate - This method tests to see if the node is a specific
204// opcode and that it has a immediate integer right operand.
205// If so Imm will receive the 32 bit value.
206static bool isOpcWithIntImmediate(SDNode *N, unsigned Opc, unsigned& Imm) {
207 return N->getOpcode() == Opc && isIntImmediate(N->getOperand(1).Val, Imm);
208}
209
210// isOprNot - Returns true if the specified operand is an xor with immediate -1.
211static bool isOprNot(SDNode *N) {
212 unsigned Imm;
213 return isOpcWithIntImmediate(N, ISD::XOR, Imm) && (signed)Imm == -1;
214}
215
Chris Lattnera5a91b12005-08-17 19:33:03 +0000216// Immediate constant composers.
217// Lo16 - grabs the lo 16 bits from a 32 bit constant.
218// Hi16 - grabs the hi 16 bits from a 32 bit constant.
219// HA16 - computes the hi bits required if the lo bits are add/subtracted in
220// arithmethically.
221static unsigned Lo16(unsigned x) { return x & 0x0000FFFF; }
222static unsigned Hi16(unsigned x) { return Lo16(x >> 16); }
223static unsigned HA16(unsigned x) { return Hi16((signed)x - (signed short)x); }
224
225// isIntImmediate - This method tests to see if a constant operand.
226// If so Imm will receive the 32 bit value.
227static bool isIntImmediate(SDOperand N, unsigned& Imm) {
228 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N)) {
229 Imm = (unsigned)CN->getSignExtended();
230 return true;
231 }
232 return false;
233}
234
Nate Begeman02b88a42005-08-19 00:38:14 +0000235/// SelectBitfieldInsert - turn an or of two masked values into
236/// the rotate left word immediate then mask insert (rlwimi) instruction.
237/// Returns true on success, false if the caller still needs to select OR.
238///
239/// Patterns matched:
240/// 1. or shl, and 5. or and, and
241/// 2. or and, shl 6. or shl, shr
242/// 3. or shr, and 7. or shr, shl
243/// 4. or and, shr
244SDNode *PPC32DAGToDAGISel::SelectBitfieldInsert(SDNode *N) {
245 bool IsRotate = false;
246 unsigned TgtMask = 0xFFFFFFFF, InsMask = 0xFFFFFFFF, SH = 0;
247 unsigned Value;
248
249 SDOperand Op0 = N->getOperand(0);
250 SDOperand Op1 = N->getOperand(1);
251
252 unsigned Op0Opc = Op0.getOpcode();
253 unsigned Op1Opc = Op1.getOpcode();
254
255 // Verify that we have the correct opcodes
256 if (ISD::SHL != Op0Opc && ISD::SRL != Op0Opc && ISD::AND != Op0Opc)
257 return false;
258 if (ISD::SHL != Op1Opc && ISD::SRL != Op1Opc && ISD::AND != Op1Opc)
259 return false;
260
261 // Generate Mask value for Target
262 if (isIntImmediate(Op0.getOperand(1), Value)) {
263 switch(Op0Opc) {
Chris Lattner13687212005-08-30 18:37:48 +0000264 case ISD::SHL: TgtMask <<= Value; break;
265 case ISD::SRL: TgtMask >>= Value; break;
266 case ISD::AND: TgtMask &= Value; break;
Nate Begeman02b88a42005-08-19 00:38:14 +0000267 }
268 } else {
269 return 0;
270 }
271
272 // Generate Mask value for Insert
Chris Lattner13687212005-08-30 18:37:48 +0000273 if (!isIntImmediate(Op1.getOperand(1), Value))
Nate Begeman02b88a42005-08-19 00:38:14 +0000274 return 0;
Chris Lattner13687212005-08-30 18:37:48 +0000275
276 switch(Op1Opc) {
277 case ISD::SHL:
278 SH = Value;
279 InsMask <<= SH;
280 if (Op0Opc == ISD::SRL) IsRotate = true;
281 break;
282 case ISD::SRL:
283 SH = Value;
284 InsMask >>= SH;
285 SH = 32-SH;
286 if (Op0Opc == ISD::SHL) IsRotate = true;
287 break;
288 case ISD::AND:
289 InsMask &= Value;
290 break;
Nate Begeman02b88a42005-08-19 00:38:14 +0000291 }
292
293 // If both of the inputs are ANDs and one of them has a logical shift by
294 // constant as its input, make that AND the inserted value so that we can
295 // combine the shift into the rotate part of the rlwimi instruction
296 bool IsAndWithShiftOp = false;
297 if (Op0Opc == ISD::AND && Op1Opc == ISD::AND) {
298 if (Op1.getOperand(0).getOpcode() == ISD::SHL ||
299 Op1.getOperand(0).getOpcode() == ISD::SRL) {
300 if (isIntImmediate(Op1.getOperand(0).getOperand(1), Value)) {
301 SH = Op1.getOperand(0).getOpcode() == ISD::SHL ? Value : 32 - Value;
302 IsAndWithShiftOp = true;
303 }
304 } else if (Op0.getOperand(0).getOpcode() == ISD::SHL ||
305 Op0.getOperand(0).getOpcode() == ISD::SRL) {
306 if (isIntImmediate(Op0.getOperand(0).getOperand(1), Value)) {
307 std::swap(Op0, Op1);
308 std::swap(TgtMask, InsMask);
309 SH = Op1.getOperand(0).getOpcode() == ISD::SHL ? Value : 32 - Value;
310 IsAndWithShiftOp = true;
311 }
312 }
313 }
314
315 // Verify that the Target mask and Insert mask together form a full word mask
316 // and that the Insert mask is a run of set bits (which implies both are runs
317 // of set bits). Given that, Select the arguments and generate the rlwimi
318 // instruction.
319 unsigned MB, ME;
320 if (((TgtMask & InsMask) == 0) && isRunOfOnes(InsMask, MB, ME)) {
321 bool fullMask = (TgtMask ^ InsMask) == 0xFFFFFFFF;
322 bool Op0IsAND = Op0Opc == ISD::AND;
323 // Check for rotlwi / rotrwi here, a special case of bitfield insert
324 // where both bitfield halves are sourced from the same value.
325 if (IsRotate && fullMask &&
326 N->getOperand(0).getOperand(0) == N->getOperand(1).getOperand(0)) {
327 Op0 = CurDAG->getTargetNode(PPC::RLWINM, MVT::i32,
328 Select(N->getOperand(0).getOperand(0)),
329 getI32Imm(SH), getI32Imm(0), getI32Imm(31));
330 return Op0.Val;
331 }
332 SDOperand Tmp1 = (Op0IsAND && fullMask) ? Select(Op0.getOperand(0))
333 : Select(Op0);
334 SDOperand Tmp2 = IsAndWithShiftOp ? Select(Op1.getOperand(0).getOperand(0))
335 : Select(Op1.getOperand(0));
336 Op0 = CurDAG->getTargetNode(PPC::RLWIMI, MVT::i32, Tmp1, Tmp2,
337 getI32Imm(SH), getI32Imm(MB), getI32Imm(ME));
338 return Op0.Val;
339 }
340 return 0;
341}
342
Chris Lattnera5a91b12005-08-17 19:33:03 +0000343// SelectIntImmediateExpr - Choose code for integer operations with an immediate
344// operand.
345SDNode *PPC32DAGToDAGISel::SelectIntImmediateExpr(SDOperand LHS, SDOperand RHS,
346 unsigned OCHi, unsigned OCLo,
347 bool IsArithmetic,
348 bool Negate) {
349 // Check to make sure this is a constant.
350 ConstantSDNode *CN = dyn_cast<ConstantSDNode>(RHS);
351 // Exit if not a constant.
352 if (!CN) return 0;
353 // Extract immediate.
354 unsigned C = (unsigned)CN->getValue();
355 // Negate if required (ISD::SUB).
356 if (Negate) C = -C;
357 // Get the hi and lo portions of constant.
358 unsigned Hi = IsArithmetic ? HA16(C) : Hi16(C);
359 unsigned Lo = Lo16(C);
360
361 // If two instructions are needed and usage indicates it would be better to
362 // load immediate into a register, bail out.
363 if (Hi && Lo && CN->use_size() > 2) return false;
364
365 // Select the first operand.
366 SDOperand Opr0 = Select(LHS);
367
368 if (Lo) // Add in the lo-part.
369 Opr0 = CurDAG->getTargetNode(OCLo, MVT::i32, Opr0, getI32Imm(Lo));
370 if (Hi) // Add in the hi-part.
371 Opr0 = CurDAG->getTargetNode(OCHi, MVT::i32, Opr0, getI32Imm(Hi));
372 return Opr0.Val;
373}
374
Chris Lattner9944b762005-08-21 22:31:09 +0000375/// SelectAddr - Given the specified address, return the two operands for a
376/// load/store instruction, and return true if it should be an indexed [r+r]
377/// operation.
378bool PPC32DAGToDAGISel::SelectAddr(SDOperand Addr, SDOperand &Op1,
379 SDOperand &Op2) {
380 unsigned imm = 0;
381 if (Addr.getOpcode() == ISD::ADD) {
382 if (isIntImmediate(Addr.getOperand(1), imm) && isInt16(imm)) {
383 Op1 = getI32Imm(Lo16(imm));
Chris Lattnere28e40a2005-08-25 00:45:43 +0000384 if (FrameIndexSDNode *FI =
385 dyn_cast<FrameIndexSDNode>(Addr.getOperand(0))) {
Chris Lattner9944b762005-08-21 22:31:09 +0000386 ++FrameOff;
Chris Lattnere28e40a2005-08-25 00:45:43 +0000387 Op2 = CurDAG->getTargetFrameIndex(FI->getIndex(), MVT::i32);
Chris Lattner9944b762005-08-21 22:31:09 +0000388 } else {
389 Op2 = Select(Addr.getOperand(0));
390 }
391 return false;
392 } else {
393 Op1 = Select(Addr.getOperand(0));
394 Op2 = Select(Addr.getOperand(1));
395 return true; // [r+r]
396 }
397 }
398
399 // Now check if we're dealing with a global, and whether or not we should emit
400 // an optimized load or store for statics.
401 if (GlobalAddressSDNode *GN = dyn_cast<GlobalAddressSDNode>(Addr)) {
402 GlobalValue *GV = GN->getGlobal();
403 if (!GV->hasWeakLinkage() && !GV->isExternal()) {
404 Op1 = CurDAG->getTargetGlobalAddress(GV, MVT::i32);
405 if (PICEnabled)
406 Op2 = CurDAG->getTargetNode(PPC::ADDIS, MVT::i32, getGlobalBaseReg(),
407 Op1);
408 else
409 Op2 = CurDAG->getTargetNode(PPC::LIS, MVT::i32, Op1);
410 return false;
411 }
Chris Lattnere28e40a2005-08-25 00:45:43 +0000412 } else if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(Addr)) {
Chris Lattner9944b762005-08-21 22:31:09 +0000413 Op1 = getI32Imm(0);
Chris Lattnere28e40a2005-08-25 00:45:43 +0000414 Op2 = CurDAG->getTargetFrameIndex(FI->getIndex(), MVT::i32);
Chris Lattner9944b762005-08-21 22:31:09 +0000415 return false;
416 } else if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(Addr)) {
417 Op1 = Addr;
418 if (PICEnabled)
419 Op2 = CurDAG->getTargetNode(PPC::ADDIS, MVT::i32, getGlobalBaseReg(),Op1);
420 else
421 Op2 = CurDAG->getTargetNode(PPC::LIS, MVT::i32, Op1);
422 return false;
423 }
424 Op1 = getI32Imm(0);
425 Op2 = Select(Addr);
426 return false;
427}
Chris Lattnera5a91b12005-08-17 19:33:03 +0000428
Chris Lattner2fbb4572005-08-21 18:50:37 +0000429/// SelectCC - Select a comparison of the specified values with the specified
430/// condition code, returning the CR# of the expression.
431SDOperand PPC32DAGToDAGISel::SelectCC(SDOperand LHS, SDOperand RHS,
432 ISD::CondCode CC) {
433 // Always select the LHS.
434 LHS = Select(LHS);
435
436 // Use U to determine whether the SETCC immediate range is signed or not.
437 if (MVT::isInteger(LHS.getValueType())) {
438 bool U = ISD::isUnsignedIntSetCC(CC);
439 unsigned Imm;
440 if (isIntImmediate(RHS, Imm) &&
441 ((U && isUInt16(Imm)) || (!U && isInt16(Imm))))
442 return CurDAG->getTargetNode(U ? PPC::CMPLWI : PPC::CMPWI, MVT::i32,
443 LHS, getI32Imm(Lo16(Imm)));
444 return CurDAG->getTargetNode(U ? PPC::CMPLW : PPC::CMPW, MVT::i32,
445 LHS, Select(RHS));
446 } else {
447 return CurDAG->getTargetNode(PPC::FCMPU, MVT::i32, LHS, Select(RHS));
448 }
449}
450
451/// getBCCForSetCC - Returns the PowerPC condition branch mnemonic corresponding
452/// to Condition.
453static unsigned getBCCForSetCC(ISD::CondCode CC) {
454 switch (CC) {
455 default: assert(0 && "Unknown condition!"); abort();
456 case ISD::SETEQ: return PPC::BEQ;
457 case ISD::SETNE: return PPC::BNE;
458 case ISD::SETULT:
459 case ISD::SETLT: return PPC::BLT;
460 case ISD::SETULE:
461 case ISD::SETLE: return PPC::BLE;
462 case ISD::SETUGT:
463 case ISD::SETGT: return PPC::BGT;
464 case ISD::SETUGE:
465 case ISD::SETGE: return PPC::BGE;
466 }
467 return 0;
468}
469
Chris Lattner64906a02005-08-25 20:08:18 +0000470/// getCRIdxForSetCC - Return the index of the condition register field
471/// associated with the SetCC condition, and whether or not the field is
472/// treated as inverted. That is, lt = 0; ge = 0 inverted.
473static unsigned getCRIdxForSetCC(ISD::CondCode CC, bool& Inv) {
474 switch (CC) {
475 default: assert(0 && "Unknown condition!"); abort();
476 case ISD::SETULT:
477 case ISD::SETLT: Inv = false; return 0;
478 case ISD::SETUGE:
479 case ISD::SETGE: Inv = true; return 0;
480 case ISD::SETUGT:
481 case ISD::SETGT: Inv = false; return 1;
482 case ISD::SETULE:
483 case ISD::SETLE: Inv = true; return 1;
484 case ISD::SETEQ: Inv = false; return 2;
485 case ISD::SETNE: Inv = true; return 2;
486 }
487 return 0;
488}
Chris Lattner9944b762005-08-21 22:31:09 +0000489
Chris Lattner047b9522005-08-25 22:04:30 +0000490// Structure used to return the necessary information to codegen an SDIV as
491// a multiply.
492struct ms {
493 int m; // magic number
494 int s; // shift amount
495};
496
497struct mu {
498 unsigned int m; // magic number
499 int a; // add indicator
500 int s; // shift amount
501};
502
503/// magic - calculate the magic numbers required to codegen an integer sdiv as
504/// a sequence of multiply and shifts. Requires that the divisor not be 0, 1,
505/// or -1.
506static struct ms magic(int d) {
507 int p;
508 unsigned int ad, anc, delta, q1, r1, q2, r2, t;
509 const unsigned int two31 = 0x80000000U;
510 struct ms mag;
511
512 ad = abs(d);
513 t = two31 + ((unsigned int)d >> 31);
514 anc = t - 1 - t%ad; // absolute value of nc
515 p = 31; // initialize p
516 q1 = two31/anc; // initialize q1 = 2p/abs(nc)
517 r1 = two31 - q1*anc; // initialize r1 = rem(2p,abs(nc))
518 q2 = two31/ad; // initialize q2 = 2p/abs(d)
519 r2 = two31 - q2*ad; // initialize r2 = rem(2p,abs(d))
520 do {
521 p = p + 1;
522 q1 = 2*q1; // update q1 = 2p/abs(nc)
523 r1 = 2*r1; // update r1 = rem(2p/abs(nc))
524 if (r1 >= anc) { // must be unsigned comparison
525 q1 = q1 + 1;
526 r1 = r1 - anc;
527 }
528 q2 = 2*q2; // update q2 = 2p/abs(d)
529 r2 = 2*r2; // update r2 = rem(2p/abs(d))
530 if (r2 >= ad) { // must be unsigned comparison
531 q2 = q2 + 1;
532 r2 = r2 - ad;
533 }
534 delta = ad - r2;
535 } while (q1 < delta || (q1 == delta && r1 == 0));
536
537 mag.m = q2 + 1;
538 if (d < 0) mag.m = -mag.m; // resulting magic number
539 mag.s = p - 32; // resulting shift
540 return mag;
541}
542
543/// magicu - calculate the magic numbers required to codegen an integer udiv as
544/// a sequence of multiply, add and shifts. Requires that the divisor not be 0.
545static struct mu magicu(unsigned d)
546{
547 int p;
548 unsigned int nc, delta, q1, r1, q2, r2;
549 struct mu magu;
550 magu.a = 0; // initialize "add" indicator
551 nc = - 1 - (-d)%d;
552 p = 31; // initialize p
553 q1 = 0x80000000/nc; // initialize q1 = 2p/nc
554 r1 = 0x80000000 - q1*nc; // initialize r1 = rem(2p,nc)
555 q2 = 0x7FFFFFFF/d; // initialize q2 = (2p-1)/d
556 r2 = 0x7FFFFFFF - q2*d; // initialize r2 = rem((2p-1),d)
557 do {
558 p = p + 1;
559 if (r1 >= nc - r1 ) {
560 q1 = 2*q1 + 1; // update q1
561 r1 = 2*r1 - nc; // update r1
562 }
563 else {
564 q1 = 2*q1; // update q1
565 r1 = 2*r1; // update r1
566 }
567 if (r2 + 1 >= d - r2) {
568 if (q2 >= 0x7FFFFFFF) magu.a = 1;
569 q2 = 2*q2 + 1; // update q2
570 r2 = 2*r2 + 1 - d; // update r2
571 }
572 else {
573 if (q2 >= 0x80000000) magu.a = 1;
574 q2 = 2*q2; // update q2
575 r2 = 2*r2 + 1; // update r2
576 }
577 delta = d - 1 - r2;
578 } while (p < 64 && (q1 < delta || (q1 == delta && r1 == 0)));
579 magu.m = q2 + 1; // resulting magic number
580 magu.s = p - 32; // resulting shift
581 return magu;
582}
583
584/// BuildSDIVSequence - Given an ISD::SDIV node expressing a divide by constant,
585/// return a DAG expression to select that will generate the same value by
586/// multiplying by a magic number. See:
587/// <http://the.wall.riscom.net/books/proc/ppc/cwg/code2.html>
588SDOperand PPC32DAGToDAGISel::BuildSDIVSequence(SDNode *N) {
589 int d = (int)cast<ConstantSDNode>(N->getOperand(1))->getValue();
590 ms magics = magic(d);
591 // Multiply the numerator (operand 0) by the magic value
592 SDOperand Q = CurDAG->getNode(ISD::MULHS, MVT::i32, N->getOperand(0),
593 CurDAG->getConstant(magics.m, MVT::i32));
594 // If d > 0 and m < 0, add the numerator
595 if (d > 0 && magics.m < 0)
596 Q = CurDAG->getNode(ISD::ADD, MVT::i32, Q, N->getOperand(0));
597 // If d < 0 and m > 0, subtract the numerator.
598 if (d < 0 && magics.m > 0)
599 Q = CurDAG->getNode(ISD::SUB, MVT::i32, Q, N->getOperand(0));
600 // Shift right algebraic if shift value is nonzero
601 if (magics.s > 0)
602 Q = CurDAG->getNode(ISD::SRA, MVT::i32, Q,
603 CurDAG->getConstant(magics.s, MVT::i32));
604 // Extract the sign bit and add it to the quotient
605 SDOperand T =
606 CurDAG->getNode(ISD::SRL, MVT::i32, Q, CurDAG->getConstant(31, MVT::i32));
607 return CurDAG->getNode(ISD::ADD, MVT::i32, Q, T);
608}
609
610/// BuildUDIVSequence - Given an ISD::UDIV node expressing a divide by constant,
611/// return a DAG expression to select that will generate the same value by
612/// multiplying by a magic number. See:
613/// <http://the.wall.riscom.net/books/proc/ppc/cwg/code2.html>
614SDOperand PPC32DAGToDAGISel::BuildUDIVSequence(SDNode *N) {
615 unsigned d = (unsigned)cast<ConstantSDNode>(N->getOperand(1))->getValue();
616 mu magics = magicu(d);
617 // Multiply the numerator (operand 0) by the magic value
618 SDOperand Q = CurDAG->getNode(ISD::MULHU, MVT::i32, N->getOperand(0),
619 CurDAG->getConstant(magics.m, MVT::i32));
620 if (magics.a == 0) {
621 return CurDAG->getNode(ISD::SRL, MVT::i32, Q,
622 CurDAG->getConstant(magics.s, MVT::i32));
623 } else {
624 SDOperand NPQ = CurDAG->getNode(ISD::SUB, MVT::i32, N->getOperand(0), Q);
625 NPQ = CurDAG->getNode(ISD::SRL, MVT::i32, NPQ,
626 CurDAG->getConstant(1, MVT::i32));
627 NPQ = CurDAG->getNode(ISD::ADD, MVT::i32, NPQ, Q);
628 return CurDAG->getNode(ISD::SRL, MVT::i32, NPQ,
629 CurDAG->getConstant(magics.s-1, MVT::i32));
630 }
631}
632
Chris Lattnera5a91b12005-08-17 19:33:03 +0000633// Select - Convert the specified operand from a target-independent to a
634// target-specific node if it hasn't already been changed.
635SDOperand PPC32DAGToDAGISel::Select(SDOperand Op) {
636 SDNode *N = Op.Val;
Chris Lattner0bbea952005-08-26 20:25:03 +0000637 if (N->getOpcode() >= ISD::BUILTIN_OP_END &&
638 N->getOpcode() < PPCISD::FIRST_NUMBER)
Chris Lattnera5a91b12005-08-17 19:33:03 +0000639 return Op; // Already selected.
640
641 switch (N->getOpcode()) {
Chris Lattner19c09072005-09-07 23:45:15 +0000642 default: break;
Chris Lattnera5a91b12005-08-17 19:33:03 +0000643 case ISD::TokenFactor: {
644 SDOperand New;
645 if (N->getNumOperands() == 2) {
646 SDOperand Op0 = Select(N->getOperand(0));
647 SDOperand Op1 = Select(N->getOperand(1));
648 New = CurDAG->getNode(ISD::TokenFactor, MVT::Other, Op0, Op1);
649 } else {
650 std::vector<SDOperand> Ops;
651 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i)
Chris Lattner7e659972005-08-19 21:33:02 +0000652 Ops.push_back(Select(N->getOperand(i)));
Chris Lattnera5a91b12005-08-17 19:33:03 +0000653 New = CurDAG->getNode(ISD::TokenFactor, MVT::Other, Ops);
654 }
655
656 if (New.Val != N) {
Chris Lattner52987f42005-08-26 18:37:23 +0000657 CurDAG->ReplaceAllUsesWith(Op, New);
Chris Lattnera5a91b12005-08-17 19:33:03 +0000658 N = New.Val;
659 }
Chris Lattner25dae722005-09-03 00:53:47 +0000660 return SDOperand(N, 0);
Chris Lattnera5a91b12005-08-17 19:33:03 +0000661 }
662 case ISD::CopyFromReg: {
663 SDOperand Chain = Select(N->getOperand(0));
664 if (Chain == N->getOperand(0)) return Op; // No change
665 SDOperand New = CurDAG->getCopyFromReg(Chain,
666 cast<RegisterSDNode>(N->getOperand(1))->getReg(), N->getValueType(0));
667 return New.getValue(Op.ResNo);
668 }
669 case ISD::CopyToReg: {
670 SDOperand Chain = Select(N->getOperand(0));
671 SDOperand Reg = N->getOperand(1);
672 SDOperand Val = Select(N->getOperand(2));
673 if (Chain != N->getOperand(0) || Val != N->getOperand(2)) {
674 SDOperand New = CurDAG->getNode(ISD::CopyToReg, MVT::Other,
675 Chain, Reg, Val);
Chris Lattner52987f42005-08-26 18:37:23 +0000676 CurDAG->ReplaceAllUsesWith(Op, New);
Chris Lattnera5a91b12005-08-17 19:33:03 +0000677 N = New.Val;
678 }
Chris Lattner25dae722005-09-03 00:53:47 +0000679 return SDOperand(N, 0);
Chris Lattnera5a91b12005-08-17 19:33:03 +0000680 }
Chris Lattner2b544002005-08-24 23:08:16 +0000681 case ISD::UNDEF:
682 if (N->getValueType(0) == MVT::i32)
Chris Lattner2bb06cd2005-08-26 16:36:26 +0000683 CurDAG->SelectNodeTo(N, PPC::IMPLICIT_DEF_GPR, MVT::i32);
Chris Lattner2b544002005-08-24 23:08:16 +0000684 else
Chris Lattner2bb06cd2005-08-26 16:36:26 +0000685 CurDAG->SelectNodeTo(N, PPC::IMPLICIT_DEF_FP, N->getValueType(0));
Chris Lattner25dae722005-09-03 00:53:47 +0000686 return SDOperand(N, 0);
Chris Lattnere28e40a2005-08-25 00:45:43 +0000687 case ISD::FrameIndex: {
688 int FI = cast<FrameIndexSDNode>(N)->getIndex();
Chris Lattner2bb06cd2005-08-26 16:36:26 +0000689 CurDAG->SelectNodeTo(N, PPC::ADDI, MVT::i32,
Chris Lattnere28e40a2005-08-25 00:45:43 +0000690 CurDAG->getTargetFrameIndex(FI, MVT::i32),
691 getI32Imm(0));
Chris Lattner25dae722005-09-03 00:53:47 +0000692 return SDOperand(N, 0);
Chris Lattnere28e40a2005-08-25 00:45:43 +0000693 }
Chris Lattner34e17052005-08-25 05:04:11 +0000694 case ISD::ConstantPool: {
Chris Lattner5839bf22005-08-26 17:15:30 +0000695 Constant *C = cast<ConstantPoolSDNode>(N)->get();
696 SDOperand Tmp, CPI = CurDAG->getTargetConstantPool(C, MVT::i32);
Chris Lattner34e17052005-08-25 05:04:11 +0000697 if (PICEnabled)
698 Tmp = CurDAG->getTargetNode(PPC::ADDIS, MVT::i32, getGlobalBaseReg(),CPI);
699 else
700 Tmp = CurDAG->getTargetNode(PPC::LIS, MVT::i32, CPI);
Chris Lattner2bb06cd2005-08-26 16:36:26 +0000701 CurDAG->SelectNodeTo(N, PPC::LA, MVT::i32, Tmp, CPI);
Chris Lattner25dae722005-09-03 00:53:47 +0000702 return SDOperand(N, 0);
Chris Lattner34e17052005-08-25 05:04:11 +0000703 }
Chris Lattner4416f1a2005-08-19 22:38:53 +0000704 case ISD::GlobalAddress: {
705 GlobalValue *GV = cast<GlobalAddressSDNode>(N)->getGlobal();
706 SDOperand Tmp;
707 SDOperand GA = CurDAG->getTargetGlobalAddress(GV, MVT::i32);
Chris Lattner9944b762005-08-21 22:31:09 +0000708 if (PICEnabled)
709 Tmp = CurDAG->getTargetNode(PPC::ADDIS, MVT::i32, getGlobalBaseReg(), GA);
710 else
Chris Lattner4416f1a2005-08-19 22:38:53 +0000711 Tmp = CurDAG->getTargetNode(PPC::LIS, MVT::i32, GA);
Chris Lattner9944b762005-08-21 22:31:09 +0000712
Chris Lattner4416f1a2005-08-19 22:38:53 +0000713 if (GV->hasWeakLinkage() || GV->isExternal())
Chris Lattner2bb06cd2005-08-26 16:36:26 +0000714 CurDAG->SelectNodeTo(N, PPC::LWZ, MVT::i32, GA, Tmp);
Chris Lattner4416f1a2005-08-19 22:38:53 +0000715 else
Chris Lattner2bb06cd2005-08-26 16:36:26 +0000716 CurDAG->SelectNodeTo(N, PPC::LA, MVT::i32, Tmp, GA);
Chris Lattner25dae722005-09-03 00:53:47 +0000717 return SDOperand(N, 0);
Chris Lattner4416f1a2005-08-19 22:38:53 +0000718 }
Chris Lattner9c2dece2005-08-29 23:30:11 +0000719 case ISD::DYNAMIC_STACKALLOC: {
720 // FIXME: We are currently ignoring the requested alignment for handling
721 // greater than the stack alignment. This will need to be revisited at some
722 // point. Align = N.getOperand(2);
723 if (!isa<ConstantSDNode>(N->getOperand(2)) ||
724 cast<ConstantSDNode>(N->getOperand(2))->getValue() != 0) {
725 std::cerr << "Cannot allocate stack object with greater alignment than"
726 << " the stack alignment yet!";
727 abort();
728 }
729 SDOperand Chain = Select(N->getOperand(0));
730 SDOperand Amt = Select(N->getOperand(1));
731
732 SDOperand R1Reg = CurDAG->getRegister(PPC::R1, MVT::i32);
733
Chris Lattner75592e42005-09-01 21:31:30 +0000734 SDOperand R1Val = CurDAG->getCopyFromReg(Chain, PPC::R1, MVT::i32);
735 Chain = R1Val.getValue(1);
736
Chris Lattner9c2dece2005-08-29 23:30:11 +0000737 // Subtract the amount (guaranteed to be a multiple of the stack alignment)
738 // from the stack pointer, giving us the result pointer.
Chris Lattner75592e42005-09-01 21:31:30 +0000739 SDOperand Result = CurDAG->getTargetNode(PPC::SUBF, MVT::i32, Amt, R1Val);
Chris Lattner9c2dece2005-08-29 23:30:11 +0000740
741 // Copy this result back into R1.
742 Chain = CurDAG->getNode(ISD::CopyToReg, MVT::Other, Chain, R1Reg, Result);
743
744 // Copy this result back out of R1 to make sure we're not using the stack
745 // space without decrementing the stack pointer.
746 Result = CurDAG->getCopyFromReg(Chain, PPC::R1, MVT::i32);
747
748 // Finally, replace the DYNAMIC_STACKALLOC with the copyfromreg.
749 CurDAG->ReplaceAllUsesWith(N, Result.Val);
Chris Lattner25dae722005-09-03 00:53:47 +0000750 return SDOperand(Result.Val, Op.ResNo);
Chris Lattner9c2dece2005-08-29 23:30:11 +0000751 }
Chris Lattner0bbea952005-08-26 20:25:03 +0000752 case PPCISD::FSEL:
753 CurDAG->SelectNodeTo(N, PPC::FSEL, N->getValueType(0),
754 Select(N->getOperand(0)),
755 Select(N->getOperand(1)),
756 Select(N->getOperand(2)));
Chris Lattner25dae722005-09-03 00:53:47 +0000757 return SDOperand(N, 0);
Nate Begemanc09eeec2005-09-06 22:03:27 +0000758 case PPCISD::FCFID:
759 CurDAG->SelectNodeTo(N, PPC::FCFID, N->getValueType(0),
760 Select(N->getOperand(0)));
761 return SDOperand(N, 0);
762 case PPCISD::FCTIDZ:
763 CurDAG->SelectNodeTo(N, PPC::FCTIDZ, N->getValueType(0),
764 Select(N->getOperand(0)));
765 return SDOperand(N, 0);
Chris Lattnerf7605322005-08-31 21:09:52 +0000766 case PPCISD::FCTIWZ:
767 CurDAG->SelectNodeTo(N, PPC::FCTIWZ, N->getValueType(0),
768 Select(N->getOperand(0)));
Chris Lattner25dae722005-09-03 00:53:47 +0000769 return SDOperand(N, 0);
Chris Lattner615c2d02005-09-28 22:29:58 +0000770 case ISD::FADD: {
771 MVT::ValueType Ty = N->getValueType(0);
Chris Lattnera5a91b12005-08-17 19:33:03 +0000772 if (!NoExcessFPPrecision) { // Match FMA ops
Chris Lattner615c2d02005-09-28 22:29:58 +0000773 if (N->getOperand(0).getOpcode() == ISD::FMUL &&
Chris Lattnera5a91b12005-08-17 19:33:03 +0000774 N->getOperand(0).Val->hasOneUse()) {
775 ++FusedFP; // Statistic
Chris Lattner2bb06cd2005-08-26 16:36:26 +0000776 CurDAG->SelectNodeTo(N, Ty == MVT::f64 ? PPC::FMADD : PPC::FMADDS, Ty,
Chris Lattnera5a91b12005-08-17 19:33:03 +0000777 Select(N->getOperand(0).getOperand(0)),
778 Select(N->getOperand(0).getOperand(1)),
779 Select(N->getOperand(1)));
Chris Lattner25dae722005-09-03 00:53:47 +0000780 return SDOperand(N, 0);
Chris Lattner615c2d02005-09-28 22:29:58 +0000781 } else if (N->getOperand(1).getOpcode() == ISD::FMUL &&
Chris Lattnera5a91b12005-08-17 19:33:03 +0000782 N->getOperand(1).hasOneUse()) {
783 ++FusedFP; // Statistic
Chris Lattner2bb06cd2005-08-26 16:36:26 +0000784 CurDAG->SelectNodeTo(N, Ty == MVT::f64 ? PPC::FMADD : PPC::FMADDS, Ty,
Chris Lattnera5a91b12005-08-17 19:33:03 +0000785 Select(N->getOperand(1).getOperand(0)),
786 Select(N->getOperand(1).getOperand(1)),
787 Select(N->getOperand(0)));
Chris Lattner25dae722005-09-03 00:53:47 +0000788 return SDOperand(N, 0);
Chris Lattnera5a91b12005-08-17 19:33:03 +0000789 }
790 }
791
Chris Lattner2bb06cd2005-08-26 16:36:26 +0000792 CurDAG->SelectNodeTo(N, Ty == MVT::f64 ? PPC::FADD : PPC::FADDS, Ty,
Chris Lattnera5a91b12005-08-17 19:33:03 +0000793 Select(N->getOperand(0)), Select(N->getOperand(1)));
Chris Lattner25dae722005-09-03 00:53:47 +0000794 return SDOperand(N, 0);
Chris Lattnera5a91b12005-08-17 19:33:03 +0000795 }
Chris Lattner615c2d02005-09-28 22:29:58 +0000796 case ISD::FSUB: {
797 MVT::ValueType Ty = N->getValueType(0);
Chris Lattnera5a91b12005-08-17 19:33:03 +0000798
799 if (!NoExcessFPPrecision) { // Match FMA ops
Chris Lattner615c2d02005-09-28 22:29:58 +0000800 if (N->getOperand(0).getOpcode() == ISD::FMUL &&
Chris Lattnera5a91b12005-08-17 19:33:03 +0000801 N->getOperand(0).Val->hasOneUse()) {
802 ++FusedFP; // Statistic
Chris Lattner2bb06cd2005-08-26 16:36:26 +0000803 CurDAG->SelectNodeTo(N, Ty == MVT::f64 ? PPC::FMSUB : PPC::FMSUBS, Ty,
Chris Lattnera5a91b12005-08-17 19:33:03 +0000804 Select(N->getOperand(0).getOperand(0)),
805 Select(N->getOperand(0).getOperand(1)),
806 Select(N->getOperand(1)));
Chris Lattner25dae722005-09-03 00:53:47 +0000807 return SDOperand(N, 0);
Chris Lattner615c2d02005-09-28 22:29:58 +0000808 } else if (N->getOperand(1).getOpcode() == ISD::FMUL &&
Chris Lattnera5a91b12005-08-17 19:33:03 +0000809 N->getOperand(1).Val->hasOneUse()) {
810 ++FusedFP; // Statistic
Chris Lattner2bb06cd2005-08-26 16:36:26 +0000811 CurDAG->SelectNodeTo(N, Ty == MVT::f64 ? PPC::FNMSUB : PPC::FNMSUBS, Ty,
Chris Lattnera5a91b12005-08-17 19:33:03 +0000812 Select(N->getOperand(1).getOperand(0)),
813 Select(N->getOperand(1).getOperand(1)),
814 Select(N->getOperand(0)));
Chris Lattner25dae722005-09-03 00:53:47 +0000815 return SDOperand(N, 0);
Chris Lattnera5a91b12005-08-17 19:33:03 +0000816 }
817 }
Chris Lattner2bb06cd2005-08-26 16:36:26 +0000818 CurDAG->SelectNodeTo(N, Ty == MVT::f64 ? PPC::FSUB : PPC::FSUBS, Ty,
Chris Lattnera5a91b12005-08-17 19:33:03 +0000819 Select(N->getOperand(0)),
820 Select(N->getOperand(1)));
Chris Lattner25dae722005-09-03 00:53:47 +0000821 return SDOperand(N, 0);
Nate Begeman26653502005-08-17 23:46:35 +0000822 }
Nate Begemanb5a06682005-08-18 00:21:41 +0000823 case ISD::MUL: {
824 unsigned Imm, Opc;
825 if (isIntImmediate(N->getOperand(1), Imm) && isInt16(Imm)) {
Chris Lattner2bb06cd2005-08-26 16:36:26 +0000826 CurDAG->SelectNodeTo(N, PPC::MULLI, MVT::i32,
Nate Begemanb5a06682005-08-18 00:21:41 +0000827 Select(N->getOperand(0)), getI32Imm(Lo16(Imm)));
Chris Lattner25dae722005-09-03 00:53:47 +0000828 return SDOperand(N, 0);
Nate Begemanb5a06682005-08-18 00:21:41 +0000829 }
Chris Lattner88add102005-09-28 22:50:24 +0000830 CurDAG->SelectNodeTo(N, PPC::MULLW, MVT::i32, Select(N->getOperand(0)),
Nate Begemanb5a06682005-08-18 00:21:41 +0000831 Select(N->getOperand(1)));
Chris Lattner25dae722005-09-03 00:53:47 +0000832 return SDOperand(N, 0);
Nate Begemanb5a06682005-08-18 00:21:41 +0000833 }
Chris Lattner88add102005-09-28 22:50:24 +0000834 case ISD::FMUL: {
835 unsigned Opc = N->getValueType(0) == MVT::f32 ? PPC::FMULS : PPC::FMUL;
836 CurDAG->SelectNodeTo(N, Opc, N->getValueType(0), Select(N->getOperand(0)),
837 Select(N->getOperand(1)));
838 return SDOperand(N, 0);
839 }
840 case ISD::SDIV: {
Chris Lattner8784a232005-08-25 17:50:06 +0000841 unsigned Imm;
842 if (isIntImmediate(N->getOperand(1), Imm)) {
843 if ((signed)Imm > 0 && isPowerOf2_32(Imm)) {
844 SDOperand Op =
845 CurDAG->getTargetNode(PPC::SRAWI, MVT::i32, MVT::Flag,
846 Select(N->getOperand(0)),
847 getI32Imm(Log2_32(Imm)));
Chris Lattner2bb06cd2005-08-26 16:36:26 +0000848 CurDAG->SelectNodeTo(N, PPC::ADDZE, MVT::i32,
Chris Lattner8784a232005-08-25 17:50:06 +0000849 Op.getValue(0), Op.getValue(1));
Chris Lattner25dae722005-09-03 00:53:47 +0000850 return SDOperand(N, 0);
Chris Lattner8784a232005-08-25 17:50:06 +0000851 } else if ((signed)Imm < 0 && isPowerOf2_32(-Imm)) {
852 SDOperand Op =
Chris Lattner2501d5e2005-08-30 17:13:58 +0000853 CurDAG->getTargetNode(PPC::SRAWI, MVT::i32, MVT::Flag,
Chris Lattner8784a232005-08-25 17:50:06 +0000854 Select(N->getOperand(0)),
855 getI32Imm(Log2_32(-Imm)));
856 SDOperand PT =
Chris Lattner2501d5e2005-08-30 17:13:58 +0000857 CurDAG->getTargetNode(PPC::ADDZE, MVT::i32, Op.getValue(0),
858 Op.getValue(1));
Chris Lattner2bb06cd2005-08-26 16:36:26 +0000859 CurDAG->SelectNodeTo(N, PPC::NEG, MVT::i32, PT);
Chris Lattner25dae722005-09-03 00:53:47 +0000860 return SDOperand(N, 0);
Chris Lattner047b9522005-08-25 22:04:30 +0000861 } else if (Imm) {
862 SDOperand Result = Select(BuildSDIVSequence(N));
863 assert(Result.ResNo == 0);
Chris Lattner52987f42005-08-26 18:37:23 +0000864 CurDAG->ReplaceAllUsesWith(Op, Result);
Chris Lattner047b9522005-08-25 22:04:30 +0000865 N = Result.Val;
Chris Lattner25dae722005-09-03 00:53:47 +0000866 return SDOperand(N, 0);
Chris Lattner8784a232005-08-25 17:50:06 +0000867 }
868 }
Chris Lattner047b9522005-08-25 22:04:30 +0000869
Chris Lattner88add102005-09-28 22:50:24 +0000870 CurDAG->SelectNodeTo(N, PPC::DIVW, MVT::i32, Select(N->getOperand(0)),
Chris Lattner047b9522005-08-25 22:04:30 +0000871 Select(N->getOperand(1)));
Chris Lattner25dae722005-09-03 00:53:47 +0000872 return SDOperand(N, 0);
Chris Lattner047b9522005-08-25 22:04:30 +0000873 }
Chris Lattner88add102005-09-28 22:50:24 +0000874 case ISD::FDIV: {
875 unsigned Opc = N->getValueType(0) == MVT::f32 ? PPC::FDIVS : PPC::FDIV;
876 CurDAG->SelectNodeTo(N, Opc, N->getValueType(0), Select(N->getOperand(0)),
877 Select(N->getOperand(1)));
878 return SDOperand(N, 0);
879 }
880
Chris Lattner047b9522005-08-25 22:04:30 +0000881 case ISD::UDIV: {
882 // If this is a divide by constant, we can emit code using some magic
883 // constants to implement it as a multiply instead.
884 unsigned Imm;
Chris Lattnera9317ed2005-08-25 23:21:06 +0000885 if (isIntImmediate(N->getOperand(1), Imm) && Imm) {
Chris Lattner047b9522005-08-25 22:04:30 +0000886 SDOperand Result = Select(BuildUDIVSequence(N));
887 assert(Result.ResNo == 0);
Chris Lattner52987f42005-08-26 18:37:23 +0000888 CurDAG->ReplaceAllUsesWith(Op, Result);
Chris Lattner047b9522005-08-25 22:04:30 +0000889 N = Result.Val;
Chris Lattner25dae722005-09-03 00:53:47 +0000890 return SDOperand(N, 0);
Chris Lattner047b9522005-08-25 22:04:30 +0000891 }
892
Chris Lattner2bb06cd2005-08-26 16:36:26 +0000893 CurDAG->SelectNodeTo(N, PPC::DIVWU, MVT::i32, Select(N->getOperand(0)),
Chris Lattner047b9522005-08-25 22:04:30 +0000894 Select(N->getOperand(1)));
Chris Lattner25dae722005-09-03 00:53:47 +0000895 return SDOperand(N, 0);
Chris Lattner047b9522005-08-25 22:04:30 +0000896 }
Nate Begemancffc32b2005-08-18 07:30:46 +0000897 case ISD::AND: {
Nate Begemana6940472005-08-18 18:01:39 +0000898 unsigned Imm;
Nate Begemancffc32b2005-08-18 07:30:46 +0000899 // If this is an and of a value rotated between 0 and 31 bits and then and'd
900 // with a mask, emit rlwinm
901 if (isIntImmediate(N->getOperand(1), Imm) && (isShiftedMask_32(Imm) ||
902 isShiftedMask_32(~Imm))) {
903 SDOperand Val;
Nate Begemana6940472005-08-18 18:01:39 +0000904 unsigned SH, MB, ME;
Nate Begemancffc32b2005-08-18 07:30:46 +0000905 if (isRotateAndMask(N->getOperand(0).Val, Imm, false, SH, MB, ME)) {
906 Val = Select(N->getOperand(0).getOperand(0));
907 } else {
908 Val = Select(N->getOperand(0));
909 isRunOfOnes(Imm, MB, ME);
910 SH = 0;
911 }
Chris Lattner2bb06cd2005-08-26 16:36:26 +0000912 CurDAG->SelectNodeTo(N, PPC::RLWINM, MVT::i32, Val, getI32Imm(SH),
Nate Begemancffc32b2005-08-18 07:30:46 +0000913 getI32Imm(MB), getI32Imm(ME));
Chris Lattner25dae722005-09-03 00:53:47 +0000914 return SDOperand(N, 0);
Nate Begemancffc32b2005-08-18 07:30:46 +0000915 }
Nate Begemancffc32b2005-08-18 07:30:46 +0000916 // Finally, check for the case where we are being asked to select
917 // and (not(a), b) or and (a, not(b)) which can be selected as andc.
918 if (isOprNot(N->getOperand(0).Val))
Chris Lattner2bb06cd2005-08-26 16:36:26 +0000919 CurDAG->SelectNodeTo(N, PPC::ANDC, MVT::i32, Select(N->getOperand(1)),
Nate Begemancffc32b2005-08-18 07:30:46 +0000920 Select(N->getOperand(0).getOperand(0)));
921 else if (isOprNot(N->getOperand(1).Val))
Chris Lattner2bb06cd2005-08-26 16:36:26 +0000922 CurDAG->SelectNodeTo(N, PPC::ANDC, MVT::i32, Select(N->getOperand(0)),
Nate Begemancffc32b2005-08-18 07:30:46 +0000923 Select(N->getOperand(1).getOperand(0)));
924 else
Chris Lattner2bb06cd2005-08-26 16:36:26 +0000925 CurDAG->SelectNodeTo(N, PPC::AND, MVT::i32, Select(N->getOperand(0)),
Nate Begemancffc32b2005-08-18 07:30:46 +0000926 Select(N->getOperand(1)));
Chris Lattner25dae722005-09-03 00:53:47 +0000927 return SDOperand(N, 0);
Nate Begemancffc32b2005-08-18 07:30:46 +0000928 }
Nate Begeman02b88a42005-08-19 00:38:14 +0000929 case ISD::OR:
930 if (SDNode *I = SelectBitfieldInsert(N)) {
Chris Lattner52987f42005-08-26 18:37:23 +0000931 CurDAG->ReplaceAllUsesWith(Op, SDOperand(I, 0));
Nate Begeman02b88a42005-08-19 00:38:14 +0000932 N = I;
Chris Lattner25dae722005-09-03 00:53:47 +0000933 return SDOperand(N, 0);
Nate Begeman02b88a42005-08-19 00:38:14 +0000934 }
935 if (SDNode *I = SelectIntImmediateExpr(N->getOperand(0),
936 N->getOperand(1),
937 PPC::ORIS, PPC::ORI)) {
Chris Lattner52987f42005-08-26 18:37:23 +0000938 CurDAG->ReplaceAllUsesWith(Op, SDOperand(I, 0));
Nate Begeman02b88a42005-08-19 00:38:14 +0000939 N = I;
Chris Lattner25dae722005-09-03 00:53:47 +0000940 return SDOperand(N, 0);
Nate Begeman02b88a42005-08-19 00:38:14 +0000941 }
942 // Finally, check for the case where we are being asked to select
943 // 'or (not(a), b)' or 'or (a, not(b))' which can be selected as orc.
944 if (isOprNot(N->getOperand(0).Val))
Chris Lattner2bb06cd2005-08-26 16:36:26 +0000945 CurDAG->SelectNodeTo(N, PPC::ORC, MVT::i32, Select(N->getOperand(1)),
Nate Begeman02b88a42005-08-19 00:38:14 +0000946 Select(N->getOperand(0).getOperand(0)));
947 else if (isOprNot(N->getOperand(1).Val))
Chris Lattner2bb06cd2005-08-26 16:36:26 +0000948 CurDAG->SelectNodeTo(N, PPC::ORC, MVT::i32, Select(N->getOperand(0)),
Nate Begeman02b88a42005-08-19 00:38:14 +0000949 Select(N->getOperand(1).getOperand(0)));
950 else
Chris Lattner2bb06cd2005-08-26 16:36:26 +0000951 CurDAG->SelectNodeTo(N, PPC::OR, MVT::i32, Select(N->getOperand(0)),
Nate Begeman02b88a42005-08-19 00:38:14 +0000952 Select(N->getOperand(1)));
Chris Lattner25dae722005-09-03 00:53:47 +0000953 return SDOperand(N, 0);
Nate Begemanc15ed442005-08-18 23:38:00 +0000954 case ISD::SHL: {
955 unsigned Imm, SH, MB, ME;
956 if (isOpcWithIntImmediate(N->getOperand(0).Val, ISD::AND, Imm) &&
957 isRotateAndMask(N, Imm, true, SH, MB, ME))
Chris Lattner2bb06cd2005-08-26 16:36:26 +0000958 CurDAG->SelectNodeTo(N, PPC::RLWINM, MVT::i32,
Nate Begemanc15ed442005-08-18 23:38:00 +0000959 Select(N->getOperand(0).getOperand(0)),
960 getI32Imm(SH), getI32Imm(MB), getI32Imm(ME));
961 else if (isIntImmediate(N->getOperand(1), Imm))
Chris Lattner2bb06cd2005-08-26 16:36:26 +0000962 CurDAG->SelectNodeTo(N, PPC::RLWINM, MVT::i32, Select(N->getOperand(0)),
Nate Begemanc15ed442005-08-18 23:38:00 +0000963 getI32Imm(Imm), getI32Imm(0), getI32Imm(31-Imm));
964 else
Chris Lattner2bb06cd2005-08-26 16:36:26 +0000965 CurDAG->SelectNodeTo(N, PPC::SLW, MVT::i32, Select(N->getOperand(0)),
Nate Begemanc15ed442005-08-18 23:38:00 +0000966 Select(N->getOperand(1)));
Chris Lattner25dae722005-09-03 00:53:47 +0000967 return SDOperand(N, 0);
Nate Begemanc15ed442005-08-18 23:38:00 +0000968 }
969 case ISD::SRL: {
970 unsigned Imm, SH, MB, ME;
971 if (isOpcWithIntImmediate(N->getOperand(0).Val, ISD::AND, Imm) &&
972 isRotateAndMask(N, Imm, true, SH, MB, ME))
Chris Lattner2bb06cd2005-08-26 16:36:26 +0000973 CurDAG->SelectNodeTo(N, PPC::RLWINM, MVT::i32,
Nate Begemanc15ed442005-08-18 23:38:00 +0000974 Select(N->getOperand(0).getOperand(0)),
Nate Begemanc09eeec2005-09-06 22:03:27 +0000975 getI32Imm(SH & 0x1F), getI32Imm(MB), getI32Imm(ME));
Nate Begemanc15ed442005-08-18 23:38:00 +0000976 else if (isIntImmediate(N->getOperand(1), Imm))
Chris Lattner2bb06cd2005-08-26 16:36:26 +0000977 CurDAG->SelectNodeTo(N, PPC::RLWINM, MVT::i32, Select(N->getOperand(0)),
Nate Begemanc09eeec2005-09-06 22:03:27 +0000978 getI32Imm((32-Imm) & 0x1F), getI32Imm(Imm),
979 getI32Imm(31));
Nate Begemanc15ed442005-08-18 23:38:00 +0000980 else
Chris Lattner2bb06cd2005-08-26 16:36:26 +0000981 CurDAG->SelectNodeTo(N, PPC::SRW, MVT::i32, Select(N->getOperand(0)),
Nate Begemanc15ed442005-08-18 23:38:00 +0000982 Select(N->getOperand(1)));
Chris Lattner25dae722005-09-03 00:53:47 +0000983 return SDOperand(N, 0);
Nate Begemanc15ed442005-08-18 23:38:00 +0000984 }
985 case ISD::SRA: {
986 unsigned Imm, SH, MB, ME;
987 if (isOpcWithIntImmediate(N->getOperand(0).Val, ISD::AND, Imm) &&
988 isRotateAndMask(N, Imm, true, SH, MB, ME))
Chris Lattner2bb06cd2005-08-26 16:36:26 +0000989 CurDAG->SelectNodeTo(N, PPC::RLWINM, MVT::i32,
Nate Begemanc15ed442005-08-18 23:38:00 +0000990 Select(N->getOperand(0).getOperand(0)),
991 getI32Imm(SH), getI32Imm(MB), getI32Imm(ME));
992 else if (isIntImmediate(N->getOperand(1), Imm))
Chris Lattner2bb06cd2005-08-26 16:36:26 +0000993 CurDAG->SelectNodeTo(N, PPC::SRAWI, MVT::i32, Select(N->getOperand(0)),
Nate Begemanc15ed442005-08-18 23:38:00 +0000994 getI32Imm(Imm));
995 else
Chris Lattner2bb06cd2005-08-26 16:36:26 +0000996 CurDAG->SelectNodeTo(N, PPC::SRAW, MVT::i32, Select(N->getOperand(0)),
Nate Begemanc15ed442005-08-18 23:38:00 +0000997 Select(N->getOperand(1)));
Chris Lattner25dae722005-09-03 00:53:47 +0000998 return SDOperand(N, 0);
Nate Begemanc15ed442005-08-18 23:38:00 +0000999 }
Nate Begeman305a1c72005-08-18 03:04:18 +00001000 case ISD::FABS:
Chris Lattner2bb06cd2005-08-26 16:36:26 +00001001 CurDAG->SelectNodeTo(N, PPC::FABS, N->getValueType(0),
Nate Begeman6a7d6112005-08-18 00:53:47 +00001002 Select(N->getOperand(0)));
Chris Lattner25dae722005-09-03 00:53:47 +00001003 return SDOperand(N, 0);
Chris Lattner8f838722005-08-30 00:30:43 +00001004 case ISD::FP_EXTEND:
Nate Begeman305a1c72005-08-18 03:04:18 +00001005 assert(MVT::f64 == N->getValueType(0) &&
1006 MVT::f32 == N->getOperand(0).getValueType() && "Illegal FP_EXTEND");
Chris Lattner8f838722005-08-30 00:30:43 +00001007 // We need to emit an FMR to make sure that the result has the right value
1008 // type.
1009 CurDAG->SelectNodeTo(N, PPC::FMR, MVT::f64, Select(N->getOperand(0)));
Chris Lattner25dae722005-09-03 00:53:47 +00001010 return SDOperand(N, 0);
Nate Begeman305a1c72005-08-18 03:04:18 +00001011 case ISD::FP_ROUND:
1012 assert(MVT::f32 == N->getValueType(0) &&
1013 MVT::f64 == N->getOperand(0).getValueType() && "Illegal FP_ROUND");
Chris Lattner2bb06cd2005-08-26 16:36:26 +00001014 CurDAG->SelectNodeTo(N, PPC::FRSP, MVT::f32, Select(N->getOperand(0)));
Chris Lattner25dae722005-09-03 00:53:47 +00001015 return SDOperand(N, 0);
Nate Begeman26653502005-08-17 23:46:35 +00001016 case ISD::FNEG: {
1017 SDOperand Val = Select(N->getOperand(0));
1018 MVT::ValueType Ty = N->getValueType(0);
1019 if (Val.Val->hasOneUse()) {
1020 unsigned Opc;
Chris Lattner528f58e2005-08-28 23:39:22 +00001021 switch (Val.isTargetOpcode() ? Val.getTargetOpcode() : 0) {
Nate Begeman26653502005-08-17 23:46:35 +00001022 default: Opc = 0; break;
1023 case PPC::FABS: Opc = PPC::FNABS; break;
1024 case PPC::FMADD: Opc = PPC::FNMADD; break;
1025 case PPC::FMADDS: Opc = PPC::FNMADDS; break;
1026 case PPC::FMSUB: Opc = PPC::FNMSUB; break;
1027 case PPC::FMSUBS: Opc = PPC::FNMSUBS; break;
1028 }
1029 // If we inverted the opcode, then emit the new instruction with the
1030 // inverted opcode and the original instruction's operands. Otherwise,
1031 // fall through and generate a fneg instruction.
1032 if (Opc) {
1033 if (PPC::FNABS == Opc)
Chris Lattner2bb06cd2005-08-26 16:36:26 +00001034 CurDAG->SelectNodeTo(N, Opc, Ty, Val.getOperand(0));
Nate Begeman26653502005-08-17 23:46:35 +00001035 else
Chris Lattner2bb06cd2005-08-26 16:36:26 +00001036 CurDAG->SelectNodeTo(N, Opc, Ty, Val.getOperand(0),
Nate Begeman26653502005-08-17 23:46:35 +00001037 Val.getOperand(1), Val.getOperand(2));
Chris Lattner25dae722005-09-03 00:53:47 +00001038 return SDOperand(N, 0);
Nate Begeman26653502005-08-17 23:46:35 +00001039 }
1040 }
Chris Lattner2bb06cd2005-08-26 16:36:26 +00001041 CurDAG->SelectNodeTo(N, PPC::FNEG, Ty, Val);
Chris Lattner25dae722005-09-03 00:53:47 +00001042 return SDOperand(N, 0);
Nate Begeman26653502005-08-17 23:46:35 +00001043 }
Nate Begeman6a7d6112005-08-18 00:53:47 +00001044 case ISD::FSQRT: {
1045 MVT::ValueType Ty = N->getValueType(0);
Chris Lattner2bb06cd2005-08-26 16:36:26 +00001046 CurDAG->SelectNodeTo(N, Ty == MVT::f64 ? PPC::FSQRT : PPC::FSQRTS, Ty,
Nate Begeman6a7d6112005-08-18 00:53:47 +00001047 Select(N->getOperand(0)));
Chris Lattner25dae722005-09-03 00:53:47 +00001048 return SDOperand(N, 0);
Nate Begeman6a7d6112005-08-18 00:53:47 +00001049 }
Chris Lattnera9317ed2005-08-25 23:21:06 +00001050
1051 case ISD::ADD_PARTS: {
1052 SDOperand LHSL = Select(N->getOperand(0));
1053 SDOperand LHSH = Select(N->getOperand(1));
1054
1055 unsigned Imm;
Chris Lattner95e06822005-08-26 16:38:51 +00001056 bool ME = false, ZE = false;
Chris Lattnera9317ed2005-08-25 23:21:06 +00001057 if (isIntImmediate(N->getOperand(3), Imm)) {
1058 ME = (signed)Imm == -1;
1059 ZE = Imm == 0;
1060 }
1061
1062 std::vector<SDOperand> Result;
1063 SDOperand CarryFromLo;
1064 if (isIntImmediate(N->getOperand(2), Imm) &&
1065 ((signed)Imm >= -32768 || (signed)Imm < 32768)) {
1066 // Codegen the low 32 bits of the add. Interestingly, there is no
1067 // shifted form of add immediate carrying.
1068 CarryFromLo = CurDAG->getTargetNode(PPC::ADDIC, MVT::i32, MVT::Flag,
1069 LHSL, getI32Imm(Imm));
1070 } else {
1071 CarryFromLo = CurDAG->getTargetNode(PPC::ADDC, MVT::i32, MVT::Flag,
1072 LHSL, Select(N->getOperand(2)));
1073 }
Chris Lattnera9317ed2005-08-25 23:21:06 +00001074 CarryFromLo = CarryFromLo.getValue(1);
1075
1076 // Codegen the high 32 bits, adding zero, minus one, or the full value
1077 // along with the carry flag produced by addc/addic.
1078 SDOperand ResultHi;
1079 if (ZE)
1080 ResultHi = CurDAG->getTargetNode(PPC::ADDZE, MVT::i32, LHSH, CarryFromLo);
1081 else if (ME)
1082 ResultHi = CurDAG->getTargetNode(PPC::ADDME, MVT::i32, LHSH, CarryFromLo);
1083 else
1084 ResultHi = CurDAG->getTargetNode(PPC::ADDE, MVT::i32, LHSH,
1085 Select(N->getOperand(3)), CarryFromLo);
Chris Lattnerb20c3182005-08-25 23:36:49 +00001086 Result.push_back(CarryFromLo.getValue(0));
Chris Lattner14b86c72005-08-30 17:40:13 +00001087 Result.push_back(ResultHi);
Chris Lattnera9317ed2005-08-25 23:21:06 +00001088 CurDAG->ReplaceAllUsesWith(N, Result);
1089 return Result[Op.ResNo];
1090 }
1091 case ISD::SUB_PARTS: {
1092 SDOperand LHSL = Select(N->getOperand(0));
1093 SDOperand LHSH = Select(N->getOperand(1));
1094 SDOperand RHSL = Select(N->getOperand(2));
1095 SDOperand RHSH = Select(N->getOperand(3));
1096
1097 std::vector<SDOperand> Result;
1098 Result.push_back(CurDAG->getTargetNode(PPC::SUBFC, MVT::i32, MVT::Flag,
1099 RHSL, LHSL));
1100 Result.push_back(CurDAG->getTargetNode(PPC::SUBFE, MVT::i32, RHSH, LHSH,
1101 Result[0].getValue(1)));
1102 CurDAG->ReplaceAllUsesWith(N, Result);
1103 return Result[Op.ResNo];
1104 }
1105
Chris Lattner9944b762005-08-21 22:31:09 +00001106 case ISD::LOAD:
1107 case ISD::EXTLOAD:
1108 case ISD::ZEXTLOAD:
1109 case ISD::SEXTLOAD: {
1110 SDOperand Op1, Op2;
1111 bool isIdx = SelectAddr(N->getOperand(1), Op1, Op2);
1112
1113 MVT::ValueType TypeBeingLoaded = (N->getOpcode() == ISD::LOAD) ?
1114 N->getValueType(0) : cast<VTSDNode>(N->getOperand(3))->getVT();
1115 unsigned Opc;
1116 switch (TypeBeingLoaded) {
1117 default: N->dump(); assert(0 && "Cannot load this type!");
1118 case MVT::i1:
1119 case MVT::i8: Opc = isIdx ? PPC::LBZX : PPC::LBZ; break;
1120 case MVT::i16:
1121 if (N->getOpcode() == ISD::SEXTLOAD) { // SEXT load?
1122 Opc = isIdx ? PPC::LHAX : PPC::LHA;
1123 } else {
1124 Opc = isIdx ? PPC::LHZX : PPC::LHZ;
1125 }
1126 break;
1127 case MVT::i32: Opc = isIdx ? PPC::LWZX : PPC::LWZ; break;
1128 case MVT::f32: Opc = isIdx ? PPC::LFSX : PPC::LFS; break;
1129 case MVT::f64: Opc = isIdx ? PPC::LFDX : PPC::LFD; break;
1130 }
1131
Chris Lattner2bb06cd2005-08-26 16:36:26 +00001132 CurDAG->SelectNodeTo(N, Opc, N->getValueType(0), MVT::Other,
Chris Lattner9944b762005-08-21 22:31:09 +00001133 Op1, Op2, Select(N->getOperand(0)));
Chris Lattner25dae722005-09-03 00:53:47 +00001134 return SDOperand(N, Op.ResNo);
Chris Lattner9944b762005-08-21 22:31:09 +00001135 }
1136
Chris Lattnerf7f22552005-08-22 01:27:59 +00001137 case ISD::TRUNCSTORE:
1138 case ISD::STORE: {
1139 SDOperand AddrOp1, AddrOp2;
1140 bool isIdx = SelectAddr(N->getOperand(2), AddrOp1, AddrOp2);
1141
1142 unsigned Opc;
1143 if (N->getOpcode() == ISD::STORE) {
1144 switch (N->getOperand(1).getValueType()) {
1145 default: assert(0 && "unknown Type in store");
1146 case MVT::i32: Opc = isIdx ? PPC::STWX : PPC::STW; break;
1147 case MVT::f64: Opc = isIdx ? PPC::STFDX : PPC::STFD; break;
1148 case MVT::f32: Opc = isIdx ? PPC::STFSX : PPC::STFS; break;
1149 }
1150 } else { //ISD::TRUNCSTORE
1151 switch(cast<VTSDNode>(N->getOperand(4))->getVT()) {
1152 default: assert(0 && "unknown Type in store");
Chris Lattnerf7f22552005-08-22 01:27:59 +00001153 case MVT::i8: Opc = isIdx ? PPC::STBX : PPC::STB; break;
1154 case MVT::i16: Opc = isIdx ? PPC::STHX : PPC::STH; break;
1155 }
1156 }
Chris Lattnerfb0c9642005-08-24 22:45:17 +00001157
Chris Lattner2bb06cd2005-08-26 16:36:26 +00001158 CurDAG->SelectNodeTo(N, Opc, MVT::Other, Select(N->getOperand(1)),
Chris Lattnerf7f22552005-08-22 01:27:59 +00001159 AddrOp1, AddrOp2, Select(N->getOperand(0)));
Chris Lattner25dae722005-09-03 00:53:47 +00001160 return SDOperand(N, 0);
Chris Lattnerf7f22552005-08-22 01:27:59 +00001161 }
Chris Lattner64906a02005-08-25 20:08:18 +00001162
1163 case ISD::SETCC: {
1164 unsigned Imm;
1165 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(2))->get();
1166 if (isIntImmediate(N->getOperand(1), Imm)) {
1167 // We can codegen setcc op, imm very efficiently compared to a brcond.
1168 // Check for those cases here.
1169 // setcc op, 0
1170 if (Imm == 0) {
1171 SDOperand Op = Select(N->getOperand(0));
1172 switch (CC) {
1173 default: assert(0 && "Unhandled SetCC condition"); abort();
1174 case ISD::SETEQ:
1175 Op = CurDAG->getTargetNode(PPC::CNTLZW, MVT::i32, Op);
Chris Lattner2bb06cd2005-08-26 16:36:26 +00001176 CurDAG->SelectNodeTo(N, PPC::RLWINM, MVT::i32, Op, getI32Imm(27),
Chris Lattner64906a02005-08-25 20:08:18 +00001177 getI32Imm(5), getI32Imm(31));
1178 break;
1179 case ISD::SETNE: {
1180 SDOperand AD = CurDAG->getTargetNode(PPC::ADDIC, MVT::i32, MVT::Flag,
1181 Op, getI32Imm(~0U));
Chris Lattner2bb06cd2005-08-26 16:36:26 +00001182 CurDAG->SelectNodeTo(N, PPC::SUBFE, MVT::i32, AD, Op, AD.getValue(1));
Chris Lattner64906a02005-08-25 20:08:18 +00001183 break;
1184 }
1185 case ISD::SETLT:
Chris Lattner2bb06cd2005-08-26 16:36:26 +00001186 CurDAG->SelectNodeTo(N, PPC::RLWINM, MVT::i32, Op, getI32Imm(1),
Chris Lattner64906a02005-08-25 20:08:18 +00001187 getI32Imm(31), getI32Imm(31));
1188 break;
1189 case ISD::SETGT: {
1190 SDOperand T = CurDAG->getTargetNode(PPC::NEG, MVT::i32, Op);
1191 T = CurDAG->getTargetNode(PPC::ANDC, MVT::i32, T, Op);;
Chris Lattner2bb06cd2005-08-26 16:36:26 +00001192 CurDAG->SelectNodeTo(N, PPC::RLWINM, MVT::i32, T, getI32Imm(1),
Chris Lattner64906a02005-08-25 20:08:18 +00001193 getI32Imm(31), getI32Imm(31));
1194 break;
1195 }
1196 }
Chris Lattner25dae722005-09-03 00:53:47 +00001197 return SDOperand(N, 0);
Chris Lattner64906a02005-08-25 20:08:18 +00001198 } else if (Imm == ~0U) { // setcc op, -1
1199 SDOperand Op = Select(N->getOperand(0));
1200 switch (CC) {
1201 default: assert(0 && "Unhandled SetCC condition"); abort();
1202 case ISD::SETEQ:
1203 Op = CurDAG->getTargetNode(PPC::ADDIC, MVT::i32, MVT::Flag,
1204 Op, getI32Imm(1));
Chris Lattner2bb06cd2005-08-26 16:36:26 +00001205 CurDAG->SelectNodeTo(N, PPC::ADDZE, MVT::i32,
Chris Lattner64906a02005-08-25 20:08:18 +00001206 CurDAG->getTargetNode(PPC::LI, MVT::i32,
1207 getI32Imm(0)),
1208 Op.getValue(1));
1209 break;
1210 case ISD::SETNE: {
1211 Op = CurDAG->getTargetNode(PPC::NOR, MVT::i32, Op, Op);
Chris Lattner8bbcc202005-08-29 23:49:25 +00001212 SDOperand AD = CurDAG->getTargetNode(PPC::ADDIC, MVT::i32, MVT::Flag,
1213 Op, getI32Imm(~0U));
Chris Lattner2bb06cd2005-08-26 16:36:26 +00001214 CurDAG->SelectNodeTo(N, PPC::SUBFE, MVT::i32, AD, Op, AD.getValue(1));
Chris Lattner64906a02005-08-25 20:08:18 +00001215 break;
1216 }
1217 case ISD::SETLT: {
1218 SDOperand AD = CurDAG->getTargetNode(PPC::ADDI, MVT::i32, Op,
1219 getI32Imm(1));
1220 SDOperand AN = CurDAG->getTargetNode(PPC::AND, MVT::i32, AD, Op);
Chris Lattner2bb06cd2005-08-26 16:36:26 +00001221 CurDAG->SelectNodeTo(N, PPC::RLWINM, MVT::i32, AN, getI32Imm(1),
Chris Lattner64906a02005-08-25 20:08:18 +00001222 getI32Imm(31), getI32Imm(31));
1223 break;
1224 }
1225 case ISD::SETGT:
1226 Op = CurDAG->getTargetNode(PPC::RLWINM, MVT::i32, Op, getI32Imm(1),
1227 getI32Imm(31), getI32Imm(31));
Chris Lattner2bb06cd2005-08-26 16:36:26 +00001228 CurDAG->SelectNodeTo(N, PPC::XORI, MVT::i32, Op, getI32Imm(1));
Chris Lattner64906a02005-08-25 20:08:18 +00001229 break;
1230 }
Chris Lattner25dae722005-09-03 00:53:47 +00001231 return SDOperand(N, 0);
Chris Lattner64906a02005-08-25 20:08:18 +00001232 }
1233 }
1234
1235 bool Inv;
1236 unsigned Idx = getCRIdxForSetCC(CC, Inv);
Chris Lattner50ff55c2005-09-01 19:20:44 +00001237 SDOperand CCReg = SelectCC(N->getOperand(0), N->getOperand(1), CC);
Chris Lattner64906a02005-08-25 20:08:18 +00001238 SDOperand IntCR;
Chris Lattner957fcfb2005-08-25 21:39:42 +00001239
1240 // Force the ccreg into CR7.
1241 SDOperand CR7Reg = CurDAG->getRegister(PPC::CR7, MVT::i32);
1242
1243 std::vector<MVT::ValueType> VTs;
1244 VTs.push_back(MVT::Other);
1245 VTs.push_back(MVT::Flag); // NONSTANDARD CopyToReg node: defines a flag
1246 std::vector<SDOperand> Ops;
1247 Ops.push_back(CurDAG->getEntryNode());
1248 Ops.push_back(CR7Reg);
1249 Ops.push_back(CCReg);
1250 CCReg = CurDAG->getNode(ISD::CopyToReg, VTs, Ops).getValue(1);
1251
1252 if (TLI.getTargetMachine().getSubtarget<PPCSubtarget>().isGigaProcessor())
1253 IntCR = CurDAG->getTargetNode(PPC::MFOCRF, MVT::i32, CR7Reg, CCReg);
1254 else
1255 IntCR = CurDAG->getTargetNode(PPC::MFCR, MVT::i32, CCReg);
Chris Lattner64906a02005-08-25 20:08:18 +00001256
1257 if (!Inv) {
Chris Lattner2bb06cd2005-08-26 16:36:26 +00001258 CurDAG->SelectNodeTo(N, PPC::RLWINM, MVT::i32, IntCR,
Chris Lattner64906a02005-08-25 20:08:18 +00001259 getI32Imm(32-(3-Idx)), getI32Imm(31), getI32Imm(31));
1260 } else {
1261 SDOperand Tmp =
1262 CurDAG->getTargetNode(PPC::RLWINM, MVT::i32, IntCR,
1263 getI32Imm(32-(3-Idx)), getI32Imm(31),getI32Imm(31));
Chris Lattner2bb06cd2005-08-26 16:36:26 +00001264 CurDAG->SelectNodeTo(N, PPC::XORI, MVT::i32, Tmp, getI32Imm(1));
Chris Lattner64906a02005-08-25 20:08:18 +00001265 }
1266
Chris Lattner25dae722005-09-03 00:53:47 +00001267 return SDOperand(N, 0);
Chris Lattner64906a02005-08-25 20:08:18 +00001268 }
Chris Lattnera2590c52005-08-24 00:47:15 +00001269
Chris Lattner13794f52005-08-26 18:46:49 +00001270 case ISD::SELECT_CC: {
1271 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(4))->get();
1272
1273 // handle the setcc cases here. select_cc lhs, 0, 1, 0, cc
1274 if (ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N->getOperand(1)))
1275 if (ConstantSDNode *N2C = dyn_cast<ConstantSDNode>(N->getOperand(2)))
1276 if (ConstantSDNode *N3C = dyn_cast<ConstantSDNode>(N->getOperand(3)))
1277 if (N1C->isNullValue() && N3C->isNullValue() &&
1278 N2C->getValue() == 1ULL && CC == ISD::SETNE) {
1279 SDOperand LHS = Select(N->getOperand(0));
1280 SDOperand Tmp =
1281 CurDAG->getTargetNode(PPC::ADDIC, MVT::i32, MVT::Flag,
1282 LHS, getI32Imm(~0U));
1283 CurDAG->SelectNodeTo(N, PPC::SUBFE, MVT::i32, Tmp, LHS,
1284 Tmp.getValue(1));
Chris Lattner25dae722005-09-03 00:53:47 +00001285 return SDOperand(N, 0);
Chris Lattner13794f52005-08-26 18:46:49 +00001286 }
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00001287
Chris Lattner50ff55c2005-09-01 19:20:44 +00001288 SDOperand CCReg = SelectCC(N->getOperand(0), N->getOperand(1), CC);
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00001289 unsigned BROpc = getBCCForSetCC(CC);
1290
1291 bool isFP = MVT::isFloatingPoint(N->getValueType(0));
1292 unsigned SelectCCOp = isFP ? PPC::SELECT_CC_FP : PPC::SELECT_CC_Int;
1293 CurDAG->SelectNodeTo(N, SelectCCOp, N->getValueType(0), CCReg,
1294 Select(N->getOperand(2)), Select(N->getOperand(3)),
1295 getI32Imm(BROpc));
Chris Lattner25dae722005-09-03 00:53:47 +00001296 return SDOperand(N, 0);
Chris Lattner13794f52005-08-26 18:46:49 +00001297 }
1298
Chris Lattnera2590c52005-08-24 00:47:15 +00001299 case ISD::CALLSEQ_START:
1300 case ISD::CALLSEQ_END: {
1301 unsigned Amt = cast<ConstantSDNode>(N->getOperand(1))->getValue();
1302 unsigned Opc = N->getOpcode() == ISD::CALLSEQ_START ?
1303 PPC::ADJCALLSTACKDOWN : PPC::ADJCALLSTACKUP;
Chris Lattner2bb06cd2005-08-26 16:36:26 +00001304 CurDAG->SelectNodeTo(N, Opc, MVT::Other,
Chris Lattnerfb0c9642005-08-24 22:45:17 +00001305 getI32Imm(Amt), Select(N->getOperand(0)));
Chris Lattner25dae722005-09-03 00:53:47 +00001306 return SDOperand(N, 0);
Chris Lattnera2590c52005-08-24 00:47:15 +00001307 }
Chris Lattnerfb0c9642005-08-24 22:45:17 +00001308 case ISD::CALL:
1309 case ISD::TAILCALL: {
1310 SDOperand Chain = Select(N->getOperand(0));
1311
1312 unsigned CallOpcode;
1313 std::vector<SDOperand> CallOperands;
1314
1315 if (GlobalAddressSDNode *GASD =
1316 dyn_cast<GlobalAddressSDNode>(N->getOperand(1))) {
1317 CallOpcode = PPC::CALLpcrel;
1318 CallOperands.push_back(CurDAG->getTargetGlobalAddress(GASD->getGlobal(),
1319 MVT::i32));
1320 } else if (ExternalSymbolSDNode *ESSDN =
1321 dyn_cast<ExternalSymbolSDNode>(N->getOperand(1))) {
1322 CallOpcode = PPC::CALLpcrel;
1323 CallOperands.push_back(N->getOperand(1));
1324 } else {
1325 // Copy the callee address into the CTR register.
1326 SDOperand Callee = Select(N->getOperand(1));
1327 Chain = CurDAG->getTargetNode(PPC::MTCTR, MVT::Other, Callee, Chain);
1328
1329 // Copy the callee address into R12 on darwin.
1330 SDOperand R12 = CurDAG->getRegister(PPC::R12, MVT::i32);
Chris Lattner2a06a5e2005-08-29 00:26:57 +00001331 Chain = CurDAG->getNode(ISD::CopyToReg, MVT::Other, Chain, R12, Callee);
Chris Lattnerfb0c9642005-08-24 22:45:17 +00001332
1333 CallOperands.push_back(getI32Imm(20)); // Information to encode indcall
1334 CallOperands.push_back(getI32Imm(0)); // Information to encode indcall
1335 CallOperands.push_back(R12);
1336 CallOpcode = PPC::CALLindirect;
1337 }
1338
1339 unsigned GPR_idx = 0, FPR_idx = 0;
1340 static const unsigned GPR[] = {
1341 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
1342 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
1343 };
1344 static const unsigned FPR[] = {
1345 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
1346 PPC::F8, PPC::F9, PPC::F10, PPC::F11, PPC::F12, PPC::F13
1347 };
1348
Chris Lattner31ce12f2005-08-30 01:57:02 +00001349 SDOperand InFlag; // Null incoming flag value.
1350
Chris Lattner7107c102005-08-29 22:22:57 +00001351 for (unsigned i = 2, e = N->getNumOperands(); i != e; ++i) {
1352 unsigned DestReg = 0;
Chris Lattnereb80fe82005-08-30 22:59:48 +00001353 MVT::ValueType RegTy = N->getOperand(i).getValueType();
1354 if (RegTy == MVT::i32) {
Chris Lattner7107c102005-08-29 22:22:57 +00001355 assert(GPR_idx < 8 && "Too many int args");
1356 DestReg = GPR[GPR_idx++];
Chris Lattner7107c102005-08-29 22:22:57 +00001357 } else {
1358 assert(MVT::isFloatingPoint(N->getOperand(i).getValueType()) &&
1359 "Unpromoted integer arg?");
1360 assert(FPR_idx < 13 && "Too many fp args");
1361 DestReg = FPR[FPR_idx++];
Chris Lattner7107c102005-08-29 22:22:57 +00001362 }
1363
Chris Lattnerfb0c9642005-08-24 22:45:17 +00001364 if (N->getOperand(i).getOpcode() != ISD::UNDEF) {
Chris Lattner2ea0c662005-08-30 21:28:19 +00001365 SDOperand Val = Select(N->getOperand(i));
Chris Lattner2ea0c662005-08-30 21:28:19 +00001366 Chain = CurDAG->getCopyToReg(Chain, DestReg, Val, InFlag);
Chris Lattner31ce12f2005-08-30 01:57:02 +00001367 InFlag = Chain.getValue(1);
1368 CallOperands.push_back(CurDAG->getRegister(DestReg, RegTy));
Chris Lattnerfb0c9642005-08-24 22:45:17 +00001369 }
Chris Lattner7107c102005-08-29 22:22:57 +00001370 }
Chris Lattnerfb0c9642005-08-24 22:45:17 +00001371
1372 // Finally, once everything is in registers to pass to the call, emit the
1373 // call itself.
Chris Lattner31ce12f2005-08-30 01:57:02 +00001374 if (InFlag.Val)
1375 CallOperands.push_back(InFlag); // Strong dep on register copies.
1376 else
1377 CallOperands.push_back(Chain); // Weak dep on whatever occurs before
1378 Chain = CurDAG->getTargetNode(CallOpcode, MVT::Other, MVT::Flag,
1379 CallOperands);
Chris Lattnerfb0c9642005-08-24 22:45:17 +00001380
1381 std::vector<SDOperand> CallResults;
1382
1383 // If the call has results, copy the values out of the ret val registers.
1384 switch (N->getValueType(0)) {
1385 default: assert(0 && "Unexpected ret value!");
1386 case MVT::Other: break;
1387 case MVT::i32:
1388 if (N->getValueType(1) == MVT::i32) {
Chris Lattner31ce12f2005-08-30 01:57:02 +00001389 Chain = CurDAG->getCopyFromReg(Chain, PPC::R4, MVT::i32,
1390 Chain.getValue(1)).getValue(1);
Chris Lattnerfb0c9642005-08-24 22:45:17 +00001391 CallResults.push_back(Chain.getValue(0));
Chris Lattner31ce12f2005-08-30 01:57:02 +00001392 Chain = CurDAG->getCopyFromReg(Chain, PPC::R3, MVT::i32,
1393 Chain.getValue(1)).getValue(1);
Chris Lattnerfb0c9642005-08-24 22:45:17 +00001394 CallResults.push_back(Chain.getValue(0));
1395 } else {
Chris Lattner31ce12f2005-08-30 01:57:02 +00001396 Chain = CurDAG->getCopyFromReg(Chain, PPC::R3, MVT::i32,
1397 Chain.getValue(1)).getValue(1);
Chris Lattnerfb0c9642005-08-24 22:45:17 +00001398 CallResults.push_back(Chain.getValue(0));
1399 }
1400 break;
1401 case MVT::f32:
1402 case MVT::f64:
Chris Lattnereb80fe82005-08-30 22:59:48 +00001403 Chain = CurDAG->getCopyFromReg(Chain, PPC::F1, N->getValueType(0),
Chris Lattner31ce12f2005-08-30 01:57:02 +00001404 Chain.getValue(1)).getValue(1);
Chris Lattnereb80fe82005-08-30 22:59:48 +00001405 CallResults.push_back(Chain.getValue(0));
Chris Lattnerfb0c9642005-08-24 22:45:17 +00001406 break;
1407 }
1408
1409 CallResults.push_back(Chain);
1410 CurDAG->ReplaceAllUsesWith(N, CallResults);
1411 return CallResults[Op.ResNo];
1412 }
Chris Lattnera5a91b12005-08-17 19:33:03 +00001413 case ISD::RET: {
1414 SDOperand Chain = Select(N->getOperand(0)); // Token chain.
1415
Chris Lattner7a49fdc2005-08-31 01:34:29 +00001416 if (N->getNumOperands() == 2) {
Chris Lattnera5a91b12005-08-17 19:33:03 +00001417 SDOperand Val = Select(N->getOperand(1));
Chris Lattnereb80fe82005-08-30 22:59:48 +00001418 if (N->getOperand(1).getValueType() == MVT::i32) {
Chris Lattnera5a91b12005-08-17 19:33:03 +00001419 Chain = CurDAG->getCopyToReg(Chain, PPC::R3, Val);
Chris Lattnereb80fe82005-08-30 22:59:48 +00001420 } else {
1421 assert(MVT::isFloatingPoint(N->getOperand(1).getValueType()));
1422 Chain = CurDAG->getCopyToReg(Chain, PPC::F1, Val);
Chris Lattnera5a91b12005-08-17 19:33:03 +00001423 }
Chris Lattner7a49fdc2005-08-31 01:34:29 +00001424 } else if (N->getNumOperands() > 1) {
1425 assert(N->getOperand(1).getValueType() == MVT::i32 &&
1426 N->getOperand(2).getValueType() == MVT::i32 &&
1427 N->getNumOperands() == 3 && "Unknown two-register ret value!");
1428 Chain = CurDAG->getCopyToReg(Chain, PPC::R4, Select(N->getOperand(1)));
1429 Chain = CurDAG->getCopyToReg(Chain, PPC::R3, Select(N->getOperand(2)));
Chris Lattnera5a91b12005-08-17 19:33:03 +00001430 }
1431
1432 // Finally, select this to a blr (return) instruction.
Chris Lattner2bb06cd2005-08-26 16:36:26 +00001433 CurDAG->SelectNodeTo(N, PPC::BLR, MVT::Other, Chain);
Chris Lattner25dae722005-09-03 00:53:47 +00001434 return SDOperand(N, 0);
Chris Lattnera5a91b12005-08-17 19:33:03 +00001435 }
Chris Lattner89532c72005-08-25 00:29:58 +00001436 case ISD::BR:
Chris Lattner2bb06cd2005-08-26 16:36:26 +00001437 CurDAG->SelectNodeTo(N, PPC::B, MVT::Other, N->getOperand(1),
Chris Lattner89532c72005-08-25 00:29:58 +00001438 Select(N->getOperand(0)));
Chris Lattner25dae722005-09-03 00:53:47 +00001439 return SDOperand(N, 0);
Chris Lattner2fbb4572005-08-21 18:50:37 +00001440 case ISD::BR_CC:
1441 case ISD::BRTWOWAY_CC: {
1442 SDOperand Chain = Select(N->getOperand(0));
1443 MachineBasicBlock *Dest =
1444 cast<BasicBlockSDNode>(N->getOperand(4))->getBasicBlock();
1445 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(1))->get();
1446 SDOperand CondCode = SelectCC(N->getOperand(2), N->getOperand(3), CC);
1447 unsigned Opc = getBCCForSetCC(CC);
1448
1449 // If this is a two way branch, then grab the fallthrough basic block
1450 // argument and build a PowerPC branch pseudo-op, suitable for long branch
1451 // conversion if necessary by the branch selection pass. Otherwise, emit a
1452 // standard conditional branch.
1453 if (N->getOpcode() == ISD::BRTWOWAY_CC) {
1454 MachineBasicBlock *Fallthrough =
1455 cast<BasicBlockSDNode>(N->getOperand(5))->getBasicBlock();
1456 SDOperand CB = CurDAG->getTargetNode(PPC::COND_BRANCH, MVT::Other,
1457 CondCode, getI32Imm(Opc),
1458 N->getOperand(4), N->getOperand(5),
1459 Chain);
Chris Lattner2bb06cd2005-08-26 16:36:26 +00001460 CurDAG->SelectNodeTo(N, PPC::B, MVT::Other, N->getOperand(5), CB);
Chris Lattner2fbb4572005-08-21 18:50:37 +00001461 } else {
1462 // Iterate to the next basic block
1463 ilist<MachineBasicBlock>::iterator It = BB;
1464 ++It;
1465
1466 // If the fallthrough path is off the end of the function, which would be
1467 // undefined behavior, set it to be the same as the current block because
1468 // we have nothing better to set it to, and leaving it alone will cause
1469 // the PowerPC Branch Selection pass to crash.
1470 if (It == BB->getParent()->end()) It = Dest;
Chris Lattner2bb06cd2005-08-26 16:36:26 +00001471 CurDAG->SelectNodeTo(N, PPC::COND_BRANCH, MVT::Other, CondCode,
Chris Lattner2fbb4572005-08-21 18:50:37 +00001472 getI32Imm(Opc), N->getOperand(4),
1473 CurDAG->getBasicBlock(It), Chain);
1474 }
Chris Lattner25dae722005-09-03 00:53:47 +00001475 return SDOperand(N, 0);
Chris Lattner2fbb4572005-08-21 18:50:37 +00001476 }
Chris Lattnera5a91b12005-08-17 19:33:03 +00001477 }
Chris Lattner25dae722005-09-03 00:53:47 +00001478
Chris Lattner19c09072005-09-07 23:45:15 +00001479 return SelectCode(Op);
Chris Lattnera5a91b12005-08-17 19:33:03 +00001480}
1481
1482
1483/// createPPC32ISelDag - This pass converts a legalized DAG into a
1484/// PowerPC-specific DAG, ready for instruction scheduling.
1485///
1486FunctionPass *llvm::createPPC32ISelDag(TargetMachine &TM) {
1487 return new PPC32DAGToDAGISel(TM);
1488}
1489