Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1 | //===-- ARMISelLowering.cpp - ARM DAG Lowering Implementation -------------===// |
| 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
Chris Lattner | 4ee451d | 2007-12-29 20:36:04 +0000 | [diff] [blame] | 5 | // This file is distributed under the University of Illinois Open Source |
| 6 | // License. See LICENSE.TXT for details. |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 7 | // |
| 8 | //===----------------------------------------------------------------------===// |
| 9 | // |
| 10 | // This file defines the interfaces that ARM uses to lower LLVM code into a |
| 11 | // selection DAG. |
| 12 | // |
| 13 | //===----------------------------------------------------------------------===// |
| 14 | |
| 15 | #include "ARM.h" |
| 16 | #include "ARMAddressingModes.h" |
| 17 | #include "ARMConstantPoolValue.h" |
| 18 | #include "ARMISelLowering.h" |
| 19 | #include "ARMMachineFunctionInfo.h" |
| 20 | #include "ARMRegisterInfo.h" |
| 21 | #include "ARMSubtarget.h" |
| 22 | #include "ARMTargetMachine.h" |
| 23 | #include "llvm/CallingConv.h" |
| 24 | #include "llvm/Constants.h" |
Bob Wilson | 1f595bb | 2009-04-17 19:07:39 +0000 | [diff] [blame] | 25 | #include "llvm/Function.h" |
Evan Cheng | 2770747 | 2007-03-16 08:43:56 +0000 | [diff] [blame] | 26 | #include "llvm/Instruction.h" |
Lauro Ramos Venancio | e0cb36b | 2007-11-08 17:20:05 +0000 | [diff] [blame] | 27 | #include "llvm/Intrinsics.h" |
Chris Lattner | 84bc542 | 2007-12-31 04:13:23 +0000 | [diff] [blame] | 28 | #include "llvm/GlobalValue.h" |
Bob Wilson | 1f595bb | 2009-04-17 19:07:39 +0000 | [diff] [blame] | 29 | #include "llvm/CodeGen/CallingConvLower.h" |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 30 | #include "llvm/CodeGen/MachineBasicBlock.h" |
| 31 | #include "llvm/CodeGen/MachineFrameInfo.h" |
| 32 | #include "llvm/CodeGen/MachineFunction.h" |
| 33 | #include "llvm/CodeGen/MachineInstrBuilder.h" |
Chris Lattner | 84bc542 | 2007-12-31 04:13:23 +0000 | [diff] [blame] | 34 | #include "llvm/CodeGen/MachineRegisterInfo.h" |
Bob Wilson | 1f595bb | 2009-04-17 19:07:39 +0000 | [diff] [blame] | 35 | #include "llvm/CodeGen/PseudoSourceValue.h" |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 36 | #include "llvm/CodeGen/SelectionDAG.h" |
Evan Cheng | b6ab254 | 2007-01-31 08:40:13 +0000 | [diff] [blame] | 37 | #include "llvm/Target/TargetOptions.h" |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 38 | #include "llvm/ADT/VectorExtras.h" |
Evan Cheng | b01fad6 | 2007-03-12 23:30:29 +0000 | [diff] [blame] | 39 | #include "llvm/Support/MathExtras.h" |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 40 | using namespace llvm; |
| 41 | |
Bob Wilson | dee46d7 | 2009-04-17 20:35:10 +0000 | [diff] [blame] | 42 | static bool CC_ARM_APCS_Custom_f64(unsigned &ValNo, MVT &ValVT, MVT &LocVT, |
Bob Wilson | 1f595bb | 2009-04-17 19:07:39 +0000 | [diff] [blame] | 43 | CCValAssign::LocInfo &LocInfo, |
| 44 | ISD::ArgFlagsTy &ArgFlags, |
| 45 | CCState &State); |
Bob Wilson | dee46d7 | 2009-04-17 20:35:10 +0000 | [diff] [blame] | 46 | static bool CC_ARM_AAPCS_Custom_f64(unsigned &ValNo, MVT &ValVT, MVT &LocVT, |
Bob Wilson | 1f595bb | 2009-04-17 19:07:39 +0000 | [diff] [blame] | 47 | CCValAssign::LocInfo &LocInfo, |
| 48 | ISD::ArgFlagsTy &ArgFlags, |
| 49 | CCState &State); |
Bob Wilson | dee46d7 | 2009-04-17 20:35:10 +0000 | [diff] [blame] | 50 | static bool RetCC_ARM_APCS_Custom_f64(unsigned &ValNo, MVT &ValVT, MVT &LocVT, |
Bob Wilson | 1f595bb | 2009-04-17 19:07:39 +0000 | [diff] [blame] | 51 | CCValAssign::LocInfo &LocInfo, |
| 52 | ISD::ArgFlagsTy &ArgFlags, |
| 53 | CCState &State); |
Bob Wilson | dee46d7 | 2009-04-17 20:35:10 +0000 | [diff] [blame] | 54 | static bool RetCC_ARM_AAPCS_Custom_f64(unsigned &ValNo, MVT &ValVT, MVT &LocVT, |
Bob Wilson | 1f595bb | 2009-04-17 19:07:39 +0000 | [diff] [blame] | 55 | CCValAssign::LocInfo &LocInfo, |
| 56 | ISD::ArgFlagsTy &ArgFlags, |
| 57 | CCState &State); |
| 58 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 59 | ARMTargetLowering::ARMTargetLowering(TargetMachine &TM) |
| 60 | : TargetLowering(TM), ARMPCLabelIndex(0) { |
| 61 | Subtarget = &TM.getSubtarget<ARMSubtarget>(); |
| 62 | |
Evan Cheng | b1df8f2 | 2007-04-27 08:15:43 +0000 | [diff] [blame] | 63 | if (Subtarget->isTargetDarwin()) { |
Evan Cheng | b1df8f2 | 2007-04-27 08:15:43 +0000 | [diff] [blame] | 64 | // Uses VFP for Thumb libfuncs if available. |
| 65 | if (Subtarget->isThumb() && Subtarget->hasVFP2()) { |
| 66 | // Single-precision floating-point arithmetic. |
| 67 | setLibcallName(RTLIB::ADD_F32, "__addsf3vfp"); |
| 68 | setLibcallName(RTLIB::SUB_F32, "__subsf3vfp"); |
| 69 | setLibcallName(RTLIB::MUL_F32, "__mulsf3vfp"); |
| 70 | setLibcallName(RTLIB::DIV_F32, "__divsf3vfp"); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 71 | |
Evan Cheng | b1df8f2 | 2007-04-27 08:15:43 +0000 | [diff] [blame] | 72 | // Double-precision floating-point arithmetic. |
| 73 | setLibcallName(RTLIB::ADD_F64, "__adddf3vfp"); |
| 74 | setLibcallName(RTLIB::SUB_F64, "__subdf3vfp"); |
| 75 | setLibcallName(RTLIB::MUL_F64, "__muldf3vfp"); |
| 76 | setLibcallName(RTLIB::DIV_F64, "__divdf3vfp"); |
Evan Cheng | 193f850 | 2007-01-31 09:30:58 +0000 | [diff] [blame] | 77 | |
Evan Cheng | b1df8f2 | 2007-04-27 08:15:43 +0000 | [diff] [blame] | 78 | // Single-precision comparisons. |
| 79 | setLibcallName(RTLIB::OEQ_F32, "__eqsf2vfp"); |
| 80 | setLibcallName(RTLIB::UNE_F32, "__nesf2vfp"); |
| 81 | setLibcallName(RTLIB::OLT_F32, "__ltsf2vfp"); |
| 82 | setLibcallName(RTLIB::OLE_F32, "__lesf2vfp"); |
| 83 | setLibcallName(RTLIB::OGE_F32, "__gesf2vfp"); |
| 84 | setLibcallName(RTLIB::OGT_F32, "__gtsf2vfp"); |
| 85 | setLibcallName(RTLIB::UO_F32, "__unordsf2vfp"); |
| 86 | setLibcallName(RTLIB::O_F32, "__unordsf2vfp"); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 87 | |
Evan Cheng | b1df8f2 | 2007-04-27 08:15:43 +0000 | [diff] [blame] | 88 | setCmpLibcallCC(RTLIB::OEQ_F32, ISD::SETNE); |
| 89 | setCmpLibcallCC(RTLIB::UNE_F32, ISD::SETNE); |
| 90 | setCmpLibcallCC(RTLIB::OLT_F32, ISD::SETNE); |
| 91 | setCmpLibcallCC(RTLIB::OLE_F32, ISD::SETNE); |
| 92 | setCmpLibcallCC(RTLIB::OGE_F32, ISD::SETNE); |
| 93 | setCmpLibcallCC(RTLIB::OGT_F32, ISD::SETNE); |
| 94 | setCmpLibcallCC(RTLIB::UO_F32, ISD::SETNE); |
| 95 | setCmpLibcallCC(RTLIB::O_F32, ISD::SETEQ); |
Evan Cheng | 193f850 | 2007-01-31 09:30:58 +0000 | [diff] [blame] | 96 | |
Evan Cheng | b1df8f2 | 2007-04-27 08:15:43 +0000 | [diff] [blame] | 97 | // Double-precision comparisons. |
| 98 | setLibcallName(RTLIB::OEQ_F64, "__eqdf2vfp"); |
| 99 | setLibcallName(RTLIB::UNE_F64, "__nedf2vfp"); |
| 100 | setLibcallName(RTLIB::OLT_F64, "__ltdf2vfp"); |
| 101 | setLibcallName(RTLIB::OLE_F64, "__ledf2vfp"); |
| 102 | setLibcallName(RTLIB::OGE_F64, "__gedf2vfp"); |
| 103 | setLibcallName(RTLIB::OGT_F64, "__gtdf2vfp"); |
| 104 | setLibcallName(RTLIB::UO_F64, "__unorddf2vfp"); |
| 105 | setLibcallName(RTLIB::O_F64, "__unorddf2vfp"); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 106 | |
Evan Cheng | b1df8f2 | 2007-04-27 08:15:43 +0000 | [diff] [blame] | 107 | setCmpLibcallCC(RTLIB::OEQ_F64, ISD::SETNE); |
| 108 | setCmpLibcallCC(RTLIB::UNE_F64, ISD::SETNE); |
| 109 | setCmpLibcallCC(RTLIB::OLT_F64, ISD::SETNE); |
| 110 | setCmpLibcallCC(RTLIB::OLE_F64, ISD::SETNE); |
| 111 | setCmpLibcallCC(RTLIB::OGE_F64, ISD::SETNE); |
| 112 | setCmpLibcallCC(RTLIB::OGT_F64, ISD::SETNE); |
| 113 | setCmpLibcallCC(RTLIB::UO_F64, ISD::SETNE); |
| 114 | setCmpLibcallCC(RTLIB::O_F64, ISD::SETEQ); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 115 | |
Evan Cheng | b1df8f2 | 2007-04-27 08:15:43 +0000 | [diff] [blame] | 116 | // Floating-point to integer conversions. |
| 117 | // i64 conversions are done via library routines even when generating VFP |
| 118 | // instructions, so use the same ones. |
| 119 | setLibcallName(RTLIB::FPTOSINT_F64_I32, "__fixdfsivfp"); |
| 120 | setLibcallName(RTLIB::FPTOUINT_F64_I32, "__fixunsdfsivfp"); |
| 121 | setLibcallName(RTLIB::FPTOSINT_F32_I32, "__fixsfsivfp"); |
| 122 | setLibcallName(RTLIB::FPTOUINT_F32_I32, "__fixunssfsivfp"); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 123 | |
Evan Cheng | b1df8f2 | 2007-04-27 08:15:43 +0000 | [diff] [blame] | 124 | // Conversions between floating types. |
| 125 | setLibcallName(RTLIB::FPROUND_F64_F32, "__truncdfsf2vfp"); |
| 126 | setLibcallName(RTLIB::FPEXT_F32_F64, "__extendsfdf2vfp"); |
| 127 | |
| 128 | // Integer to floating-point conversions. |
| 129 | // i64 conversions are done via library routines even when generating VFP |
| 130 | // instructions, so use the same ones. |
Bob Wilson | 2a14c52 | 2009-03-20 23:16:43 +0000 | [diff] [blame] | 131 | // FIXME: There appears to be some naming inconsistency in ARM libgcc: |
| 132 | // e.g., __floatunsidf vs. __floatunssidfvfp. |
Evan Cheng | b1df8f2 | 2007-04-27 08:15:43 +0000 | [diff] [blame] | 133 | setLibcallName(RTLIB::SINTTOFP_I32_F64, "__floatsidfvfp"); |
| 134 | setLibcallName(RTLIB::UINTTOFP_I32_F64, "__floatunssidfvfp"); |
| 135 | setLibcallName(RTLIB::SINTTOFP_I32_F32, "__floatsisfvfp"); |
| 136 | setLibcallName(RTLIB::UINTTOFP_I32_F32, "__floatunssisfvfp"); |
| 137 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 138 | } |
| 139 | |
Bob Wilson | 2f95461 | 2009-05-22 17:38:41 +0000 | [diff] [blame] | 140 | // These libcalls are not available in 32-bit. |
| 141 | setLibcallName(RTLIB::SHL_I128, 0); |
| 142 | setLibcallName(RTLIB::SRL_I128, 0); |
| 143 | setLibcallName(RTLIB::SRA_I128, 0); |
| 144 | |
Jim Grosbach | 30eae3c | 2009-04-07 20:34:09 +0000 | [diff] [blame] | 145 | if (Subtarget->isThumb()) |
| 146 | addRegisterClass(MVT::i32, ARM::tGPRRegisterClass); |
| 147 | else |
| 148 | addRegisterClass(MVT::i32, ARM::GPRRegisterClass); |
Evan Cheng | b6ab254 | 2007-01-31 08:40:13 +0000 | [diff] [blame] | 149 | if (!UseSoftFloat && Subtarget->hasVFP2() && !Subtarget->isThumb()) { |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 150 | addRegisterClass(MVT::f32, ARM::SPRRegisterClass); |
| 151 | addRegisterClass(MVT::f64, ARM::DPRRegisterClass); |
Bob Wilson | 2dc4f54 | 2009-03-20 22:42:55 +0000 | [diff] [blame] | 152 | |
Chris Lattner | ddf8956 | 2008-01-17 19:59:44 +0000 | [diff] [blame] | 153 | setTruncStoreAction(MVT::f64, MVT::f32, Expand); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 154 | } |
Evan Cheng | 9f8cbd1 | 2007-05-18 00:19:34 +0000 | [diff] [blame] | 155 | computeRegisterProperties(); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 156 | |
| 157 | // ARM does not have f32 extending load. |
Evan Cheng | 0329466 | 2008-10-14 21:26:46 +0000 | [diff] [blame] | 158 | setLoadExtAction(ISD::EXTLOAD, MVT::f32, Expand); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 159 | |
Duncan Sands | f9c98e6 | 2008-01-23 20:39:46 +0000 | [diff] [blame] | 160 | // ARM does not have i1 sign extending load. |
Evan Cheng | 0329466 | 2008-10-14 21:26:46 +0000 | [diff] [blame] | 161 | setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote); |
Duncan Sands | f9c98e6 | 2008-01-23 20:39:46 +0000 | [diff] [blame] | 162 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 163 | // ARM supports all 4 flavors of integer indexed load / store. |
| 164 | for (unsigned im = (unsigned)ISD::PRE_INC; |
| 165 | im != (unsigned)ISD::LAST_INDEXED_MODE; ++im) { |
| 166 | setIndexedLoadAction(im, MVT::i1, Legal); |
| 167 | setIndexedLoadAction(im, MVT::i8, Legal); |
| 168 | setIndexedLoadAction(im, MVT::i16, Legal); |
| 169 | setIndexedLoadAction(im, MVT::i32, Legal); |
| 170 | setIndexedStoreAction(im, MVT::i1, Legal); |
| 171 | setIndexedStoreAction(im, MVT::i8, Legal); |
| 172 | setIndexedStoreAction(im, MVT::i16, Legal); |
| 173 | setIndexedStoreAction(im, MVT::i32, Legal); |
| 174 | } |
| 175 | |
| 176 | // i64 operation support. |
| 177 | if (Subtarget->isThumb()) { |
| 178 | setOperationAction(ISD::MUL, MVT::i64, Expand); |
| 179 | setOperationAction(ISD::MULHU, MVT::i32, Expand); |
| 180 | setOperationAction(ISD::MULHS, MVT::i32, Expand); |
Dan Gohman | 525178c | 2007-10-08 18:33:35 +0000 | [diff] [blame] | 181 | setOperationAction(ISD::UMUL_LOHI, MVT::i32, Expand); |
| 182 | setOperationAction(ISD::SMUL_LOHI, MVT::i32, Expand); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 183 | } else { |
Dan Gohman | 525178c | 2007-10-08 18:33:35 +0000 | [diff] [blame] | 184 | setOperationAction(ISD::MUL, MVT::i64, Expand); |
| 185 | setOperationAction(ISD::MULHU, MVT::i32, Expand); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 186 | if (!Subtarget->hasV6Ops()) |
Dan Gohman | 525178c | 2007-10-08 18:33:35 +0000 | [diff] [blame] | 187 | setOperationAction(ISD::MULHS, MVT::i32, Expand); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 188 | } |
| 189 | setOperationAction(ISD::SHL_PARTS, MVT::i32, Expand); |
| 190 | setOperationAction(ISD::SRA_PARTS, MVT::i32, Expand); |
| 191 | setOperationAction(ISD::SRL_PARTS, MVT::i32, Expand); |
| 192 | setOperationAction(ISD::SRL, MVT::i64, Custom); |
| 193 | setOperationAction(ISD::SRA, MVT::i64, Custom); |
| 194 | |
| 195 | // ARM does not have ROTL. |
| 196 | setOperationAction(ISD::ROTL, MVT::i32, Expand); |
Bob Wilson | 2dc4f54 | 2009-03-20 22:42:55 +0000 | [diff] [blame] | 197 | setOperationAction(ISD::CTTZ, MVT::i32, Expand); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 198 | setOperationAction(ISD::CTPOP, MVT::i32, Expand); |
Evan Cheng | b063615 | 2007-02-01 23:34:03 +0000 | [diff] [blame] | 199 | if (!Subtarget->hasV5TOps() || Subtarget->isThumb()) |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 200 | setOperationAction(ISD::CTLZ, MVT::i32, Expand); |
| 201 | |
Lauro Ramos Venancio | 368f20f | 2007-03-16 22:54:16 +0000 | [diff] [blame] | 202 | // Only ARMv6 has BSWAP. |
| 203 | if (!Subtarget->hasV6Ops()) |
Chris Lattner | 1719e13 | 2007-03-20 02:25:53 +0000 | [diff] [blame] | 204 | setOperationAction(ISD::BSWAP, MVT::i32, Expand); |
Lauro Ramos Venancio | 368f20f | 2007-03-16 22:54:16 +0000 | [diff] [blame] | 205 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 206 | // These are expanded into libcalls. |
| 207 | setOperationAction(ISD::SDIV, MVT::i32, Expand); |
| 208 | setOperationAction(ISD::UDIV, MVT::i32, Expand); |
| 209 | setOperationAction(ISD::SREM, MVT::i32, Expand); |
| 210 | setOperationAction(ISD::UREM, MVT::i32, Expand); |
Dan Gohman | 525178c | 2007-10-08 18:33:35 +0000 | [diff] [blame] | 211 | setOperationAction(ISD::SDIVREM, MVT::i32, Expand); |
| 212 | setOperationAction(ISD::UDIVREM, MVT::i32, Expand); |
Bob Wilson | 2dc4f54 | 2009-03-20 22:42:55 +0000 | [diff] [blame] | 213 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 214 | // Support label based line numbers. |
Dan Gohman | 7f46020 | 2008-06-30 20:59:49 +0000 | [diff] [blame] | 215 | setOperationAction(ISD::DBG_STOPPOINT, MVT::Other, Expand); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 216 | setOperationAction(ISD::DEBUG_LOC, MVT::Other, Expand); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 217 | |
| 218 | setOperationAction(ISD::RET, MVT::Other, Custom); |
| 219 | setOperationAction(ISD::GlobalAddress, MVT::i32, Custom); |
| 220 | setOperationAction(ISD::ConstantPool, MVT::i32, Custom); |
Lauro Ramos Venancio | 0ae4a33 | 2007-04-22 00:04:12 +0000 | [diff] [blame] | 221 | setOperationAction(ISD::GLOBAL_OFFSET_TABLE, MVT::i32, Custom); |
Lauro Ramos Venancio | 64f4fa5 | 2007-04-27 13:54:47 +0000 | [diff] [blame] | 222 | setOperationAction(ISD::GlobalTLSAddress, MVT::i32, Custom); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 223 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 224 | // Use the default implementation. |
Bob Wilson | 2dc4f54 | 2009-03-20 22:42:55 +0000 | [diff] [blame] | 225 | setOperationAction(ISD::VASTART, MVT::Other, Custom); |
| 226 | setOperationAction(ISD::VAARG, MVT::Other, Expand); |
| 227 | setOperationAction(ISD::VACOPY, MVT::Other, Expand); |
| 228 | setOperationAction(ISD::VAEND, MVT::Other, Expand); |
| 229 | setOperationAction(ISD::STACKSAVE, MVT::Other, Expand); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 230 | setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand); |
Bob Wilson | 2dc4f54 | 2009-03-20 22:42:55 +0000 | [diff] [blame] | 231 | setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Expand); |
| 232 | setOperationAction(ISD::MEMBARRIER, MVT::Other, Expand); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 233 | |
| 234 | if (!Subtarget->hasV6Ops()) { |
| 235 | setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16, Expand); |
| 236 | setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8, Expand); |
| 237 | } |
| 238 | setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand); |
| 239 | |
Evan Cheng | b6ab254 | 2007-01-31 08:40:13 +0000 | [diff] [blame] | 240 | if (!UseSoftFloat && Subtarget->hasVFP2() && !Subtarget->isThumb()) |
Evan Cheng | c7c7729 | 2008-11-04 19:57:48 +0000 | [diff] [blame] | 241 | // Turn f64->i64 into FMRRD, i64 -> f64 to FMDRR iff target supports vfp2. |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 242 | setOperationAction(ISD::BIT_CONVERT, MVT::i64, Custom); |
Lauro Ramos Venancio | e0cb36b | 2007-11-08 17:20:05 +0000 | [diff] [blame] | 243 | |
| 244 | // We want to custom lower some of our intrinsics. |
| 245 | setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom); |
| 246 | |
Bob Wilson | 2dc4f54 | 2009-03-20 22:42:55 +0000 | [diff] [blame] | 247 | setOperationAction(ISD::SETCC, MVT::i32, Expand); |
| 248 | setOperationAction(ISD::SETCC, MVT::f32, Expand); |
| 249 | setOperationAction(ISD::SETCC, MVT::f64, Expand); |
| 250 | setOperationAction(ISD::SELECT, MVT::i32, Expand); |
| 251 | setOperationAction(ISD::SELECT, MVT::f32, Expand); |
| 252 | setOperationAction(ISD::SELECT, MVT::f64, Expand); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 253 | setOperationAction(ISD::SELECT_CC, MVT::i32, Custom); |
| 254 | setOperationAction(ISD::SELECT_CC, MVT::f32, Custom); |
| 255 | setOperationAction(ISD::SELECT_CC, MVT::f64, Custom); |
| 256 | |
Bob Wilson | 2dc4f54 | 2009-03-20 22:42:55 +0000 | [diff] [blame] | 257 | setOperationAction(ISD::BRCOND, MVT::Other, Expand); |
| 258 | setOperationAction(ISD::BR_CC, MVT::i32, Custom); |
| 259 | setOperationAction(ISD::BR_CC, MVT::f32, Custom); |
| 260 | setOperationAction(ISD::BR_CC, MVT::f64, Custom); |
| 261 | setOperationAction(ISD::BR_JT, MVT::Other, Custom); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 262 | |
Dan Gohman | f96e4de | 2007-10-11 23:21:31 +0000 | [diff] [blame] | 263 | // We don't support sin/cos/fmod/copysign/pow |
Bob Wilson | 2dc4f54 | 2009-03-20 22:42:55 +0000 | [diff] [blame] | 264 | setOperationAction(ISD::FSIN, MVT::f64, Expand); |
| 265 | setOperationAction(ISD::FSIN, MVT::f32, Expand); |
| 266 | setOperationAction(ISD::FCOS, MVT::f32, Expand); |
| 267 | setOperationAction(ISD::FCOS, MVT::f64, Expand); |
| 268 | setOperationAction(ISD::FREM, MVT::f64, Expand); |
| 269 | setOperationAction(ISD::FREM, MVT::f32, Expand); |
Evan Cheng | 110cf48 | 2008-04-01 01:50:16 +0000 | [diff] [blame] | 270 | if (!UseSoftFloat && Subtarget->hasVFP2() && !Subtarget->isThumb()) { |
| 271 | setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom); |
| 272 | setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom); |
| 273 | } |
Bob Wilson | 2dc4f54 | 2009-03-20 22:42:55 +0000 | [diff] [blame] | 274 | setOperationAction(ISD::FPOW, MVT::f64, Expand); |
| 275 | setOperationAction(ISD::FPOW, MVT::f32, Expand); |
| 276 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 277 | // int <-> fp are custom expanded into bit_convert + ARMISD ops. |
Evan Cheng | 110cf48 | 2008-04-01 01:50:16 +0000 | [diff] [blame] | 278 | if (!UseSoftFloat && Subtarget->hasVFP2() && !Subtarget->isThumb()) { |
| 279 | setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom); |
| 280 | setOperationAction(ISD::UINT_TO_FP, MVT::i32, Custom); |
| 281 | setOperationAction(ISD::FP_TO_UINT, MVT::i32, Custom); |
| 282 | setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom); |
| 283 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 284 | |
Chris Lattner | f1b1c5e | 2007-11-27 22:36:16 +0000 | [diff] [blame] | 285 | // We have target-specific dag combine patterns for the following nodes: |
| 286 | // ARMISD::FMRRD - No need to call setTargetDAGCombine |
Chris Lattner | d1980a5 | 2009-03-12 06:52:53 +0000 | [diff] [blame] | 287 | setTargetDAGCombine(ISD::ADD); |
| 288 | setTargetDAGCombine(ISD::SUB); |
Bob Wilson | 2dc4f54 | 2009-03-20 22:42:55 +0000 | [diff] [blame] | 289 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 290 | setStackPointerRegisterToSaveRestore(ARM::SP); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 291 | setSchedulingPreference(SchedulingForRegPressure); |
Evan Cheng | 9f8cbd1 | 2007-05-18 00:19:34 +0000 | [diff] [blame] | 292 | setIfCvtBlockSizeLimit(Subtarget->isThumb() ? 0 : 10); |
Evan Cheng | 97e604e | 2007-06-19 23:55:02 +0000 | [diff] [blame] | 293 | setIfCvtDupBlockSizeLimit(Subtarget->isThumb() ? 0 : 2); |
Dale Johannesen | 8dd86c1 | 2007-05-17 21:31:21 +0000 | [diff] [blame] | 294 | |
Evan Cheng | 8557c2b | 2009-06-19 01:51:50 +0000 | [diff] [blame] | 295 | if (!Subtarget->isThumb()) { |
| 296 | // Use branch latency information to determine if-conversion limits. |
Evan Cheng | b101948 | 2009-06-19 07:06:07 +0000 | [diff] [blame] | 297 | // FIXME: If-converter should use instruction latency of the branch being |
| 298 | // eliminated to compute the threshold. For ARMv6, the branch "latency" |
| 299 | // varies depending on whether it's dynamically or statically predicted |
| 300 | // and on whether the destination is in the prefetch buffer. |
Evan Cheng | 8557c2b | 2009-06-19 01:51:50 +0000 | [diff] [blame] | 301 | const TargetInstrInfo *TII = getTargetMachine().getInstrInfo(); |
| 302 | const InstrItineraryData &InstrItins = Subtarget->getInstrItineraryData(); |
Evan Cheng | 7a42b08 | 2009-06-19 06:56:26 +0000 | [diff] [blame] | 303 | unsigned Latency= InstrItins.getLatency(TII->get(ARM::Bcc).getSchedClass()); |
Evan Cheng | 8557c2b | 2009-06-19 01:51:50 +0000 | [diff] [blame] | 304 | if (Latency > 1) { |
| 305 | setIfCvtBlockSizeLimit(Latency-1); |
| 306 | if (Latency > 2) |
| 307 | setIfCvtDupBlockSizeLimit(Latency-2); |
| 308 | } else { |
| 309 | setIfCvtBlockSizeLimit(10); |
| 310 | setIfCvtDupBlockSizeLimit(2); |
| 311 | } |
| 312 | } |
| 313 | |
Dale Johannesen | 8dd86c1 | 2007-05-17 21:31:21 +0000 | [diff] [blame] | 314 | maxStoresPerMemcpy = 1; //// temporary - rewrite interface to use type |
Bob Wilson | e6abdff | 2009-05-18 20:55:32 +0000 | [diff] [blame] | 315 | // Do not enable CodePlacementOpt for now: it currently runs after the |
| 316 | // ARMConstantIslandPass and messes up branch relaxation and placement |
| 317 | // of constant islands. |
| 318 | // benefitFromCodePlacementOpt = true; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 319 | } |
| 320 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 321 | const char *ARMTargetLowering::getTargetNodeName(unsigned Opcode) const { |
| 322 | switch (Opcode) { |
| 323 | default: return 0; |
| 324 | case ARMISD::Wrapper: return "ARMISD::Wrapper"; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 325 | case ARMISD::WrapperJT: return "ARMISD::WrapperJT"; |
| 326 | case ARMISD::CALL: return "ARMISD::CALL"; |
Evan Cheng | 277f074 | 2007-06-19 21:05:09 +0000 | [diff] [blame] | 327 | case ARMISD::CALL_PRED: return "ARMISD::CALL_PRED"; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 328 | case ARMISD::CALL_NOLINK: return "ARMISD::CALL_NOLINK"; |
| 329 | case ARMISD::tCALL: return "ARMISD::tCALL"; |
| 330 | case ARMISD::BRCOND: return "ARMISD::BRCOND"; |
| 331 | case ARMISD::BR_JT: return "ARMISD::BR_JT"; |
| 332 | case ARMISD::RET_FLAG: return "ARMISD::RET_FLAG"; |
| 333 | case ARMISD::PIC_ADD: return "ARMISD::PIC_ADD"; |
| 334 | case ARMISD::CMP: return "ARMISD::CMP"; |
Lauro Ramos Venancio | 9996663 | 2007-04-02 01:30:03 +0000 | [diff] [blame] | 335 | case ARMISD::CMPNZ: return "ARMISD::CMPNZ"; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 336 | case ARMISD::CMPFP: return "ARMISD::CMPFP"; |
| 337 | case ARMISD::CMPFPw0: return "ARMISD::CMPFPw0"; |
| 338 | case ARMISD::FMSTAT: return "ARMISD::FMSTAT"; |
| 339 | case ARMISD::CMOV: return "ARMISD::CMOV"; |
| 340 | case ARMISD::CNEG: return "ARMISD::CNEG"; |
Bob Wilson | 2dc4f54 | 2009-03-20 22:42:55 +0000 | [diff] [blame] | 341 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 342 | case ARMISD::FTOSI: return "ARMISD::FTOSI"; |
| 343 | case ARMISD::FTOUI: return "ARMISD::FTOUI"; |
| 344 | case ARMISD::SITOF: return "ARMISD::SITOF"; |
| 345 | case ARMISD::UITOF: return "ARMISD::UITOF"; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 346 | |
| 347 | case ARMISD::SRL_FLAG: return "ARMISD::SRL_FLAG"; |
| 348 | case ARMISD::SRA_FLAG: return "ARMISD::SRA_FLAG"; |
| 349 | case ARMISD::RRX: return "ARMISD::RRX"; |
Bob Wilson | 2dc4f54 | 2009-03-20 22:42:55 +0000 | [diff] [blame] | 350 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 351 | case ARMISD::FMRRD: return "ARMISD::FMRRD"; |
| 352 | case ARMISD::FMDRR: return "ARMISD::FMDRR"; |
Lauro Ramos Venancio | 64f4fa5 | 2007-04-27 13:54:47 +0000 | [diff] [blame] | 353 | |
| 354 | case ARMISD::THREAD_POINTER:return "ARMISD::THREAD_POINTER"; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 355 | } |
| 356 | } |
| 357 | |
| 358 | //===----------------------------------------------------------------------===// |
| 359 | // Lowering Code |
| 360 | //===----------------------------------------------------------------------===// |
| 361 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 362 | /// IntCCToARMCC - Convert a DAG integer condition code to an ARM CC |
| 363 | static ARMCC::CondCodes IntCCToARMCC(ISD::CondCode CC) { |
| 364 | switch (CC) { |
| 365 | default: assert(0 && "Unknown condition code!"); |
| 366 | case ISD::SETNE: return ARMCC::NE; |
| 367 | case ISD::SETEQ: return ARMCC::EQ; |
| 368 | case ISD::SETGT: return ARMCC::GT; |
| 369 | case ISD::SETGE: return ARMCC::GE; |
| 370 | case ISD::SETLT: return ARMCC::LT; |
| 371 | case ISD::SETLE: return ARMCC::LE; |
| 372 | case ISD::SETUGT: return ARMCC::HI; |
| 373 | case ISD::SETUGE: return ARMCC::HS; |
| 374 | case ISD::SETULT: return ARMCC::LO; |
| 375 | case ISD::SETULE: return ARMCC::LS; |
| 376 | } |
| 377 | } |
| 378 | |
| 379 | /// FPCCToARMCC - Convert a DAG fp condition code to an ARM CC. It |
| 380 | /// returns true if the operands should be inverted to form the proper |
| 381 | /// comparison. |
| 382 | static bool FPCCToARMCC(ISD::CondCode CC, ARMCC::CondCodes &CondCode, |
| 383 | ARMCC::CondCodes &CondCode2) { |
| 384 | bool Invert = false; |
| 385 | CondCode2 = ARMCC::AL; |
| 386 | switch (CC) { |
| 387 | default: assert(0 && "Unknown FP condition!"); |
| 388 | case ISD::SETEQ: |
| 389 | case ISD::SETOEQ: CondCode = ARMCC::EQ; break; |
| 390 | case ISD::SETGT: |
| 391 | case ISD::SETOGT: CondCode = ARMCC::GT; break; |
| 392 | case ISD::SETGE: |
| 393 | case ISD::SETOGE: CondCode = ARMCC::GE; break; |
| 394 | case ISD::SETOLT: CondCode = ARMCC::MI; break; |
| 395 | case ISD::SETOLE: CondCode = ARMCC::GT; Invert = true; break; |
| 396 | case ISD::SETONE: CondCode = ARMCC::MI; CondCode2 = ARMCC::GT; break; |
| 397 | case ISD::SETO: CondCode = ARMCC::VC; break; |
| 398 | case ISD::SETUO: CondCode = ARMCC::VS; break; |
| 399 | case ISD::SETUEQ: CondCode = ARMCC::EQ; CondCode2 = ARMCC::VS; break; |
| 400 | case ISD::SETUGT: CondCode = ARMCC::HI; break; |
| 401 | case ISD::SETUGE: CondCode = ARMCC::PL; break; |
| 402 | case ISD::SETLT: |
| 403 | case ISD::SETULT: CondCode = ARMCC::LT; break; |
| 404 | case ISD::SETLE: |
| 405 | case ISD::SETULE: CondCode = ARMCC::LE; break; |
| 406 | case ISD::SETNE: |
| 407 | case ISD::SETUNE: CondCode = ARMCC::NE; break; |
| 408 | } |
| 409 | return Invert; |
| 410 | } |
| 411 | |
Bob Wilson | 1f595bb | 2009-04-17 19:07:39 +0000 | [diff] [blame] | 412 | //===----------------------------------------------------------------------===// |
| 413 | // Calling Convention Implementation |
| 414 | // |
| 415 | // The lower operations present on calling convention works on this order: |
| 416 | // LowerCALL (virt regs --> phys regs, virt regs --> stack) |
| 417 | // LowerFORMAL_ARGUMENTS (phys --> virt regs, stack --> virt regs) |
| 418 | // LowerRET (virt regs --> phys regs) |
| 419 | // LowerCALL (phys regs --> virt regs) |
| 420 | // |
| 421 | //===----------------------------------------------------------------------===// |
| 422 | |
| 423 | #include "ARMGenCallingConv.inc" |
| 424 | |
| 425 | // APCS f64 is in register pairs, possibly split to stack |
Bob Wilson | dee46d7 | 2009-04-17 20:35:10 +0000 | [diff] [blame] | 426 | static bool CC_ARM_APCS_Custom_f64(unsigned &ValNo, MVT &ValVT, MVT &LocVT, |
Bob Wilson | 1f595bb | 2009-04-17 19:07:39 +0000 | [diff] [blame] | 427 | CCValAssign::LocInfo &LocInfo, |
| 428 | ISD::ArgFlagsTy &ArgFlags, |
| 429 | CCState &State) { |
| 430 | static const unsigned HiRegList[] = { ARM::R0, ARM::R1, ARM::R2, ARM::R3 }; |
| 431 | static const unsigned LoRegList[] = { ARM::R1, |
| 432 | ARM::R2, |
| 433 | ARM::R3, |
| 434 | ARM::NoRegister }; |
| 435 | |
Bob Wilson | e65586b | 2009-04-17 20:40:45 +0000 | [diff] [blame] | 436 | unsigned Reg = State.AllocateReg(HiRegList, LoRegList, 4); |
Anton Korobeynikov | 385f5a9 | 2009-06-16 18:50:49 +0000 | [diff] [blame] | 437 | if (Reg == 0) |
Bob Wilson | e65586b | 2009-04-17 20:40:45 +0000 | [diff] [blame] | 438 | return false; // we didn't handle it |
Bob Wilson | 1f595bb | 2009-04-17 19:07:39 +0000 | [diff] [blame] | 439 | |
Bob Wilson | e65586b | 2009-04-17 20:40:45 +0000 | [diff] [blame] | 440 | unsigned i; |
| 441 | for (i = 0; i < 4; ++i) |
| 442 | if (HiRegList[i] == Reg) |
| 443 | break; |
| 444 | |
| 445 | State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, Reg, MVT::i32, LocInfo)); |
| 446 | if (LoRegList[i] != ARM::NoRegister) |
| 447 | State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, LoRegList[i], |
Bob Wilson | 1f595bb | 2009-04-17 19:07:39 +0000 | [diff] [blame] | 448 | MVT::i32, LocInfo)); |
Bob Wilson | e65586b | 2009-04-17 20:40:45 +0000 | [diff] [blame] | 449 | else |
| 450 | State.addLoc(CCValAssign::getCustomMem(ValNo, ValVT, |
| 451 | State.AllocateStack(4, 4), |
| 452 | MVT::i32, LocInfo)); |
| 453 | return true; // we handled it |
Bob Wilson | 1f595bb | 2009-04-17 19:07:39 +0000 | [diff] [blame] | 454 | } |
| 455 | |
| 456 | // AAPCS f64 is in aligned register pairs |
Bob Wilson | dee46d7 | 2009-04-17 20:35:10 +0000 | [diff] [blame] | 457 | static bool CC_ARM_AAPCS_Custom_f64(unsigned &ValNo, MVT &ValVT, MVT &LocVT, |
Bob Wilson | 1f595bb | 2009-04-17 19:07:39 +0000 | [diff] [blame] | 458 | CCValAssign::LocInfo &LocInfo, |
| 459 | ISD::ArgFlagsTy &ArgFlags, |
| 460 | CCState &State) { |
| 461 | static const unsigned HiRegList[] = { ARM::R0, ARM::R2 }; |
| 462 | static const unsigned LoRegList[] = { ARM::R1, ARM::R3 }; |
| 463 | |
Bob Wilson | e65586b | 2009-04-17 20:40:45 +0000 | [diff] [blame] | 464 | unsigned Reg = State.AllocateReg(HiRegList, LoRegList, 2); |
| 465 | if (Reg == 0) |
| 466 | return false; // we didn't handle it |
Bob Wilson | 1f595bb | 2009-04-17 19:07:39 +0000 | [diff] [blame] | 467 | |
Bob Wilson | e65586b | 2009-04-17 20:40:45 +0000 | [diff] [blame] | 468 | unsigned i; |
| 469 | for (i = 0; i < 2; ++i) |
| 470 | if (HiRegList[i] == Reg) |
| 471 | break; |
Bob Wilson | 1f595bb | 2009-04-17 19:07:39 +0000 | [diff] [blame] | 472 | |
Bob Wilson | e65586b | 2009-04-17 20:40:45 +0000 | [diff] [blame] | 473 | State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, Reg, MVT::i32, LocInfo)); |
| 474 | State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, LoRegList[i], |
| 475 | MVT::i32, LocInfo)); |
| 476 | return true; // we handled it |
Bob Wilson | 1f595bb | 2009-04-17 19:07:39 +0000 | [diff] [blame] | 477 | } |
| 478 | |
Bob Wilson | dee46d7 | 2009-04-17 20:35:10 +0000 | [diff] [blame] | 479 | static bool RetCC_ARM_APCS_Custom_f64(unsigned &ValNo, MVT &ValVT, MVT &LocVT, |
Bob Wilson | 1f595bb | 2009-04-17 19:07:39 +0000 | [diff] [blame] | 480 | CCValAssign::LocInfo &LocInfo, |
| 481 | ISD::ArgFlagsTy &ArgFlags, |
| 482 | CCState &State) { |
| 483 | static const unsigned HiRegList[] = { ARM::R0, ARM::R2 }; |
| 484 | static const unsigned LoRegList[] = { ARM::R1, ARM::R3 }; |
| 485 | |
Bob Wilson | e65586b | 2009-04-17 20:40:45 +0000 | [diff] [blame] | 486 | unsigned Reg = State.AllocateReg(HiRegList, LoRegList, 2); |
| 487 | if (Reg == 0) |
| 488 | return false; // we didn't handle it |
Bob Wilson | 1f595bb | 2009-04-17 19:07:39 +0000 | [diff] [blame] | 489 | |
Bob Wilson | e65586b | 2009-04-17 20:40:45 +0000 | [diff] [blame] | 490 | unsigned i; |
| 491 | for (i = 0; i < 2; ++i) |
| 492 | if (HiRegList[i] == Reg) |
| 493 | break; |
Bob Wilson | 1f595bb | 2009-04-17 19:07:39 +0000 | [diff] [blame] | 494 | |
Bob Wilson | e65586b | 2009-04-17 20:40:45 +0000 | [diff] [blame] | 495 | State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, Reg, MVT::i32, LocInfo)); |
| 496 | State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, LoRegList[i], |
| 497 | MVT::i32, LocInfo)); |
| 498 | return true; // we handled it |
Bob Wilson | 1f595bb | 2009-04-17 19:07:39 +0000 | [diff] [blame] | 499 | } |
| 500 | |
Bob Wilson | dee46d7 | 2009-04-17 20:35:10 +0000 | [diff] [blame] | 501 | static bool RetCC_ARM_AAPCS_Custom_f64(unsigned &ValNo, MVT &ValVT, MVT &LocVT, |
Bob Wilson | 1f595bb | 2009-04-17 19:07:39 +0000 | [diff] [blame] | 502 | CCValAssign::LocInfo &LocInfo, |
| 503 | ISD::ArgFlagsTy &ArgFlags, |
| 504 | CCState &State) { |
| 505 | return RetCC_ARM_APCS_Custom_f64(ValNo, ValVT, LocVT, LocInfo, ArgFlags, |
| 506 | State); |
| 507 | } |
| 508 | |
Anton Korobeynikov | 385f5a9 | 2009-06-16 18:50:49 +0000 | [diff] [blame] | 509 | /// CCAssignFnForNode - Selects the correct CCAssignFn for a the |
| 510 | /// given CallingConvention value. |
| 511 | CCAssignFn *ARMTargetLowering::CCAssignFnForNode(unsigned CC, |
| 512 | bool Return) const { |
| 513 | switch (CC) { |
| 514 | default: |
| 515 | assert(0 && "Unsupported calling convention"); |
| 516 | case CallingConv::C: |
| 517 | case CallingConv::Fast: |
| 518 | // Use target triple & subtarget features to do actual dispatch. |
| 519 | if (Subtarget->isAAPCS_ABI()) { |
| 520 | if (Subtarget->hasVFP2() && |
| 521 | FloatABIType == FloatABI::Hard) |
| 522 | return (Return ? RetCC_ARM_AAPCS_VFP: CC_ARM_AAPCS_VFP); |
| 523 | else |
| 524 | return (Return ? RetCC_ARM_AAPCS: CC_ARM_AAPCS); |
| 525 | } else |
| 526 | return (Return ? RetCC_ARM_APCS: CC_ARM_APCS); |
| 527 | case CallingConv::ARM_AAPCS_VFP: |
| 528 | return (Return ? RetCC_ARM_AAPCS_VFP: CC_ARM_AAPCS_VFP); |
| 529 | case CallingConv::ARM_AAPCS: |
| 530 | return (Return ? RetCC_ARM_AAPCS: CC_ARM_AAPCS); |
| 531 | case CallingConv::ARM_APCS: |
| 532 | return (Return ? RetCC_ARM_APCS: CC_ARM_APCS); |
| 533 | } |
| 534 | } |
| 535 | |
Bob Wilson | 1f595bb | 2009-04-17 19:07:39 +0000 | [diff] [blame] | 536 | /// LowerCallResult - Lower the result values of an ISD::CALL into the |
| 537 | /// appropriate copies out of appropriate physical registers. This assumes that |
| 538 | /// Chain/InFlag are the input chain/flag to use, and that TheCall is the call |
| 539 | /// being lowered. The returns a SDNode with the same number of values as the |
| 540 | /// ISD::CALL. |
| 541 | SDNode *ARMTargetLowering:: |
| 542 | LowerCallResult(SDValue Chain, SDValue InFlag, CallSDNode *TheCall, |
| 543 | unsigned CallingConv, SelectionDAG &DAG) { |
| 544 | |
| 545 | DebugLoc dl = TheCall->getDebugLoc(); |
| 546 | // Assign locations to each value returned by this call. |
| 547 | SmallVector<CCValAssign, 16> RVLocs; |
| 548 | bool isVarArg = TheCall->isVarArg(); |
| 549 | CCState CCInfo(CallingConv, isVarArg, getTargetMachine(), RVLocs); |
Anton Korobeynikov | 385f5a9 | 2009-06-16 18:50:49 +0000 | [diff] [blame] | 550 | CCInfo.AnalyzeCallResult(TheCall, |
| 551 | CCAssignFnForNode(CallingConv, /* Return*/ true)); |
Bob Wilson | 1f595bb | 2009-04-17 19:07:39 +0000 | [diff] [blame] | 552 | |
| 553 | SmallVector<SDValue, 8> ResultVals; |
| 554 | |
| 555 | // Copy all of the result registers out of their specified physreg. |
| 556 | for (unsigned i = 0; i != RVLocs.size(); ++i) { |
| 557 | CCValAssign VA = RVLocs[i]; |
| 558 | |
Bob Wilson | 8091524 | 2009-04-25 00:33:20 +0000 | [diff] [blame] | 559 | SDValue Val; |
Bob Wilson | 1f595bb | 2009-04-17 19:07:39 +0000 | [diff] [blame] | 560 | if (VA.needsCustom()) { |
Bob Wilson | 8091524 | 2009-04-25 00:33:20 +0000 | [diff] [blame] | 561 | // Handle f64 as custom. |
| 562 | SDValue Lo = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32, |
Bob Wilson | 1f595bb | 2009-04-17 19:07:39 +0000 | [diff] [blame] | 563 | InFlag); |
Bob Wilson | 4d59e1d | 2009-04-24 17:00:36 +0000 | [diff] [blame] | 564 | Chain = Lo.getValue(1); |
| 565 | InFlag = Lo.getValue(2); |
Bob Wilson | 1f595bb | 2009-04-17 19:07:39 +0000 | [diff] [blame] | 566 | VA = RVLocs[++i]; // skip ahead to next loc |
Bob Wilson | 8091524 | 2009-04-25 00:33:20 +0000 | [diff] [blame] | 567 | SDValue Hi = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32, |
Bob Wilson | 4d59e1d | 2009-04-24 17:00:36 +0000 | [diff] [blame] | 568 | InFlag); |
| 569 | Chain = Hi.getValue(1); |
| 570 | InFlag = Hi.getValue(2); |
Bob Wilson | 8091524 | 2009-04-25 00:33:20 +0000 | [diff] [blame] | 571 | Val = DAG.getNode(ARMISD::FMDRR, dl, MVT::f64, Lo, Hi); |
Bob Wilson | 1f595bb | 2009-04-17 19:07:39 +0000 | [diff] [blame] | 572 | } else { |
Bob Wilson | 8091524 | 2009-04-25 00:33:20 +0000 | [diff] [blame] | 573 | Val = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), VA.getLocVT(), |
| 574 | InFlag); |
Bob Wilson | 4d59e1d | 2009-04-24 17:00:36 +0000 | [diff] [blame] | 575 | Chain = Val.getValue(1); |
| 576 | InFlag = Val.getValue(2); |
Bob Wilson | 1f595bb | 2009-04-17 19:07:39 +0000 | [diff] [blame] | 577 | } |
Bob Wilson | 8091524 | 2009-04-25 00:33:20 +0000 | [diff] [blame] | 578 | |
| 579 | switch (VA.getLocInfo()) { |
| 580 | default: assert(0 && "Unknown loc info!"); |
| 581 | case CCValAssign::Full: break; |
| 582 | case CCValAssign::BCvt: |
| 583 | Val = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getValVT(), Val); |
| 584 | break; |
| 585 | } |
| 586 | |
| 587 | ResultVals.push_back(Val); |
Bob Wilson | 1f595bb | 2009-04-17 19:07:39 +0000 | [diff] [blame] | 588 | } |
| 589 | |
| 590 | // Merge everything together with a MERGE_VALUES node. |
| 591 | ResultVals.push_back(Chain); |
| 592 | return DAG.getNode(ISD::MERGE_VALUES, dl, TheCall->getVTList(), |
| 593 | &ResultVals[0], ResultVals.size()).getNode(); |
| 594 | } |
| 595 | |
| 596 | /// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified |
| 597 | /// by "Src" to address "Dst" of size "Size". Alignment information is |
Bob Wilson | dee46d7 | 2009-04-17 20:35:10 +0000 | [diff] [blame] | 598 | /// specified by the specific parameter attribute. The copy will be passed as |
Bob Wilson | 1f595bb | 2009-04-17 19:07:39 +0000 | [diff] [blame] | 599 | /// a byval function parameter. |
| 600 | /// Sometimes what we are copying is the end of a larger object, the part that |
| 601 | /// does not fit in registers. |
| 602 | static SDValue |
| 603 | CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain, |
| 604 | ISD::ArgFlagsTy Flags, SelectionDAG &DAG, |
| 605 | DebugLoc dl) { |
| 606 | SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32); |
| 607 | return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(), |
| 608 | /*AlwaysInline=*/false, NULL, 0, NULL, 0); |
| 609 | } |
| 610 | |
Bob Wilson | dee46d7 | 2009-04-17 20:35:10 +0000 | [diff] [blame] | 611 | /// LowerMemOpCallTo - Store the argument to the stack. |
Bob Wilson | 1f595bb | 2009-04-17 19:07:39 +0000 | [diff] [blame] | 612 | SDValue |
| 613 | ARMTargetLowering::LowerMemOpCallTo(CallSDNode *TheCall, SelectionDAG &DAG, |
| 614 | const SDValue &StackPtr, |
Bob Wilson | dee46d7 | 2009-04-17 20:35:10 +0000 | [diff] [blame] | 615 | const CCValAssign &VA, SDValue Chain, |
Bob Wilson | 1f595bb | 2009-04-17 19:07:39 +0000 | [diff] [blame] | 616 | SDValue Arg, ISD::ArgFlagsTy Flags) { |
| 617 | DebugLoc dl = TheCall->getDebugLoc(); |
| 618 | unsigned LocMemOffset = VA.getLocMemOffset(); |
| 619 | SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset); |
| 620 | PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff); |
| 621 | if (Flags.isByVal()) { |
| 622 | return CreateCopyOfByValArgument(Arg, PtrOff, Chain, Flags, DAG, dl); |
| 623 | } |
| 624 | return DAG.getStore(Chain, dl, Arg, PtrOff, |
| 625 | PseudoSourceValue::getStack(), LocMemOffset); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 626 | } |
| 627 | |
Evan Cheng | fc40342 | 2007-02-03 08:53:01 +0000 | [diff] [blame] | 628 | /// LowerCALL - Lowering a ISD::CALL node into a callseq_start <- |
| 629 | /// ARMISD:CALL <- callseq_end chain. Also add input and output parameter |
| 630 | /// nodes. |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 631 | SDValue ARMTargetLowering::LowerCALL(SDValue Op, SelectionDAG &DAG) { |
Dan Gohman | 095cc29 | 2008-09-13 01:54:27 +0000 | [diff] [blame] | 632 | CallSDNode *TheCall = cast<CallSDNode>(Op.getNode()); |
Bob Wilson | 1f595bb | 2009-04-17 19:07:39 +0000 | [diff] [blame] | 633 | MVT RetVT = TheCall->getRetValType(0); |
| 634 | SDValue Chain = TheCall->getChain(); |
| 635 | unsigned CC = TheCall->getCallingConv(); |
Bob Wilson | 1f595bb | 2009-04-17 19:07:39 +0000 | [diff] [blame] | 636 | bool isVarArg = TheCall->isVarArg(); |
| 637 | SDValue Callee = TheCall->getCallee(); |
| 638 | DebugLoc dl = TheCall->getDebugLoc(); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 639 | |
Bob Wilson | 1f595bb | 2009-04-17 19:07:39 +0000 | [diff] [blame] | 640 | // Analyze operands of the call, assigning locations to each operand. |
| 641 | SmallVector<CCValAssign, 16> ArgLocs; |
| 642 | CCState CCInfo(CC, isVarArg, getTargetMachine(), ArgLocs); |
Anton Korobeynikov | 385f5a9 | 2009-06-16 18:50:49 +0000 | [diff] [blame] | 643 | CCInfo.AnalyzeCallOperands(TheCall, CCAssignFnForNode(CC, /* Return*/ false)); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 644 | |
Bob Wilson | 1f595bb | 2009-04-17 19:07:39 +0000 | [diff] [blame] | 645 | // Get a count of how many bytes are to be pushed on the stack. |
| 646 | unsigned NumBytes = CCInfo.getNextStackOffset(); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 647 | |
| 648 | // Adjust the stack pointer for the new arguments... |
| 649 | // These operations are automatically eliminated by the prolog/epilog pass |
Chris Lattner | e563bbc | 2008-10-11 22:08:30 +0000 | [diff] [blame] | 650 | Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true)); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 651 | |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 652 | SDValue StackPtr = DAG.getRegister(ARM::SP, MVT::i32); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 653 | |
Bob Wilson | 1f595bb | 2009-04-17 19:07:39 +0000 | [diff] [blame] | 654 | SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass; |
| 655 | SmallVector<SDValue, 8> MemOpChains; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 656 | |
Bob Wilson | 1f595bb | 2009-04-17 19:07:39 +0000 | [diff] [blame] | 657 | // Walk the register/memloc assignments, inserting copies/loads. In the case |
Bob Wilson | dee46d7 | 2009-04-17 20:35:10 +0000 | [diff] [blame] | 658 | // of tail call optimization, arguments are handled later. |
Bob Wilson | 1f595bb | 2009-04-17 19:07:39 +0000 | [diff] [blame] | 659 | for (unsigned i = 0, realArgIdx = 0, e = ArgLocs.size(); |
| 660 | i != e; |
| 661 | ++i, ++realArgIdx) { |
| 662 | CCValAssign &VA = ArgLocs[i]; |
| 663 | SDValue Arg = TheCall->getArg(realArgIdx); |
| 664 | ISD::ArgFlagsTy Flags = TheCall->getArgFlags(realArgIdx); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 665 | |
Bob Wilson | 1f595bb | 2009-04-17 19:07:39 +0000 | [diff] [blame] | 666 | // Promote the value if needed. |
| 667 | switch (VA.getLocInfo()) { |
| 668 | default: assert(0 && "Unknown loc info!"); |
| 669 | case CCValAssign::Full: break; |
| 670 | case CCValAssign::SExt: |
| 671 | Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, VA.getLocVT(), Arg); |
| 672 | break; |
| 673 | case CCValAssign::ZExt: |
| 674 | Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, VA.getLocVT(), Arg); |
| 675 | break; |
| 676 | case CCValAssign::AExt: |
| 677 | Arg = DAG.getNode(ISD::ANY_EXTEND, dl, VA.getLocVT(), Arg); |
| 678 | break; |
| 679 | case CCValAssign::BCvt: |
| 680 | Arg = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getLocVT(), Arg); |
| 681 | break; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 682 | } |
| 683 | |
Bob Wilson | 1f595bb | 2009-04-17 19:07:39 +0000 | [diff] [blame] | 684 | // f64 is passed in i32 pairs and must be combined |
| 685 | if (VA.needsCustom()) { |
| 686 | SDValue fmrrd = DAG.getNode(ARMISD::FMRRD, dl, |
| 687 | DAG.getVTList(MVT::i32, MVT::i32), &Arg, 1); |
| 688 | RegsToPass.push_back(std::make_pair(VA.getLocReg(), fmrrd)); |
| 689 | VA = ArgLocs[++i]; // skip ahead to next loc |
| 690 | if (VA.isRegLoc()) |
Bob Wilson | dee46d7 | 2009-04-17 20:35:10 +0000 | [diff] [blame] | 691 | RegsToPass.push_back(std::make_pair(VA.getLocReg(), fmrrd.getValue(1))); |
Bob Wilson | 1f595bb | 2009-04-17 19:07:39 +0000 | [diff] [blame] | 692 | else { |
| 693 | assert(VA.isMemLoc()); |
| 694 | if (StackPtr.getNode() == 0) |
| 695 | StackPtr = DAG.getCopyFromReg(Chain, dl, ARM::SP, getPointerTy()); |
| 696 | |
| 697 | MemOpChains.push_back(LowerMemOpCallTo(TheCall, DAG, StackPtr, VA, |
| 698 | Chain, fmrrd.getValue(1), |
| 699 | Flags)); |
| 700 | } |
| 701 | } else if (VA.isRegLoc()) { |
| 702 | RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg)); |
| 703 | } else { |
| 704 | assert(VA.isMemLoc()); |
| 705 | if (StackPtr.getNode() == 0) |
| 706 | StackPtr = DAG.getCopyFromReg(Chain, dl, ARM::SP, getPointerTy()); |
| 707 | |
| 708 | MemOpChains.push_back(LowerMemOpCallTo(TheCall, DAG, StackPtr, VA, |
| 709 | Chain, Arg, Flags)); |
| 710 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 711 | } |
| 712 | |
| 713 | if (!MemOpChains.empty()) |
Dale Johannesen | 33c960f | 2009-02-04 20:06:27 +0000 | [diff] [blame] | 714 | Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 715 | &MemOpChains[0], MemOpChains.size()); |
| 716 | |
| 717 | // Build a sequence of copy-to-reg nodes chained together with token chain |
| 718 | // and flag operands which copy the outgoing args into the appropriate regs. |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 719 | SDValue InFlag; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 720 | for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) { |
Bob Wilson | 2dc4f54 | 2009-03-20 22:42:55 +0000 | [diff] [blame] | 721 | Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first, |
Dale Johannesen | 33c960f | 2009-02-04 20:06:27 +0000 | [diff] [blame] | 722 | RegsToPass[i].second, InFlag); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 723 | InFlag = Chain.getValue(1); |
| 724 | } |
| 725 | |
Bill Wendling | 056292f | 2008-09-16 21:48:12 +0000 | [diff] [blame] | 726 | // If the callee is a GlobalAddress/ExternalSymbol node (quite common, every |
| 727 | // direct call is) turn it into a TargetGlobalAddress/TargetExternalSymbol |
| 728 | // node so that legalize doesn't hack it. |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 729 | bool isDirect = false; |
| 730 | bool isARMFunc = false; |
Evan Cheng | 277f074 | 2007-06-19 21:05:09 +0000 | [diff] [blame] | 731 | bool isLocalARMFunc = false; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 732 | if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) { |
| 733 | GlobalValue *GV = G->getGlobal(); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 734 | isDirect = true; |
Reid Spencer | 5cbf985 | 2007-01-30 20:08:39 +0000 | [diff] [blame] | 735 | bool isExt = (GV->isDeclaration() || GV->hasWeakLinkage() || |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 736 | GV->hasLinkOnceLinkage()); |
Evan Cheng | 970a419 | 2007-01-19 19:28:01 +0000 | [diff] [blame] | 737 | bool isStub = (isExt && Subtarget->isTargetDarwin()) && |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 738 | getTargetMachine().getRelocationModel() != Reloc::Static; |
| 739 | isARMFunc = !Subtarget->isThumb() || isStub; |
Evan Cheng | 277f074 | 2007-06-19 21:05:09 +0000 | [diff] [blame] | 740 | // ARM call to a local ARM function is predicable. |
| 741 | isLocalARMFunc = !Subtarget->isThumb() && !isExt; |
Evan Cheng | c60e76d | 2007-01-30 20:37:08 +0000 | [diff] [blame] | 742 | // tBX takes a register source operand. |
| 743 | if (isARMFunc && Subtarget->isThumb() && !Subtarget->hasV5TOps()) { |
| 744 | ARMConstantPoolValue *CPV = new ARMConstantPoolValue(GV, ARMPCLabelIndex, |
| 745 | ARMCP::CPStub, 4); |
Evan Cheng | 1606e8e | 2009-03-13 07:51:59 +0000 | [diff] [blame] | 746 | SDValue CPAddr = DAG.getTargetConstantPool(CPV, getPointerTy(), 4); |
Dale Johannesen | b300d2a | 2009-02-07 00:55:49 +0000 | [diff] [blame] | 747 | CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr); |
Bob Wilson | 2dc4f54 | 2009-03-20 22:42:55 +0000 | [diff] [blame] | 748 | Callee = DAG.getLoad(getPointerTy(), dl, |
| 749 | DAG.getEntryNode(), CPAddr, NULL, 0); |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 750 | SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex++, MVT::i32); |
Bob Wilson | 2dc4f54 | 2009-03-20 22:42:55 +0000 | [diff] [blame] | 751 | Callee = DAG.getNode(ARMISD::PIC_ADD, dl, |
Dale Johannesen | 33c960f | 2009-02-04 20:06:27 +0000 | [diff] [blame] | 752 | getPointerTy(), Callee, PICLabel); |
Evan Cheng | c60e76d | 2007-01-30 20:37:08 +0000 | [diff] [blame] | 753 | } else |
| 754 | Callee = DAG.getTargetGlobalAddress(GV, getPointerTy()); |
Bill Wendling | 056292f | 2008-09-16 21:48:12 +0000 | [diff] [blame] | 755 | } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) { |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 756 | isDirect = true; |
Evan Cheng | 970a419 | 2007-01-19 19:28:01 +0000 | [diff] [blame] | 757 | bool isStub = Subtarget->isTargetDarwin() && |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 758 | getTargetMachine().getRelocationModel() != Reloc::Static; |
| 759 | isARMFunc = !Subtarget->isThumb() || isStub; |
Evan Cheng | c60e76d | 2007-01-30 20:37:08 +0000 | [diff] [blame] | 760 | // tBX takes a register source operand. |
| 761 | const char *Sym = S->getSymbol(); |
| 762 | if (isARMFunc && Subtarget->isThumb() && !Subtarget->hasV5TOps()) { |
| 763 | ARMConstantPoolValue *CPV = new ARMConstantPoolValue(Sym, ARMPCLabelIndex, |
| 764 | ARMCP::CPStub, 4); |
Evan Cheng | 1606e8e | 2009-03-13 07:51:59 +0000 | [diff] [blame] | 765 | SDValue CPAddr = DAG.getTargetConstantPool(CPV, getPointerTy(), 4); |
Dale Johannesen | b300d2a | 2009-02-07 00:55:49 +0000 | [diff] [blame] | 766 | CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr); |
Dale Johannesen | 33c960f | 2009-02-04 20:06:27 +0000 | [diff] [blame] | 767 | Callee = DAG.getLoad(getPointerTy(), dl, |
Bob Wilson | 2dc4f54 | 2009-03-20 22:42:55 +0000 | [diff] [blame] | 768 | DAG.getEntryNode(), CPAddr, NULL, 0); |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 769 | SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex++, MVT::i32); |
Bob Wilson | 2dc4f54 | 2009-03-20 22:42:55 +0000 | [diff] [blame] | 770 | Callee = DAG.getNode(ARMISD::PIC_ADD, dl, |
Dale Johannesen | 33c960f | 2009-02-04 20:06:27 +0000 | [diff] [blame] | 771 | getPointerTy(), Callee, PICLabel); |
Evan Cheng | c60e76d | 2007-01-30 20:37:08 +0000 | [diff] [blame] | 772 | } else |
Bill Wendling | 056292f | 2008-09-16 21:48:12 +0000 | [diff] [blame] | 773 | Callee = DAG.getTargetExternalSymbol(Sym, getPointerTy()); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 774 | } |
| 775 | |
Lauro Ramos Venancio | 64c88d7 | 2007-03-20 17:57:23 +0000 | [diff] [blame] | 776 | // FIXME: handle tail calls differently. |
| 777 | unsigned CallOpc; |
| 778 | if (Subtarget->isThumb()) { |
| 779 | if (!Subtarget->hasV5TOps() && (!isDirect || isARMFunc)) |
| 780 | CallOpc = ARMISD::CALL_NOLINK; |
| 781 | else |
| 782 | CallOpc = isARMFunc ? ARMISD::CALL : ARMISD::tCALL; |
| 783 | } else { |
| 784 | CallOpc = (isDirect || Subtarget->hasV5TOps()) |
Evan Cheng | 277f074 | 2007-06-19 21:05:09 +0000 | [diff] [blame] | 785 | ? (isLocalARMFunc ? ARMISD::CALL_PRED : ARMISD::CALL) |
| 786 | : ARMISD::CALL_NOLINK; |
Lauro Ramos Venancio | 64c88d7 | 2007-03-20 17:57:23 +0000 | [diff] [blame] | 787 | } |
Lauro Ramos Venancio | b8a93a4 | 2007-03-27 16:19:21 +0000 | [diff] [blame] | 788 | if (CallOpc == ARMISD::CALL_NOLINK && !Subtarget->isThumb()) { |
| 789 | // implicit def LR - LR mustn't be allocated as GRP:$dst of CALL_NOLINK |
Dale Johannesen | e8d7230 | 2009-02-06 23:05:02 +0000 | [diff] [blame] | 790 | Chain = DAG.getCopyToReg(Chain, dl, ARM::LR, DAG.getUNDEF(MVT::i32),InFlag); |
Lauro Ramos Venancio | 64c88d7 | 2007-03-20 17:57:23 +0000 | [diff] [blame] | 791 | InFlag = Chain.getValue(1); |
| 792 | } |
| 793 | |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 794 | std::vector<SDValue> Ops; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 795 | Ops.push_back(Chain); |
| 796 | Ops.push_back(Callee); |
| 797 | |
| 798 | // Add argument registers to the end of the list so that they are known live |
| 799 | // into the call. |
| 800 | for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) |
| 801 | Ops.push_back(DAG.getRegister(RegsToPass[i].first, |
| 802 | RegsToPass[i].second.getValueType())); |
| 803 | |
Gabor Greif | ba36cb5 | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 804 | if (InFlag.getNode()) |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 805 | Ops.push_back(InFlag); |
Duncan Sands | 4bdcb61 | 2008-07-02 17:40:58 +0000 | [diff] [blame] | 806 | // Returns a chain and a flag for retval copy to use. |
Dale Johannesen | 33c960f | 2009-02-04 20:06:27 +0000 | [diff] [blame] | 807 | Chain = DAG.getNode(CallOpc, dl, DAG.getVTList(MVT::Other, MVT::Flag), |
Duncan Sands | 4bdcb61 | 2008-07-02 17:40:58 +0000 | [diff] [blame] | 808 | &Ops[0], Ops.size()); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 809 | InFlag = Chain.getValue(1); |
| 810 | |
Chris Lattner | e563bbc | 2008-10-11 22:08:30 +0000 | [diff] [blame] | 811 | Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true), |
| 812 | DAG.getIntPtrConstant(0, true), InFlag); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 813 | if (RetVT != MVT::Other) |
| 814 | InFlag = Chain.getValue(1); |
| 815 | |
Bob Wilson | 1f595bb | 2009-04-17 19:07:39 +0000 | [diff] [blame] | 816 | // Handle result values, copying them out of physregs into vregs that we |
| 817 | // return. |
| 818 | return SDValue(LowerCallResult(Chain, InFlag, TheCall, CC, DAG), |
| 819 | Op.getResNo()); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 820 | } |
| 821 | |
Bob Wilson | 1f595bb | 2009-04-17 19:07:39 +0000 | [diff] [blame] | 822 | SDValue ARMTargetLowering::LowerRET(SDValue Op, SelectionDAG &DAG) { |
| 823 | // The chain is always operand #0 |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 824 | SDValue Chain = Op.getOperand(0); |
Dale Johannesen | a05dca4 | 2009-02-04 23:02:30 +0000 | [diff] [blame] | 825 | DebugLoc dl = Op.getDebugLoc(); |
Bob Wilson | 2dc4f54 | 2009-03-20 22:42:55 +0000 | [diff] [blame] | 826 | |
Bob Wilson | dee46d7 | 2009-04-17 20:35:10 +0000 | [diff] [blame] | 827 | // CCValAssign - represent the assignment of the return value to a location. |
Bob Wilson | 1f595bb | 2009-04-17 19:07:39 +0000 | [diff] [blame] | 828 | SmallVector<CCValAssign, 16> RVLocs; |
| 829 | unsigned CC = DAG.getMachineFunction().getFunction()->getCallingConv(); |
| 830 | bool isVarArg = DAG.getMachineFunction().getFunction()->isVarArg(); |
| 831 | |
Bob Wilson | dee46d7 | 2009-04-17 20:35:10 +0000 | [diff] [blame] | 832 | // CCState - Info about the registers and stack slots. |
Bob Wilson | 1f595bb | 2009-04-17 19:07:39 +0000 | [diff] [blame] | 833 | CCState CCInfo(CC, isVarArg, getTargetMachine(), RVLocs); |
| 834 | |
Bob Wilson | dee46d7 | 2009-04-17 20:35:10 +0000 | [diff] [blame] | 835 | // Analyze return values of ISD::RET. |
Anton Korobeynikov | 385f5a9 | 2009-06-16 18:50:49 +0000 | [diff] [blame] | 836 | CCInfo.AnalyzeReturn(Op.getNode(), CCAssignFnForNode(CC, /* Return */ true)); |
Bob Wilson | 1f595bb | 2009-04-17 19:07:39 +0000 | [diff] [blame] | 837 | |
| 838 | // If this is the first return lowered for this function, add |
| 839 | // the regs to the liveout set for the function. |
| 840 | if (DAG.getMachineFunction().getRegInfo().liveout_empty()) { |
| 841 | for (unsigned i = 0; i != RVLocs.size(); ++i) |
| 842 | if (RVLocs[i].isRegLoc()) |
| 843 | DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg()); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 844 | } |
| 845 | |
Bob Wilson | 1f595bb | 2009-04-17 19:07:39 +0000 | [diff] [blame] | 846 | SDValue Flag; |
| 847 | |
| 848 | // Copy the result values into the output registers. |
| 849 | for (unsigned i = 0, realRVLocIdx = 0; |
| 850 | i != RVLocs.size(); |
| 851 | ++i, ++realRVLocIdx) { |
| 852 | CCValAssign &VA = RVLocs[i]; |
| 853 | assert(VA.isRegLoc() && "Can only return in registers!"); |
| 854 | |
| 855 | // ISD::RET => ret chain, (regnum1,val1), ... |
| 856 | // So i*2+1 index only the regnums |
| 857 | SDValue Arg = Op.getOperand(realRVLocIdx*2+1); |
| 858 | |
| 859 | switch (VA.getLocInfo()) { |
| 860 | default: assert(0 && "Unknown loc info!"); |
| 861 | case CCValAssign::Full: break; |
| 862 | case CCValAssign::BCvt: |
| 863 | Arg = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getLocVT(), Arg); |
| 864 | break; |
| 865 | } |
| 866 | |
| 867 | // Legalize ret f64 -> ret 2 x i32. We always have fmrrd if f64 is |
| 868 | // available. |
| 869 | if (VA.needsCustom()) { |
| 870 | SDValue fmrrd = DAG.getNode(ARMISD::FMRRD, dl, |
| 871 | DAG.getVTList(MVT::i32, MVT::i32), &Arg, 1); |
| 872 | Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), fmrrd, Flag); |
Bob Wilson | 4d59e1d | 2009-04-24 17:00:36 +0000 | [diff] [blame] | 873 | Flag = Chain.getValue(1); |
Bob Wilson | 1f595bb | 2009-04-17 19:07:39 +0000 | [diff] [blame] | 874 | VA = RVLocs[++i]; // skip ahead to next loc |
| 875 | Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), fmrrd.getValue(1), |
| 876 | Flag); |
| 877 | } else |
| 878 | Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), Arg, Flag); |
| 879 | |
Bob Wilson | dee46d7 | 2009-04-17 20:35:10 +0000 | [diff] [blame] | 880 | // Guarantee that all emitted copies are |
| 881 | // stuck together, avoiding something bad. |
Bob Wilson | 1f595bb | 2009-04-17 19:07:39 +0000 | [diff] [blame] | 882 | Flag = Chain.getValue(1); |
| 883 | } |
| 884 | |
| 885 | SDValue result; |
| 886 | if (Flag.getNode()) |
| 887 | result = DAG.getNode(ARMISD::RET_FLAG, dl, MVT::Other, Chain, Flag); |
| 888 | else // Return Void |
| 889 | result = DAG.getNode(ARMISD::RET_FLAG, dl, MVT::Other, Chain); |
| 890 | |
| 891 | return result; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 892 | } |
| 893 | |
Bob Wilson | 2dc4f54 | 2009-03-20 22:42:55 +0000 | [diff] [blame] | 894 | // ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as |
Bill Wendling | 056292f | 2008-09-16 21:48:12 +0000 | [diff] [blame] | 895 | // their target countpart wrapped in the ARMISD::Wrapper node. Suppose N is |
| 896 | // one of the above mentioned nodes. It has to be wrapped because otherwise |
| 897 | // Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only |
| 898 | // be used to form addressing mode. These wrapped nodes will be selected |
| 899 | // into MOVi. |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 900 | static SDValue LowerConstantPool(SDValue Op, SelectionDAG &DAG) { |
Duncan Sands | 83ec4b6 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 901 | MVT PtrVT = Op.getValueType(); |
Dale Johannesen | b300d2a | 2009-02-07 00:55:49 +0000 | [diff] [blame] | 902 | // FIXME there is no actual debug info here |
| 903 | DebugLoc dl = Op.getDebugLoc(); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 904 | ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op); |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 905 | SDValue Res; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 906 | if (CP->isMachineConstantPoolEntry()) |
| 907 | Res = DAG.getTargetConstantPool(CP->getMachineCPVal(), PtrVT, |
| 908 | CP->getAlignment()); |
| 909 | else |
| 910 | Res = DAG.getTargetConstantPool(CP->getConstVal(), PtrVT, |
| 911 | CP->getAlignment()); |
Dale Johannesen | b300d2a | 2009-02-07 00:55:49 +0000 | [diff] [blame] | 912 | return DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Res); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 913 | } |
| 914 | |
Lauro Ramos Venancio | 64f4fa5 | 2007-04-27 13:54:47 +0000 | [diff] [blame] | 915 | // Lower ISD::GlobalTLSAddress using the "general dynamic" model |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 916 | SDValue |
Lauro Ramos Venancio | 64f4fa5 | 2007-04-27 13:54:47 +0000 | [diff] [blame] | 917 | ARMTargetLowering::LowerToTLSGeneralDynamicModel(GlobalAddressSDNode *GA, |
| 918 | SelectionDAG &DAG) { |
Dale Johannesen | 33c960f | 2009-02-04 20:06:27 +0000 | [diff] [blame] | 919 | DebugLoc dl = GA->getDebugLoc(); |
Duncan Sands | 83ec4b6 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 920 | MVT PtrVT = getPointerTy(); |
Lauro Ramos Venancio | 64f4fa5 | 2007-04-27 13:54:47 +0000 | [diff] [blame] | 921 | unsigned char PCAdj = Subtarget->isThumb() ? 4 : 8; |
| 922 | ARMConstantPoolValue *CPV = |
| 923 | new ARMConstantPoolValue(GA->getGlobal(), ARMPCLabelIndex, ARMCP::CPValue, |
| 924 | PCAdj, "tlsgd", true); |
Evan Cheng | 1606e8e | 2009-03-13 07:51:59 +0000 | [diff] [blame] | 925 | SDValue Argument = DAG.getTargetConstantPool(CPV, PtrVT, 4); |
Dale Johannesen | b300d2a | 2009-02-07 00:55:49 +0000 | [diff] [blame] | 926 | Argument = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Argument); |
Dale Johannesen | 33c960f | 2009-02-04 20:06:27 +0000 | [diff] [blame] | 927 | Argument = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Argument, NULL, 0); |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 928 | SDValue Chain = Argument.getValue(1); |
Lauro Ramos Venancio | 64f4fa5 | 2007-04-27 13:54:47 +0000 | [diff] [blame] | 929 | |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 930 | SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex++, MVT::i32); |
Dale Johannesen | 33c960f | 2009-02-04 20:06:27 +0000 | [diff] [blame] | 931 | Argument = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Argument, PICLabel); |
Lauro Ramos Venancio | 64f4fa5 | 2007-04-27 13:54:47 +0000 | [diff] [blame] | 932 | |
| 933 | // call __tls_get_addr. |
| 934 | ArgListTy Args; |
| 935 | ArgListEntry Entry; |
| 936 | Entry.Node = Argument; |
| 937 | Entry.Ty = (const Type *) Type::Int32Ty; |
| 938 | Args.push_back(Entry); |
Dale Johannesen | 7d2ad62 | 2009-01-30 23:10:59 +0000 | [diff] [blame] | 939 | // FIXME: is there useful debug info available here? |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 940 | std::pair<SDValue, SDValue> CallResult = |
Dale Johannesen | 86098bd | 2008-09-26 19:31:26 +0000 | [diff] [blame] | 941 | LowerCallTo(Chain, (const Type *) Type::Int32Ty, false, false, false, false, |
Lauro Ramos Venancio | 64f4fa5 | 2007-04-27 13:54:47 +0000 | [diff] [blame] | 942 | CallingConv::C, false, |
Dale Johannesen | 33c960f | 2009-02-04 20:06:27 +0000 | [diff] [blame] | 943 | DAG.getExternalSymbol("__tls_get_addr", PtrVT), Args, DAG, dl); |
Lauro Ramos Venancio | 64f4fa5 | 2007-04-27 13:54:47 +0000 | [diff] [blame] | 944 | return CallResult.first; |
| 945 | } |
| 946 | |
| 947 | // Lower ISD::GlobalTLSAddress using the "initial exec" or |
| 948 | // "local exec" model. |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 949 | SDValue |
Lauro Ramos Venancio | 64f4fa5 | 2007-04-27 13:54:47 +0000 | [diff] [blame] | 950 | ARMTargetLowering::LowerToTLSExecModels(GlobalAddressSDNode *GA, |
Bob Wilson | 2dc4f54 | 2009-03-20 22:42:55 +0000 | [diff] [blame] | 951 | SelectionDAG &DAG) { |
Lauro Ramos Venancio | 64f4fa5 | 2007-04-27 13:54:47 +0000 | [diff] [blame] | 952 | GlobalValue *GV = GA->getGlobal(); |
Dale Johannesen | 33c960f | 2009-02-04 20:06:27 +0000 | [diff] [blame] | 953 | DebugLoc dl = GA->getDebugLoc(); |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 954 | SDValue Offset; |
| 955 | SDValue Chain = DAG.getEntryNode(); |
Duncan Sands | 83ec4b6 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 956 | MVT PtrVT = getPointerTy(); |
Lauro Ramos Venancio | 64f4fa5 | 2007-04-27 13:54:47 +0000 | [diff] [blame] | 957 | // Get the Thread Pointer |
Dale Johannesen | 33c960f | 2009-02-04 20:06:27 +0000 | [diff] [blame] | 958 | SDValue ThreadPointer = DAG.getNode(ARMISD::THREAD_POINTER, dl, PtrVT); |
Lauro Ramos Venancio | 64f4fa5 | 2007-04-27 13:54:47 +0000 | [diff] [blame] | 959 | |
| 960 | if (GV->isDeclaration()){ |
| 961 | // initial exec model |
| 962 | unsigned char PCAdj = Subtarget->isThumb() ? 4 : 8; |
| 963 | ARMConstantPoolValue *CPV = |
| 964 | new ARMConstantPoolValue(GA->getGlobal(), ARMPCLabelIndex, ARMCP::CPValue, |
| 965 | PCAdj, "gottpoff", true); |
Evan Cheng | 1606e8e | 2009-03-13 07:51:59 +0000 | [diff] [blame] | 966 | Offset = DAG.getTargetConstantPool(CPV, PtrVT, 4); |
Dale Johannesen | b300d2a | 2009-02-07 00:55:49 +0000 | [diff] [blame] | 967 | Offset = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Offset); |
Dale Johannesen | 33c960f | 2009-02-04 20:06:27 +0000 | [diff] [blame] | 968 | Offset = DAG.getLoad(PtrVT, dl, Chain, Offset, NULL, 0); |
Lauro Ramos Venancio | 64f4fa5 | 2007-04-27 13:54:47 +0000 | [diff] [blame] | 969 | Chain = Offset.getValue(1); |
| 970 | |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 971 | SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex++, MVT::i32); |
Dale Johannesen | 33c960f | 2009-02-04 20:06:27 +0000 | [diff] [blame] | 972 | Offset = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Offset, PICLabel); |
Lauro Ramos Venancio | 64f4fa5 | 2007-04-27 13:54:47 +0000 | [diff] [blame] | 973 | |
Dale Johannesen | 33c960f | 2009-02-04 20:06:27 +0000 | [diff] [blame] | 974 | Offset = DAG.getLoad(PtrVT, dl, Chain, Offset, NULL, 0); |
Lauro Ramos Venancio | 64f4fa5 | 2007-04-27 13:54:47 +0000 | [diff] [blame] | 975 | } else { |
| 976 | // local exec model |
| 977 | ARMConstantPoolValue *CPV = |
| 978 | new ARMConstantPoolValue(GV, ARMCP::CPValue, "tpoff"); |
Evan Cheng | 1606e8e | 2009-03-13 07:51:59 +0000 | [diff] [blame] | 979 | Offset = DAG.getTargetConstantPool(CPV, PtrVT, 4); |
Dale Johannesen | b300d2a | 2009-02-07 00:55:49 +0000 | [diff] [blame] | 980 | Offset = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Offset); |
Dale Johannesen | 33c960f | 2009-02-04 20:06:27 +0000 | [diff] [blame] | 981 | Offset = DAG.getLoad(PtrVT, dl, Chain, Offset, NULL, 0); |
Lauro Ramos Venancio | 64f4fa5 | 2007-04-27 13:54:47 +0000 | [diff] [blame] | 982 | } |
| 983 | |
| 984 | // The address of the thread local variable is the add of the thread |
| 985 | // pointer with the offset of the variable. |
Dale Johannesen | 33c960f | 2009-02-04 20:06:27 +0000 | [diff] [blame] | 986 | return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset); |
Lauro Ramos Venancio | 64f4fa5 | 2007-04-27 13:54:47 +0000 | [diff] [blame] | 987 | } |
| 988 | |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 989 | SDValue |
| 990 | ARMTargetLowering::LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) { |
Lauro Ramos Venancio | 64f4fa5 | 2007-04-27 13:54:47 +0000 | [diff] [blame] | 991 | // TODO: implement the "local dynamic" model |
| 992 | assert(Subtarget->isTargetELF() && |
| 993 | "TLS not implemented for non-ELF targets"); |
| 994 | GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op); |
| 995 | // If the relocation model is PIC, use the "General Dynamic" TLS Model, |
| 996 | // otherwise use the "Local Exec" TLS Model |
| 997 | if (getTargetMachine().getRelocationModel() == Reloc::PIC_) |
| 998 | return LowerToTLSGeneralDynamicModel(GA, DAG); |
| 999 | else |
| 1000 | return LowerToTLSExecModels(GA, DAG); |
| 1001 | } |
| 1002 | |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1003 | SDValue ARMTargetLowering::LowerGlobalAddressELF(SDValue Op, |
Bob Wilson | 2dc4f54 | 2009-03-20 22:42:55 +0000 | [diff] [blame] | 1004 | SelectionDAG &DAG) { |
Duncan Sands | 83ec4b6 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 1005 | MVT PtrVT = getPointerTy(); |
Dale Johannesen | 33c960f | 2009-02-04 20:06:27 +0000 | [diff] [blame] | 1006 | DebugLoc dl = Op.getDebugLoc(); |
Lauro Ramos Venancio | 0ae4a33 | 2007-04-22 00:04:12 +0000 | [diff] [blame] | 1007 | GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal(); |
| 1008 | Reloc::Model RelocM = getTargetMachine().getRelocationModel(); |
| 1009 | if (RelocM == Reloc::PIC_) { |
Rafael Espindola | bb46f52 | 2009-01-15 20:18:42 +0000 | [diff] [blame] | 1010 | bool UseGOTOFF = GV->hasLocalLinkage() || GV->hasHiddenVisibility(); |
Lauro Ramos Venancio | 0ae4a33 | 2007-04-22 00:04:12 +0000 | [diff] [blame] | 1011 | ARMConstantPoolValue *CPV = |
| 1012 | new ARMConstantPoolValue(GV, ARMCP::CPValue, UseGOTOFF ? "GOTOFF":"GOT"); |
Evan Cheng | 1606e8e | 2009-03-13 07:51:59 +0000 | [diff] [blame] | 1013 | SDValue CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4); |
Dale Johannesen | b300d2a | 2009-02-07 00:55:49 +0000 | [diff] [blame] | 1014 | CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr); |
Bob Wilson | 2dc4f54 | 2009-03-20 22:42:55 +0000 | [diff] [blame] | 1015 | SDValue Result = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), |
Dale Johannesen | 33c960f | 2009-02-04 20:06:27 +0000 | [diff] [blame] | 1016 | CPAddr, NULL, 0); |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1017 | SDValue Chain = Result.getValue(1); |
Dale Johannesen | b300d2a | 2009-02-07 00:55:49 +0000 | [diff] [blame] | 1018 | SDValue GOT = DAG.getGLOBAL_OFFSET_TABLE(PtrVT); |
Dale Johannesen | 33c960f | 2009-02-04 20:06:27 +0000 | [diff] [blame] | 1019 | Result = DAG.getNode(ISD::ADD, dl, PtrVT, Result, GOT); |
Lauro Ramos Venancio | 0ae4a33 | 2007-04-22 00:04:12 +0000 | [diff] [blame] | 1020 | if (!UseGOTOFF) |
Dale Johannesen | 33c960f | 2009-02-04 20:06:27 +0000 | [diff] [blame] | 1021 | Result = DAG.getLoad(PtrVT, dl, Chain, Result, NULL, 0); |
Lauro Ramos Venancio | 0ae4a33 | 2007-04-22 00:04:12 +0000 | [diff] [blame] | 1022 | return Result; |
| 1023 | } else { |
Evan Cheng | 1606e8e | 2009-03-13 07:51:59 +0000 | [diff] [blame] | 1024 | SDValue CPAddr = DAG.getTargetConstantPool(GV, PtrVT, 4); |
Dale Johannesen | b300d2a | 2009-02-07 00:55:49 +0000 | [diff] [blame] | 1025 | CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr); |
Dale Johannesen | 33c960f | 2009-02-04 20:06:27 +0000 | [diff] [blame] | 1026 | return DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr, NULL, 0); |
Lauro Ramos Venancio | 0ae4a33 | 2007-04-22 00:04:12 +0000 | [diff] [blame] | 1027 | } |
| 1028 | } |
| 1029 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1030 | /// GVIsIndirectSymbol - true if the GV will be accessed via an indirect symbol |
Evan Cheng | 97c9bb5 | 2007-05-04 00:26:58 +0000 | [diff] [blame] | 1031 | /// even in non-static mode. |
| 1032 | static bool GVIsIndirectSymbol(GlobalValue *GV, Reloc::Model RelocM) { |
Evan Cheng | ae94e59 | 2008-12-05 01:06:39 +0000 | [diff] [blame] | 1033 | // If symbol visibility is hidden, the extra load is not needed if |
| 1034 | // the symbol is definitely defined in the current translation unit. |
| 1035 | bool isDecl = GV->isDeclaration() && !GV->hasNotBeenReadFromBitcode(); |
| 1036 | if (GV->hasHiddenVisibility() && (!isDecl && !GV->hasCommonLinkage())) |
| 1037 | return false; |
Duncan Sands | 667d4b8 | 2009-03-07 15:45:40 +0000 | [diff] [blame] | 1038 | return RelocM != Reloc::Static && (isDecl || GV->isWeakForLinker()); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1039 | } |
| 1040 | |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1041 | SDValue ARMTargetLowering::LowerGlobalAddressDarwin(SDValue Op, |
Bob Wilson | 2dc4f54 | 2009-03-20 22:42:55 +0000 | [diff] [blame] | 1042 | SelectionDAG &DAG) { |
Duncan Sands | 83ec4b6 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 1043 | MVT PtrVT = getPointerTy(); |
Dale Johannesen | 33c960f | 2009-02-04 20:06:27 +0000 | [diff] [blame] | 1044 | DebugLoc dl = Op.getDebugLoc(); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1045 | GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal(); |
| 1046 | Reloc::Model RelocM = getTargetMachine().getRelocationModel(); |
Evan Cheng | 97c9bb5 | 2007-05-04 00:26:58 +0000 | [diff] [blame] | 1047 | bool IsIndirect = GVIsIndirectSymbol(GV, RelocM); |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1048 | SDValue CPAddr; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1049 | if (RelocM == Reloc::Static) |
Evan Cheng | 1606e8e | 2009-03-13 07:51:59 +0000 | [diff] [blame] | 1050 | CPAddr = DAG.getTargetConstantPool(GV, PtrVT, 4); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1051 | else { |
| 1052 | unsigned PCAdj = (RelocM != Reloc::PIC_) |
| 1053 | ? 0 : (Subtarget->isThumb() ? 4 : 8); |
Evan Cheng | c60e76d | 2007-01-30 20:37:08 +0000 | [diff] [blame] | 1054 | ARMCP::ARMCPKind Kind = IsIndirect ? ARMCP::CPNonLazyPtr |
| 1055 | : ARMCP::CPValue; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1056 | ARMConstantPoolValue *CPV = new ARMConstantPoolValue(GV, ARMPCLabelIndex, |
Evan Cheng | c60e76d | 2007-01-30 20:37:08 +0000 | [diff] [blame] | 1057 | Kind, PCAdj); |
Evan Cheng | 1606e8e | 2009-03-13 07:51:59 +0000 | [diff] [blame] | 1058 | CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1059 | } |
Dale Johannesen | b300d2a | 2009-02-07 00:55:49 +0000 | [diff] [blame] | 1060 | CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1061 | |
Dale Johannesen | 33c960f | 2009-02-04 20:06:27 +0000 | [diff] [blame] | 1062 | SDValue Result = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr, NULL, 0); |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1063 | SDValue Chain = Result.getValue(1); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1064 | |
| 1065 | if (RelocM == Reloc::PIC_) { |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1066 | SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex++, MVT::i32); |
Dale Johannesen | 33c960f | 2009-02-04 20:06:27 +0000 | [diff] [blame] | 1067 | Result = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Result, PICLabel); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1068 | } |
| 1069 | if (IsIndirect) |
Dale Johannesen | 33c960f | 2009-02-04 20:06:27 +0000 | [diff] [blame] | 1070 | Result = DAG.getLoad(PtrVT, dl, Chain, Result, NULL, 0); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1071 | |
| 1072 | return Result; |
| 1073 | } |
| 1074 | |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1075 | SDValue ARMTargetLowering::LowerGLOBAL_OFFSET_TABLE(SDValue Op, |
Bob Wilson | 2dc4f54 | 2009-03-20 22:42:55 +0000 | [diff] [blame] | 1076 | SelectionDAG &DAG){ |
Lauro Ramos Venancio | 0ae4a33 | 2007-04-22 00:04:12 +0000 | [diff] [blame] | 1077 | assert(Subtarget->isTargetELF() && |
| 1078 | "GLOBAL OFFSET TABLE not implemented for non-ELF targets"); |
Duncan Sands | 83ec4b6 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 1079 | MVT PtrVT = getPointerTy(); |
Dale Johannesen | 33c960f | 2009-02-04 20:06:27 +0000 | [diff] [blame] | 1080 | DebugLoc dl = Op.getDebugLoc(); |
Lauro Ramos Venancio | 0ae4a33 | 2007-04-22 00:04:12 +0000 | [diff] [blame] | 1081 | unsigned PCAdj = Subtarget->isThumb() ? 4 : 8; |
| 1082 | ARMConstantPoolValue *CPV = new ARMConstantPoolValue("_GLOBAL_OFFSET_TABLE_", |
| 1083 | ARMPCLabelIndex, |
| 1084 | ARMCP::CPValue, PCAdj); |
Evan Cheng | 1606e8e | 2009-03-13 07:51:59 +0000 | [diff] [blame] | 1085 | SDValue CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4); |
Dale Johannesen | b300d2a | 2009-02-07 00:55:49 +0000 | [diff] [blame] | 1086 | CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr); |
Dale Johannesen | 33c960f | 2009-02-04 20:06:27 +0000 | [diff] [blame] | 1087 | SDValue Result = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr, NULL, 0); |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1088 | SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex++, MVT::i32); |
Dale Johannesen | 33c960f | 2009-02-04 20:06:27 +0000 | [diff] [blame] | 1089 | return DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Result, PICLabel); |
Lauro Ramos Venancio | 0ae4a33 | 2007-04-22 00:04:12 +0000 | [diff] [blame] | 1090 | } |
| 1091 | |
Jim Grosbach | 0e0da73 | 2009-05-12 23:59:14 +0000 | [diff] [blame] | 1092 | SDValue |
| 1093 | ARMTargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG) { |
Duncan Sands | 83ec4b6 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 1094 | MVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy(); |
Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 1095 | unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue(); |
Jim Grosbach | 0e0da73 | 2009-05-12 23:59:14 +0000 | [diff] [blame] | 1096 | DebugLoc dl = Op.getDebugLoc(); |
Lauro Ramos Venancio | e0cb36b | 2007-11-08 17:20:05 +0000 | [diff] [blame] | 1097 | switch (IntNo) { |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1098 | default: return SDValue(); // Don't custom lower most intrinsics. |
Lauro Ramos Venancio | e0cb36b | 2007-11-08 17:20:05 +0000 | [diff] [blame] | 1099 | case Intrinsic::arm_thread_pointer: |
Jim Grosbach | 0e0da73 | 2009-05-12 23:59:14 +0000 | [diff] [blame] | 1100 | return DAG.getNode(ARMISD::THREAD_POINTER, dl, PtrVT); |
Jim Grosbach | f957012 | 2009-05-14 00:46:35 +0000 | [diff] [blame] | 1101 | case Intrinsic::eh_sjlj_setjmp: |
| 1102 | SDValue Res = DAG.getNode(ARMISD::EH_SJLJ_SETJMP, dl, MVT::i32, |
Jim Grosbach | 0e0da73 | 2009-05-12 23:59:14 +0000 | [diff] [blame] | 1103 | Op.getOperand(1)); |
| 1104 | return Res; |
Lauro Ramos Venancio | e0cb36b | 2007-11-08 17:20:05 +0000 | [diff] [blame] | 1105 | } |
| 1106 | } |
| 1107 | |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1108 | static SDValue LowerVASTART(SDValue Op, SelectionDAG &DAG, |
Bob Wilson | 2dc4f54 | 2009-03-20 22:42:55 +0000 | [diff] [blame] | 1109 | unsigned VarArgsFrameIndex) { |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1110 | // vastart just stores the address of the VarArgsFrameIndex slot into the |
| 1111 | // memory location argument. |
Dale Johannesen | 33c960f | 2009-02-04 20:06:27 +0000 | [diff] [blame] | 1112 | DebugLoc dl = Op.getDebugLoc(); |
Duncan Sands | 83ec4b6 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 1113 | MVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy(); |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1114 | SDValue FR = DAG.getFrameIndex(VarArgsFrameIndex, PtrVT); |
Dan Gohman | 69de193 | 2008-02-06 22:27:42 +0000 | [diff] [blame] | 1115 | const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue(); |
Dale Johannesen | 33c960f | 2009-02-04 20:06:27 +0000 | [diff] [blame] | 1116 | return DAG.getStore(Op.getOperand(0), dl, FR, Op.getOperand(1), SV, 0); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1117 | } |
| 1118 | |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1119 | SDValue |
| 1120 | ARMTargetLowering::LowerFORMAL_ARGUMENTS(SDValue Op, SelectionDAG &DAG) { |
Bob Wilson | 1f595bb | 2009-04-17 19:07:39 +0000 | [diff] [blame] | 1121 | MachineFunction &MF = DAG.getMachineFunction(); |
| 1122 | MachineFrameInfo *MFI = MF.getFrameInfo(); |
| 1123 | |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1124 | SDValue Root = Op.getOperand(0); |
Dale Johannesen | 33c960f | 2009-02-04 20:06:27 +0000 | [diff] [blame] | 1125 | DebugLoc dl = Op.getDebugLoc(); |
Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 1126 | bool isVarArg = cast<ConstantSDNode>(Op.getOperand(2))->getZExtValue() != 0; |
Bob Wilson | 1f595bb | 2009-04-17 19:07:39 +0000 | [diff] [blame] | 1127 | unsigned CC = MF.getFunction()->getCallingConv(); |
| 1128 | ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>(); |
| 1129 | |
| 1130 | // Assign locations to all of the incoming arguments. |
| 1131 | SmallVector<CCValAssign, 16> ArgLocs; |
| 1132 | CCState CCInfo(CC, isVarArg, getTargetMachine(), ArgLocs); |
Anton Korobeynikov | 385f5a9 | 2009-06-16 18:50:49 +0000 | [diff] [blame] | 1133 | CCInfo.AnalyzeFormalArguments(Op.getNode(), |
| 1134 | CCAssignFnForNode(CC, /* Return*/ false)); |
Bob Wilson | 1f595bb | 2009-04-17 19:07:39 +0000 | [diff] [blame] | 1135 | |
| 1136 | SmallVector<SDValue, 16> ArgValues; |
| 1137 | |
| 1138 | for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) { |
| 1139 | CCValAssign &VA = ArgLocs[i]; |
| 1140 | |
Bob Wilson | dee46d7 | 2009-04-17 20:35:10 +0000 | [diff] [blame] | 1141 | // Arguments stored in registers. |
Bob Wilson | 1f595bb | 2009-04-17 19:07:39 +0000 | [diff] [blame] | 1142 | if (VA.isRegLoc()) { |
| 1143 | MVT RegVT = VA.getLocVT(); |
| 1144 | TargetRegisterClass *RC; |
| 1145 | if (AFI->isThumbFunction()) |
| 1146 | RC = ARM::tGPRRegisterClass; |
| 1147 | else |
| 1148 | RC = ARM::GPRRegisterClass; |
| 1149 | |
Anton Korobeynikov | 0eebf65 | 2009-06-08 22:53:56 +0000 | [diff] [blame] | 1150 | if (FloatABIType == FloatABI::Hard) { |
| 1151 | if (RegVT == MVT::f32) |
| 1152 | RC = ARM::SPRRegisterClass; |
| 1153 | else if (RegVT == MVT::f64) |
| 1154 | RC = ARM::DPRRegisterClass; |
| 1155 | } else if (RegVT == MVT::f64) { |
Bob Wilson | dee46d7 | 2009-04-17 20:35:10 +0000 | [diff] [blame] | 1156 | // f64 is passed in pairs of GPRs and must be combined. |
Bob Wilson | 1f595bb | 2009-04-17 19:07:39 +0000 | [diff] [blame] | 1157 | RegVT = MVT::i32; |
| 1158 | } else if (!((RegVT == MVT::i32) || (RegVT == MVT::f32))) |
| 1159 | assert(0 && "RegVT not supported by FORMAL_ARGUMENTS Lowering"); |
| 1160 | |
Bob Wilson | dee46d7 | 2009-04-17 20:35:10 +0000 | [diff] [blame] | 1161 | // Transform the arguments stored in physical registers into virtual ones. |
Bob Wilson | 998e125 | 2009-04-20 18:36:57 +0000 | [diff] [blame] | 1162 | unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC); |
Bob Wilson | 1f595bb | 2009-04-17 19:07:39 +0000 | [diff] [blame] | 1163 | SDValue ArgValue = DAG.getCopyFromReg(Root, dl, Reg, RegVT); |
| 1164 | |
Bob Wilson | dee46d7 | 2009-04-17 20:35:10 +0000 | [diff] [blame] | 1165 | // f64 is passed in i32 pairs and must be combined. |
Bob Wilson | 1f595bb | 2009-04-17 19:07:39 +0000 | [diff] [blame] | 1166 | if (VA.needsCustom()) { |
| 1167 | SDValue ArgValue2; |
| 1168 | |
| 1169 | VA = ArgLocs[++i]; // skip ahead to next loc |
| 1170 | if (VA.isMemLoc()) { |
Bob Wilson | d55bd51 | 2009-04-24 17:05:01 +0000 | [diff] [blame] | 1171 | // must be APCS to split like this |
Bob Wilson | 1f595bb | 2009-04-17 19:07:39 +0000 | [diff] [blame] | 1172 | unsigned ArgSize = VA.getLocVT().getSizeInBits()/8; |
| 1173 | int FI = MFI->CreateFixedObject(ArgSize, VA.getLocMemOffset()); |
| 1174 | |
Bob Wilson | dee46d7 | 2009-04-17 20:35:10 +0000 | [diff] [blame] | 1175 | // Create load node to retrieve arguments from the stack. |
Bob Wilson | 1f595bb | 2009-04-17 19:07:39 +0000 | [diff] [blame] | 1176 | SDValue FIN = DAG.getFrameIndex(FI, getPointerTy()); |
| 1177 | ArgValue2 = DAG.getLoad(MVT::i32, dl, Root, FIN, NULL, 0); |
| 1178 | } else { |
Bob Wilson | 998e125 | 2009-04-20 18:36:57 +0000 | [diff] [blame] | 1179 | Reg = MF.addLiveIn(VA.getLocReg(), RC); |
Bob Wilson | 1f595bb | 2009-04-17 19:07:39 +0000 | [diff] [blame] | 1180 | ArgValue2 = DAG.getCopyFromReg(Root, dl, Reg, MVT::i32); |
| 1181 | } |
| 1182 | |
| 1183 | ArgValue = DAG.getNode(ARMISD::FMDRR, dl, MVT::f64, |
| 1184 | ArgValue, ArgValue2); |
| 1185 | } |
| 1186 | |
| 1187 | // If this is an 8 or 16-bit value, it is really passed promoted |
| 1188 | // to 32 bits. Insert an assert[sz]ext to capture this, then |
| 1189 | // truncate to the right size. |
| 1190 | switch (VA.getLocInfo()) { |
| 1191 | default: assert(0 && "Unknown loc info!"); |
| 1192 | case CCValAssign::Full: break; |
| 1193 | case CCValAssign::BCvt: |
| 1194 | ArgValue = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getValVT(), ArgValue); |
| 1195 | break; |
| 1196 | case CCValAssign::SExt: |
| 1197 | ArgValue = DAG.getNode(ISD::AssertSext, dl, RegVT, ArgValue, |
| 1198 | DAG.getValueType(VA.getValVT())); |
| 1199 | ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue); |
| 1200 | break; |
| 1201 | case CCValAssign::ZExt: |
| 1202 | ArgValue = DAG.getNode(ISD::AssertZext, dl, RegVT, ArgValue, |
| 1203 | DAG.getValueType(VA.getValVT())); |
| 1204 | ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue); |
| 1205 | break; |
| 1206 | } |
| 1207 | |
| 1208 | ArgValues.push_back(ArgValue); |
| 1209 | |
| 1210 | } else { // VA.isRegLoc() |
| 1211 | |
| 1212 | // sanity check |
| 1213 | assert(VA.isMemLoc()); |
| 1214 | assert(VA.getValVT() != MVT::i64 && "i64 should already be lowered"); |
| 1215 | |
| 1216 | unsigned ArgSize = VA.getLocVT().getSizeInBits()/8; |
| 1217 | int FI = MFI->CreateFixedObject(ArgSize, VA.getLocMemOffset()); |
| 1218 | |
Bob Wilson | dee46d7 | 2009-04-17 20:35:10 +0000 | [diff] [blame] | 1219 | // Create load nodes to retrieve arguments from the stack. |
Bob Wilson | 1f595bb | 2009-04-17 19:07:39 +0000 | [diff] [blame] | 1220 | SDValue FIN = DAG.getFrameIndex(FI, getPointerTy()); |
| 1221 | ArgValues.push_back(DAG.getLoad(VA.getValVT(), dl, Root, FIN, NULL, 0)); |
| 1222 | } |
| 1223 | } |
| 1224 | |
| 1225 | // varargs |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1226 | if (isVarArg) { |
| 1227 | static const unsigned GPRArgRegs[] = { |
| 1228 | ARM::R0, ARM::R1, ARM::R2, ARM::R3 |
| 1229 | }; |
| 1230 | |
Bob Wilson | dee46d7 | 2009-04-17 20:35:10 +0000 | [diff] [blame] | 1231 | unsigned NumGPRs = CCInfo.getFirstUnallocated |
| 1232 | (GPRArgRegs, sizeof(GPRArgRegs) / sizeof(GPRArgRegs[0])); |
Bob Wilson | 1f595bb | 2009-04-17 19:07:39 +0000 | [diff] [blame] | 1233 | |
Lauro Ramos Venancio | 600c383 | 2007-02-23 20:32:57 +0000 | [diff] [blame] | 1234 | unsigned Align = MF.getTarget().getFrameInfo()->getStackAlignment(); |
| 1235 | unsigned VARegSize = (4 - NumGPRs) * 4; |
| 1236 | unsigned VARegSaveSize = (VARegSize + Align - 1) & ~(Align - 1); |
Bob Wilson | 1f595bb | 2009-04-17 19:07:39 +0000 | [diff] [blame] | 1237 | unsigned ArgOffset = 0; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1238 | if (VARegSaveSize) { |
| 1239 | // If this function is vararg, store any remaining integer argument regs |
| 1240 | // to their spots on the stack so that they may be loaded by deferencing |
| 1241 | // the result of va_next. |
| 1242 | AFI->setVarArgsRegSaveSize(VARegSaveSize); |
Bob Wilson | 1f595bb | 2009-04-17 19:07:39 +0000 | [diff] [blame] | 1243 | ArgOffset = CCInfo.getNextStackOffset(); |
Lauro Ramos Venancio | 600c383 | 2007-02-23 20:32:57 +0000 | [diff] [blame] | 1244 | VarArgsFrameIndex = MFI->CreateFixedObject(VARegSaveSize, ArgOffset + |
| 1245 | VARegSaveSize - VARegSize); |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1246 | SDValue FIN = DAG.getFrameIndex(VarArgsFrameIndex, getPointerTy()); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1247 | |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1248 | SmallVector<SDValue, 4> MemOps; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1249 | for (; NumGPRs < 4; ++NumGPRs) { |
Bob Wilson | 1f595bb | 2009-04-17 19:07:39 +0000 | [diff] [blame] | 1250 | TargetRegisterClass *RC; |
Jim Grosbach | 30eae3c | 2009-04-07 20:34:09 +0000 | [diff] [blame] | 1251 | if (AFI->isThumbFunction()) |
Bob Wilson | 1f595bb | 2009-04-17 19:07:39 +0000 | [diff] [blame] | 1252 | RC = ARM::tGPRRegisterClass; |
Jim Grosbach | 30eae3c | 2009-04-07 20:34:09 +0000 | [diff] [blame] | 1253 | else |
Bob Wilson | 1f595bb | 2009-04-17 19:07:39 +0000 | [diff] [blame] | 1254 | RC = ARM::GPRRegisterClass; |
| 1255 | |
Bob Wilson | 998e125 | 2009-04-20 18:36:57 +0000 | [diff] [blame] | 1256 | unsigned VReg = MF.addLiveIn(GPRArgRegs[NumGPRs], RC); |
Dale Johannesen | 33c960f | 2009-02-04 20:06:27 +0000 | [diff] [blame] | 1257 | SDValue Val = DAG.getCopyFromReg(Root, dl, VReg, MVT::i32); |
| 1258 | SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN, NULL, 0); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1259 | MemOps.push_back(Store); |
Dale Johannesen | 33c960f | 2009-02-04 20:06:27 +0000 | [diff] [blame] | 1260 | FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), FIN, |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1261 | DAG.getConstant(4, getPointerTy())); |
| 1262 | } |
| 1263 | if (!MemOps.empty()) |
Dale Johannesen | 33c960f | 2009-02-04 20:06:27 +0000 | [diff] [blame] | 1264 | Root = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1265 | &MemOps[0], MemOps.size()); |
| 1266 | } else |
| 1267 | // This will point to the next argument passed via stack. |
| 1268 | VarArgsFrameIndex = MFI->CreateFixedObject(4, ArgOffset); |
| 1269 | } |
| 1270 | |
| 1271 | ArgValues.push_back(Root); |
| 1272 | |
| 1273 | // Return the new list of results. |
Dale Johannesen | 33c960f | 2009-02-04 20:06:27 +0000 | [diff] [blame] | 1274 | return DAG.getNode(ISD::MERGE_VALUES, dl, Op.getNode()->getVTList(), |
Bob Wilson | 1f595bb | 2009-04-17 19:07:39 +0000 | [diff] [blame] | 1275 | &ArgValues[0], ArgValues.size()).getValue(Op.getResNo()); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1276 | } |
| 1277 | |
| 1278 | /// isFloatingPointZero - Return true if this is +0.0. |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1279 | static bool isFloatingPointZero(SDValue Op) { |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1280 | if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(Op)) |
Dale Johannesen | eaf0894 | 2007-08-31 04:03:46 +0000 | [diff] [blame] | 1281 | return CFP->getValueAPF().isPosZero(); |
Gabor Greif | ba36cb5 | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 1282 | else if (ISD::isEXTLoad(Op.getNode()) || ISD::isNON_EXTLoad(Op.getNode())) { |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1283 | // Maybe this has already been legalized into the constant pool? |
| 1284 | if (Op.getOperand(1).getOpcode() == ARMISD::Wrapper) { |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1285 | SDValue WrapperOp = Op.getOperand(1).getOperand(0); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1286 | if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(WrapperOp)) |
| 1287 | if (ConstantFP *CFP = dyn_cast<ConstantFP>(CP->getConstVal())) |
Dale Johannesen | eaf0894 | 2007-08-31 04:03:46 +0000 | [diff] [blame] | 1288 | return CFP->getValueAPF().isPosZero(); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1289 | } |
| 1290 | } |
| 1291 | return false; |
| 1292 | } |
| 1293 | |
Evan Cheng | 9a2ef95 | 2007-02-02 01:53:26 +0000 | [diff] [blame] | 1294 | static bool isLegalCmpImmediate(unsigned C, bool isThumb) { |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1295 | return ( isThumb && (C & ~255U) == 0) || |
| 1296 | (!isThumb && ARM_AM::getSOImmVal(C) != -1); |
| 1297 | } |
| 1298 | |
| 1299 | /// Returns appropriate ARM CMP (cmp) and corresponding condition code for |
| 1300 | /// the given operands. |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1301 | static SDValue getARMCmp(SDValue LHS, SDValue RHS, ISD::CondCode CC, |
Dale Johannesen | de06470 | 2009-02-06 21:50:26 +0000 | [diff] [blame] | 1302 | SDValue &ARMCC, SelectionDAG &DAG, bool isThumb, |
| 1303 | DebugLoc dl) { |
Gabor Greif | ba36cb5 | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 1304 | if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS.getNode())) { |
Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 1305 | unsigned C = RHSC->getZExtValue(); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1306 | if (!isLegalCmpImmediate(C, isThumb)) { |
| 1307 | // Constant does not fit, try adjusting it by one? |
| 1308 | switch (CC) { |
| 1309 | default: break; |
| 1310 | case ISD::SETLT: |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1311 | case ISD::SETGE: |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1312 | if (isLegalCmpImmediate(C-1, isThumb)) { |
Evan Cheng | 9a2ef95 | 2007-02-02 01:53:26 +0000 | [diff] [blame] | 1313 | CC = (CC == ISD::SETLT) ? ISD::SETLE : ISD::SETGT; |
| 1314 | RHS = DAG.getConstant(C-1, MVT::i32); |
| 1315 | } |
| 1316 | break; |
| 1317 | case ISD::SETULT: |
| 1318 | case ISD::SETUGE: |
| 1319 | if (C > 0 && isLegalCmpImmediate(C-1, isThumb)) { |
| 1320 | CC = (CC == ISD::SETULT) ? ISD::SETULE : ISD::SETUGT; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1321 | RHS = DAG.getConstant(C-1, MVT::i32); |
| 1322 | } |
| 1323 | break; |
| 1324 | case ISD::SETLE: |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1325 | case ISD::SETGT: |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1326 | if (isLegalCmpImmediate(C+1, isThumb)) { |
Evan Cheng | 9a2ef95 | 2007-02-02 01:53:26 +0000 | [diff] [blame] | 1327 | CC = (CC == ISD::SETLE) ? ISD::SETLT : ISD::SETGE; |
| 1328 | RHS = DAG.getConstant(C+1, MVT::i32); |
| 1329 | } |
| 1330 | break; |
| 1331 | case ISD::SETULE: |
| 1332 | case ISD::SETUGT: |
| 1333 | if (C < 0xffffffff && isLegalCmpImmediate(C+1, isThumb)) { |
| 1334 | CC = (CC == ISD::SETULE) ? ISD::SETULT : ISD::SETUGE; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1335 | RHS = DAG.getConstant(C+1, MVT::i32); |
| 1336 | } |
| 1337 | break; |
| 1338 | } |
| 1339 | } |
| 1340 | } |
| 1341 | |
| 1342 | ARMCC::CondCodes CondCode = IntCCToARMCC(CC); |
Lauro Ramos Venancio | 9996663 | 2007-04-02 01:30:03 +0000 | [diff] [blame] | 1343 | ARMISD::NodeType CompareType; |
| 1344 | switch (CondCode) { |
| 1345 | default: |
| 1346 | CompareType = ARMISD::CMP; |
| 1347 | break; |
| 1348 | case ARMCC::EQ: |
| 1349 | case ARMCC::NE: |
| 1350 | case ARMCC::MI: |
| 1351 | case ARMCC::PL: |
| 1352 | // Uses only N and Z Flags |
| 1353 | CompareType = ARMISD::CMPNZ; |
| 1354 | break; |
| 1355 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1356 | ARMCC = DAG.getConstant(CondCode, MVT::i32); |
Dale Johannesen | de06470 | 2009-02-06 21:50:26 +0000 | [diff] [blame] | 1357 | return DAG.getNode(CompareType, dl, MVT::Flag, LHS, RHS); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1358 | } |
| 1359 | |
| 1360 | /// Returns a appropriate VFP CMP (fcmp{s|d}+fmstat) for the given operands. |
Bob Wilson | 2dc4f54 | 2009-03-20 22:42:55 +0000 | [diff] [blame] | 1361 | static SDValue getVFPCmp(SDValue LHS, SDValue RHS, SelectionDAG &DAG, |
Dale Johannesen | de06470 | 2009-02-06 21:50:26 +0000 | [diff] [blame] | 1362 | DebugLoc dl) { |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1363 | SDValue Cmp; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1364 | if (!isFloatingPointZero(RHS)) |
Dale Johannesen | de06470 | 2009-02-06 21:50:26 +0000 | [diff] [blame] | 1365 | Cmp = DAG.getNode(ARMISD::CMPFP, dl, MVT::Flag, LHS, RHS); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1366 | else |
Dale Johannesen | de06470 | 2009-02-06 21:50:26 +0000 | [diff] [blame] | 1367 | Cmp = DAG.getNode(ARMISD::CMPFPw0, dl, MVT::Flag, LHS); |
| 1368 | return DAG.getNode(ARMISD::FMSTAT, dl, MVT::Flag, Cmp); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1369 | } |
| 1370 | |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1371 | static SDValue LowerSELECT_CC(SDValue Op, SelectionDAG &DAG, |
Bob Wilson | 2dc4f54 | 2009-03-20 22:42:55 +0000 | [diff] [blame] | 1372 | const ARMSubtarget *ST) { |
Duncan Sands | 83ec4b6 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 1373 | MVT VT = Op.getValueType(); |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1374 | SDValue LHS = Op.getOperand(0); |
| 1375 | SDValue RHS = Op.getOperand(1); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1376 | ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(4))->get(); |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1377 | SDValue TrueVal = Op.getOperand(2); |
| 1378 | SDValue FalseVal = Op.getOperand(3); |
Dale Johannesen | de06470 | 2009-02-06 21:50:26 +0000 | [diff] [blame] | 1379 | DebugLoc dl = Op.getDebugLoc(); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1380 | |
| 1381 | if (LHS.getValueType() == MVT::i32) { |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1382 | SDValue ARMCC; |
| 1383 | SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32); |
Dale Johannesen | de06470 | 2009-02-06 21:50:26 +0000 | [diff] [blame] | 1384 | SDValue Cmp = getARMCmp(LHS, RHS, CC, ARMCC, DAG, ST->isThumb(), dl); |
| 1385 | return DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, TrueVal, ARMCC, CCR,Cmp); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1386 | } |
| 1387 | |
| 1388 | ARMCC::CondCodes CondCode, CondCode2; |
| 1389 | if (FPCCToARMCC(CC, CondCode, CondCode2)) |
| 1390 | std::swap(TrueVal, FalseVal); |
| 1391 | |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1392 | SDValue ARMCC = DAG.getConstant(CondCode, MVT::i32); |
| 1393 | SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32); |
Dale Johannesen | de06470 | 2009-02-06 21:50:26 +0000 | [diff] [blame] | 1394 | SDValue Cmp = getVFPCmp(LHS, RHS, DAG, dl); |
| 1395 | SDValue Result = DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, TrueVal, |
Evan Cheng | 0e1d379 | 2007-07-05 07:18:20 +0000 | [diff] [blame] | 1396 | ARMCC, CCR, Cmp); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1397 | if (CondCode2 != ARMCC::AL) { |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1398 | SDValue ARMCC2 = DAG.getConstant(CondCode2, MVT::i32); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1399 | // FIXME: Needs another CMP because flag can have but one use. |
Dale Johannesen | de06470 | 2009-02-06 21:50:26 +0000 | [diff] [blame] | 1400 | SDValue Cmp2 = getVFPCmp(LHS, RHS, DAG, dl); |
Bob Wilson | 2dc4f54 | 2009-03-20 22:42:55 +0000 | [diff] [blame] | 1401 | Result = DAG.getNode(ARMISD::CMOV, dl, VT, |
Dale Johannesen | de06470 | 2009-02-06 21:50:26 +0000 | [diff] [blame] | 1402 | Result, TrueVal, ARMCC2, CCR, Cmp2); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1403 | } |
| 1404 | return Result; |
| 1405 | } |
| 1406 | |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1407 | static SDValue LowerBR_CC(SDValue Op, SelectionDAG &DAG, |
Bob Wilson | 2dc4f54 | 2009-03-20 22:42:55 +0000 | [diff] [blame] | 1408 | const ARMSubtarget *ST) { |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1409 | SDValue Chain = Op.getOperand(0); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1410 | ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(1))->get(); |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1411 | SDValue LHS = Op.getOperand(2); |
| 1412 | SDValue RHS = Op.getOperand(3); |
| 1413 | SDValue Dest = Op.getOperand(4); |
Dale Johannesen | de06470 | 2009-02-06 21:50:26 +0000 | [diff] [blame] | 1414 | DebugLoc dl = Op.getDebugLoc(); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1415 | |
| 1416 | if (LHS.getValueType() == MVT::i32) { |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1417 | SDValue ARMCC; |
| 1418 | SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32); |
Dale Johannesen | de06470 | 2009-02-06 21:50:26 +0000 | [diff] [blame] | 1419 | SDValue Cmp = getARMCmp(LHS, RHS, CC, ARMCC, DAG, ST->isThumb(), dl); |
Bob Wilson | 2dc4f54 | 2009-03-20 22:42:55 +0000 | [diff] [blame] | 1420 | return DAG.getNode(ARMISD::BRCOND, dl, MVT::Other, |
Dale Johannesen | de06470 | 2009-02-06 21:50:26 +0000 | [diff] [blame] | 1421 | Chain, Dest, ARMCC, CCR,Cmp); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1422 | } |
| 1423 | |
| 1424 | assert(LHS.getValueType() == MVT::f32 || LHS.getValueType() == MVT::f64); |
| 1425 | ARMCC::CondCodes CondCode, CondCode2; |
| 1426 | if (FPCCToARMCC(CC, CondCode, CondCode2)) |
| 1427 | // Swap the LHS/RHS of the comparison if needed. |
| 1428 | std::swap(LHS, RHS); |
Bob Wilson | 2dc4f54 | 2009-03-20 22:42:55 +0000 | [diff] [blame] | 1429 | |
Dale Johannesen | de06470 | 2009-02-06 21:50:26 +0000 | [diff] [blame] | 1430 | SDValue Cmp = getVFPCmp(LHS, RHS, DAG, dl); |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1431 | SDValue ARMCC = DAG.getConstant(CondCode, MVT::i32); |
| 1432 | SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1433 | SDVTList VTList = DAG.getVTList(MVT::Other, MVT::Flag); |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1434 | SDValue Ops[] = { Chain, Dest, ARMCC, CCR, Cmp }; |
Dale Johannesen | de06470 | 2009-02-06 21:50:26 +0000 | [diff] [blame] | 1435 | SDValue Res = DAG.getNode(ARMISD::BRCOND, dl, VTList, Ops, 5); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1436 | if (CondCode2 != ARMCC::AL) { |
| 1437 | ARMCC = DAG.getConstant(CondCode2, MVT::i32); |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1438 | SDValue Ops[] = { Res, Dest, ARMCC, CCR, Res.getValue(1) }; |
Dale Johannesen | de06470 | 2009-02-06 21:50:26 +0000 | [diff] [blame] | 1439 | Res = DAG.getNode(ARMISD::BRCOND, dl, VTList, Ops, 5); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1440 | } |
| 1441 | return Res; |
| 1442 | } |
| 1443 | |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1444 | SDValue ARMTargetLowering::LowerBR_JT(SDValue Op, SelectionDAG &DAG) { |
| 1445 | SDValue Chain = Op.getOperand(0); |
| 1446 | SDValue Table = Op.getOperand(1); |
| 1447 | SDValue Index = Op.getOperand(2); |
Dale Johannesen | 33c960f | 2009-02-04 20:06:27 +0000 | [diff] [blame] | 1448 | DebugLoc dl = Op.getDebugLoc(); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1449 | |
Duncan Sands | 83ec4b6 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 1450 | MVT PTy = getPointerTy(); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1451 | JumpTableSDNode *JT = cast<JumpTableSDNode>(Table); |
| 1452 | ARMFunctionInfo *AFI = DAG.getMachineFunction().getInfo<ARMFunctionInfo>(); |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1453 | SDValue UId = DAG.getConstant(AFI->createJumpTableUId(), PTy); |
| 1454 | SDValue JTI = DAG.getTargetJumpTable(JT->getIndex(), PTy); |
Dale Johannesen | de06470 | 2009-02-06 21:50:26 +0000 | [diff] [blame] | 1455 | Table = DAG.getNode(ARMISD::WrapperJT, dl, MVT::i32, JTI, UId); |
Dale Johannesen | 33c960f | 2009-02-04 20:06:27 +0000 | [diff] [blame] | 1456 | Index = DAG.getNode(ISD::MUL, dl, PTy, Index, DAG.getConstant(4, PTy)); |
| 1457 | SDValue Addr = DAG.getNode(ISD::ADD, dl, PTy, Index, Table); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1458 | bool isPIC = getTargetMachine().getRelocationModel() == Reloc::PIC_; |
Dale Johannesen | 33c960f | 2009-02-04 20:06:27 +0000 | [diff] [blame] | 1459 | Addr = DAG.getLoad(isPIC ? (MVT)MVT::i32 : PTy, dl, |
Evan Cheng | e2446c6 | 2007-06-26 18:31:22 +0000 | [diff] [blame] | 1460 | Chain, Addr, NULL, 0); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1461 | Chain = Addr.getValue(1); |
| 1462 | if (isPIC) |
Dale Johannesen | 33c960f | 2009-02-04 20:06:27 +0000 | [diff] [blame] | 1463 | Addr = DAG.getNode(ISD::ADD, dl, PTy, Addr, Table); |
| 1464 | return DAG.getNode(ARMISD::BR_JT, dl, MVT::Other, Chain, Addr, JTI, UId); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1465 | } |
| 1466 | |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1467 | static SDValue LowerFP_TO_INT(SDValue Op, SelectionDAG &DAG) { |
Dale Johannesen | de06470 | 2009-02-06 21:50:26 +0000 | [diff] [blame] | 1468 | DebugLoc dl = Op.getDebugLoc(); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1469 | unsigned Opc = |
| 1470 | Op.getOpcode() == ISD::FP_TO_SINT ? ARMISD::FTOSI : ARMISD::FTOUI; |
Dale Johannesen | de06470 | 2009-02-06 21:50:26 +0000 | [diff] [blame] | 1471 | Op = DAG.getNode(Opc, dl, MVT::f32, Op.getOperand(0)); |
| 1472 | return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32, Op); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1473 | } |
| 1474 | |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1475 | static SDValue LowerINT_TO_FP(SDValue Op, SelectionDAG &DAG) { |
Duncan Sands | 83ec4b6 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 1476 | MVT VT = Op.getValueType(); |
Dale Johannesen | de06470 | 2009-02-06 21:50:26 +0000 | [diff] [blame] | 1477 | DebugLoc dl = Op.getDebugLoc(); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1478 | unsigned Opc = |
| 1479 | Op.getOpcode() == ISD::SINT_TO_FP ? ARMISD::SITOF : ARMISD::UITOF; |
| 1480 | |
Dale Johannesen | de06470 | 2009-02-06 21:50:26 +0000 | [diff] [blame] | 1481 | Op = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f32, Op.getOperand(0)); |
| 1482 | return DAG.getNode(Opc, dl, VT, Op); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1483 | } |
| 1484 | |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1485 | static SDValue LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) { |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1486 | // Implement fcopysign with a fabs and a conditional fneg. |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1487 | SDValue Tmp0 = Op.getOperand(0); |
| 1488 | SDValue Tmp1 = Op.getOperand(1); |
Dale Johannesen | de06470 | 2009-02-06 21:50:26 +0000 | [diff] [blame] | 1489 | DebugLoc dl = Op.getDebugLoc(); |
Duncan Sands | 83ec4b6 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 1490 | MVT VT = Op.getValueType(); |
| 1491 | MVT SrcVT = Tmp1.getValueType(); |
Dale Johannesen | de06470 | 2009-02-06 21:50:26 +0000 | [diff] [blame] | 1492 | SDValue AbsVal = DAG.getNode(ISD::FABS, dl, VT, Tmp0); |
| 1493 | SDValue Cmp = getVFPCmp(Tmp1, DAG.getConstantFP(0.0, SrcVT), DAG, dl); |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1494 | SDValue ARMCC = DAG.getConstant(ARMCC::LT, MVT::i32); |
| 1495 | SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32); |
Dale Johannesen | de06470 | 2009-02-06 21:50:26 +0000 | [diff] [blame] | 1496 | return DAG.getNode(ARMISD::CNEG, dl, VT, AbsVal, AbsVal, ARMCC, CCR, Cmp); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1497 | } |
| 1498 | |
Jim Grosbach | 0e0da73 | 2009-05-12 23:59:14 +0000 | [diff] [blame] | 1499 | SDValue ARMTargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) { |
| 1500 | MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo(); |
| 1501 | MFI->setFrameAddressIsTaken(true); |
| 1502 | MVT VT = Op.getValueType(); |
| 1503 | DebugLoc dl = Op.getDebugLoc(); // FIXME probably not meaningful |
| 1504 | unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue(); |
Evan Cheng | cd82861 | 2009-06-18 23:14:30 +0000 | [diff] [blame] | 1505 | unsigned FrameReg = (Subtarget->isThumb() || Subtarget->isTargetDarwin()) |
Jim Grosbach | 0e0da73 | 2009-05-12 23:59:14 +0000 | [diff] [blame] | 1506 | ? ARM::R7 : ARM::R11; |
| 1507 | SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg, VT); |
| 1508 | while (Depth--) |
| 1509 | FrameAddr = DAG.getLoad(VT, dl, DAG.getEntryNode(), FrameAddr, NULL, 0); |
| 1510 | return FrameAddr; |
| 1511 | } |
| 1512 | |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1513 | SDValue |
Dale Johannesen | 0f502f6 | 2009-02-03 22:26:09 +0000 | [diff] [blame] | 1514 | ARMTargetLowering::EmitTargetCodeForMemcpy(SelectionDAG &DAG, DebugLoc dl, |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1515 | SDValue Chain, |
| 1516 | SDValue Dst, SDValue Src, |
| 1517 | SDValue Size, unsigned Align, |
Dan Gohman | 707e018 | 2008-04-12 04:36:06 +0000 | [diff] [blame] | 1518 | bool AlwaysInline, |
Dan Gohman | 1f13c68 | 2008-04-28 17:15:20 +0000 | [diff] [blame] | 1519 | const Value *DstSV, uint64_t DstSVOff, |
| 1520 | const Value *SrcSV, uint64_t SrcSVOff){ |
Evan Cheng | 4102eb5 | 2007-10-22 22:11:27 +0000 | [diff] [blame] | 1521 | // Do repeated 4-byte loads and stores. To be improved. |
Dan Gohman | 707e018 | 2008-04-12 04:36:06 +0000 | [diff] [blame] | 1522 | // This requires 4-byte alignment. |
| 1523 | if ((Align & 3) != 0) |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1524 | return SDValue(); |
Dan Gohman | 707e018 | 2008-04-12 04:36:06 +0000 | [diff] [blame] | 1525 | // This requires the copy size to be a constant, preferrably |
| 1526 | // within a subtarget-specific limit. |
| 1527 | ConstantSDNode *ConstantSize = dyn_cast<ConstantSDNode>(Size); |
| 1528 | if (!ConstantSize) |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1529 | return SDValue(); |
Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 1530 | uint64_t SizeVal = ConstantSize->getZExtValue(); |
Dan Gohman | 707e018 | 2008-04-12 04:36:06 +0000 | [diff] [blame] | 1531 | if (!AlwaysInline && SizeVal > getSubtarget()->getMaxInlineSizeThreshold()) |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1532 | return SDValue(); |
Dan Gohman | 707e018 | 2008-04-12 04:36:06 +0000 | [diff] [blame] | 1533 | |
| 1534 | unsigned BytesLeft = SizeVal & 3; |
| 1535 | unsigned NumMemOps = SizeVal >> 2; |
Dale Johannesen | 8dd86c1 | 2007-05-17 21:31:21 +0000 | [diff] [blame] | 1536 | unsigned EmittedNumMemOps = 0; |
Duncan Sands | 83ec4b6 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 1537 | MVT VT = MVT::i32; |
Dale Johannesen | 8dd86c1 | 2007-05-17 21:31:21 +0000 | [diff] [blame] | 1538 | unsigned VTSize = 4; |
Evan Cheng | 4102eb5 | 2007-10-22 22:11:27 +0000 | [diff] [blame] | 1539 | unsigned i = 0; |
Evan Cheng | e5e7ce4 | 2007-05-18 01:19:57 +0000 | [diff] [blame] | 1540 | const unsigned MAX_LOADS_IN_LDM = 6; |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1541 | SDValue TFOps[MAX_LOADS_IN_LDM]; |
| 1542 | SDValue Loads[MAX_LOADS_IN_LDM]; |
Dan Gohman | 1f13c68 | 2008-04-28 17:15:20 +0000 | [diff] [blame] | 1543 | uint64_t SrcOff = 0, DstOff = 0; |
Dale Johannesen | 8dd86c1 | 2007-05-17 21:31:21 +0000 | [diff] [blame] | 1544 | |
Evan Cheng | 4102eb5 | 2007-10-22 22:11:27 +0000 | [diff] [blame] | 1545 | // Emit up to MAX_LOADS_IN_LDM loads, then a TokenFactor barrier, then the |
| 1546 | // same number of stores. The loads and stores will get combined into |
Dale Johannesen | 8dd86c1 | 2007-05-17 21:31:21 +0000 | [diff] [blame] | 1547 | // ldm/stm later on. |
Evan Cheng | 4102eb5 | 2007-10-22 22:11:27 +0000 | [diff] [blame] | 1548 | while (EmittedNumMemOps < NumMemOps) { |
| 1549 | for (i = 0; |
| 1550 | i < MAX_LOADS_IN_LDM && EmittedNumMemOps + i < NumMemOps; ++i) { |
Dale Johannesen | 0f502f6 | 2009-02-03 22:26:09 +0000 | [diff] [blame] | 1551 | Loads[i] = DAG.getLoad(VT, dl, Chain, |
| 1552 | DAG.getNode(ISD::ADD, dl, MVT::i32, Src, |
Evan Cheng | 4102eb5 | 2007-10-22 22:11:27 +0000 | [diff] [blame] | 1553 | DAG.getConstant(SrcOff, MVT::i32)), |
Dan Gohman | 1f13c68 | 2008-04-28 17:15:20 +0000 | [diff] [blame] | 1554 | SrcSV, SrcSVOff + SrcOff); |
Evan Cheng | 4102eb5 | 2007-10-22 22:11:27 +0000 | [diff] [blame] | 1555 | TFOps[i] = Loads[i].getValue(1); |
Dale Johannesen | 8dd86c1 | 2007-05-17 21:31:21 +0000 | [diff] [blame] | 1556 | SrcOff += VTSize; |
| 1557 | } |
Dale Johannesen | 0f502f6 | 2009-02-03 22:26:09 +0000 | [diff] [blame] | 1558 | Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, &TFOps[0], i); |
Dale Johannesen | 8dd86c1 | 2007-05-17 21:31:21 +0000 | [diff] [blame] | 1559 | |
Evan Cheng | 4102eb5 | 2007-10-22 22:11:27 +0000 | [diff] [blame] | 1560 | for (i = 0; |
| 1561 | i < MAX_LOADS_IN_LDM && EmittedNumMemOps + i < NumMemOps; ++i) { |
Dale Johannesen | 0f502f6 | 2009-02-03 22:26:09 +0000 | [diff] [blame] | 1562 | TFOps[i] = DAG.getStore(Chain, dl, Loads[i], |
Bob Wilson | 2dc4f54 | 2009-03-20 22:42:55 +0000 | [diff] [blame] | 1563 | DAG.getNode(ISD::ADD, dl, MVT::i32, Dst, |
Evan Cheng | 4102eb5 | 2007-10-22 22:11:27 +0000 | [diff] [blame] | 1564 | DAG.getConstant(DstOff, MVT::i32)), |
Dan Gohman | 1f13c68 | 2008-04-28 17:15:20 +0000 | [diff] [blame] | 1565 | DstSV, DstSVOff + DstOff); |
Dale Johannesen | 8dd86c1 | 2007-05-17 21:31:21 +0000 | [diff] [blame] | 1566 | DstOff += VTSize; |
| 1567 | } |
Dale Johannesen | 0f502f6 | 2009-02-03 22:26:09 +0000 | [diff] [blame] | 1568 | Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, &TFOps[0], i); |
Evan Cheng | 4102eb5 | 2007-10-22 22:11:27 +0000 | [diff] [blame] | 1569 | |
Dale Johannesen | 8dd86c1 | 2007-05-17 21:31:21 +0000 | [diff] [blame] | 1570 | EmittedNumMemOps += i; |
| 1571 | } |
| 1572 | |
Bob Wilson | 2dc4f54 | 2009-03-20 22:42:55 +0000 | [diff] [blame] | 1573 | if (BytesLeft == 0) |
Evan Cheng | 4102eb5 | 2007-10-22 22:11:27 +0000 | [diff] [blame] | 1574 | return Chain; |
| 1575 | |
| 1576 | // Issue loads / stores for the trailing (1 - 3) bytes. |
| 1577 | unsigned BytesLeftSave = BytesLeft; |
| 1578 | i = 0; |
| 1579 | while (BytesLeft) { |
| 1580 | if (BytesLeft >= 2) { |
| 1581 | VT = MVT::i16; |
| 1582 | VTSize = 2; |
| 1583 | } else { |
| 1584 | VT = MVT::i8; |
| 1585 | VTSize = 1; |
| 1586 | } |
| 1587 | |
Dale Johannesen | 0f502f6 | 2009-02-03 22:26:09 +0000 | [diff] [blame] | 1588 | Loads[i] = DAG.getLoad(VT, dl, Chain, |
| 1589 | DAG.getNode(ISD::ADD, dl, MVT::i32, Src, |
Evan Cheng | 4102eb5 | 2007-10-22 22:11:27 +0000 | [diff] [blame] | 1590 | DAG.getConstant(SrcOff, MVT::i32)), |
Dan Gohman | 1f13c68 | 2008-04-28 17:15:20 +0000 | [diff] [blame] | 1591 | SrcSV, SrcSVOff + SrcOff); |
Evan Cheng | 4102eb5 | 2007-10-22 22:11:27 +0000 | [diff] [blame] | 1592 | TFOps[i] = Loads[i].getValue(1); |
| 1593 | ++i; |
| 1594 | SrcOff += VTSize; |
| 1595 | BytesLeft -= VTSize; |
| 1596 | } |
Dale Johannesen | 0f502f6 | 2009-02-03 22:26:09 +0000 | [diff] [blame] | 1597 | Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, &TFOps[0], i); |
Evan Cheng | 4102eb5 | 2007-10-22 22:11:27 +0000 | [diff] [blame] | 1598 | |
| 1599 | i = 0; |
| 1600 | BytesLeft = BytesLeftSave; |
| 1601 | while (BytesLeft) { |
| 1602 | if (BytesLeft >= 2) { |
| 1603 | VT = MVT::i16; |
| 1604 | VTSize = 2; |
| 1605 | } else { |
| 1606 | VT = MVT::i8; |
| 1607 | VTSize = 1; |
| 1608 | } |
| 1609 | |
Dale Johannesen | 0f502f6 | 2009-02-03 22:26:09 +0000 | [diff] [blame] | 1610 | TFOps[i] = DAG.getStore(Chain, dl, Loads[i], |
Bob Wilson | 2dc4f54 | 2009-03-20 22:42:55 +0000 | [diff] [blame] | 1611 | DAG.getNode(ISD::ADD, dl, MVT::i32, Dst, |
Evan Cheng | 4102eb5 | 2007-10-22 22:11:27 +0000 | [diff] [blame] | 1612 | DAG.getConstant(DstOff, MVT::i32)), |
Dan Gohman | 1f13c68 | 2008-04-28 17:15:20 +0000 | [diff] [blame] | 1613 | DstSV, DstSVOff + DstOff); |
Evan Cheng | 4102eb5 | 2007-10-22 22:11:27 +0000 | [diff] [blame] | 1614 | ++i; |
| 1615 | DstOff += VTSize; |
| 1616 | BytesLeft -= VTSize; |
| 1617 | } |
Dale Johannesen | 0f502f6 | 2009-02-03 22:26:09 +0000 | [diff] [blame] | 1618 | return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, &TFOps[0], i); |
Dale Johannesen | 8dd86c1 | 2007-05-17 21:31:21 +0000 | [diff] [blame] | 1619 | } |
| 1620 | |
Duncan Sands | 1607f05 | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 1621 | static SDValue ExpandBIT_CONVERT(SDNode *N, SelectionDAG &DAG) { |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1622 | SDValue Op = N->getOperand(0); |
Dale Johannesen | de06470 | 2009-02-06 21:50:26 +0000 | [diff] [blame] | 1623 | DebugLoc dl = N->getDebugLoc(); |
Evan Cheng | c7c7729 | 2008-11-04 19:57:48 +0000 | [diff] [blame] | 1624 | if (N->getValueType(0) == MVT::f64) { |
| 1625 | // Turn i64->f64 into FMDRR. |
Dale Johannesen | de06470 | 2009-02-06 21:50:26 +0000 | [diff] [blame] | 1626 | SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, Op, |
Evan Cheng | c7c7729 | 2008-11-04 19:57:48 +0000 | [diff] [blame] | 1627 | DAG.getConstant(0, MVT::i32)); |
Dale Johannesen | de06470 | 2009-02-06 21:50:26 +0000 | [diff] [blame] | 1628 | SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, Op, |
Evan Cheng | c7c7729 | 2008-11-04 19:57:48 +0000 | [diff] [blame] | 1629 | DAG.getConstant(1, MVT::i32)); |
Dale Johannesen | de06470 | 2009-02-06 21:50:26 +0000 | [diff] [blame] | 1630 | return DAG.getNode(ARMISD::FMDRR, dl, MVT::f64, Lo, Hi); |
Evan Cheng | c7c7729 | 2008-11-04 19:57:48 +0000 | [diff] [blame] | 1631 | } |
Bob Wilson | 2dc4f54 | 2009-03-20 22:42:55 +0000 | [diff] [blame] | 1632 | |
Evan Cheng | c7c7729 | 2008-11-04 19:57:48 +0000 | [diff] [blame] | 1633 | // Turn f64->i64 into FMRRD. |
Bob Wilson | 2dc4f54 | 2009-03-20 22:42:55 +0000 | [diff] [blame] | 1634 | SDValue Cvt = DAG.getNode(ARMISD::FMRRD, dl, |
Dale Johannesen | de06470 | 2009-02-06 21:50:26 +0000 | [diff] [blame] | 1635 | DAG.getVTList(MVT::i32, MVT::i32), &Op, 1); |
Bob Wilson | 2dc4f54 | 2009-03-20 22:42:55 +0000 | [diff] [blame] | 1636 | |
Chris Lattner | 27a6c73 | 2007-11-24 07:07:01 +0000 | [diff] [blame] | 1637 | // Merge the pieces into a single i64 value. |
Dale Johannesen | de06470 | 2009-02-06 21:50:26 +0000 | [diff] [blame] | 1638 | return DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Cvt, Cvt.getValue(1)); |
Chris Lattner | 27a6c73 | 2007-11-24 07:07:01 +0000 | [diff] [blame] | 1639 | } |
| 1640 | |
Duncan Sands | 1607f05 | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 1641 | static SDValue ExpandSRx(SDNode *N, SelectionDAG &DAG, const ARMSubtarget *ST) { |
Chris Lattner | 27a6c73 | 2007-11-24 07:07:01 +0000 | [diff] [blame] | 1642 | assert(N->getValueType(0) == MVT::i64 && |
| 1643 | (N->getOpcode() == ISD::SRL || N->getOpcode() == ISD::SRA) && |
| 1644 | "Unknown shift to lower!"); |
Duncan Sands | 1607f05 | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 1645 | |
Chris Lattner | 27a6c73 | 2007-11-24 07:07:01 +0000 | [diff] [blame] | 1646 | // We only lower SRA, SRL of 1 here, all others use generic lowering. |
| 1647 | if (!isa<ConstantSDNode>(N->getOperand(1)) || |
Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 1648 | cast<ConstantSDNode>(N->getOperand(1))->getZExtValue() != 1) |
Duncan Sands | 1607f05 | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 1649 | return SDValue(); |
Bob Wilson | 2dc4f54 | 2009-03-20 22:42:55 +0000 | [diff] [blame] | 1650 | |
Chris Lattner | 27a6c73 | 2007-11-24 07:07:01 +0000 | [diff] [blame] | 1651 | // If we are in thumb mode, we don't have RRX. |
Duncan Sands | 1607f05 | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 1652 | if (ST->isThumb()) return SDValue(); |
Bob Wilson | 2dc4f54 | 2009-03-20 22:42:55 +0000 | [diff] [blame] | 1653 | |
Chris Lattner | 27a6c73 | 2007-11-24 07:07:01 +0000 | [diff] [blame] | 1654 | // Okay, we have a 64-bit SRA or SRL of 1. Lower this to an RRX expr. |
Dale Johannesen | de06470 | 2009-02-06 21:50:26 +0000 | [diff] [blame] | 1655 | DebugLoc dl = N->getDebugLoc(); |
| 1656 | SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(0), |
Chris Lattner | 27a6c73 | 2007-11-24 07:07:01 +0000 | [diff] [blame] | 1657 | DAG.getConstant(0, MVT::i32)); |
Dale Johannesen | de06470 | 2009-02-06 21:50:26 +0000 | [diff] [blame] | 1658 | SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(0), |
Chris Lattner | 27a6c73 | 2007-11-24 07:07:01 +0000 | [diff] [blame] | 1659 | DAG.getConstant(1, MVT::i32)); |
Bob Wilson | 2dc4f54 | 2009-03-20 22:42:55 +0000 | [diff] [blame] | 1660 | |
Chris Lattner | 27a6c73 | 2007-11-24 07:07:01 +0000 | [diff] [blame] | 1661 | // First, build a SRA_FLAG/SRL_FLAG op, which shifts the top part by one and |
| 1662 | // captures the result into a carry flag. |
| 1663 | unsigned Opc = N->getOpcode() == ISD::SRL ? ARMISD::SRL_FLAG:ARMISD::SRA_FLAG; |
Dale Johannesen | de06470 | 2009-02-06 21:50:26 +0000 | [diff] [blame] | 1664 | Hi = DAG.getNode(Opc, dl, DAG.getVTList(MVT::i32, MVT::Flag), &Hi, 1); |
Bob Wilson | 2dc4f54 | 2009-03-20 22:42:55 +0000 | [diff] [blame] | 1665 | |
Chris Lattner | 27a6c73 | 2007-11-24 07:07:01 +0000 | [diff] [blame] | 1666 | // The low part is an ARMISD::RRX operand, which shifts the carry in. |
Dale Johannesen | de06470 | 2009-02-06 21:50:26 +0000 | [diff] [blame] | 1667 | Lo = DAG.getNode(ARMISD::RRX, dl, MVT::i32, Lo, Hi.getValue(1)); |
Bob Wilson | 2dc4f54 | 2009-03-20 22:42:55 +0000 | [diff] [blame] | 1668 | |
Chris Lattner | 27a6c73 | 2007-11-24 07:07:01 +0000 | [diff] [blame] | 1669 | // Merge the pieces into a single i64 value. |
Dale Johannesen | de06470 | 2009-02-06 21:50:26 +0000 | [diff] [blame] | 1670 | return DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Lo, Hi); |
Chris Lattner | 27a6c73 | 2007-11-24 07:07:01 +0000 | [diff] [blame] | 1671 | } |
| 1672 | |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1673 | SDValue ARMTargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) { |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1674 | switch (Op.getOpcode()) { |
| 1675 | default: assert(0 && "Don't know how to custom lower this!"); abort(); |
| 1676 | case ISD::ConstantPool: return LowerConstantPool(Op, DAG); |
Lauro Ramos Venancio | 0ae4a33 | 2007-04-22 00:04:12 +0000 | [diff] [blame] | 1677 | case ISD::GlobalAddress: |
| 1678 | return Subtarget->isTargetDarwin() ? LowerGlobalAddressDarwin(Op, DAG) : |
| 1679 | LowerGlobalAddressELF(Op, DAG); |
Lauro Ramos Venancio | 64f4fa5 | 2007-04-27 13:54:47 +0000 | [diff] [blame] | 1680 | case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1681 | case ISD::CALL: return LowerCALL(Op, DAG); |
| 1682 | case ISD::RET: return LowerRET(Op, DAG); |
| 1683 | case ISD::SELECT_CC: return LowerSELECT_CC(Op, DAG, Subtarget); |
| 1684 | case ISD::BR_CC: return LowerBR_CC(Op, DAG, Subtarget); |
| 1685 | case ISD::BR_JT: return LowerBR_JT(Op, DAG); |
| 1686 | case ISD::VASTART: return LowerVASTART(Op, DAG, VarArgsFrameIndex); |
| 1687 | case ISD::SINT_TO_FP: |
| 1688 | case ISD::UINT_TO_FP: return LowerINT_TO_FP(Op, DAG); |
| 1689 | case ISD::FP_TO_SINT: |
| 1690 | case ISD::FP_TO_UINT: return LowerFP_TO_INT(Op, DAG); |
| 1691 | case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG); |
Chris Lattner | 27a6c73 | 2007-11-24 07:07:01 +0000 | [diff] [blame] | 1692 | case ISD::FORMAL_ARGUMENTS: return LowerFORMAL_ARGUMENTS(Op, DAG); |
Nate Begeman | bcc5f36 | 2007-01-29 22:58:52 +0000 | [diff] [blame] | 1693 | case ISD::RETURNADDR: break; |
Jim Grosbach | 0e0da73 | 2009-05-12 23:59:14 +0000 | [diff] [blame] | 1694 | case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG); |
Lauro Ramos Venancio | 0ae4a33 | 2007-04-22 00:04:12 +0000 | [diff] [blame] | 1695 | case ISD::GLOBAL_OFFSET_TABLE: return LowerGLOBAL_OFFSET_TABLE(Op, DAG); |
Lauro Ramos Venancio | e0cb36b | 2007-11-08 17:20:05 +0000 | [diff] [blame] | 1696 | case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG); |
Duncan Sands | 1607f05 | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 1697 | case ISD::BIT_CONVERT: return ExpandBIT_CONVERT(Op.getNode(), DAG); |
Chris Lattner | 27a6c73 | 2007-11-24 07:07:01 +0000 | [diff] [blame] | 1698 | case ISD::SRL: |
Duncan Sands | 1607f05 | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 1699 | case ISD::SRA: return ExpandSRx(Op.getNode(), DAG,Subtarget); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1700 | } |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1701 | return SDValue(); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1702 | } |
| 1703 | |
Duncan Sands | 1607f05 | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 1704 | /// ReplaceNodeResults - Replace the results of node with an illegal result |
| 1705 | /// type with new values built out of custom code. |
Duncan Sands | 1607f05 | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 1706 | void ARMTargetLowering::ReplaceNodeResults(SDNode *N, |
| 1707 | SmallVectorImpl<SDValue>&Results, |
| 1708 | SelectionDAG &DAG) { |
Chris Lattner | 27a6c73 | 2007-11-24 07:07:01 +0000 | [diff] [blame] | 1709 | switch (N->getOpcode()) { |
Duncan Sands | 1607f05 | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 1710 | default: |
| 1711 | assert(0 && "Don't know how to custom expand this!"); |
| 1712 | return; |
| 1713 | case ISD::BIT_CONVERT: |
| 1714 | Results.push_back(ExpandBIT_CONVERT(N, DAG)); |
| 1715 | return; |
Chris Lattner | 27a6c73 | 2007-11-24 07:07:01 +0000 | [diff] [blame] | 1716 | case ISD::SRL: |
Duncan Sands | 1607f05 | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 1717 | case ISD::SRA: { |
| 1718 | SDValue Res = ExpandSRx(N, DAG, Subtarget); |
| 1719 | if (Res.getNode()) |
| 1720 | Results.push_back(Res); |
| 1721 | return; |
| 1722 | } |
Chris Lattner | 27a6c73 | 2007-11-24 07:07:01 +0000 | [diff] [blame] | 1723 | } |
| 1724 | } |
Chris Lattner | 27a6c73 | 2007-11-24 07:07:01 +0000 | [diff] [blame] | 1725 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1726 | //===----------------------------------------------------------------------===// |
| 1727 | // ARM Scheduler Hooks |
| 1728 | //===----------------------------------------------------------------------===// |
| 1729 | |
| 1730 | MachineBasicBlock * |
Evan Cheng | ff9b373 | 2008-01-30 18:18:23 +0000 | [diff] [blame] | 1731 | ARMTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI, |
Dan Gohman | 1fdbc1d | 2009-02-07 16:15:20 +0000 | [diff] [blame] | 1732 | MachineBasicBlock *BB) const { |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1733 | const TargetInstrInfo *TII = getTargetMachine().getInstrInfo(); |
Dale Johannesen | b672840 | 2009-02-13 02:25:56 +0000 | [diff] [blame] | 1734 | DebugLoc dl = MI->getDebugLoc(); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1735 | switch (MI->getOpcode()) { |
| 1736 | default: assert(false && "Unexpected instr type to insert"); |
| 1737 | case ARM::tMOVCCr: { |
| 1738 | // To "insert" a SELECT_CC instruction, we actually have to insert the |
| 1739 | // diamond control-flow pattern. The incoming instruction knows the |
| 1740 | // destination vreg to set, the condition code register to branch on, the |
| 1741 | // true/false values to select between, and a branch opcode to use. |
| 1742 | const BasicBlock *LLVM_BB = BB->getBasicBlock(); |
Dan Gohman | 8e5f2c6 | 2008-07-07 23:14:23 +0000 | [diff] [blame] | 1743 | MachineFunction::iterator It = BB; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1744 | ++It; |
| 1745 | |
| 1746 | // thisMBB: |
| 1747 | // ... |
| 1748 | // TrueVal = ... |
| 1749 | // cmpTY ccX, r1, r2 |
| 1750 | // bCC copy1MBB |
| 1751 | // fallthrough --> copy0MBB |
| 1752 | MachineBasicBlock *thisMBB = BB; |
Dan Gohman | 8e5f2c6 | 2008-07-07 23:14:23 +0000 | [diff] [blame] | 1753 | MachineFunction *F = BB->getParent(); |
| 1754 | MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB); |
| 1755 | MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB); |
Dale Johannesen | b672840 | 2009-02-13 02:25:56 +0000 | [diff] [blame] | 1756 | BuildMI(BB, dl, TII->get(ARM::tBcc)).addMBB(sinkMBB) |
Evan Cheng | 0e1d379 | 2007-07-05 07:18:20 +0000 | [diff] [blame] | 1757 | .addImm(MI->getOperand(3).getImm()).addReg(MI->getOperand(4).getReg()); |
Dan Gohman | 8e5f2c6 | 2008-07-07 23:14:23 +0000 | [diff] [blame] | 1758 | F->insert(It, copy0MBB); |
| 1759 | F->insert(It, sinkMBB); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1760 | // Update machine-CFG edges by first adding all successors of the current |
| 1761 | // block to the new block which will contain the Phi node for the select. |
| 1762 | for(MachineBasicBlock::succ_iterator i = BB->succ_begin(), |
| 1763 | e = BB->succ_end(); i != e; ++i) |
| 1764 | sinkMBB->addSuccessor(*i); |
| 1765 | // Next, remove all successors of the current block, and add the true |
| 1766 | // and fallthrough blocks as its successors. |
| 1767 | while(!BB->succ_empty()) |
| 1768 | BB->removeSuccessor(BB->succ_begin()); |
| 1769 | BB->addSuccessor(copy0MBB); |
| 1770 | BB->addSuccessor(sinkMBB); |
| 1771 | |
| 1772 | // copy0MBB: |
| 1773 | // %FalseValue = ... |
| 1774 | // # fallthrough to sinkMBB |
| 1775 | BB = copy0MBB; |
| 1776 | |
| 1777 | // Update machine-CFG edges |
| 1778 | BB->addSuccessor(sinkMBB); |
| 1779 | |
| 1780 | // sinkMBB: |
| 1781 | // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ] |
| 1782 | // ... |
| 1783 | BB = sinkMBB; |
Dale Johannesen | b672840 | 2009-02-13 02:25:56 +0000 | [diff] [blame] | 1784 | BuildMI(BB, dl, TII->get(ARM::PHI), MI->getOperand(0).getReg()) |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1785 | .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB) |
| 1786 | .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB); |
| 1787 | |
Dan Gohman | 8e5f2c6 | 2008-07-07 23:14:23 +0000 | [diff] [blame] | 1788 | F->DeleteMachineInstr(MI); // The pseudo instruction is gone now. |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1789 | return BB; |
| 1790 | } |
| 1791 | } |
| 1792 | } |
| 1793 | |
| 1794 | //===----------------------------------------------------------------------===// |
| 1795 | // ARM Optimization Hooks |
| 1796 | //===----------------------------------------------------------------------===// |
| 1797 | |
Chris Lattner | d1980a5 | 2009-03-12 06:52:53 +0000 | [diff] [blame] | 1798 | static |
| 1799 | SDValue combineSelectAndUse(SDNode *N, SDValue Slct, SDValue OtherOp, |
| 1800 | TargetLowering::DAGCombinerInfo &DCI) { |
Chris Lattner | d1980a5 | 2009-03-12 06:52:53 +0000 | [diff] [blame] | 1801 | SelectionDAG &DAG = DCI.DAG; |
| 1802 | const TargetLowering &TLI = DAG.getTargetLoweringInfo(); |
| 1803 | MVT VT = N->getValueType(0); |
| 1804 | unsigned Opc = N->getOpcode(); |
| 1805 | bool isSlctCC = Slct.getOpcode() == ISD::SELECT_CC; |
| 1806 | SDValue LHS = isSlctCC ? Slct.getOperand(2) : Slct.getOperand(1); |
| 1807 | SDValue RHS = isSlctCC ? Slct.getOperand(3) : Slct.getOperand(2); |
| 1808 | ISD::CondCode CC = ISD::SETCC_INVALID; |
| 1809 | |
| 1810 | if (isSlctCC) { |
| 1811 | CC = cast<CondCodeSDNode>(Slct.getOperand(4))->get(); |
| 1812 | } else { |
| 1813 | SDValue CCOp = Slct.getOperand(0); |
| 1814 | if (CCOp.getOpcode() == ISD::SETCC) |
| 1815 | CC = cast<CondCodeSDNode>(CCOp.getOperand(2))->get(); |
| 1816 | } |
| 1817 | |
| 1818 | bool DoXform = false; |
| 1819 | bool InvCC = false; |
| 1820 | assert ((Opc == ISD::ADD || (Opc == ISD::SUB && Slct == N->getOperand(1))) && |
| 1821 | "Bad input!"); |
| 1822 | |
| 1823 | if (LHS.getOpcode() == ISD::Constant && |
| 1824 | cast<ConstantSDNode>(LHS)->isNullValue()) { |
| 1825 | DoXform = true; |
| 1826 | } else if (CC != ISD::SETCC_INVALID && |
| 1827 | RHS.getOpcode() == ISD::Constant && |
| 1828 | cast<ConstantSDNode>(RHS)->isNullValue()) { |
| 1829 | std::swap(LHS, RHS); |
| 1830 | SDValue Op0 = Slct.getOperand(0); |
| 1831 | MVT OpVT = isSlctCC ? Op0.getValueType() : |
| 1832 | Op0.getOperand(0).getValueType(); |
| 1833 | bool isInt = OpVT.isInteger(); |
| 1834 | CC = ISD::getSetCCInverse(CC, isInt); |
| 1835 | |
| 1836 | if (!TLI.isCondCodeLegal(CC, OpVT)) |
| 1837 | return SDValue(); // Inverse operator isn't legal. |
| 1838 | |
| 1839 | DoXform = true; |
| 1840 | InvCC = true; |
| 1841 | } |
| 1842 | |
| 1843 | if (DoXform) { |
| 1844 | SDValue Result = DAG.getNode(Opc, RHS.getDebugLoc(), VT, OtherOp, RHS); |
| 1845 | if (isSlctCC) |
| 1846 | return DAG.getSelectCC(N->getDebugLoc(), OtherOp, Result, |
| 1847 | Slct.getOperand(0), Slct.getOperand(1), CC); |
| 1848 | SDValue CCOp = Slct.getOperand(0); |
| 1849 | if (InvCC) |
| 1850 | CCOp = DAG.getSetCC(Slct.getDebugLoc(), CCOp.getValueType(), |
| 1851 | CCOp.getOperand(0), CCOp.getOperand(1), CC); |
| 1852 | return DAG.getNode(ISD::SELECT, N->getDebugLoc(), VT, |
| 1853 | CCOp, OtherOp, Result); |
| 1854 | } |
| 1855 | return SDValue(); |
| 1856 | } |
| 1857 | |
| 1858 | /// PerformADDCombine - Target-specific dag combine xforms for ISD::ADD. |
| 1859 | static SDValue PerformADDCombine(SDNode *N, |
| 1860 | TargetLowering::DAGCombinerInfo &DCI) { |
| 1861 | // added by evan in r37685 with no testcase. |
| 1862 | SDValue N0 = N->getOperand(0), N1 = N->getOperand(1); |
Bob Wilson | 2dc4f54 | 2009-03-20 22:42:55 +0000 | [diff] [blame] | 1863 | |
Chris Lattner | d1980a5 | 2009-03-12 06:52:53 +0000 | [diff] [blame] | 1864 | // fold (add (select cc, 0, c), x) -> (select cc, x, (add, x, c)) |
| 1865 | if (N0.getOpcode() == ISD::SELECT && N0.getNode()->hasOneUse()) { |
| 1866 | SDValue Result = combineSelectAndUse(N, N0, N1, DCI); |
| 1867 | if (Result.getNode()) return Result; |
| 1868 | } |
| 1869 | if (N1.getOpcode() == ISD::SELECT && N1.getNode()->hasOneUse()) { |
| 1870 | SDValue Result = combineSelectAndUse(N, N1, N0, DCI); |
| 1871 | if (Result.getNode()) return Result; |
| 1872 | } |
Bob Wilson | 2dc4f54 | 2009-03-20 22:42:55 +0000 | [diff] [blame] | 1873 | |
Chris Lattner | d1980a5 | 2009-03-12 06:52:53 +0000 | [diff] [blame] | 1874 | return SDValue(); |
| 1875 | } |
| 1876 | |
| 1877 | /// PerformSUBCombine - Target-specific dag combine xforms for ISD::SUB. |
| 1878 | static SDValue PerformSUBCombine(SDNode *N, |
| 1879 | TargetLowering::DAGCombinerInfo &DCI) { |
| 1880 | // added by evan in r37685 with no testcase. |
| 1881 | SDValue N0 = N->getOperand(0), N1 = N->getOperand(1); |
Bob Wilson | 2dc4f54 | 2009-03-20 22:42:55 +0000 | [diff] [blame] | 1882 | |
Chris Lattner | d1980a5 | 2009-03-12 06:52:53 +0000 | [diff] [blame] | 1883 | // fold (sub x, (select cc, 0, c)) -> (select cc, x, (sub, x, c)) |
| 1884 | if (N1.getOpcode() == ISD::SELECT && N1.getNode()->hasOneUse()) { |
| 1885 | SDValue Result = combineSelectAndUse(N, N1, N0, DCI); |
| 1886 | if (Result.getNode()) return Result; |
| 1887 | } |
Bob Wilson | 2dc4f54 | 2009-03-20 22:42:55 +0000 | [diff] [blame] | 1888 | |
Chris Lattner | d1980a5 | 2009-03-12 06:52:53 +0000 | [diff] [blame] | 1889 | return SDValue(); |
| 1890 | } |
| 1891 | |
| 1892 | |
Chris Lattner | f1b1c5e | 2007-11-27 22:36:16 +0000 | [diff] [blame] | 1893 | /// PerformFMRRDCombine - Target-specific dag combine xforms for ARMISD::FMRRD. |
Bob Wilson | 2dc4f54 | 2009-03-20 22:42:55 +0000 | [diff] [blame] | 1894 | static SDValue PerformFMRRDCombine(SDNode *N, |
| 1895 | TargetLowering::DAGCombinerInfo &DCI) { |
Chris Lattner | f1b1c5e | 2007-11-27 22:36:16 +0000 | [diff] [blame] | 1896 | // fmrrd(fmdrr x, y) -> x,y |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1897 | SDValue InDouble = N->getOperand(0); |
Chris Lattner | f1b1c5e | 2007-11-27 22:36:16 +0000 | [diff] [blame] | 1898 | if (InDouble.getOpcode() == ARMISD::FMDRR) |
| 1899 | return DCI.CombineTo(N, InDouble.getOperand(0), InDouble.getOperand(1)); |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1900 | return SDValue(); |
Chris Lattner | f1b1c5e | 2007-11-27 22:36:16 +0000 | [diff] [blame] | 1901 | } |
| 1902 | |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1903 | SDValue ARMTargetLowering::PerformDAGCombine(SDNode *N, |
Bob Wilson | 2dc4f54 | 2009-03-20 22:42:55 +0000 | [diff] [blame] | 1904 | DAGCombinerInfo &DCI) const { |
Chris Lattner | f1b1c5e | 2007-11-27 22:36:16 +0000 | [diff] [blame] | 1905 | switch (N->getOpcode()) { |
| 1906 | default: break; |
Chris Lattner | d1980a5 | 2009-03-12 06:52:53 +0000 | [diff] [blame] | 1907 | case ISD::ADD: return PerformADDCombine(N, DCI); |
| 1908 | case ISD::SUB: return PerformSUBCombine(N, DCI); |
Chris Lattner | f1b1c5e | 2007-11-27 22:36:16 +0000 | [diff] [blame] | 1909 | case ARMISD::FMRRD: return PerformFMRRDCombine(N, DCI); |
| 1910 | } |
Bob Wilson | 2dc4f54 | 2009-03-20 22:42:55 +0000 | [diff] [blame] | 1911 | |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1912 | return SDValue(); |
Chris Lattner | f1b1c5e | 2007-11-27 22:36:16 +0000 | [diff] [blame] | 1913 | } |
| 1914 | |
Evan Cheng | b01fad6 | 2007-03-12 23:30:29 +0000 | [diff] [blame] | 1915 | /// isLegalAddressImmediate - Return true if the integer value can be used |
| 1916 | /// as the offset of the target addressing mode for load / store of the |
| 1917 | /// given type. |
Duncan Sands | 83ec4b6 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 1918 | static bool isLegalAddressImmediate(int64_t V, MVT VT, |
Chris Lattner | 37caf8c | 2007-04-09 23:33:39 +0000 | [diff] [blame] | 1919 | const ARMSubtarget *Subtarget) { |
Evan Cheng | 961f879 | 2007-03-13 20:37:59 +0000 | [diff] [blame] | 1920 | if (V == 0) |
| 1921 | return true; |
| 1922 | |
Evan Cheng | 6501153 | 2009-03-09 19:15:00 +0000 | [diff] [blame] | 1923 | if (!VT.isSimple()) |
| 1924 | return false; |
| 1925 | |
Evan Cheng | b01fad6 | 2007-03-12 23:30:29 +0000 | [diff] [blame] | 1926 | if (Subtarget->isThumb()) { |
| 1927 | if (V < 0) |
| 1928 | return false; |
| 1929 | |
| 1930 | unsigned Scale = 1; |
Duncan Sands | 83ec4b6 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 1931 | switch (VT.getSimpleVT()) { |
Evan Cheng | b01fad6 | 2007-03-12 23:30:29 +0000 | [diff] [blame] | 1932 | default: return false; |
| 1933 | case MVT::i1: |
| 1934 | case MVT::i8: |
| 1935 | // Scale == 1; |
| 1936 | break; |
| 1937 | case MVT::i16: |
| 1938 | // Scale == 2; |
| 1939 | Scale = 2; |
| 1940 | break; |
| 1941 | case MVT::i32: |
| 1942 | // Scale == 4; |
| 1943 | Scale = 4; |
| 1944 | break; |
| 1945 | } |
| 1946 | |
| 1947 | if ((V & (Scale - 1)) != 0) |
| 1948 | return false; |
| 1949 | V /= Scale; |
Anton Korobeynikov | 7c1c261 | 2008-02-20 11:22:39 +0000 | [diff] [blame] | 1950 | return V == (V & ((1LL << 5) - 1)); |
Evan Cheng | b01fad6 | 2007-03-12 23:30:29 +0000 | [diff] [blame] | 1951 | } |
| 1952 | |
| 1953 | if (V < 0) |
| 1954 | V = - V; |
Duncan Sands | 83ec4b6 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 1955 | switch (VT.getSimpleVT()) { |
Evan Cheng | b01fad6 | 2007-03-12 23:30:29 +0000 | [diff] [blame] | 1956 | default: return false; |
| 1957 | case MVT::i1: |
| 1958 | case MVT::i8: |
| 1959 | case MVT::i32: |
| 1960 | // +- imm12 |
Anton Korobeynikov | 7c1c261 | 2008-02-20 11:22:39 +0000 | [diff] [blame] | 1961 | return V == (V & ((1LL << 12) - 1)); |
Evan Cheng | b01fad6 | 2007-03-12 23:30:29 +0000 | [diff] [blame] | 1962 | case MVT::i16: |
| 1963 | // +- imm8 |
Anton Korobeynikov | 7c1c261 | 2008-02-20 11:22:39 +0000 | [diff] [blame] | 1964 | return V == (V & ((1LL << 8) - 1)); |
Evan Cheng | b01fad6 | 2007-03-12 23:30:29 +0000 | [diff] [blame] | 1965 | case MVT::f32: |
| 1966 | case MVT::f64: |
| 1967 | if (!Subtarget->hasVFP2()) |
| 1968 | return false; |
Evan Cheng | 0b0a9a9 | 2007-05-03 02:00:18 +0000 | [diff] [blame] | 1969 | if ((V & 3) != 0) |
Evan Cheng | b01fad6 | 2007-03-12 23:30:29 +0000 | [diff] [blame] | 1970 | return false; |
| 1971 | V >>= 2; |
Anton Korobeynikov | 7c1c261 | 2008-02-20 11:22:39 +0000 | [diff] [blame] | 1972 | return V == (V & ((1LL << 8) - 1)); |
Evan Cheng | b01fad6 | 2007-03-12 23:30:29 +0000 | [diff] [blame] | 1973 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1974 | } |
| 1975 | |
Chris Lattner | 37caf8c | 2007-04-09 23:33:39 +0000 | [diff] [blame] | 1976 | /// isLegalAddressingMode - Return true if the addressing mode represented |
| 1977 | /// by AM is legal for this target, for a load/store of the specified type. |
Bob Wilson | 2dc4f54 | 2009-03-20 22:42:55 +0000 | [diff] [blame] | 1978 | bool ARMTargetLowering::isLegalAddressingMode(const AddrMode &AM, |
Chris Lattner | 37caf8c | 2007-04-09 23:33:39 +0000 | [diff] [blame] | 1979 | const Type *Ty) const { |
Bob Wilson | 2c7dab1 | 2009-04-08 17:55:28 +0000 | [diff] [blame] | 1980 | MVT VT = getValueType(Ty, true); |
| 1981 | if (!isLegalAddressImmediate(AM.BaseOffs, VT, Subtarget)) |
Evan Cheng | b01fad6 | 2007-03-12 23:30:29 +0000 | [diff] [blame] | 1982 | return false; |
Bob Wilson | 2dc4f54 | 2009-03-20 22:42:55 +0000 | [diff] [blame] | 1983 | |
Chris Lattner | 37caf8c | 2007-04-09 23:33:39 +0000 | [diff] [blame] | 1984 | // Can never fold addr of global into load/store. |
Bob Wilson | 2dc4f54 | 2009-03-20 22:42:55 +0000 | [diff] [blame] | 1985 | if (AM.BaseGV) |
Chris Lattner | 37caf8c | 2007-04-09 23:33:39 +0000 | [diff] [blame] | 1986 | return false; |
Bob Wilson | 2dc4f54 | 2009-03-20 22:42:55 +0000 | [diff] [blame] | 1987 | |
Chris Lattner | 37caf8c | 2007-04-09 23:33:39 +0000 | [diff] [blame] | 1988 | switch (AM.Scale) { |
| 1989 | case 0: // no scale reg, must be "r+i" or "r", or "i". |
| 1990 | break; |
| 1991 | case 1: |
| 1992 | if (Subtarget->isThumb()) |
| 1993 | return false; |
Chris Lattner | 5a3d40d | 2007-04-13 06:50:55 +0000 | [diff] [blame] | 1994 | // FALL THROUGH. |
Chris Lattner | 37caf8c | 2007-04-09 23:33:39 +0000 | [diff] [blame] | 1995 | default: |
Chris Lattner | 5a3d40d | 2007-04-13 06:50:55 +0000 | [diff] [blame] | 1996 | // ARM doesn't support any R+R*scale+imm addr modes. |
| 1997 | if (AM.BaseOffs) |
| 1998 | return false; |
Bob Wilson | 2dc4f54 | 2009-03-20 22:42:55 +0000 | [diff] [blame] | 1999 | |
Bob Wilson | 2c7dab1 | 2009-04-08 17:55:28 +0000 | [diff] [blame] | 2000 | if (!VT.isSimple()) |
| 2001 | return false; |
| 2002 | |
Chris Lattner | eb13d1b | 2007-04-10 03:48:29 +0000 | [diff] [blame] | 2003 | int Scale = AM.Scale; |
Bob Wilson | 2c7dab1 | 2009-04-08 17:55:28 +0000 | [diff] [blame] | 2004 | switch (VT.getSimpleVT()) { |
Chris Lattner | 37caf8c | 2007-04-09 23:33:39 +0000 | [diff] [blame] | 2005 | default: return false; |
| 2006 | case MVT::i1: |
| 2007 | case MVT::i8: |
| 2008 | case MVT::i32: |
| 2009 | case MVT::i64: |
| 2010 | // This assumes i64 is legalized to a pair of i32. If not (i.e. |
| 2011 | // ldrd / strd are used, then its address mode is same as i16. |
| 2012 | // r + r |
Chris Lattner | eb13d1b | 2007-04-10 03:48:29 +0000 | [diff] [blame] | 2013 | if (Scale < 0) Scale = -Scale; |
| 2014 | if (Scale == 1) |
Chris Lattner | 37caf8c | 2007-04-09 23:33:39 +0000 | [diff] [blame] | 2015 | return true; |
| 2016 | // r + r << imm |
Chris Lattner | e115294 | 2007-04-11 16:17:12 +0000 | [diff] [blame] | 2017 | return isPowerOf2_32(Scale & ~1); |
Chris Lattner | 37caf8c | 2007-04-09 23:33:39 +0000 | [diff] [blame] | 2018 | case MVT::i16: |
| 2019 | // r + r |
Chris Lattner | eb13d1b | 2007-04-10 03:48:29 +0000 | [diff] [blame] | 2020 | if (((unsigned)AM.HasBaseReg + Scale) <= 2) |
Chris Lattner | 37caf8c | 2007-04-09 23:33:39 +0000 | [diff] [blame] | 2021 | return true; |
Chris Lattner | e115294 | 2007-04-11 16:17:12 +0000 | [diff] [blame] | 2022 | return false; |
Bob Wilson | 2dc4f54 | 2009-03-20 22:42:55 +0000 | [diff] [blame] | 2023 | |
Chris Lattner | 37caf8c | 2007-04-09 23:33:39 +0000 | [diff] [blame] | 2024 | case MVT::isVoid: |
| 2025 | // Note, we allow "void" uses (basically, uses that aren't loads or |
| 2026 | // stores), because arm allows folding a scale into many arithmetic |
| 2027 | // operations. This should be made more precise and revisited later. |
Bob Wilson | 2dc4f54 | 2009-03-20 22:42:55 +0000 | [diff] [blame] | 2028 | |
Chris Lattner | 37caf8c | 2007-04-09 23:33:39 +0000 | [diff] [blame] | 2029 | // Allow r << imm, but the imm has to be a multiple of two. |
| 2030 | if (AM.Scale & 1) return false; |
| 2031 | return isPowerOf2_32(AM.Scale); |
| 2032 | } |
| 2033 | break; |
Evan Cheng | b01fad6 | 2007-03-12 23:30:29 +0000 | [diff] [blame] | 2034 | } |
Chris Lattner | 37caf8c | 2007-04-09 23:33:39 +0000 | [diff] [blame] | 2035 | return true; |
Evan Cheng | b01fad6 | 2007-03-12 23:30:29 +0000 | [diff] [blame] | 2036 | } |
| 2037 | |
Duncan Sands | 83ec4b6 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 2038 | static bool getIndexedAddressParts(SDNode *Ptr, MVT VT, |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 2039 | bool isSEXTLoad, SDValue &Base, |
| 2040 | SDValue &Offset, bool &isInc, |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2041 | SelectionDAG &DAG) { |
| 2042 | if (Ptr->getOpcode() != ISD::ADD && Ptr->getOpcode() != ISD::SUB) |
| 2043 | return false; |
| 2044 | |
| 2045 | if (VT == MVT::i16 || ((VT == MVT::i8 || VT == MVT::i1) && isSEXTLoad)) { |
| 2046 | // AddressingMode 3 |
| 2047 | Base = Ptr->getOperand(0); |
| 2048 | if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(Ptr->getOperand(1))) { |
Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 2049 | int RHSC = (int)RHS->getZExtValue(); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2050 | if (RHSC < 0 && RHSC > -256) { |
| 2051 | isInc = false; |
| 2052 | Offset = DAG.getConstant(-RHSC, RHS->getValueType(0)); |
| 2053 | return true; |
| 2054 | } |
| 2055 | } |
| 2056 | isInc = (Ptr->getOpcode() == ISD::ADD); |
| 2057 | Offset = Ptr->getOperand(1); |
| 2058 | return true; |
| 2059 | } else if (VT == MVT::i32 || VT == MVT::i8 || VT == MVT::i1) { |
| 2060 | // AddressingMode 2 |
| 2061 | if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(Ptr->getOperand(1))) { |
Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 2062 | int RHSC = (int)RHS->getZExtValue(); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2063 | if (RHSC < 0 && RHSC > -0x1000) { |
| 2064 | isInc = false; |
| 2065 | Offset = DAG.getConstant(-RHSC, RHS->getValueType(0)); |
| 2066 | Base = Ptr->getOperand(0); |
| 2067 | return true; |
| 2068 | } |
| 2069 | } |
| 2070 | |
| 2071 | if (Ptr->getOpcode() == ISD::ADD) { |
| 2072 | isInc = true; |
| 2073 | ARM_AM::ShiftOpc ShOpcVal= ARM_AM::getShiftOpcForNode(Ptr->getOperand(0)); |
| 2074 | if (ShOpcVal != ARM_AM::no_shift) { |
| 2075 | Base = Ptr->getOperand(1); |
| 2076 | Offset = Ptr->getOperand(0); |
| 2077 | } else { |
| 2078 | Base = Ptr->getOperand(0); |
| 2079 | Offset = Ptr->getOperand(1); |
| 2080 | } |
| 2081 | return true; |
| 2082 | } |
| 2083 | |
| 2084 | isInc = (Ptr->getOpcode() == ISD::ADD); |
| 2085 | Base = Ptr->getOperand(0); |
| 2086 | Offset = Ptr->getOperand(1); |
| 2087 | return true; |
| 2088 | } |
| 2089 | |
| 2090 | // FIXME: Use FLDM / FSTM to emulate indexed FP load / store. |
| 2091 | return false; |
| 2092 | } |
| 2093 | |
| 2094 | /// getPreIndexedAddressParts - returns true by value, base pointer and |
| 2095 | /// offset pointer and addressing mode by reference if the node's address |
| 2096 | /// can be legally represented as pre-indexed load / store address. |
| 2097 | bool |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 2098 | ARMTargetLowering::getPreIndexedAddressParts(SDNode *N, SDValue &Base, |
| 2099 | SDValue &Offset, |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2100 | ISD::MemIndexedMode &AM, |
Dan Gohman | 73e0914 | 2009-01-15 16:29:45 +0000 | [diff] [blame] | 2101 | SelectionDAG &DAG) const { |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2102 | if (Subtarget->isThumb()) |
| 2103 | return false; |
| 2104 | |
Duncan Sands | 83ec4b6 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 2105 | MVT VT; |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 2106 | SDValue Ptr; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2107 | bool isSEXTLoad = false; |
| 2108 | if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) { |
| 2109 | Ptr = LD->getBasePtr(); |
Dan Gohman | b625f2f | 2008-01-30 00:15:11 +0000 | [diff] [blame] | 2110 | VT = LD->getMemoryVT(); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2111 | isSEXTLoad = LD->getExtensionType() == ISD::SEXTLOAD; |
| 2112 | } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) { |
| 2113 | Ptr = ST->getBasePtr(); |
Dan Gohman | b625f2f | 2008-01-30 00:15:11 +0000 | [diff] [blame] | 2114 | VT = ST->getMemoryVT(); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2115 | } else |
| 2116 | return false; |
| 2117 | |
| 2118 | bool isInc; |
Gabor Greif | ba36cb5 | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 2119 | bool isLegal = getIndexedAddressParts(Ptr.getNode(), VT, isSEXTLoad, Base, Offset, |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2120 | isInc, DAG); |
| 2121 | if (isLegal) { |
| 2122 | AM = isInc ? ISD::PRE_INC : ISD::PRE_DEC; |
| 2123 | return true; |
| 2124 | } |
| 2125 | return false; |
| 2126 | } |
| 2127 | |
| 2128 | /// getPostIndexedAddressParts - returns true by value, base pointer and |
| 2129 | /// offset pointer and addressing mode by reference if this node can be |
| 2130 | /// combined with a load / store to form a post-indexed load / store. |
| 2131 | bool ARMTargetLowering::getPostIndexedAddressParts(SDNode *N, SDNode *Op, |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 2132 | SDValue &Base, |
| 2133 | SDValue &Offset, |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2134 | ISD::MemIndexedMode &AM, |
Dan Gohman | 73e0914 | 2009-01-15 16:29:45 +0000 | [diff] [blame] | 2135 | SelectionDAG &DAG) const { |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2136 | if (Subtarget->isThumb()) |
| 2137 | return false; |
| 2138 | |
Duncan Sands | 83ec4b6 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 2139 | MVT VT; |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 2140 | SDValue Ptr; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2141 | bool isSEXTLoad = false; |
| 2142 | if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) { |
Dan Gohman | b625f2f | 2008-01-30 00:15:11 +0000 | [diff] [blame] | 2143 | VT = LD->getMemoryVT(); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2144 | isSEXTLoad = LD->getExtensionType() == ISD::SEXTLOAD; |
| 2145 | } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) { |
Dan Gohman | b625f2f | 2008-01-30 00:15:11 +0000 | [diff] [blame] | 2146 | VT = ST->getMemoryVT(); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2147 | } else |
| 2148 | return false; |
| 2149 | |
| 2150 | bool isInc; |
| 2151 | bool isLegal = getIndexedAddressParts(Op, VT, isSEXTLoad, Base, Offset, |
| 2152 | isInc, DAG); |
| 2153 | if (isLegal) { |
| 2154 | AM = isInc ? ISD::POST_INC : ISD::POST_DEC; |
| 2155 | return true; |
| 2156 | } |
| 2157 | return false; |
| 2158 | } |
| 2159 | |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 2160 | void ARMTargetLowering::computeMaskedBitsForTargetNode(const SDValue Op, |
Dan Gohman | 977a76f | 2008-02-13 22:28:48 +0000 | [diff] [blame] | 2161 | const APInt &Mask, |
Bob Wilson | 2dc4f54 | 2009-03-20 22:42:55 +0000 | [diff] [blame] | 2162 | APInt &KnownZero, |
Dan Gohman | fd29e0e | 2008-02-13 00:35:47 +0000 | [diff] [blame] | 2163 | APInt &KnownOne, |
Dan Gohman | ea859be | 2007-06-22 14:59:07 +0000 | [diff] [blame] | 2164 | const SelectionDAG &DAG, |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2165 | unsigned Depth) const { |
Dan Gohman | fd29e0e | 2008-02-13 00:35:47 +0000 | [diff] [blame] | 2166 | KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2167 | switch (Op.getOpcode()) { |
| 2168 | default: break; |
| 2169 | case ARMISD::CMOV: { |
| 2170 | // Bits are known zero/one if known on the LHS and RHS. |
Dan Gohman | ea859be | 2007-06-22 14:59:07 +0000 | [diff] [blame] | 2171 | DAG.ComputeMaskedBits(Op.getOperand(0), Mask, KnownZero, KnownOne, Depth+1); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2172 | if (KnownZero == 0 && KnownOne == 0) return; |
| 2173 | |
Dan Gohman | fd29e0e | 2008-02-13 00:35:47 +0000 | [diff] [blame] | 2174 | APInt KnownZeroRHS, KnownOneRHS; |
Dan Gohman | ea859be | 2007-06-22 14:59:07 +0000 | [diff] [blame] | 2175 | DAG.ComputeMaskedBits(Op.getOperand(1), Mask, |
| 2176 | KnownZeroRHS, KnownOneRHS, Depth+1); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2177 | KnownZero &= KnownZeroRHS; |
| 2178 | KnownOne &= KnownOneRHS; |
| 2179 | return; |
| 2180 | } |
| 2181 | } |
| 2182 | } |
| 2183 | |
| 2184 | //===----------------------------------------------------------------------===// |
| 2185 | // ARM Inline Assembly Support |
| 2186 | //===----------------------------------------------------------------------===// |
| 2187 | |
| 2188 | /// getConstraintType - Given a constraint letter, return the type of |
| 2189 | /// constraint it is for this target. |
| 2190 | ARMTargetLowering::ConstraintType |
Chris Lattner | 4234f57 | 2007-03-25 02:14:49 +0000 | [diff] [blame] | 2191 | ARMTargetLowering::getConstraintType(const std::string &Constraint) const { |
| 2192 | if (Constraint.size() == 1) { |
| 2193 | switch (Constraint[0]) { |
| 2194 | default: break; |
| 2195 | case 'l': return C_RegisterClass; |
Chris Lattner | c4e3f8e | 2007-04-02 17:24:08 +0000 | [diff] [blame] | 2196 | case 'w': return C_RegisterClass; |
Chris Lattner | 4234f57 | 2007-03-25 02:14:49 +0000 | [diff] [blame] | 2197 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2198 | } |
Chris Lattner | 4234f57 | 2007-03-25 02:14:49 +0000 | [diff] [blame] | 2199 | return TargetLowering::getConstraintType(Constraint); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2200 | } |
| 2201 | |
Bob Wilson | 2dc4f54 | 2009-03-20 22:42:55 +0000 | [diff] [blame] | 2202 | std::pair<unsigned, const TargetRegisterClass*> |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2203 | ARMTargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint, |
Duncan Sands | 83ec4b6 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 2204 | MVT VT) const { |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2205 | if (Constraint.size() == 1) { |
| 2206 | // GCC RS6000 Constraint Letters |
| 2207 | switch (Constraint[0]) { |
Chris Lattner | c4e3f8e | 2007-04-02 17:24:08 +0000 | [diff] [blame] | 2208 | case 'l': |
Jim Grosbach | 30eae3c | 2009-04-07 20:34:09 +0000 | [diff] [blame] | 2209 | if (Subtarget->isThumb()) |
| 2210 | return std::make_pair(0U, ARM::tGPRRegisterClass); |
| 2211 | else |
| 2212 | return std::make_pair(0U, ARM::GPRRegisterClass); |
Chris Lattner | c4e3f8e | 2007-04-02 17:24:08 +0000 | [diff] [blame] | 2213 | case 'r': |
| 2214 | return std::make_pair(0U, ARM::GPRRegisterClass); |
| 2215 | case 'w': |
| 2216 | if (VT == MVT::f32) |
| 2217 | return std::make_pair(0U, ARM::SPRRegisterClass); |
Evan Cheng | 0a7baa2 | 2007-04-04 00:06:07 +0000 | [diff] [blame] | 2218 | if (VT == MVT::f64) |
Chris Lattner | c4e3f8e | 2007-04-02 17:24:08 +0000 | [diff] [blame] | 2219 | return std::make_pair(0U, ARM::DPRRegisterClass); |
| 2220 | break; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2221 | } |
| 2222 | } |
| 2223 | return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT); |
| 2224 | } |
| 2225 | |
| 2226 | std::vector<unsigned> ARMTargetLowering:: |
| 2227 | getRegClassForInlineAsmConstraint(const std::string &Constraint, |
Duncan Sands | 83ec4b6 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 2228 | MVT VT) const { |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2229 | if (Constraint.size() != 1) |
| 2230 | return std::vector<unsigned>(); |
| 2231 | |
| 2232 | switch (Constraint[0]) { // GCC ARM Constraint Letters |
| 2233 | default: break; |
| 2234 | case 'l': |
Jim Grosbach | 30eae3c | 2009-04-07 20:34:09 +0000 | [diff] [blame] | 2235 | return make_vector<unsigned>(ARM::R0, ARM::R1, ARM::R2, ARM::R3, |
| 2236 | ARM::R4, ARM::R5, ARM::R6, ARM::R7, |
| 2237 | 0); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2238 | case 'r': |
| 2239 | return make_vector<unsigned>(ARM::R0, ARM::R1, ARM::R2, ARM::R3, |
| 2240 | ARM::R4, ARM::R5, ARM::R6, ARM::R7, |
| 2241 | ARM::R8, ARM::R9, ARM::R10, ARM::R11, |
| 2242 | ARM::R12, ARM::LR, 0); |
Chris Lattner | c4e3f8e | 2007-04-02 17:24:08 +0000 | [diff] [blame] | 2243 | case 'w': |
| 2244 | if (VT == MVT::f32) |
| 2245 | return make_vector<unsigned>(ARM::S0, ARM::S1, ARM::S2, ARM::S3, |
| 2246 | ARM::S4, ARM::S5, ARM::S6, ARM::S7, |
| 2247 | ARM::S8, ARM::S9, ARM::S10, ARM::S11, |
| 2248 | ARM::S12,ARM::S13,ARM::S14,ARM::S15, |
| 2249 | ARM::S16,ARM::S17,ARM::S18,ARM::S19, |
| 2250 | ARM::S20,ARM::S21,ARM::S22,ARM::S23, |
| 2251 | ARM::S24,ARM::S25,ARM::S26,ARM::S27, |
| 2252 | ARM::S28,ARM::S29,ARM::S30,ARM::S31, 0); |
| 2253 | if (VT == MVT::f64) |
| 2254 | return make_vector<unsigned>(ARM::D0, ARM::D1, ARM::D2, ARM::D3, |
| 2255 | ARM::D4, ARM::D5, ARM::D6, ARM::D7, |
| 2256 | ARM::D8, ARM::D9, ARM::D10,ARM::D11, |
| 2257 | ARM::D12,ARM::D13,ARM::D14,ARM::D15, 0); |
| 2258 | break; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2259 | } |
| 2260 | |
| 2261 | return std::vector<unsigned>(); |
| 2262 | } |
Bob Wilson | bf6396b | 2009-04-01 17:58:54 +0000 | [diff] [blame] | 2263 | |
| 2264 | /// LowerAsmOperandForConstraint - Lower the specified operand into the Ops |
| 2265 | /// vector. If it is invalid, don't add anything to Ops. |
| 2266 | void ARMTargetLowering::LowerAsmOperandForConstraint(SDValue Op, |
| 2267 | char Constraint, |
| 2268 | bool hasMemory, |
| 2269 | std::vector<SDValue>&Ops, |
| 2270 | SelectionDAG &DAG) const { |
| 2271 | SDValue Result(0, 0); |
| 2272 | |
| 2273 | switch (Constraint) { |
| 2274 | default: break; |
| 2275 | case 'I': case 'J': case 'K': case 'L': |
| 2276 | case 'M': case 'N': case 'O': |
| 2277 | ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op); |
| 2278 | if (!C) |
| 2279 | return; |
| 2280 | |
| 2281 | int64_t CVal64 = C->getSExtValue(); |
| 2282 | int CVal = (int) CVal64; |
| 2283 | // None of these constraints allow values larger than 32 bits. Check |
| 2284 | // that the value fits in an int. |
| 2285 | if (CVal != CVal64) |
| 2286 | return; |
| 2287 | |
| 2288 | switch (Constraint) { |
| 2289 | case 'I': |
| 2290 | if (Subtarget->isThumb()) { |
| 2291 | // This must be a constant between 0 and 255, for ADD immediates. |
| 2292 | if (CVal >= 0 && CVal <= 255) |
| 2293 | break; |
| 2294 | } else { |
| 2295 | // A constant that can be used as an immediate value in a |
| 2296 | // data-processing instruction. |
| 2297 | if (ARM_AM::getSOImmVal(CVal) != -1) |
| 2298 | break; |
| 2299 | } |
| 2300 | return; |
| 2301 | |
| 2302 | case 'J': |
| 2303 | if (Subtarget->isThumb()) { |
| 2304 | // This must be a constant between -255 and -1, for negated ADD |
| 2305 | // immediates. This can be used in GCC with an "n" modifier that |
| 2306 | // prints the negated value, for use with SUB instructions. It is |
| 2307 | // not useful otherwise but is implemented for compatibility. |
| 2308 | if (CVal >= -255 && CVal <= -1) |
| 2309 | break; |
| 2310 | } else { |
| 2311 | // This must be a constant between -4095 and 4095. It is not clear |
| 2312 | // what this constraint is intended for. Implemented for |
| 2313 | // compatibility with GCC. |
| 2314 | if (CVal >= -4095 && CVal <= 4095) |
| 2315 | break; |
| 2316 | } |
| 2317 | return; |
| 2318 | |
| 2319 | case 'K': |
| 2320 | if (Subtarget->isThumb()) { |
| 2321 | // A 32-bit value where only one byte has a nonzero value. Exclude |
| 2322 | // zero to match GCC. This constraint is used by GCC internally for |
| 2323 | // constants that can be loaded with a move/shift combination. |
| 2324 | // It is not useful otherwise but is implemented for compatibility. |
| 2325 | if (CVal != 0 && ARM_AM::isThumbImmShiftedVal(CVal)) |
| 2326 | break; |
| 2327 | } else { |
| 2328 | // A constant whose bitwise inverse can be used as an immediate |
| 2329 | // value in a data-processing instruction. This can be used in GCC |
| 2330 | // with a "B" modifier that prints the inverted value, for use with |
| 2331 | // BIC and MVN instructions. It is not useful otherwise but is |
| 2332 | // implemented for compatibility. |
| 2333 | if (ARM_AM::getSOImmVal(~CVal) != -1) |
| 2334 | break; |
| 2335 | } |
| 2336 | return; |
| 2337 | |
| 2338 | case 'L': |
| 2339 | if (Subtarget->isThumb()) { |
| 2340 | // This must be a constant between -7 and 7, |
| 2341 | // for 3-operand ADD/SUB immediate instructions. |
| 2342 | if (CVal >= -7 && CVal < 7) |
| 2343 | break; |
| 2344 | } else { |
| 2345 | // A constant whose negation can be used as an immediate value in a |
| 2346 | // data-processing instruction. This can be used in GCC with an "n" |
| 2347 | // modifier that prints the negated value, for use with SUB |
| 2348 | // instructions. It is not useful otherwise but is implemented for |
| 2349 | // compatibility. |
| 2350 | if (ARM_AM::getSOImmVal(-CVal) != -1) |
| 2351 | break; |
| 2352 | } |
| 2353 | return; |
| 2354 | |
| 2355 | case 'M': |
| 2356 | if (Subtarget->isThumb()) { |
| 2357 | // This must be a multiple of 4 between 0 and 1020, for |
| 2358 | // ADD sp + immediate. |
| 2359 | if ((CVal >= 0 && CVal <= 1020) && ((CVal & 3) == 0)) |
| 2360 | break; |
| 2361 | } else { |
| 2362 | // A power of two or a constant between 0 and 32. This is used in |
| 2363 | // GCC for the shift amount on shifted register operands, but it is |
| 2364 | // useful in general for any shift amounts. |
| 2365 | if ((CVal >= 0 && CVal <= 32) || ((CVal & (CVal - 1)) == 0)) |
| 2366 | break; |
| 2367 | } |
| 2368 | return; |
| 2369 | |
| 2370 | case 'N': |
| 2371 | if (Subtarget->isThumb()) { |
| 2372 | // This must be a constant between 0 and 31, for shift amounts. |
| 2373 | if (CVal >= 0 && CVal <= 31) |
| 2374 | break; |
| 2375 | } |
| 2376 | return; |
| 2377 | |
| 2378 | case 'O': |
| 2379 | if (Subtarget->isThumb()) { |
| 2380 | // This must be a multiple of 4 between -508 and 508, for |
| 2381 | // ADD/SUB sp = sp + immediate. |
| 2382 | if ((CVal >= -508 && CVal <= 508) && ((CVal & 3) == 0)) |
| 2383 | break; |
| 2384 | } |
| 2385 | return; |
| 2386 | } |
| 2387 | Result = DAG.getTargetConstant(CVal, Op.getValueType()); |
| 2388 | break; |
| 2389 | } |
| 2390 | |
| 2391 | if (Result.getNode()) { |
| 2392 | Ops.push_back(Result); |
| 2393 | return; |
| 2394 | } |
| 2395 | return TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, hasMemory, |
| 2396 | Ops, DAG); |
| 2397 | } |