blob: e06846559c3de088544e8a146fa21a8e1970b3ad [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===-- ARMISelLowering.cpp - ARM DAG Lowering Implementation -------------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Evan Chenga8e29892007-01-19 07:51:42 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that ARM uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
15#include "ARM.h"
16#include "ARMAddressingModes.h"
17#include "ARMConstantPoolValue.h"
18#include "ARMISelLowering.h"
19#include "ARMMachineFunctionInfo.h"
20#include "ARMRegisterInfo.h"
21#include "ARMSubtarget.h"
22#include "ARMTargetMachine.h"
23#include "llvm/CallingConv.h"
24#include "llvm/Constants.h"
Bob Wilson1f595bb2009-04-17 19:07:39 +000025#include "llvm/Function.h"
Evan Cheng27707472007-03-16 08:43:56 +000026#include "llvm/Instruction.h"
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +000027#include "llvm/Intrinsics.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000028#include "llvm/GlobalValue.h"
Bob Wilson1f595bb2009-04-17 19:07:39 +000029#include "llvm/CodeGen/CallingConvLower.h"
Evan Chenga8e29892007-01-19 07:51:42 +000030#include "llvm/CodeGen/MachineBasicBlock.h"
31#include "llvm/CodeGen/MachineFrameInfo.h"
32#include "llvm/CodeGen/MachineFunction.h"
33#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000034#include "llvm/CodeGen/MachineRegisterInfo.h"
Bob Wilson1f595bb2009-04-17 19:07:39 +000035#include "llvm/CodeGen/PseudoSourceValue.h"
Evan Chenga8e29892007-01-19 07:51:42 +000036#include "llvm/CodeGen/SelectionDAG.h"
Evan Chengb6ab2542007-01-31 08:40:13 +000037#include "llvm/Target/TargetOptions.h"
Evan Chenga8e29892007-01-19 07:51:42 +000038#include "llvm/ADT/VectorExtras.h"
Evan Chengb01fad62007-03-12 23:30:29 +000039#include "llvm/Support/MathExtras.h"
Evan Chenga8e29892007-01-19 07:51:42 +000040using namespace llvm;
41
Bob Wilsondee46d72009-04-17 20:35:10 +000042static bool CC_ARM_APCS_Custom_f64(unsigned &ValNo, MVT &ValVT, MVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +000043 CCValAssign::LocInfo &LocInfo,
44 ISD::ArgFlagsTy &ArgFlags,
45 CCState &State);
Bob Wilsondee46d72009-04-17 20:35:10 +000046static bool CC_ARM_AAPCS_Custom_f64(unsigned &ValNo, MVT &ValVT, MVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +000047 CCValAssign::LocInfo &LocInfo,
48 ISD::ArgFlagsTy &ArgFlags,
49 CCState &State);
Bob Wilsondee46d72009-04-17 20:35:10 +000050static bool RetCC_ARM_APCS_Custom_f64(unsigned &ValNo, MVT &ValVT, MVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +000051 CCValAssign::LocInfo &LocInfo,
52 ISD::ArgFlagsTy &ArgFlags,
53 CCState &State);
Bob Wilsondee46d72009-04-17 20:35:10 +000054static bool RetCC_ARM_AAPCS_Custom_f64(unsigned &ValNo, MVT &ValVT, MVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +000055 CCValAssign::LocInfo &LocInfo,
56 ISD::ArgFlagsTy &ArgFlags,
57 CCState &State);
58
Evan Chenga8e29892007-01-19 07:51:42 +000059ARMTargetLowering::ARMTargetLowering(TargetMachine &TM)
60 : TargetLowering(TM), ARMPCLabelIndex(0) {
61 Subtarget = &TM.getSubtarget<ARMSubtarget>();
62
Evan Chengb1df8f22007-04-27 08:15:43 +000063 if (Subtarget->isTargetDarwin()) {
Evan Chengb1df8f22007-04-27 08:15:43 +000064 // Uses VFP for Thumb libfuncs if available.
65 if (Subtarget->isThumb() && Subtarget->hasVFP2()) {
66 // Single-precision floating-point arithmetic.
67 setLibcallName(RTLIB::ADD_F32, "__addsf3vfp");
68 setLibcallName(RTLIB::SUB_F32, "__subsf3vfp");
69 setLibcallName(RTLIB::MUL_F32, "__mulsf3vfp");
70 setLibcallName(RTLIB::DIV_F32, "__divsf3vfp");
Evan Chenga8e29892007-01-19 07:51:42 +000071
Evan Chengb1df8f22007-04-27 08:15:43 +000072 // Double-precision floating-point arithmetic.
73 setLibcallName(RTLIB::ADD_F64, "__adddf3vfp");
74 setLibcallName(RTLIB::SUB_F64, "__subdf3vfp");
75 setLibcallName(RTLIB::MUL_F64, "__muldf3vfp");
76 setLibcallName(RTLIB::DIV_F64, "__divdf3vfp");
Evan Cheng193f8502007-01-31 09:30:58 +000077
Evan Chengb1df8f22007-04-27 08:15:43 +000078 // Single-precision comparisons.
79 setLibcallName(RTLIB::OEQ_F32, "__eqsf2vfp");
80 setLibcallName(RTLIB::UNE_F32, "__nesf2vfp");
81 setLibcallName(RTLIB::OLT_F32, "__ltsf2vfp");
82 setLibcallName(RTLIB::OLE_F32, "__lesf2vfp");
83 setLibcallName(RTLIB::OGE_F32, "__gesf2vfp");
84 setLibcallName(RTLIB::OGT_F32, "__gtsf2vfp");
85 setLibcallName(RTLIB::UO_F32, "__unordsf2vfp");
86 setLibcallName(RTLIB::O_F32, "__unordsf2vfp");
Evan Chenga8e29892007-01-19 07:51:42 +000087
Evan Chengb1df8f22007-04-27 08:15:43 +000088 setCmpLibcallCC(RTLIB::OEQ_F32, ISD::SETNE);
89 setCmpLibcallCC(RTLIB::UNE_F32, ISD::SETNE);
90 setCmpLibcallCC(RTLIB::OLT_F32, ISD::SETNE);
91 setCmpLibcallCC(RTLIB::OLE_F32, ISD::SETNE);
92 setCmpLibcallCC(RTLIB::OGE_F32, ISD::SETNE);
93 setCmpLibcallCC(RTLIB::OGT_F32, ISD::SETNE);
94 setCmpLibcallCC(RTLIB::UO_F32, ISD::SETNE);
95 setCmpLibcallCC(RTLIB::O_F32, ISD::SETEQ);
Evan Cheng193f8502007-01-31 09:30:58 +000096
Evan Chengb1df8f22007-04-27 08:15:43 +000097 // Double-precision comparisons.
98 setLibcallName(RTLIB::OEQ_F64, "__eqdf2vfp");
99 setLibcallName(RTLIB::UNE_F64, "__nedf2vfp");
100 setLibcallName(RTLIB::OLT_F64, "__ltdf2vfp");
101 setLibcallName(RTLIB::OLE_F64, "__ledf2vfp");
102 setLibcallName(RTLIB::OGE_F64, "__gedf2vfp");
103 setLibcallName(RTLIB::OGT_F64, "__gtdf2vfp");
104 setLibcallName(RTLIB::UO_F64, "__unorddf2vfp");
105 setLibcallName(RTLIB::O_F64, "__unorddf2vfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000106
Evan Chengb1df8f22007-04-27 08:15:43 +0000107 setCmpLibcallCC(RTLIB::OEQ_F64, ISD::SETNE);
108 setCmpLibcallCC(RTLIB::UNE_F64, ISD::SETNE);
109 setCmpLibcallCC(RTLIB::OLT_F64, ISD::SETNE);
110 setCmpLibcallCC(RTLIB::OLE_F64, ISD::SETNE);
111 setCmpLibcallCC(RTLIB::OGE_F64, ISD::SETNE);
112 setCmpLibcallCC(RTLIB::OGT_F64, ISD::SETNE);
113 setCmpLibcallCC(RTLIB::UO_F64, ISD::SETNE);
114 setCmpLibcallCC(RTLIB::O_F64, ISD::SETEQ);
Evan Chenga8e29892007-01-19 07:51:42 +0000115
Evan Chengb1df8f22007-04-27 08:15:43 +0000116 // Floating-point to integer conversions.
117 // i64 conversions are done via library routines even when generating VFP
118 // instructions, so use the same ones.
119 setLibcallName(RTLIB::FPTOSINT_F64_I32, "__fixdfsivfp");
120 setLibcallName(RTLIB::FPTOUINT_F64_I32, "__fixunsdfsivfp");
121 setLibcallName(RTLIB::FPTOSINT_F32_I32, "__fixsfsivfp");
122 setLibcallName(RTLIB::FPTOUINT_F32_I32, "__fixunssfsivfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000123
Evan Chengb1df8f22007-04-27 08:15:43 +0000124 // Conversions between floating types.
125 setLibcallName(RTLIB::FPROUND_F64_F32, "__truncdfsf2vfp");
126 setLibcallName(RTLIB::FPEXT_F32_F64, "__extendsfdf2vfp");
127
128 // Integer to floating-point conversions.
129 // i64 conversions are done via library routines even when generating VFP
130 // instructions, so use the same ones.
Bob Wilson2a14c522009-03-20 23:16:43 +0000131 // FIXME: There appears to be some naming inconsistency in ARM libgcc:
132 // e.g., __floatunsidf vs. __floatunssidfvfp.
Evan Chengb1df8f22007-04-27 08:15:43 +0000133 setLibcallName(RTLIB::SINTTOFP_I32_F64, "__floatsidfvfp");
134 setLibcallName(RTLIB::UINTTOFP_I32_F64, "__floatunssidfvfp");
135 setLibcallName(RTLIB::SINTTOFP_I32_F32, "__floatsisfvfp");
136 setLibcallName(RTLIB::UINTTOFP_I32_F32, "__floatunssisfvfp");
137 }
Evan Chenga8e29892007-01-19 07:51:42 +0000138 }
139
Jim Grosbach30eae3c2009-04-07 20:34:09 +0000140 if (Subtarget->isThumb())
141 addRegisterClass(MVT::i32, ARM::tGPRRegisterClass);
142 else
143 addRegisterClass(MVT::i32, ARM::GPRRegisterClass);
Evan Chengb6ab2542007-01-31 08:40:13 +0000144 if (!UseSoftFloat && Subtarget->hasVFP2() && !Subtarget->isThumb()) {
Evan Chenga8e29892007-01-19 07:51:42 +0000145 addRegisterClass(MVT::f32, ARM::SPRRegisterClass);
146 addRegisterClass(MVT::f64, ARM::DPRRegisterClass);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000147
Chris Lattnerddf89562008-01-17 19:59:44 +0000148 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000149 }
Evan Cheng9f8cbd12007-05-18 00:19:34 +0000150 computeRegisterProperties();
Evan Chenga8e29892007-01-19 07:51:42 +0000151
152 // ARM does not have f32 extending load.
Evan Cheng03294662008-10-14 21:26:46 +0000153 setLoadExtAction(ISD::EXTLOAD, MVT::f32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000154
Duncan Sandsf9c98e62008-01-23 20:39:46 +0000155 // ARM does not have i1 sign extending load.
Evan Cheng03294662008-10-14 21:26:46 +0000156 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Duncan Sandsf9c98e62008-01-23 20:39:46 +0000157
Evan Chenga8e29892007-01-19 07:51:42 +0000158 // ARM supports all 4 flavors of integer indexed load / store.
159 for (unsigned im = (unsigned)ISD::PRE_INC;
160 im != (unsigned)ISD::LAST_INDEXED_MODE; ++im) {
161 setIndexedLoadAction(im, MVT::i1, Legal);
162 setIndexedLoadAction(im, MVT::i8, Legal);
163 setIndexedLoadAction(im, MVT::i16, Legal);
164 setIndexedLoadAction(im, MVT::i32, Legal);
165 setIndexedStoreAction(im, MVT::i1, Legal);
166 setIndexedStoreAction(im, MVT::i8, Legal);
167 setIndexedStoreAction(im, MVT::i16, Legal);
168 setIndexedStoreAction(im, MVT::i32, Legal);
169 }
170
171 // i64 operation support.
172 if (Subtarget->isThumb()) {
173 setOperationAction(ISD::MUL, MVT::i64, Expand);
174 setOperationAction(ISD::MULHU, MVT::i32, Expand);
175 setOperationAction(ISD::MULHS, MVT::i32, Expand);
Dan Gohman525178c2007-10-08 18:33:35 +0000176 setOperationAction(ISD::UMUL_LOHI, MVT::i32, Expand);
177 setOperationAction(ISD::SMUL_LOHI, MVT::i32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000178 } else {
Dan Gohman525178c2007-10-08 18:33:35 +0000179 setOperationAction(ISD::MUL, MVT::i64, Expand);
180 setOperationAction(ISD::MULHU, MVT::i32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000181 if (!Subtarget->hasV6Ops())
Dan Gohman525178c2007-10-08 18:33:35 +0000182 setOperationAction(ISD::MULHS, MVT::i32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000183 }
184 setOperationAction(ISD::SHL_PARTS, MVT::i32, Expand);
185 setOperationAction(ISD::SRA_PARTS, MVT::i32, Expand);
186 setOperationAction(ISD::SRL_PARTS, MVT::i32, Expand);
187 setOperationAction(ISD::SRL, MVT::i64, Custom);
188 setOperationAction(ISD::SRA, MVT::i64, Custom);
189
190 // ARM does not have ROTL.
191 setOperationAction(ISD::ROTL, MVT::i32, Expand);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000192 setOperationAction(ISD::CTTZ, MVT::i32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000193 setOperationAction(ISD::CTPOP, MVT::i32, Expand);
Evan Chengb0636152007-02-01 23:34:03 +0000194 if (!Subtarget->hasV5TOps() || Subtarget->isThumb())
Evan Chenga8e29892007-01-19 07:51:42 +0000195 setOperationAction(ISD::CTLZ, MVT::i32, Expand);
196
Lauro Ramos Venancio368f20f2007-03-16 22:54:16 +0000197 // Only ARMv6 has BSWAP.
198 if (!Subtarget->hasV6Ops())
Chris Lattner1719e132007-03-20 02:25:53 +0000199 setOperationAction(ISD::BSWAP, MVT::i32, Expand);
Lauro Ramos Venancio368f20f2007-03-16 22:54:16 +0000200
Evan Chenga8e29892007-01-19 07:51:42 +0000201 // These are expanded into libcalls.
202 setOperationAction(ISD::SDIV, MVT::i32, Expand);
203 setOperationAction(ISD::UDIV, MVT::i32, Expand);
204 setOperationAction(ISD::SREM, MVT::i32, Expand);
205 setOperationAction(ISD::UREM, MVT::i32, Expand);
Dan Gohman525178c2007-10-08 18:33:35 +0000206 setOperationAction(ISD::SDIVREM, MVT::i32, Expand);
207 setOperationAction(ISD::UDIVREM, MVT::i32, Expand);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000208
Evan Chenga8e29892007-01-19 07:51:42 +0000209 // Support label based line numbers.
Dan Gohman7f460202008-06-30 20:59:49 +0000210 setOperationAction(ISD::DBG_STOPPOINT, MVT::Other, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000211 setOperationAction(ISD::DEBUG_LOC, MVT::Other, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000212
213 setOperationAction(ISD::RET, MVT::Other, Custom);
214 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
215 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +0000216 setOperationAction(ISD::GLOBAL_OFFSET_TABLE, MVT::i32, Custom);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000217 setOperationAction(ISD::GlobalTLSAddress, MVT::i32, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000218
Evan Chenga8e29892007-01-19 07:51:42 +0000219 // Use the default implementation.
Bob Wilson2dc4f542009-03-20 22:42:55 +0000220 setOperationAction(ISD::VASTART, MVT::Other, Custom);
221 setOperationAction(ISD::VAARG, MVT::Other, Expand);
222 setOperationAction(ISD::VACOPY, MVT::Other, Expand);
223 setOperationAction(ISD::VAEND, MVT::Other, Expand);
224 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000225 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000226 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Expand);
227 setOperationAction(ISD::MEMBARRIER, MVT::Other, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000228
229 if (!Subtarget->hasV6Ops()) {
230 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16, Expand);
231 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8, Expand);
232 }
233 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
234
Evan Chengb6ab2542007-01-31 08:40:13 +0000235 if (!UseSoftFloat && Subtarget->hasVFP2() && !Subtarget->isThumb())
Evan Chengc7c77292008-11-04 19:57:48 +0000236 // Turn f64->i64 into FMRRD, i64 -> f64 to FMDRR iff target supports vfp2.
Evan Chenga8e29892007-01-19 07:51:42 +0000237 setOperationAction(ISD::BIT_CONVERT, MVT::i64, Custom);
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +0000238
239 // We want to custom lower some of our intrinsics.
240 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
241
Bob Wilson2dc4f542009-03-20 22:42:55 +0000242 setOperationAction(ISD::SETCC, MVT::i32, Expand);
243 setOperationAction(ISD::SETCC, MVT::f32, Expand);
244 setOperationAction(ISD::SETCC, MVT::f64, Expand);
245 setOperationAction(ISD::SELECT, MVT::i32, Expand);
246 setOperationAction(ISD::SELECT, MVT::f32, Expand);
247 setOperationAction(ISD::SELECT, MVT::f64, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000248 setOperationAction(ISD::SELECT_CC, MVT::i32, Custom);
249 setOperationAction(ISD::SELECT_CC, MVT::f32, Custom);
250 setOperationAction(ISD::SELECT_CC, MVT::f64, Custom);
251
Bob Wilson2dc4f542009-03-20 22:42:55 +0000252 setOperationAction(ISD::BRCOND, MVT::Other, Expand);
253 setOperationAction(ISD::BR_CC, MVT::i32, Custom);
254 setOperationAction(ISD::BR_CC, MVT::f32, Custom);
255 setOperationAction(ISD::BR_CC, MVT::f64, Custom);
256 setOperationAction(ISD::BR_JT, MVT::Other, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000257
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000258 // We don't support sin/cos/fmod/copysign/pow
Bob Wilson2dc4f542009-03-20 22:42:55 +0000259 setOperationAction(ISD::FSIN, MVT::f64, Expand);
260 setOperationAction(ISD::FSIN, MVT::f32, Expand);
261 setOperationAction(ISD::FCOS, MVT::f32, Expand);
262 setOperationAction(ISD::FCOS, MVT::f64, Expand);
263 setOperationAction(ISD::FREM, MVT::f64, Expand);
264 setOperationAction(ISD::FREM, MVT::f32, Expand);
Evan Cheng110cf482008-04-01 01:50:16 +0000265 if (!UseSoftFloat && Subtarget->hasVFP2() && !Subtarget->isThumb()) {
266 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
267 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
268 }
Bob Wilson2dc4f542009-03-20 22:42:55 +0000269 setOperationAction(ISD::FPOW, MVT::f64, Expand);
270 setOperationAction(ISD::FPOW, MVT::f32, Expand);
271
Evan Chenga8e29892007-01-19 07:51:42 +0000272 // int <-> fp are custom expanded into bit_convert + ARMISD ops.
Evan Cheng110cf482008-04-01 01:50:16 +0000273 if (!UseSoftFloat && Subtarget->hasVFP2() && !Subtarget->isThumb()) {
274 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
275 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Custom);
276 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Custom);
277 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
278 }
Evan Chenga8e29892007-01-19 07:51:42 +0000279
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +0000280 // We have target-specific dag combine patterns for the following nodes:
281 // ARMISD::FMRRD - No need to call setTargetDAGCombine
Chris Lattnerd1980a52009-03-12 06:52:53 +0000282 setTargetDAGCombine(ISD::ADD);
283 setTargetDAGCombine(ISD::SUB);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000284
Evan Chenga8e29892007-01-19 07:51:42 +0000285 setStackPointerRegisterToSaveRestore(ARM::SP);
Evan Chenga8e29892007-01-19 07:51:42 +0000286 setSchedulingPreference(SchedulingForRegPressure);
Evan Cheng9f8cbd12007-05-18 00:19:34 +0000287 setIfCvtBlockSizeLimit(Subtarget->isThumb() ? 0 : 10);
Evan Cheng97e604e2007-06-19 23:55:02 +0000288 setIfCvtDupBlockSizeLimit(Subtarget->isThumb() ? 0 : 2);
Dale Johannesen8dd86c12007-05-17 21:31:21 +0000289
290 maxStoresPerMemcpy = 1; //// temporary - rewrite interface to use type
Bob Wilsone6abdff2009-05-18 20:55:32 +0000291 // Do not enable CodePlacementOpt for now: it currently runs after the
292 // ARMConstantIslandPass and messes up branch relaxation and placement
293 // of constant islands.
294 // benefitFromCodePlacementOpt = true;
Evan Chenga8e29892007-01-19 07:51:42 +0000295}
296
Evan Chenga8e29892007-01-19 07:51:42 +0000297const char *ARMTargetLowering::getTargetNodeName(unsigned Opcode) const {
298 switch (Opcode) {
299 default: return 0;
300 case ARMISD::Wrapper: return "ARMISD::Wrapper";
Evan Chenga8e29892007-01-19 07:51:42 +0000301 case ARMISD::WrapperJT: return "ARMISD::WrapperJT";
302 case ARMISD::CALL: return "ARMISD::CALL";
Evan Cheng277f0742007-06-19 21:05:09 +0000303 case ARMISD::CALL_PRED: return "ARMISD::CALL_PRED";
Evan Chenga8e29892007-01-19 07:51:42 +0000304 case ARMISD::CALL_NOLINK: return "ARMISD::CALL_NOLINK";
305 case ARMISD::tCALL: return "ARMISD::tCALL";
306 case ARMISD::BRCOND: return "ARMISD::BRCOND";
307 case ARMISD::BR_JT: return "ARMISD::BR_JT";
308 case ARMISD::RET_FLAG: return "ARMISD::RET_FLAG";
309 case ARMISD::PIC_ADD: return "ARMISD::PIC_ADD";
310 case ARMISD::CMP: return "ARMISD::CMP";
Lauro Ramos Venancio99966632007-04-02 01:30:03 +0000311 case ARMISD::CMPNZ: return "ARMISD::CMPNZ";
Evan Chenga8e29892007-01-19 07:51:42 +0000312 case ARMISD::CMPFP: return "ARMISD::CMPFP";
313 case ARMISD::CMPFPw0: return "ARMISD::CMPFPw0";
314 case ARMISD::FMSTAT: return "ARMISD::FMSTAT";
315 case ARMISD::CMOV: return "ARMISD::CMOV";
316 case ARMISD::CNEG: return "ARMISD::CNEG";
Bob Wilson2dc4f542009-03-20 22:42:55 +0000317
Evan Chenga8e29892007-01-19 07:51:42 +0000318 case ARMISD::FTOSI: return "ARMISD::FTOSI";
319 case ARMISD::FTOUI: return "ARMISD::FTOUI";
320 case ARMISD::SITOF: return "ARMISD::SITOF";
321 case ARMISD::UITOF: return "ARMISD::UITOF";
Evan Chenga8e29892007-01-19 07:51:42 +0000322
323 case ARMISD::SRL_FLAG: return "ARMISD::SRL_FLAG";
324 case ARMISD::SRA_FLAG: return "ARMISD::SRA_FLAG";
325 case ARMISD::RRX: return "ARMISD::RRX";
Bob Wilson2dc4f542009-03-20 22:42:55 +0000326
Evan Chenga8e29892007-01-19 07:51:42 +0000327 case ARMISD::FMRRD: return "ARMISD::FMRRD";
328 case ARMISD::FMDRR: return "ARMISD::FMDRR";
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000329
330 case ARMISD::THREAD_POINTER:return "ARMISD::THREAD_POINTER";
Evan Chenga8e29892007-01-19 07:51:42 +0000331 }
332}
333
334//===----------------------------------------------------------------------===//
335// Lowering Code
336//===----------------------------------------------------------------------===//
337
Evan Chenga8e29892007-01-19 07:51:42 +0000338/// IntCCToARMCC - Convert a DAG integer condition code to an ARM CC
339static ARMCC::CondCodes IntCCToARMCC(ISD::CondCode CC) {
340 switch (CC) {
341 default: assert(0 && "Unknown condition code!");
342 case ISD::SETNE: return ARMCC::NE;
343 case ISD::SETEQ: return ARMCC::EQ;
344 case ISD::SETGT: return ARMCC::GT;
345 case ISD::SETGE: return ARMCC::GE;
346 case ISD::SETLT: return ARMCC::LT;
347 case ISD::SETLE: return ARMCC::LE;
348 case ISD::SETUGT: return ARMCC::HI;
349 case ISD::SETUGE: return ARMCC::HS;
350 case ISD::SETULT: return ARMCC::LO;
351 case ISD::SETULE: return ARMCC::LS;
352 }
353}
354
355/// FPCCToARMCC - Convert a DAG fp condition code to an ARM CC. It
356/// returns true if the operands should be inverted to form the proper
357/// comparison.
358static bool FPCCToARMCC(ISD::CondCode CC, ARMCC::CondCodes &CondCode,
359 ARMCC::CondCodes &CondCode2) {
360 bool Invert = false;
361 CondCode2 = ARMCC::AL;
362 switch (CC) {
363 default: assert(0 && "Unknown FP condition!");
364 case ISD::SETEQ:
365 case ISD::SETOEQ: CondCode = ARMCC::EQ; break;
366 case ISD::SETGT:
367 case ISD::SETOGT: CondCode = ARMCC::GT; break;
368 case ISD::SETGE:
369 case ISD::SETOGE: CondCode = ARMCC::GE; break;
370 case ISD::SETOLT: CondCode = ARMCC::MI; break;
371 case ISD::SETOLE: CondCode = ARMCC::GT; Invert = true; break;
372 case ISD::SETONE: CondCode = ARMCC::MI; CondCode2 = ARMCC::GT; break;
373 case ISD::SETO: CondCode = ARMCC::VC; break;
374 case ISD::SETUO: CondCode = ARMCC::VS; break;
375 case ISD::SETUEQ: CondCode = ARMCC::EQ; CondCode2 = ARMCC::VS; break;
376 case ISD::SETUGT: CondCode = ARMCC::HI; break;
377 case ISD::SETUGE: CondCode = ARMCC::PL; break;
378 case ISD::SETLT:
379 case ISD::SETULT: CondCode = ARMCC::LT; break;
380 case ISD::SETLE:
381 case ISD::SETULE: CondCode = ARMCC::LE; break;
382 case ISD::SETNE:
383 case ISD::SETUNE: CondCode = ARMCC::NE; break;
384 }
385 return Invert;
386}
387
Bob Wilson1f595bb2009-04-17 19:07:39 +0000388//===----------------------------------------------------------------------===//
389// Calling Convention Implementation
390//
391// The lower operations present on calling convention works on this order:
392// LowerCALL (virt regs --> phys regs, virt regs --> stack)
393// LowerFORMAL_ARGUMENTS (phys --> virt regs, stack --> virt regs)
394// LowerRET (virt regs --> phys regs)
395// LowerCALL (phys regs --> virt regs)
396//
397//===----------------------------------------------------------------------===//
398
399#include "ARMGenCallingConv.inc"
400
401// APCS f64 is in register pairs, possibly split to stack
Bob Wilsondee46d72009-04-17 20:35:10 +0000402static bool CC_ARM_APCS_Custom_f64(unsigned &ValNo, MVT &ValVT, MVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +0000403 CCValAssign::LocInfo &LocInfo,
404 ISD::ArgFlagsTy &ArgFlags,
405 CCState &State) {
406 static const unsigned HiRegList[] = { ARM::R0, ARM::R1, ARM::R2, ARM::R3 };
407 static const unsigned LoRegList[] = { ARM::R1,
408 ARM::R2,
409 ARM::R3,
410 ARM::NoRegister };
411
Bob Wilsone65586b2009-04-17 20:40:45 +0000412 unsigned Reg = State.AllocateReg(HiRegList, LoRegList, 4);
413 if (Reg == 0)
414 return false; // we didn't handle it
Bob Wilson1f595bb2009-04-17 19:07:39 +0000415
Bob Wilsone65586b2009-04-17 20:40:45 +0000416 unsigned i;
417 for (i = 0; i < 4; ++i)
418 if (HiRegList[i] == Reg)
419 break;
420
421 State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, Reg, MVT::i32, LocInfo));
422 if (LoRegList[i] != ARM::NoRegister)
423 State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, LoRegList[i],
Bob Wilson1f595bb2009-04-17 19:07:39 +0000424 MVT::i32, LocInfo));
Bob Wilsone65586b2009-04-17 20:40:45 +0000425 else
426 State.addLoc(CCValAssign::getCustomMem(ValNo, ValVT,
427 State.AllocateStack(4, 4),
428 MVT::i32, LocInfo));
429 return true; // we handled it
Bob Wilson1f595bb2009-04-17 19:07:39 +0000430}
431
432// AAPCS f64 is in aligned register pairs
Bob Wilsondee46d72009-04-17 20:35:10 +0000433static bool CC_ARM_AAPCS_Custom_f64(unsigned &ValNo, MVT &ValVT, MVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +0000434 CCValAssign::LocInfo &LocInfo,
435 ISD::ArgFlagsTy &ArgFlags,
436 CCState &State) {
437 static const unsigned HiRegList[] = { ARM::R0, ARM::R2 };
438 static const unsigned LoRegList[] = { ARM::R1, ARM::R3 };
439
Bob Wilsone65586b2009-04-17 20:40:45 +0000440 unsigned Reg = State.AllocateReg(HiRegList, LoRegList, 2);
441 if (Reg == 0)
442 return false; // we didn't handle it
Bob Wilson1f595bb2009-04-17 19:07:39 +0000443
Bob Wilsone65586b2009-04-17 20:40:45 +0000444 unsigned i;
445 for (i = 0; i < 2; ++i)
446 if (HiRegList[i] == Reg)
447 break;
Bob Wilson1f595bb2009-04-17 19:07:39 +0000448
Bob Wilsone65586b2009-04-17 20:40:45 +0000449 State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, Reg, MVT::i32, LocInfo));
450 State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, LoRegList[i],
451 MVT::i32, LocInfo));
452 return true; // we handled it
Bob Wilson1f595bb2009-04-17 19:07:39 +0000453}
454
Bob Wilsondee46d72009-04-17 20:35:10 +0000455static bool RetCC_ARM_APCS_Custom_f64(unsigned &ValNo, MVT &ValVT, MVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +0000456 CCValAssign::LocInfo &LocInfo,
457 ISD::ArgFlagsTy &ArgFlags,
458 CCState &State) {
459 static const unsigned HiRegList[] = { ARM::R0, ARM::R2 };
460 static const unsigned LoRegList[] = { ARM::R1, ARM::R3 };
461
Bob Wilsone65586b2009-04-17 20:40:45 +0000462 unsigned Reg = State.AllocateReg(HiRegList, LoRegList, 2);
463 if (Reg == 0)
464 return false; // we didn't handle it
Bob Wilson1f595bb2009-04-17 19:07:39 +0000465
Bob Wilsone65586b2009-04-17 20:40:45 +0000466 unsigned i;
467 for (i = 0; i < 2; ++i)
468 if (HiRegList[i] == Reg)
469 break;
Bob Wilson1f595bb2009-04-17 19:07:39 +0000470
Bob Wilsone65586b2009-04-17 20:40:45 +0000471 State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, Reg, MVT::i32, LocInfo));
472 State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, LoRegList[i],
473 MVT::i32, LocInfo));
474 return true; // we handled it
Bob Wilson1f595bb2009-04-17 19:07:39 +0000475}
476
Bob Wilsondee46d72009-04-17 20:35:10 +0000477static bool RetCC_ARM_AAPCS_Custom_f64(unsigned &ValNo, MVT &ValVT, MVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +0000478 CCValAssign::LocInfo &LocInfo,
479 ISD::ArgFlagsTy &ArgFlags,
480 CCState &State) {
481 return RetCC_ARM_APCS_Custom_f64(ValNo, ValVT, LocVT, LocInfo, ArgFlags,
482 State);
483}
484
Bob Wilson1f595bb2009-04-17 19:07:39 +0000485/// LowerCallResult - Lower the result values of an ISD::CALL into the
486/// appropriate copies out of appropriate physical registers. This assumes that
487/// Chain/InFlag are the input chain/flag to use, and that TheCall is the call
488/// being lowered. The returns a SDNode with the same number of values as the
489/// ISD::CALL.
490SDNode *ARMTargetLowering::
491LowerCallResult(SDValue Chain, SDValue InFlag, CallSDNode *TheCall,
492 unsigned CallingConv, SelectionDAG &DAG) {
493
494 DebugLoc dl = TheCall->getDebugLoc();
495 // Assign locations to each value returned by this call.
496 SmallVector<CCValAssign, 16> RVLocs;
497 bool isVarArg = TheCall->isVarArg();
498 CCState CCInfo(CallingConv, isVarArg, getTargetMachine(), RVLocs);
499 CCInfo.AnalyzeCallResult(TheCall, RetCC_ARM);
500
501 SmallVector<SDValue, 8> ResultVals;
502
503 // Copy all of the result registers out of their specified physreg.
504 for (unsigned i = 0; i != RVLocs.size(); ++i) {
505 CCValAssign VA = RVLocs[i];
506
Bob Wilson80915242009-04-25 00:33:20 +0000507 SDValue Val;
Bob Wilson1f595bb2009-04-17 19:07:39 +0000508 if (VA.needsCustom()) {
Bob Wilson80915242009-04-25 00:33:20 +0000509 // Handle f64 as custom.
510 SDValue Lo = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32,
Bob Wilson1f595bb2009-04-17 19:07:39 +0000511 InFlag);
Bob Wilson4d59e1d2009-04-24 17:00:36 +0000512 Chain = Lo.getValue(1);
513 InFlag = Lo.getValue(2);
Bob Wilson1f595bb2009-04-17 19:07:39 +0000514 VA = RVLocs[++i]; // skip ahead to next loc
Bob Wilson80915242009-04-25 00:33:20 +0000515 SDValue Hi = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32,
Bob Wilson4d59e1d2009-04-24 17:00:36 +0000516 InFlag);
517 Chain = Hi.getValue(1);
518 InFlag = Hi.getValue(2);
Bob Wilson80915242009-04-25 00:33:20 +0000519 Val = DAG.getNode(ARMISD::FMDRR, dl, MVT::f64, Lo, Hi);
Bob Wilson1f595bb2009-04-17 19:07:39 +0000520 } else {
Bob Wilson80915242009-04-25 00:33:20 +0000521 Val = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), VA.getLocVT(),
522 InFlag);
Bob Wilson4d59e1d2009-04-24 17:00:36 +0000523 Chain = Val.getValue(1);
524 InFlag = Val.getValue(2);
Bob Wilson1f595bb2009-04-17 19:07:39 +0000525 }
Bob Wilson80915242009-04-25 00:33:20 +0000526
527 switch (VA.getLocInfo()) {
528 default: assert(0 && "Unknown loc info!");
529 case CCValAssign::Full: break;
530 case CCValAssign::BCvt:
531 Val = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getValVT(), Val);
532 break;
533 }
534
535 ResultVals.push_back(Val);
Bob Wilson1f595bb2009-04-17 19:07:39 +0000536 }
537
538 // Merge everything together with a MERGE_VALUES node.
539 ResultVals.push_back(Chain);
540 return DAG.getNode(ISD::MERGE_VALUES, dl, TheCall->getVTList(),
541 &ResultVals[0], ResultVals.size()).getNode();
542}
543
544/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
545/// by "Src" to address "Dst" of size "Size". Alignment information is
Bob Wilsondee46d72009-04-17 20:35:10 +0000546/// specified by the specific parameter attribute. The copy will be passed as
Bob Wilson1f595bb2009-04-17 19:07:39 +0000547/// a byval function parameter.
548/// Sometimes what we are copying is the end of a larger object, the part that
549/// does not fit in registers.
550static SDValue
551CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
552 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
553 DebugLoc dl) {
554 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
555 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
556 /*AlwaysInline=*/false, NULL, 0, NULL, 0);
557}
558
Bob Wilsondee46d72009-04-17 20:35:10 +0000559/// LowerMemOpCallTo - Store the argument to the stack.
Bob Wilson1f595bb2009-04-17 19:07:39 +0000560SDValue
561ARMTargetLowering::LowerMemOpCallTo(CallSDNode *TheCall, SelectionDAG &DAG,
562 const SDValue &StackPtr,
Bob Wilsondee46d72009-04-17 20:35:10 +0000563 const CCValAssign &VA, SDValue Chain,
Bob Wilson1f595bb2009-04-17 19:07:39 +0000564 SDValue Arg, ISD::ArgFlagsTy Flags) {
565 DebugLoc dl = TheCall->getDebugLoc();
566 unsigned LocMemOffset = VA.getLocMemOffset();
567 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
568 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
569 if (Flags.isByVal()) {
570 return CreateCopyOfByValArgument(Arg, PtrOff, Chain, Flags, DAG, dl);
571 }
572 return DAG.getStore(Chain, dl, Arg, PtrOff,
573 PseudoSourceValue::getStack(), LocMemOffset);
Evan Chenga8e29892007-01-19 07:51:42 +0000574}
575
Evan Chengfc403422007-02-03 08:53:01 +0000576/// LowerCALL - Lowering a ISD::CALL node into a callseq_start <-
577/// ARMISD:CALL <- callseq_end chain. Also add input and output parameter
578/// nodes.
Dan Gohman475871a2008-07-27 21:46:04 +0000579SDValue ARMTargetLowering::LowerCALL(SDValue Op, SelectionDAG &DAG) {
Dan Gohman095cc292008-09-13 01:54:27 +0000580 CallSDNode *TheCall = cast<CallSDNode>(Op.getNode());
Bob Wilson1f595bb2009-04-17 19:07:39 +0000581 MVT RetVT = TheCall->getRetValType(0);
582 SDValue Chain = TheCall->getChain();
583 unsigned CC = TheCall->getCallingConv();
584 assert((CC == CallingConv::C ||
585 CC == CallingConv::Fast) && "unknown calling convention");
586 bool isVarArg = TheCall->isVarArg();
587 SDValue Callee = TheCall->getCallee();
588 DebugLoc dl = TheCall->getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +0000589
Bob Wilson1f595bb2009-04-17 19:07:39 +0000590 // Analyze operands of the call, assigning locations to each operand.
591 SmallVector<CCValAssign, 16> ArgLocs;
592 CCState CCInfo(CC, isVarArg, getTargetMachine(), ArgLocs);
593 CCInfo.AnalyzeCallOperands(TheCall, CC_ARM);
Evan Chenga8e29892007-01-19 07:51:42 +0000594
Bob Wilson1f595bb2009-04-17 19:07:39 +0000595 // Get a count of how many bytes are to be pushed on the stack.
596 unsigned NumBytes = CCInfo.getNextStackOffset();
Evan Chenga8e29892007-01-19 07:51:42 +0000597
598 // Adjust the stack pointer for the new arguments...
599 // These operations are automatically eliminated by the prolog/epilog pass
Chris Lattnere563bbc2008-10-11 22:08:30 +0000600 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Evan Chenga8e29892007-01-19 07:51:42 +0000601
Dan Gohman475871a2008-07-27 21:46:04 +0000602 SDValue StackPtr = DAG.getRegister(ARM::SP, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000603
Bob Wilson1f595bb2009-04-17 19:07:39 +0000604 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
605 SmallVector<SDValue, 8> MemOpChains;
Evan Chenga8e29892007-01-19 07:51:42 +0000606
Bob Wilson1f595bb2009-04-17 19:07:39 +0000607 // Walk the register/memloc assignments, inserting copies/loads. In the case
Bob Wilsondee46d72009-04-17 20:35:10 +0000608 // of tail call optimization, arguments are handled later.
Bob Wilson1f595bb2009-04-17 19:07:39 +0000609 for (unsigned i = 0, realArgIdx = 0, e = ArgLocs.size();
610 i != e;
611 ++i, ++realArgIdx) {
612 CCValAssign &VA = ArgLocs[i];
613 SDValue Arg = TheCall->getArg(realArgIdx);
614 ISD::ArgFlagsTy Flags = TheCall->getArgFlags(realArgIdx);
Evan Chenga8e29892007-01-19 07:51:42 +0000615
Bob Wilson1f595bb2009-04-17 19:07:39 +0000616 // Promote the value if needed.
617 switch (VA.getLocInfo()) {
618 default: assert(0 && "Unknown loc info!");
619 case CCValAssign::Full: break;
620 case CCValAssign::SExt:
621 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, VA.getLocVT(), Arg);
622 break;
623 case CCValAssign::ZExt:
624 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, VA.getLocVT(), Arg);
625 break;
626 case CCValAssign::AExt:
627 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, VA.getLocVT(), Arg);
628 break;
629 case CCValAssign::BCvt:
630 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getLocVT(), Arg);
631 break;
Evan Chenga8e29892007-01-19 07:51:42 +0000632 }
633
Bob Wilson1f595bb2009-04-17 19:07:39 +0000634 // f64 is passed in i32 pairs and must be combined
635 if (VA.needsCustom()) {
636 SDValue fmrrd = DAG.getNode(ARMISD::FMRRD, dl,
637 DAG.getVTList(MVT::i32, MVT::i32), &Arg, 1);
638 RegsToPass.push_back(std::make_pair(VA.getLocReg(), fmrrd));
639 VA = ArgLocs[++i]; // skip ahead to next loc
640 if (VA.isRegLoc())
Bob Wilsondee46d72009-04-17 20:35:10 +0000641 RegsToPass.push_back(std::make_pair(VA.getLocReg(), fmrrd.getValue(1)));
Bob Wilson1f595bb2009-04-17 19:07:39 +0000642 else {
643 assert(VA.isMemLoc());
644 if (StackPtr.getNode() == 0)
645 StackPtr = DAG.getCopyFromReg(Chain, dl, ARM::SP, getPointerTy());
646
647 MemOpChains.push_back(LowerMemOpCallTo(TheCall, DAG, StackPtr, VA,
648 Chain, fmrrd.getValue(1),
649 Flags));
650 }
651 } else if (VA.isRegLoc()) {
652 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
653 } else {
654 assert(VA.isMemLoc());
655 if (StackPtr.getNode() == 0)
656 StackPtr = DAG.getCopyFromReg(Chain, dl, ARM::SP, getPointerTy());
657
658 MemOpChains.push_back(LowerMemOpCallTo(TheCall, DAG, StackPtr, VA,
659 Chain, Arg, Flags));
660 }
Evan Chenga8e29892007-01-19 07:51:42 +0000661 }
662
663 if (!MemOpChains.empty())
Dale Johannesen33c960f2009-02-04 20:06:27 +0000664 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Evan Chenga8e29892007-01-19 07:51:42 +0000665 &MemOpChains[0], MemOpChains.size());
666
667 // Build a sequence of copy-to-reg nodes chained together with token chain
668 // and flag operands which copy the outgoing args into the appropriate regs.
Dan Gohman475871a2008-07-27 21:46:04 +0000669 SDValue InFlag;
Evan Chenga8e29892007-01-19 07:51:42 +0000670 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Bob Wilson2dc4f542009-03-20 22:42:55 +0000671 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesen33c960f2009-02-04 20:06:27 +0000672 RegsToPass[i].second, InFlag);
Evan Chenga8e29892007-01-19 07:51:42 +0000673 InFlag = Chain.getValue(1);
674 }
675
Bill Wendling056292f2008-09-16 21:48:12 +0000676 // If the callee is a GlobalAddress/ExternalSymbol node (quite common, every
677 // direct call is) turn it into a TargetGlobalAddress/TargetExternalSymbol
678 // node so that legalize doesn't hack it.
Evan Chenga8e29892007-01-19 07:51:42 +0000679 bool isDirect = false;
680 bool isARMFunc = false;
Evan Cheng277f0742007-06-19 21:05:09 +0000681 bool isLocalARMFunc = false;
Evan Chenga8e29892007-01-19 07:51:42 +0000682 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
683 GlobalValue *GV = G->getGlobal();
Evan Chenga8e29892007-01-19 07:51:42 +0000684 isDirect = true;
Reid Spencer5cbf9852007-01-30 20:08:39 +0000685 bool isExt = (GV->isDeclaration() || GV->hasWeakLinkage() ||
Evan Chenga8e29892007-01-19 07:51:42 +0000686 GV->hasLinkOnceLinkage());
Evan Cheng970a4192007-01-19 19:28:01 +0000687 bool isStub = (isExt && Subtarget->isTargetDarwin()) &&
Evan Chenga8e29892007-01-19 07:51:42 +0000688 getTargetMachine().getRelocationModel() != Reloc::Static;
689 isARMFunc = !Subtarget->isThumb() || isStub;
Evan Cheng277f0742007-06-19 21:05:09 +0000690 // ARM call to a local ARM function is predicable.
691 isLocalARMFunc = !Subtarget->isThumb() && !isExt;
Evan Chengc60e76d2007-01-30 20:37:08 +0000692 // tBX takes a register source operand.
693 if (isARMFunc && Subtarget->isThumb() && !Subtarget->hasV5TOps()) {
694 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(GV, ARMPCLabelIndex,
695 ARMCP::CPStub, 4);
Evan Cheng1606e8e2009-03-13 07:51:59 +0000696 SDValue CPAddr = DAG.getTargetConstantPool(CPV, getPointerTy(), 4);
Dale Johannesenb300d2a2009-02-07 00:55:49 +0000697 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000698 Callee = DAG.getLoad(getPointerTy(), dl,
699 DAG.getEntryNode(), CPAddr, NULL, 0);
Dan Gohman475871a2008-07-27 21:46:04 +0000700 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex++, MVT::i32);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000701 Callee = DAG.getNode(ARMISD::PIC_ADD, dl,
Dale Johannesen33c960f2009-02-04 20:06:27 +0000702 getPointerTy(), Callee, PICLabel);
Evan Chengc60e76d2007-01-30 20:37:08 +0000703 } else
704 Callee = DAG.getTargetGlobalAddress(GV, getPointerTy());
Bill Wendling056292f2008-09-16 21:48:12 +0000705 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Evan Chenga8e29892007-01-19 07:51:42 +0000706 isDirect = true;
Evan Cheng970a4192007-01-19 19:28:01 +0000707 bool isStub = Subtarget->isTargetDarwin() &&
Evan Chenga8e29892007-01-19 07:51:42 +0000708 getTargetMachine().getRelocationModel() != Reloc::Static;
709 isARMFunc = !Subtarget->isThumb() || isStub;
Evan Chengc60e76d2007-01-30 20:37:08 +0000710 // tBX takes a register source operand.
711 const char *Sym = S->getSymbol();
712 if (isARMFunc && Subtarget->isThumb() && !Subtarget->hasV5TOps()) {
713 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(Sym, ARMPCLabelIndex,
714 ARMCP::CPStub, 4);
Evan Cheng1606e8e2009-03-13 07:51:59 +0000715 SDValue CPAddr = DAG.getTargetConstantPool(CPV, getPointerTy(), 4);
Dale Johannesenb300d2a2009-02-07 00:55:49 +0000716 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Dale Johannesen33c960f2009-02-04 20:06:27 +0000717 Callee = DAG.getLoad(getPointerTy(), dl,
Bob Wilson2dc4f542009-03-20 22:42:55 +0000718 DAG.getEntryNode(), CPAddr, NULL, 0);
Dan Gohman475871a2008-07-27 21:46:04 +0000719 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex++, MVT::i32);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000720 Callee = DAG.getNode(ARMISD::PIC_ADD, dl,
Dale Johannesen33c960f2009-02-04 20:06:27 +0000721 getPointerTy(), Callee, PICLabel);
Evan Chengc60e76d2007-01-30 20:37:08 +0000722 } else
Bill Wendling056292f2008-09-16 21:48:12 +0000723 Callee = DAG.getTargetExternalSymbol(Sym, getPointerTy());
Evan Chenga8e29892007-01-19 07:51:42 +0000724 }
725
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +0000726 // FIXME: handle tail calls differently.
727 unsigned CallOpc;
728 if (Subtarget->isThumb()) {
729 if (!Subtarget->hasV5TOps() && (!isDirect || isARMFunc))
730 CallOpc = ARMISD::CALL_NOLINK;
731 else
732 CallOpc = isARMFunc ? ARMISD::CALL : ARMISD::tCALL;
733 } else {
734 CallOpc = (isDirect || Subtarget->hasV5TOps())
Evan Cheng277f0742007-06-19 21:05:09 +0000735 ? (isLocalARMFunc ? ARMISD::CALL_PRED : ARMISD::CALL)
736 : ARMISD::CALL_NOLINK;
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +0000737 }
Lauro Ramos Venanciob8a93a42007-03-27 16:19:21 +0000738 if (CallOpc == ARMISD::CALL_NOLINK && !Subtarget->isThumb()) {
739 // implicit def LR - LR mustn't be allocated as GRP:$dst of CALL_NOLINK
Dale Johannesene8d72302009-02-06 23:05:02 +0000740 Chain = DAG.getCopyToReg(Chain, dl, ARM::LR, DAG.getUNDEF(MVT::i32),InFlag);
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +0000741 InFlag = Chain.getValue(1);
742 }
743
Dan Gohman475871a2008-07-27 21:46:04 +0000744 std::vector<SDValue> Ops;
Evan Chenga8e29892007-01-19 07:51:42 +0000745 Ops.push_back(Chain);
746 Ops.push_back(Callee);
747
748 // Add argument registers to the end of the list so that they are known live
749 // into the call.
750 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
751 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
752 RegsToPass[i].second.getValueType()));
753
Gabor Greifba36cb52008-08-28 21:40:38 +0000754 if (InFlag.getNode())
Evan Chenga8e29892007-01-19 07:51:42 +0000755 Ops.push_back(InFlag);
Duncan Sands4bdcb612008-07-02 17:40:58 +0000756 // Returns a chain and a flag for retval copy to use.
Dale Johannesen33c960f2009-02-04 20:06:27 +0000757 Chain = DAG.getNode(CallOpc, dl, DAG.getVTList(MVT::Other, MVT::Flag),
Duncan Sands4bdcb612008-07-02 17:40:58 +0000758 &Ops[0], Ops.size());
Evan Chenga8e29892007-01-19 07:51:42 +0000759 InFlag = Chain.getValue(1);
760
Chris Lattnere563bbc2008-10-11 22:08:30 +0000761 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
762 DAG.getIntPtrConstant(0, true), InFlag);
Evan Chenga8e29892007-01-19 07:51:42 +0000763 if (RetVT != MVT::Other)
764 InFlag = Chain.getValue(1);
765
Bob Wilson1f595bb2009-04-17 19:07:39 +0000766 // Handle result values, copying them out of physregs into vregs that we
767 // return.
768 return SDValue(LowerCallResult(Chain, InFlag, TheCall, CC, DAG),
769 Op.getResNo());
Evan Chenga8e29892007-01-19 07:51:42 +0000770}
771
Bob Wilson1f595bb2009-04-17 19:07:39 +0000772SDValue ARMTargetLowering::LowerRET(SDValue Op, SelectionDAG &DAG) {
773 // The chain is always operand #0
Dan Gohman475871a2008-07-27 21:46:04 +0000774 SDValue Chain = Op.getOperand(0);
Dale Johannesena05dca42009-02-04 23:02:30 +0000775 DebugLoc dl = Op.getDebugLoc();
Bob Wilson2dc4f542009-03-20 22:42:55 +0000776
Bob Wilsondee46d72009-04-17 20:35:10 +0000777 // CCValAssign - represent the assignment of the return value to a location.
Bob Wilson1f595bb2009-04-17 19:07:39 +0000778 SmallVector<CCValAssign, 16> RVLocs;
779 unsigned CC = DAG.getMachineFunction().getFunction()->getCallingConv();
780 bool isVarArg = DAG.getMachineFunction().getFunction()->isVarArg();
781
Bob Wilsondee46d72009-04-17 20:35:10 +0000782 // CCState - Info about the registers and stack slots.
Bob Wilson1f595bb2009-04-17 19:07:39 +0000783 CCState CCInfo(CC, isVarArg, getTargetMachine(), RVLocs);
784
Bob Wilsondee46d72009-04-17 20:35:10 +0000785 // Analyze return values of ISD::RET.
Bob Wilson1f595bb2009-04-17 19:07:39 +0000786 CCInfo.AnalyzeReturn(Op.getNode(), RetCC_ARM);
787
788 // If this is the first return lowered for this function, add
789 // the regs to the liveout set for the function.
790 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
791 for (unsigned i = 0; i != RVLocs.size(); ++i)
792 if (RVLocs[i].isRegLoc())
793 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
Evan Chenga8e29892007-01-19 07:51:42 +0000794 }
795
Bob Wilson1f595bb2009-04-17 19:07:39 +0000796 SDValue Flag;
797
798 // Copy the result values into the output registers.
799 for (unsigned i = 0, realRVLocIdx = 0;
800 i != RVLocs.size();
801 ++i, ++realRVLocIdx) {
802 CCValAssign &VA = RVLocs[i];
803 assert(VA.isRegLoc() && "Can only return in registers!");
804
805 // ISD::RET => ret chain, (regnum1,val1), ...
806 // So i*2+1 index only the regnums
807 SDValue Arg = Op.getOperand(realRVLocIdx*2+1);
808
809 switch (VA.getLocInfo()) {
810 default: assert(0 && "Unknown loc info!");
811 case CCValAssign::Full: break;
812 case CCValAssign::BCvt:
813 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getLocVT(), Arg);
814 break;
815 }
816
817 // Legalize ret f64 -> ret 2 x i32. We always have fmrrd if f64 is
818 // available.
819 if (VA.needsCustom()) {
820 SDValue fmrrd = DAG.getNode(ARMISD::FMRRD, dl,
821 DAG.getVTList(MVT::i32, MVT::i32), &Arg, 1);
822 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), fmrrd, Flag);
Bob Wilson4d59e1d2009-04-24 17:00:36 +0000823 Flag = Chain.getValue(1);
Bob Wilson1f595bb2009-04-17 19:07:39 +0000824 VA = RVLocs[++i]; // skip ahead to next loc
825 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), fmrrd.getValue(1),
826 Flag);
827 } else
828 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), Arg, Flag);
829
Bob Wilsondee46d72009-04-17 20:35:10 +0000830 // Guarantee that all emitted copies are
831 // stuck together, avoiding something bad.
Bob Wilson1f595bb2009-04-17 19:07:39 +0000832 Flag = Chain.getValue(1);
833 }
834
835 SDValue result;
836 if (Flag.getNode())
837 result = DAG.getNode(ARMISD::RET_FLAG, dl, MVT::Other, Chain, Flag);
838 else // Return Void
839 result = DAG.getNode(ARMISD::RET_FLAG, dl, MVT::Other, Chain);
840
841 return result;
Evan Chenga8e29892007-01-19 07:51:42 +0000842}
843
Bob Wilson2dc4f542009-03-20 22:42:55 +0000844// ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
Bill Wendling056292f2008-09-16 21:48:12 +0000845// their target countpart wrapped in the ARMISD::Wrapper node. Suppose N is
846// one of the above mentioned nodes. It has to be wrapped because otherwise
847// Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
848// be used to form addressing mode. These wrapped nodes will be selected
849// into MOVi.
Dan Gohman475871a2008-07-27 21:46:04 +0000850static SDValue LowerConstantPool(SDValue Op, SelectionDAG &DAG) {
Duncan Sands83ec4b62008-06-06 12:08:01 +0000851 MVT PtrVT = Op.getValueType();
Dale Johannesenb300d2a2009-02-07 00:55:49 +0000852 // FIXME there is no actual debug info here
853 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +0000854 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +0000855 SDValue Res;
Evan Chenga8e29892007-01-19 07:51:42 +0000856 if (CP->isMachineConstantPoolEntry())
857 Res = DAG.getTargetConstantPool(CP->getMachineCPVal(), PtrVT,
858 CP->getAlignment());
859 else
860 Res = DAG.getTargetConstantPool(CP->getConstVal(), PtrVT,
861 CP->getAlignment());
Dale Johannesenb300d2a2009-02-07 00:55:49 +0000862 return DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Res);
Evan Chenga8e29892007-01-19 07:51:42 +0000863}
864
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000865// Lower ISD::GlobalTLSAddress using the "general dynamic" model
Dan Gohman475871a2008-07-27 21:46:04 +0000866SDValue
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000867ARMTargetLowering::LowerToTLSGeneralDynamicModel(GlobalAddressSDNode *GA,
868 SelectionDAG &DAG) {
Dale Johannesen33c960f2009-02-04 20:06:27 +0000869 DebugLoc dl = GA->getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +0000870 MVT PtrVT = getPointerTy();
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000871 unsigned char PCAdj = Subtarget->isThumb() ? 4 : 8;
872 ARMConstantPoolValue *CPV =
873 new ARMConstantPoolValue(GA->getGlobal(), ARMPCLabelIndex, ARMCP::CPValue,
874 PCAdj, "tlsgd", true);
Evan Cheng1606e8e2009-03-13 07:51:59 +0000875 SDValue Argument = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Dale Johannesenb300d2a2009-02-07 00:55:49 +0000876 Argument = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Argument);
Dale Johannesen33c960f2009-02-04 20:06:27 +0000877 Argument = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Argument, NULL, 0);
Dan Gohman475871a2008-07-27 21:46:04 +0000878 SDValue Chain = Argument.getValue(1);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000879
Dan Gohman475871a2008-07-27 21:46:04 +0000880 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex++, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +0000881 Argument = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Argument, PICLabel);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000882
883 // call __tls_get_addr.
884 ArgListTy Args;
885 ArgListEntry Entry;
886 Entry.Node = Argument;
887 Entry.Ty = (const Type *) Type::Int32Ty;
888 Args.push_back(Entry);
Dale Johannesen7d2ad622009-01-30 23:10:59 +0000889 // FIXME: is there useful debug info available here?
Dan Gohman475871a2008-07-27 21:46:04 +0000890 std::pair<SDValue, SDValue> CallResult =
Dale Johannesen86098bd2008-09-26 19:31:26 +0000891 LowerCallTo(Chain, (const Type *) Type::Int32Ty, false, false, false, false,
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000892 CallingConv::C, false,
Dale Johannesen33c960f2009-02-04 20:06:27 +0000893 DAG.getExternalSymbol("__tls_get_addr", PtrVT), Args, DAG, dl);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000894 return CallResult.first;
895}
896
897// Lower ISD::GlobalTLSAddress using the "initial exec" or
898// "local exec" model.
Dan Gohman475871a2008-07-27 21:46:04 +0000899SDValue
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000900ARMTargetLowering::LowerToTLSExecModels(GlobalAddressSDNode *GA,
Bob Wilson2dc4f542009-03-20 22:42:55 +0000901 SelectionDAG &DAG) {
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000902 GlobalValue *GV = GA->getGlobal();
Dale Johannesen33c960f2009-02-04 20:06:27 +0000903 DebugLoc dl = GA->getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +0000904 SDValue Offset;
905 SDValue Chain = DAG.getEntryNode();
Duncan Sands83ec4b62008-06-06 12:08:01 +0000906 MVT PtrVT = getPointerTy();
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000907 // Get the Thread Pointer
Dale Johannesen33c960f2009-02-04 20:06:27 +0000908 SDValue ThreadPointer = DAG.getNode(ARMISD::THREAD_POINTER, dl, PtrVT);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000909
910 if (GV->isDeclaration()){
911 // initial exec model
912 unsigned char PCAdj = Subtarget->isThumb() ? 4 : 8;
913 ARMConstantPoolValue *CPV =
914 new ARMConstantPoolValue(GA->getGlobal(), ARMPCLabelIndex, ARMCP::CPValue,
915 PCAdj, "gottpoff", true);
Evan Cheng1606e8e2009-03-13 07:51:59 +0000916 Offset = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Dale Johannesenb300d2a2009-02-07 00:55:49 +0000917 Offset = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Offset);
Dale Johannesen33c960f2009-02-04 20:06:27 +0000918 Offset = DAG.getLoad(PtrVT, dl, Chain, Offset, NULL, 0);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000919 Chain = Offset.getValue(1);
920
Dan Gohman475871a2008-07-27 21:46:04 +0000921 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex++, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +0000922 Offset = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Offset, PICLabel);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000923
Dale Johannesen33c960f2009-02-04 20:06:27 +0000924 Offset = DAG.getLoad(PtrVT, dl, Chain, Offset, NULL, 0);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000925 } else {
926 // local exec model
927 ARMConstantPoolValue *CPV =
928 new ARMConstantPoolValue(GV, ARMCP::CPValue, "tpoff");
Evan Cheng1606e8e2009-03-13 07:51:59 +0000929 Offset = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Dale Johannesenb300d2a2009-02-07 00:55:49 +0000930 Offset = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Offset);
Dale Johannesen33c960f2009-02-04 20:06:27 +0000931 Offset = DAG.getLoad(PtrVT, dl, Chain, Offset, NULL, 0);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000932 }
933
934 // The address of the thread local variable is the add of the thread
935 // pointer with the offset of the variable.
Dale Johannesen33c960f2009-02-04 20:06:27 +0000936 return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000937}
938
Dan Gohman475871a2008-07-27 21:46:04 +0000939SDValue
940ARMTargetLowering::LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) {
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000941 // TODO: implement the "local dynamic" model
942 assert(Subtarget->isTargetELF() &&
943 "TLS not implemented for non-ELF targets");
944 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
945 // If the relocation model is PIC, use the "General Dynamic" TLS Model,
946 // otherwise use the "Local Exec" TLS Model
947 if (getTargetMachine().getRelocationModel() == Reloc::PIC_)
948 return LowerToTLSGeneralDynamicModel(GA, DAG);
949 else
950 return LowerToTLSExecModels(GA, DAG);
951}
952
Dan Gohman475871a2008-07-27 21:46:04 +0000953SDValue ARMTargetLowering::LowerGlobalAddressELF(SDValue Op,
Bob Wilson2dc4f542009-03-20 22:42:55 +0000954 SelectionDAG &DAG) {
Duncan Sands83ec4b62008-06-06 12:08:01 +0000955 MVT PtrVT = getPointerTy();
Dale Johannesen33c960f2009-02-04 20:06:27 +0000956 DebugLoc dl = Op.getDebugLoc();
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +0000957 GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
958 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
959 if (RelocM == Reloc::PIC_) {
Rafael Espindolabb46f522009-01-15 20:18:42 +0000960 bool UseGOTOFF = GV->hasLocalLinkage() || GV->hasHiddenVisibility();
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +0000961 ARMConstantPoolValue *CPV =
962 new ARMConstantPoolValue(GV, ARMCP::CPValue, UseGOTOFF ? "GOTOFF":"GOT");
Evan Cheng1606e8e2009-03-13 07:51:59 +0000963 SDValue CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Dale Johannesenb300d2a2009-02-07 00:55:49 +0000964 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000965 SDValue Result = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(),
Dale Johannesen33c960f2009-02-04 20:06:27 +0000966 CPAddr, NULL, 0);
Dan Gohman475871a2008-07-27 21:46:04 +0000967 SDValue Chain = Result.getValue(1);
Dale Johannesenb300d2a2009-02-07 00:55:49 +0000968 SDValue GOT = DAG.getGLOBAL_OFFSET_TABLE(PtrVT);
Dale Johannesen33c960f2009-02-04 20:06:27 +0000969 Result = DAG.getNode(ISD::ADD, dl, PtrVT, Result, GOT);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +0000970 if (!UseGOTOFF)
Dale Johannesen33c960f2009-02-04 20:06:27 +0000971 Result = DAG.getLoad(PtrVT, dl, Chain, Result, NULL, 0);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +0000972 return Result;
973 } else {
Evan Cheng1606e8e2009-03-13 07:51:59 +0000974 SDValue CPAddr = DAG.getTargetConstantPool(GV, PtrVT, 4);
Dale Johannesenb300d2a2009-02-07 00:55:49 +0000975 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Dale Johannesen33c960f2009-02-04 20:06:27 +0000976 return DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr, NULL, 0);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +0000977 }
978}
979
Evan Chenga8e29892007-01-19 07:51:42 +0000980/// GVIsIndirectSymbol - true if the GV will be accessed via an indirect symbol
Evan Cheng97c9bb52007-05-04 00:26:58 +0000981/// even in non-static mode.
982static bool GVIsIndirectSymbol(GlobalValue *GV, Reloc::Model RelocM) {
Evan Chengae94e592008-12-05 01:06:39 +0000983 // If symbol visibility is hidden, the extra load is not needed if
984 // the symbol is definitely defined in the current translation unit.
985 bool isDecl = GV->isDeclaration() && !GV->hasNotBeenReadFromBitcode();
986 if (GV->hasHiddenVisibility() && (!isDecl && !GV->hasCommonLinkage()))
987 return false;
Duncan Sands667d4b82009-03-07 15:45:40 +0000988 return RelocM != Reloc::Static && (isDecl || GV->isWeakForLinker());
Evan Chenga8e29892007-01-19 07:51:42 +0000989}
990
Dan Gohman475871a2008-07-27 21:46:04 +0000991SDValue ARMTargetLowering::LowerGlobalAddressDarwin(SDValue Op,
Bob Wilson2dc4f542009-03-20 22:42:55 +0000992 SelectionDAG &DAG) {
Duncan Sands83ec4b62008-06-06 12:08:01 +0000993 MVT PtrVT = getPointerTy();
Dale Johannesen33c960f2009-02-04 20:06:27 +0000994 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +0000995 GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
996 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
Evan Cheng97c9bb52007-05-04 00:26:58 +0000997 bool IsIndirect = GVIsIndirectSymbol(GV, RelocM);
Dan Gohman475871a2008-07-27 21:46:04 +0000998 SDValue CPAddr;
Evan Chenga8e29892007-01-19 07:51:42 +0000999 if (RelocM == Reloc::Static)
Evan Cheng1606e8e2009-03-13 07:51:59 +00001000 CPAddr = DAG.getTargetConstantPool(GV, PtrVT, 4);
Evan Chenga8e29892007-01-19 07:51:42 +00001001 else {
1002 unsigned PCAdj = (RelocM != Reloc::PIC_)
1003 ? 0 : (Subtarget->isThumb() ? 4 : 8);
Evan Chengc60e76d2007-01-30 20:37:08 +00001004 ARMCP::ARMCPKind Kind = IsIndirect ? ARMCP::CPNonLazyPtr
1005 : ARMCP::CPValue;
Evan Chenga8e29892007-01-19 07:51:42 +00001006 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(GV, ARMPCLabelIndex,
Evan Chengc60e76d2007-01-30 20:37:08 +00001007 Kind, PCAdj);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001008 CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Evan Chenga8e29892007-01-19 07:51:42 +00001009 }
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001010 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Evan Chenga8e29892007-01-19 07:51:42 +00001011
Dale Johannesen33c960f2009-02-04 20:06:27 +00001012 SDValue Result = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr, NULL, 0);
Dan Gohman475871a2008-07-27 21:46:04 +00001013 SDValue Chain = Result.getValue(1);
Evan Chenga8e29892007-01-19 07:51:42 +00001014
1015 if (RelocM == Reloc::PIC_) {
Dan Gohman475871a2008-07-27 21:46:04 +00001016 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex++, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001017 Result = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Result, PICLabel);
Evan Chenga8e29892007-01-19 07:51:42 +00001018 }
1019 if (IsIndirect)
Dale Johannesen33c960f2009-02-04 20:06:27 +00001020 Result = DAG.getLoad(PtrVT, dl, Chain, Result, NULL, 0);
Evan Chenga8e29892007-01-19 07:51:42 +00001021
1022 return Result;
1023}
1024
Dan Gohman475871a2008-07-27 21:46:04 +00001025SDValue ARMTargetLowering::LowerGLOBAL_OFFSET_TABLE(SDValue Op,
Bob Wilson2dc4f542009-03-20 22:42:55 +00001026 SelectionDAG &DAG){
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001027 assert(Subtarget->isTargetELF() &&
1028 "GLOBAL OFFSET TABLE not implemented for non-ELF targets");
Duncan Sands83ec4b62008-06-06 12:08:01 +00001029 MVT PtrVT = getPointerTy();
Dale Johannesen33c960f2009-02-04 20:06:27 +00001030 DebugLoc dl = Op.getDebugLoc();
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001031 unsigned PCAdj = Subtarget->isThumb() ? 4 : 8;
1032 ARMConstantPoolValue *CPV = new ARMConstantPoolValue("_GLOBAL_OFFSET_TABLE_",
1033 ARMPCLabelIndex,
1034 ARMCP::CPValue, PCAdj);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001035 SDValue CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001036 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001037 SDValue Result = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr, NULL, 0);
Dan Gohman475871a2008-07-27 21:46:04 +00001038 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex++, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001039 return DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Result, PICLabel);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001040}
1041
Jim Grosbach0e0da732009-05-12 23:59:14 +00001042SDValue
1043ARMTargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00001044 MVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001045 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Jim Grosbach0e0da732009-05-12 23:59:14 +00001046 DebugLoc dl = Op.getDebugLoc();
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +00001047 switch (IntNo) {
Dan Gohman475871a2008-07-27 21:46:04 +00001048 default: return SDValue(); // Don't custom lower most intrinsics.
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +00001049 case Intrinsic::arm_thread_pointer:
Jim Grosbach0e0da732009-05-12 23:59:14 +00001050 return DAG.getNode(ARMISD::THREAD_POINTER, dl, PtrVT);
Jim Grosbachf9570122009-05-14 00:46:35 +00001051 case Intrinsic::eh_sjlj_setjmp:
1052 SDValue Res = DAG.getNode(ARMISD::EH_SJLJ_SETJMP, dl, MVT::i32,
Jim Grosbach0e0da732009-05-12 23:59:14 +00001053 Op.getOperand(1));
1054 return Res;
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +00001055 }
1056}
1057
Dan Gohman475871a2008-07-27 21:46:04 +00001058static SDValue LowerVASTART(SDValue Op, SelectionDAG &DAG,
Bob Wilson2dc4f542009-03-20 22:42:55 +00001059 unsigned VarArgsFrameIndex) {
Evan Chenga8e29892007-01-19 07:51:42 +00001060 // vastart just stores the address of the VarArgsFrameIndex slot into the
1061 // memory location argument.
Dale Johannesen33c960f2009-02-04 20:06:27 +00001062 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00001063 MVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohman475871a2008-07-27 21:46:04 +00001064 SDValue FR = DAG.getFrameIndex(VarArgsFrameIndex, PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00001065 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Dale Johannesen33c960f2009-02-04 20:06:27 +00001066 return DAG.getStore(Op.getOperand(0), dl, FR, Op.getOperand(1), SV, 0);
Evan Chenga8e29892007-01-19 07:51:42 +00001067}
1068
Dan Gohman475871a2008-07-27 21:46:04 +00001069SDValue
1070ARMTargetLowering::LowerFORMAL_ARGUMENTS(SDValue Op, SelectionDAG &DAG) {
Bob Wilson1f595bb2009-04-17 19:07:39 +00001071 MachineFunction &MF = DAG.getMachineFunction();
1072 MachineFrameInfo *MFI = MF.getFrameInfo();
1073
Dan Gohman475871a2008-07-27 21:46:04 +00001074 SDValue Root = Op.getOperand(0);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001075 DebugLoc dl = Op.getDebugLoc();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001076 bool isVarArg = cast<ConstantSDNode>(Op.getOperand(2))->getZExtValue() != 0;
Bob Wilson1f595bb2009-04-17 19:07:39 +00001077 unsigned CC = MF.getFunction()->getCallingConv();
1078 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1079
1080 // Assign locations to all of the incoming arguments.
1081 SmallVector<CCValAssign, 16> ArgLocs;
1082 CCState CCInfo(CC, isVarArg, getTargetMachine(), ArgLocs);
1083 CCInfo.AnalyzeFormalArguments(Op.getNode(), CC_ARM);
1084
1085 SmallVector<SDValue, 16> ArgValues;
1086
1087 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1088 CCValAssign &VA = ArgLocs[i];
1089
Bob Wilsondee46d72009-04-17 20:35:10 +00001090 // Arguments stored in registers.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001091 if (VA.isRegLoc()) {
1092 MVT RegVT = VA.getLocVT();
1093 TargetRegisterClass *RC;
1094 if (AFI->isThumbFunction())
1095 RC = ARM::tGPRRegisterClass;
1096 else
1097 RC = ARM::GPRRegisterClass;
1098
1099 if (RegVT == MVT::f64) {
Bob Wilsondee46d72009-04-17 20:35:10 +00001100 // f64 is passed in pairs of GPRs and must be combined.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001101 RegVT = MVT::i32;
1102 } else if (!((RegVT == MVT::i32) || (RegVT == MVT::f32)))
1103 assert(0 && "RegVT not supported by FORMAL_ARGUMENTS Lowering");
1104
Bob Wilsondee46d72009-04-17 20:35:10 +00001105 // Transform the arguments stored in physical registers into virtual ones.
Bob Wilson998e1252009-04-20 18:36:57 +00001106 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001107 SDValue ArgValue = DAG.getCopyFromReg(Root, dl, Reg, RegVT);
1108
Bob Wilsondee46d72009-04-17 20:35:10 +00001109 // f64 is passed in i32 pairs and must be combined.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001110 if (VA.needsCustom()) {
1111 SDValue ArgValue2;
1112
1113 VA = ArgLocs[++i]; // skip ahead to next loc
1114 if (VA.isMemLoc()) {
Bob Wilsond55bd512009-04-24 17:05:01 +00001115 // must be APCS to split like this
Bob Wilson1f595bb2009-04-17 19:07:39 +00001116 unsigned ArgSize = VA.getLocVT().getSizeInBits()/8;
1117 int FI = MFI->CreateFixedObject(ArgSize, VA.getLocMemOffset());
1118
Bob Wilsondee46d72009-04-17 20:35:10 +00001119 // Create load node to retrieve arguments from the stack.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001120 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
1121 ArgValue2 = DAG.getLoad(MVT::i32, dl, Root, FIN, NULL, 0);
1122 } else {
Bob Wilson998e1252009-04-20 18:36:57 +00001123 Reg = MF.addLiveIn(VA.getLocReg(), RC);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001124 ArgValue2 = DAG.getCopyFromReg(Root, dl, Reg, MVT::i32);
1125 }
1126
1127 ArgValue = DAG.getNode(ARMISD::FMDRR, dl, MVT::f64,
1128 ArgValue, ArgValue2);
1129 }
1130
1131 // If this is an 8 or 16-bit value, it is really passed promoted
1132 // to 32 bits. Insert an assert[sz]ext to capture this, then
1133 // truncate to the right size.
1134 switch (VA.getLocInfo()) {
1135 default: assert(0 && "Unknown loc info!");
1136 case CCValAssign::Full: break;
1137 case CCValAssign::BCvt:
1138 ArgValue = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getValVT(), ArgValue);
1139 break;
1140 case CCValAssign::SExt:
1141 ArgValue = DAG.getNode(ISD::AssertSext, dl, RegVT, ArgValue,
1142 DAG.getValueType(VA.getValVT()));
1143 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
1144 break;
1145 case CCValAssign::ZExt:
1146 ArgValue = DAG.getNode(ISD::AssertZext, dl, RegVT, ArgValue,
1147 DAG.getValueType(VA.getValVT()));
1148 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
1149 break;
1150 }
1151
1152 ArgValues.push_back(ArgValue);
1153
1154 } else { // VA.isRegLoc()
1155
1156 // sanity check
1157 assert(VA.isMemLoc());
1158 assert(VA.getValVT() != MVT::i64 && "i64 should already be lowered");
1159
1160 unsigned ArgSize = VA.getLocVT().getSizeInBits()/8;
1161 int FI = MFI->CreateFixedObject(ArgSize, VA.getLocMemOffset());
1162
Bob Wilsondee46d72009-04-17 20:35:10 +00001163 // Create load nodes to retrieve arguments from the stack.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001164 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
1165 ArgValues.push_back(DAG.getLoad(VA.getValVT(), dl, Root, FIN, NULL, 0));
1166 }
1167 }
1168
1169 // varargs
Evan Chenga8e29892007-01-19 07:51:42 +00001170 if (isVarArg) {
1171 static const unsigned GPRArgRegs[] = {
1172 ARM::R0, ARM::R1, ARM::R2, ARM::R3
1173 };
1174
Bob Wilsondee46d72009-04-17 20:35:10 +00001175 unsigned NumGPRs = CCInfo.getFirstUnallocated
1176 (GPRArgRegs, sizeof(GPRArgRegs) / sizeof(GPRArgRegs[0]));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001177
Lauro Ramos Venancio600c3832007-02-23 20:32:57 +00001178 unsigned Align = MF.getTarget().getFrameInfo()->getStackAlignment();
1179 unsigned VARegSize = (4 - NumGPRs) * 4;
1180 unsigned VARegSaveSize = (VARegSize + Align - 1) & ~(Align - 1);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001181 unsigned ArgOffset = 0;
Evan Chenga8e29892007-01-19 07:51:42 +00001182 if (VARegSaveSize) {
1183 // If this function is vararg, store any remaining integer argument regs
1184 // to their spots on the stack so that they may be loaded by deferencing
1185 // the result of va_next.
1186 AFI->setVarArgsRegSaveSize(VARegSaveSize);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001187 ArgOffset = CCInfo.getNextStackOffset();
Lauro Ramos Venancio600c3832007-02-23 20:32:57 +00001188 VarArgsFrameIndex = MFI->CreateFixedObject(VARegSaveSize, ArgOffset +
1189 VARegSaveSize - VARegSize);
Dan Gohman475871a2008-07-27 21:46:04 +00001190 SDValue FIN = DAG.getFrameIndex(VarArgsFrameIndex, getPointerTy());
Evan Chenga8e29892007-01-19 07:51:42 +00001191
Dan Gohman475871a2008-07-27 21:46:04 +00001192 SmallVector<SDValue, 4> MemOps;
Evan Chenga8e29892007-01-19 07:51:42 +00001193 for (; NumGPRs < 4; ++NumGPRs) {
Bob Wilson1f595bb2009-04-17 19:07:39 +00001194 TargetRegisterClass *RC;
Jim Grosbach30eae3c2009-04-07 20:34:09 +00001195 if (AFI->isThumbFunction())
Bob Wilson1f595bb2009-04-17 19:07:39 +00001196 RC = ARM::tGPRRegisterClass;
Jim Grosbach30eae3c2009-04-07 20:34:09 +00001197 else
Bob Wilson1f595bb2009-04-17 19:07:39 +00001198 RC = ARM::GPRRegisterClass;
1199
Bob Wilson998e1252009-04-20 18:36:57 +00001200 unsigned VReg = MF.addLiveIn(GPRArgRegs[NumGPRs], RC);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001201 SDValue Val = DAG.getCopyFromReg(Root, dl, VReg, MVT::i32);
1202 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN, NULL, 0);
Evan Chenga8e29892007-01-19 07:51:42 +00001203 MemOps.push_back(Store);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001204 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), FIN,
Evan Chenga8e29892007-01-19 07:51:42 +00001205 DAG.getConstant(4, getPointerTy()));
1206 }
1207 if (!MemOps.empty())
Dale Johannesen33c960f2009-02-04 20:06:27 +00001208 Root = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Evan Chenga8e29892007-01-19 07:51:42 +00001209 &MemOps[0], MemOps.size());
1210 } else
1211 // This will point to the next argument passed via stack.
1212 VarArgsFrameIndex = MFI->CreateFixedObject(4, ArgOffset);
1213 }
1214
1215 ArgValues.push_back(Root);
1216
1217 // Return the new list of results.
Dale Johannesen33c960f2009-02-04 20:06:27 +00001218 return DAG.getNode(ISD::MERGE_VALUES, dl, Op.getNode()->getVTList(),
Bob Wilson1f595bb2009-04-17 19:07:39 +00001219 &ArgValues[0], ArgValues.size()).getValue(Op.getResNo());
Evan Chenga8e29892007-01-19 07:51:42 +00001220}
1221
1222/// isFloatingPointZero - Return true if this is +0.0.
Dan Gohman475871a2008-07-27 21:46:04 +00001223static bool isFloatingPointZero(SDValue Op) {
Evan Chenga8e29892007-01-19 07:51:42 +00001224 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(Op))
Dale Johanneseneaf08942007-08-31 04:03:46 +00001225 return CFP->getValueAPF().isPosZero();
Gabor Greifba36cb52008-08-28 21:40:38 +00001226 else if (ISD::isEXTLoad(Op.getNode()) || ISD::isNON_EXTLoad(Op.getNode())) {
Evan Chenga8e29892007-01-19 07:51:42 +00001227 // Maybe this has already been legalized into the constant pool?
1228 if (Op.getOperand(1).getOpcode() == ARMISD::Wrapper) {
Dan Gohman475871a2008-07-27 21:46:04 +00001229 SDValue WrapperOp = Op.getOperand(1).getOperand(0);
Evan Chenga8e29892007-01-19 07:51:42 +00001230 if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(WrapperOp))
1231 if (ConstantFP *CFP = dyn_cast<ConstantFP>(CP->getConstVal()))
Dale Johanneseneaf08942007-08-31 04:03:46 +00001232 return CFP->getValueAPF().isPosZero();
Evan Chenga8e29892007-01-19 07:51:42 +00001233 }
1234 }
1235 return false;
1236}
1237
Evan Cheng9a2ef952007-02-02 01:53:26 +00001238static bool isLegalCmpImmediate(unsigned C, bool isThumb) {
Evan Chenga8e29892007-01-19 07:51:42 +00001239 return ( isThumb && (C & ~255U) == 0) ||
1240 (!isThumb && ARM_AM::getSOImmVal(C) != -1);
1241}
1242
1243/// Returns appropriate ARM CMP (cmp) and corresponding condition code for
1244/// the given operands.
Dan Gohman475871a2008-07-27 21:46:04 +00001245static SDValue getARMCmp(SDValue LHS, SDValue RHS, ISD::CondCode CC,
Dale Johannesende064702009-02-06 21:50:26 +00001246 SDValue &ARMCC, SelectionDAG &DAG, bool isThumb,
1247 DebugLoc dl) {
Gabor Greifba36cb52008-08-28 21:40:38 +00001248 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS.getNode())) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001249 unsigned C = RHSC->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +00001250 if (!isLegalCmpImmediate(C, isThumb)) {
1251 // Constant does not fit, try adjusting it by one?
1252 switch (CC) {
1253 default: break;
1254 case ISD::SETLT:
Evan Chenga8e29892007-01-19 07:51:42 +00001255 case ISD::SETGE:
Evan Chenga8e29892007-01-19 07:51:42 +00001256 if (isLegalCmpImmediate(C-1, isThumb)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00001257 CC = (CC == ISD::SETLT) ? ISD::SETLE : ISD::SETGT;
1258 RHS = DAG.getConstant(C-1, MVT::i32);
1259 }
1260 break;
1261 case ISD::SETULT:
1262 case ISD::SETUGE:
1263 if (C > 0 && isLegalCmpImmediate(C-1, isThumb)) {
1264 CC = (CC == ISD::SETULT) ? ISD::SETULE : ISD::SETUGT;
Evan Chenga8e29892007-01-19 07:51:42 +00001265 RHS = DAG.getConstant(C-1, MVT::i32);
1266 }
1267 break;
1268 case ISD::SETLE:
Evan Chenga8e29892007-01-19 07:51:42 +00001269 case ISD::SETGT:
Evan Chenga8e29892007-01-19 07:51:42 +00001270 if (isLegalCmpImmediate(C+1, isThumb)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00001271 CC = (CC == ISD::SETLE) ? ISD::SETLT : ISD::SETGE;
1272 RHS = DAG.getConstant(C+1, MVT::i32);
1273 }
1274 break;
1275 case ISD::SETULE:
1276 case ISD::SETUGT:
1277 if (C < 0xffffffff && isLegalCmpImmediate(C+1, isThumb)) {
1278 CC = (CC == ISD::SETULE) ? ISD::SETULT : ISD::SETUGE;
Evan Chenga8e29892007-01-19 07:51:42 +00001279 RHS = DAG.getConstant(C+1, MVT::i32);
1280 }
1281 break;
1282 }
1283 }
1284 }
1285
1286 ARMCC::CondCodes CondCode = IntCCToARMCC(CC);
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00001287 ARMISD::NodeType CompareType;
1288 switch (CondCode) {
1289 default:
1290 CompareType = ARMISD::CMP;
1291 break;
1292 case ARMCC::EQ:
1293 case ARMCC::NE:
1294 case ARMCC::MI:
1295 case ARMCC::PL:
1296 // Uses only N and Z Flags
1297 CompareType = ARMISD::CMPNZ;
1298 break;
1299 }
Evan Chenga8e29892007-01-19 07:51:42 +00001300 ARMCC = DAG.getConstant(CondCode, MVT::i32);
Dale Johannesende064702009-02-06 21:50:26 +00001301 return DAG.getNode(CompareType, dl, MVT::Flag, LHS, RHS);
Evan Chenga8e29892007-01-19 07:51:42 +00001302}
1303
1304/// Returns a appropriate VFP CMP (fcmp{s|d}+fmstat) for the given operands.
Bob Wilson2dc4f542009-03-20 22:42:55 +00001305static SDValue getVFPCmp(SDValue LHS, SDValue RHS, SelectionDAG &DAG,
Dale Johannesende064702009-02-06 21:50:26 +00001306 DebugLoc dl) {
Dan Gohman475871a2008-07-27 21:46:04 +00001307 SDValue Cmp;
Evan Chenga8e29892007-01-19 07:51:42 +00001308 if (!isFloatingPointZero(RHS))
Dale Johannesende064702009-02-06 21:50:26 +00001309 Cmp = DAG.getNode(ARMISD::CMPFP, dl, MVT::Flag, LHS, RHS);
Evan Chenga8e29892007-01-19 07:51:42 +00001310 else
Dale Johannesende064702009-02-06 21:50:26 +00001311 Cmp = DAG.getNode(ARMISD::CMPFPw0, dl, MVT::Flag, LHS);
1312 return DAG.getNode(ARMISD::FMSTAT, dl, MVT::Flag, Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00001313}
1314
Dan Gohman475871a2008-07-27 21:46:04 +00001315static SDValue LowerSELECT_CC(SDValue Op, SelectionDAG &DAG,
Bob Wilson2dc4f542009-03-20 22:42:55 +00001316 const ARMSubtarget *ST) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00001317 MVT VT = Op.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00001318 SDValue LHS = Op.getOperand(0);
1319 SDValue RHS = Op.getOperand(1);
Evan Chenga8e29892007-01-19 07:51:42 +00001320 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(4))->get();
Dan Gohman475871a2008-07-27 21:46:04 +00001321 SDValue TrueVal = Op.getOperand(2);
1322 SDValue FalseVal = Op.getOperand(3);
Dale Johannesende064702009-02-06 21:50:26 +00001323 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00001324
1325 if (LHS.getValueType() == MVT::i32) {
Dan Gohman475871a2008-07-27 21:46:04 +00001326 SDValue ARMCC;
1327 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Dale Johannesende064702009-02-06 21:50:26 +00001328 SDValue Cmp = getARMCmp(LHS, RHS, CC, ARMCC, DAG, ST->isThumb(), dl);
1329 return DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, TrueVal, ARMCC, CCR,Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00001330 }
1331
1332 ARMCC::CondCodes CondCode, CondCode2;
1333 if (FPCCToARMCC(CC, CondCode, CondCode2))
1334 std::swap(TrueVal, FalseVal);
1335
Dan Gohman475871a2008-07-27 21:46:04 +00001336 SDValue ARMCC = DAG.getConstant(CondCode, MVT::i32);
1337 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Dale Johannesende064702009-02-06 21:50:26 +00001338 SDValue Cmp = getVFPCmp(LHS, RHS, DAG, dl);
1339 SDValue Result = DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, TrueVal,
Evan Cheng0e1d3792007-07-05 07:18:20 +00001340 ARMCC, CCR, Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00001341 if (CondCode2 != ARMCC::AL) {
Dan Gohman475871a2008-07-27 21:46:04 +00001342 SDValue ARMCC2 = DAG.getConstant(CondCode2, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +00001343 // FIXME: Needs another CMP because flag can have but one use.
Dale Johannesende064702009-02-06 21:50:26 +00001344 SDValue Cmp2 = getVFPCmp(LHS, RHS, DAG, dl);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001345 Result = DAG.getNode(ARMISD::CMOV, dl, VT,
Dale Johannesende064702009-02-06 21:50:26 +00001346 Result, TrueVal, ARMCC2, CCR, Cmp2);
Evan Chenga8e29892007-01-19 07:51:42 +00001347 }
1348 return Result;
1349}
1350
Dan Gohman475871a2008-07-27 21:46:04 +00001351static SDValue LowerBR_CC(SDValue Op, SelectionDAG &DAG,
Bob Wilson2dc4f542009-03-20 22:42:55 +00001352 const ARMSubtarget *ST) {
Dan Gohman475871a2008-07-27 21:46:04 +00001353 SDValue Chain = Op.getOperand(0);
Evan Chenga8e29892007-01-19 07:51:42 +00001354 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(1))->get();
Dan Gohman475871a2008-07-27 21:46:04 +00001355 SDValue LHS = Op.getOperand(2);
1356 SDValue RHS = Op.getOperand(3);
1357 SDValue Dest = Op.getOperand(4);
Dale Johannesende064702009-02-06 21:50:26 +00001358 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00001359
1360 if (LHS.getValueType() == MVT::i32) {
Dan Gohman475871a2008-07-27 21:46:04 +00001361 SDValue ARMCC;
1362 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Dale Johannesende064702009-02-06 21:50:26 +00001363 SDValue Cmp = getARMCmp(LHS, RHS, CC, ARMCC, DAG, ST->isThumb(), dl);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001364 return DAG.getNode(ARMISD::BRCOND, dl, MVT::Other,
Dale Johannesende064702009-02-06 21:50:26 +00001365 Chain, Dest, ARMCC, CCR,Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00001366 }
1367
1368 assert(LHS.getValueType() == MVT::f32 || LHS.getValueType() == MVT::f64);
1369 ARMCC::CondCodes CondCode, CondCode2;
1370 if (FPCCToARMCC(CC, CondCode, CondCode2))
1371 // Swap the LHS/RHS of the comparison if needed.
1372 std::swap(LHS, RHS);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001373
Dale Johannesende064702009-02-06 21:50:26 +00001374 SDValue Cmp = getVFPCmp(LHS, RHS, DAG, dl);
Dan Gohman475871a2008-07-27 21:46:04 +00001375 SDValue ARMCC = DAG.getConstant(CondCode, MVT::i32);
1376 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +00001377 SDVTList VTList = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +00001378 SDValue Ops[] = { Chain, Dest, ARMCC, CCR, Cmp };
Dale Johannesende064702009-02-06 21:50:26 +00001379 SDValue Res = DAG.getNode(ARMISD::BRCOND, dl, VTList, Ops, 5);
Evan Chenga8e29892007-01-19 07:51:42 +00001380 if (CondCode2 != ARMCC::AL) {
1381 ARMCC = DAG.getConstant(CondCode2, MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +00001382 SDValue Ops[] = { Res, Dest, ARMCC, CCR, Res.getValue(1) };
Dale Johannesende064702009-02-06 21:50:26 +00001383 Res = DAG.getNode(ARMISD::BRCOND, dl, VTList, Ops, 5);
Evan Chenga8e29892007-01-19 07:51:42 +00001384 }
1385 return Res;
1386}
1387
Dan Gohman475871a2008-07-27 21:46:04 +00001388SDValue ARMTargetLowering::LowerBR_JT(SDValue Op, SelectionDAG &DAG) {
1389 SDValue Chain = Op.getOperand(0);
1390 SDValue Table = Op.getOperand(1);
1391 SDValue Index = Op.getOperand(2);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001392 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00001393
Duncan Sands83ec4b62008-06-06 12:08:01 +00001394 MVT PTy = getPointerTy();
Evan Chenga8e29892007-01-19 07:51:42 +00001395 JumpTableSDNode *JT = cast<JumpTableSDNode>(Table);
1396 ARMFunctionInfo *AFI = DAG.getMachineFunction().getInfo<ARMFunctionInfo>();
Dan Gohman475871a2008-07-27 21:46:04 +00001397 SDValue UId = DAG.getConstant(AFI->createJumpTableUId(), PTy);
1398 SDValue JTI = DAG.getTargetJumpTable(JT->getIndex(), PTy);
Dale Johannesende064702009-02-06 21:50:26 +00001399 Table = DAG.getNode(ARMISD::WrapperJT, dl, MVT::i32, JTI, UId);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001400 Index = DAG.getNode(ISD::MUL, dl, PTy, Index, DAG.getConstant(4, PTy));
1401 SDValue Addr = DAG.getNode(ISD::ADD, dl, PTy, Index, Table);
Evan Chenga8e29892007-01-19 07:51:42 +00001402 bool isPIC = getTargetMachine().getRelocationModel() == Reloc::PIC_;
Dale Johannesen33c960f2009-02-04 20:06:27 +00001403 Addr = DAG.getLoad(isPIC ? (MVT)MVT::i32 : PTy, dl,
Evan Chenge2446c62007-06-26 18:31:22 +00001404 Chain, Addr, NULL, 0);
Evan Chenga8e29892007-01-19 07:51:42 +00001405 Chain = Addr.getValue(1);
1406 if (isPIC)
Dale Johannesen33c960f2009-02-04 20:06:27 +00001407 Addr = DAG.getNode(ISD::ADD, dl, PTy, Addr, Table);
1408 return DAG.getNode(ARMISD::BR_JT, dl, MVT::Other, Chain, Addr, JTI, UId);
Evan Chenga8e29892007-01-19 07:51:42 +00001409}
1410
Dan Gohman475871a2008-07-27 21:46:04 +00001411static SDValue LowerFP_TO_INT(SDValue Op, SelectionDAG &DAG) {
Dale Johannesende064702009-02-06 21:50:26 +00001412 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00001413 unsigned Opc =
1414 Op.getOpcode() == ISD::FP_TO_SINT ? ARMISD::FTOSI : ARMISD::FTOUI;
Dale Johannesende064702009-02-06 21:50:26 +00001415 Op = DAG.getNode(Opc, dl, MVT::f32, Op.getOperand(0));
1416 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32, Op);
Evan Chenga8e29892007-01-19 07:51:42 +00001417}
1418
Dan Gohman475871a2008-07-27 21:46:04 +00001419static SDValue LowerINT_TO_FP(SDValue Op, SelectionDAG &DAG) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00001420 MVT VT = Op.getValueType();
Dale Johannesende064702009-02-06 21:50:26 +00001421 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00001422 unsigned Opc =
1423 Op.getOpcode() == ISD::SINT_TO_FP ? ARMISD::SITOF : ARMISD::UITOF;
1424
Dale Johannesende064702009-02-06 21:50:26 +00001425 Op = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f32, Op.getOperand(0));
1426 return DAG.getNode(Opc, dl, VT, Op);
Evan Chenga8e29892007-01-19 07:51:42 +00001427}
1428
Dan Gohman475871a2008-07-27 21:46:04 +00001429static SDValue LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) {
Evan Chenga8e29892007-01-19 07:51:42 +00001430 // Implement fcopysign with a fabs and a conditional fneg.
Dan Gohman475871a2008-07-27 21:46:04 +00001431 SDValue Tmp0 = Op.getOperand(0);
1432 SDValue Tmp1 = Op.getOperand(1);
Dale Johannesende064702009-02-06 21:50:26 +00001433 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00001434 MVT VT = Op.getValueType();
1435 MVT SrcVT = Tmp1.getValueType();
Dale Johannesende064702009-02-06 21:50:26 +00001436 SDValue AbsVal = DAG.getNode(ISD::FABS, dl, VT, Tmp0);
1437 SDValue Cmp = getVFPCmp(Tmp1, DAG.getConstantFP(0.0, SrcVT), DAG, dl);
Dan Gohman475871a2008-07-27 21:46:04 +00001438 SDValue ARMCC = DAG.getConstant(ARMCC::LT, MVT::i32);
1439 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Dale Johannesende064702009-02-06 21:50:26 +00001440 return DAG.getNode(ARMISD::CNEG, dl, VT, AbsVal, AbsVal, ARMCC, CCR, Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00001441}
1442
Jim Grosbach0e0da732009-05-12 23:59:14 +00001443SDValue ARMTargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) {
1444 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
1445 MFI->setFrameAddressIsTaken(true);
1446 MVT VT = Op.getValueType();
1447 DebugLoc dl = Op.getDebugLoc(); // FIXME probably not meaningful
1448 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
1449 unsigned FrameReg = (Subtarget->isThumb() || Subtarget->useThumbBacktraces())
1450 ? ARM::R7 : ARM::R11;
1451 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg, VT);
1452 while (Depth--)
1453 FrameAddr = DAG.getLoad(VT, dl, DAG.getEntryNode(), FrameAddr, NULL, 0);
1454 return FrameAddr;
1455}
1456
Dan Gohman475871a2008-07-27 21:46:04 +00001457SDValue
Dale Johannesen0f502f62009-02-03 22:26:09 +00001458ARMTargetLowering::EmitTargetCodeForMemcpy(SelectionDAG &DAG, DebugLoc dl,
Dan Gohman475871a2008-07-27 21:46:04 +00001459 SDValue Chain,
1460 SDValue Dst, SDValue Src,
1461 SDValue Size, unsigned Align,
Dan Gohman707e0182008-04-12 04:36:06 +00001462 bool AlwaysInline,
Dan Gohman1f13c682008-04-28 17:15:20 +00001463 const Value *DstSV, uint64_t DstSVOff,
1464 const Value *SrcSV, uint64_t SrcSVOff){
Evan Cheng4102eb52007-10-22 22:11:27 +00001465 // Do repeated 4-byte loads and stores. To be improved.
Dan Gohman707e0182008-04-12 04:36:06 +00001466 // This requires 4-byte alignment.
1467 if ((Align & 3) != 0)
Dan Gohman475871a2008-07-27 21:46:04 +00001468 return SDValue();
Dan Gohman707e0182008-04-12 04:36:06 +00001469 // This requires the copy size to be a constant, preferrably
1470 // within a subtarget-specific limit.
1471 ConstantSDNode *ConstantSize = dyn_cast<ConstantSDNode>(Size);
1472 if (!ConstantSize)
Dan Gohman475871a2008-07-27 21:46:04 +00001473 return SDValue();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001474 uint64_t SizeVal = ConstantSize->getZExtValue();
Dan Gohman707e0182008-04-12 04:36:06 +00001475 if (!AlwaysInline && SizeVal > getSubtarget()->getMaxInlineSizeThreshold())
Dan Gohman475871a2008-07-27 21:46:04 +00001476 return SDValue();
Dan Gohman707e0182008-04-12 04:36:06 +00001477
1478 unsigned BytesLeft = SizeVal & 3;
1479 unsigned NumMemOps = SizeVal >> 2;
Dale Johannesen8dd86c12007-05-17 21:31:21 +00001480 unsigned EmittedNumMemOps = 0;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001481 MVT VT = MVT::i32;
Dale Johannesen8dd86c12007-05-17 21:31:21 +00001482 unsigned VTSize = 4;
Evan Cheng4102eb52007-10-22 22:11:27 +00001483 unsigned i = 0;
Evan Chenge5e7ce42007-05-18 01:19:57 +00001484 const unsigned MAX_LOADS_IN_LDM = 6;
Dan Gohman475871a2008-07-27 21:46:04 +00001485 SDValue TFOps[MAX_LOADS_IN_LDM];
1486 SDValue Loads[MAX_LOADS_IN_LDM];
Dan Gohman1f13c682008-04-28 17:15:20 +00001487 uint64_t SrcOff = 0, DstOff = 0;
Dale Johannesen8dd86c12007-05-17 21:31:21 +00001488
Evan Cheng4102eb52007-10-22 22:11:27 +00001489 // Emit up to MAX_LOADS_IN_LDM loads, then a TokenFactor barrier, then the
1490 // same number of stores. The loads and stores will get combined into
Dale Johannesen8dd86c12007-05-17 21:31:21 +00001491 // ldm/stm later on.
Evan Cheng4102eb52007-10-22 22:11:27 +00001492 while (EmittedNumMemOps < NumMemOps) {
1493 for (i = 0;
1494 i < MAX_LOADS_IN_LDM && EmittedNumMemOps + i < NumMemOps; ++i) {
Dale Johannesen0f502f62009-02-03 22:26:09 +00001495 Loads[i] = DAG.getLoad(VT, dl, Chain,
1496 DAG.getNode(ISD::ADD, dl, MVT::i32, Src,
Evan Cheng4102eb52007-10-22 22:11:27 +00001497 DAG.getConstant(SrcOff, MVT::i32)),
Dan Gohman1f13c682008-04-28 17:15:20 +00001498 SrcSV, SrcSVOff + SrcOff);
Evan Cheng4102eb52007-10-22 22:11:27 +00001499 TFOps[i] = Loads[i].getValue(1);
Dale Johannesen8dd86c12007-05-17 21:31:21 +00001500 SrcOff += VTSize;
1501 }
Dale Johannesen0f502f62009-02-03 22:26:09 +00001502 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, &TFOps[0], i);
Dale Johannesen8dd86c12007-05-17 21:31:21 +00001503
Evan Cheng4102eb52007-10-22 22:11:27 +00001504 for (i = 0;
1505 i < MAX_LOADS_IN_LDM && EmittedNumMemOps + i < NumMemOps; ++i) {
Dale Johannesen0f502f62009-02-03 22:26:09 +00001506 TFOps[i] = DAG.getStore(Chain, dl, Loads[i],
Bob Wilson2dc4f542009-03-20 22:42:55 +00001507 DAG.getNode(ISD::ADD, dl, MVT::i32, Dst,
Evan Cheng4102eb52007-10-22 22:11:27 +00001508 DAG.getConstant(DstOff, MVT::i32)),
Dan Gohman1f13c682008-04-28 17:15:20 +00001509 DstSV, DstSVOff + DstOff);
Dale Johannesen8dd86c12007-05-17 21:31:21 +00001510 DstOff += VTSize;
1511 }
Dale Johannesen0f502f62009-02-03 22:26:09 +00001512 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, &TFOps[0], i);
Evan Cheng4102eb52007-10-22 22:11:27 +00001513
Dale Johannesen8dd86c12007-05-17 21:31:21 +00001514 EmittedNumMemOps += i;
1515 }
1516
Bob Wilson2dc4f542009-03-20 22:42:55 +00001517 if (BytesLeft == 0)
Evan Cheng4102eb52007-10-22 22:11:27 +00001518 return Chain;
1519
1520 // Issue loads / stores for the trailing (1 - 3) bytes.
1521 unsigned BytesLeftSave = BytesLeft;
1522 i = 0;
1523 while (BytesLeft) {
1524 if (BytesLeft >= 2) {
1525 VT = MVT::i16;
1526 VTSize = 2;
1527 } else {
1528 VT = MVT::i8;
1529 VTSize = 1;
1530 }
1531
Dale Johannesen0f502f62009-02-03 22:26:09 +00001532 Loads[i] = DAG.getLoad(VT, dl, Chain,
1533 DAG.getNode(ISD::ADD, dl, MVT::i32, Src,
Evan Cheng4102eb52007-10-22 22:11:27 +00001534 DAG.getConstant(SrcOff, MVT::i32)),
Dan Gohman1f13c682008-04-28 17:15:20 +00001535 SrcSV, SrcSVOff + SrcOff);
Evan Cheng4102eb52007-10-22 22:11:27 +00001536 TFOps[i] = Loads[i].getValue(1);
1537 ++i;
1538 SrcOff += VTSize;
1539 BytesLeft -= VTSize;
1540 }
Dale Johannesen0f502f62009-02-03 22:26:09 +00001541 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, &TFOps[0], i);
Evan Cheng4102eb52007-10-22 22:11:27 +00001542
1543 i = 0;
1544 BytesLeft = BytesLeftSave;
1545 while (BytesLeft) {
1546 if (BytesLeft >= 2) {
1547 VT = MVT::i16;
1548 VTSize = 2;
1549 } else {
1550 VT = MVT::i8;
1551 VTSize = 1;
1552 }
1553
Dale Johannesen0f502f62009-02-03 22:26:09 +00001554 TFOps[i] = DAG.getStore(Chain, dl, Loads[i],
Bob Wilson2dc4f542009-03-20 22:42:55 +00001555 DAG.getNode(ISD::ADD, dl, MVT::i32, Dst,
Evan Cheng4102eb52007-10-22 22:11:27 +00001556 DAG.getConstant(DstOff, MVT::i32)),
Dan Gohman1f13c682008-04-28 17:15:20 +00001557 DstSV, DstSVOff + DstOff);
Evan Cheng4102eb52007-10-22 22:11:27 +00001558 ++i;
1559 DstOff += VTSize;
1560 BytesLeft -= VTSize;
1561 }
Dale Johannesen0f502f62009-02-03 22:26:09 +00001562 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, &TFOps[0], i);
Dale Johannesen8dd86c12007-05-17 21:31:21 +00001563}
1564
Duncan Sands1607f052008-12-01 11:39:25 +00001565static SDValue ExpandBIT_CONVERT(SDNode *N, SelectionDAG &DAG) {
Dan Gohman475871a2008-07-27 21:46:04 +00001566 SDValue Op = N->getOperand(0);
Dale Johannesende064702009-02-06 21:50:26 +00001567 DebugLoc dl = N->getDebugLoc();
Evan Chengc7c77292008-11-04 19:57:48 +00001568 if (N->getValueType(0) == MVT::f64) {
1569 // Turn i64->f64 into FMDRR.
Dale Johannesende064702009-02-06 21:50:26 +00001570 SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, Op,
Evan Chengc7c77292008-11-04 19:57:48 +00001571 DAG.getConstant(0, MVT::i32));
Dale Johannesende064702009-02-06 21:50:26 +00001572 SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, Op,
Evan Chengc7c77292008-11-04 19:57:48 +00001573 DAG.getConstant(1, MVT::i32));
Dale Johannesende064702009-02-06 21:50:26 +00001574 return DAG.getNode(ARMISD::FMDRR, dl, MVT::f64, Lo, Hi);
Evan Chengc7c77292008-11-04 19:57:48 +00001575 }
Bob Wilson2dc4f542009-03-20 22:42:55 +00001576
Evan Chengc7c77292008-11-04 19:57:48 +00001577 // Turn f64->i64 into FMRRD.
Bob Wilson2dc4f542009-03-20 22:42:55 +00001578 SDValue Cvt = DAG.getNode(ARMISD::FMRRD, dl,
Dale Johannesende064702009-02-06 21:50:26 +00001579 DAG.getVTList(MVT::i32, MVT::i32), &Op, 1);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001580
Chris Lattner27a6c732007-11-24 07:07:01 +00001581 // Merge the pieces into a single i64 value.
Dale Johannesende064702009-02-06 21:50:26 +00001582 return DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Cvt, Cvt.getValue(1));
Chris Lattner27a6c732007-11-24 07:07:01 +00001583}
1584
Duncan Sands1607f052008-12-01 11:39:25 +00001585static SDValue ExpandSRx(SDNode *N, SelectionDAG &DAG, const ARMSubtarget *ST) {
Chris Lattner27a6c732007-11-24 07:07:01 +00001586 assert(N->getValueType(0) == MVT::i64 &&
1587 (N->getOpcode() == ISD::SRL || N->getOpcode() == ISD::SRA) &&
1588 "Unknown shift to lower!");
Duncan Sands1607f052008-12-01 11:39:25 +00001589
Chris Lattner27a6c732007-11-24 07:07:01 +00001590 // We only lower SRA, SRL of 1 here, all others use generic lowering.
1591 if (!isa<ConstantSDNode>(N->getOperand(1)) ||
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001592 cast<ConstantSDNode>(N->getOperand(1))->getZExtValue() != 1)
Duncan Sands1607f052008-12-01 11:39:25 +00001593 return SDValue();
Bob Wilson2dc4f542009-03-20 22:42:55 +00001594
Chris Lattner27a6c732007-11-24 07:07:01 +00001595 // If we are in thumb mode, we don't have RRX.
Duncan Sands1607f052008-12-01 11:39:25 +00001596 if (ST->isThumb()) return SDValue();
Bob Wilson2dc4f542009-03-20 22:42:55 +00001597
Chris Lattner27a6c732007-11-24 07:07:01 +00001598 // Okay, we have a 64-bit SRA or SRL of 1. Lower this to an RRX expr.
Dale Johannesende064702009-02-06 21:50:26 +00001599 DebugLoc dl = N->getDebugLoc();
1600 SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(0),
Chris Lattner27a6c732007-11-24 07:07:01 +00001601 DAG.getConstant(0, MVT::i32));
Dale Johannesende064702009-02-06 21:50:26 +00001602 SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(0),
Chris Lattner27a6c732007-11-24 07:07:01 +00001603 DAG.getConstant(1, MVT::i32));
Bob Wilson2dc4f542009-03-20 22:42:55 +00001604
Chris Lattner27a6c732007-11-24 07:07:01 +00001605 // First, build a SRA_FLAG/SRL_FLAG op, which shifts the top part by one and
1606 // captures the result into a carry flag.
1607 unsigned Opc = N->getOpcode() == ISD::SRL ? ARMISD::SRL_FLAG:ARMISD::SRA_FLAG;
Dale Johannesende064702009-02-06 21:50:26 +00001608 Hi = DAG.getNode(Opc, dl, DAG.getVTList(MVT::i32, MVT::Flag), &Hi, 1);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001609
Chris Lattner27a6c732007-11-24 07:07:01 +00001610 // The low part is an ARMISD::RRX operand, which shifts the carry in.
Dale Johannesende064702009-02-06 21:50:26 +00001611 Lo = DAG.getNode(ARMISD::RRX, dl, MVT::i32, Lo, Hi.getValue(1));
Bob Wilson2dc4f542009-03-20 22:42:55 +00001612
Chris Lattner27a6c732007-11-24 07:07:01 +00001613 // Merge the pieces into a single i64 value.
Dale Johannesende064702009-02-06 21:50:26 +00001614 return DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Lo, Hi);
Chris Lattner27a6c732007-11-24 07:07:01 +00001615}
1616
Dan Gohman475871a2008-07-27 21:46:04 +00001617SDValue ARMTargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) {
Evan Chenga8e29892007-01-19 07:51:42 +00001618 switch (Op.getOpcode()) {
1619 default: assert(0 && "Don't know how to custom lower this!"); abort();
1620 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001621 case ISD::GlobalAddress:
1622 return Subtarget->isTargetDarwin() ? LowerGlobalAddressDarwin(Op, DAG) :
1623 LowerGlobalAddressELF(Op, DAG);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001624 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Evan Chenga8e29892007-01-19 07:51:42 +00001625 case ISD::CALL: return LowerCALL(Op, DAG);
1626 case ISD::RET: return LowerRET(Op, DAG);
1627 case ISD::SELECT_CC: return LowerSELECT_CC(Op, DAG, Subtarget);
1628 case ISD::BR_CC: return LowerBR_CC(Op, DAG, Subtarget);
1629 case ISD::BR_JT: return LowerBR_JT(Op, DAG);
1630 case ISD::VASTART: return LowerVASTART(Op, DAG, VarArgsFrameIndex);
1631 case ISD::SINT_TO_FP:
1632 case ISD::UINT_TO_FP: return LowerINT_TO_FP(Op, DAG);
1633 case ISD::FP_TO_SINT:
1634 case ISD::FP_TO_UINT: return LowerFP_TO_INT(Op, DAG);
1635 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Chris Lattner27a6c732007-11-24 07:07:01 +00001636 case ISD::FORMAL_ARGUMENTS: return LowerFORMAL_ARGUMENTS(Op, DAG);
Nate Begemanbcc5f362007-01-29 22:58:52 +00001637 case ISD::RETURNADDR: break;
Jim Grosbach0e0da732009-05-12 23:59:14 +00001638 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001639 case ISD::GLOBAL_OFFSET_TABLE: return LowerGLOBAL_OFFSET_TABLE(Op, DAG);
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +00001640 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
Duncan Sands1607f052008-12-01 11:39:25 +00001641 case ISD::BIT_CONVERT: return ExpandBIT_CONVERT(Op.getNode(), DAG);
Chris Lattner27a6c732007-11-24 07:07:01 +00001642 case ISD::SRL:
Duncan Sands1607f052008-12-01 11:39:25 +00001643 case ISD::SRA: return ExpandSRx(Op.getNode(), DAG,Subtarget);
Evan Chenga8e29892007-01-19 07:51:42 +00001644 }
Dan Gohman475871a2008-07-27 21:46:04 +00001645 return SDValue();
Evan Chenga8e29892007-01-19 07:51:42 +00001646}
1647
Duncan Sands1607f052008-12-01 11:39:25 +00001648/// ReplaceNodeResults - Replace the results of node with an illegal result
1649/// type with new values built out of custom code.
Duncan Sands1607f052008-12-01 11:39:25 +00001650void ARMTargetLowering::ReplaceNodeResults(SDNode *N,
1651 SmallVectorImpl<SDValue>&Results,
1652 SelectionDAG &DAG) {
Chris Lattner27a6c732007-11-24 07:07:01 +00001653 switch (N->getOpcode()) {
Duncan Sands1607f052008-12-01 11:39:25 +00001654 default:
1655 assert(0 && "Don't know how to custom expand this!");
1656 return;
1657 case ISD::BIT_CONVERT:
1658 Results.push_back(ExpandBIT_CONVERT(N, DAG));
1659 return;
Chris Lattner27a6c732007-11-24 07:07:01 +00001660 case ISD::SRL:
Duncan Sands1607f052008-12-01 11:39:25 +00001661 case ISD::SRA: {
1662 SDValue Res = ExpandSRx(N, DAG, Subtarget);
1663 if (Res.getNode())
1664 Results.push_back(Res);
1665 return;
1666 }
Chris Lattner27a6c732007-11-24 07:07:01 +00001667 }
1668}
Chris Lattner27a6c732007-11-24 07:07:01 +00001669
Evan Chenga8e29892007-01-19 07:51:42 +00001670//===----------------------------------------------------------------------===//
1671// ARM Scheduler Hooks
1672//===----------------------------------------------------------------------===//
1673
1674MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +00001675ARMTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00001676 MachineBasicBlock *BB) const {
Evan Chenga8e29892007-01-19 07:51:42 +00001677 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Dale Johannesenb6728402009-02-13 02:25:56 +00001678 DebugLoc dl = MI->getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00001679 switch (MI->getOpcode()) {
1680 default: assert(false && "Unexpected instr type to insert");
1681 case ARM::tMOVCCr: {
1682 // To "insert" a SELECT_CC instruction, we actually have to insert the
1683 // diamond control-flow pattern. The incoming instruction knows the
1684 // destination vreg to set, the condition code register to branch on, the
1685 // true/false values to select between, and a branch opcode to use.
1686 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00001687 MachineFunction::iterator It = BB;
Evan Chenga8e29892007-01-19 07:51:42 +00001688 ++It;
1689
1690 // thisMBB:
1691 // ...
1692 // TrueVal = ...
1693 // cmpTY ccX, r1, r2
1694 // bCC copy1MBB
1695 // fallthrough --> copy0MBB
1696 MachineBasicBlock *thisMBB = BB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00001697 MachineFunction *F = BB->getParent();
1698 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
1699 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
Dale Johannesenb6728402009-02-13 02:25:56 +00001700 BuildMI(BB, dl, TII->get(ARM::tBcc)).addMBB(sinkMBB)
Evan Cheng0e1d3792007-07-05 07:18:20 +00001701 .addImm(MI->getOperand(3).getImm()).addReg(MI->getOperand(4).getReg());
Dan Gohman8e5f2c62008-07-07 23:14:23 +00001702 F->insert(It, copy0MBB);
1703 F->insert(It, sinkMBB);
Evan Chenga8e29892007-01-19 07:51:42 +00001704 // Update machine-CFG edges by first adding all successors of the current
1705 // block to the new block which will contain the Phi node for the select.
1706 for(MachineBasicBlock::succ_iterator i = BB->succ_begin(),
1707 e = BB->succ_end(); i != e; ++i)
1708 sinkMBB->addSuccessor(*i);
1709 // Next, remove all successors of the current block, and add the true
1710 // and fallthrough blocks as its successors.
1711 while(!BB->succ_empty())
1712 BB->removeSuccessor(BB->succ_begin());
1713 BB->addSuccessor(copy0MBB);
1714 BB->addSuccessor(sinkMBB);
1715
1716 // copy0MBB:
1717 // %FalseValue = ...
1718 // # fallthrough to sinkMBB
1719 BB = copy0MBB;
1720
1721 // Update machine-CFG edges
1722 BB->addSuccessor(sinkMBB);
1723
1724 // sinkMBB:
1725 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
1726 // ...
1727 BB = sinkMBB;
Dale Johannesenb6728402009-02-13 02:25:56 +00001728 BuildMI(BB, dl, TII->get(ARM::PHI), MI->getOperand(0).getReg())
Evan Chenga8e29892007-01-19 07:51:42 +00001729 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
1730 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
1731
Dan Gohman8e5f2c62008-07-07 23:14:23 +00001732 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
Evan Chenga8e29892007-01-19 07:51:42 +00001733 return BB;
1734 }
1735 }
1736}
1737
1738//===----------------------------------------------------------------------===//
1739// ARM Optimization Hooks
1740//===----------------------------------------------------------------------===//
1741
Chris Lattnerd1980a52009-03-12 06:52:53 +00001742static
1743SDValue combineSelectAndUse(SDNode *N, SDValue Slct, SDValue OtherOp,
1744 TargetLowering::DAGCombinerInfo &DCI) {
Chris Lattnerd1980a52009-03-12 06:52:53 +00001745 SelectionDAG &DAG = DCI.DAG;
1746 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
1747 MVT VT = N->getValueType(0);
1748 unsigned Opc = N->getOpcode();
1749 bool isSlctCC = Slct.getOpcode() == ISD::SELECT_CC;
1750 SDValue LHS = isSlctCC ? Slct.getOperand(2) : Slct.getOperand(1);
1751 SDValue RHS = isSlctCC ? Slct.getOperand(3) : Slct.getOperand(2);
1752 ISD::CondCode CC = ISD::SETCC_INVALID;
1753
1754 if (isSlctCC) {
1755 CC = cast<CondCodeSDNode>(Slct.getOperand(4))->get();
1756 } else {
1757 SDValue CCOp = Slct.getOperand(0);
1758 if (CCOp.getOpcode() == ISD::SETCC)
1759 CC = cast<CondCodeSDNode>(CCOp.getOperand(2))->get();
1760 }
1761
1762 bool DoXform = false;
1763 bool InvCC = false;
1764 assert ((Opc == ISD::ADD || (Opc == ISD::SUB && Slct == N->getOperand(1))) &&
1765 "Bad input!");
1766
1767 if (LHS.getOpcode() == ISD::Constant &&
1768 cast<ConstantSDNode>(LHS)->isNullValue()) {
1769 DoXform = true;
1770 } else if (CC != ISD::SETCC_INVALID &&
1771 RHS.getOpcode() == ISD::Constant &&
1772 cast<ConstantSDNode>(RHS)->isNullValue()) {
1773 std::swap(LHS, RHS);
1774 SDValue Op0 = Slct.getOperand(0);
1775 MVT OpVT = isSlctCC ? Op0.getValueType() :
1776 Op0.getOperand(0).getValueType();
1777 bool isInt = OpVT.isInteger();
1778 CC = ISD::getSetCCInverse(CC, isInt);
1779
1780 if (!TLI.isCondCodeLegal(CC, OpVT))
1781 return SDValue(); // Inverse operator isn't legal.
1782
1783 DoXform = true;
1784 InvCC = true;
1785 }
1786
1787 if (DoXform) {
1788 SDValue Result = DAG.getNode(Opc, RHS.getDebugLoc(), VT, OtherOp, RHS);
1789 if (isSlctCC)
1790 return DAG.getSelectCC(N->getDebugLoc(), OtherOp, Result,
1791 Slct.getOperand(0), Slct.getOperand(1), CC);
1792 SDValue CCOp = Slct.getOperand(0);
1793 if (InvCC)
1794 CCOp = DAG.getSetCC(Slct.getDebugLoc(), CCOp.getValueType(),
1795 CCOp.getOperand(0), CCOp.getOperand(1), CC);
1796 return DAG.getNode(ISD::SELECT, N->getDebugLoc(), VT,
1797 CCOp, OtherOp, Result);
1798 }
1799 return SDValue();
1800}
1801
1802/// PerformADDCombine - Target-specific dag combine xforms for ISD::ADD.
1803static SDValue PerformADDCombine(SDNode *N,
1804 TargetLowering::DAGCombinerInfo &DCI) {
1805 // added by evan in r37685 with no testcase.
1806 SDValue N0 = N->getOperand(0), N1 = N->getOperand(1);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001807
Chris Lattnerd1980a52009-03-12 06:52:53 +00001808 // fold (add (select cc, 0, c), x) -> (select cc, x, (add, x, c))
1809 if (N0.getOpcode() == ISD::SELECT && N0.getNode()->hasOneUse()) {
1810 SDValue Result = combineSelectAndUse(N, N0, N1, DCI);
1811 if (Result.getNode()) return Result;
1812 }
1813 if (N1.getOpcode() == ISD::SELECT && N1.getNode()->hasOneUse()) {
1814 SDValue Result = combineSelectAndUse(N, N1, N0, DCI);
1815 if (Result.getNode()) return Result;
1816 }
Bob Wilson2dc4f542009-03-20 22:42:55 +00001817
Chris Lattnerd1980a52009-03-12 06:52:53 +00001818 return SDValue();
1819}
1820
1821/// PerformSUBCombine - Target-specific dag combine xforms for ISD::SUB.
1822static SDValue PerformSUBCombine(SDNode *N,
1823 TargetLowering::DAGCombinerInfo &DCI) {
1824 // added by evan in r37685 with no testcase.
1825 SDValue N0 = N->getOperand(0), N1 = N->getOperand(1);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001826
Chris Lattnerd1980a52009-03-12 06:52:53 +00001827 // fold (sub x, (select cc, 0, c)) -> (select cc, x, (sub, x, c))
1828 if (N1.getOpcode() == ISD::SELECT && N1.getNode()->hasOneUse()) {
1829 SDValue Result = combineSelectAndUse(N, N1, N0, DCI);
1830 if (Result.getNode()) return Result;
1831 }
Bob Wilson2dc4f542009-03-20 22:42:55 +00001832
Chris Lattnerd1980a52009-03-12 06:52:53 +00001833 return SDValue();
1834}
1835
1836
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00001837/// PerformFMRRDCombine - Target-specific dag combine xforms for ARMISD::FMRRD.
Bob Wilson2dc4f542009-03-20 22:42:55 +00001838static SDValue PerformFMRRDCombine(SDNode *N,
1839 TargetLowering::DAGCombinerInfo &DCI) {
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00001840 // fmrrd(fmdrr x, y) -> x,y
Dan Gohman475871a2008-07-27 21:46:04 +00001841 SDValue InDouble = N->getOperand(0);
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00001842 if (InDouble.getOpcode() == ARMISD::FMDRR)
1843 return DCI.CombineTo(N, InDouble.getOperand(0), InDouble.getOperand(1));
Dan Gohman475871a2008-07-27 21:46:04 +00001844 return SDValue();
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00001845}
1846
Dan Gohman475871a2008-07-27 21:46:04 +00001847SDValue ARMTargetLowering::PerformDAGCombine(SDNode *N,
Bob Wilson2dc4f542009-03-20 22:42:55 +00001848 DAGCombinerInfo &DCI) const {
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00001849 switch (N->getOpcode()) {
1850 default: break;
Chris Lattnerd1980a52009-03-12 06:52:53 +00001851 case ISD::ADD: return PerformADDCombine(N, DCI);
1852 case ISD::SUB: return PerformSUBCombine(N, DCI);
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00001853 case ARMISD::FMRRD: return PerformFMRRDCombine(N, DCI);
1854 }
Bob Wilson2dc4f542009-03-20 22:42:55 +00001855
Dan Gohman475871a2008-07-27 21:46:04 +00001856 return SDValue();
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00001857}
1858
Evan Chengb01fad62007-03-12 23:30:29 +00001859/// isLegalAddressImmediate - Return true if the integer value can be used
1860/// as the offset of the target addressing mode for load / store of the
1861/// given type.
Duncan Sands83ec4b62008-06-06 12:08:01 +00001862static bool isLegalAddressImmediate(int64_t V, MVT VT,
Chris Lattner37caf8c2007-04-09 23:33:39 +00001863 const ARMSubtarget *Subtarget) {
Evan Cheng961f8792007-03-13 20:37:59 +00001864 if (V == 0)
1865 return true;
1866
Evan Cheng65011532009-03-09 19:15:00 +00001867 if (!VT.isSimple())
1868 return false;
1869
Evan Chengb01fad62007-03-12 23:30:29 +00001870 if (Subtarget->isThumb()) {
1871 if (V < 0)
1872 return false;
1873
1874 unsigned Scale = 1;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001875 switch (VT.getSimpleVT()) {
Evan Chengb01fad62007-03-12 23:30:29 +00001876 default: return false;
1877 case MVT::i1:
1878 case MVT::i8:
1879 // Scale == 1;
1880 break;
1881 case MVT::i16:
1882 // Scale == 2;
1883 Scale = 2;
1884 break;
1885 case MVT::i32:
1886 // Scale == 4;
1887 Scale = 4;
1888 break;
1889 }
1890
1891 if ((V & (Scale - 1)) != 0)
1892 return false;
1893 V /= Scale;
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00001894 return V == (V & ((1LL << 5) - 1));
Evan Chengb01fad62007-03-12 23:30:29 +00001895 }
1896
1897 if (V < 0)
1898 V = - V;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001899 switch (VT.getSimpleVT()) {
Evan Chengb01fad62007-03-12 23:30:29 +00001900 default: return false;
1901 case MVT::i1:
1902 case MVT::i8:
1903 case MVT::i32:
1904 // +- imm12
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00001905 return V == (V & ((1LL << 12) - 1));
Evan Chengb01fad62007-03-12 23:30:29 +00001906 case MVT::i16:
1907 // +- imm8
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00001908 return V == (V & ((1LL << 8) - 1));
Evan Chengb01fad62007-03-12 23:30:29 +00001909 case MVT::f32:
1910 case MVT::f64:
1911 if (!Subtarget->hasVFP2())
1912 return false;
Evan Cheng0b0a9a92007-05-03 02:00:18 +00001913 if ((V & 3) != 0)
Evan Chengb01fad62007-03-12 23:30:29 +00001914 return false;
1915 V >>= 2;
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00001916 return V == (V & ((1LL << 8) - 1));
Evan Chengb01fad62007-03-12 23:30:29 +00001917 }
Evan Chenga8e29892007-01-19 07:51:42 +00001918}
1919
Chris Lattner37caf8c2007-04-09 23:33:39 +00001920/// isLegalAddressingMode - Return true if the addressing mode represented
1921/// by AM is legal for this target, for a load/store of the specified type.
Bob Wilson2dc4f542009-03-20 22:42:55 +00001922bool ARMTargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattner37caf8c2007-04-09 23:33:39 +00001923 const Type *Ty) const {
Bob Wilson2c7dab12009-04-08 17:55:28 +00001924 MVT VT = getValueType(Ty, true);
1925 if (!isLegalAddressImmediate(AM.BaseOffs, VT, Subtarget))
Evan Chengb01fad62007-03-12 23:30:29 +00001926 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00001927
Chris Lattner37caf8c2007-04-09 23:33:39 +00001928 // Can never fold addr of global into load/store.
Bob Wilson2dc4f542009-03-20 22:42:55 +00001929 if (AM.BaseGV)
Chris Lattner37caf8c2007-04-09 23:33:39 +00001930 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00001931
Chris Lattner37caf8c2007-04-09 23:33:39 +00001932 switch (AM.Scale) {
1933 case 0: // no scale reg, must be "r+i" or "r", or "i".
1934 break;
1935 case 1:
1936 if (Subtarget->isThumb())
1937 return false;
Chris Lattner5a3d40d2007-04-13 06:50:55 +00001938 // FALL THROUGH.
Chris Lattner37caf8c2007-04-09 23:33:39 +00001939 default:
Chris Lattner5a3d40d2007-04-13 06:50:55 +00001940 // ARM doesn't support any R+R*scale+imm addr modes.
1941 if (AM.BaseOffs)
1942 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00001943
Bob Wilson2c7dab12009-04-08 17:55:28 +00001944 if (!VT.isSimple())
1945 return false;
1946
Chris Lattnereb13d1b2007-04-10 03:48:29 +00001947 int Scale = AM.Scale;
Bob Wilson2c7dab12009-04-08 17:55:28 +00001948 switch (VT.getSimpleVT()) {
Chris Lattner37caf8c2007-04-09 23:33:39 +00001949 default: return false;
1950 case MVT::i1:
1951 case MVT::i8:
1952 case MVT::i32:
1953 case MVT::i64:
1954 // This assumes i64 is legalized to a pair of i32. If not (i.e.
1955 // ldrd / strd are used, then its address mode is same as i16.
1956 // r + r
Chris Lattnereb13d1b2007-04-10 03:48:29 +00001957 if (Scale < 0) Scale = -Scale;
1958 if (Scale == 1)
Chris Lattner37caf8c2007-04-09 23:33:39 +00001959 return true;
1960 // r + r << imm
Chris Lattnere1152942007-04-11 16:17:12 +00001961 return isPowerOf2_32(Scale & ~1);
Chris Lattner37caf8c2007-04-09 23:33:39 +00001962 case MVT::i16:
1963 // r + r
Chris Lattnereb13d1b2007-04-10 03:48:29 +00001964 if (((unsigned)AM.HasBaseReg + Scale) <= 2)
Chris Lattner37caf8c2007-04-09 23:33:39 +00001965 return true;
Chris Lattnere1152942007-04-11 16:17:12 +00001966 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00001967
Chris Lattner37caf8c2007-04-09 23:33:39 +00001968 case MVT::isVoid:
1969 // Note, we allow "void" uses (basically, uses that aren't loads or
1970 // stores), because arm allows folding a scale into many arithmetic
1971 // operations. This should be made more precise and revisited later.
Bob Wilson2dc4f542009-03-20 22:42:55 +00001972
Chris Lattner37caf8c2007-04-09 23:33:39 +00001973 // Allow r << imm, but the imm has to be a multiple of two.
1974 if (AM.Scale & 1) return false;
1975 return isPowerOf2_32(AM.Scale);
1976 }
1977 break;
Evan Chengb01fad62007-03-12 23:30:29 +00001978 }
Chris Lattner37caf8c2007-04-09 23:33:39 +00001979 return true;
Evan Chengb01fad62007-03-12 23:30:29 +00001980}
1981
Duncan Sands83ec4b62008-06-06 12:08:01 +00001982static bool getIndexedAddressParts(SDNode *Ptr, MVT VT,
Dan Gohman475871a2008-07-27 21:46:04 +00001983 bool isSEXTLoad, SDValue &Base,
1984 SDValue &Offset, bool &isInc,
Evan Chenga8e29892007-01-19 07:51:42 +00001985 SelectionDAG &DAG) {
1986 if (Ptr->getOpcode() != ISD::ADD && Ptr->getOpcode() != ISD::SUB)
1987 return false;
1988
1989 if (VT == MVT::i16 || ((VT == MVT::i8 || VT == MVT::i1) && isSEXTLoad)) {
1990 // AddressingMode 3
1991 Base = Ptr->getOperand(0);
1992 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(Ptr->getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001993 int RHSC = (int)RHS->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +00001994 if (RHSC < 0 && RHSC > -256) {
1995 isInc = false;
1996 Offset = DAG.getConstant(-RHSC, RHS->getValueType(0));
1997 return true;
1998 }
1999 }
2000 isInc = (Ptr->getOpcode() == ISD::ADD);
2001 Offset = Ptr->getOperand(1);
2002 return true;
2003 } else if (VT == MVT::i32 || VT == MVT::i8 || VT == MVT::i1) {
2004 // AddressingMode 2
2005 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(Ptr->getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002006 int RHSC = (int)RHS->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +00002007 if (RHSC < 0 && RHSC > -0x1000) {
2008 isInc = false;
2009 Offset = DAG.getConstant(-RHSC, RHS->getValueType(0));
2010 Base = Ptr->getOperand(0);
2011 return true;
2012 }
2013 }
2014
2015 if (Ptr->getOpcode() == ISD::ADD) {
2016 isInc = true;
2017 ARM_AM::ShiftOpc ShOpcVal= ARM_AM::getShiftOpcForNode(Ptr->getOperand(0));
2018 if (ShOpcVal != ARM_AM::no_shift) {
2019 Base = Ptr->getOperand(1);
2020 Offset = Ptr->getOperand(0);
2021 } else {
2022 Base = Ptr->getOperand(0);
2023 Offset = Ptr->getOperand(1);
2024 }
2025 return true;
2026 }
2027
2028 isInc = (Ptr->getOpcode() == ISD::ADD);
2029 Base = Ptr->getOperand(0);
2030 Offset = Ptr->getOperand(1);
2031 return true;
2032 }
2033
2034 // FIXME: Use FLDM / FSTM to emulate indexed FP load / store.
2035 return false;
2036}
2037
2038/// getPreIndexedAddressParts - returns true by value, base pointer and
2039/// offset pointer and addressing mode by reference if the node's address
2040/// can be legally represented as pre-indexed load / store address.
2041bool
Dan Gohman475871a2008-07-27 21:46:04 +00002042ARMTargetLowering::getPreIndexedAddressParts(SDNode *N, SDValue &Base,
2043 SDValue &Offset,
Evan Chenga8e29892007-01-19 07:51:42 +00002044 ISD::MemIndexedMode &AM,
Dan Gohman73e09142009-01-15 16:29:45 +00002045 SelectionDAG &DAG) const {
Evan Chenga8e29892007-01-19 07:51:42 +00002046 if (Subtarget->isThumb())
2047 return false;
2048
Duncan Sands83ec4b62008-06-06 12:08:01 +00002049 MVT VT;
Dan Gohman475871a2008-07-27 21:46:04 +00002050 SDValue Ptr;
Evan Chenga8e29892007-01-19 07:51:42 +00002051 bool isSEXTLoad = false;
2052 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
2053 Ptr = LD->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00002054 VT = LD->getMemoryVT();
Evan Chenga8e29892007-01-19 07:51:42 +00002055 isSEXTLoad = LD->getExtensionType() == ISD::SEXTLOAD;
2056 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
2057 Ptr = ST->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00002058 VT = ST->getMemoryVT();
Evan Chenga8e29892007-01-19 07:51:42 +00002059 } else
2060 return false;
2061
2062 bool isInc;
Gabor Greifba36cb52008-08-28 21:40:38 +00002063 bool isLegal = getIndexedAddressParts(Ptr.getNode(), VT, isSEXTLoad, Base, Offset,
Evan Chenga8e29892007-01-19 07:51:42 +00002064 isInc, DAG);
2065 if (isLegal) {
2066 AM = isInc ? ISD::PRE_INC : ISD::PRE_DEC;
2067 return true;
2068 }
2069 return false;
2070}
2071
2072/// getPostIndexedAddressParts - returns true by value, base pointer and
2073/// offset pointer and addressing mode by reference if this node can be
2074/// combined with a load / store to form a post-indexed load / store.
2075bool ARMTargetLowering::getPostIndexedAddressParts(SDNode *N, SDNode *Op,
Dan Gohman475871a2008-07-27 21:46:04 +00002076 SDValue &Base,
2077 SDValue &Offset,
Evan Chenga8e29892007-01-19 07:51:42 +00002078 ISD::MemIndexedMode &AM,
Dan Gohman73e09142009-01-15 16:29:45 +00002079 SelectionDAG &DAG) const {
Evan Chenga8e29892007-01-19 07:51:42 +00002080 if (Subtarget->isThumb())
2081 return false;
2082
Duncan Sands83ec4b62008-06-06 12:08:01 +00002083 MVT VT;
Dan Gohman475871a2008-07-27 21:46:04 +00002084 SDValue Ptr;
Evan Chenga8e29892007-01-19 07:51:42 +00002085 bool isSEXTLoad = false;
2086 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
Dan Gohmanb625f2f2008-01-30 00:15:11 +00002087 VT = LD->getMemoryVT();
Evan Chenga8e29892007-01-19 07:51:42 +00002088 isSEXTLoad = LD->getExtensionType() == ISD::SEXTLOAD;
2089 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
Dan Gohmanb625f2f2008-01-30 00:15:11 +00002090 VT = ST->getMemoryVT();
Evan Chenga8e29892007-01-19 07:51:42 +00002091 } else
2092 return false;
2093
2094 bool isInc;
2095 bool isLegal = getIndexedAddressParts(Op, VT, isSEXTLoad, Base, Offset,
2096 isInc, DAG);
2097 if (isLegal) {
2098 AM = isInc ? ISD::POST_INC : ISD::POST_DEC;
2099 return true;
2100 }
2101 return false;
2102}
2103
Dan Gohman475871a2008-07-27 21:46:04 +00002104void ARMTargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +00002105 const APInt &Mask,
Bob Wilson2dc4f542009-03-20 22:42:55 +00002106 APInt &KnownZero,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00002107 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +00002108 const SelectionDAG &DAG,
Evan Chenga8e29892007-01-19 07:51:42 +00002109 unsigned Depth) const {
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00002110 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0);
Evan Chenga8e29892007-01-19 07:51:42 +00002111 switch (Op.getOpcode()) {
2112 default: break;
2113 case ARMISD::CMOV: {
2114 // Bits are known zero/one if known on the LHS and RHS.
Dan Gohmanea859be2007-06-22 14:59:07 +00002115 DAG.ComputeMaskedBits(Op.getOperand(0), Mask, KnownZero, KnownOne, Depth+1);
Evan Chenga8e29892007-01-19 07:51:42 +00002116 if (KnownZero == 0 && KnownOne == 0) return;
2117
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00002118 APInt KnownZeroRHS, KnownOneRHS;
Dan Gohmanea859be2007-06-22 14:59:07 +00002119 DAG.ComputeMaskedBits(Op.getOperand(1), Mask,
2120 KnownZeroRHS, KnownOneRHS, Depth+1);
Evan Chenga8e29892007-01-19 07:51:42 +00002121 KnownZero &= KnownZeroRHS;
2122 KnownOne &= KnownOneRHS;
2123 return;
2124 }
2125 }
2126}
2127
2128//===----------------------------------------------------------------------===//
2129// ARM Inline Assembly Support
2130//===----------------------------------------------------------------------===//
2131
2132/// getConstraintType - Given a constraint letter, return the type of
2133/// constraint it is for this target.
2134ARMTargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +00002135ARMTargetLowering::getConstraintType(const std::string &Constraint) const {
2136 if (Constraint.size() == 1) {
2137 switch (Constraint[0]) {
2138 default: break;
2139 case 'l': return C_RegisterClass;
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00002140 case 'w': return C_RegisterClass;
Chris Lattner4234f572007-03-25 02:14:49 +00002141 }
Evan Chenga8e29892007-01-19 07:51:42 +00002142 }
Chris Lattner4234f572007-03-25 02:14:49 +00002143 return TargetLowering::getConstraintType(Constraint);
Evan Chenga8e29892007-01-19 07:51:42 +00002144}
2145
Bob Wilson2dc4f542009-03-20 22:42:55 +00002146std::pair<unsigned, const TargetRegisterClass*>
Evan Chenga8e29892007-01-19 07:51:42 +00002147ARMTargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Duncan Sands83ec4b62008-06-06 12:08:01 +00002148 MVT VT) const {
Evan Chenga8e29892007-01-19 07:51:42 +00002149 if (Constraint.size() == 1) {
2150 // GCC RS6000 Constraint Letters
2151 switch (Constraint[0]) {
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00002152 case 'l':
Jim Grosbach30eae3c2009-04-07 20:34:09 +00002153 if (Subtarget->isThumb())
2154 return std::make_pair(0U, ARM::tGPRRegisterClass);
2155 else
2156 return std::make_pair(0U, ARM::GPRRegisterClass);
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00002157 case 'r':
2158 return std::make_pair(0U, ARM::GPRRegisterClass);
2159 case 'w':
2160 if (VT == MVT::f32)
2161 return std::make_pair(0U, ARM::SPRRegisterClass);
Evan Cheng0a7baa22007-04-04 00:06:07 +00002162 if (VT == MVT::f64)
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00002163 return std::make_pair(0U, ARM::DPRRegisterClass);
2164 break;
Evan Chenga8e29892007-01-19 07:51:42 +00002165 }
2166 }
2167 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
2168}
2169
2170std::vector<unsigned> ARMTargetLowering::
2171getRegClassForInlineAsmConstraint(const std::string &Constraint,
Duncan Sands83ec4b62008-06-06 12:08:01 +00002172 MVT VT) const {
Evan Chenga8e29892007-01-19 07:51:42 +00002173 if (Constraint.size() != 1)
2174 return std::vector<unsigned>();
2175
2176 switch (Constraint[0]) { // GCC ARM Constraint Letters
2177 default: break;
2178 case 'l':
Jim Grosbach30eae3c2009-04-07 20:34:09 +00002179 return make_vector<unsigned>(ARM::R0, ARM::R1, ARM::R2, ARM::R3,
2180 ARM::R4, ARM::R5, ARM::R6, ARM::R7,
2181 0);
Evan Chenga8e29892007-01-19 07:51:42 +00002182 case 'r':
2183 return make_vector<unsigned>(ARM::R0, ARM::R1, ARM::R2, ARM::R3,
2184 ARM::R4, ARM::R5, ARM::R6, ARM::R7,
2185 ARM::R8, ARM::R9, ARM::R10, ARM::R11,
2186 ARM::R12, ARM::LR, 0);
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00002187 case 'w':
2188 if (VT == MVT::f32)
2189 return make_vector<unsigned>(ARM::S0, ARM::S1, ARM::S2, ARM::S3,
2190 ARM::S4, ARM::S5, ARM::S6, ARM::S7,
2191 ARM::S8, ARM::S9, ARM::S10, ARM::S11,
2192 ARM::S12,ARM::S13,ARM::S14,ARM::S15,
2193 ARM::S16,ARM::S17,ARM::S18,ARM::S19,
2194 ARM::S20,ARM::S21,ARM::S22,ARM::S23,
2195 ARM::S24,ARM::S25,ARM::S26,ARM::S27,
2196 ARM::S28,ARM::S29,ARM::S30,ARM::S31, 0);
2197 if (VT == MVT::f64)
2198 return make_vector<unsigned>(ARM::D0, ARM::D1, ARM::D2, ARM::D3,
2199 ARM::D4, ARM::D5, ARM::D6, ARM::D7,
2200 ARM::D8, ARM::D9, ARM::D10,ARM::D11,
2201 ARM::D12,ARM::D13,ARM::D14,ARM::D15, 0);
2202 break;
Evan Chenga8e29892007-01-19 07:51:42 +00002203 }
2204
2205 return std::vector<unsigned>();
2206}
Bob Wilsonbf6396b2009-04-01 17:58:54 +00002207
2208/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
2209/// vector. If it is invalid, don't add anything to Ops.
2210void ARMTargetLowering::LowerAsmOperandForConstraint(SDValue Op,
2211 char Constraint,
2212 bool hasMemory,
2213 std::vector<SDValue>&Ops,
2214 SelectionDAG &DAG) const {
2215 SDValue Result(0, 0);
2216
2217 switch (Constraint) {
2218 default: break;
2219 case 'I': case 'J': case 'K': case 'L':
2220 case 'M': case 'N': case 'O':
2221 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op);
2222 if (!C)
2223 return;
2224
2225 int64_t CVal64 = C->getSExtValue();
2226 int CVal = (int) CVal64;
2227 // None of these constraints allow values larger than 32 bits. Check
2228 // that the value fits in an int.
2229 if (CVal != CVal64)
2230 return;
2231
2232 switch (Constraint) {
2233 case 'I':
2234 if (Subtarget->isThumb()) {
2235 // This must be a constant between 0 and 255, for ADD immediates.
2236 if (CVal >= 0 && CVal <= 255)
2237 break;
2238 } else {
2239 // A constant that can be used as an immediate value in a
2240 // data-processing instruction.
2241 if (ARM_AM::getSOImmVal(CVal) != -1)
2242 break;
2243 }
2244 return;
2245
2246 case 'J':
2247 if (Subtarget->isThumb()) {
2248 // This must be a constant between -255 and -1, for negated ADD
2249 // immediates. This can be used in GCC with an "n" modifier that
2250 // prints the negated value, for use with SUB instructions. It is
2251 // not useful otherwise but is implemented for compatibility.
2252 if (CVal >= -255 && CVal <= -1)
2253 break;
2254 } else {
2255 // This must be a constant between -4095 and 4095. It is not clear
2256 // what this constraint is intended for. Implemented for
2257 // compatibility with GCC.
2258 if (CVal >= -4095 && CVal <= 4095)
2259 break;
2260 }
2261 return;
2262
2263 case 'K':
2264 if (Subtarget->isThumb()) {
2265 // A 32-bit value where only one byte has a nonzero value. Exclude
2266 // zero to match GCC. This constraint is used by GCC internally for
2267 // constants that can be loaded with a move/shift combination.
2268 // It is not useful otherwise but is implemented for compatibility.
2269 if (CVal != 0 && ARM_AM::isThumbImmShiftedVal(CVal))
2270 break;
2271 } else {
2272 // A constant whose bitwise inverse can be used as an immediate
2273 // value in a data-processing instruction. This can be used in GCC
2274 // with a "B" modifier that prints the inverted value, for use with
2275 // BIC and MVN instructions. It is not useful otherwise but is
2276 // implemented for compatibility.
2277 if (ARM_AM::getSOImmVal(~CVal) != -1)
2278 break;
2279 }
2280 return;
2281
2282 case 'L':
2283 if (Subtarget->isThumb()) {
2284 // This must be a constant between -7 and 7,
2285 // for 3-operand ADD/SUB immediate instructions.
2286 if (CVal >= -7 && CVal < 7)
2287 break;
2288 } else {
2289 // A constant whose negation can be used as an immediate value in a
2290 // data-processing instruction. This can be used in GCC with an "n"
2291 // modifier that prints the negated value, for use with SUB
2292 // instructions. It is not useful otherwise but is implemented for
2293 // compatibility.
2294 if (ARM_AM::getSOImmVal(-CVal) != -1)
2295 break;
2296 }
2297 return;
2298
2299 case 'M':
2300 if (Subtarget->isThumb()) {
2301 // This must be a multiple of 4 between 0 and 1020, for
2302 // ADD sp + immediate.
2303 if ((CVal >= 0 && CVal <= 1020) && ((CVal & 3) == 0))
2304 break;
2305 } else {
2306 // A power of two or a constant between 0 and 32. This is used in
2307 // GCC for the shift amount on shifted register operands, but it is
2308 // useful in general for any shift amounts.
2309 if ((CVal >= 0 && CVal <= 32) || ((CVal & (CVal - 1)) == 0))
2310 break;
2311 }
2312 return;
2313
2314 case 'N':
2315 if (Subtarget->isThumb()) {
2316 // This must be a constant between 0 and 31, for shift amounts.
2317 if (CVal >= 0 && CVal <= 31)
2318 break;
2319 }
2320 return;
2321
2322 case 'O':
2323 if (Subtarget->isThumb()) {
2324 // This must be a multiple of 4 between -508 and 508, for
2325 // ADD/SUB sp = sp + immediate.
2326 if ((CVal >= -508 && CVal <= 508) && ((CVal & 3) == 0))
2327 break;
2328 }
2329 return;
2330 }
2331 Result = DAG.getTargetConstant(CVal, Op.getValueType());
2332 break;
2333 }
2334
2335 if (Result.getNode()) {
2336 Ops.push_back(Result);
2337 return;
2338 }
2339 return TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, hasMemory,
2340 Ops, DAG);
2341}