blob: e058c8ad1ad12d6e84b9b2e14ca81ade677596e2 [file] [log] [blame]
David Goodwin334c2642009-07-08 16:09:28 +00001//===- ARMBaseInstrInfo.cpp - ARM Instruction Information -----------*- C++ -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file contains the Base ARM implementation of the TargetInstrInfo class.
11//
12//===----------------------------------------------------------------------===//
13
14#include "ARMBaseInstrInfo.h"
15#include "ARM.h"
16#include "ARMAddressingModes.h"
17#include "ARMGenInstrInfo.inc"
18#include "ARMMachineFunctionInfo.h"
19#include "llvm/ADT/STLExtras.h"
20#include "llvm/CodeGen/LiveVariables.h"
21#include "llvm/CodeGen/MachineFrameInfo.h"
22#include "llvm/CodeGen/MachineInstrBuilder.h"
23#include "llvm/CodeGen/MachineJumpTableInfo.h"
24#include "llvm/Target/TargetAsmInfo.h"
25#include "llvm/Support/CommandLine.h"
Torok Edwinc25e7582009-07-11 20:10:48 +000026#include "llvm/Support/ErrorHandling.h"
David Goodwin334c2642009-07-08 16:09:28 +000027using namespace llvm;
28
29static cl::opt<bool>
30EnableARM3Addr("enable-arm-3-addr-conv", cl::Hidden,
31 cl::desc("Enable ARM 2-addr to 3-addr conv"));
32
Evan Cheng5ca53a72009-07-27 18:20:05 +000033ARMBaseInstrInfo::ARMBaseInstrInfo(const ARMSubtarget &sti)
34 : TargetInstrInfoImpl(ARMInsts, array_lengthof(ARMInsts)),
35 STI(sti) {
David Goodwin334c2642009-07-08 16:09:28 +000036}
37
38MachineInstr *
39ARMBaseInstrInfo::convertToThreeAddress(MachineFunction::iterator &MFI,
40 MachineBasicBlock::iterator &MBBI,
41 LiveVariables *LV) const {
42 if (!EnableARM3Addr)
43 return NULL;
44
45 MachineInstr *MI = MBBI;
46 MachineFunction &MF = *MI->getParent()->getParent();
47 unsigned TSFlags = MI->getDesc().TSFlags;
48 bool isPre = false;
49 switch ((TSFlags & ARMII::IndexModeMask) >> ARMII::IndexModeShift) {
50 default: return NULL;
51 case ARMII::IndexModePre:
52 isPre = true;
53 break;
54 case ARMII::IndexModePost:
55 break;
56 }
57
58 // Try splitting an indexed load/store to an un-indexed one plus an add/sub
59 // operation.
60 unsigned MemOpc = getUnindexedOpcode(MI->getOpcode());
61 if (MemOpc == 0)
62 return NULL;
63
64 MachineInstr *UpdateMI = NULL;
65 MachineInstr *MemMI = NULL;
66 unsigned AddrMode = (TSFlags & ARMII::AddrModeMask);
67 const TargetInstrDesc &TID = MI->getDesc();
68 unsigned NumOps = TID.getNumOperands();
69 bool isLoad = !TID.mayStore();
70 const MachineOperand &WB = isLoad ? MI->getOperand(1) : MI->getOperand(0);
71 const MachineOperand &Base = MI->getOperand(2);
72 const MachineOperand &Offset = MI->getOperand(NumOps-3);
73 unsigned WBReg = WB.getReg();
74 unsigned BaseReg = Base.getReg();
75 unsigned OffReg = Offset.getReg();
76 unsigned OffImm = MI->getOperand(NumOps-2).getImm();
77 ARMCC::CondCodes Pred = (ARMCC::CondCodes)MI->getOperand(NumOps-1).getImm();
78 switch (AddrMode) {
79 default:
80 assert(false && "Unknown indexed op!");
81 return NULL;
82 case ARMII::AddrMode2: {
83 bool isSub = ARM_AM::getAM2Op(OffImm) == ARM_AM::sub;
84 unsigned Amt = ARM_AM::getAM2Offset(OffImm);
85 if (OffReg == 0) {
Evan Chenge7cbe412009-07-08 21:03:57 +000086 if (ARM_AM::getSOImmVal(Amt) == -1)
David Goodwin334c2642009-07-08 16:09:28 +000087 // Can't encode it in a so_imm operand. This transformation will
88 // add more than 1 instruction. Abandon!
89 return NULL;
90 UpdateMI = BuildMI(MF, MI->getDebugLoc(),
91 get(isSub ? getOpcode(ARMII::SUBri) :
92 getOpcode(ARMII::ADDri)), WBReg)
Evan Chenge7cbe412009-07-08 21:03:57 +000093 .addReg(BaseReg).addImm(Amt)
David Goodwin334c2642009-07-08 16:09:28 +000094 .addImm(Pred).addReg(0).addReg(0);
95 } else if (Amt != 0) {
96 ARM_AM::ShiftOpc ShOpc = ARM_AM::getAM2ShiftOpc(OffImm);
97 unsigned SOOpc = ARM_AM::getSORegOpc(ShOpc, Amt);
98 UpdateMI = BuildMI(MF, MI->getDebugLoc(),
99 get(isSub ? getOpcode(ARMII::SUBrs) :
100 getOpcode(ARMII::ADDrs)), WBReg)
101 .addReg(BaseReg).addReg(OffReg).addReg(0).addImm(SOOpc)
102 .addImm(Pred).addReg(0).addReg(0);
103 } else
104 UpdateMI = BuildMI(MF, MI->getDebugLoc(),
105 get(isSub ? getOpcode(ARMII::SUBrr) :
106 getOpcode(ARMII::ADDrr)), WBReg)
107 .addReg(BaseReg).addReg(OffReg)
108 .addImm(Pred).addReg(0).addReg(0);
109 break;
110 }
111 case ARMII::AddrMode3 : {
112 bool isSub = ARM_AM::getAM3Op(OffImm) == ARM_AM::sub;
113 unsigned Amt = ARM_AM::getAM3Offset(OffImm);
114 if (OffReg == 0)
115 // Immediate is 8-bits. It's guaranteed to fit in a so_imm operand.
116 UpdateMI = BuildMI(MF, MI->getDebugLoc(),
117 get(isSub ? getOpcode(ARMII::SUBri) :
118 getOpcode(ARMII::ADDri)), WBReg)
119 .addReg(BaseReg).addImm(Amt)
120 .addImm(Pred).addReg(0).addReg(0);
121 else
122 UpdateMI = BuildMI(MF, MI->getDebugLoc(),
123 get(isSub ? getOpcode(ARMII::SUBrr) :
124 getOpcode(ARMII::ADDrr)), WBReg)
125 .addReg(BaseReg).addReg(OffReg)
126 .addImm(Pred).addReg(0).addReg(0);
127 break;
128 }
129 }
130
131 std::vector<MachineInstr*> NewMIs;
132 if (isPre) {
133 if (isLoad)
134 MemMI = BuildMI(MF, MI->getDebugLoc(),
135 get(MemOpc), MI->getOperand(0).getReg())
136 .addReg(WBReg).addReg(0).addImm(0).addImm(Pred);
137 else
138 MemMI = BuildMI(MF, MI->getDebugLoc(),
139 get(MemOpc)).addReg(MI->getOperand(1).getReg())
140 .addReg(WBReg).addReg(0).addImm(0).addImm(Pred);
141 NewMIs.push_back(MemMI);
142 NewMIs.push_back(UpdateMI);
143 } else {
144 if (isLoad)
145 MemMI = BuildMI(MF, MI->getDebugLoc(),
146 get(MemOpc), MI->getOperand(0).getReg())
147 .addReg(BaseReg).addReg(0).addImm(0).addImm(Pred);
148 else
149 MemMI = BuildMI(MF, MI->getDebugLoc(),
150 get(MemOpc)).addReg(MI->getOperand(1).getReg())
151 .addReg(BaseReg).addReg(0).addImm(0).addImm(Pred);
152 if (WB.isDead())
153 UpdateMI->getOperand(0).setIsDead();
154 NewMIs.push_back(UpdateMI);
155 NewMIs.push_back(MemMI);
156 }
157
158 // Transfer LiveVariables states, kill / dead info.
159 if (LV) {
160 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
161 MachineOperand &MO = MI->getOperand(i);
162 if (MO.isReg() && MO.getReg() &&
163 TargetRegisterInfo::isVirtualRegister(MO.getReg())) {
164 unsigned Reg = MO.getReg();
165
166 LiveVariables::VarInfo &VI = LV->getVarInfo(Reg);
167 if (MO.isDef()) {
168 MachineInstr *NewMI = (Reg == WBReg) ? UpdateMI : MemMI;
169 if (MO.isDead())
170 LV->addVirtualRegisterDead(Reg, NewMI);
171 }
172 if (MO.isUse() && MO.isKill()) {
173 for (unsigned j = 0; j < 2; ++j) {
174 // Look at the two new MI's in reverse order.
175 MachineInstr *NewMI = NewMIs[j];
176 if (!NewMI->readsRegister(Reg))
177 continue;
178 LV->addVirtualRegisterKilled(Reg, NewMI);
179 if (VI.removeKill(MI))
180 VI.Kills.push_back(NewMI);
181 break;
182 }
183 }
184 }
185 }
186 }
187
188 MFI->insert(MBBI, NewMIs[1]);
189 MFI->insert(MBBI, NewMIs[0]);
190 return NewMIs[0];
191}
192
193// Branch analysis.
194bool
195ARMBaseInstrInfo::AnalyzeBranch(MachineBasicBlock &MBB,MachineBasicBlock *&TBB,
196 MachineBasicBlock *&FBB,
197 SmallVectorImpl<MachineOperand> &Cond,
198 bool AllowModify) const {
199 // If the block has no terminators, it just falls into the block after it.
200 MachineBasicBlock::iterator I = MBB.end();
201 if (I == MBB.begin() || !isUnpredicatedTerminator(--I))
202 return false;
203
204 // Get the last instruction in the block.
205 MachineInstr *LastInst = I;
206
207 // If there is only one terminator instruction, process it.
208 unsigned LastOpc = LastInst->getOpcode();
209 if (I == MBB.begin() || !isUnpredicatedTerminator(--I)) {
Evan Cheng5ca53a72009-07-27 18:20:05 +0000210 if (isUncondBranchOpcode(LastOpc)) {
David Goodwin334c2642009-07-08 16:09:28 +0000211 TBB = LastInst->getOperand(0).getMBB();
212 return false;
213 }
Evan Cheng5ca53a72009-07-27 18:20:05 +0000214 if (isCondBranchOpcode(LastOpc)) {
David Goodwin334c2642009-07-08 16:09:28 +0000215 // Block ends with fall-through condbranch.
216 TBB = LastInst->getOperand(0).getMBB();
217 Cond.push_back(LastInst->getOperand(1));
218 Cond.push_back(LastInst->getOperand(2));
219 return false;
220 }
221 return true; // Can't handle indirect branch.
222 }
223
224 // Get the instruction before it if it is a terminator.
225 MachineInstr *SecondLastInst = I;
226
227 // If there are three terminators, we don't know what sort of block this is.
228 if (SecondLastInst && I != MBB.begin() && isUnpredicatedTerminator(--I))
229 return true;
230
Evan Cheng5ca53a72009-07-27 18:20:05 +0000231 // If the block ends with a B and a Bcc, handle it.
David Goodwin334c2642009-07-08 16:09:28 +0000232 unsigned SecondLastOpc = SecondLastInst->getOpcode();
Evan Cheng5ca53a72009-07-27 18:20:05 +0000233 if (isCondBranchOpcode(SecondLastOpc) && isUncondBranchOpcode(LastOpc)) {
David Goodwin334c2642009-07-08 16:09:28 +0000234 TBB = SecondLastInst->getOperand(0).getMBB();
235 Cond.push_back(SecondLastInst->getOperand(1));
236 Cond.push_back(SecondLastInst->getOperand(2));
237 FBB = LastInst->getOperand(0).getMBB();
238 return false;
239 }
240
241 // If the block ends with two unconditional branches, handle it. The second
242 // one is not executed, so remove it.
Evan Cheng5ca53a72009-07-27 18:20:05 +0000243 if (isUncondBranchOpcode(SecondLastOpc) && isUncondBranchOpcode(LastOpc)) {
David Goodwin334c2642009-07-08 16:09:28 +0000244 TBB = SecondLastInst->getOperand(0).getMBB();
245 I = LastInst;
246 if (AllowModify)
247 I->eraseFromParent();
248 return false;
249 }
250
251 // ...likewise if it ends with a branch table followed by an unconditional
252 // branch. The branch folder can create these, and we must get rid of them for
253 // correctness of Thumb constant islands.
Evan Cheng66ac5312009-07-25 00:33:29 +0000254 if ((SecondLastOpc == ARM::BR_JTr ||
255 SecondLastOpc == ARM::BR_JTm ||
256 SecondLastOpc == ARM::BR_JTadd ||
257 SecondLastOpc == ARM::tBR_JTr ||
258 SecondLastOpc == ARM::t2BR_JT) &&
Evan Cheng5ca53a72009-07-27 18:20:05 +0000259 isUncondBranchOpcode(LastOpc)) {
David Goodwin334c2642009-07-08 16:09:28 +0000260 I = LastInst;
261 if (AllowModify)
262 I->eraseFromParent();
263 return true;
264 }
265
266 // Otherwise, can't handle this.
267 return true;
268}
269
270
271unsigned ARMBaseInstrInfo::RemoveBranch(MachineBasicBlock &MBB) const {
David Goodwin334c2642009-07-08 16:09:28 +0000272 MachineBasicBlock::iterator I = MBB.end();
273 if (I == MBB.begin()) return 0;
274 --I;
Evan Cheng5ca53a72009-07-27 18:20:05 +0000275 if (!isUncondBranchOpcode(I->getOpcode()) &&
276 !isCondBranchOpcode(I->getOpcode()))
David Goodwin334c2642009-07-08 16:09:28 +0000277 return 0;
278
279 // Remove the branch.
280 I->eraseFromParent();
281
282 I = MBB.end();
283
284 if (I == MBB.begin()) return 1;
285 --I;
Evan Cheng5ca53a72009-07-27 18:20:05 +0000286 if (!isCondBranchOpcode(I->getOpcode()))
David Goodwin334c2642009-07-08 16:09:28 +0000287 return 1;
288
289 // Remove the branch.
290 I->eraseFromParent();
291 return 2;
292}
293
294unsigned
295ARMBaseInstrInfo::InsertBranch(MachineBasicBlock &MBB, MachineBasicBlock *TBB,
296 MachineBasicBlock *FBB,
297 const SmallVectorImpl<MachineOperand> &Cond) const {
298 // FIXME this should probably have a DebugLoc argument
299 DebugLoc dl = DebugLoc::getUnknownLoc();
Evan Cheng5ca53a72009-07-27 18:20:05 +0000300 int BOpc = !STI.isThumb()
301 ? ARM::B : (STI.isThumb2() ? ARM::t2B : ARM::tB);
302 int BccOpc = !STI.isThumb()
303 ? ARM::Bcc : (STI.isThumb2() ? ARM::t2Bcc : ARM::tBcc);
David Goodwin334c2642009-07-08 16:09:28 +0000304
305 // Shouldn't be a fall through.
306 assert(TBB && "InsertBranch must not be told to insert a fallthrough");
307 assert((Cond.size() == 2 || Cond.size() == 0) &&
308 "ARM branch conditions have two components!");
309
310 if (FBB == 0) {
311 if (Cond.empty()) // Unconditional branch?
312 BuildMI(&MBB, dl, get(BOpc)).addMBB(TBB);
313 else
314 BuildMI(&MBB, dl, get(BccOpc)).addMBB(TBB)
315 .addImm(Cond[0].getImm()).addReg(Cond[1].getReg());
316 return 1;
317 }
318
319 // Two-way conditional branch.
320 BuildMI(&MBB, dl, get(BccOpc)).addMBB(TBB)
321 .addImm(Cond[0].getImm()).addReg(Cond[1].getReg());
322 BuildMI(&MBB, dl, get(BOpc)).addMBB(FBB);
323 return 2;
324}
325
326bool ARMBaseInstrInfo::
327ReverseBranchCondition(SmallVectorImpl<MachineOperand> &Cond) const {
328 ARMCC::CondCodes CC = (ARMCC::CondCodes)(int)Cond[0].getImm();
329 Cond[0].setImm(ARMCC::getOppositeCondition(CC));
330 return false;
331}
332
David Goodwin334c2642009-07-08 16:09:28 +0000333bool ARMBaseInstrInfo::
334PredicateInstruction(MachineInstr *MI,
335 const SmallVectorImpl<MachineOperand> &Pred) const {
336 unsigned Opc = MI->getOpcode();
Evan Cheng5ca53a72009-07-27 18:20:05 +0000337 if (isUncondBranchOpcode(Opc)) {
338 MI->setDesc(get(getMatchingCondBranchOpcode(Opc)));
David Goodwin334c2642009-07-08 16:09:28 +0000339 MI->addOperand(MachineOperand::CreateImm(Pred[0].getImm()));
340 MI->addOperand(MachineOperand::CreateReg(Pred[1].getReg(), false));
341 return true;
342 }
343
344 int PIdx = MI->findFirstPredOperandIdx();
345 if (PIdx != -1) {
346 MachineOperand &PMO = MI->getOperand(PIdx);
347 PMO.setImm(Pred[0].getImm());
348 MI->getOperand(PIdx+1).setReg(Pred[1].getReg());
349 return true;
350 }
351 return false;
352}
353
354bool ARMBaseInstrInfo::
355SubsumesPredicate(const SmallVectorImpl<MachineOperand> &Pred1,
356 const SmallVectorImpl<MachineOperand> &Pred2) const {
357 if (Pred1.size() > 2 || Pred2.size() > 2)
358 return false;
359
360 ARMCC::CondCodes CC1 = (ARMCC::CondCodes)Pred1[0].getImm();
361 ARMCC::CondCodes CC2 = (ARMCC::CondCodes)Pred2[0].getImm();
362 if (CC1 == CC2)
363 return true;
364
365 switch (CC1) {
366 default:
367 return false;
368 case ARMCC::AL:
369 return true;
370 case ARMCC::HS:
371 return CC2 == ARMCC::HI;
372 case ARMCC::LS:
373 return CC2 == ARMCC::LO || CC2 == ARMCC::EQ;
374 case ARMCC::GE:
375 return CC2 == ARMCC::GT;
376 case ARMCC::LE:
377 return CC2 == ARMCC::LT;
378 }
379}
380
381bool ARMBaseInstrInfo::DefinesPredicate(MachineInstr *MI,
382 std::vector<MachineOperand> &Pred) const {
383 const TargetInstrDesc &TID = MI->getDesc();
384 if (!TID.getImplicitDefs() && !TID.hasOptionalDef())
385 return false;
386
387 bool Found = false;
388 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
389 const MachineOperand &MO = MI->getOperand(i);
390 if (MO.isReg() && MO.getReg() == ARM::CPSR) {
391 Pred.push_back(MO);
392 Found = true;
393 }
394 }
395
396 return Found;
397}
398
399
400/// FIXME: Works around a gcc miscompilation with -fstrict-aliasing
401static unsigned getNumJTEntries(const std::vector<MachineJumpTableEntry> &JT,
402 unsigned JTI) DISABLE_INLINE;
403static unsigned getNumJTEntries(const std::vector<MachineJumpTableEntry> &JT,
404 unsigned JTI) {
405 return JT[JTI].MBBs.size();
406}
407
408/// GetInstSize - Return the size of the specified MachineInstr.
409///
410unsigned ARMBaseInstrInfo::GetInstSizeInBytes(const MachineInstr *MI) const {
411 const MachineBasicBlock &MBB = *MI->getParent();
412 const MachineFunction *MF = MBB.getParent();
413 const TargetAsmInfo *TAI = MF->getTarget().getTargetAsmInfo();
414
415 // Basic size info comes from the TSFlags field.
416 const TargetInstrDesc &TID = MI->getDesc();
417 unsigned TSFlags = TID.TSFlags;
418
419 switch ((TSFlags & ARMII::SizeMask) >> ARMII::SizeShift) {
420 default: {
421 // If this machine instr is an inline asm, measure it.
422 if (MI->getOpcode() == ARM::INLINEASM)
423 return TAI->getInlineAsmLength(MI->getOperand(0).getSymbolName());
424 if (MI->isLabel())
425 return 0;
426 switch (MI->getOpcode()) {
427 default:
Torok Edwinc23197a2009-07-14 16:55:14 +0000428 llvm_unreachable("Unknown or unset size field for instr!");
David Goodwin334c2642009-07-08 16:09:28 +0000429 case TargetInstrInfo::IMPLICIT_DEF:
430 case TargetInstrInfo::DECLARE:
431 case TargetInstrInfo::DBG_LABEL:
432 case TargetInstrInfo::EH_LABEL:
433 return 0;
434 }
435 break;
436 }
Evan Cheng78947622009-07-24 18:20:44 +0000437 case ARMII::Size8Bytes: return 8; // ARM instruction x 2.
438 case ARMII::Size4Bytes: return 4; // ARM / Thumb2 instruction.
439 case ARMII::Size2Bytes: return 2; // Thumb1 instruction.
David Goodwin334c2642009-07-08 16:09:28 +0000440 case ARMII::SizeSpecial: {
Evan Cheng78947622009-07-24 18:20:44 +0000441 bool IsThumb1JT = false;
David Goodwin334c2642009-07-08 16:09:28 +0000442 switch (MI->getOpcode()) {
443 case ARM::CONSTPOOL_ENTRY:
444 // If this machine instr is a constant pool entry, its size is recorded as
445 // operand #2.
446 return MI->getOperand(2).getImm();
Evan Cheng78947622009-07-24 18:20:44 +0000447 case ARM::Int_eh_sjlj_setjmp:
448 return 12;
449 case ARM::tBR_JTr:
450 IsThumb1JT = true;
451 // Fallthrough
David Goodwin334c2642009-07-08 16:09:28 +0000452 case ARM::BR_JTr:
453 case ARM::BR_JTm:
454 case ARM::BR_JTadd:
Evan Cheng66ac5312009-07-25 00:33:29 +0000455 case ARM::t2BR_JT: {
David Goodwin334c2642009-07-08 16:09:28 +0000456 // These are jumptable branches, i.e. a branch followed by an inlined
457 // jumptable. The size is 4 + 4 * number of entries.
458 unsigned NumOps = TID.getNumOperands();
459 MachineOperand JTOP =
460 MI->getOperand(NumOps - (TID.isPredicable() ? 3 : 2));
461 unsigned JTI = JTOP.getIndex();
462 const MachineJumpTableInfo *MJTI = MF->getJumpTableInfo();
463 const std::vector<MachineJumpTableEntry> &JT = MJTI->getJumpTables();
464 assert(JTI < JT.size());
465 // Thumb instructions are 2 byte aligned, but JT entries are 4 byte
466 // 4 aligned. The assembler / linker may add 2 byte padding just before
467 // the JT entries. The size does not include this padding; the
468 // constant islands pass does separate bookkeeping for it.
469 // FIXME: If we know the size of the function is less than (1 << 16) *2
470 // bytes, we can use 16-bit entries instead. Then there won't be an
471 // alignment issue.
Evan Cheng78947622009-07-24 18:20:44 +0000472 return getNumJTEntries(JT, JTI) * 4 + (IsThumb1JT ? 2 : 4);
David Goodwin334c2642009-07-08 16:09:28 +0000473 }
474 default:
475 // Otherwise, pseudo-instruction sizes are zero.
476 return 0;
477 }
478 }
479 }
480 return 0; // Not reached
481}
482
483/// Return true if the instruction is a register to register move and
484/// leave the source and dest operands in the passed parameters.
485///
486bool
487ARMBaseInstrInfo::isMoveInstr(const MachineInstr &MI,
488 unsigned &SrcReg, unsigned &DstReg,
489 unsigned& SrcSubIdx, unsigned& DstSubIdx) const {
490 SrcSubIdx = DstSubIdx = 0; // No sub-registers.
491
Evan Cheng68e3c6a2009-07-27 00:05:15 +0000492 switch (MI.getOpcode()) {
Evan Chengdced03f2009-07-27 00:24:36 +0000493 default: break;
Evan Cheng68e3c6a2009-07-27 00:05:15 +0000494 case ARM::FCPYS:
495 case ARM::FCPYD:
496 case ARM::VMOVD:
497 case ARM::VMOVQ: {
David Goodwin334c2642009-07-08 16:09:28 +0000498 SrcReg = MI.getOperand(1).getReg();
499 DstReg = MI.getOperand(0).getReg();
500 return true;
501 }
Evan Cheng68e3c6a2009-07-27 00:05:15 +0000502 case ARM::MOVr:
503 case ARM::tMOVr:
504 case ARM::tMOVgpr2tgpr:
505 case ARM::tMOVtgpr2gpr:
506 case ARM::tMOVgpr2gpr:
507 case ARM::t2MOVr: {
David Goodwin334c2642009-07-08 16:09:28 +0000508 assert(MI.getDesc().getNumOperands() >= 2 &&
509 MI.getOperand(0).isReg() &&
510 MI.getOperand(1).isReg() &&
511 "Invalid ARM MOV instruction");
512 SrcReg = MI.getOperand(1).getReg();
513 DstReg = MI.getOperand(0).getReg();
514 return true;
515 }
Evan Cheng68e3c6a2009-07-27 00:05:15 +0000516 }
David Goodwin334c2642009-07-08 16:09:28 +0000517
518 return false;
519}
520
521unsigned
522ARMBaseInstrInfo::isLoadFromStackSlot(const MachineInstr *MI,
523 int &FrameIndex) const {
Evan Chengdced03f2009-07-27 00:24:36 +0000524 switch (MI->getOpcode()) {
525 default: break;
526 case ARM::LDR:
527 case ARM::t2LDRs: // FIXME: don't use t2LDRs to access frame.
David Goodwin334c2642009-07-08 16:09:28 +0000528 if (MI->getOperand(1).isFI() &&
529 MI->getOperand(2).isReg() &&
530 MI->getOperand(3).isImm() &&
531 MI->getOperand(2).getReg() == 0 &&
532 MI->getOperand(3).getImm() == 0) {
533 FrameIndex = MI->getOperand(1).getIndex();
534 return MI->getOperand(0).getReg();
535 }
Evan Chengdced03f2009-07-27 00:24:36 +0000536 break;
537 case ARM::t2LDRi12:
538 case ARM::tRestore:
David Goodwin5ff58b52009-07-24 00:16:18 +0000539 if (MI->getOperand(1).isFI() &&
540 MI->getOperand(2).isImm() &&
541 MI->getOperand(2).getImm() == 0) {
542 FrameIndex = MI->getOperand(1).getIndex();
543 return MI->getOperand(0).getReg();
544 }
Evan Chengdced03f2009-07-27 00:24:36 +0000545 break;
546 case ARM::FLDD:
547 case ARM::FLDS:
David Goodwin334c2642009-07-08 16:09:28 +0000548 if (MI->getOperand(1).isFI() &&
549 MI->getOperand(2).isImm() &&
550 MI->getOperand(2).getImm() == 0) {
551 FrameIndex = MI->getOperand(1).getIndex();
552 return MI->getOperand(0).getReg();
553 }
Evan Chengdced03f2009-07-27 00:24:36 +0000554 break;
David Goodwin334c2642009-07-08 16:09:28 +0000555 }
556
557 return 0;
558}
559
560unsigned
561ARMBaseInstrInfo::isStoreToStackSlot(const MachineInstr *MI,
562 int &FrameIndex) const {
Evan Chengdced03f2009-07-27 00:24:36 +0000563 switch (MI->getOpcode()) {
564 default: break;
565 case ARM::STR:
566 case ARM::t2STRs: // FIXME: don't use t2STRs to access frame.
David Goodwin334c2642009-07-08 16:09:28 +0000567 if (MI->getOperand(1).isFI() &&
568 MI->getOperand(2).isReg() &&
569 MI->getOperand(3).isImm() &&
570 MI->getOperand(2).getReg() == 0 &&
571 MI->getOperand(3).getImm() == 0) {
572 FrameIndex = MI->getOperand(1).getIndex();
573 return MI->getOperand(0).getReg();
574 }
Evan Chengdced03f2009-07-27 00:24:36 +0000575 break;
576 case ARM::t2STRi12:
577 case ARM::tSpill:
David Goodwin5ff58b52009-07-24 00:16:18 +0000578 if (MI->getOperand(1).isFI() &&
579 MI->getOperand(2).isImm() &&
580 MI->getOperand(2).getImm() == 0) {
581 FrameIndex = MI->getOperand(1).getIndex();
582 return MI->getOperand(0).getReg();
583 }
Evan Chengdced03f2009-07-27 00:24:36 +0000584 break;
585 case ARM::FSTD:
586 case ARM::FSTS:
David Goodwin334c2642009-07-08 16:09:28 +0000587 if (MI->getOperand(1).isFI() &&
588 MI->getOperand(2).isImm() &&
589 MI->getOperand(2).getImm() == 0) {
590 FrameIndex = MI->getOperand(1).getIndex();
591 return MI->getOperand(0).getReg();
592 }
Evan Chengdced03f2009-07-27 00:24:36 +0000593 break;
David Goodwin334c2642009-07-08 16:09:28 +0000594 }
595
596 return 0;
597}
598
599bool
600ARMBaseInstrInfo::copyRegToReg(MachineBasicBlock &MBB,
601 MachineBasicBlock::iterator I,
602 unsigned DestReg, unsigned SrcReg,
603 const TargetRegisterClass *DestRC,
604 const TargetRegisterClass *SrcRC) const {
605 DebugLoc DL = DebugLoc::getUnknownLoc();
606 if (I != MBB.end()) DL = I->getDebugLoc();
607
608 if (DestRC != SrcRC) {
609 // Not yet supported!
610 return false;
611 }
612
613 if (DestRC == ARM::GPRRegisterClass)
Evan Cheng08b93c62009-07-27 00:33:08 +0000614 AddDefaultCC(AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::MOVr),
Evan Chengdd6f6322009-07-11 06:37:27 +0000615 DestReg).addReg(SrcReg)));
David Goodwin334c2642009-07-08 16:09:28 +0000616 else if (DestRC == ARM::SPRRegisterClass)
Evan Chengb74bb1a2009-07-24 00:53:56 +0000617 AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::FCPYS), DestReg)
David Goodwin334c2642009-07-08 16:09:28 +0000618 .addReg(SrcReg));
619 else if (DestRC == ARM::DPRRegisterClass)
Evan Chengb74bb1a2009-07-24 00:53:56 +0000620 AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::FCPYD), DestReg)
David Goodwin334c2642009-07-08 16:09:28 +0000621 .addReg(SrcReg));
622 else if (DestRC == ARM::QPRRegisterClass)
Evan Chengb74bb1a2009-07-24 00:53:56 +0000623 BuildMI(MBB, I, DL, get(ARM::VMOVQ), DestReg).addReg(SrcReg);
David Goodwin334c2642009-07-08 16:09:28 +0000624 else
625 return false;
626
627 return true;
628}
629
630void ARMBaseInstrInfo::
631storeRegToStackSlot(MachineBasicBlock &MBB, MachineBasicBlock::iterator I,
632 unsigned SrcReg, bool isKill, int FI,
633 const TargetRegisterClass *RC) const {
634 DebugLoc DL = DebugLoc::getUnknownLoc();
635 if (I != MBB.end()) DL = I->getDebugLoc();
636
637 if (RC == ARM::GPRRegisterClass) {
Evan Cheng5732ca02009-07-27 03:14:20 +0000638 AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::STR))
David Goodwin334c2642009-07-08 16:09:28 +0000639 .addReg(SrcReg, getKillRegState(isKill))
640 .addFrameIndex(FI).addReg(0).addImm(0));
641 } else if (RC == ARM::DPRRegisterClass) {
Evan Chengb74bb1a2009-07-24 00:53:56 +0000642 AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::FSTD))
David Goodwin334c2642009-07-08 16:09:28 +0000643 .addReg(SrcReg, getKillRegState(isKill))
644 .addFrameIndex(FI).addImm(0));
645 } else {
646 assert(RC == ARM::SPRRegisterClass && "Unknown regclass!");
Evan Chengb74bb1a2009-07-24 00:53:56 +0000647 AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::FSTS))
David Goodwin334c2642009-07-08 16:09:28 +0000648 .addReg(SrcReg, getKillRegState(isKill))
649 .addFrameIndex(FI).addImm(0));
650 }
651}
652
David Goodwin334c2642009-07-08 16:09:28 +0000653void ARMBaseInstrInfo::
654loadRegFromStackSlot(MachineBasicBlock &MBB, MachineBasicBlock::iterator I,
655 unsigned DestReg, int FI,
656 const TargetRegisterClass *RC) const {
657 DebugLoc DL = DebugLoc::getUnknownLoc();
658 if (I != MBB.end()) DL = I->getDebugLoc();
659
660 if (RC == ARM::GPRRegisterClass) {
Evan Cheng5732ca02009-07-27 03:14:20 +0000661 AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::LDR), DestReg)
David Goodwin334c2642009-07-08 16:09:28 +0000662 .addFrameIndex(FI).addReg(0).addImm(0));
663 } else if (RC == ARM::DPRRegisterClass) {
Evan Chengb74bb1a2009-07-24 00:53:56 +0000664 AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::FLDD), DestReg)
David Goodwin334c2642009-07-08 16:09:28 +0000665 .addFrameIndex(FI).addImm(0));
666 } else {
667 assert(RC == ARM::SPRRegisterClass && "Unknown regclass!");
Evan Chengb74bb1a2009-07-24 00:53:56 +0000668 AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::FLDS), DestReg)
David Goodwin334c2642009-07-08 16:09:28 +0000669 .addFrameIndex(FI).addImm(0));
670 }
671}
672
David Goodwin334c2642009-07-08 16:09:28 +0000673MachineInstr *ARMBaseInstrInfo::
674foldMemoryOperandImpl(MachineFunction &MF, MachineInstr *MI,
675 const SmallVectorImpl<unsigned> &Ops, int FI) const {
676 if (Ops.size() != 1) return NULL;
677
678 unsigned OpNum = Ops[0];
679 unsigned Opc = MI->getOpcode();
680 MachineInstr *NewMI = NULL;
Evan Cheng5732ca02009-07-27 03:14:20 +0000681 if (Opc == ARM::MOVr || Opc == ARM::t2MOVr) {
David Goodwin334c2642009-07-08 16:09:28 +0000682 // If it is updating CPSR, then it cannot be folded.
Evan Cheng1f5c9882009-07-27 04:18:04 +0000683 if (MI->getOperand(4).getReg() != ARM::CPSR || MI->getOperand(4).isDead()) {
David Goodwin334c2642009-07-08 16:09:28 +0000684 unsigned Pred = MI->getOperand(2).getImm();
685 unsigned PredReg = MI->getOperand(3).getReg();
686 if (OpNum == 0) { // move -> store
687 unsigned SrcReg = MI->getOperand(1).getReg();
688 bool isKill = MI->getOperand(1).isKill();
689 bool isUndef = MI->getOperand(1).isUndef();
Evan Cheng5732ca02009-07-27 03:14:20 +0000690 if (Opc == ARM::MOVr)
691 NewMI = BuildMI(MF, MI->getDebugLoc(), get(ARM::STR))
692 .addReg(SrcReg, getKillRegState(isKill) | getUndefRegState(isUndef))
693 .addFrameIndex(FI).addReg(0).addImm(0).addImm(Pred).addReg(PredReg);
694 else // ARM::t2MOVr
695 NewMI = BuildMI(MF, MI->getDebugLoc(), get(ARM::t2STRi12))
696 .addReg(SrcReg, getKillRegState(isKill) | getUndefRegState(isUndef))
697 .addFrameIndex(FI).addImm(0).addImm(Pred).addReg(PredReg);
David Goodwin334c2642009-07-08 16:09:28 +0000698 } else { // move -> load
699 unsigned DstReg = MI->getOperand(0).getReg();
700 bool isDead = MI->getOperand(0).isDead();
701 bool isUndef = MI->getOperand(0).isUndef();
Evan Cheng5732ca02009-07-27 03:14:20 +0000702 if (Opc == ARM::MOVr)
703 NewMI = BuildMI(MF, MI->getDebugLoc(), get(ARM::LDR))
704 .addReg(DstReg,
705 RegState::Define |
706 getDeadRegState(isDead) |
707 getUndefRegState(isUndef))
708 .addFrameIndex(FI).addReg(0).addImm(0).addImm(Pred).addReg(PredReg);
709 else // ARM::t2MOVr
710 NewMI = BuildMI(MF, MI->getDebugLoc(), get(ARM::t2LDRi12))
711 .addReg(DstReg,
712 RegState::Define |
713 getDeadRegState(isDead) |
714 getUndefRegState(isUndef))
715 .addFrameIndex(FI).addImm(0).addImm(Pred).addReg(PredReg);
David Goodwin334c2642009-07-08 16:09:28 +0000716 }
717 }
718 }
Evan Chengb74bb1a2009-07-24 00:53:56 +0000719 else if (Opc == ARM::FCPYS) {
David Goodwin334c2642009-07-08 16:09:28 +0000720 unsigned Pred = MI->getOperand(2).getImm();
721 unsigned PredReg = MI->getOperand(3).getReg();
722 if (OpNum == 0) { // move -> store
723 unsigned SrcReg = MI->getOperand(1).getReg();
724 bool isKill = MI->getOperand(1).isKill();
725 bool isUndef = MI->getOperand(1).isUndef();
Evan Chengb74bb1a2009-07-24 00:53:56 +0000726 NewMI = BuildMI(MF, MI->getDebugLoc(), get(ARM::FSTS))
David Goodwin334c2642009-07-08 16:09:28 +0000727 .addReg(SrcReg, getKillRegState(isKill) | getUndefRegState(isUndef))
728 .addFrameIndex(FI)
729 .addImm(0).addImm(Pred).addReg(PredReg);
730 } else { // move -> load
731 unsigned DstReg = MI->getOperand(0).getReg();
732 bool isDead = MI->getOperand(0).isDead();
733 bool isUndef = MI->getOperand(0).isUndef();
Evan Chengb74bb1a2009-07-24 00:53:56 +0000734 NewMI = BuildMI(MF, MI->getDebugLoc(), get(ARM::FLDS))
David Goodwin334c2642009-07-08 16:09:28 +0000735 .addReg(DstReg,
736 RegState::Define |
737 getDeadRegState(isDead) |
738 getUndefRegState(isUndef))
739 .addFrameIndex(FI).addImm(0).addImm(Pred).addReg(PredReg);
740 }
741 }
Evan Chengb74bb1a2009-07-24 00:53:56 +0000742 else if (Opc == ARM::FCPYD) {
David Goodwin334c2642009-07-08 16:09:28 +0000743 unsigned Pred = MI->getOperand(2).getImm();
744 unsigned PredReg = MI->getOperand(3).getReg();
745 if (OpNum == 0) { // move -> store
746 unsigned SrcReg = MI->getOperand(1).getReg();
747 bool isKill = MI->getOperand(1).isKill();
748 bool isUndef = MI->getOperand(1).isUndef();
Evan Chengb74bb1a2009-07-24 00:53:56 +0000749 NewMI = BuildMI(MF, MI->getDebugLoc(), get(ARM::FSTD))
David Goodwin334c2642009-07-08 16:09:28 +0000750 .addReg(SrcReg, getKillRegState(isKill) | getUndefRegState(isUndef))
751 .addFrameIndex(FI).addImm(0).addImm(Pred).addReg(PredReg);
752 } else { // move -> load
753 unsigned DstReg = MI->getOperand(0).getReg();
754 bool isDead = MI->getOperand(0).isDead();
755 bool isUndef = MI->getOperand(0).isUndef();
Evan Chengb74bb1a2009-07-24 00:53:56 +0000756 NewMI = BuildMI(MF, MI->getDebugLoc(), get(ARM::FLDD))
David Goodwin334c2642009-07-08 16:09:28 +0000757 .addReg(DstReg,
758 RegState::Define |
759 getDeadRegState(isDead) |
760 getUndefRegState(isUndef))
761 .addFrameIndex(FI).addImm(0).addImm(Pred).addReg(PredReg);
762 }
763 }
764
765 return NewMI;
766}
767
768MachineInstr*
769ARMBaseInstrInfo::foldMemoryOperandImpl(MachineFunction &MF,
770 MachineInstr* MI,
771 const SmallVectorImpl<unsigned> &Ops,
772 MachineInstr* LoadMI) const {
Evan Cheng1f5c9882009-07-27 04:18:04 +0000773 // FIXME
David Goodwin334c2642009-07-08 16:09:28 +0000774 return 0;
775}
776
777bool
778ARMBaseInstrInfo::canFoldMemoryOperand(const MachineInstr *MI,
779 const SmallVectorImpl<unsigned> &Ops) const {
780 if (Ops.size() != 1) return false;
781
782 unsigned Opc = MI->getOpcode();
Evan Cheng5732ca02009-07-27 03:14:20 +0000783 if (Opc == ARM::MOVr || Opc == ARM::t2MOVr) {
David Goodwin334c2642009-07-08 16:09:28 +0000784 // If it is updating CPSR, then it cannot be folded.
Evan Cheng1f5c9882009-07-27 04:18:04 +0000785 return MI->getOperand(4).getReg() != ARM::CPSR ||MI->getOperand(4).isDead();
Evan Chengb74bb1a2009-07-24 00:53:56 +0000786 } else if (Opc == ARM::FCPYS || Opc == ARM::FCPYD) {
David Goodwin334c2642009-07-08 16:09:28 +0000787 return true;
Evan Chengb74bb1a2009-07-24 00:53:56 +0000788 } else if (Opc == ARM::VMOVD || Opc == ARM::VMOVQ) {
David Goodwin334c2642009-07-08 16:09:28 +0000789 return false; // FIXME
790 }
791
792 return false;
793}
Evan Cheng5ca53a72009-07-27 18:20:05 +0000794
795int ARMBaseInstrInfo::getMatchingCondBranchOpcode(int Opc) const {
796 if (Opc == ARM::B)
797 return ARM::Bcc;
798 else if (Opc == ARM::tB)
799 return ARM::tBcc;
800 else if (Opc == ARM::t2B)
801 return ARM::t2Bcc;
802
803 llvm_unreachable("Unknown unconditional branch opcode!");
804 return 0;
805}
806