blob: f78111f7b92df8139b1dae0c6a011aeb56ebc251 [file] [log] [blame]
Jim Grosbach31c24bf2009-11-07 22:00:39 +00001//===- Thumb2InstrInfo.cpp - Thumb-2 Instruction Information ----*- C++ -*-===//
Anton Korobeynikovd49ea772009-06-26 21:28:53 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
David Goodwinb50ea5c2009-07-02 22:18:33 +000010// This file contains the Thumb-2 implementation of the TargetInstrInfo class.
Anton Korobeynikovd49ea772009-06-26 21:28:53 +000011//
12//===----------------------------------------------------------------------===//
13
Evan Chengb9803a82009-11-06 23:52:48 +000014#include "Thumb2InstrInfo.h"
Anton Korobeynikovd49ea772009-06-26 21:28:53 +000015#include "ARM.h"
Evan Chengb9803a82009-11-06 23:52:48 +000016#include "ARMConstantPoolValue.h"
Evan Cheng6495f632009-07-28 05:48:47 +000017#include "ARMAddressingModes.h"
Anton Korobeynikovd49ea772009-06-26 21:28:53 +000018#include "ARMGenInstrInfo.inc"
19#include "ARMMachineFunctionInfo.h"
20#include "llvm/CodeGen/MachineFrameInfo.h"
21#include "llvm/CodeGen/MachineInstrBuilder.h"
Evan Chenge3ce8aa2009-11-01 22:04:35 +000022#include "llvm/CodeGen/MachineMemOperand.h"
23#include "llvm/CodeGen/PseudoSourceValue.h"
Anton Korobeynikovd49ea772009-06-26 21:28:53 +000024#include "llvm/ADT/SmallVector.h"
David Goodwinb50ea5c2009-07-02 22:18:33 +000025#include "Thumb2InstrInfo.h"
Anton Korobeynikovd49ea772009-06-26 21:28:53 +000026
27using namespace llvm;
28
Anton Korobeynikovf95215f2009-11-02 00:10:38 +000029Thumb2InstrInfo::Thumb2InstrInfo(const ARMSubtarget &STI)
30 : ARMBaseInstrInfo(STI), RI(*this, STI) {
Anton Korobeynikovd49ea772009-06-26 21:28:53 +000031}
32
Evan Cheng446c4282009-07-11 06:43:01 +000033unsigned Thumb2InstrInfo::getUnindexedOpcode(unsigned Opc) const {
David Goodwin334c2642009-07-08 16:09:28 +000034 // FIXME
35 return 0;
36}
37
David Goodwin334c2642009-07-08 16:09:28 +000038bool
Anton Korobeynikovb8e9ac82009-07-16 23:26:06 +000039Thumb2InstrInfo::copyRegToReg(MachineBasicBlock &MBB,
40 MachineBasicBlock::iterator I,
41 unsigned DestReg, unsigned SrcReg,
42 const TargetRegisterClass *DestRC,
Dan Gohman34dcc6f2010-05-06 20:33:48 +000043 const TargetRegisterClass *SrcRC,
44 DebugLoc DL) const {
Dale Johannesen6470a112010-06-15 22:08:33 +000045 if (DestRC == ARM::GPRRegisterClass || DestRC == ARM::tcGPRRegisterClass) {
46 if (SrcRC == ARM::GPRRegisterClass || SrcRC == ARM::tcGPRRegisterClass) {
Bob Wilson5dfa87e2010-04-26 23:20:08 +000047 BuildMI(MBB, I, DL, get(ARM::tMOVgpr2gpr), DestReg).addReg(SrcReg);
48 return true;
49 } else if (SrcRC == ARM::tGPRRegisterClass) {
50 BuildMI(MBB, I, DL, get(ARM::tMOVtgpr2gpr), DestReg).addReg(SrcReg);
51 return true;
52 }
53 } else if (DestRC == ARM::tGPRRegisterClass) {
Dale Johannesen6470a112010-06-15 22:08:33 +000054 if (SrcRC == ARM::GPRRegisterClass || SrcRC == ARM::tcGPRRegisterClass) {
Bob Wilson5dfa87e2010-04-26 23:20:08 +000055 BuildMI(MBB, I, DL, get(ARM::tMOVgpr2tgpr), DestReg).addReg(SrcReg);
56 return true;
57 } else if (SrcRC == ARM::tGPRRegisterClass) {
58 BuildMI(MBB, I, DL, get(ARM::tMOVr), DestReg).addReg(SrcReg);
59 return true;
60 }
Anton Korobeynikovb8e9ac82009-07-16 23:26:06 +000061 }
62
Evan Cheng08b93c62009-07-27 00:33:08 +000063 // Handle SPR, DPR, and QPR copies.
Jim Grosbach18f30e62010-06-02 21:53:11 +000064 return ARMBaseInstrInfo::copyRegToReg(MBB, I, DestReg, SrcReg, DestRC,
65 SrcRC, DL);
Anton Korobeynikovb8e9ac82009-07-16 23:26:06 +000066}
Evan Cheng5732ca02009-07-27 03:14:20 +000067
68void Thumb2InstrInfo::
69storeRegToStackSlot(MachineBasicBlock &MBB, MachineBasicBlock::iterator I,
70 unsigned SrcReg, bool isKill, int FI,
Evan Cheng746ad692010-05-06 19:06:44 +000071 const TargetRegisterClass *RC,
72 const TargetRegisterInfo *TRI) const {
Dale Johannesen6470a112010-06-15 22:08:33 +000073 if (RC == ARM::GPRRegisterClass || RC == ARM::tGPRRegisterClass ||
74 RC == ARM::tcGPRRegisterClass) {
Evan Cheng746ad692010-05-06 19:06:44 +000075 DebugLoc DL;
76 if (I != MBB.end()) DL = I->getDebugLoc();
77
Evan Chenge3ce8aa2009-11-01 22:04:35 +000078 MachineFunction &MF = *MBB.getParent();
79 MachineFrameInfo &MFI = *MF.getFrameInfo();
80 MachineMemOperand *MMO =
81 MF.getMachineMemOperand(PseudoSourceValue::getFixedStack(FI),
82 MachineMemOperand::MOStore, 0,
83 MFI.getObjectSize(FI),
84 MFI.getObjectAlignment(FI));
Evan Cheng5732ca02009-07-27 03:14:20 +000085 AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::t2STRi12))
86 .addReg(SrcReg, getKillRegState(isKill))
Evan Chenge3ce8aa2009-11-01 22:04:35 +000087 .addFrameIndex(FI).addImm(0).addMemOperand(MMO));
Evan Cheng5732ca02009-07-27 03:14:20 +000088 return;
89 }
90
Evan Cheng746ad692010-05-06 19:06:44 +000091 ARMBaseInstrInfo::storeRegToStackSlot(MBB, I, SrcReg, isKill, FI, RC, TRI);
Evan Cheng5732ca02009-07-27 03:14:20 +000092}
93
94void Thumb2InstrInfo::
95loadRegFromStackSlot(MachineBasicBlock &MBB, MachineBasicBlock::iterator I,
96 unsigned DestReg, int FI,
Evan Cheng746ad692010-05-06 19:06:44 +000097 const TargetRegisterClass *RC,
98 const TargetRegisterInfo *TRI) const {
Dale Johannesen6470a112010-06-15 22:08:33 +000099 if (RC == ARM::GPRRegisterClass || RC == ARM::tGPRRegisterClass ||
100 RC == ARM::tcGPRRegisterClass) {
Evan Cheng746ad692010-05-06 19:06:44 +0000101 DebugLoc DL;
102 if (I != MBB.end()) DL = I->getDebugLoc();
103
Evan Chenge3ce8aa2009-11-01 22:04:35 +0000104 MachineFunction &MF = *MBB.getParent();
105 MachineFrameInfo &MFI = *MF.getFrameInfo();
106 MachineMemOperand *MMO =
107 MF.getMachineMemOperand(PseudoSourceValue::getFixedStack(FI),
108 MachineMemOperand::MOLoad, 0,
109 MFI.getObjectSize(FI),
110 MFI.getObjectAlignment(FI));
Evan Cheng5732ca02009-07-27 03:14:20 +0000111 AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::t2LDRi12), DestReg)
Evan Chenge3ce8aa2009-11-01 22:04:35 +0000112 .addFrameIndex(FI).addImm(0).addMemOperand(MMO));
Evan Cheng5732ca02009-07-27 03:14:20 +0000113 return;
114 }
115
Evan Cheng746ad692010-05-06 19:06:44 +0000116 ARMBaseInstrInfo::loadRegFromStackSlot(MBB, I, DestReg, FI, RC, TRI);
Evan Cheng5732ca02009-07-27 03:14:20 +0000117}
Evan Cheng6495f632009-07-28 05:48:47 +0000118
Evan Cheng6495f632009-07-28 05:48:47 +0000119void llvm::emitT2RegPlusImmediate(MachineBasicBlock &MBB,
120 MachineBasicBlock::iterator &MBBI, DebugLoc dl,
121 unsigned DestReg, unsigned BaseReg, int NumBytes,
122 ARMCC::CondCodes Pred, unsigned PredReg,
123 const ARMBaseInstrInfo &TII) {
124 bool isSub = NumBytes < 0;
125 if (isSub) NumBytes = -NumBytes;
126
127 // If profitable, use a movw or movt to materialize the offset.
128 // FIXME: Use the scavenger to grab a scratch register.
129 if (DestReg != ARM::SP && DestReg != BaseReg &&
130 NumBytes >= 4096 &&
131 ARM_AM::getT2SOImmVal(NumBytes) == -1) {
132 bool Fits = false;
133 if (NumBytes < 65536) {
134 // Use a movw to materialize the 16-bit constant.
135 BuildMI(MBB, MBBI, dl, TII.get(ARM::t2MOVi16), DestReg)
136 .addImm(NumBytes)
137 .addImm((unsigned)Pred).addReg(PredReg).addReg(0);
138 Fits = true;
139 } else if ((NumBytes & 0xffff) == 0) {
140 // Use a movt to materialize the 32-bit constant.
141 BuildMI(MBB, MBBI, dl, TII.get(ARM::t2MOVTi16), DestReg)
142 .addReg(DestReg)
143 .addImm(NumBytes >> 16)
144 .addImm((unsigned)Pred).addReg(PredReg).addReg(0);
145 Fits = true;
146 }
147
148 if (Fits) {
149 if (isSub) {
150 BuildMI(MBB, MBBI, dl, TII.get(ARM::t2SUBrr), DestReg)
151 .addReg(BaseReg, RegState::Kill)
152 .addReg(DestReg, RegState::Kill)
153 .addImm((unsigned)Pred).addReg(PredReg).addReg(0);
154 } else {
155 BuildMI(MBB, MBBI, dl, TII.get(ARM::t2ADDrr), DestReg)
156 .addReg(DestReg, RegState::Kill)
157 .addReg(BaseReg, RegState::Kill)
158 .addImm((unsigned)Pred).addReg(PredReg).addReg(0);
159 }
160 return;
161 }
162 }
163
164 while (NumBytes) {
Evan Cheng6495f632009-07-28 05:48:47 +0000165 unsigned ThisVal = NumBytes;
Evan Cheng86198642009-08-07 00:34:42 +0000166 unsigned Opc = 0;
167 if (DestReg == ARM::SP && BaseReg != ARM::SP) {
168 // mov sp, rn. Note t2MOVr cannot be used.
169 BuildMI(MBB, MBBI, dl, TII.get(ARM::tMOVgpr2gpr),DestReg).addReg(BaseReg);
170 BaseReg = ARM::SP;
171 continue;
172 }
173
Bob Wilsonf5fd4992010-03-08 22:56:15 +0000174 bool HasCCOut = true;
Evan Cheng86198642009-08-07 00:34:42 +0000175 if (BaseReg == ARM::SP) {
176 // sub sp, sp, #imm7
177 if (DestReg == ARM::SP && (ThisVal < ((1 << 7)-1) * 4)) {
178 assert((ThisVal & 3) == 0 && "Stack update is not multiple of 4?");
179 Opc = isSub ? ARM::tSUBspi : ARM::tADDspi;
180 // FIXME: Fix Thumb1 immediate encoding.
181 BuildMI(MBB, MBBI, dl, TII.get(Opc), DestReg)
182 .addReg(BaseReg).addImm(ThisVal/4);
183 NumBytes = 0;
184 continue;
185 }
186
187 // sub rd, sp, so_imm
188 Opc = isSub ? ARM::t2SUBrSPi : ARM::t2ADDrSPi;
189 if (ARM_AM::getT2SOImmVal(NumBytes) != -1) {
190 NumBytes = 0;
191 } else {
192 // FIXME: Move this to ARMAddressingModes.h?
193 unsigned RotAmt = CountLeadingZeros_32(ThisVal);
194 ThisVal = ThisVal & ARM_AM::rotr32(0xff000000U, RotAmt);
195 NumBytes &= ~ThisVal;
196 assert(ARM_AM::getT2SOImmVal(ThisVal) != -1 &&
197 "Bit extraction didn't work?");
198 }
Evan Cheng6495f632009-07-28 05:48:47 +0000199 } else {
Evan Cheng86198642009-08-07 00:34:42 +0000200 assert(DestReg != ARM::SP && BaseReg != ARM::SP);
201 Opc = isSub ? ARM::t2SUBri : ARM::t2ADDri;
202 if (ARM_AM::getT2SOImmVal(NumBytes) != -1) {
203 NumBytes = 0;
204 } else if (ThisVal < 4096) {
205 Opc = isSub ? ARM::t2SUBri12 : ARM::t2ADDri12;
Bob Wilsonf5fd4992010-03-08 22:56:15 +0000206 HasCCOut = false;
Evan Cheng86198642009-08-07 00:34:42 +0000207 NumBytes = 0;
208 } else {
209 // FIXME: Move this to ARMAddressingModes.h?
210 unsigned RotAmt = CountLeadingZeros_32(ThisVal);
211 ThisVal = ThisVal & ARM_AM::rotr32(0xff000000U, RotAmt);
212 NumBytes &= ~ThisVal;
213 assert(ARM_AM::getT2SOImmVal(ThisVal) != -1 &&
214 "Bit extraction didn't work?");
215 }
Evan Cheng6495f632009-07-28 05:48:47 +0000216 }
217
218 // Build the new ADD / SUB.
Bob Wilsonf5fd4992010-03-08 22:56:15 +0000219 MachineInstrBuilder MIB =
220 AddDefaultPred(BuildMI(MBB, MBBI, dl, TII.get(Opc), DestReg)
221 .addReg(BaseReg, RegState::Kill)
222 .addImm(ThisVal));
223 if (HasCCOut)
224 AddDefaultCC(MIB);
Evan Cheng86198642009-08-07 00:34:42 +0000225
Evan Cheng6495f632009-07-28 05:48:47 +0000226 BaseReg = DestReg;
227 }
228}
229
230static unsigned
231negativeOffsetOpcode(unsigned opcode)
232{
233 switch (opcode) {
234 case ARM::t2LDRi12: return ARM::t2LDRi8;
235 case ARM::t2LDRHi12: return ARM::t2LDRHi8;
236 case ARM::t2LDRBi12: return ARM::t2LDRBi8;
237 case ARM::t2LDRSHi12: return ARM::t2LDRSHi8;
238 case ARM::t2LDRSBi12: return ARM::t2LDRSBi8;
239 case ARM::t2STRi12: return ARM::t2STRi8;
240 case ARM::t2STRBi12: return ARM::t2STRBi8;
241 case ARM::t2STRHi12: return ARM::t2STRHi8;
242
243 case ARM::t2LDRi8:
244 case ARM::t2LDRHi8:
245 case ARM::t2LDRBi8:
246 case ARM::t2LDRSHi8:
247 case ARM::t2LDRSBi8:
248 case ARM::t2STRi8:
249 case ARM::t2STRBi8:
250 case ARM::t2STRHi8:
251 return opcode;
252
253 default:
254 break;
255 }
256
257 return 0;
258}
259
260static unsigned
261positiveOffsetOpcode(unsigned opcode)
262{
263 switch (opcode) {
264 case ARM::t2LDRi8: return ARM::t2LDRi12;
265 case ARM::t2LDRHi8: return ARM::t2LDRHi12;
266 case ARM::t2LDRBi8: return ARM::t2LDRBi12;
267 case ARM::t2LDRSHi8: return ARM::t2LDRSHi12;
268 case ARM::t2LDRSBi8: return ARM::t2LDRSBi12;
269 case ARM::t2STRi8: return ARM::t2STRi12;
270 case ARM::t2STRBi8: return ARM::t2STRBi12;
271 case ARM::t2STRHi8: return ARM::t2STRHi12;
272
273 case ARM::t2LDRi12:
274 case ARM::t2LDRHi12:
275 case ARM::t2LDRBi12:
276 case ARM::t2LDRSHi12:
277 case ARM::t2LDRSBi12:
278 case ARM::t2STRi12:
279 case ARM::t2STRBi12:
280 case ARM::t2STRHi12:
281 return opcode;
282
283 default:
284 break;
285 }
286
287 return 0;
288}
289
290static unsigned
291immediateOffsetOpcode(unsigned opcode)
292{
293 switch (opcode) {
294 case ARM::t2LDRs: return ARM::t2LDRi12;
295 case ARM::t2LDRHs: return ARM::t2LDRHi12;
296 case ARM::t2LDRBs: return ARM::t2LDRBi12;
297 case ARM::t2LDRSHs: return ARM::t2LDRSHi12;
298 case ARM::t2LDRSBs: return ARM::t2LDRSBi12;
299 case ARM::t2STRs: return ARM::t2STRi12;
300 case ARM::t2STRBs: return ARM::t2STRBi12;
301 case ARM::t2STRHs: return ARM::t2STRHi12;
302
303 case ARM::t2LDRi12:
304 case ARM::t2LDRHi12:
305 case ARM::t2LDRBi12:
306 case ARM::t2LDRSHi12:
307 case ARM::t2LDRSBi12:
308 case ARM::t2STRi12:
309 case ARM::t2STRBi12:
310 case ARM::t2STRHi12:
311 case ARM::t2LDRi8:
312 case ARM::t2LDRHi8:
313 case ARM::t2LDRBi8:
314 case ARM::t2LDRSHi8:
315 case ARM::t2LDRSBi8:
316 case ARM::t2STRi8:
317 case ARM::t2STRBi8:
318 case ARM::t2STRHi8:
319 return opcode;
320
321 default:
322 break;
323 }
324
325 return 0;
326}
327
Evan Chengcdbb3f52009-08-27 01:23:50 +0000328bool llvm::rewriteT2FrameIndex(MachineInstr &MI, unsigned FrameRegIdx,
329 unsigned FrameReg, int &Offset,
330 const ARMBaseInstrInfo &TII) {
Evan Cheng6495f632009-07-28 05:48:47 +0000331 unsigned Opcode = MI.getOpcode();
Evan Cheng6495f632009-07-28 05:48:47 +0000332 const TargetInstrDesc &Desc = MI.getDesc();
333 unsigned AddrMode = (Desc.TSFlags & ARMII::AddrModeMask);
334 bool isSub = false;
335
336 // Memory operands in inline assembly always use AddrModeT2_i12.
337 if (Opcode == ARM::INLINEASM)
338 AddrMode = ARMII::AddrModeT2_i12; // FIXME. mode for thumb2?
Jim Grosbach764ab522009-08-11 15:33:49 +0000339
Evan Cheng6495f632009-07-28 05:48:47 +0000340 if (Opcode == ARM::t2ADDri || Opcode == ARM::t2ADDri12) {
341 Offset += MI.getOperand(FrameRegIdx+1).getImm();
Evan Cheng86198642009-08-07 00:34:42 +0000342
Jakob Stoklund Olesen35f0feb2010-01-19 21:08:28 +0000343 unsigned PredReg;
344 if (Offset == 0 && getInstrPredicate(&MI, PredReg) == ARMCC::AL) {
Evan Cheng6495f632009-07-28 05:48:47 +0000345 // Turn it into a move.
Evan Cheng09d97352009-08-10 02:06:53 +0000346 MI.setDesc(TII.get(ARM::tMOVgpr2gpr));
Evan Cheng6495f632009-07-28 05:48:47 +0000347 MI.getOperand(FrameRegIdx).ChangeToRegister(FrameReg, false);
Jakob Stoklund Olesen35f0feb2010-01-19 21:08:28 +0000348 // Remove offset and remaining explicit predicate operands.
349 do MI.RemoveOperand(FrameRegIdx+1);
350 while (MI.getNumOperands() > FrameRegIdx+1 &&
351 (!MI.getOperand(FrameRegIdx+1).isReg() ||
352 !MI.getOperand(FrameRegIdx+1).isImm()));
Evan Chengcdbb3f52009-08-27 01:23:50 +0000353 return true;
Evan Cheng6495f632009-07-28 05:48:47 +0000354 }
355
Bob Wilsonf5fd4992010-03-08 22:56:15 +0000356 bool isSP = FrameReg == ARM::SP;
357 bool HasCCOut = Opcode != ARM::t2ADDri12;
358
Evan Cheng6495f632009-07-28 05:48:47 +0000359 if (Offset < 0) {
360 Offset = -Offset;
361 isSub = true;
Evan Cheng86198642009-08-07 00:34:42 +0000362 MI.setDesc(TII.get(isSP ? ARM::t2SUBrSPi : ARM::t2SUBri));
363 } else {
364 MI.setDesc(TII.get(isSP ? ARM::t2ADDrSPi : ARM::t2ADDri));
Evan Cheng6495f632009-07-28 05:48:47 +0000365 }
366
367 // Common case: small offset, fits into instruction.
368 if (ARM_AM::getT2SOImmVal(Offset) != -1) {
Evan Cheng6495f632009-07-28 05:48:47 +0000369 MI.getOperand(FrameRegIdx).ChangeToRegister(FrameReg, false);
370 MI.getOperand(FrameRegIdx+1).ChangeToImmediate(Offset);
Bob Wilsonf5fd4992010-03-08 22:56:15 +0000371 // Add cc_out operand if the original instruction did not have one.
372 if (!HasCCOut)
373 MI.addOperand(MachineOperand::CreateReg(0, false));
Evan Chengcdbb3f52009-08-27 01:23:50 +0000374 Offset = 0;
375 return true;
Evan Cheng6495f632009-07-28 05:48:47 +0000376 }
377 // Another common case: imm12.
Bob Wilsonf5fd4992010-03-08 22:56:15 +0000378 if (Offset < 4096 &&
379 (!HasCCOut || MI.getOperand(MI.getNumOperands()-1).getReg() == 0)) {
Evan Cheng86198642009-08-07 00:34:42 +0000380 unsigned NewOpc = isSP
381 ? (isSub ? ARM::t2SUBrSPi12 : ARM::t2ADDrSPi12)
382 : (isSub ? ARM::t2SUBri12 : ARM::t2ADDri12);
383 MI.setDesc(TII.get(NewOpc));
Evan Cheng6495f632009-07-28 05:48:47 +0000384 MI.getOperand(FrameRegIdx).ChangeToRegister(FrameReg, false);
385 MI.getOperand(FrameRegIdx+1).ChangeToImmediate(Offset);
Bob Wilsonf5fd4992010-03-08 22:56:15 +0000386 // Remove the cc_out operand.
387 if (HasCCOut)
388 MI.RemoveOperand(MI.getNumOperands()-1);
Evan Chengcdbb3f52009-08-27 01:23:50 +0000389 Offset = 0;
390 return true;
Evan Cheng6495f632009-07-28 05:48:47 +0000391 }
392
393 // Otherwise, extract 8 adjacent bits from the immediate into this
394 // t2ADDri/t2SUBri.
395 unsigned RotAmt = CountLeadingZeros_32(Offset);
396 unsigned ThisImmVal = Offset & ARM_AM::rotr32(0xff000000U, RotAmt);
397
398 // We will handle these bits from offset, clear them.
399 Offset &= ~ThisImmVal;
400
401 assert(ARM_AM::getT2SOImmVal(ThisImmVal) != -1 &&
402 "Bit extraction didn't work?");
403 MI.getOperand(FrameRegIdx+1).ChangeToImmediate(ThisImmVal);
Bob Wilsonf5fd4992010-03-08 22:56:15 +0000404 // Add cc_out operand if the original instruction did not have one.
405 if (!HasCCOut)
406 MI.addOperand(MachineOperand::CreateReg(0, false));
407
Evan Cheng6495f632009-07-28 05:48:47 +0000408 } else {
Bob Wilsone4863f42009-09-15 17:56:18 +0000409
Bob Wilsone6373eb2010-02-06 00:24:38 +0000410 // AddrMode4 and AddrMode6 cannot handle any offset.
411 if (AddrMode == ARMII::AddrMode4 || AddrMode == ARMII::AddrMode6)
Bob Wilsone4863f42009-09-15 17:56:18 +0000412 return false;
413
Evan Cheng6495f632009-07-28 05:48:47 +0000414 // AddrModeT2_so cannot handle any offset. If there is no offset
415 // register then we change to an immediate version.
Evan Cheng86198642009-08-07 00:34:42 +0000416 unsigned NewOpc = Opcode;
Evan Cheng6495f632009-07-28 05:48:47 +0000417 if (AddrMode == ARMII::AddrModeT2_so) {
418 unsigned OffsetReg = MI.getOperand(FrameRegIdx+1).getReg();
419 if (OffsetReg != 0) {
420 MI.getOperand(FrameRegIdx).ChangeToRegister(FrameReg, false);
Evan Chengcdbb3f52009-08-27 01:23:50 +0000421 return Offset == 0;
Evan Cheng6495f632009-07-28 05:48:47 +0000422 }
Jim Grosbach764ab522009-08-11 15:33:49 +0000423
Evan Cheng6495f632009-07-28 05:48:47 +0000424 MI.RemoveOperand(FrameRegIdx+1);
425 MI.getOperand(FrameRegIdx+1).ChangeToImmediate(0);
426 NewOpc = immediateOffsetOpcode(Opcode);
427 AddrMode = ARMII::AddrModeT2_i12;
428 }
429
430 unsigned NumBits = 0;
431 unsigned Scale = 1;
432 if (AddrMode == ARMII::AddrModeT2_i8 || AddrMode == ARMII::AddrModeT2_i12) {
433 // i8 supports only negative, and i12 supports only positive, so
434 // based on Offset sign convert Opcode to the appropriate
435 // instruction
436 Offset += MI.getOperand(FrameRegIdx+1).getImm();
437 if (Offset < 0) {
438 NewOpc = negativeOffsetOpcode(Opcode);
439 NumBits = 8;
440 isSub = true;
441 Offset = -Offset;
442 } else {
443 NewOpc = positiveOffsetOpcode(Opcode);
444 NumBits = 12;
445 }
Bob Wilsone6373eb2010-02-06 00:24:38 +0000446 } else if (AddrMode == ARMII::AddrMode5) {
447 // VFP address mode.
448 const MachineOperand &OffOp = MI.getOperand(FrameRegIdx+1);
449 int InstrOffs = ARM_AM::getAM5Offset(OffOp.getImm());
450 if (ARM_AM::getAM5Op(OffOp.getImm()) == ARM_AM::sub)
451 InstrOffs *= -1;
Evan Cheng6495f632009-07-28 05:48:47 +0000452 NumBits = 8;
453 Scale = 4;
454 Offset += InstrOffs * 4;
455 assert((Offset & (Scale-1)) == 0 && "Can't encode this offset!");
456 if (Offset < 0) {
457 Offset = -Offset;
458 isSub = true;
459 }
Bob Wilsone6373eb2010-02-06 00:24:38 +0000460 } else {
461 llvm_unreachable("Unsupported addressing mode!");
Evan Cheng6495f632009-07-28 05:48:47 +0000462 }
463
464 if (NewOpc != Opcode)
465 MI.setDesc(TII.get(NewOpc));
466
467 MachineOperand &ImmOp = MI.getOperand(FrameRegIdx+1);
468
469 // Attempt to fold address computation
470 // Common case: small offset, fits into instruction.
471 int ImmedOffset = Offset / Scale;
472 unsigned Mask = (1 << NumBits) - 1;
473 if ((unsigned)Offset <= Mask * Scale) {
474 // Replace the FrameIndex with fp/sp
475 MI.getOperand(FrameRegIdx).ChangeToRegister(FrameReg, false);
476 if (isSub) {
477 if (AddrMode == ARMII::AddrMode5)
478 // FIXME: Not consistent.
479 ImmedOffset |= 1 << NumBits;
Jim Grosbach764ab522009-08-11 15:33:49 +0000480 else
Evan Cheng6495f632009-07-28 05:48:47 +0000481 ImmedOffset = -ImmedOffset;
482 }
483 ImmOp.ChangeToImmediate(ImmedOffset);
Evan Chengcdbb3f52009-08-27 01:23:50 +0000484 Offset = 0;
485 return true;
Evan Cheng6495f632009-07-28 05:48:47 +0000486 }
Jim Grosbach764ab522009-08-11 15:33:49 +0000487
Evan Cheng6495f632009-07-28 05:48:47 +0000488 // Otherwise, offset doesn't fit. Pull in what we can to simplify
David Goodwind9453782009-07-28 23:52:33 +0000489 ImmedOffset = ImmedOffset & Mask;
Evan Cheng6495f632009-07-28 05:48:47 +0000490 if (isSub) {
491 if (AddrMode == ARMII::AddrMode5)
492 // FIXME: Not consistent.
493 ImmedOffset |= 1 << NumBits;
Evan Chenga8e89842009-08-03 02:38:06 +0000494 else {
Evan Cheng6495f632009-07-28 05:48:47 +0000495 ImmedOffset = -ImmedOffset;
Evan Chenga8e89842009-08-03 02:38:06 +0000496 if (ImmedOffset == 0)
497 // Change the opcode back if the encoded offset is zero.
498 MI.setDesc(TII.get(positiveOffsetOpcode(NewOpc)));
499 }
Evan Cheng6495f632009-07-28 05:48:47 +0000500 }
501 ImmOp.ChangeToImmediate(ImmedOffset);
502 Offset &= ~(Mask*Scale);
503 }
504
Evan Chengcdbb3f52009-08-27 01:23:50 +0000505 Offset = (isSub) ? -Offset : Offset;
506 return Offset == 0;
Evan Cheng6495f632009-07-28 05:48:47 +0000507}
Evan Cheng68fc2da2010-06-09 19:26:01 +0000508
509/// scheduleTwoAddrSource - Schedule the copy / re-mat of the source of the
510/// two-addrss instruction inserted by two-address pass.
511void
512Thumb2InstrInfo::scheduleTwoAddrSource(MachineInstr *SrcMI,
513 MachineInstr *UseMI,
514 const TargetRegisterInfo &TRI) const {
515 if (SrcMI->getOpcode() != ARM::tMOVgpr2gpr ||
516 SrcMI->getOperand(1).isKill())
517 return;
518
519 unsigned PredReg = 0;
520 ARMCC::CondCodes CC = llvm::getInstrPredicate(UseMI, PredReg);
521 if (CC == ARMCC::AL || PredReg != ARM::CPSR)
522 return;
523
524 // Schedule the copy so it doesn't come between previous instructions
525 // and UseMI which can form an IT block.
526 unsigned SrcReg = SrcMI->getOperand(1).getReg();
527 ARMCC::CondCodes OCC = ARMCC::getOppositeCondition(CC);
528 MachineBasicBlock *MBB = UseMI->getParent();
529 MachineBasicBlock::iterator MBBI = SrcMI;
530 unsigned NumInsts = 0;
531 while (--MBBI != MBB->begin()) {
532 if (MBBI->isDebugValue())
533 continue;
534
535 MachineInstr *NMI = &*MBBI;
536 ARMCC::CondCodes NCC = llvm::getInstrPredicate(NMI, PredReg);
537 if (!(NCC == CC || NCC == OCC) ||
538 NMI->modifiesRegister(SrcReg, &TRI) ||
539 NMI->definesRegister(ARM::CPSR))
540 break;
541 if (++NumInsts == 4)
542 // Too many in a row!
543 return;
544 }
545
546 if (NumInsts) {
547 MBB->remove(SrcMI);
548 MBB->insert(++MBBI, SrcMI);
549 }
550}