blob: 4b56eb032818208174b62672bc363f9050562b70 [file] [log] [blame]
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00001//====- X86InstrSSE.td - Describe the X86 Instruction Set --*- tablegen -*-===//
Eric Christopher44b93ff2009-07-31 20:07:27 +00002//
Evan Chengffcb95b2006-02-21 19:13:53 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Eric Christopher44b93ff2009-07-31 20:07:27 +00007//
Evan Chengffcb95b2006-02-21 19:13:53 +00008//===----------------------------------------------------------------------===//
9//
10// This file describes the X86 SSE instruction set, defining the instructions,
11// and properties of the instructions which are needed for code generation,
12// machine code emission, and analysis.
13//
14//===----------------------------------------------------------------------===//
15
Chris Lattner3a7cd952006-10-07 21:55:32 +000016
Evan Cheng4e4c71e2006-02-21 20:00:20 +000017//===----------------------------------------------------------------------===//
Evan Cheng2246f842006-03-18 01:23:20 +000018// SSE specific DAG Nodes.
19//===----------------------------------------------------------------------===//
20
Evan Cheng68c47cb2007-01-05 07:55:56 +000021def SDTX86FPShiftOp : SDTypeProfile<1, 2, [ SDTCisSameAs<0, 1>,
22 SDTCisFP<0>, SDTCisInt<2> ]>;
Nate Begeman30a0de92008-07-17 16:51:19 +000023def SDTX86VFCMP : SDTypeProfile<1, 3, [SDTCisInt<0>, SDTCisSameAs<1, 2>,
24 SDTCisFP<1>, SDTCisVT<3, i8>]>;
Evan Cheng68c47cb2007-01-05 07:55:56 +000025
Evan Cheng8ca29322006-11-10 21:43:37 +000026def X86fmin : SDNode<"X86ISD::FMIN", SDTFPBinOp>;
27def X86fmax : SDNode<"X86ISD::FMAX", SDTFPBinOp>;
Evan Cheng6be2c582006-04-05 23:38:46 +000028def X86fand : SDNode<"X86ISD::FAND", SDTFPBinOp,
Evan Chengb9df0ca2006-03-22 02:53:00 +000029 [SDNPCommutative, SDNPAssociative]>;
Evan Cheng68c47cb2007-01-05 07:55:56 +000030def X86for : SDNode<"X86ISD::FOR", SDTFPBinOp,
31 [SDNPCommutative, SDNPAssociative]>;
Evan Cheng6be2c582006-04-05 23:38:46 +000032def X86fxor : SDNode<"X86ISD::FXOR", SDTFPBinOp,
Evan Chengb9df0ca2006-03-22 02:53:00 +000033 [SDNPCommutative, SDNPAssociative]>;
Dan Gohman20382522007-07-10 00:05:58 +000034def X86frsqrt : SDNode<"X86ISD::FRSQRT", SDTFPUnaryOp>;
35def X86frcp : SDNode<"X86ISD::FRCP", SDTFPUnaryOp>;
Evan Cheng68c47cb2007-01-05 07:55:56 +000036def X86fsrl : SDNode<"X86ISD::FSRL", SDTX86FPShiftOp>;
Evan Chengfef922a2007-10-01 18:12:48 +000037def X86comi : SDNode<"X86ISD::COMI", SDTX86CmpTest>;
Evan Chenge5f62042007-09-29 00:00:36 +000038def X86ucomi : SDNode<"X86ISD::UCOMI", SDTX86CmpTest>;
Eric Christopher44b93ff2009-07-31 20:07:27 +000039def X86pshufb : SDNode<"X86ISD::PSHUFB",
Nate Begemanb9a47b82009-02-23 08:49:38 +000040 SDTypeProfile<1, 2, [SDTCisVT<0, v16i8>, SDTCisSameAs<0,1>,
41 SDTCisSameAs<0,2>]>>;
Nate Begeman14d12ca2008-02-11 04:19:36 +000042def X86pextrb : SDNode<"X86ISD::PEXTRB",
43 SDTypeProfile<1, 2, [SDTCisVT<0, i32>, SDTCisPtrTy<2>]>>;
44def X86pextrw : SDNode<"X86ISD::PEXTRW",
45 SDTypeProfile<1, 2, [SDTCisVT<0, i32>, SDTCisPtrTy<2>]>>;
Eric Christopher44b93ff2009-07-31 20:07:27 +000046def X86pinsrb : SDNode<"X86ISD::PINSRB",
Nate Begeman14d12ca2008-02-11 04:19:36 +000047 SDTypeProfile<1, 3, [SDTCisVT<0, v16i8>, SDTCisSameAs<0,1>,
48 SDTCisVT<2, i32>, SDTCisPtrTy<3>]>>;
Eric Christopher44b93ff2009-07-31 20:07:27 +000049def X86pinsrw : SDNode<"X86ISD::PINSRW",
Nate Begeman14d12ca2008-02-11 04:19:36 +000050 SDTypeProfile<1, 3, [SDTCisVT<0, v8i16>, SDTCisSameAs<0,1>,
51 SDTCisVT<2, i32>, SDTCisPtrTy<3>]>>;
Eric Christopher44b93ff2009-07-31 20:07:27 +000052def X86insrtps : SDNode<"X86ISD::INSERTPS",
Nate Begeman14d12ca2008-02-11 04:19:36 +000053 SDTypeProfile<1, 3, [SDTCisVT<0, v4f32>, SDTCisSameAs<0,1>,
Eric Christopherfbd66872009-07-24 00:33:09 +000054 SDTCisVT<2, v4f32>, SDTCisPtrTy<3>]>>;
Evan Chengd880b972008-05-09 21:53:03 +000055def X86vzmovl : SDNode<"X86ISD::VZEXT_MOVL",
56 SDTypeProfile<1, 1, [SDTCisSameAs<0,1>]>>;
57def X86vzload : SDNode<"X86ISD::VZEXT_LOAD", SDTLoad,
58 [SDNPHasChain, SDNPMayLoad]>;
Evan Chengf26ffe92008-05-29 08:22:04 +000059def X86vshl : SDNode<"X86ISD::VSHL", SDTIntShiftOp>;
60def X86vshr : SDNode<"X86ISD::VSRL", SDTIntShiftOp>;
Nate Begeman30a0de92008-07-17 16:51:19 +000061def X86cmpps : SDNode<"X86ISD::CMPPS", SDTX86VFCMP>;
62def X86cmppd : SDNode<"X86ISD::CMPPD", SDTX86VFCMP>;
63def X86pcmpeqb : SDNode<"X86ISD::PCMPEQB", SDTIntBinOp, [SDNPCommutative]>;
64def X86pcmpeqw : SDNode<"X86ISD::PCMPEQW", SDTIntBinOp, [SDNPCommutative]>;
65def X86pcmpeqd : SDNode<"X86ISD::PCMPEQD", SDTIntBinOp, [SDNPCommutative]>;
66def X86pcmpeqq : SDNode<"X86ISD::PCMPEQQ", SDTIntBinOp, [SDNPCommutative]>;
67def X86pcmpgtb : SDNode<"X86ISD::PCMPGTB", SDTIntBinOp>;
68def X86pcmpgtw : SDNode<"X86ISD::PCMPGTW", SDTIntBinOp>;
69def X86pcmpgtd : SDNode<"X86ISD::PCMPGTD", SDTIntBinOp>;
70def X86pcmpgtq : SDNode<"X86ISD::PCMPGTQ", SDTIntBinOp>;
Evan Chengc60bd972006-03-25 09:37:23 +000071
Chris Lattnerd486d772010-03-28 05:07:17 +000072def SDTX86CmpPTest : SDTypeProfile<1, 2, [SDTCisVT<0, i32>,
73 SDTCisVT<1, v4f32>,
74 SDTCisVT<2, v4f32>]>;
Eric Christopher71c67532009-07-29 00:28:05 +000075def X86ptest : SDNode<"X86ISD::PTEST", SDTX86CmpPTest>;
76
Evan Cheng2246f842006-03-18 01:23:20 +000077//===----------------------------------------------------------------------===//
Chris Lattner3a7cd952006-10-07 21:55:32 +000078// SSE Complex Patterns
79//===----------------------------------------------------------------------===//
80
81// These are 'extloads' from a scalar to the low element of a vector, zeroing
82// the top elements. These are used for the SSE 'ss' and 'sd' instruction
83// forms.
Rafael Espindola094fad32009-04-08 21:14:34 +000084def sse_load_f32 : ComplexPattern<v4f32, 5, "SelectScalarSSELoad", [],
Chris Lattnerba7e7562008-01-10 07:59:24 +000085 [SDNPHasChain, SDNPMayLoad]>;
Rafael Espindola094fad32009-04-08 21:14:34 +000086def sse_load_f64 : ComplexPattern<v2f64, 5, "SelectScalarSSELoad", [],
Chris Lattnerba7e7562008-01-10 07:59:24 +000087 [SDNPHasChain, SDNPMayLoad]>;
Chris Lattner3a7cd952006-10-07 21:55:32 +000088
89def ssmem : Operand<v4f32> {
90 let PrintMethod = "printf32mem";
Dan Gohmana4714e02009-07-30 01:56:29 +000091 let MIOperandInfo = (ops ptr_rc, i8imm, ptr_rc_nosp, i32imm, i8imm);
Daniel Dunbar338825c2009-08-10 18:41:10 +000092 let ParserMatchClass = X86MemAsmOperand;
Chris Lattner3a7cd952006-10-07 21:55:32 +000093}
94def sdmem : Operand<v2f64> {
95 let PrintMethod = "printf64mem";
Dan Gohmana4714e02009-07-30 01:56:29 +000096 let MIOperandInfo = (ops ptr_rc, i8imm, ptr_rc_nosp, i32imm, i8imm);
Daniel Dunbar338825c2009-08-10 18:41:10 +000097 let ParserMatchClass = X86MemAsmOperand;
Chris Lattner3a7cd952006-10-07 21:55:32 +000098}
99
100//===----------------------------------------------------------------------===//
Evan Cheng06a8aa12006-03-17 19:55:52 +0000101// SSE pattern fragments
102//===----------------------------------------------------------------------===//
103
Evan Cheng2246f842006-03-18 01:23:20 +0000104def loadv4f32 : PatFrag<(ops node:$ptr), (v4f32 (load node:$ptr))>;
105def loadv2f64 : PatFrag<(ops node:$ptr), (v2f64 (load node:$ptr))>;
Dan Gohman01976302007-06-25 15:19:03 +0000106def loadv4i32 : PatFrag<(ops node:$ptr), (v4i32 (load node:$ptr))>;
Evan Cheng24dc1f52006-03-23 07:44:07 +0000107def loadv2i64 : PatFrag<(ops node:$ptr), (v2i64 (load node:$ptr))>;
Evan Cheng06a8aa12006-03-17 19:55:52 +0000108
Dan Gohmand3006222007-07-27 17:16:43 +0000109// Like 'store', but always requires vector alignment.
Dan Gohman4106f372007-07-18 20:23:34 +0000110def alignedstore : PatFrag<(ops node:$val, node:$ptr),
Dan Gohman33586292008-10-15 06:50:19 +0000111 (store node:$val, node:$ptr), [{
112 return cast<StoreSDNode>(N)->getAlignment() >= 16;
Dan Gohman4106f372007-07-18 20:23:34 +0000113}]>;
114
Dan Gohmand3006222007-07-27 17:16:43 +0000115// Like 'load', but always requires vector alignment.
Dan Gohman33586292008-10-15 06:50:19 +0000116def alignedload : PatFrag<(ops node:$ptr), (load node:$ptr), [{
117 return cast<LoadSDNode>(N)->getAlignment() >= 16;
Dan Gohman4106f372007-07-18 20:23:34 +0000118}]>;
119
Eric Christopher7e2f5aa2010-05-25 17:33:22 +0000120def alignedloadfsf32 : PatFrag<(ops node:$ptr),
Sean Callanan108934c2009-12-18 00:01:26 +0000121 (f32 (alignedload node:$ptr))>;
Eric Christopher7e2f5aa2010-05-25 17:33:22 +0000122def alignedloadfsf64 : PatFrag<(ops node:$ptr),
Sean Callanan108934c2009-12-18 00:01:26 +0000123 (f64 (alignedload node:$ptr))>;
Eric Christopher7e2f5aa2010-05-25 17:33:22 +0000124def alignedloadv4f32 : PatFrag<(ops node:$ptr),
Sean Callanan108934c2009-12-18 00:01:26 +0000125 (v4f32 (alignedload node:$ptr))>;
Eric Christopher7e2f5aa2010-05-25 17:33:22 +0000126def alignedloadv2f64 : PatFrag<(ops node:$ptr),
Sean Callanan108934c2009-12-18 00:01:26 +0000127 (v2f64 (alignedload node:$ptr))>;
Eric Christopher7e2f5aa2010-05-25 17:33:22 +0000128def alignedloadv4i32 : PatFrag<(ops node:$ptr),
Sean Callanan108934c2009-12-18 00:01:26 +0000129 (v4i32 (alignedload node:$ptr))>;
Eric Christopher7e2f5aa2010-05-25 17:33:22 +0000130def alignedloadv2i64 : PatFrag<(ops node:$ptr),
Sean Callanan108934c2009-12-18 00:01:26 +0000131 (v2i64 (alignedload node:$ptr))>;
Dan Gohman4106f372007-07-18 20:23:34 +0000132
133// Like 'load', but uses special alignment checks suitable for use in
134// memory operands in most SSE instructions, which are required to
David Greene95eb2ee2010-01-11 16:29:42 +0000135// be naturally aligned on some targets but not on others. If the subtarget
136// allows unaligned accesses, match any load, though this may require
137// setting a feature bit in the processor (on startup, for example).
138// Opteron 10h and later implement such a feature.
Dan Gohman33586292008-10-15 06:50:19 +0000139def memop : PatFrag<(ops node:$ptr), (load node:$ptr), [{
David Greene95eb2ee2010-01-11 16:29:42 +0000140 return Subtarget->hasVectorUAMem()
141 || cast<LoadSDNode>(N)->getAlignment() >= 16;
Dan Gohman4106f372007-07-18 20:23:34 +0000142}]>;
143
Dan Gohmand3006222007-07-27 17:16:43 +0000144def memopfsf32 : PatFrag<(ops node:$ptr), (f32 (memop node:$ptr))>;
145def memopfsf64 : PatFrag<(ops node:$ptr), (f64 (memop node:$ptr))>;
Dan Gohman4106f372007-07-18 20:23:34 +0000146def memopv4f32 : PatFrag<(ops node:$ptr), (v4f32 (memop node:$ptr))>;
147def memopv2f64 : PatFrag<(ops node:$ptr), (v2f64 (memop node:$ptr))>;
148def memopv4i32 : PatFrag<(ops node:$ptr), (v4i32 (memop node:$ptr))>;
149def memopv2i64 : PatFrag<(ops node:$ptr), (v2i64 (memop node:$ptr))>;
Nate Begemanfea2be52008-02-09 23:46:37 +0000150def memopv16i8 : PatFrag<(ops node:$ptr), (v16i8 (memop node:$ptr))>;
Dan Gohman4106f372007-07-18 20:23:34 +0000151
Bill Wendling01284b42007-08-11 09:52:53 +0000152// SSSE3 uses MMX registers for some instructions. They aren't aligned on a
153// 16-byte boundary.
Nate Begemanfea2be52008-02-09 23:46:37 +0000154// FIXME: 8 byte alignment for mmx reads is not required
Dan Gohmana7250dd2008-10-16 00:03:00 +0000155def memop64 : PatFrag<(ops node:$ptr), (load node:$ptr), [{
Dan Gohman33586292008-10-15 06:50:19 +0000156 return cast<LoadSDNode>(N)->getAlignment() >= 8;
Bill Wendling01284b42007-08-11 09:52:53 +0000157}]>;
158
159def memopv8i8 : PatFrag<(ops node:$ptr), (v8i8 (memop64 node:$ptr))>;
Bill Wendling01284b42007-08-11 09:52:53 +0000160def memopv4i16 : PatFrag<(ops node:$ptr), (v4i16 (memop64 node:$ptr))>;
161def memopv8i16 : PatFrag<(ops node:$ptr), (v8i16 (memop64 node:$ptr))>;
162def memopv2i32 : PatFrag<(ops node:$ptr), (v2i32 (memop64 node:$ptr))>;
163
David Greene8939b0d2010-02-16 20:50:18 +0000164// MOVNT Support
165// Like 'store', but requires the non-temporal bit to be set
166def nontemporalstore : PatFrag<(ops node:$val, node:$ptr),
167 (st node:$val, node:$ptr), [{
168 if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N))
169 return ST->isNonTemporal();
170 return false;
171}]>;
172
173def alignednontemporalstore : PatFrag<(ops node:$val, node:$ptr),
174 (st node:$val, node:$ptr), [{
175 if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N))
176 return ST->isNonTemporal() && !ST->isTruncatingStore() &&
177 ST->getAddressingMode() == ISD::UNINDEXED &&
178 ST->getAlignment() >= 16;
179 return false;
180}]>;
181
182def unalignednontemporalstore : PatFrag<(ops node:$val, node:$ptr),
183 (st node:$val, node:$ptr), [{
184 if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N))
185 return ST->isNonTemporal() &&
186 ST->getAlignment() < 16;
187 return false;
188}]>;
189
Evan Cheng1b32f222006-03-30 07:33:32 +0000190def bc_v4f32 : PatFrag<(ops node:$in), (v4f32 (bitconvert node:$in))>;
191def bc_v2f64 : PatFrag<(ops node:$in), (v2f64 (bitconvert node:$in))>;
Evan Cheng506d3df2006-03-29 23:07:14 +0000192def bc_v16i8 : PatFrag<(ops node:$in), (v16i8 (bitconvert node:$in))>;
193def bc_v8i16 : PatFrag<(ops node:$in), (v8i16 (bitconvert node:$in))>;
Evan Cheng5aa97b22006-03-29 18:47:40 +0000194def bc_v4i32 : PatFrag<(ops node:$in), (v4i32 (bitconvert node:$in))>;
195def bc_v2i64 : PatFrag<(ops node:$in), (v2i64 (bitconvert node:$in))>;
196
Evan Chengca57f782008-09-24 23:27:55 +0000197def vzmovl_v2i64 : PatFrag<(ops node:$src),
198 (bitconvert (v2i64 (X86vzmovl
199 (v2i64 (scalar_to_vector (loadi64 node:$src))))))>;
200def vzmovl_v4i32 : PatFrag<(ops node:$src),
201 (bitconvert (v4i32 (X86vzmovl
202 (v4i32 (scalar_to_vector (loadi32 node:$src))))))>;
203
204def vzload_v2i64 : PatFrag<(ops node:$src),
205 (bitconvert (v2i64 (X86vzload node:$src)))>;
206
207
Evan Cheng386031a2006-03-24 07:29:27 +0000208def fp32imm0 : PatLeaf<(f32 fpimm), [{
209 return N->isExactlyValue(+0.0);
210}]>;
211
Evan Cheng89321162009-10-28 06:30:34 +0000212// BYTE_imm - Transform bit immediates into byte immediates.
213def BYTE_imm : SDNodeXForm<imm, [{
Evan Chengff65e382006-04-04 21:49:39 +0000214 // Transformation function: imm >> 3
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000215 return getI32Imm(N->getZExtValue() >> 3);
Evan Chengff65e382006-04-04 21:49:39 +0000216}]>;
217
Evan Cheng63d33002006-03-22 08:01:21 +0000218// SHUFFLE_get_shuf_imm xform function: convert vector_shuffle mask to PSHUF*,
219// SHUFP* etc. imm.
Nate Begeman9008ca62009-04-27 18:41:29 +0000220def SHUFFLE_get_shuf_imm : SDNodeXForm<vector_shuffle, [{
Evan Cheng63d33002006-03-22 08:01:21 +0000221 return getI8Imm(X86::getShuffleSHUFImmediate(N));
Evan Chengb9df0ca2006-03-22 02:53:00 +0000222}]>;
223
Eric Christopher44b93ff2009-07-31 20:07:27 +0000224// SHUFFLE_get_pshufhw_imm xform function: convert vector_shuffle mask to
Evan Cheng506d3df2006-03-29 23:07:14 +0000225// PSHUFHW imm.
Nate Begeman9008ca62009-04-27 18:41:29 +0000226def SHUFFLE_get_pshufhw_imm : SDNodeXForm<vector_shuffle, [{
Evan Cheng506d3df2006-03-29 23:07:14 +0000227 return getI8Imm(X86::getShufflePSHUFHWImmediate(N));
228}]>;
229
Eric Christopher44b93ff2009-07-31 20:07:27 +0000230// SHUFFLE_get_pshuflw_imm xform function: convert vector_shuffle mask to
Evan Cheng506d3df2006-03-29 23:07:14 +0000231// PSHUFLW imm.
Nate Begeman9008ca62009-04-27 18:41:29 +0000232def SHUFFLE_get_pshuflw_imm : SDNodeXForm<vector_shuffle, [{
Evan Cheng506d3df2006-03-29 23:07:14 +0000233 return getI8Imm(X86::getShufflePSHUFLWImmediate(N));
234}]>;
235
Nate Begemana09008b2009-10-19 02:17:23 +0000236// SHUFFLE_get_palign_imm xform function: convert vector_shuffle mask to
237// a PALIGNR imm.
238def SHUFFLE_get_palign_imm : SDNodeXForm<vector_shuffle, [{
239 return getI8Imm(X86::getShufflePALIGNRImmediate(N));
240}]>;
241
Nate Begeman9008ca62009-04-27 18:41:29 +0000242def splat_lo : PatFrag<(ops node:$lhs, node:$rhs),
243 (vector_shuffle node:$lhs, node:$rhs), [{
244 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
245 return SVOp->isSplat() && SVOp->getSplatIndex() == 0;
246}]>;
247
248def movddup : PatFrag<(ops node:$lhs, node:$rhs),
249 (vector_shuffle node:$lhs, node:$rhs), [{
250 return X86::isMOVDDUPMask(cast<ShuffleVectorSDNode>(N));
251}]>;
252
253def movhlps : PatFrag<(ops node:$lhs, node:$rhs),
254 (vector_shuffle node:$lhs, node:$rhs), [{
255 return X86::isMOVHLPSMask(cast<ShuffleVectorSDNode>(N));
256}]>;
257
258def movhlps_undef : PatFrag<(ops node:$lhs, node:$rhs),
259 (vector_shuffle node:$lhs, node:$rhs), [{
260 return X86::isMOVHLPS_v_undef_Mask(cast<ShuffleVectorSDNode>(N));
261}]>;
262
Nate Begeman0b10b912009-11-07 23:17:15 +0000263def movlhps : PatFrag<(ops node:$lhs, node:$rhs),
264 (vector_shuffle node:$lhs, node:$rhs), [{
265 return X86::isMOVLHPSMask(cast<ShuffleVectorSDNode>(N));
Nate Begeman9008ca62009-04-27 18:41:29 +0000266}]>;
267
268def movlp : PatFrag<(ops node:$lhs, node:$rhs),
269 (vector_shuffle node:$lhs, node:$rhs), [{
270 return X86::isMOVLPMask(cast<ShuffleVectorSDNode>(N));
271}]>;
272
273def movl : PatFrag<(ops node:$lhs, node:$rhs),
274 (vector_shuffle node:$lhs, node:$rhs), [{
275 return X86::isMOVLMask(cast<ShuffleVectorSDNode>(N));
276}]>;
277
278def movshdup : PatFrag<(ops node:$lhs, node:$rhs),
279 (vector_shuffle node:$lhs, node:$rhs), [{
280 return X86::isMOVSHDUPMask(cast<ShuffleVectorSDNode>(N));
281}]>;
282
283def movsldup : PatFrag<(ops node:$lhs, node:$rhs),
284 (vector_shuffle node:$lhs, node:$rhs), [{
285 return X86::isMOVSLDUPMask(cast<ShuffleVectorSDNode>(N));
286}]>;
287
288def unpckl : PatFrag<(ops node:$lhs, node:$rhs),
289 (vector_shuffle node:$lhs, node:$rhs), [{
290 return X86::isUNPCKLMask(cast<ShuffleVectorSDNode>(N));
291}]>;
292
293def unpckh : PatFrag<(ops node:$lhs, node:$rhs),
294 (vector_shuffle node:$lhs, node:$rhs), [{
295 return X86::isUNPCKHMask(cast<ShuffleVectorSDNode>(N));
296}]>;
297
298def unpckl_undef : PatFrag<(ops node:$lhs, node:$rhs),
299 (vector_shuffle node:$lhs, node:$rhs), [{
300 return X86::isUNPCKL_v_undef_Mask(cast<ShuffleVectorSDNode>(N));
301}]>;
302
303def unpckh_undef : PatFrag<(ops node:$lhs, node:$rhs),
304 (vector_shuffle node:$lhs, node:$rhs), [{
305 return X86::isUNPCKH_v_undef_Mask(cast<ShuffleVectorSDNode>(N));
306}]>;
307
308def pshufd : PatFrag<(ops node:$lhs, node:$rhs),
309 (vector_shuffle node:$lhs, node:$rhs), [{
310 return X86::isPSHUFDMask(cast<ShuffleVectorSDNode>(N));
Evan Cheng691c9232006-03-29 19:02:40 +0000311}], SHUFFLE_get_shuf_imm>;
Evan Cheng0188ecb2006-03-22 18:59:22 +0000312
Nate Begeman9008ca62009-04-27 18:41:29 +0000313def shufp : PatFrag<(ops node:$lhs, node:$rhs),
314 (vector_shuffle node:$lhs, node:$rhs), [{
315 return X86::isSHUFPMask(cast<ShuffleVectorSDNode>(N));
Evan Cheng14aed5e2006-03-24 01:18:28 +0000316}], SHUFFLE_get_shuf_imm>;
Evan Cheng0188ecb2006-03-22 18:59:22 +0000317
Nate Begeman9008ca62009-04-27 18:41:29 +0000318def pshufhw : PatFrag<(ops node:$lhs, node:$rhs),
319 (vector_shuffle node:$lhs, node:$rhs), [{
320 return X86::isPSHUFHWMask(cast<ShuffleVectorSDNode>(N));
Evan Cheng506d3df2006-03-29 23:07:14 +0000321}], SHUFFLE_get_pshufhw_imm>;
322
Nate Begeman9008ca62009-04-27 18:41:29 +0000323def pshuflw : PatFrag<(ops node:$lhs, node:$rhs),
324 (vector_shuffle node:$lhs, node:$rhs), [{
325 return X86::isPSHUFLWMask(cast<ShuffleVectorSDNode>(N));
Evan Cheng506d3df2006-03-29 23:07:14 +0000326}], SHUFFLE_get_pshuflw_imm>;
327
Nate Begemana09008b2009-10-19 02:17:23 +0000328def palign : PatFrag<(ops node:$lhs, node:$rhs),
329 (vector_shuffle node:$lhs, node:$rhs), [{
330 return X86::isPALIGNRMask(cast<ShuffleVectorSDNode>(N));
331}], SHUFFLE_get_palign_imm>;
332
Evan Cheng06a8aa12006-03-17 19:55:52 +0000333//===----------------------------------------------------------------------===//
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000334// SSE scalar FP Instructions
335//===----------------------------------------------------------------------===//
336
Dan Gohman533297b2009-10-29 18:10:34 +0000337// CMOV* - Used to implement the SSE SELECT DAG operation. Expanded after
338// instruction selection into a branch sequence.
339let Uses = [EFLAGS], usesCustomInserter = 1 in {
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000340 def CMOV_FR32 : I<0, Pseudo,
Evan Cheng64d80e32007-07-19 01:14:50 +0000341 (outs FR32:$dst), (ins FR32:$t, FR32:$f, i8imm:$cond),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000342 "#CMOV_FR32 PSEUDO!",
Evan Chenge5f62042007-09-29 00:00:36 +0000343 [(set FR32:$dst, (X86cmov FR32:$t, FR32:$f, imm:$cond,
344 EFLAGS))]>;
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000345 def CMOV_FR64 : I<0, Pseudo,
Evan Cheng64d80e32007-07-19 01:14:50 +0000346 (outs FR64:$dst), (ins FR64:$t, FR64:$f, i8imm:$cond),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000347 "#CMOV_FR64 PSEUDO!",
Evan Chenge5f62042007-09-29 00:00:36 +0000348 [(set FR64:$dst, (X86cmov FR64:$t, FR64:$f, imm:$cond,
349 EFLAGS))]>;
Evan Chengf7c378e2006-04-10 07:23:14 +0000350 def CMOV_V4F32 : I<0, Pseudo,
Evan Cheng64d80e32007-07-19 01:14:50 +0000351 (outs VR128:$dst), (ins VR128:$t, VR128:$f, i8imm:$cond),
Evan Chengf7c378e2006-04-10 07:23:14 +0000352 "#CMOV_V4F32 PSEUDO!",
353 [(set VR128:$dst,
Evan Chenge5f62042007-09-29 00:00:36 +0000354 (v4f32 (X86cmov VR128:$t, VR128:$f, imm:$cond,
355 EFLAGS)))]>;
Evan Chengf7c378e2006-04-10 07:23:14 +0000356 def CMOV_V2F64 : I<0, Pseudo,
Evan Cheng64d80e32007-07-19 01:14:50 +0000357 (outs VR128:$dst), (ins VR128:$t, VR128:$f, i8imm:$cond),
Evan Chengf7c378e2006-04-10 07:23:14 +0000358 "#CMOV_V2F64 PSEUDO!",
359 [(set VR128:$dst,
Evan Chenge5f62042007-09-29 00:00:36 +0000360 (v2f64 (X86cmov VR128:$t, VR128:$f, imm:$cond,
361 EFLAGS)))]>;
Evan Chengf7c378e2006-04-10 07:23:14 +0000362 def CMOV_V2I64 : I<0, Pseudo,
Evan Cheng64d80e32007-07-19 01:14:50 +0000363 (outs VR128:$dst), (ins VR128:$t, VR128:$f, i8imm:$cond),
Evan Chengf7c378e2006-04-10 07:23:14 +0000364 "#CMOV_V2I64 PSEUDO!",
365 [(set VR128:$dst,
Evan Chenge5f62042007-09-29 00:00:36 +0000366 (v2i64 (X86cmov VR128:$t, VR128:$f, imm:$cond,
Evan Cheng0488db92007-09-25 01:57:46 +0000367 EFLAGS)))]>;
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000368}
369
Bill Wendlingddd35322007-05-02 23:11:52 +0000370//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes1e8d0622010-06-19 01:32:46 +0000371// SSE 1 & 2 Instructions Classes
372//===----------------------------------------------------------------------===//
373
374/// sse12_fp_scalar - SSE 1 & 2 scalar instructions class
375multiclass sse12_fp_scalar<bits<8> opc, string OpcodeStr, SDNode OpNode,
Bruno Cardoso Lopesb7cc3f62010-06-21 21:28:07 +0000376 RegisterClass RC, X86MemOperand x86memop> {
Bruno Cardoso Lopes1e8d0622010-06-19 01:32:46 +0000377 let isCommutable = 1 in {
378 def rr : SI<opc, MRMSrcReg, (outs RC:$dst), (ins RC:$src1, RC:$src2),
379 OpcodeStr, [(set RC:$dst, (OpNode RC:$src1, RC:$src2))]>;
380 }
Bruno Cardoso Lopesb7cc3f62010-06-21 21:28:07 +0000381 def rm : SI<opc, MRMSrcMem, (outs RC:$dst), (ins RC:$src1, x86memop:$src2),
Bruno Cardoso Lopes1e8d0622010-06-19 01:32:46 +0000382 OpcodeStr, [(set RC:$dst, (OpNode RC:$src1, (load addr:$src2)))]>;
383}
384
385/// sse12_fp_scalar_int - SSE 1 & 2 scalar instructions intrinsics class
386multiclass sse12_fp_scalar_int<bits<8> opc, string OpcodeStr, RegisterClass RC,
387 string asm, string SSEVer, string FPSizeStr,
Bruno Cardoso Lopesb7cc3f62010-06-21 21:28:07 +0000388 Operand memopr, ComplexPattern mem_cpat> {
Bruno Cardoso Lopes1e8d0622010-06-19 01:32:46 +0000389 def rr_Int : SI<opc, MRMSrcReg, (outs RC:$dst), (ins RC:$src1, RC:$src2),
390 asm, [(set RC:$dst, (
391 !nameconcat<Intrinsic>("int_x86_sse",
392 !strconcat(SSEVer, !strconcat("_",
393 !strconcat(OpcodeStr, FPSizeStr))))
394 RC:$src1, RC:$src2))]>;
Bruno Cardoso Lopesb7cc3f62010-06-21 21:28:07 +0000395 def rm_Int : SI<opc, MRMSrcMem, (outs RC:$dst), (ins RC:$src1, memopr:$src2),
Bruno Cardoso Lopes1e8d0622010-06-19 01:32:46 +0000396 asm, [(set RC:$dst, (
397 !nameconcat<Intrinsic>("int_x86_sse",
398 !strconcat(SSEVer, !strconcat("_",
399 !strconcat(OpcodeStr, FPSizeStr))))
400 RC:$src1, mem_cpat:$src2))]>;
401}
402
403/// sse12_fp_packed - SSE 1 & 2 packed instructions class
404multiclass sse12_fp_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
405 RegisterClass RC, ValueType vt,
406 X86MemOperand x86memop, PatFrag mem_frag,
Bruno Cardoso Lopesf4f4bad2010-06-19 02:44:01 +0000407 Domain d, bit MayLoad = 0> {
Bruno Cardoso Lopes1e8d0622010-06-19 01:32:46 +0000408 let isCommutable = 1 in
409 def rr : PI<opc, MRMSrcReg, (outs RC:$dst), (ins RC:$src1, RC:$src2),
410 OpcodeStr, [(set RC:$dst, (vt (OpNode RC:$src1, RC:$src2)))],d>;
Bruno Cardoso Lopesf4f4bad2010-06-19 02:44:01 +0000411 let mayLoad = MayLoad in
412 def rm : PI<opc, MRMSrcMem, (outs RC:$dst), (ins RC:$src1, x86memop:$src2),
413 OpcodeStr, [(set RC:$dst, (OpNode RC:$src1,
414 (mem_frag addr:$src2)))],d>;
Bruno Cardoso Lopes1e8d0622010-06-19 01:32:46 +0000415}
416
Bruno Cardoso Lopesf6ff0032010-06-19 04:09:22 +0000417/// sse12_fp_packed_logical_rm - SSE 1 & 2 packed instructions class
418multiclass sse12_fp_packed_logical_rm<bits<8> opc, RegisterClass RC, Domain d,
419 string OpcodeStr, X86MemOperand x86memop,
420 list<dag> pat_rr, list<dag> pat_rm> {
421 let isCommutable = 1 in
422 def rr : PI<opc, MRMSrcReg, (outs RC:$dst),
423 (ins RC:$src1, RC:$src2), OpcodeStr, pat_rr, d>;
424 def rm : PI<opc, MRMSrcMem, (outs RC:$dst),
425 (ins RC:$src1, x86memop:$src2), OpcodeStr, pat_rm, d>;
426}
427
Bruno Cardoso Lopes1e8d0622010-06-19 01:32:46 +0000428/// sse12_fp_packed_int - SSE 1 & 2 packed instructions intrinsics class
429multiclass sse12_fp_packed_int<bits<8> opc, string OpcodeStr, RegisterClass RC,
430 string asm, string SSEVer, string FPSizeStr,
Bruno Cardoso Lopesb7cc3f62010-06-21 21:28:07 +0000431 X86MemOperand x86memop, PatFrag mem_frag,
Bruno Cardoso Lopes1e8d0622010-06-19 01:32:46 +0000432 Domain d> {
433 def rr_Int : PI<opc, MRMSrcReg, (outs RC:$dst), (ins RC:$src1, RC:$src2),
434 asm, [(set RC:$dst, (
435 !nameconcat<Intrinsic>("int_x86_sse",
436 !strconcat(SSEVer, !strconcat("_",
437 !strconcat(OpcodeStr, FPSizeStr))))
438 RC:$src1, RC:$src2))], d>;
Bruno Cardoso Lopesb7cc3f62010-06-21 21:28:07 +0000439 def rm_Int : PI<opc, MRMSrcMem, (outs RC:$dst), (ins RC:$src1, x86memop:$src2),
Bruno Cardoso Lopes1e8d0622010-06-19 01:32:46 +0000440 asm, [(set RC:$dst, (
441 !nameconcat<Intrinsic>("int_x86_sse",
442 !strconcat(SSEVer, !strconcat("_",
443 !strconcat(OpcodeStr, FPSizeStr))))
444 RC:$src1, (mem_frag addr:$src2)))], d>;
445}
446
447//===----------------------------------------------------------------------===//
Bruno Cardoso Lopesf23919b2010-06-22 18:09:32 +0000448// SSE 1 & 2 - Move Instructions
449//===----------------------------------------------------------------------===//
450
Bruno Cardoso Lopesc3d57b12010-06-22 22:38:56 +0000451class sse12_move_rr<RegisterClass RC, ValueType vt, string asm> :
452 SI<0x10, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src1, RC:$src2), asm,
453 [(set (vt VR128:$dst), (movl VR128:$src1, (scalar_to_vector RC:$src2)))]>;
454
455// Loading from memory automatically zeroing upper bits.
456class sse12_move_rm<RegisterClass RC, X86MemOperand x86memop,
457 PatFrag mem_pat, string OpcodeStr> :
458 SI<0x10, MRMSrcMem, (outs RC:$dst), (ins x86memop:$src),
459 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
460 [(set RC:$dst, (mem_pat addr:$src))]>;
461
Bruno Cardoso Lopesf23919b2010-06-22 18:09:32 +0000462// Move Instructions. Register-to-register movss/movsd is not used for FR32/64
463// register copies because it's a partial register update; FsMOVAPSrr/FsMOVAPDrr
464// is used instead. Register-to-register movss/movsd is not modeled as an
465// INSERT_SUBREG because INSERT_SUBREG requires that the insert be implementable
466// in terms of a copy, and just mentioned, we don't use movss/movsd for copies.
Bruno Cardoso Lopesc3d57b12010-06-22 22:38:56 +0000467let isAsmParserOnly = 1 in {
468 def VMOVSSrr : sse12_move_rr<FR32, v4f32,
469 "movss\t{$src2, $src1, $dst|$dst, $src1, $src2}">, XS, VEX_4V;
470 def VMOVSDrr : sse12_move_rr<FR64, v2f64,
471 "movsd\t{$src2, $src1, $dst|$dst, $src1, $src2}">, XD, VEX_4V;
472
473 let canFoldAsLoad = 1, isReMaterializable = 1 in {
474 def VMOVSSrm : sse12_move_rm<FR32, f32mem, loadf32, "movss">, XS, VEX;
475
476 let AddedComplexity = 20 in
477 def VMOVSDrm : sse12_move_rm<FR64, f64mem, loadf64, "movsd">, XD, VEX;
478 }
Bruno Cardoso Lopesf23919b2010-06-22 18:09:32 +0000479}
480
Bruno Cardoso Lopesc3d57b12010-06-22 22:38:56 +0000481let Constraints = "$src1 = $dst" in {
482 def MOVSSrr : sse12_move_rr<FR32, v4f32,
483 "movss\t{$src2, $dst|$dst, $src2}">, XS;
484 def MOVSDrr : sse12_move_rr<FR64, v2f64,
485 "movsd\t{$src2, $dst|$dst, $src2}">, XD;
486}
487
Bruno Cardoso Lopesf23919b2010-06-22 18:09:32 +0000488let canFoldAsLoad = 1, isReMaterializable = 1 in {
Bruno Cardoso Lopesc3d57b12010-06-22 22:38:56 +0000489 def MOVSSrm : sse12_move_rm<FR32, f32mem, loadf32, "movss">, XS;
490
491 let AddedComplexity = 20 in
492 def MOVSDrm : sse12_move_rm<FR64, f64mem, loadf64, "movsd">, XD;
Bruno Cardoso Lopesf23919b2010-06-22 18:09:32 +0000493}
494
495let AddedComplexity = 15 in {
496// Extract the low 32-bit value from one vector and insert it into another.
497def : Pat<(v4f32 (movl VR128:$src1, VR128:$src2)),
498 (MOVSSrr (v4f32 VR128:$src1),
499 (EXTRACT_SUBREG (v4f32 VR128:$src2), sub_ss))>;
500// Extract the low 64-bit value from one vector and insert it into another.
501def : Pat<(v2f64 (movl VR128:$src1, VR128:$src2)),
502 (MOVSDrr (v2f64 VR128:$src1),
503 (EXTRACT_SUBREG (v2f64 VR128:$src2), sub_sd))>;
504}
505
506// Implicitly promote a 32-bit scalar to a vector.
507def : Pat<(v4f32 (scalar_to_vector FR32:$src)),
508 (INSERT_SUBREG (v4f32 (IMPLICIT_DEF)), FR32:$src, sub_ss)>;
509// Implicitly promote a 64-bit scalar to a vector.
510def : Pat<(v2f64 (scalar_to_vector FR64:$src)),
511 (INSERT_SUBREG (v2f64 (IMPLICIT_DEF)), FR64:$src, sub_sd)>;
512
513let AddedComplexity = 20 in {
514// MOVSSrm zeros the high parts of the register; represent this
515// with SUBREG_TO_REG.
516def : Pat<(v4f32 (X86vzmovl (v4f32 (scalar_to_vector (loadf32 addr:$src))))),
517 (SUBREG_TO_REG (i32 0), (MOVSSrm addr:$src), sub_ss)>;
518def : Pat<(v4f32 (scalar_to_vector (loadf32 addr:$src))),
519 (SUBREG_TO_REG (i32 0), (MOVSSrm addr:$src), sub_ss)>;
520def : Pat<(v4f32 (X86vzmovl (loadv4f32 addr:$src))),
521 (SUBREG_TO_REG (i32 0), (MOVSSrm addr:$src), sub_ss)>;
522// MOVSDrm zeros the high parts of the register; represent this
523// with SUBREG_TO_REG.
524def : Pat<(v2f64 (X86vzmovl (v2f64 (scalar_to_vector (loadf64 addr:$src))))),
525 (SUBREG_TO_REG (i64 0), (MOVSDrm addr:$src), sub_sd)>;
526def : Pat<(v2f64 (scalar_to_vector (loadf64 addr:$src))),
527 (SUBREG_TO_REG (i64 0), (MOVSDrm addr:$src), sub_sd)>;
528def : Pat<(v2f64 (X86vzmovl (loadv2f64 addr:$src))),
529 (SUBREG_TO_REG (i64 0), (MOVSDrm addr:$src), sub_sd)>;
530def : Pat<(v2f64 (X86vzmovl (bc_v2f64 (loadv4f32 addr:$src)))),
531 (SUBREG_TO_REG (i64 0), (MOVSDrm addr:$src), sub_sd)>;
532def : Pat<(v2f64 (X86vzload addr:$src)),
533 (SUBREG_TO_REG (i64 0), (MOVSDrm addr:$src), sub_sd)>;
534}
535
536// Store scalar value to memory.
537def MOVSSmr : SSI<0x11, MRMDestMem, (outs), (ins f32mem:$dst, FR32:$src),
538 "movss\t{$src, $dst|$dst, $src}",
539 [(store FR32:$src, addr:$dst)]>;
540def MOVSDmr : SDI<0x11, MRMDestMem, (outs), (ins f64mem:$dst, FR64:$src),
541 "movsd\t{$src, $dst|$dst, $src}",
542 [(store FR64:$src, addr:$dst)]>;
543
Bruno Cardoso Lopesc3d57b12010-06-22 22:38:56 +0000544let isAsmParserOnly = 1 in {
545def VMOVSSmr : SI<0x11, MRMDestMem, (outs), (ins f32mem:$dst, FR32:$src),
546 "movss\t{$src, $dst|$dst, $src}",
547 [(store FR32:$src, addr:$dst)]>, XS, VEX_4V;
548def VMOVSDmr : SI<0x11, MRMDestMem, (outs), (ins f64mem:$dst, FR64:$src),
549 "movsd\t{$src, $dst|$dst, $src}",
550 [(store FR64:$src, addr:$dst)]>, XD, VEX_4V;
551}
552
Bruno Cardoso Lopesf23919b2010-06-22 18:09:32 +0000553// Extract and store.
554def : Pat<(store (f32 (vector_extract (v4f32 VR128:$src), (iPTR 0))),
555 addr:$dst),
556 (MOVSSmr addr:$dst,
557 (EXTRACT_SUBREG (v4f32 VR128:$src), sub_ss))>;
558def : Pat<(store (f64 (vector_extract (v2f64 VR128:$src), (iPTR 0))),
559 addr:$dst),
560 (MOVSDmr addr:$dst,
561 (EXTRACT_SUBREG (v2f64 VR128:$src), sub_sd))>;
562
Bruno Cardoso Lopes6560ed32010-06-25 20:22:12 +0000563// Move Aligned/Unaligned floating point values
564multiclass sse12_mov_packed<bits<8> opc, RegisterClass RC,
565 X86MemOperand x86memop, PatFrag ld_frag,
566 string asm, Domain d,
567 bit IsReMaterializable = 1> {
568let neverHasSideEffects = 1 in
569 def rr : PI<opc, MRMSrcReg, (outs RC:$dst), (ins RC:$src), asm, [], d>;
570let canFoldAsLoad = 1, isReMaterializable = IsReMaterializable in
571 def rm : PI<opc, MRMSrcMem, (outs RC:$dst), (ins x86memop:$src), asm,
572 [(set RC:$dst, (ld_frag addr:$src))], d>;
573}
574
575defm MOVAPS : sse12_mov_packed<0x28, VR128, f128mem, alignedloadv4f32,
576 "movaps\t{$src, $dst|$dst, $src}",
577 SSEPackedSingle>, TB;
578defm MOVAPD : sse12_mov_packed<0x28, VR128, f128mem, alignedloadv2f64,
579 "movapd\t{$src, $dst|$dst, $src}",
580 SSEPackedDouble>, TB, OpSize;
581defm MOVUPS : sse12_mov_packed<0x10, VR128, f128mem, loadv4f32,
582 "movups\t{$src, $dst|$dst, $src}",
583 SSEPackedSingle>, TB;
584defm MOVUPD : sse12_mov_packed<0x10, VR128, f128mem, loadv2f64,
585 "movupd\t{$src, $dst|$dst, $src}",
586 SSEPackedDouble, 0>, TB, OpSize;
587
588def MOVAPSmr : PSI<0x29, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
589 "movaps\t{$src, $dst|$dst, $src}",
590 [(alignedstore (v4f32 VR128:$src), addr:$dst)]>;
591def MOVAPDmr : PDI<0x29, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
592 "movapd\t{$src, $dst|$dst, $src}",
593 [(alignedstore (v2f64 VR128:$src), addr:$dst)]>;
594def MOVUPSmr : PSI<0x11, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
595 "movups\t{$src, $dst|$dst, $src}",
596 [(store (v4f32 VR128:$src), addr:$dst)]>;
597def MOVUPDmr : PDI<0x11, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
598 "movupd\t{$src, $dst|$dst, $src}",
599 [(store (v2f64 VR128:$src), addr:$dst)]>;
600
601// Intrinsic forms of MOVUPS/D load and store
602let canFoldAsLoad = 1, isReMaterializable = 1 in
603def MOVUPSrm_Int : PSI<0x10, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
604 "movups\t{$src, $dst|$dst, $src}",
605 [(set VR128:$dst, (int_x86_sse_loadu_ps addr:$src))]>;
606def MOVUPDrm_Int : PDI<0x10, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
607 "movupd\t{$src, $dst|$dst, $src}",
608 [(set VR128:$dst, (int_x86_sse2_loadu_pd addr:$src))]>;
609
610def MOVUPSmr_Int : PSI<0x11, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
611 "movups\t{$src, $dst|$dst, $src}",
612 [(int_x86_sse_storeu_ps addr:$dst, VR128:$src)]>;
613def MOVUPDmr_Int : PDI<0x11, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
614 "movupd\t{$src, $dst|$dst, $src}",
615 [(int_x86_sse2_storeu_pd addr:$dst, VR128:$src)]>;
616
617// Move Low/High packed floating point values
618multiclass sse12_mov_hilo_packed<bits<8>opc, RegisterClass RC,
619 PatFrag mov_frag, string base_opc,
620 string asm_opr> {
621 def PSrm : PI<opc, MRMSrcMem,
622 (outs VR128:$dst), (ins VR128:$src1, f64mem:$src2),
623 !strconcat(!strconcat(base_opc,"s"), asm_opr),
624 [(set RC:$dst,
625 (mov_frag RC:$src1,
626 (bc_v4f32 (v2f64 (scalar_to_vector (loadf64 addr:$src2))))))],
627 SSEPackedSingle>, TB;
628
629 def PDrm : PI<opc, MRMSrcMem,
630 (outs RC:$dst), (ins RC:$src1, f64mem:$src2),
631 !strconcat(!strconcat(base_opc,"d"), asm_opr),
632 [(set RC:$dst, (v2f64 (mov_frag RC:$src1,
633 (scalar_to_vector (loadf64 addr:$src2)))))],
634 SSEPackedDouble>, TB, OpSize;
635}
636
637let Constraints = "$src1 = $dst", AddedComplexity = 20 in {
638 defm MOVL : sse12_mov_hilo_packed<0x12, VR128, movlp, "movlp",
639 "\t{$src2, $dst|$dst, $src2}">;
640 defm MOVH : sse12_mov_hilo_packed<0x16, VR128, movlhps, "movhp",
641 "\t{$src2, $dst|$dst, $src2}">;
642}
643
644def MOVLPSmr : PSI<0x13, MRMDestMem, (outs), (ins f64mem:$dst, VR128:$src),
645 "movlps\t{$src, $dst|$dst, $src}",
646 [(store (f64 (vector_extract (bc_v2f64 (v4f32 VR128:$src)),
647 (iPTR 0))), addr:$dst)]>;
648def MOVLPDmr : PDI<0x13, MRMDestMem, (outs), (ins f64mem:$dst, VR128:$src),
649 "movlpd\t{$src, $dst|$dst, $src}",
650 [(store (f64 (vector_extract (v2f64 VR128:$src),
651 (iPTR 0))), addr:$dst)]>;
652
653// v2f64 extract element 1 is always custom lowered to unpack high to low
654// and extract element 0 so the non-store version isn't too horrible.
655def MOVHPSmr : PSI<0x17, MRMDestMem, (outs), (ins f64mem:$dst, VR128:$src),
656 "movhps\t{$src, $dst|$dst, $src}",
657 [(store (f64 (vector_extract
658 (unpckh (bc_v2f64 (v4f32 VR128:$src)),
659 (undef)), (iPTR 0))), addr:$dst)]>;
660def MOVHPDmr : PDI<0x17, MRMDestMem, (outs), (ins f64mem:$dst, VR128:$src),
661 "movhpd\t{$src, $dst|$dst, $src}",
662 [(store (f64 (vector_extract
663 (v2f64 (unpckh VR128:$src, (undef))),
664 (iPTR 0))), addr:$dst)]>;
665
666let Constraints = "$src1 = $dst", AddedComplexity = 20 in {
667 def MOVLHPSrr : PSI<0x16, MRMSrcReg, (outs VR128:$dst),
668 (ins VR128:$src1, VR128:$src2),
669 "movlhps\t{$src2, $dst|$dst, $src2}",
670 [(set VR128:$dst,
671 (v4f32 (movlhps VR128:$src1, VR128:$src2)))]>;
672 def MOVHLPSrr : PSI<0x12, MRMSrcReg, (outs VR128:$dst),
673 (ins VR128:$src1, VR128:$src2),
674 "movhlps\t{$src2, $dst|$dst, $src2}",
675 [(set VR128:$dst,
676 (v4f32 (movhlps VR128:$src1, VR128:$src2)))]>;
677}
678
679def : Pat<(movlhps VR128:$src1, (bc_v4i32 (v2i64 (X86vzload addr:$src2)))),
680 (MOVHPSrm (v4i32 VR128:$src1), addr:$src2)>;
681let AddedComplexity = 20 in {
682 def : Pat<(v4f32 (movddup VR128:$src, (undef))),
683 (MOVLHPSrr (v4f32 VR128:$src), (v4f32 VR128:$src))>;
684 def : Pat<(v2i64 (movddup VR128:$src, (undef))),
685 (MOVLHPSrr (v2i64 VR128:$src), (v2i64 VR128:$src))>;
686}
687
Bruno Cardoso Lopesf23919b2010-06-22 18:09:32 +0000688//===----------------------------------------------------------------------===//
689// SSE 1 & 2 - Conversion Instructions
690//===----------------------------------------------------------------------===//
691
Bruno Cardoso Lopes0491e132010-06-25 18:06:22 +0000692multiclass sse12_cvt_s<bits<8> opc, RegisterClass SrcRC, RegisterClass DstRC,
Bruno Cardoso Lopesf241b262010-06-24 22:22:21 +0000693 SDNode OpNode, X86MemOperand x86memop, PatFrag ld_frag,
694 string asm> {
695 def rr : SI<opc, MRMSrcReg, (outs DstRC:$dst), (ins SrcRC:$src), asm,
696 [(set DstRC:$dst, (OpNode SrcRC:$src))]>;
697 def rm : SI<opc, MRMSrcMem, (outs DstRC:$dst), (ins x86memop:$src), asm,
698 [(set DstRC:$dst, (OpNode (ld_frag addr:$src)))]>;
699}
Bruno Cardoso Lopesf23919b2010-06-22 18:09:32 +0000700
Bruno Cardoso Lopes0491e132010-06-25 18:06:22 +0000701multiclass sse12_cvt_p<bits<8> opc, RegisterClass SrcRC, RegisterClass DstRC,
702 SDNode OpNode, X86MemOperand x86memop, PatFrag ld_frag,
703 string asm, Domain d> {
704 def rr : PI<opc, MRMSrcReg, (outs DstRC:$dst), (ins SrcRC:$src), asm,
705 [(set DstRC:$dst, (OpNode SrcRC:$src))], d>;
706 def rm : PI<opc, MRMSrcMem, (outs DstRC:$dst), (ins x86memop:$src), asm,
707 [(set DstRC:$dst, (OpNode (ld_frag addr:$src)))], d>;
708}
709
710multiclass sse12_vcvt_avx<bits<8> opc, RegisterClass SrcRC, RegisterClass DstRC,
Bruno Cardoso Lopesa0ae87f2010-06-25 00:39:30 +0000711 SDNode OpNode, X86MemOperand x86memop, PatFrag ld_frag,
712 string asm> {
713 def rr : SI<opc, MRMSrcReg, (outs DstRC:$dst), (ins DstRC:$src1, SrcRC:$src),
714 asm, []>;
715 def rm : SI<opc, MRMSrcMem, (outs DstRC:$dst),
716 (ins DstRC:$src1, x86memop:$src), asm, []>;
717}
718
Bruno Cardoso Lopesa0ae87f2010-06-25 00:39:30 +0000719let isAsmParserOnly = 1 in {
Bruno Cardoso Lopes0491e132010-06-25 18:06:22 +0000720defm VCVTTSS2SI : sse12_cvt_s<0x2C, FR32, GR32, fp_to_sint, f32mem, loadf32,
Bruno Cardoso Lopesa0ae87f2010-06-25 00:39:30 +0000721 "cvttss2si\t{$src, $dst|$dst, $src}">, XS, VEX;
Bruno Cardoso Lopes0491e132010-06-25 18:06:22 +0000722defm VCVTTSD2SI : sse12_cvt_s<0x2C, FR64, GR32, fp_to_sint, f64mem, loadf64,
Bruno Cardoso Lopesa0ae87f2010-06-25 00:39:30 +0000723 "cvttsd2si\t{$src, $dst|$dst, $src}">, XD, VEX;
Bruno Cardoso Lopes0491e132010-06-25 18:06:22 +0000724defm VCVTSI2SS : sse12_vcvt_avx<0x2A, GR32, FR32, sint_to_fp, i32mem, loadi32,
Bruno Cardoso Lopesa0ae87f2010-06-25 00:39:30 +0000725 "cvtsi2ss\t{$src, $src1, $dst|$dst, $src1, $src}">, XS,
726 VEX_4V;
Bruno Cardoso Lopes0491e132010-06-25 18:06:22 +0000727defm VCVTSI2SD : sse12_vcvt_avx<0x2A, GR32, FR64, sint_to_fp, i32mem, loadi32,
Bruno Cardoso Lopesa0ae87f2010-06-25 00:39:30 +0000728 "cvtsi2sd\t{$src, $src1, $dst|$dst, $src1, $src}">, XD,
729 VEX_4V;
730}
Bruno Cardoso Lopes0491e132010-06-25 18:06:22 +0000731
732defm CVTTSS2SI : sse12_cvt_s<0x2C, FR32, GR32, fp_to_sint, f32mem, loadf32,
733 "cvttss2si\t{$src, $dst|$dst, $src}">, XS;
734defm CVTTSD2SI : sse12_cvt_s<0x2C, FR64, GR32, fp_to_sint, f64mem, loadf64,
735 "cvttsd2si\t{$src, $dst|$dst, $src}">, XD;
736defm CVTSI2SS : sse12_cvt_s<0x2A, GR32, FR32, sint_to_fp, i32mem, loadi32,
Bruno Cardoso Lopesf241b262010-06-24 22:22:21 +0000737 "cvtsi2ss\t{$src, $dst|$dst, $src}">, XS;
Bruno Cardoso Lopes0491e132010-06-25 18:06:22 +0000738defm CVTSI2SD : sse12_cvt_s<0x2A, GR32, FR64, sint_to_fp, i32mem, loadi32,
Bruno Cardoso Lopesf241b262010-06-24 22:22:21 +0000739 "cvtsi2sd\t{$src, $dst|$dst, $src}">, XD;
Bruno Cardoso Lopesf23919b2010-06-22 18:09:32 +0000740
Bruno Cardoso Lopes0491e132010-06-25 18:06:22 +0000741// Conversion Instructions Intrinsics - Match intrinsics which expect MM
742// and/or XMM operand(s).
Bruno Cardoso Lopes8b942972010-06-24 23:37:07 +0000743multiclass sse12_cvt_pint<bits<8> opc, RegisterClass SrcRC, RegisterClass DstRC,
744 Intrinsic Int, X86MemOperand x86memop, PatFrag ld_frag,
745 string asm, Domain d> {
746 def rr : PI<opc, MRMSrcReg, (outs DstRC:$dst), (ins SrcRC:$src), asm,
747 [(set DstRC:$dst, (Int SrcRC:$src))], d>;
748 def rm : PI<opc, MRMSrcMem, (outs DstRC:$dst), (ins x86memop:$src), asm,
749 [(set DstRC:$dst, (Int (ld_frag addr:$src)))], d>;
750}
751
Bruno Cardoso Lopes0491e132010-06-25 18:06:22 +0000752multiclass sse12_cvt_sint<bits<8> opc, RegisterClass SrcRC, RegisterClass DstRC,
753 Intrinsic Int, X86MemOperand x86memop, PatFrag ld_frag,
754 string asm> {
755 def rr : SI<opc, MRMSrcReg, (outs DstRC:$dst), (ins SrcRC:$src), asm,
756 [(set DstRC:$dst, (Int SrcRC:$src))]>;
757 def rm : SI<opc, MRMSrcMem, (outs DstRC:$dst), (ins x86memop:$src), asm,
758 [(set DstRC:$dst, (Int (ld_frag addr:$src)))]>;
759}
Bruno Cardoso Lopes8b942972010-06-24 23:37:07 +0000760
761multiclass sse12_cvt_pint_3addr<bits<8> opc, RegisterClass SrcRC,
762 RegisterClass DstRC, Intrinsic Int, X86MemOperand x86memop,
763 PatFrag ld_frag, string asm, Domain d> {
764 def rr : PI<opc, MRMSrcReg, (outs DstRC:$dst), (ins DstRC:$src1, SrcRC:$src2),
765 asm, [(set DstRC:$dst, (Int DstRC:$src1, SrcRC:$src2))], d>;
766 def rm : PI<opc, MRMSrcMem, (outs DstRC:$dst),
767 (ins DstRC:$src1, x86memop:$src2), asm,
768 [(set DstRC:$dst, (Int DstRC:$src1, (ld_frag addr:$src2)))], d>;
769}
770
Bruno Cardoso Lopes0491e132010-06-25 18:06:22 +0000771multiclass sse12_cvt_sint_3addr<bits<8> opc, RegisterClass SrcRC,
772 RegisterClass DstRC, Intrinsic Int, X86MemOperand x86memop,
773 PatFrag ld_frag, string asm> {
774 def rr : SI<opc, MRMSrcReg, (outs DstRC:$dst), (ins DstRC:$src1, SrcRC:$src2),
775 asm, [(set DstRC:$dst, (Int DstRC:$src1, SrcRC:$src2))]>;
776 def rm : SI<opc, MRMSrcMem, (outs DstRC:$dst),
777 (ins DstRC:$src1, x86memop:$src2), asm,
778 [(set DstRC:$dst, (Int DstRC:$src1, (ld_frag addr:$src2)))]>;
779}
Bruno Cardoso Lopes8b942972010-06-24 23:37:07 +0000780
Bruno Cardoso Lopes0491e132010-06-25 18:06:22 +0000781let isAsmParserOnly = 1 in {
782 defm Int_VCVTSS2SI : sse12_cvt_sint<0x2D, VR128, GR32, int_x86_sse_cvtss2si,
783 f32mem, load, "cvtss2si\t{$src, $dst|$dst, $src}">, XS,
784 VEX;
785 defm Int_VCVTSD2SI : sse12_cvt_sint<0x2D, VR128, GR32, int_x86_sse2_cvtsd2si,
786 f128mem, load, "cvtsd2si\t{$src, $dst|$dst, $src}">, XD,
787 VEX;
788}
789defm Int_CVTSS2SI : sse12_cvt_sint<0x2D, VR128, GR32, int_x86_sse_cvtss2si,
790 f32mem, load, "cvtss2si\t{$src, $dst|$dst, $src}">, XS;
791defm Int_CVTSD2SI : sse12_cvt_sint<0x2D, VR128, GR32, int_x86_sse2_cvtsd2si,
792 f128mem, load, "cvtsd2si\t{$src, $dst|$dst, $src}">, XD;
793
794
795let Constraints = "$src1 = $dst" in {
796 defm Int_CVTSI2SS : sse12_cvt_sint_3addr<0x2A, GR32, VR128,
797 int_x86_sse_cvtsi2ss, i32mem, loadi32,
798 "cvtsi2ss\t{$src2, $dst|$dst, $src2}">, XS;
799 defm Int_CVTSI2SD : sse12_cvt_sint_3addr<0x2A, GR32, VR128,
800 int_x86_sse2_cvtsi2sd, i32mem, loadi32,
801 "cvtsi2ss\t{$src2, $dst|$dst, $src2}">, XD;
802}
803
804// Instructions below don't have an AVX form.
805defm Int_CVTPS2PI : sse12_cvt_pint<0x2D, VR128, VR64, int_x86_sse_cvtps2pi,
806 f64mem, load, "cvtps2pi\t{$src, $dst|$dst, $src}",
807 SSEPackedSingle>, TB;
808defm Int_CVTPD2PI : sse12_cvt_pint<0x2D, VR128, VR64, int_x86_sse_cvtpd2pi,
809 f128mem, memop, "cvtpd2pi\t{$src, $dst|$dst, $src}",
810 SSEPackedDouble>, TB, OpSize;
811defm Int_CVTTPS2PI : sse12_cvt_pint<0x2C, VR128, VR64, int_x86_sse_cvttps2pi,
812 f64mem, load, "cvttps2pi\t{$src, $dst|$dst, $src}",
813 SSEPackedSingle>, TB;
814defm Int_CVTTPD2PI : sse12_cvt_pint<0x2C, VR128, VR64, int_x86_sse_cvttpd2pi,
815 f128mem, memop, "cvttpd2pi\t{$src, $dst|$dst, $src}",
816 SSEPackedDouble>, TB, OpSize;
817defm Int_CVTPI2PD : sse12_cvt_pint<0x2A, VR64, VR128, int_x86_sse_cvtpi2pd,
818 i64mem, load, "cvtpi2pd\t{$src, $dst|$dst, $src}",
819 SSEPackedDouble>, TB, OpSize;
820let Constraints = "$src1 = $dst" in {
Bruno Cardoso Lopes8b942972010-06-24 23:37:07 +0000821 defm Int_CVTPI2PS : sse12_cvt_pint_3addr<0x2A, VR64, VR128,
822 int_x86_sse_cvtpi2ps,
823 i64mem, load, "cvtpi2ps\t{$src2, $dst|$dst, $src2}",
824 SSEPackedSingle>, TB;
Bruno Cardoso Lopes0491e132010-06-25 18:06:22 +0000825}
826
827/// SSE 1 Only
828
829// Aliases for intrinsics
830defm Int_CVTTSS2SI : sse12_cvt_sint<0x2C, VR128, GR32, int_x86_sse_cvttss2si,
831 f32mem, load, "cvttss2si\t{$src, $dst|$dst, $src}">,
832 XS;
833defm Int_CVTTSD2SI : sse12_cvt_sint<0x2C, VR128, GR32, int_x86_sse2_cvttsd2si,
834 f128mem, load, "cvttss2si\t{$src, $dst|$dst, $src}">,
835 XD;
836
837let Pattern = []<dag> in {
838defm CVTSS2SI : sse12_cvt_s<0x2D, FR32, GR32, undef, f32mem, load /*dummy*/,
839 "cvtss2si{l}\t{$src, $dst|$dst, $src}">, XS;
840defm CVTDQ2PS : sse12_cvt_p<0x5B, VR128, VR128, undef, f128mem, load /*dummy*/,
841 "cvtdq2ps\t{$src, $dst|$dst, $src}",
842 SSEPackedSingle>, TB; /* PD SSE3 form is avaiable */
843}
Bruno Cardoso Lopes8b942972010-06-24 23:37:07 +0000844
Bruno Cardoso Lopesf23919b2010-06-22 18:09:32 +0000845//===----------------------------------------------------------------------===//
846// SSE 1 & 2 - Compare Instructions
847//===----------------------------------------------------------------------===//
848
Bruno Cardoso Lopes78818432010-06-24 20:48:23 +0000849// sse12_cmp_scalar - sse 1 & 2 compare scalar instructions
Bruno Cardoso Lopes6539dc62010-06-24 00:32:06 +0000850multiclass sse12_cmp_scalar<RegisterClass RC, X86MemOperand x86memop,
Bruno Cardoso Lopes78818432010-06-24 20:48:23 +0000851 string asm, string asm_alt> {
Bruno Cardoso Lopes6539dc62010-06-24 00:32:06 +0000852 def rr : SIi8<0xC2, MRMSrcReg,
Bruno Cardoso Lopes78818432010-06-24 20:48:23 +0000853 (outs RC:$dst), (ins RC:$src1, RC:$src, SSECC:$cc),
Bruno Cardoso Lopes6539dc62010-06-24 00:32:06 +0000854 asm, []>;
Bruno Cardoso Lopesf23919b2010-06-22 18:09:32 +0000855 let mayLoad = 1 in
Bruno Cardoso Lopes6539dc62010-06-24 00:32:06 +0000856 def rm : SIi8<0xC2, MRMSrcMem,
Bruno Cardoso Lopes78818432010-06-24 20:48:23 +0000857 (outs RC:$dst), (ins RC:$src1, x86memop:$src, SSECC:$cc),
Bruno Cardoso Lopes6539dc62010-06-24 00:32:06 +0000858 asm, []>;
Bruno Cardoso Lopes78818432010-06-24 20:48:23 +0000859 // Accept explicit immediate argument form instead of comparison code.
860 let isAsmParserOnly = 1 in {
861 def rr_alt : SIi8<0xC2, MRMSrcReg,
862 (outs RC:$dst), (ins RC:$src1, RC:$src, i8imm:$src2),
863 asm_alt, []>;
864 let mayLoad = 1 in
865 def rm_alt : SIi8<0xC2, MRMSrcMem,
866 (outs RC:$dst), (ins RC:$src1, x86memop:$src, i8imm:$src2),
867 asm_alt, []>;
868 }
Bruno Cardoso Lopes6539dc62010-06-24 00:32:06 +0000869}
870
871let neverHasSideEffects = 1, isAsmParserOnly = 1 in {
Bruno Cardoso Lopes78818432010-06-24 20:48:23 +0000872 defm VCMPSS : sse12_cmp_scalar<FR32, f32mem,
873 "cmp${cc}ss\t{$src, $src1, $dst|$dst, $src1, $src}",
874 "cmpss\t{$src2, $src, $src1, $dst|$dst, $src1, $src, $src2}">,
875 XS, VEX_4V;
876 defm VCMPSD : sse12_cmp_scalar<FR64, f64mem,
877 "cmp${cc}sd\t{$src, $src1, $dst|$dst, $src1, $src}",
878 "cmpsd\t{$src2, $src, $src1, $dst|$dst, $src1, $src, $src2}">,
879 XD, VEX_4V;
Bruno Cardoso Lopes6539dc62010-06-24 00:32:06 +0000880}
881
882let Constraints = "$src1 = $dst", neverHasSideEffects = 1 in {
Bruno Cardoso Lopes78818432010-06-24 20:48:23 +0000883 defm CMPSS : sse12_cmp_scalar<FR32, f32mem,
884 "cmp${cc}ss\t{$src, $dst|$dst, $src}",
885 "cmpss\t{$src2, $src, $dst|$dst, $src, $src2}">, XS;
886 defm CMPSD : sse12_cmp_scalar<FR64, f64mem,
887 "cmp${cc}sd\t{$src, $dst|$dst, $src}",
888 "cmpsd\t{$src2, $src, $dst|$dst, $src, $src2}">, XD;
889}
Bruno Cardoso Lopes6539dc62010-06-24 00:32:06 +0000890
Bruno Cardoso Lopese0c43732010-06-24 22:04:40 +0000891multiclass sse12_cmp_scalar_int<RegisterClass RC, X86MemOperand x86memop,
892 Intrinsic Int, string asm> {
893 def rr : SIi8<0xC2, MRMSrcReg, (outs VR128:$dst),
894 (ins VR128:$src1, VR128:$src, SSECC:$cc), asm,
895 [(set VR128:$dst, (Int VR128:$src1,
896 VR128:$src, imm:$cc))]>;
897 def rm : SIi8<0xC2, MRMSrcMem, (outs VR128:$dst),
898 (ins VR128:$src1, f32mem:$src, SSECC:$cc), asm,
899 [(set VR128:$dst, (Int VR128:$src1,
900 (load addr:$src), imm:$cc))]>;
901}
902
903// Aliases to match intrinsics which expect XMM operand(s).
904let isAsmParserOnly = 1 in {
905 defm Int_VCMPSS : sse12_cmp_scalar_int<VR128, f32mem, int_x86_sse_cmp_ss,
906 "cmp${cc}ss\t{$src, $src1, $dst|$dst, $src1, $src}">,
907 XS, VEX_4V;
908 defm Int_VCMPSD : sse12_cmp_scalar_int<VR128, f64mem, int_x86_sse2_cmp_sd,
909 "cmp${cc}sd\t{$src, $src1, $dst|$dst, $src1, $src}">,
910 XD, VEX_4V;
911}
912let Constraints = "$src1 = $dst" in {
913 defm Int_CMPSS : sse12_cmp_scalar_int<VR128, f32mem, int_x86_sse_cmp_ss,
914 "cmp${cc}ss\t{$src, $dst|$dst, $src}">, XS;
915 defm Int_CMPSD : sse12_cmp_scalar_int<VR128, f64mem, int_x86_sse2_cmp_sd,
916 "cmp${cc}sd\t{$src, $dst|$dst, $src}">, XD;
917}
918
919
Bruno Cardoso Lopes78818432010-06-24 20:48:23 +0000920// sse12_ord_cmp - Unordered/Ordered scalar fp compare and set EFLAGS
921multiclass sse12_ord_cmp<bits<8> opc, RegisterClass RC, SDNode OpNode,
922 ValueType vt, X86MemOperand x86memop,
923 PatFrag ld_frag, string OpcodeStr, Domain d> {
924 def rr: PI<opc, MRMSrcReg, (outs), (ins RC:$src1, RC:$src2),
925 !strconcat(OpcodeStr, "\t{$src2, $src1|$src1, $src2}"),
926 [(set EFLAGS, (OpNode (vt RC:$src1), RC:$src2))], d>;
927 def rm: PI<opc, MRMSrcMem, (outs), (ins RC:$src1, x86memop:$src2),
928 !strconcat(OpcodeStr, "\t{$src2, $src1|$src1, $src2}"),
929 [(set EFLAGS, (OpNode (vt RC:$src1),
930 (ld_frag addr:$src2)))], d>;
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000931}
932
Evan Cheng24f2ea32007-09-14 21:48:26 +0000933let Defs = [EFLAGS] in {
Bruno Cardoso Lopes78818432010-06-24 20:48:23 +0000934 let isAsmParserOnly = 1 in {
935 defm VUCOMISS : sse12_ord_cmp<0x2E, FR32, X86cmp, f32, f32mem, loadf32,
936 "ucomiss", SSEPackedSingle>, VEX;
937 defm VUCOMISD : sse12_ord_cmp<0x2E, FR64, X86cmp, f64, f64mem, loadf64,
938 "ucomisd", SSEPackedDouble>, OpSize, VEX;
939 let Pattern = []<dag> in {
940 defm VCOMISS : sse12_ord_cmp<0x2F, VR128, undef, v4f32, f128mem, load,
941 "comiss", SSEPackedSingle>, VEX;
942 defm VCOMISD : sse12_ord_cmp<0x2F, VR128, undef, v2f64, f128mem, load,
943 "comisd", SSEPackedDouble>, OpSize, VEX;
944 }
945
946 defm Int_VUCOMISS : sse12_ord_cmp<0x2E, VR128, X86ucomi, v4f32, f128mem,
947 load, "ucomiss", SSEPackedSingle>, VEX;
948 defm Int_VUCOMISD : sse12_ord_cmp<0x2E, VR128, X86ucomi, v2f64, f128mem,
949 load, "ucomisd", SSEPackedDouble>, OpSize, VEX;
950
951 defm Int_VCOMISS : sse12_ord_cmp<0x2F, VR128, X86comi, v4f32, f128mem,
952 load, "comiss", SSEPackedSingle>, VEX;
953 defm Int_VCOMISD : sse12_ord_cmp<0x2F, VR128, X86comi, v2f64, f128mem,
954 load, "comisd", SSEPackedDouble>, OpSize, VEX;
955 }
956 defm UCOMISS : sse12_ord_cmp<0x2E, FR32, X86cmp, f32, f32mem, loadf32,
957 "ucomiss", SSEPackedSingle>, TB;
958 defm UCOMISD : sse12_ord_cmp<0x2E, FR64, X86cmp, f64, f64mem, loadf64,
959 "ucomisd", SSEPackedDouble>, TB, OpSize;
960
961 let Pattern = []<dag> in {
962 defm COMISS : sse12_ord_cmp<0x2F, VR128, undef, v4f32, f128mem, load,
963 "comiss", SSEPackedSingle>, TB;
964 defm COMISD : sse12_ord_cmp<0x2F, VR128, undef, v2f64, f128mem, load,
965 "comisd", SSEPackedDouble>, TB, OpSize;
966 }
967
968 defm Int_UCOMISS : sse12_ord_cmp<0x2E, VR128, X86ucomi, v4f32, f128mem,
969 load, "ucomiss", SSEPackedSingle>, TB;
970 defm Int_UCOMISD : sse12_ord_cmp<0x2E, VR128, X86ucomi, v2f64, f128mem,
971 load, "ucomisd", SSEPackedDouble>, TB, OpSize;
972
973 defm Int_COMISS : sse12_ord_cmp<0x2F, VR128, X86comi, v4f32, f128mem, load,
974 "comiss", SSEPackedSingle>, TB;
975 defm Int_COMISD : sse12_ord_cmp<0x2F, VR128, X86comi, v2f64, f128mem, load,
976 "comisd", SSEPackedDouble>, TB, OpSize;
Evan Cheng24f2ea32007-09-14 21:48:26 +0000977} // Defs = [EFLAGS]
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000978
Bruno Cardoso Lopes78818432010-06-24 20:48:23 +0000979// sse12_cmp_packed - sse 1 & 2 compared packed instructions
980multiclass sse12_cmp_packed<RegisterClass RC, X86MemOperand x86memop,
981 Intrinsic Int, string asm, string asm_alt,
982 Domain d> {
983 def rri : PIi8<0xC2, MRMSrcReg,
984 (outs RC:$dst), (ins RC:$src1, RC:$src, SSECC:$cc), asm,
985 [(set RC:$dst, (Int RC:$src1, RC:$src, imm:$cc))], d>;
986 def rmi : PIi8<0xC2, MRMSrcMem,
987 (outs RC:$dst), (ins RC:$src1, f128mem:$src, SSECC:$cc), asm,
988 [(set RC:$dst, (Int RC:$src1, (memop addr:$src), imm:$cc))], d>;
Bruno Cardoso Lopes34a491b2010-06-24 00:15:50 +0000989 // Accept explicit immediate argument form instead of comparison code.
Bruno Cardoso Lopes78818432010-06-24 20:48:23 +0000990 let isAsmParserOnly = 1 in {
991 def rri_alt : PIi8<0xC2, MRMSrcReg,
992 (outs RC:$dst), (ins RC:$src1, RC:$src, i8imm:$src2),
993 asm_alt, [], d>;
994 def rmi_alt : PIi8<0xC2, MRMSrcMem,
995 (outs RC:$dst), (ins RC:$src1, f128mem:$src, i8imm:$src2),
996 asm_alt, [], d>;
Bruno Cardoso Lopes34a491b2010-06-24 00:15:50 +0000997 }
Bruno Cardoso Lopes78818432010-06-24 20:48:23 +0000998}
999
1000let isAsmParserOnly = 1 in {
1001 defm VCMPPS : sse12_cmp_packed<VR128, f128mem, int_x86_sse_cmp_ps,
1002 "cmp${cc}ps\t{$src, $src1, $dst|$dst, $src1, $src}",
1003 "cmpps\t{$src2, $src, $src1, $dst|$dst, $src1, $src, $src2}",
1004 SSEPackedSingle>, VEX_4V;
1005 defm VCMPPD : sse12_cmp_packed<VR128, f128mem, int_x86_sse2_cmp_pd,
1006 "cmp${cc}pd\t{$src, $src1, $dst|$dst, $src1, $src}",
Bruno Cardoso Lopes34a491b2010-06-24 00:15:50 +00001007 "cmppd\t{$src2, $src, $src1, $dst|$dst, $src1, $src, $src2}",
Bruno Cardoso Lopes78818432010-06-24 20:48:23 +00001008 SSEPackedDouble>, OpSize, VEX_4V;
1009}
1010let Constraints = "$src1 = $dst" in {
1011 defm CMPPS : sse12_cmp_packed<VR128, f128mem, int_x86_sse_cmp_ps,
1012 "cmp${cc}ps\t{$src, $dst|$dst, $src}",
1013 "cmpps\t{$src2, $src, $dst|$dst, $src, $src2}",
1014 SSEPackedSingle>, TB;
1015 defm CMPPD : sse12_cmp_packed<VR128, f128mem, int_x86_sse2_cmp_pd,
1016 "cmp${cc}pd\t{$src, $dst|$dst, $src}",
1017 "cmppd\t{$src2, $src, $dst|$dst, $src, $src2}",
1018 SSEPackedDouble>, TB, OpSize;
Bruno Cardoso Lopes34a491b2010-06-24 00:15:50 +00001019}
1020
1021def : Pat<(v4i32 (X86cmpps (v4f32 VR128:$src1), VR128:$src2, imm:$cc)),
1022 (CMPPSrri (v4f32 VR128:$src1), (v4f32 VR128:$src2), imm:$cc)>;
1023def : Pat<(v4i32 (X86cmpps (v4f32 VR128:$src1), (memop addr:$src2), imm:$cc)),
1024 (CMPPSrmi (v4f32 VR128:$src1), addr:$src2, imm:$cc)>;
1025def : Pat<(v2i64 (X86cmppd (v2f64 VR128:$src1), VR128:$src2, imm:$cc)),
1026 (CMPPDrri VR128:$src1, VR128:$src2, imm:$cc)>;
1027def : Pat<(v2i64 (X86cmppd (v2f64 VR128:$src1), (memop addr:$src2), imm:$cc)),
1028 (CMPPDrmi VR128:$src1, addr:$src2, imm:$cc)>;
1029
1030//===----------------------------------------------------------------------===//
1031// SSE 1 & 2 - Shuffle Instructions
1032//===----------------------------------------------------------------------===//
1033
1034/// sse12_shuffle - sse 1 & 2 shuffle instructions
1035multiclass sse12_shuffle<RegisterClass RC, X86MemOperand x86memop,
1036 ValueType vt, string asm, PatFrag mem_frag,
1037 Domain d, bit IsConvertibleToThreeAddress = 0> {
1038 def rmi : PIi8<0xC6, MRMSrcMem, (outs VR128:$dst),
1039 (ins VR128:$src1, f128mem:$src2, i8imm:$src3), asm,
1040 [(set VR128:$dst, (vt (shufp:$src3
1041 VR128:$src1, (mem_frag addr:$src2))))], d>;
1042 let isConvertibleToThreeAddress = IsConvertibleToThreeAddress in
1043 def rri : PIi8<0xC6, MRMSrcReg, (outs VR128:$dst),
1044 (ins VR128:$src1, VR128:$src2, i8imm:$src3), asm,
1045 [(set VR128:$dst,
1046 (vt (shufp:$src3 VR128:$src1, VR128:$src2)))], d>;
1047}
1048
1049let isAsmParserOnly = 1 in {
1050 defm VSHUFPS : sse12_shuffle<VR128, f128mem, v4f32,
1051 "shufps\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
1052 memopv4f32, SSEPackedSingle>, VEX_4V;
1053 defm VSHUFPD : sse12_shuffle<VR128, f128mem, v2f64,
1054 "shufpd\t{$src3, $src2, $src1, $dst|$dst, $src2, $src2, $src3}",
1055 memopv2f64, SSEPackedDouble>, OpSize, VEX_4V;
1056}
1057
1058let Constraints = "$src1 = $dst" in {
1059 defm SHUFPS : sse12_shuffle<VR128, f128mem, v4f32,
1060 "shufps\t{$src3, $src2, $dst|$dst, $src2, $src3}",
1061 memopv4f32, SSEPackedSingle, 1 /* cvt to pshufd */>,
1062 TB;
1063 defm SHUFPD : sse12_shuffle<VR128, f128mem, v2f64,
1064 "shufpd\t{$src3, $src2, $dst|$dst, $src2, $src3}",
1065 memopv2f64, SSEPackedDouble>, TB, OpSize;
1066}
1067
1068//===----------------------------------------------------------------------===//
1069// SSE 1 & 2 - Unpack Instructions
1070//===----------------------------------------------------------------------===//
1071
1072/// sse12_unpack_interleave - sse 1 & 2 unpack and interleave
1073multiclass sse12_unpack_interleave<bits<8> opc, PatFrag OpNode, ValueType vt,
1074 PatFrag mem_frag, RegisterClass RC,
1075 X86MemOperand x86memop, string asm,
1076 Domain d> {
1077 def rr : PI<opc, MRMSrcReg,
1078 (outs RC:$dst), (ins RC:$src1, RC:$src2),
1079 asm, [(set RC:$dst,
1080 (vt (OpNode RC:$src1, RC:$src2)))], d>;
1081 def rm : PI<opc, MRMSrcMem,
1082 (outs RC:$dst), (ins RC:$src1, x86memop:$src2),
1083 asm, [(set RC:$dst,
1084 (vt (OpNode RC:$src1,
1085 (mem_frag addr:$src2))))], d>;
1086}
1087
1088let AddedComplexity = 10 in {
1089 let isAsmParserOnly = 1 in {
1090 defm VUNPCKHPS: sse12_unpack_interleave<0x15, unpckh, v4f32, memopv4f32,
1091 VR128, f128mem, "unpckhps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
1092 SSEPackedSingle>, VEX_4V;
1093 defm VUNPCKHPD: sse12_unpack_interleave<0x15, unpckh, v2f64, memopv2f64,
1094 VR128, f128mem, "unpckhpd\t{$src2, $src1, $dst|$dst, $src1, $src2}",
1095 SSEPackedDouble>, OpSize, VEX_4V;
1096 defm VUNPCKLPS: sse12_unpack_interleave<0x14, unpckl, v4f32, memopv4f32,
1097 VR128, f128mem, "unpcklps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
1098 SSEPackedSingle>, VEX_4V;
1099 defm VUNPCKLPD: sse12_unpack_interleave<0x14, unpckl, v2f64, memopv2f64,
1100 VR128, f128mem, "unpcklpd\t{$src2, $src1, $dst|$dst, $src1, $src2}",
1101 SSEPackedDouble>, OpSize, VEX_4V;
1102 }
1103
1104 let Constraints = "$src1 = $dst" in {
1105 defm UNPCKHPS: sse12_unpack_interleave<0x15, unpckh, v4f32, memopv4f32,
1106 VR128, f128mem, "unpckhps\t{$src2, $dst|$dst, $src2}",
1107 SSEPackedSingle>, TB;
1108 defm UNPCKHPD: sse12_unpack_interleave<0x15, unpckh, v2f64, memopv2f64,
1109 VR128, f128mem, "unpckhpd\t{$src2, $dst|$dst, $src2}",
1110 SSEPackedDouble>, TB, OpSize;
1111 defm UNPCKLPS: sse12_unpack_interleave<0x14, unpckl, v4f32, memopv4f32,
1112 VR128, f128mem, "unpcklps\t{$src2, $dst|$dst, $src2}",
1113 SSEPackedSingle>, TB;
1114 defm UNPCKLPD: sse12_unpack_interleave<0x14, unpckl, v2f64, memopv2f64,
1115 VR128, f128mem, "unpcklpd\t{$src2, $dst|$dst, $src2}",
1116 SSEPackedDouble>, TB, OpSize;
1117 } // Constraints = "$src1 = $dst"
1118} // AddedComplexity
1119
1120//===----------------------------------------------------------------------===//
1121// SSE 1 & 2 - Extract Floating-Point Sign mask
1122//===----------------------------------------------------------------------===//
1123
1124/// sse12_extr_sign_mask - sse 1 & 2 unpack and interleave
1125multiclass sse12_extr_sign_mask<RegisterClass RC, Intrinsic Int, string asm,
1126 Domain d> {
1127 def rr : PI<0x50, MRMSrcReg, (outs GR32:$dst), (ins RC:$src),
1128 !strconcat(asm, "\t{$src, $dst|$dst, $src}"),
1129 [(set GR32:$dst, (Int RC:$src))], d>;
1130}
1131
1132// Mask creation
1133defm MOVMSKPS : sse12_extr_sign_mask<VR128, int_x86_sse_movmsk_ps, "movmskps",
1134 SSEPackedSingle>, TB;
1135defm MOVMSKPD : sse12_extr_sign_mask<VR128, int_x86_sse2_movmsk_pd, "movmskpd",
1136 SSEPackedDouble>, TB, OpSize;
1137
1138let isAsmParserOnly = 1 in {
1139 defm VMOVMSKPS : sse12_extr_sign_mask<VR128, int_x86_sse_movmsk_ps,
1140 "movmskps", SSEPackedSingle>, VEX;
1141 defm VMOVMSKPD : sse12_extr_sign_mask<VR128, int_x86_sse2_movmsk_pd,
1142 "movmskpd", SSEPackedDouble>, OpSize,
1143 VEX;
1144}
1145
1146//===----------------------------------------------------------------------===//
1147// SSE 1 & 2 - Misc aliasing of packed SSE 1 & 2 instructions
1148//===----------------------------------------------------------------------===//
1149
Bruno Cardoso Lopesf23919b2010-06-22 18:09:32 +00001150// Aliases of packed SSE1 & SSE2 instructions for scalar use. These all have
1151// names that start with 'Fs'.
Evan Cheng4e4c71e2006-02-21 20:00:20 +00001152
1153// Alias instructions that map fld0 to pxor for sse.
Dan Gohman4a0b3e12009-09-21 18:30:38 +00001154let isReMaterializable = 1, isAsCheapAsAMove = 1, isCodeGenOnly = 1,
Bruno Cardoso Lopesf23919b2010-06-22 18:09:32 +00001155 canFoldAsLoad = 1 in {
Chris Lattner28c1d292010-02-05 21:30:49 +00001156 // FIXME: Set encoding to pseudo!
Chris Lattnerbe1778f2010-02-05 21:34:18 +00001157def FsFLD0SS : I<0xEF, MRMInitReg, (outs FR32:$dst), (ins), "",
1158 [(set FR32:$dst, fp32imm0)]>,
1159 Requires<[HasSSE1]>, TB, OpSize;
Bruno Cardoso Lopesf23919b2010-06-22 18:09:32 +00001160def FsFLD0SD : I<0xEF, MRMInitReg, (outs FR64:$dst), (ins), "",
1161 [(set FR64:$dst, fpimm0)]>,
1162 Requires<[HasSSE2]>, TB, OpSize;
1163}
Evan Cheng4e4c71e2006-02-21 20:00:20 +00001164
Bruno Cardoso Lopesf23919b2010-06-22 18:09:32 +00001165// Alias instruction to do FR32 or FR64 reg-to-reg copy using movaps. Upper
1166// bits are disregarded.
1167let neverHasSideEffects = 1 in {
Evan Cheng64d80e32007-07-19 01:14:50 +00001168def FsMOVAPSrr : PSI<0x28, MRMSrcReg, (outs FR32:$dst), (ins FR32:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001169 "movaps\t{$src, $dst|$dst, $src}", []>;
Bruno Cardoso Lopesf23919b2010-06-22 18:09:32 +00001170def FsMOVAPDrr : PDI<0x28, MRMSrcReg, (outs FR64:$dst), (ins FR64:$src),
1171 "movapd\t{$src, $dst|$dst, $src}", []>;
1172}
Evan Cheng4e4c71e2006-02-21 20:00:20 +00001173
Bruno Cardoso Lopesf23919b2010-06-22 18:09:32 +00001174// Alias instruction to load FR32 or FR64 from f128mem using movaps. Upper
1175// bits are disregarded.
1176let canFoldAsLoad = 1, isReMaterializable = 1 in {
Evan Cheng64d80e32007-07-19 01:14:50 +00001177def FsMOVAPSrm : PSI<0x28, MRMSrcMem, (outs FR32:$dst), (ins f128mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001178 "movaps\t{$src, $dst|$dst, $src}",
Dan Gohmand3006222007-07-27 17:16:43 +00001179 [(set FR32:$dst, (alignedloadfsf32 addr:$src))]>;
Bruno Cardoso Lopesf23919b2010-06-22 18:09:32 +00001180def FsMOVAPDrm : PDI<0x28, MRMSrcMem, (outs FR64:$dst), (ins f128mem:$src),
1181 "movapd\t{$src, $dst|$dst, $src}",
1182 [(set FR64:$dst, (alignedloadfsf64 addr:$src))]>;
1183}
Evan Cheng4e4c71e2006-02-21 20:00:20 +00001184
Bruno Cardoso Lopesd3a067b2010-06-22 18:17:40 +00001185//===----------------------------------------------------------------------===//
1186// SSE 1 & 2 - Logical Instructions
1187//===----------------------------------------------------------------------===//
1188
Bruno Cardoso Lopesf39e0ce2010-05-28 22:47:03 +00001189/// sse12_fp_alias_pack_logical - SSE 1 & 2 aliased packed FP logical ops
1190///
1191multiclass sse12_fp_alias_pack_logical<bits<8> opc, string OpcodeStr,
Bruno Cardoso Lopesf4f4bad2010-06-19 02:44:01 +00001192 SDNode OpNode, bit MayLoad = 0> {
1193 let isAsmParserOnly = 1 in {
1194 defm V#NAME#PS : sse12_fp_packed<opc, !strconcat(OpcodeStr,
1195 "ps\t{$src2, $src1, $dst|$dst, $src1, $src2}"), OpNode, FR32,
1196 f32, f128mem, memopfsf32, SSEPackedSingle, MayLoad>, VEX_4V;
1197
1198 defm V#NAME#PD : sse12_fp_packed<opc, !strconcat(OpcodeStr,
1199 "pd\t{$src2, $src1, $dst|$dst, $src1, $src2}"), OpNode, FR64,
1200 f64, f128mem, memopfsf64, SSEPackedDouble, MayLoad>, OpSize,
1201 VEX_4V;
Bruno Cardoso Lopesf39e0ce2010-05-28 22:47:03 +00001202 }
1203
Bruno Cardoso Lopesf4f4bad2010-06-19 02:44:01 +00001204 let Constraints = "$src1 = $dst" in {
1205 defm PS : sse12_fp_packed<opc, !strconcat(OpcodeStr,
1206 "ps\t{$src2, $dst|$dst, $src2}"), OpNode, FR32, f32,
1207 f128mem, memopfsf32, SSEPackedSingle, MayLoad>, TB;
Bruno Cardoso Lopesf39e0ce2010-05-28 22:47:03 +00001208
Bruno Cardoso Lopesf4f4bad2010-06-19 02:44:01 +00001209 defm PD : sse12_fp_packed<opc, !strconcat(OpcodeStr,
1210 "pd\t{$src2, $dst|$dst, $src2}"), OpNode, FR64, f64,
1211 f128mem, memopfsf64, SSEPackedDouble, MayLoad>, TB, OpSize;
Bruno Cardoso Lopesf39e0ce2010-05-28 22:47:03 +00001212 }
1213}
1214
Evan Cheng4e4c71e2006-02-21 20:00:20 +00001215// Alias bitwise logical operations using SSE logical ops on packed FP values.
Bruno Cardoso Lopesf4f4bad2010-06-19 02:44:01 +00001216defm FsAND : sse12_fp_alias_pack_logical<0x54, "and", X86fand>;
1217defm FsOR : sse12_fp_alias_pack_logical<0x56, "or", X86for>;
1218defm FsXOR : sse12_fp_alias_pack_logical<0x57, "xor", X86fxor>;
Bill Wendlingddd35322007-05-02 23:11:52 +00001219
Bruno Cardoso Lopesf4f4bad2010-06-19 02:44:01 +00001220let neverHasSideEffects = 1, Pattern = []<dag>, isCommutable = 0 in
1221 defm FsANDN : sse12_fp_alias_pack_logical<0x55, "andn", undef, 1>;
Evan Cheng4e4c71e2006-02-21 20:00:20 +00001222
Bruno Cardoso Lopesd3a067b2010-06-22 18:17:40 +00001223/// sse12_fp_packed_logical - SSE 1 & 2 packed FP logical ops
1224///
1225multiclass sse12_fp_packed_logical<bits<8> opc, string OpcodeStr,
1226 SDNode OpNode, int HasPat = 0,
1227 list<list<dag>> Pattern = []> {
1228 let isAsmParserOnly = 1 in {
1229 defm V#NAME#PS : sse12_fp_packed_logical_rm<opc, VR128, SSEPackedSingle,
1230 !strconcat(OpcodeStr, "ps\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1231 f128mem,
1232 !if(HasPat, Pattern[0], // rr
1233 [(set VR128:$dst, (v2i64 (OpNode VR128:$src1,
1234 VR128:$src2)))]),
1235 !if(HasPat, Pattern[2], // rm
1236 [(set VR128:$dst, (OpNode (bc_v2i64 (v4f32 VR128:$src1)),
1237 (memopv2i64 addr:$src2)))])>,
1238 VEX_4V;
1239
1240 defm V#NAME#PD : sse12_fp_packed_logical_rm<opc, VR128, SSEPackedDouble,
1241 !strconcat(OpcodeStr, "pd\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1242 f128mem,
1243 !if(HasPat, Pattern[1], // rr
1244 [(set VR128:$dst, (OpNode (bc_v2i64 (v2f64 VR128:$src1)),
1245 (bc_v2i64 (v2f64
1246 VR128:$src2))))]),
1247 !if(HasPat, Pattern[3], // rm
1248 [(set VR128:$dst, (OpNode (bc_v2i64 (v2f64 VR128:$src1)),
1249 (memopv2i64 addr:$src2)))])>,
1250 OpSize, VEX_4V;
1251 }
1252 let Constraints = "$src1 = $dst" in {
1253 defm PS : sse12_fp_packed_logical_rm<opc, VR128, SSEPackedSingle,
1254 !strconcat(OpcodeStr, "ps\t{$src2, $dst|$dst, $src2}"), f128mem,
1255 !if(HasPat, Pattern[0], // rr
1256 [(set VR128:$dst, (v2i64 (OpNode VR128:$src1,
1257 VR128:$src2)))]),
1258 !if(HasPat, Pattern[2], // rm
1259 [(set VR128:$dst, (OpNode (bc_v2i64 (v4f32 VR128:$src1)),
1260 (memopv2i64 addr:$src2)))])>, TB;
1261
1262 defm PD : sse12_fp_packed_logical_rm<opc, VR128, SSEPackedDouble,
1263 !strconcat(OpcodeStr, "pd\t{$src2, $dst|$dst, $src2}"), f128mem,
1264 !if(HasPat, Pattern[1], // rr
1265 [(set VR128:$dst, (OpNode (bc_v2i64 (v2f64 VR128:$src1)),
1266 (bc_v2i64 (v2f64
1267 VR128:$src2))))]),
1268 !if(HasPat, Pattern[3], // rm
1269 [(set VR128:$dst, (OpNode (bc_v2i64 (v2f64 VR128:$src1)),
1270 (memopv2i64 addr:$src2)))])>,
1271 TB, OpSize;
1272 }
1273}
1274
1275defm AND : sse12_fp_packed_logical<0x54, "and", and>;
1276defm OR : sse12_fp_packed_logical<0x56, "or", or>;
1277defm XOR : sse12_fp_packed_logical<0x57, "xor", xor>;
1278let isCommutable = 0 in
1279 defm ANDN : sse12_fp_packed_logical<0x55, "andn", undef /* dummy */, 1, [
1280 // single r+r
1281 [(set VR128:$dst, (v2i64 (and (xor VR128:$src1,
1282 (bc_v2i64 (v4i32 immAllOnesV))),
1283 VR128:$src2)))],
1284 // double r+r
1285 [(set VR128:$dst, (and (vnot (bc_v2i64 (v2f64 VR128:$src1))),
1286 (bc_v2i64 (v2f64 VR128:$src2))))],
1287 // single r+m
1288 [(set VR128:$dst, (v2i64 (and (xor (bc_v2i64 (v4f32 VR128:$src1)),
1289 (bc_v2i64 (v4i32 immAllOnesV))),
1290 (memopv2i64 addr:$src2))))],
1291 // double r+m
1292 [(set VR128:$dst, (and (vnot (bc_v2i64 (v2f64 VR128:$src1))),
1293 (memopv2i64 addr:$src2)))]]>;
1294
1295//===----------------------------------------------------------------------===//
1296// SSE 1 & 2 - Arithmetic Instructions
1297//===----------------------------------------------------------------------===//
1298
Bruno Cardoso Lopesaa02ff12010-05-27 18:17:40 +00001299/// basic_sse12_fp_binop_rm - SSE 1 & 2 binops come in both scalar and
1300/// vector forms.
Bill Wendlingddd35322007-05-02 23:11:52 +00001301///
Dan Gohman20382522007-07-10 00:05:58 +00001302/// In addition, we also have a special variant of the scalar form here to
1303/// represent the associated intrinsic operation. This form is unlike the
1304/// plain scalar form, in that it takes an entire vector (instead of a scalar)
Evan Cheng236aa8a2009-02-26 03:12:02 +00001305/// and leaves the top elements unmodified (therefore these cannot be commuted).
Dan Gohman20382522007-07-10 00:05:58 +00001306///
Bruno Cardoso Lopesd3a067b2010-06-22 18:17:40 +00001307/// These three forms can each be reg+reg or reg+mem.
Bill Wendlingddd35322007-05-02 23:11:52 +00001308///
Bruno Cardoso Lopesaa02ff12010-05-27 18:17:40 +00001309multiclass basic_sse12_fp_binop_rm<bits<8> opc, string OpcodeStr,
Bruno Cardoso Lopesefc9b692010-06-19 01:22:34 +00001310 SDNode OpNode> {
Bruno Cardoso Lopes597ec8e2010-06-17 23:05:30 +00001311
Bruno Cardoso Lopesfda1acb2010-06-19 00:09:27 +00001312 let isAsmParserOnly = 1 in {
Bruno Cardoso Lopes4b8921d2010-06-18 22:10:11 +00001313 defm V#NAME#SS : sse12_fp_scalar<opc,
Bruno Cardoso Lopes597ec8e2010-06-17 23:05:30 +00001314 !strconcat(OpcodeStr, "ss\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Bruno Cardoso Lopes4b8921d2010-06-18 22:10:11 +00001315 OpNode, FR32, f32mem>, XS, VEX_4V;
Bruno Cardoso Lopes597ec8e2010-06-17 23:05:30 +00001316
Bruno Cardoso Lopes4b8921d2010-06-18 22:10:11 +00001317 defm V#NAME#SD : sse12_fp_scalar<opc,
Bruno Cardoso Lopes597ec8e2010-06-17 23:05:30 +00001318 !strconcat(OpcodeStr, "sd\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Bruno Cardoso Lopes4b8921d2010-06-18 22:10:11 +00001319 OpNode, FR64, f64mem>, XD, VEX_4V;
Bruno Cardoso Lopes8af5ed92010-06-18 23:13:35 +00001320
1321 defm V#NAME#PS : sse12_fp_packed<opc, !strconcat(OpcodeStr,
1322 "ps\t{$src2, $src1, $dst|$dst, $src1, $src2}"), OpNode,
1323 VR128, v4f32, f128mem, memopv4f32, SSEPackedSingle>,
1324 VEX_4V;
1325
1326 defm V#NAME#PD : sse12_fp_packed<opc, !strconcat(OpcodeStr,
1327 "pd\t{$src2, $src1, $dst|$dst, $src1, $src2}"), OpNode,
1328 VR128, v2f64, f128mem, memopv2f64, SSEPackedDouble>,
1329 OpSize, VEX_4V;
Bruno Cardoso Lopesc82f1992010-06-19 00:00:22 +00001330
1331 defm V#NAME#SS : sse12_fp_scalar_int<opc, OpcodeStr, VR128,
1332 !strconcat(OpcodeStr, "ss\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1333 "", "_ss", ssmem, sse_load_f32>, XS, VEX_4V;
1334
1335 defm V#NAME#SD : sse12_fp_scalar_int<opc, OpcodeStr, VR128,
1336 !strconcat(OpcodeStr, "sd\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1337 "2", "_sd", sdmem, sse_load_f64>, XD, VEX_4V;
Bill Wendlingddd35322007-05-02 23:11:52 +00001338 }
1339
Bruno Cardoso Lopes597ec8e2010-06-17 23:05:30 +00001340 let Constraints = "$src1 = $dst" in {
Bruno Cardoso Lopes4b8921d2010-06-18 22:10:11 +00001341 defm SS : sse12_fp_scalar<opc,
1342 !strconcat(OpcodeStr, "ss\t{$src2, $dst|$dst, $src2}"),
1343 OpNode, FR32, f32mem>, XS;
Bruno Cardoso Lopes8af5ed92010-06-18 23:13:35 +00001344
Bruno Cardoso Lopes4b8921d2010-06-18 22:10:11 +00001345 defm SD : sse12_fp_scalar<opc,
1346 !strconcat(OpcodeStr, "sd\t{$src2, $dst|$dst, $src2}"),
1347 OpNode, FR64, f64mem>, XD;
Bruno Cardoso Lopesc902a592010-06-11 23:50:47 +00001348
Bruno Cardoso Lopes8af5ed92010-06-18 23:13:35 +00001349 defm PS : sse12_fp_packed<opc, !strconcat(OpcodeStr,
1350 "ps\t{$src2, $dst|$dst, $src2}"), OpNode, VR128, v4f32,
1351 f128mem, memopv4f32, SSEPackedSingle>, TB;
Dan Gohman20382522007-07-10 00:05:58 +00001352
Bruno Cardoso Lopes8af5ed92010-06-18 23:13:35 +00001353 defm PD : sse12_fp_packed<opc, !strconcat(OpcodeStr,
1354 "pd\t{$src2, $dst|$dst, $src2}"), OpNode, VR128, v2f64,
1355 f128mem, memopv2f64, SSEPackedDouble>, TB, OpSize;
Bruno Cardoso Lopescf125d02010-06-12 01:53:48 +00001356
Bruno Cardoso Lopesc82f1992010-06-19 00:00:22 +00001357 defm SS : sse12_fp_scalar_int<opc, OpcodeStr, VR128,
Bruno Cardoso Lopes11ae95c2010-06-12 02:38:32 +00001358 !strconcat(OpcodeStr, "ss\t{$src2, $dst|$dst, $src2}"),
Bruno Cardoso Lopesc82f1992010-06-19 00:00:22 +00001359 "", "_ss", ssmem, sse_load_f32>, XS;
Bruno Cardoso Lopes11ae95c2010-06-12 02:38:32 +00001360
Bruno Cardoso Lopesc82f1992010-06-19 00:00:22 +00001361 defm SD : sse12_fp_scalar_int<opc, OpcodeStr, VR128,
Bruno Cardoso Lopes11ae95c2010-06-12 02:38:32 +00001362 !strconcat(OpcodeStr, "sd\t{$src2, $dst|$dst, $src2}"),
Bruno Cardoso Lopesc82f1992010-06-19 00:00:22 +00001363 "2", "_sd", sdmem, sse_load_f64>, XD;
Bruno Cardoso Lopes2dcf6d62010-06-12 03:12:14 +00001364 }
Bill Wendlingddd35322007-05-02 23:11:52 +00001365}
Bill Wendlingddd35322007-05-02 23:11:52 +00001366
1367// Arithmetic instructions
Bruno Cardoso Lopesefc9b692010-06-19 01:22:34 +00001368defm ADD : basic_sse12_fp_binop_rm<0x58, "add", fadd>;
1369defm MUL : basic_sse12_fp_binop_rm<0x59, "mul", fmul>;
Bruno Cardoso Lopes597ec8e2010-06-17 23:05:30 +00001370
1371let isCommutable = 0 in {
1372 defm SUB : basic_sse12_fp_binop_rm<0x5C, "sub", fsub>;
1373 defm DIV : basic_sse12_fp_binop_rm<0x5E, "div", fdiv>;
1374}
Bill Wendlingddd35322007-05-02 23:11:52 +00001375
Bruno Cardoso Lopesaa02ff12010-05-27 18:17:40 +00001376/// sse12_fp_binop_rm - Other SSE 1 & 2 binops
Dan Gohman20382522007-07-10 00:05:58 +00001377///
Bruno Cardoso Lopesaa02ff12010-05-27 18:17:40 +00001378/// This multiclass is like basic_sse12_fp_binop_rm, with the addition of
Dan Gohman20382522007-07-10 00:05:58 +00001379/// instructions for a full-vector intrinsic form. Operations that map
1380/// onto C operators don't use this form since they just use the plain
1381/// vector form instead of having a separate vector intrinsic form.
1382///
Bruno Cardoso Lopesaa02ff12010-05-27 18:17:40 +00001383multiclass sse12_fp_binop_rm<bits<8> opc, string OpcodeStr,
Bruno Cardoso Lopesefc9b692010-06-19 01:22:34 +00001384 SDNode OpNode> {
Dan Gohman20382522007-07-10 00:05:58 +00001385
Bruno Cardoso Lopes17227db2010-06-19 01:17:05 +00001386 let isAsmParserOnly = 1 in {
Bruno Cardoso Lopesd7f9cc42010-06-18 01:12:56 +00001387 // Scalar operation, reg+reg.
Bruno Cardoso Lopes4b8921d2010-06-18 22:10:11 +00001388 defm V#NAME#SS : sse12_fp_scalar<opc,
1389 !strconcat(OpcodeStr, "ss\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1390 OpNode, FR32, f32mem>, XS, VEX_4V;
Bruno Cardoso Lopesd7f9cc42010-06-18 01:12:56 +00001391
Bruno Cardoso Lopes4b8921d2010-06-18 22:10:11 +00001392 defm V#NAME#SD : sse12_fp_scalar<opc,
1393 !strconcat(OpcodeStr, "sd\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1394 OpNode, FR64, f64mem>, XD, VEX_4V;
Bruno Cardoso Lopesbe4d5952010-06-19 00:37:31 +00001395
1396 defm V#NAME#PS : sse12_fp_packed<opc, !strconcat(OpcodeStr,
1397 "ps\t{$src2, $src1, $dst|$dst, $src1, $src2}"), OpNode,
1398 VR128, v4f32, f128mem, memopv4f32, SSEPackedSingle>,
1399 VEX_4V;
1400
1401 defm V#NAME#PD : sse12_fp_packed<opc, !strconcat(OpcodeStr,
1402 "pd\t{$src2, $src1, $dst|$dst, $src1, $src2}"), OpNode,
1403 VR128, v2f64, f128mem, memopv2f64, SSEPackedDouble>,
1404 OpSize, VEX_4V;
1405
1406 defm V#NAME#SS : sse12_fp_scalar_int<opc, OpcodeStr, VR128,
1407 !strconcat(OpcodeStr, "ss\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1408 "", "_ss", ssmem, sse_load_f32>, XS, VEX_4V;
1409
1410 defm V#NAME#SD : sse12_fp_scalar_int<opc, OpcodeStr, VR128,
1411 !strconcat(OpcodeStr, "sd\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1412 "2", "_sd", sdmem, sse_load_f64>, XD, VEX_4V;
Bruno Cardoso Lopes17227db2010-06-19 01:17:05 +00001413
1414 defm V#NAME#PS : sse12_fp_packed_int<opc, OpcodeStr, VR128,
1415 !strconcat(OpcodeStr, "ps\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1416 "", "_ps", f128mem, memopv4f32, SSEPackedSingle>, VEX_4V;
1417
1418 defm V#NAME#PD : sse12_fp_packed_int<opc, OpcodeStr, VR128,
1419 !strconcat(OpcodeStr, "pd\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1420 "2", "_pd", f128mem, memopv2f64, SSEPackedDouble>, OpSize,
1421 VEX_4V;
Dan Gohman20382522007-07-10 00:05:58 +00001422 }
1423
Bruno Cardoso Lopesd7f9cc42010-06-18 01:12:56 +00001424 let Constraints = "$src1 = $dst" in {
1425 // Scalar operation, reg+reg.
Bruno Cardoso Lopes4b8921d2010-06-18 22:10:11 +00001426 defm SS : sse12_fp_scalar<opc,
1427 !strconcat(OpcodeStr, "ss\t{$src2, $dst|$dst, $src2}"),
1428 OpNode, FR32, f32mem>, XS;
1429 defm SD : sse12_fp_scalar<opc,
1430 !strconcat(OpcodeStr, "sd\t{$src2, $dst|$dst, $src2}"),
1431 OpNode, FR64, f64mem>, XD;
Bruno Cardoso Lopesbe4d5952010-06-19 00:37:31 +00001432 defm PS : sse12_fp_packed<opc, !strconcat(OpcodeStr,
1433 "ps\t{$src2, $dst|$dst, $src2}"), OpNode, VR128, v4f32,
1434 f128mem, memopv4f32, SSEPackedSingle>, TB;
Bruno Cardoso Lopesaa02ff12010-05-27 18:17:40 +00001435
Bruno Cardoso Lopesbe4d5952010-06-19 00:37:31 +00001436 defm PD : sse12_fp_packed<opc, !strconcat(OpcodeStr,
1437 "pd\t{$src2, $dst|$dst, $src2}"), OpNode, VR128, v2f64,
1438 f128mem, memopv2f64, SSEPackedDouble>, TB, OpSize;
Dan Gohman20382522007-07-10 00:05:58 +00001439
Bruno Cardoso Lopesbe4d5952010-06-19 00:37:31 +00001440 defm SS : sse12_fp_scalar_int<opc, OpcodeStr, VR128,
Bruno Cardoso Lopesaa02ff12010-05-27 18:17:40 +00001441 !strconcat(OpcodeStr, "ss\t{$src2, $dst|$dst, $src2}"),
Bruno Cardoso Lopesbe4d5952010-06-19 00:37:31 +00001442 "", "_ss", ssmem, sse_load_f32>, XS;
Bruno Cardoso Lopesaa02ff12010-05-27 18:17:40 +00001443
Bruno Cardoso Lopesbe4d5952010-06-19 00:37:31 +00001444 defm SD : sse12_fp_scalar_int<opc, OpcodeStr, VR128,
Bruno Cardoso Lopesaa02ff12010-05-27 18:17:40 +00001445 !strconcat(OpcodeStr, "sd\t{$src2, $dst|$dst, $src2}"),
Bruno Cardoso Lopesbe4d5952010-06-19 00:37:31 +00001446 "2", "_sd", sdmem, sse_load_f64>, XD;
Dan Gohman20382522007-07-10 00:05:58 +00001447
Bruno Cardoso Lopes17227db2010-06-19 01:17:05 +00001448 defm PS : sse12_fp_packed_int<opc, OpcodeStr, VR128,
Bruno Cardoso Lopesaa02ff12010-05-27 18:17:40 +00001449 !strconcat(OpcodeStr, "ps\t{$src2, $dst|$dst, $src2}"),
Bruno Cardoso Lopes17227db2010-06-19 01:17:05 +00001450 "", "_ps", f128mem, memopv4f32, SSEPackedSingle>, TB;
Bruno Cardoso Lopesaa02ff12010-05-27 18:17:40 +00001451
Bruno Cardoso Lopes17227db2010-06-19 01:17:05 +00001452 defm PD : sse12_fp_packed_int<opc, OpcodeStr, VR128,
Bruno Cardoso Lopesaa02ff12010-05-27 18:17:40 +00001453 !strconcat(OpcodeStr, "pd\t{$src2, $dst|$dst, $src2}"),
Bruno Cardoso Lopes17227db2010-06-19 01:17:05 +00001454 "2", "_pd", f128mem, memopv2f64, SSEPackedDouble>, TB, OpSize;
Dan Gohman20382522007-07-10 00:05:58 +00001455 }
Dan Gohman20382522007-07-10 00:05:58 +00001456}
1457
Bruno Cardoso Lopesd7f9cc42010-06-18 01:12:56 +00001458let isCommutable = 0 in {
1459 defm MAX : sse12_fp_binop_rm<0x5F, "max", X86fmax>;
1460 defm MIN : sse12_fp_binop_rm<0x5D, "min", X86fmin>;
1461}
Bill Wendlingddd35322007-05-02 23:11:52 +00001462
Dan Gohman20382522007-07-10 00:05:58 +00001463// Arithmetic
1464
1465/// sse1_fp_unop_rm - SSE1 unops come in both scalar and vector forms.
Bill Wendlingddd35322007-05-02 23:11:52 +00001466///
Dan Gohman20382522007-07-10 00:05:58 +00001467/// In addition, we also have a special variant of the scalar form here to
1468/// represent the associated intrinsic operation. This form is unlike the
1469/// plain scalar form, in that it takes an entire vector (instead of a
1470/// scalar) and leaves the top elements undefined.
1471///
1472/// And, we have a special variant form for a full-vector intrinsic form.
1473///
1474/// These four forms can each have a reg or a mem operand, so there are a
1475/// total of eight "instructions".
1476///
1477multiclass sse1_fp_unop_rm<bits<8> opc, string OpcodeStr,
1478 SDNode OpNode,
1479 Intrinsic F32Int,
1480 Intrinsic V4F32Int,
1481 bit Commutable = 0> {
1482 // Scalar operation, reg.
Evan Cheng64d80e32007-07-19 01:14:50 +00001483 def SSr : SSI<opc, MRMSrcReg, (outs FR32:$dst), (ins FR32:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001484 !strconcat(OpcodeStr, "ss\t{$src, $dst|$dst, $src}"),
Dan Gohman20382522007-07-10 00:05:58 +00001485 [(set FR32:$dst, (OpNode FR32:$src))]> {
Bill Wendlingddd35322007-05-02 23:11:52 +00001486 let isCommutable = Commutable;
1487 }
1488
Dan Gohman20382522007-07-10 00:05:58 +00001489 // Scalar operation, mem.
Evan Cheng400073d2009-12-18 07:40:29 +00001490 def SSm : I<opc, MRMSrcMem, (outs FR32:$dst), (ins f32mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001491 !strconcat(OpcodeStr, "ss\t{$src, $dst|$dst, $src}"),
Evan Cheng400073d2009-12-18 07:40:29 +00001492 [(set FR32:$dst, (OpNode (load addr:$src)))]>, XS,
Evan Chengb1f49812009-12-22 17:47:23 +00001493 Requires<[HasSSE1, OptForSize]>;
Eric Christopher44b93ff2009-07-31 20:07:27 +00001494
Dan Gohman20382522007-07-10 00:05:58 +00001495 // Vector operation, reg.
Evan Cheng64d80e32007-07-19 01:14:50 +00001496 def PSr : PSI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001497 !strconcat(OpcodeStr, "ps\t{$src, $dst|$dst, $src}"),
Dan Gohman20382522007-07-10 00:05:58 +00001498 [(set VR128:$dst, (v4f32 (OpNode VR128:$src)))]> {
1499 let isCommutable = Commutable;
Bill Wendlingddd35322007-05-02 23:11:52 +00001500 }
1501
Dan Gohman20382522007-07-10 00:05:58 +00001502 // Vector operation, mem.
Evan Cheng64d80e32007-07-19 01:14:50 +00001503 def PSm : PSI<opc, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001504 !strconcat(OpcodeStr, "ps\t{$src, $dst|$dst, $src}"),
Dan Gohman4106f372007-07-18 20:23:34 +00001505 [(set VR128:$dst, (OpNode (memopv4f32 addr:$src)))]>;
Dan Gohman20382522007-07-10 00:05:58 +00001506
1507 // Intrinsic operation, reg.
Evan Cheng64d80e32007-07-19 01:14:50 +00001508 def SSr_Int : SSI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001509 !strconcat(OpcodeStr, "ss\t{$src, $dst|$dst, $src}"),
Dan Gohman20382522007-07-10 00:05:58 +00001510 [(set VR128:$dst, (F32Int VR128:$src))]> {
1511 let isCommutable = Commutable;
1512 }
1513
1514 // Intrinsic operation, mem.
Evan Cheng64d80e32007-07-19 01:14:50 +00001515 def SSm_Int : SSI<opc, MRMSrcMem, (outs VR128:$dst), (ins ssmem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001516 !strconcat(OpcodeStr, "ss\t{$src, $dst|$dst, $src}"),
Dan Gohman20382522007-07-10 00:05:58 +00001517 [(set VR128:$dst, (F32Int sse_load_f32:$src))]>;
1518
1519 // Vector intrinsic operation, reg
Evan Cheng64d80e32007-07-19 01:14:50 +00001520 def PSr_Int : PSI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001521 !strconcat(OpcodeStr, "ps\t{$src, $dst|$dst, $src}"),
Dan Gohman20382522007-07-10 00:05:58 +00001522 [(set VR128:$dst, (V4F32Int VR128:$src))]> {
1523 let isCommutable = Commutable;
1524 }
1525
1526 // Vector intrinsic operation, mem
Dan Gohmanf3372d12007-08-02 21:06:40 +00001527 def PSm_Int : PSI<opc, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001528 !strconcat(OpcodeStr, "ps\t{$src, $dst|$dst, $src}"),
Evan Chengb1938262008-05-23 00:37:07 +00001529 [(set VR128:$dst, (V4F32Int (memopv4f32 addr:$src)))]>;
Bill Wendlingddd35322007-05-02 23:11:52 +00001530}
1531
Dan Gohman20382522007-07-10 00:05:58 +00001532// Square root.
1533defm SQRT : sse1_fp_unop_rm<0x51, "sqrt", fsqrt,
1534 int_x86_sse_sqrt_ss, int_x86_sse_sqrt_ps>;
1535
1536// Reciprocal approximations. Note that these typically require refinement
1537// in order to obtain suitable precision.
1538defm RSQRT : sse1_fp_unop_rm<0x52, "rsqrt", X86frsqrt,
1539 int_x86_sse_rsqrt_ss, int_x86_sse_rsqrt_ps>;
1540defm RCP : sse1_fp_unop_rm<0x53, "rcp", X86frcp,
1541 int_x86_sse_rcp_ss, int_x86_sse_rcp_ps>;
1542
Evan Cheng27b7db52008-03-08 00:58:38 +00001543// Prefetch intrinsic.
1544def PREFETCHT0 : PSI<0x18, MRM1m, (outs), (ins i8mem:$src),
1545 "prefetcht0\t$src", [(prefetch addr:$src, imm, (i32 3))]>;
1546def PREFETCHT1 : PSI<0x18, MRM2m, (outs), (ins i8mem:$src),
1547 "prefetcht1\t$src", [(prefetch addr:$src, imm, (i32 2))]>;
1548def PREFETCHT2 : PSI<0x18, MRM3m, (outs), (ins i8mem:$src),
1549 "prefetcht2\t$src", [(prefetch addr:$src, imm, (i32 1))]>;
1550def PREFETCHNTA : PSI<0x18, MRM0m, (outs), (ins i8mem:$src),
1551 "prefetchnta\t$src", [(prefetch addr:$src, imm, (i32 0))]>;
Bill Wendlingddd35322007-05-02 23:11:52 +00001552
1553// Non-temporal stores
David Greene8939b0d2010-02-16 20:50:18 +00001554def MOVNTPSmr_Int : PSI<0x2B, MRMDestMem, (outs), (ins i128mem:$dst, VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001555 "movntps\t{$src, $dst|$dst, $src}",
Bill Wendlingddd35322007-05-02 23:11:52 +00001556 [(int_x86_sse_movnt_ps addr:$dst, VR128:$src)]>;
1557
David Greene8939b0d2010-02-16 20:50:18 +00001558let AddedComplexity = 400 in { // Prefer non-temporal versions
1559def MOVNTPSmr : PSI<0x2B, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
1560 "movntps\t{$src, $dst|$dst, $src}",
1561 [(alignednontemporalstore (v4f32 VR128:$src), addr:$dst)]>;
1562
1563def MOVNTDQ_64mr : PDI<0xE7, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
1564 "movntdq\t{$src, $dst|$dst, $src}",
1565 [(alignednontemporalstore (v2f64 VR128:$src), addr:$dst)]>;
1566
David Greene8939b0d2010-02-16 20:50:18 +00001567def MOVNTImr : I<0xC3, MRMDestMem, (outs), (ins i32mem:$dst, GR32:$src),
1568 "movnti\t{$src, $dst|$dst, $src}",
1569 [(nontemporalstore (i32 GR32:$src), addr:$dst)]>,
1570 TB, Requires<[HasSSE2]>;
1571
1572def MOVNTI_64mr : RI<0xC3, MRMDestMem, (outs), (ins i64mem:$dst, GR64:$src),
1573 "movnti\t{$src, $dst|$dst, $src}",
1574 [(nontemporalstore (i64 GR64:$src), addr:$dst)]>,
1575 TB, Requires<[HasSSE2]>;
1576}
1577
Bill Wendlingddd35322007-05-02 23:11:52 +00001578// Load, store, and memory fence
Dan Gohmanee5673b2010-05-20 01:23:41 +00001579def SFENCE : I<0xAE, MRM_F8, (outs), (ins), "sfence", [(int_x86_sse_sfence)]>,
1580 TB, Requires<[HasSSE1]>;
Bill Wendlingddd35322007-05-02 23:11:52 +00001581
1582// MXCSR register
Evan Cheng64d80e32007-07-19 01:14:50 +00001583def LDMXCSR : PSI<0xAE, MRM2m, (outs), (ins i32mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001584 "ldmxcsr\t$src", [(int_x86_sse_ldmxcsr addr:$src)]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001585def STMXCSR : PSI<0xAE, MRM3m, (outs), (ins i32mem:$dst),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001586 "stmxcsr\t$dst", [(int_x86_sse_stmxcsr addr:$dst)]>;
Bill Wendlingddd35322007-05-02 23:11:52 +00001587
1588// Alias instructions that map zero vector to pxor / xorp* for sse.
Dan Gohman15511cf2008-12-03 18:15:48 +00001589// We set canFoldAsLoad because this can be converted to a constant-pool
Dan Gohman62c939d2008-12-03 05:21:24 +00001590// load of an all-zeros value if folding it would be beneficial.
Chris Lattner28c1d292010-02-05 21:30:49 +00001591// FIXME: Change encoding to pseudo!
Daniel Dunbar7417b762009-08-11 22:17:52 +00001592let isReMaterializable = 1, isAsCheapAsAMove = 1, canFoldAsLoad = 1,
Jakob Stoklund Olesend363b4e2010-03-31 00:40:13 +00001593 isCodeGenOnly = 1 in {
1594def V_SET0PS : PSI<0x57, MRMInitReg, (outs VR128:$dst), (ins), "",
1595 [(set VR128:$dst, (v4f32 immAllZerosV))]>;
1596def V_SET0PD : PDI<0x57, MRMInitReg, (outs VR128:$dst), (ins), "",
1597 [(set VR128:$dst, (v2f64 immAllZerosV))]>;
1598let ExeDomain = SSEPackedInt in
1599def V_SET0PI : PDI<0xEF, MRMInitReg, (outs VR128:$dst), (ins), "",
Chris Lattner8a594482007-11-25 00:24:49 +00001600 [(set VR128:$dst, (v4i32 immAllZerosV))]>;
Jakob Stoklund Olesend363b4e2010-03-31 00:40:13 +00001601}
Bill Wendlingddd35322007-05-02 23:11:52 +00001602
Jakob Stoklund Olesend363b4e2010-03-31 00:40:13 +00001603def : Pat<(v2i64 immAllZerosV), (V_SET0PI)>;
1604def : Pat<(v8i16 immAllZerosV), (V_SET0PI)>;
1605def : Pat<(v16i8 immAllZerosV), (V_SET0PI)>;
Evan Chengc8e3b142008-03-12 07:02:50 +00001606
Dan Gohman874cada2010-02-28 00:17:42 +00001607def : Pat<(f32 (vector_extract (v4f32 VR128:$src), (iPTR 0))),
Jakob Stoklund Olesen3458e9e2010-05-24 14:48:17 +00001608 (f32 (EXTRACT_SUBREG (v4f32 VR128:$src), sub_ss))>;
Bill Wendlingddd35322007-05-02 23:11:52 +00001609
Eric Christopher44b93ff2009-07-31 20:07:27 +00001610//===---------------------------------------------------------------------===//
Bill Wendlingddd35322007-05-02 23:11:52 +00001611// SSE2 Instructions
Eric Christopher44b93ff2009-07-31 20:07:27 +00001612//===---------------------------------------------------------------------===//
Bill Wendlingddd35322007-05-02 23:11:52 +00001613
Bill Wendlingddd35322007-05-02 23:11:52 +00001614// Conversion instructions
Evan Cheng64d80e32007-07-19 01:14:50 +00001615def CVTSD2SSrr : SDI<0x5A, MRMSrcReg, (outs FR32:$dst), (ins FR64:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001616 "cvtsd2ss\t{$src, $dst|$dst, $src}",
Bill Wendlingddd35322007-05-02 23:11:52 +00001617 [(set FR32:$dst, (fround FR64:$src))]>;
Evan Cheng400073d2009-12-18 07:40:29 +00001618def CVTSD2SSrm : I<0x5A, MRMSrcMem, (outs FR32:$dst), (ins f64mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001619 "cvtsd2ss\t{$src, $dst|$dst, $src}",
Evan Cheng400073d2009-12-18 07:40:29 +00001620 [(set FR32:$dst, (fround (loadf64 addr:$src)))]>, XD,
Evan Chengb1f49812009-12-22 17:47:23 +00001621 Requires<[HasSSE2, OptForSize]>;
Bill Wendlingddd35322007-05-02 23:11:52 +00001622
Sean Callanan5ab94032009-09-16 01:13:52 +00001623def CVTPS2DQrr : PDI<0x5B, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
1624 "cvtps2dq\t{$src, $dst|$dst, $src}", []>;
1625def CVTPS2DQrm : PDI<0x5B, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
1626 "cvtps2dq\t{$src, $dst|$dst, $src}", []>;
Sean Callanan5ab94032009-09-16 01:13:52 +00001627
Bill Wendlingddd35322007-05-02 23:11:52 +00001628// SSE2 instructions with XS prefix
Evan Cheng64d80e32007-07-19 01:14:50 +00001629def CVTSS2SDrr : I<0x5A, MRMSrcReg, (outs FR64:$dst), (ins FR32:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001630 "cvtss2sd\t{$src, $dst|$dst, $src}",
Bill Wendlingddd35322007-05-02 23:11:52 +00001631 [(set FR64:$dst, (fextend FR32:$src))]>, XS,
1632 Requires<[HasSSE2]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001633def CVTSS2SDrm : I<0x5A, MRMSrcMem, (outs FR64:$dst), (ins f32mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001634 "cvtss2sd\t{$src, $dst|$dst, $src}",
Bill Wendlingddd35322007-05-02 23:11:52 +00001635 [(set FR64:$dst, (extloadf32 addr:$src))]>, XS,
Evan Chengb1f49812009-12-22 17:47:23 +00001636 Requires<[HasSSE2, OptForSize]>;
Evan Cheng400073d2009-12-18 07:40:29 +00001637
1638def : Pat<(extloadf32 addr:$src),
Dan Gohman874cada2010-02-28 00:17:42 +00001639 (CVTSS2SDrr (MOVSSrm addr:$src))>,
1640 Requires<[HasSSE2, OptForSpeed]>;
Bill Wendlingddd35322007-05-02 23:11:52 +00001641
Evan Cheng470a6ad2006-02-22 02:26:30 +00001642// SSE2 instructions without OpSize prefix
Evan Cheng64d80e32007-07-19 01:14:50 +00001643def Int_CVTDQ2PSrr : I<0x5B, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001644 "cvtdq2ps\t{$src, $dst|$dst, $src}",
Evan Cheng190717d2006-05-31 19:00:07 +00001645 [(set VR128:$dst, (int_x86_sse2_cvtdq2ps VR128:$src))]>,
1646 TB, Requires<[HasSSE2]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001647def Int_CVTDQ2PSrm : I<0x5B, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
Evan Cheng029d9da2008-03-14 07:46:48 +00001648 "cvtdq2ps\t{$src, $dst|$dst, $src}",
1649 [(set VR128:$dst, (int_x86_sse2_cvtdq2ps
1650 (bitconvert (memopv2i64 addr:$src))))]>,
Evan Cheng190717d2006-05-31 19:00:07 +00001651 TB, Requires<[HasSSE2]>;
Evan Cheng470a6ad2006-02-22 02:26:30 +00001652
1653// SSE2 instructions with XS prefix
Evan Cheng64d80e32007-07-19 01:14:50 +00001654def Int_CVTDQ2PDrr : I<0xE6, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001655 "cvtdq2pd\t{$src, $dst|$dst, $src}",
Evan Cheng190717d2006-05-31 19:00:07 +00001656 [(set VR128:$dst, (int_x86_sse2_cvtdq2pd VR128:$src))]>,
1657 XS, Requires<[HasSSE2]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001658def Int_CVTDQ2PDrm : I<0xE6, MRMSrcMem, (outs VR128:$dst), (ins i64mem:$src),
Evan Cheng029d9da2008-03-14 07:46:48 +00001659 "cvtdq2pd\t{$src, $dst|$dst, $src}",
1660 [(set VR128:$dst, (int_x86_sse2_cvtdq2pd
1661 (bitconvert (memopv2i64 addr:$src))))]>,
Evan Cheng190717d2006-05-31 19:00:07 +00001662 XS, Requires<[HasSSE2]>;
Evan Cheng470a6ad2006-02-22 02:26:30 +00001663
Evan Cheng64d80e32007-07-19 01:14:50 +00001664def Int_CVTPS2DQrr : PDI<0x5B, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Evan Cheng029d9da2008-03-14 07:46:48 +00001665 "cvtps2dq\t{$src, $dst|$dst, $src}",
1666 [(set VR128:$dst, (int_x86_sse2_cvtps2dq VR128:$src))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001667def Int_CVTPS2DQrm : PDI<0x5B, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001668 "cvtps2dq\t{$src, $dst|$dst, $src}",
Evan Cheng190717d2006-05-31 19:00:07 +00001669 [(set VR128:$dst, (int_x86_sse2_cvtps2dq
Evan Chengb1938262008-05-23 00:37:07 +00001670 (memop addr:$src)))]>;
Evan Chengd03db7a2006-04-12 05:20:24 +00001671// SSE2 packed instructions with XS prefix
Sean Callanan108934c2009-12-18 00:01:26 +00001672def CVTTPS2DQrr : SSI<0x5B, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
1673 "cvttps2dq\t{$src, $dst|$dst, $src}", []>;
1674def CVTTPS2DQrm : SSI<0x5B, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
1675 "cvttps2dq\t{$src, $dst|$dst, $src}", []>;
1676
Evan Cheng64d80e32007-07-19 01:14:50 +00001677def Int_CVTTPS2DQrr : I<0x5B, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001678 "cvttps2dq\t{$src, $dst|$dst, $src}",
Eric Christopher7e2f5aa2010-05-25 17:33:22 +00001679 [(set VR128:$dst,
Sean Callanan108934c2009-12-18 00:01:26 +00001680 (int_x86_sse2_cvttps2dq VR128:$src))]>,
Evan Cheng190717d2006-05-31 19:00:07 +00001681 XS, Requires<[HasSSE2]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001682def Int_CVTTPS2DQrm : I<0x5B, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001683 "cvttps2dq\t{$src, $dst|$dst, $src}",
Evan Cheng190717d2006-05-31 19:00:07 +00001684 [(set VR128:$dst, (int_x86_sse2_cvttps2dq
Evan Chengb1938262008-05-23 00:37:07 +00001685 (memop addr:$src)))]>,
Evan Cheng190717d2006-05-31 19:00:07 +00001686 XS, Requires<[HasSSE2]>;
Evan Chengd03db7a2006-04-12 05:20:24 +00001687
Evan Cheng470a6ad2006-02-22 02:26:30 +00001688// SSE2 packed instructions with XD prefix
Evan Cheng64d80e32007-07-19 01:14:50 +00001689def Int_CVTPD2DQrr : I<0xE6, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001690 "cvtpd2dq\t{$src, $dst|$dst, $src}",
Evan Cheng190717d2006-05-31 19:00:07 +00001691 [(set VR128:$dst, (int_x86_sse2_cvtpd2dq VR128:$src))]>,
1692 XD, Requires<[HasSSE2]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001693def Int_CVTPD2DQrm : I<0xE6, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001694 "cvtpd2dq\t{$src, $dst|$dst, $src}",
Evan Cheng190717d2006-05-31 19:00:07 +00001695 [(set VR128:$dst, (int_x86_sse2_cvtpd2dq
Evan Chengb1938262008-05-23 00:37:07 +00001696 (memop addr:$src)))]>,
Evan Cheng190717d2006-05-31 19:00:07 +00001697 XD, Requires<[HasSSE2]>;
Bill Wendlingddd35322007-05-02 23:11:52 +00001698
Evan Cheng64d80e32007-07-19 01:14:50 +00001699def Int_CVTTPD2DQrr : PDI<0xE6, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001700 "cvttpd2dq\t{$src, $dst|$dst, $src}",
Evan Cheng190717d2006-05-31 19:00:07 +00001701 [(set VR128:$dst, (int_x86_sse2_cvttpd2dq VR128:$src))]>;
Evan Cheng029d9da2008-03-14 07:46:48 +00001702def Int_CVTTPD2DQrm : PDI<0xE6, MRMSrcMem, (outs VR128:$dst),(ins f128mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001703 "cvttpd2dq\t{$src, $dst|$dst, $src}",
Evan Cheng190717d2006-05-31 19:00:07 +00001704 [(set VR128:$dst, (int_x86_sse2_cvttpd2dq
Evan Chengb1938262008-05-23 00:37:07 +00001705 (memop addr:$src)))]>;
Evan Cheng470a6ad2006-02-22 02:26:30 +00001706
1707// SSE2 instructions without OpSize prefix
Sean Callanan108934c2009-12-18 00:01:26 +00001708def CVTPS2PDrr : I<0x5A, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
1709 "cvtps2pd\t{$src, $dst|$dst, $src}", []>, TB;
1710def CVTPS2PDrm : I<0x5A, MRMSrcMem, (outs VR128:$dst), (ins f64mem:$src),
1711 "cvtps2pd\t{$src, $dst|$dst, $src}", []>, TB;
1712
Evan Cheng64d80e32007-07-19 01:14:50 +00001713def Int_CVTPS2PDrr : I<0x5A, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001714 "cvtps2pd\t{$src, $dst|$dst, $src}",
Evan Cheng190717d2006-05-31 19:00:07 +00001715 [(set VR128:$dst, (int_x86_sse2_cvtps2pd VR128:$src))]>,
1716 TB, Requires<[HasSSE2]>;
Mon P Wangbfbbd4d2008-05-28 00:42:27 +00001717def Int_CVTPS2PDrm : I<0x5A, MRMSrcMem, (outs VR128:$dst), (ins f64mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001718 "cvtps2pd\t{$src, $dst|$dst, $src}",
Evan Cheng190717d2006-05-31 19:00:07 +00001719 [(set VR128:$dst, (int_x86_sse2_cvtps2pd
Chris Lattner15258d52006-10-07 06:17:43 +00001720 (load addr:$src)))]>,
Evan Cheng190717d2006-05-31 19:00:07 +00001721 TB, Requires<[HasSSE2]>;
Evan Cheng470a6ad2006-02-22 02:26:30 +00001722
Sean Callanan108934c2009-12-18 00:01:26 +00001723def CVTPD2PSrr : PDI<0x5A, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
1724 "cvtpd2ps\t{$src, $dst|$dst, $src}", []>;
1725def CVTPD2PSrm : PDI<0x5A, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
1726 "cvtpd2ps\t{$src, $dst|$dst, $src}", []>;
1727
1728
Evan Cheng64d80e32007-07-19 01:14:50 +00001729def Int_CVTPD2PSrr : PDI<0x5A, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001730 "cvtpd2ps\t{$src, $dst|$dst, $src}",
Evan Cheng190717d2006-05-31 19:00:07 +00001731 [(set VR128:$dst, (int_x86_sse2_cvtpd2ps VR128:$src))]>;
Mon P Wangbfbbd4d2008-05-28 00:42:27 +00001732def Int_CVTPD2PSrm : PDI<0x5A, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001733 "cvtpd2ps\t{$src, $dst|$dst, $src}",
Evan Cheng190717d2006-05-31 19:00:07 +00001734 [(set VR128:$dst, (int_x86_sse2_cvtpd2ps
Evan Chengb1938262008-05-23 00:37:07 +00001735 (memop addr:$src)))]>;
Evan Cheng470a6ad2006-02-22 02:26:30 +00001736
Evan Chengd2a6d542006-04-12 23:42:44 +00001737// Match intrinsics which expect XMM operand(s).
1738// Aliases for intrinsics
Evan Chenge9083d62008-03-05 08:19:16 +00001739let Constraints = "$src1 = $dst" in {
Evan Chengd2a6d542006-04-12 23:42:44 +00001740def Int_CVTSD2SSrr: SDI<0x5A, MRMSrcReg,
Evan Cheng64d80e32007-07-19 01:14:50 +00001741 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001742 "cvtsd2ss\t{$src2, $dst|$dst, $src2}",
Evan Chengd2a6d542006-04-12 23:42:44 +00001743 [(set VR128:$dst, (int_x86_sse2_cvtsd2ss VR128:$src1,
1744 VR128:$src2))]>;
1745def Int_CVTSD2SSrm: SDI<0x5A, MRMSrcMem,
Eric Christopher44b93ff2009-07-31 20:07:27 +00001746 (outs VR128:$dst), (ins VR128:$src1, f64mem:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001747 "cvtsd2ss\t{$src2, $dst|$dst, $src2}",
Evan Chengd2a6d542006-04-12 23:42:44 +00001748 [(set VR128:$dst, (int_x86_sse2_cvtsd2ss VR128:$src1,
Chris Lattner15258d52006-10-07 06:17:43 +00001749 (load addr:$src2)))]>;
Evan Chengd2a6d542006-04-12 23:42:44 +00001750def Int_CVTSS2SDrr: I<0x5A, MRMSrcReg,
Evan Cheng64d80e32007-07-19 01:14:50 +00001751 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001752 "cvtss2sd\t{$src2, $dst|$dst, $src2}",
Evan Chengd2a6d542006-04-12 23:42:44 +00001753 [(set VR128:$dst, (int_x86_sse2_cvtss2sd VR128:$src1,
1754 VR128:$src2))]>, XS,
1755 Requires<[HasSSE2]>;
1756def Int_CVTSS2SDrm: I<0x5A, MRMSrcMem,
Evan Cheng64d80e32007-07-19 01:14:50 +00001757 (outs VR128:$dst), (ins VR128:$src1, f32mem:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001758 "cvtss2sd\t{$src2, $dst|$dst, $src2}",
Evan Chengd2a6d542006-04-12 23:42:44 +00001759 [(set VR128:$dst, (int_x86_sse2_cvtss2sd VR128:$src1,
Chris Lattner15258d52006-10-07 06:17:43 +00001760 (load addr:$src2)))]>, XS,
Evan Chengd2a6d542006-04-12 23:42:44 +00001761 Requires<[HasSSE2]>;
1762}
1763
Dan Gohman20382522007-07-10 00:05:58 +00001764// Arithmetic
1765
1766/// sse2_fp_unop_rm - SSE2 unops come in both scalar and vector forms.
Chris Lattner6f987732006-10-07 21:17:13 +00001767///
Dan Gohman20382522007-07-10 00:05:58 +00001768/// In addition, we also have a special variant of the scalar form here to
1769/// represent the associated intrinsic operation. This form is unlike the
1770/// plain scalar form, in that it takes an entire vector (instead of a
1771/// scalar) and leaves the top elements undefined.
1772///
1773/// And, we have a special variant form for a full-vector intrinsic form.
1774///
1775/// These four forms can each have a reg or a mem operand, so there are a
1776/// total of eight "instructions".
1777///
1778multiclass sse2_fp_unop_rm<bits<8> opc, string OpcodeStr,
1779 SDNode OpNode,
1780 Intrinsic F64Int,
1781 Intrinsic V2F64Int,
1782 bit Commutable = 0> {
1783 // Scalar operation, reg.
Evan Cheng64d80e32007-07-19 01:14:50 +00001784 def SDr : SDI<opc, MRMSrcReg, (outs FR64:$dst), (ins FR64:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001785 !strconcat(OpcodeStr, "sd\t{$src, $dst|$dst, $src}"),
Dan Gohman20382522007-07-10 00:05:58 +00001786 [(set FR64:$dst, (OpNode FR64:$src))]> {
Chris Lattner6f987732006-10-07 21:17:13 +00001787 let isCommutable = Commutable;
1788 }
Bill Wendlingddd35322007-05-02 23:11:52 +00001789
Dan Gohman20382522007-07-10 00:05:58 +00001790 // Scalar operation, mem.
Evan Cheng64d80e32007-07-19 01:14:50 +00001791 def SDm : SDI<opc, MRMSrcMem, (outs FR64:$dst), (ins f64mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001792 !strconcat(OpcodeStr, "sd\t{$src, $dst|$dst, $src}"),
Dan Gohman20382522007-07-10 00:05:58 +00001793 [(set FR64:$dst, (OpNode (load addr:$src)))]>;
Eric Christopher44b93ff2009-07-31 20:07:27 +00001794
Dan Gohman20382522007-07-10 00:05:58 +00001795 // Vector operation, reg.
Evan Cheng64d80e32007-07-19 01:14:50 +00001796 def PDr : PDI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001797 !strconcat(OpcodeStr, "pd\t{$src, $dst|$dst, $src}"),
Dan Gohman20382522007-07-10 00:05:58 +00001798 [(set VR128:$dst, (v2f64 (OpNode VR128:$src)))]> {
1799 let isCommutable = Commutable;
Bill Wendlingddd35322007-05-02 23:11:52 +00001800 }
1801
Dan Gohman20382522007-07-10 00:05:58 +00001802 // Vector operation, mem.
Evan Cheng64d80e32007-07-19 01:14:50 +00001803 def PDm : PDI<opc, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001804 !strconcat(OpcodeStr, "pd\t{$src, $dst|$dst, $src}"),
Dan Gohman4106f372007-07-18 20:23:34 +00001805 [(set VR128:$dst, (OpNode (memopv2f64 addr:$src)))]>;
Dan Gohman20382522007-07-10 00:05:58 +00001806
1807 // Intrinsic operation, reg.
Evan Cheng64d80e32007-07-19 01:14:50 +00001808 def SDr_Int : SDI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001809 !strconcat(OpcodeStr, "sd\t{$src, $dst|$dst, $src}"),
Dan Gohman20382522007-07-10 00:05:58 +00001810 [(set VR128:$dst, (F64Int VR128:$src))]> {
1811 let isCommutable = Commutable;
1812 }
1813
1814 // Intrinsic operation, mem.
Evan Cheng64d80e32007-07-19 01:14:50 +00001815 def SDm_Int : SDI<opc, MRMSrcMem, (outs VR128:$dst), (ins sdmem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001816 !strconcat(OpcodeStr, "sd\t{$src, $dst|$dst, $src}"),
Dan Gohman20382522007-07-10 00:05:58 +00001817 [(set VR128:$dst, (F64Int sse_load_f64:$src))]>;
1818
1819 // Vector intrinsic operation, reg
Evan Cheng64d80e32007-07-19 01:14:50 +00001820 def PDr_Int : PDI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001821 !strconcat(OpcodeStr, "pd\t{$src, $dst|$dst, $src}"),
Dan Gohman20382522007-07-10 00:05:58 +00001822 [(set VR128:$dst, (V2F64Int VR128:$src))]> {
1823 let isCommutable = Commutable;
1824 }
1825
1826 // Vector intrinsic operation, mem
Dan Gohmanf3372d12007-08-02 21:06:40 +00001827 def PDm_Int : PDI<opc, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001828 !strconcat(OpcodeStr, "pd\t{$src, $dst|$dst, $src}"),
Evan Chengb1938262008-05-23 00:37:07 +00001829 [(set VR128:$dst, (V2F64Int (memopv2f64 addr:$src)))]>;
Evan Cheng97ac5fa2006-04-03 23:49:17 +00001830}
Evan Chengffcb95b2006-02-21 19:13:53 +00001831
Dan Gohman20382522007-07-10 00:05:58 +00001832// Square root.
1833defm SQRT : sse2_fp_unop_rm<0x51, "sqrt", fsqrt,
1834 int_x86_sse2_sqrt_sd, int_x86_sse2_sqrt_pd>;
1835
1836// There is no f64 version of the reciprocal approximation instructions.
1837
Eric Christopher44b93ff2009-07-31 20:07:27 +00001838//===---------------------------------------------------------------------===//
Evan Cheng4e4c71e2006-02-21 20:00:20 +00001839// SSE integer instructions
Jakob Stoklund Olesen4a2a6e72010-03-25 18:52:04 +00001840let ExeDomain = SSEPackedInt in {
Evan Chengbf156d12006-02-21 19:26:52 +00001841
Evan Cheng4e4c71e2006-02-21 20:00:20 +00001842// Move Instructions
Chris Lattnerf77e0372008-01-11 06:59:07 +00001843let neverHasSideEffects = 1 in
Evan Cheng64d80e32007-07-19 01:14:50 +00001844def MOVDQArr : PDI<0x6F, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001845 "movdqa\t{$src, $dst|$dst, $src}", []>;
Dan Gohman15511cf2008-12-03 18:15:48 +00001846let canFoldAsLoad = 1, mayLoad = 1 in
Evan Cheng64d80e32007-07-19 01:14:50 +00001847def MOVDQArm : PDI<0x6F, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001848 "movdqa\t{$src, $dst|$dst, $src}",
Evan Chengb4162fd2007-07-20 00:27:43 +00001849 [/*(set VR128:$dst, (alignedloadv2i64 addr:$src))*/]>;
Chris Lattnerf77e0372008-01-11 06:59:07 +00001850let mayStore = 1 in
Evan Cheng64d80e32007-07-19 01:14:50 +00001851def MOVDQAmr : PDI<0x7F, MRMDestMem, (outs), (ins i128mem:$dst, VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001852 "movdqa\t{$src, $dst|$dst, $src}",
Evan Chengb4162fd2007-07-20 00:27:43 +00001853 [/*(alignedstore (v2i64 VR128:$src), addr:$dst)*/]>;
Dan Gohman15511cf2008-12-03 18:15:48 +00001854let canFoldAsLoad = 1, mayLoad = 1 in
Evan Cheng64d80e32007-07-19 01:14:50 +00001855def MOVDQUrm : I<0x6F, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001856 "movdqu\t{$src, $dst|$dst, $src}",
Evan Chengb4162fd2007-07-20 00:27:43 +00001857 [/*(set VR128:$dst, (loadv2i64 addr:$src))*/]>,
Evan Cheng9ab1ac52006-04-14 23:32:40 +00001858 XS, Requires<[HasSSE2]>;
Chris Lattnerf77e0372008-01-11 06:59:07 +00001859let mayStore = 1 in
Evan Cheng64d80e32007-07-19 01:14:50 +00001860def MOVDQUmr : I<0x7F, MRMDestMem, (outs), (ins i128mem:$dst, VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001861 "movdqu\t{$src, $dst|$dst, $src}",
Evan Chengb4162fd2007-07-20 00:27:43 +00001862 [/*(store (v2i64 VR128:$src), addr:$dst)*/]>,
Evan Cheng9ab1ac52006-04-14 23:32:40 +00001863 XS, Requires<[HasSSE2]>;
Evan Cheng24dc1f52006-03-23 07:44:07 +00001864
Dan Gohman4106f372007-07-18 20:23:34 +00001865// Intrinsic forms of MOVDQU load and store
Dan Gohman15511cf2008-12-03 18:15:48 +00001866let canFoldAsLoad = 1 in
Evan Cheng64d80e32007-07-19 01:14:50 +00001867def MOVDQUrm_Int : I<0x6F, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001868 "movdqu\t{$src, $dst|$dst, $src}",
Dan Gohman4106f372007-07-18 20:23:34 +00001869 [(set VR128:$dst, (int_x86_sse2_loadu_dq addr:$src))]>,
1870 XS, Requires<[HasSSE2]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001871def MOVDQUmr_Int : I<0x7F, MRMDestMem, (outs), (ins i128mem:$dst, VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001872 "movdqu\t{$src, $dst|$dst, $src}",
Dan Gohman4106f372007-07-18 20:23:34 +00001873 [(int_x86_sse2_storeu_dq addr:$dst, VR128:$src)]>,
1874 XS, Requires<[HasSSE2]>;
Chris Lattner8139e282006-10-07 18:39:00 +00001875
Evan Chenge7b8a8b2008-03-05 08:11:27 +00001876let Constraints = "$src1 = $dst" in {
Bill Wendlingddd35322007-05-02 23:11:52 +00001877
Chris Lattner45e123c2006-10-07 19:02:31 +00001878multiclass PDI_binop_rm_int<bits<8> opc, string OpcodeStr, Intrinsic IntId,
1879 bit Commutable = 0> {
Eric Christopher7e2f5aa2010-05-25 17:33:22 +00001880 def rr : PDI<opc, MRMSrcReg, (outs VR128:$dst),
Sean Callanan108934c2009-12-18 00:01:26 +00001881 (ins VR128:$src1, VR128:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001882 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Chris Lattner8139e282006-10-07 18:39:00 +00001883 [(set VR128:$dst, (IntId VR128:$src1, VR128:$src2))]> {
1884 let isCommutable = Commutable;
1885 }
Eric Christopher7e2f5aa2010-05-25 17:33:22 +00001886 def rm : PDI<opc, MRMSrcMem, (outs VR128:$dst),
Sean Callanan108934c2009-12-18 00:01:26 +00001887 (ins VR128:$src1, i128mem:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001888 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Chris Lattner8139e282006-10-07 18:39:00 +00001889 [(set VR128:$dst, (IntId VR128:$src1,
Eric Christopher7e2f5aa2010-05-25 17:33:22 +00001890 (bitconvert (memopv2i64
Sean Callanan108934c2009-12-18 00:01:26 +00001891 addr:$src2))))]>;
Chris Lattner8139e282006-10-07 18:39:00 +00001892}
Chris Lattner8139e282006-10-07 18:39:00 +00001893
Evan Cheng22b942a2008-05-03 00:52:09 +00001894multiclass PDI_binop_rmi_int<bits<8> opc, bits<8> opc2, Format ImmForm,
1895 string OpcodeStr,
1896 Intrinsic IntId, Intrinsic IntId2> {
Eric Christopher7e2f5aa2010-05-25 17:33:22 +00001897 def rr : PDI<opc, MRMSrcReg, (outs VR128:$dst),
Sean Callanan108934c2009-12-18 00:01:26 +00001898 (ins VR128:$src1, VR128:$src2),
Evan Cheng22b942a2008-05-03 00:52:09 +00001899 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
1900 [(set VR128:$dst, (IntId VR128:$src1, VR128:$src2))]>;
Sean Callanan108934c2009-12-18 00:01:26 +00001901 def rm : PDI<opc, MRMSrcMem, (outs VR128:$dst),
1902 (ins VR128:$src1, i128mem:$src2),
Evan Cheng22b942a2008-05-03 00:52:09 +00001903 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
1904 [(set VR128:$dst, (IntId VR128:$src1,
Eric Christopher44b93ff2009-07-31 20:07:27 +00001905 (bitconvert (memopv2i64 addr:$src2))))]>;
Eric Christopher7e2f5aa2010-05-25 17:33:22 +00001906 def ri : PDIi8<opc2, ImmForm, (outs VR128:$dst),
Sean Callanan108934c2009-12-18 00:01:26 +00001907 (ins VR128:$src1, i32i8imm:$src2),
Evan Cheng22b942a2008-05-03 00:52:09 +00001908 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
1909 [(set VR128:$dst, (IntId2 VR128:$src1, (i32 imm:$src2)))]>;
1910}
1911
Chris Lattner7c47f9a2006-10-07 19:14:49 +00001912/// PDI_binop_rm - Simple SSE2 binary operator.
1913multiclass PDI_binop_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
1914 ValueType OpVT, bit Commutable = 0> {
Eric Christopher7e2f5aa2010-05-25 17:33:22 +00001915 def rr : PDI<opc, MRMSrcReg, (outs VR128:$dst),
Sean Callanan108934c2009-12-18 00:01:26 +00001916 (ins VR128:$src1, VR128:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001917 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Chris Lattner7c47f9a2006-10-07 19:14:49 +00001918 [(set VR128:$dst, (OpVT (OpNode VR128:$src1, VR128:$src2)))]> {
1919 let isCommutable = Commutable;
1920 }
Eric Christopher7e2f5aa2010-05-25 17:33:22 +00001921 def rm : PDI<opc, MRMSrcMem, (outs VR128:$dst),
Sean Callanan108934c2009-12-18 00:01:26 +00001922 (ins VR128:$src1, i128mem:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001923 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Chris Lattner7c47f9a2006-10-07 19:14:49 +00001924 [(set VR128:$dst, (OpVT (OpNode VR128:$src1,
Eric Christopher44b93ff2009-07-31 20:07:27 +00001925 (bitconvert (memopv2i64 addr:$src2)))))]>;
Chris Lattner7c47f9a2006-10-07 19:14:49 +00001926}
Chris Lattner70f4f2e2006-10-07 19:34:33 +00001927
1928/// PDI_binop_rm_v2i64 - Simple SSE2 binary operator whose type is v2i64.
1929///
1930/// FIXME: we could eliminate this and use PDI_binop_rm instead if tblgen knew
1931/// to collapse (bitconvert VT to VT) into its operand.
1932///
1933multiclass PDI_binop_rm_v2i64<bits<8> opc, string OpcodeStr, SDNode OpNode,
1934 bit Commutable = 0> {
Eric Christopher44b93ff2009-07-31 20:07:27 +00001935 def rr : PDI<opc, MRMSrcReg, (outs VR128:$dst),
Sean Callanan108934c2009-12-18 00:01:26 +00001936 (ins VR128:$src1, VR128:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001937 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Chris Lattner70f4f2e2006-10-07 19:34:33 +00001938 [(set VR128:$dst, (v2i64 (OpNode VR128:$src1, VR128:$src2)))]> {
1939 let isCommutable = Commutable;
1940 }
Eric Christopher44b93ff2009-07-31 20:07:27 +00001941 def rm : PDI<opc, MRMSrcMem, (outs VR128:$dst),
Sean Callanan108934c2009-12-18 00:01:26 +00001942 (ins VR128:$src1, i128mem:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001943 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Eric Christopher44b93ff2009-07-31 20:07:27 +00001944 [(set VR128:$dst, (OpNode VR128:$src1,
Sean Callanan108934c2009-12-18 00:01:26 +00001945 (memopv2i64 addr:$src2)))]>;
Chris Lattner70f4f2e2006-10-07 19:34:33 +00001946}
Chris Lattner7c47f9a2006-10-07 19:14:49 +00001947
Evan Chenge9083d62008-03-05 08:19:16 +00001948} // Constraints = "$src1 = $dst"
Jakob Stoklund Olesen4a2a6e72010-03-25 18:52:04 +00001949} // ExeDomain = SSEPackedInt
Chris Lattner7c47f9a2006-10-07 19:14:49 +00001950
1951// 128-bit Integer Arithmetic
1952
1953defm PADDB : PDI_binop_rm<0xFC, "paddb", add, v16i8, 1>;
1954defm PADDW : PDI_binop_rm<0xFD, "paddw", add, v8i16, 1>;
1955defm PADDD : PDI_binop_rm<0xFE, "paddd", add, v4i32, 1>;
Chris Lattner70f4f2e2006-10-07 19:34:33 +00001956defm PADDQ : PDI_binop_rm_v2i64<0xD4, "paddq", add, 1>;
Evan Cheng49ac1bf2006-04-13 00:43:35 +00001957
Chris Lattner45e123c2006-10-07 19:02:31 +00001958defm PADDSB : PDI_binop_rm_int<0xEC, "paddsb" , int_x86_sse2_padds_b, 1>;
1959defm PADDSW : PDI_binop_rm_int<0xED, "paddsw" , int_x86_sse2_padds_w, 1>;
1960defm PADDUSB : PDI_binop_rm_int<0xDC, "paddusb", int_x86_sse2_paddus_b, 1>;
1961defm PADDUSW : PDI_binop_rm_int<0xDD, "paddusw", int_x86_sse2_paddus_w, 1>;
Evan Cheng49ac1bf2006-04-13 00:43:35 +00001962
Chris Lattner7c47f9a2006-10-07 19:14:49 +00001963defm PSUBB : PDI_binop_rm<0xF8, "psubb", sub, v16i8>;
1964defm PSUBW : PDI_binop_rm<0xF9, "psubw", sub, v8i16>;
1965defm PSUBD : PDI_binop_rm<0xFA, "psubd", sub, v4i32>;
Chris Lattner70f4f2e2006-10-07 19:34:33 +00001966defm PSUBQ : PDI_binop_rm_v2i64<0xFB, "psubq", sub>;
Evan Cheng49ac1bf2006-04-13 00:43:35 +00001967
Chris Lattner45e123c2006-10-07 19:02:31 +00001968defm PSUBSB : PDI_binop_rm_int<0xE8, "psubsb" , int_x86_sse2_psubs_b>;
1969defm PSUBSW : PDI_binop_rm_int<0xE9, "psubsw" , int_x86_sse2_psubs_w>;
1970defm PSUBUSB : PDI_binop_rm_int<0xD8, "psubusb", int_x86_sse2_psubus_b>;
1971defm PSUBUSW : PDI_binop_rm_int<0xD9, "psubusw", int_x86_sse2_psubus_w>;
Evan Cheng49ac1bf2006-04-13 00:43:35 +00001972
Chris Lattner7c47f9a2006-10-07 19:14:49 +00001973defm PMULLW : PDI_binop_rm<0xD5, "pmullw", mul, v8i16, 1>;
Evan Cheng00586942006-04-13 06:11:45 +00001974
Chris Lattner45e123c2006-10-07 19:02:31 +00001975defm PMULHUW : PDI_binop_rm_int<0xE4, "pmulhuw", int_x86_sse2_pmulhu_w, 1>;
1976defm PMULHW : PDI_binop_rm_int<0xE5, "pmulhw" , int_x86_sse2_pmulh_w , 1>;
1977defm PMULUDQ : PDI_binop_rm_int<0xF4, "pmuludq", int_x86_sse2_pmulu_dq, 1>;
Evan Cheng00586942006-04-13 06:11:45 +00001978
Chris Lattner45e123c2006-10-07 19:02:31 +00001979defm PMADDWD : PDI_binop_rm_int<0xF5, "pmaddwd", int_x86_sse2_pmadd_wd, 1>;
Chris Lattner77337992006-10-07 07:06:17 +00001980
Chris Lattner45e123c2006-10-07 19:02:31 +00001981defm PAVGB : PDI_binop_rm_int<0xE0, "pavgb", int_x86_sse2_pavg_b, 1>;
1982defm PAVGW : PDI_binop_rm_int<0xE3, "pavgw", int_x86_sse2_pavg_w, 1>;
Chris Lattner8139e282006-10-07 18:39:00 +00001983
Chris Lattner77337992006-10-07 07:06:17 +00001984
Chris Lattner45e123c2006-10-07 19:02:31 +00001985defm PMINUB : PDI_binop_rm_int<0xDA, "pminub", int_x86_sse2_pminu_b, 1>;
1986defm PMINSW : PDI_binop_rm_int<0xEA, "pminsw", int_x86_sse2_pmins_w, 1>;
1987defm PMAXUB : PDI_binop_rm_int<0xDE, "pmaxub", int_x86_sse2_pmaxu_b, 1>;
1988defm PMAXSW : PDI_binop_rm_int<0xEE, "pmaxsw", int_x86_sse2_pmaxs_w, 1>;
Bill Wendling3b1259b2009-05-28 02:04:00 +00001989defm PSADBW : PDI_binop_rm_int<0xF6, "psadbw", int_x86_sse2_psad_bw, 1>;
Evan Chengc60bd972006-03-25 09:37:23 +00001990
Chris Lattner77337992006-10-07 07:06:17 +00001991
Evan Cheng22b942a2008-05-03 00:52:09 +00001992defm PSLLW : PDI_binop_rmi_int<0xF1, 0x71, MRM6r, "psllw",
1993 int_x86_sse2_psll_w, int_x86_sse2_pslli_w>;
1994defm PSLLD : PDI_binop_rmi_int<0xF2, 0x72, MRM6r, "pslld",
1995 int_x86_sse2_psll_d, int_x86_sse2_pslli_d>;
1996defm PSLLQ : PDI_binop_rmi_int<0xF3, 0x73, MRM6r, "psllq",
1997 int_x86_sse2_psll_q, int_x86_sse2_pslli_q>;
Chris Lattner77337992006-10-07 07:06:17 +00001998
Evan Cheng22b942a2008-05-03 00:52:09 +00001999defm PSRLW : PDI_binop_rmi_int<0xD1, 0x71, MRM2r, "psrlw",
2000 int_x86_sse2_psrl_w, int_x86_sse2_psrli_w>;
2001defm PSRLD : PDI_binop_rmi_int<0xD2, 0x72, MRM2r, "psrld",
2002 int_x86_sse2_psrl_d, int_x86_sse2_psrli_d>;
Nate Begeman32097bd2008-05-13 17:52:09 +00002003defm PSRLQ : PDI_binop_rmi_int<0xD3, 0x73, MRM2r, "psrlq",
Evan Cheng22b942a2008-05-03 00:52:09 +00002004 int_x86_sse2_psrl_q, int_x86_sse2_psrli_q>;
Chris Lattner77337992006-10-07 07:06:17 +00002005
Evan Cheng22b942a2008-05-03 00:52:09 +00002006defm PSRAW : PDI_binop_rmi_int<0xE1, 0x71, MRM4r, "psraw",
2007 int_x86_sse2_psra_w, int_x86_sse2_psrai_w>;
Nate Begemanc9bdb002008-05-13 01:47:52 +00002008defm PSRAD : PDI_binop_rmi_int<0xE2, 0x72, MRM4r, "psrad",
Evan Cheng22b942a2008-05-03 00:52:09 +00002009 int_x86_sse2_psra_d, int_x86_sse2_psrai_d>;
Chris Lattner77337992006-10-07 07:06:17 +00002010
Chris Lattner6970eda2006-10-07 19:49:05 +00002011// 128-bit logical shifts.
Jakob Stoklund Olesen4a2a6e72010-03-25 18:52:04 +00002012let Constraints = "$src1 = $dst", neverHasSideEffects = 1,
2013 ExeDomain = SSEPackedInt in {
Bill Wendlingddd35322007-05-02 23:11:52 +00002014 def PSLLDQri : PDIi8<0x73, MRM7r,
Evan Cheng64d80e32007-07-19 01:14:50 +00002015 (outs VR128:$dst), (ins VR128:$src1, i32i8imm:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002016 "pslldq\t{$src2, $dst|$dst, $src2}", []>;
Bill Wendlingddd35322007-05-02 23:11:52 +00002017 def PSRLDQri : PDIi8<0x73, MRM3r,
Evan Cheng64d80e32007-07-19 01:14:50 +00002018 (outs VR128:$dst), (ins VR128:$src1, i32i8imm:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002019 "psrldq\t{$src2, $dst|$dst, $src2}", []>;
Bill Wendlingddd35322007-05-02 23:11:52 +00002020 // PSRADQri doesn't exist in SSE[1-3].
Evan Chengff65e382006-04-04 21:49:39 +00002021}
2022
Chris Lattner6970eda2006-10-07 19:49:05 +00002023let Predicates = [HasSSE2] in {
2024 def : Pat<(int_x86_sse2_psll_dq VR128:$src1, imm:$src2),
Evan Cheng89321162009-10-28 06:30:34 +00002025 (v2i64 (PSLLDQri VR128:$src1, (BYTE_imm imm:$src2)))>;
Chris Lattner6970eda2006-10-07 19:49:05 +00002026 def : Pat<(int_x86_sse2_psrl_dq VR128:$src1, imm:$src2),
Evan Cheng89321162009-10-28 06:30:34 +00002027 (v2i64 (PSRLDQri VR128:$src1, (BYTE_imm imm:$src2)))>;
Bill Wendling5e249b42008-10-02 05:56:52 +00002028 def : Pat<(int_x86_sse2_psll_dq_bs VR128:$src1, imm:$src2),
2029 (v2i64 (PSLLDQri VR128:$src1, imm:$src2))>;
2030 def : Pat<(int_x86_sse2_psrl_dq_bs VR128:$src1, imm:$src2),
2031 (v2i64 (PSRLDQri VR128:$src1, imm:$src2))>;
Evan Cheng68c47cb2007-01-05 07:55:56 +00002032 def : Pat<(v2f64 (X86fsrl VR128:$src1, i32immSExt8:$src2)),
Evan Cheng89321162009-10-28 06:30:34 +00002033 (v2f64 (PSRLDQri VR128:$src1, (BYTE_imm imm:$src2)))>;
Evan Chengf26ffe92008-05-29 08:22:04 +00002034
2035 // Shift up / down and insert zero's.
2036 def : Pat<(v2i64 (X86vshl VR128:$src, (i8 imm:$amt))),
Evan Cheng89321162009-10-28 06:30:34 +00002037 (v2i64 (PSLLDQri VR128:$src, (BYTE_imm imm:$amt)))>;
Evan Chengf26ffe92008-05-29 08:22:04 +00002038 def : Pat<(v2i64 (X86vshr VR128:$src, (i8 imm:$amt))),
Evan Cheng89321162009-10-28 06:30:34 +00002039 (v2i64 (PSRLDQri VR128:$src, (BYTE_imm imm:$amt)))>;
Chris Lattner6970eda2006-10-07 19:49:05 +00002040}
2041
Evan Cheng506d3df2006-03-29 23:07:14 +00002042// Logical
Chris Lattnera7ebe552006-10-07 19:37:30 +00002043defm PAND : PDI_binop_rm_v2i64<0xDB, "pand", and, 1>;
2044defm POR : PDI_binop_rm_v2i64<0xEB, "por" , or , 1>;
2045defm PXOR : PDI_binop_rm_v2i64<0xEF, "pxor", xor, 1>;
2046
Jakob Stoklund Olesen4a2a6e72010-03-25 18:52:04 +00002047let Constraints = "$src1 = $dst", ExeDomain = SSEPackedInt in {
Bill Wendlingddd35322007-05-02 23:11:52 +00002048 def PANDNrr : PDI<0xDF, MRMSrcReg,
Evan Cheng64d80e32007-07-19 01:14:50 +00002049 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002050 "pandn\t{$src2, $dst|$dst, $src2}",
Bill Wendlingddd35322007-05-02 23:11:52 +00002051 [(set VR128:$dst, (v2i64 (and (vnot VR128:$src1),
2052 VR128:$src2)))]>;
Evan Cheng506d3df2006-03-29 23:07:14 +00002053
Bill Wendlingddd35322007-05-02 23:11:52 +00002054 def PANDNrm : PDI<0xDF, MRMSrcMem,
Evan Cheng64d80e32007-07-19 01:14:50 +00002055 (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002056 "pandn\t{$src2, $dst|$dst, $src2}",
Bill Wendlingddd35322007-05-02 23:11:52 +00002057 [(set VR128:$dst, (v2i64 (and (vnot VR128:$src1),
Dan Gohman7f55fcb2007-08-02 21:17:01 +00002058 (memopv2i64 addr:$src2))))]>;
Evan Cheng506d3df2006-03-29 23:07:14 +00002059}
2060
Evan Cheng9ab1ac52006-04-14 23:32:40 +00002061// SSE2 Integer comparison
Bill Wendlingddd35322007-05-02 23:11:52 +00002062defm PCMPEQB : PDI_binop_rm_int<0x74, "pcmpeqb", int_x86_sse2_pcmpeq_b>;
2063defm PCMPEQW : PDI_binop_rm_int<0x75, "pcmpeqw", int_x86_sse2_pcmpeq_w>;
2064defm PCMPEQD : PDI_binop_rm_int<0x76, "pcmpeqd", int_x86_sse2_pcmpeq_d>;
2065defm PCMPGTB : PDI_binop_rm_int<0x64, "pcmpgtb", int_x86_sse2_pcmpgt_b>;
2066defm PCMPGTW : PDI_binop_rm_int<0x65, "pcmpgtw", int_x86_sse2_pcmpgt_w>;
2067defm PCMPGTD : PDI_binop_rm_int<0x66, "pcmpgtd", int_x86_sse2_pcmpgt_d>;
Evan Cheng9ab1ac52006-04-14 23:32:40 +00002068
Nate Begeman30a0de92008-07-17 16:51:19 +00002069def : Pat<(v16i8 (X86pcmpeqb VR128:$src1, VR128:$src2)),
Nate Begeman0d1704b2008-05-12 23:09:43 +00002070 (PCMPEQBrr VR128:$src1, VR128:$src2)>;
Nate Begeman30a0de92008-07-17 16:51:19 +00002071def : Pat<(v16i8 (X86pcmpeqb VR128:$src1, (memop addr:$src2))),
Nate Begeman0d1704b2008-05-12 23:09:43 +00002072 (PCMPEQBrm VR128:$src1, addr:$src2)>;
Nate Begeman30a0de92008-07-17 16:51:19 +00002073def : Pat<(v8i16 (X86pcmpeqw VR128:$src1, VR128:$src2)),
Nate Begeman0d1704b2008-05-12 23:09:43 +00002074 (PCMPEQWrr VR128:$src1, VR128:$src2)>;
Nate Begeman30a0de92008-07-17 16:51:19 +00002075def : Pat<(v8i16 (X86pcmpeqw VR128:$src1, (memop addr:$src2))),
Nate Begeman0d1704b2008-05-12 23:09:43 +00002076 (PCMPEQWrm VR128:$src1, addr:$src2)>;
Nate Begeman30a0de92008-07-17 16:51:19 +00002077def : Pat<(v4i32 (X86pcmpeqd VR128:$src1, VR128:$src2)),
Nate Begeman0d1704b2008-05-12 23:09:43 +00002078 (PCMPEQDrr VR128:$src1, VR128:$src2)>;
Nate Begeman30a0de92008-07-17 16:51:19 +00002079def : Pat<(v4i32 (X86pcmpeqd VR128:$src1, (memop addr:$src2))),
Nate Begeman0d1704b2008-05-12 23:09:43 +00002080 (PCMPEQDrm VR128:$src1, addr:$src2)>;
2081
Nate Begeman30a0de92008-07-17 16:51:19 +00002082def : Pat<(v16i8 (X86pcmpgtb VR128:$src1, VR128:$src2)),
Nate Begeman0d1704b2008-05-12 23:09:43 +00002083 (PCMPGTBrr VR128:$src1, VR128:$src2)>;
Nate Begeman30a0de92008-07-17 16:51:19 +00002084def : Pat<(v16i8 (X86pcmpgtb VR128:$src1, (memop addr:$src2))),
Nate Begeman0d1704b2008-05-12 23:09:43 +00002085 (PCMPGTBrm VR128:$src1, addr:$src2)>;
Nate Begeman30a0de92008-07-17 16:51:19 +00002086def : Pat<(v8i16 (X86pcmpgtw VR128:$src1, VR128:$src2)),
Nate Begeman0d1704b2008-05-12 23:09:43 +00002087 (PCMPGTWrr VR128:$src1, VR128:$src2)>;
Nate Begeman30a0de92008-07-17 16:51:19 +00002088def : Pat<(v8i16 (X86pcmpgtw VR128:$src1, (memop addr:$src2))),
Nate Begeman0d1704b2008-05-12 23:09:43 +00002089 (PCMPGTWrm VR128:$src1, addr:$src2)>;
Nate Begeman30a0de92008-07-17 16:51:19 +00002090def : Pat<(v4i32 (X86pcmpgtd VR128:$src1, VR128:$src2)),
Nate Begeman0d1704b2008-05-12 23:09:43 +00002091 (PCMPGTDrr VR128:$src1, VR128:$src2)>;
Nate Begeman30a0de92008-07-17 16:51:19 +00002092def : Pat<(v4i32 (X86pcmpgtd VR128:$src1, (memop addr:$src2))),
Nate Begeman0d1704b2008-05-12 23:09:43 +00002093 (PCMPGTDrm VR128:$src1, addr:$src2)>;
2094
2095
Evan Cheng506d3df2006-03-29 23:07:14 +00002096// Pack instructions
Chris Lattner45e123c2006-10-07 19:02:31 +00002097defm PACKSSWB : PDI_binop_rm_int<0x63, "packsswb", int_x86_sse2_packsswb_128>;
2098defm PACKSSDW : PDI_binop_rm_int<0x6B, "packssdw", int_x86_sse2_packssdw_128>;
2099defm PACKUSWB : PDI_binop_rm_int<0x67, "packuswb", int_x86_sse2_packuswb_128>;
Evan Cheng506d3df2006-03-29 23:07:14 +00002100
Jakob Stoklund Olesen4a2a6e72010-03-25 18:52:04 +00002101let ExeDomain = SSEPackedInt in {
2102
Evan Cheng506d3df2006-03-29 23:07:14 +00002103// Shuffle and unpack instructions
Nate Begemana09008b2009-10-19 02:17:23 +00002104let AddedComplexity = 5 in {
Evan Cheng8703be42006-04-04 19:12:30 +00002105def PSHUFDri : PDIi8<0x70, MRMSrcReg,
Evan Cheng64d80e32007-07-19 01:14:50 +00002106 (outs VR128:$dst), (ins VR128:$src1, i8imm:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002107 "pshufd\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Nate Begeman9008ca62009-04-27 18:41:29 +00002108 [(set VR128:$dst, (v4i32 (pshufd:$src2
2109 VR128:$src1, (undef))))]>;
Evan Cheng8703be42006-04-04 19:12:30 +00002110def PSHUFDmi : PDIi8<0x70, MRMSrcMem,
Evan Cheng64d80e32007-07-19 01:14:50 +00002111 (outs VR128:$dst), (ins i128mem:$src1, i8imm:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002112 "pshufd\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Nate Begeman9008ca62009-04-27 18:41:29 +00002113 [(set VR128:$dst, (v4i32 (pshufd:$src2
Evan Chengc3630942009-12-09 21:00:30 +00002114 (bc_v4i32 (memopv2i64 addr:$src1)),
Eric Christopher44b93ff2009-07-31 20:07:27 +00002115 (undef))))]>;
Eric Christopher761411c2009-11-07 08:45:53 +00002116}
Evan Cheng506d3df2006-03-29 23:07:14 +00002117
2118// SSE2 with ImmT == Imm8 and XS prefix.
Evan Cheng8703be42006-04-04 19:12:30 +00002119def PSHUFHWri : Ii8<0x70, MRMSrcReg,
Evan Cheng64d80e32007-07-19 01:14:50 +00002120 (outs VR128:$dst), (ins VR128:$src1, i8imm:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002121 "pshufhw\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Nate Begeman9008ca62009-04-27 18:41:29 +00002122 [(set VR128:$dst, (v8i16 (pshufhw:$src2 VR128:$src1,
2123 (undef))))]>,
Evan Cheng506d3df2006-03-29 23:07:14 +00002124 XS, Requires<[HasSSE2]>;
Evan Cheng8703be42006-04-04 19:12:30 +00002125def PSHUFHWmi : Ii8<0x70, MRMSrcMem,
Evan Cheng64d80e32007-07-19 01:14:50 +00002126 (outs VR128:$dst), (ins i128mem:$src1, i8imm:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002127 "pshufhw\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Nate Begeman9008ca62009-04-27 18:41:29 +00002128 [(set VR128:$dst, (v8i16 (pshufhw:$src2
Eric Christopher44b93ff2009-07-31 20:07:27 +00002129 (bc_v8i16 (memopv2i64 addr:$src1)),
2130 (undef))))]>,
Evan Cheng506d3df2006-03-29 23:07:14 +00002131 XS, Requires<[HasSSE2]>;
2132
2133// SSE2 with ImmT == Imm8 and XD prefix.
Evan Cheng8703be42006-04-04 19:12:30 +00002134def PSHUFLWri : Ii8<0x70, MRMSrcReg,
Nate Begeman9008ca62009-04-27 18:41:29 +00002135 (outs VR128:$dst), (ins VR128:$src1, i8imm:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002136 "pshuflw\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Nate Begeman9008ca62009-04-27 18:41:29 +00002137 [(set VR128:$dst, (v8i16 (pshuflw:$src2 VR128:$src1,
2138 (undef))))]>,
Evan Cheng506d3df2006-03-29 23:07:14 +00002139 XD, Requires<[HasSSE2]>;
Evan Cheng8703be42006-04-04 19:12:30 +00002140def PSHUFLWmi : Ii8<0x70, MRMSrcMem,
Nate Begeman9008ca62009-04-27 18:41:29 +00002141 (outs VR128:$dst), (ins i128mem:$src1, i8imm:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002142 "pshuflw\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Nate Begeman9008ca62009-04-27 18:41:29 +00002143 [(set VR128:$dst, (v8i16 (pshuflw:$src2
2144 (bc_v8i16 (memopv2i64 addr:$src1)),
2145 (undef))))]>,
Evan Cheng506d3df2006-03-29 23:07:14 +00002146 XD, Requires<[HasSSE2]>;
2147
Bruno Cardoso Lopes7f5b0d82010-06-01 17:02:50 +00002148// Unpack instructions
2149multiclass sse2_unpack<bits<8> opc, string OpcodeStr, ValueType vt,
2150 PatFrag unp_frag, PatFrag bc_frag> {
2151 def rr : PDI<opc, MRMSrcReg,
2152 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
2153 !strconcat(OpcodeStr,"\t{$src2, $dst|$dst, $src2}"),
2154 [(set VR128:$dst, (vt (unp_frag VR128:$src1, VR128:$src2)))]>;
2155 def rm : PDI<opc, MRMSrcMem,
2156 (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
2157 !strconcat(OpcodeStr,"\t{$src2, $dst|$dst, $src2}"),
2158 [(set VR128:$dst, (unp_frag VR128:$src1,
2159 (bc_frag (memopv2i64
2160 addr:$src2))))]>;
2161}
Evan Chengc60bd972006-03-25 09:37:23 +00002162
Evan Chenge9083d62008-03-05 08:19:16 +00002163let Constraints = "$src1 = $dst" in {
Bruno Cardoso Lopes7f5b0d82010-06-01 17:02:50 +00002164 defm PUNPCKLBW : sse2_unpack<0x60, "punpcklbw", v16i8, unpckl, bc_v16i8>;
2165 defm PUNPCKLWD : sse2_unpack<0x61, "punpcklwd", v8i16, unpckl, bc_v8i16>;
2166 defm PUNPCKLDQ : sse2_unpack<0x62, "punpckldq", v4i32, unpckl, bc_v4i32>;
2167
2168 /// FIXME: we could eliminate this and use sse2_unpack instead if tblgen
2169 /// knew to collapse (bitconvert VT to VT) into its operand.
Eric Christopher44b93ff2009-07-31 20:07:27 +00002170 def PUNPCKLQDQrr : PDI<0x6C, MRMSrcReg,
Evan Cheng64d80e32007-07-19 01:14:50 +00002171 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002172 "punpcklqdq\t{$src2, $dst|$dst, $src2}",
Bill Wendlingddd35322007-05-02 23:11:52 +00002173 [(set VR128:$dst,
Nate Begeman9008ca62009-04-27 18:41:29 +00002174 (v2i64 (unpckl VR128:$src1, VR128:$src2)))]>;
Eric Christopher44b93ff2009-07-31 20:07:27 +00002175 def PUNPCKLQDQrm : PDI<0x6C, MRMSrcMem,
Evan Cheng64d80e32007-07-19 01:14:50 +00002176 (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002177 "punpcklqdq\t{$src2, $dst|$dst, $src2}",
Bill Wendlingddd35322007-05-02 23:11:52 +00002178 [(set VR128:$dst,
Nate Begeman9008ca62009-04-27 18:41:29 +00002179 (v2i64 (unpckl VR128:$src1,
2180 (memopv2i64 addr:$src2))))]>;
Eric Christopher44b93ff2009-07-31 20:07:27 +00002181
Bruno Cardoso Lopes7f5b0d82010-06-01 17:02:50 +00002182 defm PUNPCKHBW : sse2_unpack<0x68, "punpckhbw", v16i8, unpckh, bc_v16i8>;
2183 defm PUNPCKHWD : sse2_unpack<0x69, "punpckhwd", v8i16, unpckh, bc_v8i16>;
2184 defm PUNPCKHDQ : sse2_unpack<0x6A, "punpckhdq", v4i32, unpckh, bc_v4i32>;
2185
2186 /// FIXME: we could eliminate this and use sse2_unpack instead if tblgen
2187 /// knew to collapse (bitconvert VT to VT) into its operand.
Eric Christopher44b93ff2009-07-31 20:07:27 +00002188 def PUNPCKHQDQrr : PDI<0x6D, MRMSrcReg,
Evan Cheng64d80e32007-07-19 01:14:50 +00002189 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002190 "punpckhqdq\t{$src2, $dst|$dst, $src2}",
Bill Wendlingddd35322007-05-02 23:11:52 +00002191 [(set VR128:$dst,
Nate Begeman9008ca62009-04-27 18:41:29 +00002192 (v2i64 (unpckh VR128:$src1, VR128:$src2)))]>;
Eric Christopher44b93ff2009-07-31 20:07:27 +00002193 def PUNPCKHQDQrm : PDI<0x6D, MRMSrcMem,
Evan Cheng64d80e32007-07-19 01:14:50 +00002194 (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002195 "punpckhqdq\t{$src2, $dst|$dst, $src2}",
Bill Wendlingddd35322007-05-02 23:11:52 +00002196 [(set VR128:$dst,
Nate Begeman9008ca62009-04-27 18:41:29 +00002197 (v2i64 (unpckh VR128:$src1,
2198 (memopv2i64 addr:$src2))))]>;
Evan Chenga971f6f2006-03-23 01:57:24 +00002199}
Evan Cheng82521dd2006-03-21 07:09:35 +00002200
Evan Chengb067a1e2006-03-31 19:22:53 +00002201// Extract / Insert
Evan Cheng9ab1ac52006-04-14 23:32:40 +00002202def PEXTRWri : PDIi8<0xC5, MRMSrcReg,
Evan Cheng64d80e32007-07-19 01:14:50 +00002203 (outs GR32:$dst), (ins VR128:$src1, i32i8imm:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002204 "pextrw\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Evan Cheng069287d2006-05-16 07:21:53 +00002205 [(set GR32:$dst, (X86pextrw (v8i16 VR128:$src1),
Nate Begeman14d12ca2008-02-11 04:19:36 +00002206 imm:$src2))]>;
Evan Chenge9083d62008-03-05 08:19:16 +00002207let Constraints = "$src1 = $dst" in {
Bill Wendlingddd35322007-05-02 23:11:52 +00002208 def PINSRWrri : PDIi8<0xC4, MRMSrcReg,
Evan Cheng64d80e32007-07-19 01:14:50 +00002209 (outs VR128:$dst), (ins VR128:$src1,
Bill Wendlingddd35322007-05-02 23:11:52 +00002210 GR32:$src2, i32i8imm:$src3),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002211 "pinsrw\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Bill Wendlingddd35322007-05-02 23:11:52 +00002212 [(set VR128:$dst,
Nate Begeman14d12ca2008-02-11 04:19:36 +00002213 (X86pinsrw VR128:$src1, GR32:$src2, imm:$src3))]>;
Bill Wendlingddd35322007-05-02 23:11:52 +00002214 def PINSRWrmi : PDIi8<0xC4, MRMSrcMem,
Evan Cheng64d80e32007-07-19 01:14:50 +00002215 (outs VR128:$dst), (ins VR128:$src1,
Bill Wendlingddd35322007-05-02 23:11:52 +00002216 i16mem:$src2, i32i8imm:$src3),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002217 "pinsrw\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Eric Christopher44b93ff2009-07-31 20:07:27 +00002218 [(set VR128:$dst,
Nate Begeman14d12ca2008-02-11 04:19:36 +00002219 (X86pinsrw VR128:$src1, (extloadi16 addr:$src2),
2220 imm:$src3))]>;
Evan Chengb067a1e2006-03-31 19:22:53 +00002221}
2222
Evan Chengc5fb2b12006-03-30 00:33:26 +00002223// Mask creation
Evan Cheng64d80e32007-07-19 01:14:50 +00002224def PMOVMSKBrr : PDI<0xD7, MRMSrcReg, (outs GR32:$dst), (ins VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002225 "pmovmskb\t{$src, $dst|$dst, $src}",
Evan Cheng069287d2006-05-16 07:21:53 +00002226 [(set GR32:$dst, (int_x86_sse2_pmovmskb_128 VR128:$src))]>;
Evan Chengc5fb2b12006-03-30 00:33:26 +00002227
Evan Chengfcf5e212006-04-11 06:57:30 +00002228// Conditional store
Evan Cheng071a2792007-09-11 19:55:27 +00002229let Uses = [EDI] in
Evan Cheng64d80e32007-07-19 01:14:50 +00002230def MASKMOVDQU : PDI<0xF7, MRMSrcReg, (outs), (ins VR128:$src, VR128:$mask),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002231 "maskmovdqu\t{$mask, $src|$src, $mask}",
Evan Cheng071a2792007-09-11 19:55:27 +00002232 [(int_x86_sse2_maskmov_dqu VR128:$src, VR128:$mask, EDI)]>;
Evan Chengfcf5e212006-04-11 06:57:30 +00002233
Evan Cheng1d768642009-02-10 22:06:28 +00002234let Uses = [RDI] in
2235def MASKMOVDQU64 : PDI<0xF7, MRMSrcReg, (outs), (ins VR128:$src, VR128:$mask),
2236 "maskmovdqu\t{$mask, $src|$src, $mask}",
2237 [(int_x86_sse2_maskmov_dqu VR128:$src, VR128:$mask, RDI)]>;
2238
Jakob Stoklund Olesen4a2a6e72010-03-25 18:52:04 +00002239} // ExeDomain = SSEPackedInt
2240
Evan Chengecac9cb2006-03-25 06:03:26 +00002241// Non-temporal stores
David Greene8939b0d2010-02-16 20:50:18 +00002242def MOVNTPDmr_Int : PDI<0x2B, MRMDestMem, (outs), (ins i128mem:$dst, VR128:$src),
2243 "movntpd\t{$src, $dst|$dst, $src}",
2244 [(int_x86_sse2_movnt_pd addr:$dst, VR128:$src)]>;
Jakob Stoklund Olesen4a2a6e72010-03-25 18:52:04 +00002245let ExeDomain = SSEPackedInt in
David Greene8939b0d2010-02-16 20:50:18 +00002246def MOVNTDQmr_Int : PDI<0xE7, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
2247 "movntdq\t{$src, $dst|$dst, $src}",
2248 [(int_x86_sse2_movnt_dq addr:$dst, VR128:$src)]>;
2249def MOVNTImr_Int : I<0xC3, MRMDestMem, (outs), (ins i32mem:$dst, GR32:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002250 "movnti\t{$src, $dst|$dst, $src}",
Eric Christopher44b93ff2009-07-31 20:07:27 +00002251 [(int_x86_sse2_movnt_i addr:$dst, GR32:$src)]>,
Evan Chengfcf5e212006-04-11 06:57:30 +00002252 TB, Requires<[HasSSE2]>;
Evan Chengecac9cb2006-03-25 06:03:26 +00002253
David Greene8939b0d2010-02-16 20:50:18 +00002254let AddedComplexity = 400 in { // Prefer non-temporal versions
2255def MOVNTPDmr : PDI<0x2B, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
2256 "movntpd\t{$src, $dst|$dst, $src}",
2257 [(alignednontemporalstore(v2f64 VR128:$src), addr:$dst)]>;
2258
Jakob Stoklund Olesen4a2a6e72010-03-25 18:52:04 +00002259let ExeDomain = SSEPackedInt in
David Greene8939b0d2010-02-16 20:50:18 +00002260def MOVNTDQmr : PDI<0xE7, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
2261 "movntdq\t{$src, $dst|$dst, $src}",
2262 [(alignednontemporalstore (v4f32 VR128:$src), addr:$dst)]>;
David Greene8939b0d2010-02-16 20:50:18 +00002263}
2264
Evan Chengf3e1b1d2006-04-14 07:43:12 +00002265// Flush cache
Evan Cheng64d80e32007-07-19 01:14:50 +00002266def CLFLUSH : I<0xAE, MRM7m, (outs), (ins i8mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002267 "clflush\t$src", [(int_x86_sse2_clflush addr:$src)]>,
Evan Chengf3e1b1d2006-04-14 07:43:12 +00002268 TB, Requires<[HasSSE2]>;
2269
2270// Load, store, and memory fence
Chris Lattnereaca5fa2010-02-12 23:54:57 +00002271def LFENCE : I<0xAE, MRM_E8, (outs), (ins),
Evan Chengf3e1b1d2006-04-14 07:43:12 +00002272 "lfence", [(int_x86_sse2_lfence)]>, TB, Requires<[HasSSE2]>;
Chris Lattnereaca5fa2010-02-12 23:54:57 +00002273def MFENCE : I<0xAE, MRM_F0, (outs), (ins),
Evan Chengf3e1b1d2006-04-14 07:43:12 +00002274 "mfence", [(int_x86_sse2_mfence)]>, TB, Requires<[HasSSE2]>;
Evan Chengecac9cb2006-03-25 06:03:26 +00002275
Dan Gohman14aaeac2010-05-20 01:35:50 +00002276// Pause. This "instruction" is encoded as "rep; nop", so even though it
Dan Gohmand9c2af52010-05-26 18:03:53 +00002277// was introduced with SSE2, it's backward compatible.
Dan Gohman14aaeac2010-05-20 01:35:50 +00002278def PAUSE : I<0x90, RawFrm, (outs), (ins), "pause", []>, REP;
2279
Andrew Lenharth22c5c1b2008-02-16 01:24:58 +00002280//TODO: custom lower this so as to never even generate the noop
Chris Lattner6d9f86b2010-02-23 06:54:29 +00002281def : Pat<(membarrier (i8 imm), (i8 imm), (i8 imm), (i8 imm),
Andrew Lenharth22c5c1b2008-02-16 01:24:58 +00002282 (i8 0)), (NOOP)>;
2283def : Pat<(membarrier (i8 0), (i8 0), (i8 0), (i8 1), (i8 1)), (SFENCE)>;
2284def : Pat<(membarrier (i8 1), (i8 0), (i8 0), (i8 0), (i8 1)), (LFENCE)>;
Chris Lattner6d9f86b2010-02-23 06:54:29 +00002285def : Pat<(membarrier (i8 imm), (i8 imm), (i8 imm), (i8 imm),
Andrew Lenharth22c5c1b2008-02-16 01:24:58 +00002286 (i8 1)), (MFENCE)>;
2287
Evan Chengffea91e2006-03-26 09:53:12 +00002288// Alias instructions that map zero vector to pxor / xorp* for sse.
Dan Gohman15511cf2008-12-03 18:15:48 +00002289// We set canFoldAsLoad because this can be converted to a constant-pool
Dan Gohman62c939d2008-12-03 05:21:24 +00002290// load of an all-ones value if folding it would be beneficial.
Daniel Dunbar7417b762009-08-11 22:17:52 +00002291let isReMaterializable = 1, isAsCheapAsAMove = 1, canFoldAsLoad = 1,
Jakob Stoklund Olesen428e1522010-03-30 22:46:55 +00002292 isCodeGenOnly = 1, ExeDomain = SSEPackedInt in
Chris Lattner28c1d292010-02-05 21:30:49 +00002293 // FIXME: Change encoding to pseudo.
2294 def V_SETALLONES : PDI<0x76, MRMInitReg, (outs VR128:$dst), (ins), "",
Chris Lattner8a594482007-11-25 00:24:49 +00002295 [(set VR128:$dst, (v4i32 immAllOnesV))]>;
Evan Cheng386031a2006-03-24 07:29:27 +00002296
Evan Cheng64d80e32007-07-19 01:14:50 +00002297def MOVDI2PDIrr : PDI<0x6E, MRMSrcReg, (outs VR128:$dst), (ins GR32:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002298 "movd\t{$src, $dst|$dst, $src}",
Evan Cheng11e15b32006-04-03 20:53:28 +00002299 [(set VR128:$dst,
Evan Cheng069287d2006-05-16 07:21:53 +00002300 (v4i32 (scalar_to_vector GR32:$src)))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00002301def MOVDI2PDIrm : PDI<0x6E, MRMSrcMem, (outs VR128:$dst), (ins i32mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002302 "movd\t{$src, $dst|$dst, $src}",
Evan Cheng11e15b32006-04-03 20:53:28 +00002303 [(set VR128:$dst,
2304 (v4i32 (scalar_to_vector (loadi32 addr:$src))))]>;
Evan Chengebf01d62006-11-16 23:33:25 +00002305
Evan Cheng64d80e32007-07-19 01:14:50 +00002306def MOVDI2SSrr : PDI<0x6E, MRMSrcReg, (outs FR32:$dst), (ins GR32:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002307 "movd\t{$src, $dst|$dst, $src}",
Chris Lattnerf3597a12006-12-05 18:45:06 +00002308 [(set FR32:$dst, (bitconvert GR32:$src))]>;
2309
Evan Cheng64d80e32007-07-19 01:14:50 +00002310def MOVDI2SSrm : PDI<0x6E, MRMSrcMem, (outs FR32:$dst), (ins i32mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002311 "movd\t{$src, $dst|$dst, $src}",
Evan Chengc9f09232006-12-14 19:43:11 +00002312 [(set FR32:$dst, (bitconvert (loadi32 addr:$src)))]>;
Chris Lattnerf3597a12006-12-05 18:45:06 +00002313
Evan Cheng11e15b32006-04-03 20:53:28 +00002314// SSE2 instructions with XS prefix
Evan Cheng64d80e32007-07-19 01:14:50 +00002315def MOVQI2PQIrm : I<0x7E, MRMSrcMem, (outs VR128:$dst), (ins i64mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002316 "movq\t{$src, $dst|$dst, $src}",
Evan Cheng11e15b32006-04-03 20:53:28 +00002317 [(set VR128:$dst,
2318 (v2i64 (scalar_to_vector (loadi64 addr:$src))))]>, XS,
2319 Requires<[HasSSE2]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00002320def MOVPQI2QImr : PDI<0xD6, MRMDestMem, (outs), (ins i64mem:$dst, VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002321 "movq\t{$src, $dst|$dst, $src}",
Evan Chengebf01d62006-11-16 23:33:25 +00002322 [(store (i64 (vector_extract (v2i64 VR128:$src),
2323 (iPTR 0))), addr:$dst)]>;
2324
Dan Gohman874cada2010-02-28 00:17:42 +00002325def : Pat<(f64 (vector_extract (v2f64 VR128:$src), (iPTR 0))),
Jakob Stoklund Olesen3458e9e2010-05-24 14:48:17 +00002326 (f64 (EXTRACT_SUBREG (v2f64 VR128:$src), sub_sd))>;
Dan Gohman874cada2010-02-28 00:17:42 +00002327
Evan Cheng64d80e32007-07-19 01:14:50 +00002328def MOVPDI2DIrr : PDI<0x7E, MRMDestReg, (outs GR32:$dst), (ins VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002329 "movd\t{$src, $dst|$dst, $src}",
Evan Cheng069287d2006-05-16 07:21:53 +00002330 [(set GR32:$dst, (vector_extract (v4i32 VR128:$src),
Evan Cheng015188f2006-06-15 08:14:54 +00002331 (iPTR 0)))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00002332def MOVPDI2DImr : PDI<0x7E, MRMDestMem, (outs), (ins i32mem:$dst, VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002333 "movd\t{$src, $dst|$dst, $src}",
Evan Cheng11e15b32006-04-03 20:53:28 +00002334 [(store (i32 (vector_extract (v4i32 VR128:$src),
Evan Cheng015188f2006-06-15 08:14:54 +00002335 (iPTR 0))), addr:$dst)]>;
Evan Cheng11e15b32006-04-03 20:53:28 +00002336
Evan Cheng64d80e32007-07-19 01:14:50 +00002337def MOVSS2DIrr : PDI<0x7E, MRMDestReg, (outs GR32:$dst), (ins FR32:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002338 "movd\t{$src, $dst|$dst, $src}",
Evan Chengc9f09232006-12-14 19:43:11 +00002339 [(set GR32:$dst, (bitconvert FR32:$src))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00002340def MOVSS2DImr : PDI<0x7E, MRMDestMem, (outs), (ins i32mem:$dst, FR32:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002341 "movd\t{$src, $dst|$dst, $src}",
Evan Chengc9f09232006-12-14 19:43:11 +00002342 [(store (i32 (bitconvert FR32:$src)), addr:$dst)]>;
Chris Lattnerf3597a12006-12-05 18:45:06 +00002343
Evan Cheng397edef2006-04-11 22:28:25 +00002344// Store / copy lower 64-bits of a XMM register.
Evan Cheng64d80e32007-07-19 01:14:50 +00002345def MOVLQ128mr : PDI<0xD6, MRMDestMem, (outs), (ins i64mem:$dst, VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002346 "movq\t{$src, $dst|$dst, $src}",
Evan Cheng397edef2006-04-11 22:28:25 +00002347 [(int_x86_sse2_storel_dq addr:$dst, VR128:$src)]>;
2348
Evan Cheng017dcc62006-04-21 01:05:10 +00002349// movd / movq to XMM register zero-extends
Evan Cheng7a831ce2007-12-15 03:00:47 +00002350let AddedComplexity = 15 in {
Evan Cheng64d80e32007-07-19 01:14:50 +00002351def MOVZDI2PDIrr : PDI<0x6E, MRMSrcReg, (outs VR128:$dst), (ins GR32:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002352 "movd\t{$src, $dst|$dst, $src}",
Evan Chengd880b972008-05-09 21:53:03 +00002353 [(set VR128:$dst, (v4i32 (X86vzmovl
Evan Cheng7e2ff772008-05-08 00:57:18 +00002354 (v4i32 (scalar_to_vector GR32:$src)))))]>;
Evan Cheng7a831ce2007-12-15 03:00:47 +00002355// This is X86-64 only.
2356def MOVZQI2PQIrr : RPDI<0x6E, MRMSrcReg, (outs VR128:$dst), (ins GR64:$src),
2357 "mov{d|q}\t{$src, $dst|$dst, $src}",
Evan Chengd880b972008-05-09 21:53:03 +00002358 [(set VR128:$dst, (v2i64 (X86vzmovl
Evan Cheng7e2ff772008-05-08 00:57:18 +00002359 (v2i64 (scalar_to_vector GR64:$src)))))]>;
Evan Cheng7a831ce2007-12-15 03:00:47 +00002360}
2361
2362let AddedComplexity = 20 in {
Evan Cheng64d80e32007-07-19 01:14:50 +00002363def MOVZDI2PDIrm : PDI<0x6E, MRMSrcMem, (outs VR128:$dst), (ins i32mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002364 "movd\t{$src, $dst|$dst, $src}",
Bill Wendlingddd35322007-05-02 23:11:52 +00002365 [(set VR128:$dst,
Evan Chengd880b972008-05-09 21:53:03 +00002366 (v4i32 (X86vzmovl (v4i32 (scalar_to_vector
Evan Cheng7e2ff772008-05-08 00:57:18 +00002367 (loadi32 addr:$src))))))]>;
Evan Chengc36c0ab2008-05-22 18:56:56 +00002368
2369def : Pat<(v4i32 (X86vzmovl (loadv4i32 addr:$src))),
2370 (MOVZDI2PDIrm addr:$src)>;
2371def : Pat<(v4i32 (X86vzmovl (bc_v4i32 (loadv4f32 addr:$src)))),
2372 (MOVZDI2PDIrm addr:$src)>;
Duncan Sandsd4b9c172008-06-13 19:07:40 +00002373def : Pat<(v4i32 (X86vzmovl (bc_v4i32 (loadv2i64 addr:$src)))),
2374 (MOVZDI2PDIrm addr:$src)>;
Evan Chengc36c0ab2008-05-22 18:56:56 +00002375
Evan Cheng64d80e32007-07-19 01:14:50 +00002376def MOVZQI2PQIrm : I<0x7E, MRMSrcMem, (outs VR128:$dst), (ins i64mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002377 "movq\t{$src, $dst|$dst, $src}",
Evan Cheng7a831ce2007-12-15 03:00:47 +00002378 [(set VR128:$dst,
Evan Chengd880b972008-05-09 21:53:03 +00002379 (v2i64 (X86vzmovl (v2i64 (scalar_to_vector
Evan Cheng7e2ff772008-05-08 00:57:18 +00002380 (loadi64 addr:$src))))))]>, XS,
Evan Cheng7a831ce2007-12-15 03:00:47 +00002381 Requires<[HasSSE2]>;
Evan Cheng48090aa2006-03-21 23:01:21 +00002382
Evan Chengc36c0ab2008-05-22 18:56:56 +00002383def : Pat<(v2i64 (X86vzmovl (loadv2i64 addr:$src))),
2384 (MOVZQI2PQIrm addr:$src)>;
2385def : Pat<(v2i64 (X86vzmovl (bc_v2i64 (loadv4f32 addr:$src)))),
2386 (MOVZQI2PQIrm addr:$src)>;
Evan Chengd880b972008-05-09 21:53:03 +00002387def : Pat<(v2i64 (X86vzload addr:$src)), (MOVZQI2PQIrm addr:$src)>;
Evan Chengb70ea0b2008-05-10 00:59:18 +00002388}
Evan Chengd880b972008-05-09 21:53:03 +00002389
Evan Cheng7a831ce2007-12-15 03:00:47 +00002390// Moving from XMM to XMM and clear upper 64 bits. Note, there is a bug in
2391// IA32 document. movq xmm1, xmm2 does clear the high bits.
2392let AddedComplexity = 15 in
2393def MOVZPQILo2PQIrr : I<0x7E, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
2394 "movq\t{$src, $dst|$dst, $src}",
Evan Chengd880b972008-05-09 21:53:03 +00002395 [(set VR128:$dst, (v2i64 (X86vzmovl (v2i64 VR128:$src))))]>,
Evan Cheng7a831ce2007-12-15 03:00:47 +00002396 XS, Requires<[HasSSE2]>;
2397
Evan Cheng8e8de682008-05-20 18:24:47 +00002398let AddedComplexity = 20 in {
Evan Cheng7a831ce2007-12-15 03:00:47 +00002399def MOVZPQILo2PQIrm : I<0x7E, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
2400 "movq\t{$src, $dst|$dst, $src}",
Evan Chengd880b972008-05-09 21:53:03 +00002401 [(set VR128:$dst, (v2i64 (X86vzmovl
Evan Cheng8e8de682008-05-20 18:24:47 +00002402 (loadv2i64 addr:$src))))]>,
Evan Cheng7a831ce2007-12-15 03:00:47 +00002403 XS, Requires<[HasSSE2]>;
Bill Wendlingddd35322007-05-02 23:11:52 +00002404
Evan Cheng8e8de682008-05-20 18:24:47 +00002405def : Pat<(v2i64 (X86vzmovl (bc_v2i64 (loadv4i32 addr:$src)))),
2406 (MOVZPQILo2PQIrm addr:$src)>;
2407}
2408
Sean Callanan108934c2009-12-18 00:01:26 +00002409// Instructions for the disassembler
2410// xr = XMM register
2411// xm = mem64
2412
2413def MOVQxrxr : I<0x7E, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
2414 "movq\t{$src, $dst|$dst, $src}", []>, XS;
2415
Eric Christopher44b93ff2009-07-31 20:07:27 +00002416//===---------------------------------------------------------------------===//
Bill Wendlingddd35322007-05-02 23:11:52 +00002417// SSE3 Instructions
Eric Christopher44b93ff2009-07-31 20:07:27 +00002418//===---------------------------------------------------------------------===//
Bill Wendlingddd35322007-05-02 23:11:52 +00002419
Bruno Cardoso Lopesf23919b2010-06-22 18:09:32 +00002420// Conversion Instructions
2421def CVTPD2DQrm : S3DI<0xE6, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
2422 "cvtpd2dq\t{$src, $dst|$dst, $src}", []>;
2423def CVTPD2DQrr : S3DI<0xE6, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
2424 "cvtpd2dq\t{$src, $dst|$dst, $src}", []>;
2425def CVTDQ2PDrm : S3SI<0xE6, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
2426 "cvtdq2pd\t{$src, $dst|$dst, $src}", []>;
2427def CVTDQ2PDrr : S3SI<0xE6, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
2428 "cvtdq2pd\t{$src, $dst|$dst, $src}", []>;
2429
Bill Wendlingddd35322007-05-02 23:11:52 +00002430// Move Instructions
Evan Cheng64d80e32007-07-19 01:14:50 +00002431def MOVSHDUPrr : S3SI<0x16, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002432 "movshdup\t{$src, $dst|$dst, $src}",
Nate Begeman9008ca62009-04-27 18:41:29 +00002433 [(set VR128:$dst, (v4f32 (movshdup
2434 VR128:$src, (undef))))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00002435def MOVSHDUPrm : S3SI<0x16, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002436 "movshdup\t{$src, $dst|$dst, $src}",
Nate Begeman9008ca62009-04-27 18:41:29 +00002437 [(set VR128:$dst, (movshdup
2438 (memopv4f32 addr:$src), (undef)))]>;
Bill Wendlingddd35322007-05-02 23:11:52 +00002439
Evan Cheng64d80e32007-07-19 01:14:50 +00002440def MOVSLDUPrr : S3SI<0x12, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002441 "movsldup\t{$src, $dst|$dst, $src}",
Nate Begeman9008ca62009-04-27 18:41:29 +00002442 [(set VR128:$dst, (v4f32 (movsldup
2443 VR128:$src, (undef))))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00002444def MOVSLDUPrm : S3SI<0x12, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002445 "movsldup\t{$src, $dst|$dst, $src}",
Nate Begeman9008ca62009-04-27 18:41:29 +00002446 [(set VR128:$dst, (movsldup
2447 (memopv4f32 addr:$src), (undef)))]>;
Bill Wendlingddd35322007-05-02 23:11:52 +00002448
Evan Cheng64d80e32007-07-19 01:14:50 +00002449def MOVDDUPrr : S3DI<0x12, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002450 "movddup\t{$src, $dst|$dst, $src}",
Nate Begeman9008ca62009-04-27 18:41:29 +00002451 [(set VR128:$dst,(v2f64 (movddup VR128:$src, (undef))))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00002452def MOVDDUPrm : S3DI<0x12, MRMSrcMem, (outs VR128:$dst), (ins f64mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002453 "movddup\t{$src, $dst|$dst, $src}",
Evan Cheng0b457f02008-09-25 20:50:48 +00002454 [(set VR128:$dst,
Nate Begeman9008ca62009-04-27 18:41:29 +00002455 (v2f64 (movddup (scalar_to_vector (loadf64 addr:$src)),
2456 (undef))))]>;
Evan Cheng0b457f02008-09-25 20:50:48 +00002457
Nate Begeman9008ca62009-04-27 18:41:29 +00002458def : Pat<(movddup (bc_v2f64 (v2i64 (scalar_to_vector (loadi64 addr:$src)))),
2459 (undef)),
Evan Cheng0b457f02008-09-25 20:50:48 +00002460 (MOVDDUPrm addr:$src)>, Requires<[HasSSE3]>;
Nate Begemanec8eee22009-04-29 22:47:44 +00002461
2462let AddedComplexity = 5 in {
Nate Begeman9008ca62009-04-27 18:41:29 +00002463def : Pat<(movddup (memopv2f64 addr:$src), (undef)),
Evan Cheng0b457f02008-09-25 20:50:48 +00002464 (MOVDDUPrm addr:$src)>, Requires<[HasSSE3]>;
Nate Begemanec8eee22009-04-29 22:47:44 +00002465def : Pat<(movddup (bc_v4f32 (memopv2f64 addr:$src)), (undef)),
2466 (MOVDDUPrm addr:$src)>, Requires<[HasSSE3]>;
2467def : Pat<(movddup (memopv2i64 addr:$src), (undef)),
2468 (MOVDDUPrm addr:$src)>, Requires<[HasSSE3]>;
2469def : Pat<(movddup (bc_v4i32 (memopv2i64 addr:$src)), (undef)),
2470 (MOVDDUPrm addr:$src)>, Requires<[HasSSE3]>;
2471}
Bill Wendlingddd35322007-05-02 23:11:52 +00002472
2473// Arithmetic
Evan Chenge9083d62008-03-05 08:19:16 +00002474let Constraints = "$src1 = $dst" in {
Bill Wendlingddd35322007-05-02 23:11:52 +00002475 def ADDSUBPSrr : S3DI<0xD0, MRMSrcReg,
Evan Cheng64d80e32007-07-19 01:14:50 +00002476 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002477 "addsubps\t{$src2, $dst|$dst, $src2}",
Bill Wendlingddd35322007-05-02 23:11:52 +00002478 [(set VR128:$dst, (int_x86_sse3_addsub_ps VR128:$src1,
2479 VR128:$src2))]>;
2480 def ADDSUBPSrm : S3DI<0xD0, MRMSrcMem,
Evan Cheng64d80e32007-07-19 01:14:50 +00002481 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002482 "addsubps\t{$src2, $dst|$dst, $src2}",
Bill Wendlingddd35322007-05-02 23:11:52 +00002483 [(set VR128:$dst, (int_x86_sse3_addsub_ps VR128:$src1,
Evan Chengb1938262008-05-23 00:37:07 +00002484 (memop addr:$src2)))]>;
Bill Wendlingddd35322007-05-02 23:11:52 +00002485 def ADDSUBPDrr : S3I<0xD0, MRMSrcReg,
Evan Cheng64d80e32007-07-19 01:14:50 +00002486 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002487 "addsubpd\t{$src2, $dst|$dst, $src2}",
Bill Wendlingddd35322007-05-02 23:11:52 +00002488 [(set VR128:$dst, (int_x86_sse3_addsub_pd VR128:$src1,
2489 VR128:$src2))]>;
2490 def ADDSUBPDrm : S3I<0xD0, MRMSrcMem,
Evan Cheng64d80e32007-07-19 01:14:50 +00002491 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002492 "addsubpd\t{$src2, $dst|$dst, $src2}",
Bill Wendlingddd35322007-05-02 23:11:52 +00002493 [(set VR128:$dst, (int_x86_sse3_addsub_pd VR128:$src1,
Evan Chengb1938262008-05-23 00:37:07 +00002494 (memop addr:$src2)))]>;
Bill Wendlingddd35322007-05-02 23:11:52 +00002495}
2496
Evan Cheng64d80e32007-07-19 01:14:50 +00002497def LDDQUrm : S3DI<0xF0, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002498 "lddqu\t{$src, $dst|$dst, $src}",
Bill Wendlingddd35322007-05-02 23:11:52 +00002499 [(set VR128:$dst, (int_x86_sse3_ldu_dq addr:$src))]>;
2500
2501// Horizontal ops
2502class S3D_Intrr<bits<8> o, string OpcodeStr, Intrinsic IntId>
Evan Cheng64d80e32007-07-19 01:14:50 +00002503 : S3DI<o, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002504 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Bill Wendlingddd35322007-05-02 23:11:52 +00002505 [(set VR128:$dst, (v4f32 (IntId VR128:$src1, VR128:$src2)))]>;
2506class S3D_Intrm<bits<8> o, string OpcodeStr, Intrinsic IntId>
Evan Cheng64d80e32007-07-19 01:14:50 +00002507 : S3DI<o, MRMSrcMem, (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002508 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Evan Chengb1938262008-05-23 00:37:07 +00002509 [(set VR128:$dst, (v4f32 (IntId VR128:$src1, (memop addr:$src2))))]>;
Bill Wendlingddd35322007-05-02 23:11:52 +00002510class S3_Intrr<bits<8> o, string OpcodeStr, Intrinsic IntId>
Evan Cheng64d80e32007-07-19 01:14:50 +00002511 : S3I<o, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002512 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Bill Wendlingddd35322007-05-02 23:11:52 +00002513 [(set VR128:$dst, (v2f64 (IntId VR128:$src1, VR128:$src2)))]>;
2514class S3_Intrm<bits<8> o, string OpcodeStr, Intrinsic IntId>
Evan Cheng64d80e32007-07-19 01:14:50 +00002515 : S3I<o, MRMSrcMem, (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002516 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Evan Chengb1938262008-05-23 00:37:07 +00002517 [(set VR128:$dst, (v2f64 (IntId VR128:$src1, (memopv2f64 addr:$src2))))]>;
Bill Wendlingddd35322007-05-02 23:11:52 +00002518
Evan Chenge9083d62008-03-05 08:19:16 +00002519let Constraints = "$src1 = $dst" in {
Bill Wendlingddd35322007-05-02 23:11:52 +00002520 def HADDPSrr : S3D_Intrr<0x7C, "haddps", int_x86_sse3_hadd_ps>;
2521 def HADDPSrm : S3D_Intrm<0x7C, "haddps", int_x86_sse3_hadd_ps>;
2522 def HADDPDrr : S3_Intrr <0x7C, "haddpd", int_x86_sse3_hadd_pd>;
2523 def HADDPDrm : S3_Intrm <0x7C, "haddpd", int_x86_sse3_hadd_pd>;
2524 def HSUBPSrr : S3D_Intrr<0x7D, "hsubps", int_x86_sse3_hsub_ps>;
2525 def HSUBPSrm : S3D_Intrm<0x7D, "hsubps", int_x86_sse3_hsub_ps>;
2526 def HSUBPDrr : S3_Intrr <0x7D, "hsubpd", int_x86_sse3_hsub_pd>;
2527 def HSUBPDrm : S3_Intrm <0x7D, "hsubpd", int_x86_sse3_hsub_pd>;
2528}
2529
2530// Thread synchronization
Chris Lattnereaca5fa2010-02-12 23:54:57 +00002531def MONITOR : I<0x01, MRM_C8, (outs), (ins), "monitor",
Bill Wendlingddd35322007-05-02 23:11:52 +00002532 [(int_x86_sse3_monitor EAX, ECX, EDX)]>,TB, Requires<[HasSSE3]>;
Chris Lattnereaca5fa2010-02-12 23:54:57 +00002533def MWAIT : I<0x01, MRM_C9, (outs), (ins), "mwait",
Bill Wendlingddd35322007-05-02 23:11:52 +00002534 [(int_x86_sse3_mwait ECX, EAX)]>, TB, Requires<[HasSSE3]>;
2535
2536// vector_shuffle v1, <undef> <1, 1, 3, 3>
2537let AddedComplexity = 15 in
Nate Begeman9008ca62009-04-27 18:41:29 +00002538def : Pat<(v4i32 (movshdup VR128:$src, (undef))),
Bill Wendlingddd35322007-05-02 23:11:52 +00002539 (MOVSHDUPrr VR128:$src)>, Requires<[HasSSE3]>;
2540let AddedComplexity = 20 in
Nate Begeman9008ca62009-04-27 18:41:29 +00002541def : Pat<(v4i32 (movshdup (bc_v4i32 (memopv2i64 addr:$src)), (undef))),
Bill Wendlingddd35322007-05-02 23:11:52 +00002542 (MOVSHDUPrm addr:$src)>, Requires<[HasSSE3]>;
2543
2544// vector_shuffle v1, <undef> <0, 0, 2, 2>
2545let AddedComplexity = 15 in
Nate Begeman9008ca62009-04-27 18:41:29 +00002546 def : Pat<(v4i32 (movsldup VR128:$src, (undef))),
Bill Wendlingddd35322007-05-02 23:11:52 +00002547 (MOVSLDUPrr VR128:$src)>, Requires<[HasSSE3]>;
2548let AddedComplexity = 20 in
Nate Begeman9008ca62009-04-27 18:41:29 +00002549 def : Pat<(v4i32 (movsldup (bc_v4i32 (memopv2i64 addr:$src)), (undef))),
Bill Wendlingddd35322007-05-02 23:11:52 +00002550 (MOVSLDUPrm addr:$src)>, Requires<[HasSSE3]>;
2551
Eric Christopher44b93ff2009-07-31 20:07:27 +00002552//===---------------------------------------------------------------------===//
Bill Wendlingddd35322007-05-02 23:11:52 +00002553// SSSE3 Instructions
Eric Christopher44b93ff2009-07-31 20:07:27 +00002554//===---------------------------------------------------------------------===//
Bill Wendlingddd35322007-05-02 23:11:52 +00002555
Bill Wendling76d708b2007-08-10 06:22:27 +00002556/// SS3I_unop_rm_int_8 - Simple SSSE3 unary operator whose type is v*i8.
Nate Begemanfea2be52008-02-09 23:46:37 +00002557multiclass SS3I_unop_rm_int_8<bits<8> opc, string OpcodeStr,
2558 Intrinsic IntId64, Intrinsic IntId128> {
2559 def rr64 : SS38I<opc, MRMSrcReg, (outs VR64:$dst), (ins VR64:$src),
2560 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2561 [(set VR64:$dst, (IntId64 VR64:$src))]>;
Bill Wendling76d708b2007-08-10 06:22:27 +00002562
Nate Begemanfea2be52008-02-09 23:46:37 +00002563 def rm64 : SS38I<opc, MRMSrcMem, (outs VR64:$dst), (ins i64mem:$src),
2564 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2565 [(set VR64:$dst,
2566 (IntId64 (bitconvert (memopv8i8 addr:$src))))]>;
2567
2568 def rr128 : SS38I<opc, MRMSrcReg, (outs VR128:$dst),
2569 (ins VR128:$src),
2570 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2571 [(set VR128:$dst, (IntId128 VR128:$src))]>,
2572 OpSize;
2573
2574 def rm128 : SS38I<opc, MRMSrcMem, (outs VR128:$dst),
2575 (ins i128mem:$src),
2576 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2577 [(set VR128:$dst,
2578 (IntId128
2579 (bitconvert (memopv16i8 addr:$src))))]>, OpSize;
Bill Wendlingddd35322007-05-02 23:11:52 +00002580}
2581
Bill Wendling76d708b2007-08-10 06:22:27 +00002582/// SS3I_unop_rm_int_16 - Simple SSSE3 unary operator whose type is v*i16.
Nate Begemanfea2be52008-02-09 23:46:37 +00002583multiclass SS3I_unop_rm_int_16<bits<8> opc, string OpcodeStr,
2584 Intrinsic IntId64, Intrinsic IntId128> {
2585 def rr64 : SS38I<opc, MRMSrcReg, (outs VR64:$dst),
2586 (ins VR64:$src),
2587 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2588 [(set VR64:$dst, (IntId64 VR64:$src))]>;
Bill Wendling76d708b2007-08-10 06:22:27 +00002589
Nate Begemanfea2be52008-02-09 23:46:37 +00002590 def rm64 : SS38I<opc, MRMSrcMem, (outs VR64:$dst),
2591 (ins i64mem:$src),
2592 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2593 [(set VR64:$dst,
2594 (IntId64
2595 (bitconvert (memopv4i16 addr:$src))))]>;
2596
2597 def rr128 : SS38I<opc, MRMSrcReg, (outs VR128:$dst),
2598 (ins VR128:$src),
2599 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2600 [(set VR128:$dst, (IntId128 VR128:$src))]>,
2601 OpSize;
2602
2603 def rm128 : SS38I<opc, MRMSrcMem, (outs VR128:$dst),
2604 (ins i128mem:$src),
2605 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2606 [(set VR128:$dst,
2607 (IntId128
2608 (bitconvert (memopv8i16 addr:$src))))]>, OpSize;
Bill Wendling76d708b2007-08-10 06:22:27 +00002609}
2610
2611/// SS3I_unop_rm_int_32 - Simple SSSE3 unary operator whose type is v*i32.
Nate Begemanfea2be52008-02-09 23:46:37 +00002612multiclass SS3I_unop_rm_int_32<bits<8> opc, string OpcodeStr,
2613 Intrinsic IntId64, Intrinsic IntId128> {
2614 def rr64 : SS38I<opc, MRMSrcReg, (outs VR64:$dst),
2615 (ins VR64:$src),
2616 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2617 [(set VR64:$dst, (IntId64 VR64:$src))]>;
Bill Wendling76d708b2007-08-10 06:22:27 +00002618
Nate Begemanfea2be52008-02-09 23:46:37 +00002619 def rm64 : SS38I<opc, MRMSrcMem, (outs VR64:$dst),
2620 (ins i64mem:$src),
2621 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2622 [(set VR64:$dst,
2623 (IntId64
2624 (bitconvert (memopv2i32 addr:$src))))]>;
2625
2626 def rr128 : SS38I<opc, MRMSrcReg, (outs VR128:$dst),
2627 (ins VR128:$src),
2628 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2629 [(set VR128:$dst, (IntId128 VR128:$src))]>,
2630 OpSize;
2631
2632 def rm128 : SS38I<opc, MRMSrcMem, (outs VR128:$dst),
2633 (ins i128mem:$src),
2634 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2635 [(set VR128:$dst,
2636 (IntId128
2637 (bitconvert (memopv4i32 addr:$src))))]>, OpSize;
Bill Wendling76d708b2007-08-10 06:22:27 +00002638}
2639
2640defm PABSB : SS3I_unop_rm_int_8 <0x1C, "pabsb",
2641 int_x86_ssse3_pabs_b,
2642 int_x86_ssse3_pabs_b_128>;
2643defm PABSW : SS3I_unop_rm_int_16<0x1D, "pabsw",
2644 int_x86_ssse3_pabs_w,
2645 int_x86_ssse3_pabs_w_128>;
2646defm PABSD : SS3I_unop_rm_int_32<0x1E, "pabsd",
2647 int_x86_ssse3_pabs_d,
2648 int_x86_ssse3_pabs_d_128>;
2649
2650/// SS3I_binop_rm_int_8 - Simple SSSE3 binary operator whose type is v*i8.
Evan Chenge9083d62008-03-05 08:19:16 +00002651let Constraints = "$src1 = $dst" in {
Bill Wendling76d708b2007-08-10 06:22:27 +00002652 multiclass SS3I_binop_rm_int_8<bits<8> opc, string OpcodeStr,
2653 Intrinsic IntId64, Intrinsic IntId128,
2654 bit Commutable = 0> {
2655 def rr64 : SS38I<opc, MRMSrcReg, (outs VR64:$dst),
2656 (ins VR64:$src1, VR64:$src2),
2657 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2658 [(set VR64:$dst, (IntId64 VR64:$src1, VR64:$src2))]> {
2659 let isCommutable = Commutable;
2660 }
2661 def rm64 : SS38I<opc, MRMSrcMem, (outs VR64:$dst),
2662 (ins VR64:$src1, i64mem:$src2),
2663 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2664 [(set VR64:$dst,
2665 (IntId64 VR64:$src1,
2666 (bitconvert (memopv8i8 addr:$src2))))]>;
2667
2668 def rr128 : SS38I<opc, MRMSrcReg, (outs VR128:$dst),
2669 (ins VR128:$src1, VR128:$src2),
2670 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2671 [(set VR128:$dst, (IntId128 VR128:$src1, VR128:$src2))]>,
2672 OpSize {
2673 let isCommutable = Commutable;
2674 }
2675 def rm128 : SS38I<opc, MRMSrcMem, (outs VR128:$dst),
2676 (ins VR128:$src1, i128mem:$src2),
2677 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2678 [(set VR128:$dst,
2679 (IntId128 VR128:$src1,
2680 (bitconvert (memopv16i8 addr:$src2))))]>, OpSize;
2681 }
2682}
2683
2684/// SS3I_binop_rm_int_16 - Simple SSSE3 binary operator whose type is v*i16.
Evan Chenge9083d62008-03-05 08:19:16 +00002685let Constraints = "$src1 = $dst" in {
Bill Wendling76d708b2007-08-10 06:22:27 +00002686 multiclass SS3I_binop_rm_int_16<bits<8> opc, string OpcodeStr,
2687 Intrinsic IntId64, Intrinsic IntId128,
2688 bit Commutable = 0> {
2689 def rr64 : SS38I<opc, MRMSrcReg, (outs VR64:$dst),
2690 (ins VR64:$src1, VR64:$src2),
2691 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2692 [(set VR64:$dst, (IntId64 VR64:$src1, VR64:$src2))]> {
2693 let isCommutable = Commutable;
2694 }
2695 def rm64 : SS38I<opc, MRMSrcMem, (outs VR64:$dst),
2696 (ins VR64:$src1, i64mem:$src2),
2697 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2698 [(set VR64:$dst,
2699 (IntId64 VR64:$src1,
2700 (bitconvert (memopv4i16 addr:$src2))))]>;
2701
2702 def rr128 : SS38I<opc, MRMSrcReg, (outs VR128:$dst),
2703 (ins VR128:$src1, VR128:$src2),
2704 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2705 [(set VR128:$dst, (IntId128 VR128:$src1, VR128:$src2))]>,
2706 OpSize {
2707 let isCommutable = Commutable;
2708 }
2709 def rm128 : SS38I<opc, MRMSrcMem, (outs VR128:$dst),
2710 (ins VR128:$src1, i128mem:$src2),
2711 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2712 [(set VR128:$dst,
2713 (IntId128 VR128:$src1,
2714 (bitconvert (memopv8i16 addr:$src2))))]>, OpSize;
2715 }
2716}
2717
2718/// SS3I_binop_rm_int_32 - Simple SSSE3 binary operator whose type is v*i32.
Evan Chenge9083d62008-03-05 08:19:16 +00002719let Constraints = "$src1 = $dst" in {
Bill Wendling76d708b2007-08-10 06:22:27 +00002720 multiclass SS3I_binop_rm_int_32<bits<8> opc, string OpcodeStr,
2721 Intrinsic IntId64, Intrinsic IntId128,
2722 bit Commutable = 0> {
2723 def rr64 : SS38I<opc, MRMSrcReg, (outs VR64:$dst),
2724 (ins VR64:$src1, VR64:$src2),
2725 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2726 [(set VR64:$dst, (IntId64 VR64:$src1, VR64:$src2))]> {
2727 let isCommutable = Commutable;
2728 }
2729 def rm64 : SS38I<opc, MRMSrcMem, (outs VR64:$dst),
2730 (ins VR64:$src1, i64mem:$src2),
2731 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2732 [(set VR64:$dst,
2733 (IntId64 VR64:$src1,
2734 (bitconvert (memopv2i32 addr:$src2))))]>;
2735
2736 def rr128 : SS38I<opc, MRMSrcReg, (outs VR128:$dst),
2737 (ins VR128:$src1, VR128:$src2),
2738 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2739 [(set VR128:$dst, (IntId128 VR128:$src1, VR128:$src2))]>,
2740 OpSize {
2741 let isCommutable = Commutable;
2742 }
2743 def rm128 : SS38I<opc, MRMSrcMem, (outs VR128:$dst),
2744 (ins VR128:$src1, i128mem:$src2),
2745 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2746 [(set VR128:$dst,
2747 (IntId128 VR128:$src1,
2748 (bitconvert (memopv4i32 addr:$src2))))]>, OpSize;
2749 }
2750}
2751
Chris Lattner65de1b92010-04-17 07:38:24 +00002752let ImmT = NoImm in { // None of these have i8 immediate fields.
Bill Wendling76d708b2007-08-10 06:22:27 +00002753defm PHADDW : SS3I_binop_rm_int_16<0x01, "phaddw",
2754 int_x86_ssse3_phadd_w,
Evan Cheng4e444432008-06-16 21:16:24 +00002755 int_x86_ssse3_phadd_w_128>;
Bill Wendling76d708b2007-08-10 06:22:27 +00002756defm PHADDD : SS3I_binop_rm_int_32<0x02, "phaddd",
2757 int_x86_ssse3_phadd_d,
Evan Cheng4e444432008-06-16 21:16:24 +00002758 int_x86_ssse3_phadd_d_128>;
Bill Wendling76d708b2007-08-10 06:22:27 +00002759defm PHADDSW : SS3I_binop_rm_int_16<0x03, "phaddsw",
2760 int_x86_ssse3_phadd_sw,
Evan Cheng4e444432008-06-16 21:16:24 +00002761 int_x86_ssse3_phadd_sw_128>;
Bill Wendling76d708b2007-08-10 06:22:27 +00002762defm PHSUBW : SS3I_binop_rm_int_16<0x05, "phsubw",
2763 int_x86_ssse3_phsub_w,
2764 int_x86_ssse3_phsub_w_128>;
2765defm PHSUBD : SS3I_binop_rm_int_32<0x06, "phsubd",
2766 int_x86_ssse3_phsub_d,
2767 int_x86_ssse3_phsub_d_128>;
2768defm PHSUBSW : SS3I_binop_rm_int_16<0x07, "phsubsw",
2769 int_x86_ssse3_phsub_sw,
2770 int_x86_ssse3_phsub_sw_128>;
2771defm PMADDUBSW : SS3I_binop_rm_int_8 <0x04, "pmaddubsw",
2772 int_x86_ssse3_pmadd_ub_sw,
Evan Cheng4e444432008-06-16 21:16:24 +00002773 int_x86_ssse3_pmadd_ub_sw_128>;
Bill Wendling76d708b2007-08-10 06:22:27 +00002774defm PMULHRSW : SS3I_binop_rm_int_16<0x0B, "pmulhrsw",
2775 int_x86_ssse3_pmul_hr_sw,
2776 int_x86_ssse3_pmul_hr_sw_128, 1>;
Eric Christopher7e2f5aa2010-05-25 17:33:22 +00002777
Bill Wendling76d708b2007-08-10 06:22:27 +00002778defm PSHUFB : SS3I_binop_rm_int_8 <0x00, "pshufb",
2779 int_x86_ssse3_pshuf_b,
2780 int_x86_ssse3_pshuf_b_128>;
2781defm PSIGNB : SS3I_binop_rm_int_8 <0x08, "psignb",
2782 int_x86_ssse3_psign_b,
2783 int_x86_ssse3_psign_b_128>;
2784defm PSIGNW : SS3I_binop_rm_int_16<0x09, "psignw",
2785 int_x86_ssse3_psign_w,
2786 int_x86_ssse3_psign_w_128>;
Evan Chenged7f56b2009-05-28 18:48:53 +00002787defm PSIGND : SS3I_binop_rm_int_32<0x0A, "psignd",
Bill Wendling76d708b2007-08-10 06:22:27 +00002788 int_x86_ssse3_psign_d,
2789 int_x86_ssse3_psign_d_128>;
Chris Lattner65de1b92010-04-17 07:38:24 +00002790}
Bill Wendling76d708b2007-08-10 06:22:27 +00002791
Eric Christophercff6f852010-04-15 01:40:20 +00002792// palignr patterns.
Evan Chenge9083d62008-03-05 08:19:16 +00002793let Constraints = "$src1 = $dst" in {
Bill Wendlingae9671b2007-08-10 09:00:17 +00002794 def PALIGNR64rr : SS3AI<0x0F, MRMSrcReg, (outs VR64:$dst),
Sean Callananb9e6b342009-11-20 22:28:42 +00002795 (ins VR64:$src1, VR64:$src2, i8imm:$src3),
Dale Johannesen83e105c2007-10-11 20:58:37 +00002796 "palignr\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Evan Cheng89321162009-10-28 06:30:34 +00002797 []>;
Dan Gohmanc2ecdc52008-05-28 01:50:19 +00002798 def PALIGNR64rm : SS3AI<0x0F, MRMSrcMem, (outs VR64:$dst),
Sean Callananb9e6b342009-11-20 22:28:42 +00002799 (ins VR64:$src1, i64mem:$src2, i8imm:$src3),
Dale Johannesen83e105c2007-10-11 20:58:37 +00002800 "palignr\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Evan Cheng89321162009-10-28 06:30:34 +00002801 []>;
Bill Wendling76d708b2007-08-10 06:22:27 +00002802
Bill Wendlingae9671b2007-08-10 09:00:17 +00002803 def PALIGNR128rr : SS3AI<0x0F, MRMSrcReg, (outs VR128:$dst),
Sean Callananb9e6b342009-11-20 22:28:42 +00002804 (ins VR128:$src1, VR128:$src2, i8imm:$src3),
Dale Johannesen83e105c2007-10-11 20:58:37 +00002805 "palignr\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Evan Cheng89321162009-10-28 06:30:34 +00002806 []>, OpSize;
Dan Gohmanc2ecdc52008-05-28 01:50:19 +00002807 def PALIGNR128rm : SS3AI<0x0F, MRMSrcMem, (outs VR128:$dst),
Sean Callananb9e6b342009-11-20 22:28:42 +00002808 (ins VR128:$src1, i128mem:$src2, i8imm:$src3),
Dale Johannesen83e105c2007-10-11 20:58:37 +00002809 "palignr\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Evan Cheng89321162009-10-28 06:30:34 +00002810 []>, OpSize;
Bill Wendling76d708b2007-08-10 06:22:27 +00002811}
Bill Wendlingddd35322007-05-02 23:11:52 +00002812
Eric Christopher6d972fd2010-04-20 00:59:54 +00002813let AddedComplexity = 5 in {
2814
Eric Christophercff6f852010-04-15 01:40:20 +00002815def : Pat<(v1i64 (palign:$src3 VR64:$src1, VR64:$src2)),
2816 (PALIGNR64rr VR64:$src2, VR64:$src1,
2817 (SHUFFLE_get_palign_imm VR64:$src3))>,
2818 Requires<[HasSSSE3]>;
2819def : Pat<(v2i32 (palign:$src3 VR64:$src1, VR64:$src2)),
2820 (PALIGNR64rr VR64:$src2, VR64:$src1,
2821 (SHUFFLE_get_palign_imm VR64:$src3))>,
2822 Requires<[HasSSSE3]>;
2823def : Pat<(v2f32 (palign:$src3 VR64:$src1, VR64:$src2)),
2824 (PALIGNR64rr VR64:$src2, VR64:$src1,
2825 (SHUFFLE_get_palign_imm VR64:$src3))>,
2826 Requires<[HasSSSE3]>;
2827def : Pat<(v4i16 (palign:$src3 VR64:$src1, VR64:$src2)),
2828 (PALIGNR64rr VR64:$src2, VR64:$src1,
2829 (SHUFFLE_get_palign_imm VR64:$src3))>,
2830 Requires<[HasSSSE3]>;
2831def : Pat<(v8i8 (palign:$src3 VR64:$src1, VR64:$src2)),
2832 (PALIGNR64rr VR64:$src2, VR64:$src1,
2833 (SHUFFLE_get_palign_imm VR64:$src3))>,
2834 Requires<[HasSSSE3]>;
Evan Cheng89321162009-10-28 06:30:34 +00002835
Nate Begemana09008b2009-10-19 02:17:23 +00002836def : Pat<(v4i32 (palign:$src3 VR128:$src1, VR128:$src2)),
2837 (PALIGNR128rr VR128:$src2, VR128:$src1,
2838 (SHUFFLE_get_palign_imm VR128:$src3))>,
2839 Requires<[HasSSSE3]>;
2840def : Pat<(v4f32 (palign:$src3 VR128:$src1, VR128:$src2)),
2841 (PALIGNR128rr VR128:$src2, VR128:$src1,
2842 (SHUFFLE_get_palign_imm VR128:$src3))>,
2843 Requires<[HasSSSE3]>;
2844def : Pat<(v8i16 (palign:$src3 VR128:$src1, VR128:$src2)),
2845 (PALIGNR128rr VR128:$src2, VR128:$src1,
2846 (SHUFFLE_get_palign_imm VR128:$src3))>,
2847 Requires<[HasSSSE3]>;
2848def : Pat<(v16i8 (palign:$src3 VR128:$src1, VR128:$src2)),
2849 (PALIGNR128rr VR128:$src2, VR128:$src1,
2850 (SHUFFLE_get_palign_imm VR128:$src3))>,
2851 Requires<[HasSSSE3]>;
Eric Christopher761411c2009-11-07 08:45:53 +00002852}
Nate Begemana09008b2009-10-19 02:17:23 +00002853
Nate Begemanb9a47b82009-02-23 08:49:38 +00002854def : Pat<(X86pshufb VR128:$src, VR128:$mask),
2855 (PSHUFBrr128 VR128:$src, VR128:$mask)>, Requires<[HasSSSE3]>;
2856def : Pat<(X86pshufb VR128:$src, (bc_v16i8 (memopv2i64 addr:$mask))),
2857 (PSHUFBrm128 VR128:$src, addr:$mask)>, Requires<[HasSSSE3]>;
2858
Eric Christopher44b93ff2009-07-31 20:07:27 +00002859//===---------------------------------------------------------------------===//
Evan Cheng48090aa2006-03-21 23:01:21 +00002860// Non-Instruction Patterns
Eric Christopher44b93ff2009-07-31 20:07:27 +00002861//===---------------------------------------------------------------------===//
Evan Cheng48090aa2006-03-21 23:01:21 +00002862
Eric Christopher44b93ff2009-07-31 20:07:27 +00002863// extload f32 -> f64. This matches load+fextend because we have a hack in
2864// the isel (PreprocessForFPConvert) that can introduce loads after dag
2865// combine.
Chris Lattnerd43d00c2008-01-24 08:07:48 +00002866// Since these loads aren't folded into the fextend, we have to match it
2867// explicitly here.
2868let Predicates = [HasSSE2] in
2869 def : Pat<(fextend (loadf32 addr:$src)),
2870 (CVTSS2SDrm addr:$src)>;
2871
Evan Cheng2c0dbd02006-03-24 02:58:06 +00002872// bit_convert
Chris Lattner4cc84ed2006-10-07 04:52:09 +00002873let Predicates = [HasSSE2] in {
2874 def : Pat<(v2i64 (bitconvert (v4i32 VR128:$src))), (v2i64 VR128:$src)>;
2875 def : Pat<(v2i64 (bitconvert (v8i16 VR128:$src))), (v2i64 VR128:$src)>;
2876 def : Pat<(v2i64 (bitconvert (v16i8 VR128:$src))), (v2i64 VR128:$src)>;
2877 def : Pat<(v2i64 (bitconvert (v2f64 VR128:$src))), (v2i64 VR128:$src)>;
2878 def : Pat<(v2i64 (bitconvert (v4f32 VR128:$src))), (v2i64 VR128:$src)>;
2879 def : Pat<(v4i32 (bitconvert (v2i64 VR128:$src))), (v4i32 VR128:$src)>;
2880 def : Pat<(v4i32 (bitconvert (v8i16 VR128:$src))), (v4i32 VR128:$src)>;
2881 def : Pat<(v4i32 (bitconvert (v16i8 VR128:$src))), (v4i32 VR128:$src)>;
2882 def : Pat<(v4i32 (bitconvert (v2f64 VR128:$src))), (v4i32 VR128:$src)>;
2883 def : Pat<(v4i32 (bitconvert (v4f32 VR128:$src))), (v4i32 VR128:$src)>;
2884 def : Pat<(v8i16 (bitconvert (v2i64 VR128:$src))), (v8i16 VR128:$src)>;
2885 def : Pat<(v8i16 (bitconvert (v4i32 VR128:$src))), (v8i16 VR128:$src)>;
2886 def : Pat<(v8i16 (bitconvert (v16i8 VR128:$src))), (v8i16 VR128:$src)>;
2887 def : Pat<(v8i16 (bitconvert (v2f64 VR128:$src))), (v8i16 VR128:$src)>;
2888 def : Pat<(v8i16 (bitconvert (v4f32 VR128:$src))), (v8i16 VR128:$src)>;
2889 def : Pat<(v16i8 (bitconvert (v2i64 VR128:$src))), (v16i8 VR128:$src)>;
2890 def : Pat<(v16i8 (bitconvert (v4i32 VR128:$src))), (v16i8 VR128:$src)>;
2891 def : Pat<(v16i8 (bitconvert (v8i16 VR128:$src))), (v16i8 VR128:$src)>;
2892 def : Pat<(v16i8 (bitconvert (v2f64 VR128:$src))), (v16i8 VR128:$src)>;
2893 def : Pat<(v16i8 (bitconvert (v4f32 VR128:$src))), (v16i8 VR128:$src)>;
2894 def : Pat<(v4f32 (bitconvert (v2i64 VR128:$src))), (v4f32 VR128:$src)>;
2895 def : Pat<(v4f32 (bitconvert (v4i32 VR128:$src))), (v4f32 VR128:$src)>;
2896 def : Pat<(v4f32 (bitconvert (v8i16 VR128:$src))), (v4f32 VR128:$src)>;
2897 def : Pat<(v4f32 (bitconvert (v16i8 VR128:$src))), (v4f32 VR128:$src)>;
2898 def : Pat<(v4f32 (bitconvert (v2f64 VR128:$src))), (v4f32 VR128:$src)>;
2899 def : Pat<(v2f64 (bitconvert (v2i64 VR128:$src))), (v2f64 VR128:$src)>;
2900 def : Pat<(v2f64 (bitconvert (v4i32 VR128:$src))), (v2f64 VR128:$src)>;
2901 def : Pat<(v2f64 (bitconvert (v8i16 VR128:$src))), (v2f64 VR128:$src)>;
2902 def : Pat<(v2f64 (bitconvert (v16i8 VR128:$src))), (v2f64 VR128:$src)>;
2903 def : Pat<(v2f64 (bitconvert (v4f32 VR128:$src))), (v2f64 VR128:$src)>;
2904}
Evan Chengb9df0ca2006-03-22 02:53:00 +00002905
Evan Cheng017dcc62006-04-21 01:05:10 +00002906// Move scalar to XMM zero-extended
2907// movd to XMM register zero-extends
Evan Chengf2ea84a2006-10-09 21:42:15 +00002908let AddedComplexity = 15 in {
Evan Cheng017dcc62006-04-21 01:05:10 +00002909// Zeroing a VR128 then do a MOVS{S|D} to the lower bits.
Evan Chengd880b972008-05-09 21:53:03 +00002910def : Pat<(v2f64 (X86vzmovl (v2f64 (scalar_to_vector FR64:$src)))),
Jakob Stoklund Olesend363b4e2010-03-31 00:40:13 +00002911 (MOVSDrr (v2f64 (V_SET0PS)), FR64:$src)>;
Evan Chengd880b972008-05-09 21:53:03 +00002912def : Pat<(v4f32 (X86vzmovl (v4f32 (scalar_to_vector FR32:$src)))),
Jakob Stoklund Olesend363b4e2010-03-31 00:40:13 +00002913 (MOVSSrr (v4f32 (V_SET0PS)), FR32:$src)>;
Evan Cheng23573e52008-05-09 23:37:55 +00002914def : Pat<(v4f32 (X86vzmovl (v4f32 VR128:$src))),
Jakob Stoklund Olesend363b4e2010-03-31 00:40:13 +00002915 (MOVSSrr (v4f32 (V_SET0PS)),
Jakob Stoklund Olesen3458e9e2010-05-24 14:48:17 +00002916 (f32 (EXTRACT_SUBREG (v4f32 VR128:$src), sub_ss)))>;
Evan Cheng331e2bd2008-07-10 01:08:23 +00002917def : Pat<(v4i32 (X86vzmovl (v4i32 VR128:$src))),
Jakob Stoklund Olesend363b4e2010-03-31 00:40:13 +00002918 (MOVSSrr (v4i32 (V_SET0PI)),
Jakob Stoklund Olesen3458e9e2010-05-24 14:48:17 +00002919 (EXTRACT_SUBREG (v4i32 VR128:$src), sub_ss))>;
Evan Cheng017dcc62006-04-21 01:05:10 +00002920}
Evan Chengbc4832b2006-03-24 23:15:12 +00002921
Evan Chengb9df0ca2006-03-22 02:53:00 +00002922// Splat v2f64 / v2i64
Evan Chengfd111b52006-04-19 21:15:24 +00002923let AddedComplexity = 10 in {
Nate Begeman9008ca62009-04-27 18:41:29 +00002924def : Pat<(splat_lo (v2f64 VR128:$src), (undef)),
Chris Lattner30da68a2006-06-20 00:25:29 +00002925 (UNPCKLPDrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>;
Nate Begeman9008ca62009-04-27 18:41:29 +00002926def : Pat<(unpckh (v2f64 VR128:$src), (undef)),
Evan Chengf686d9b2006-10-27 21:08:32 +00002927 (UNPCKHPDrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>;
Nate Begeman9008ca62009-04-27 18:41:29 +00002928def : Pat<(splat_lo (v2i64 VR128:$src), (undef)),
Chris Lattner30da68a2006-06-20 00:25:29 +00002929 (PUNPCKLQDQrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>;
Nate Begeman9008ca62009-04-27 18:41:29 +00002930def : Pat<(unpckh (v2i64 VR128:$src), (undef)),
Evan Chengf686d9b2006-10-27 21:08:32 +00002931 (PUNPCKHQDQrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>;
Evan Chengfd111b52006-04-19 21:15:24 +00002932}
Evan Cheng475aecf2006-03-29 03:04:49 +00002933
Evan Chengb7a5c522006-04-18 21:55:35 +00002934// Special unary SHUFPSrri case.
Nate Begeman9008ca62009-04-27 18:41:29 +00002935def : Pat<(v4f32 (pshufd:$src3 VR128:$src1, (undef))),
2936 (SHUFPSrri VR128:$src1, VR128:$src1,
Dan Gohmane13709a2010-02-26 01:14:30 +00002937 (SHUFFLE_get_shuf_imm VR128:$src3))>;
Nate Begeman9008ca62009-04-27 18:41:29 +00002938let AddedComplexity = 5 in
2939def : Pat<(v4f32 (pshufd:$src2 VR128:$src1, (undef))),
2940 (PSHUFDri VR128:$src1, (SHUFFLE_get_shuf_imm VR128:$src2))>,
2941 Requires<[HasSSE2]>;
Dan Gohman7f55fcb2007-08-02 21:17:01 +00002942// Special unary SHUFPDrri case.
Nate Begeman9008ca62009-04-27 18:41:29 +00002943def : Pat<(v2i64 (pshufd:$src3 VR128:$src1, (undef))),
Eric Christopher44b93ff2009-07-31 20:07:27 +00002944 (SHUFPDrri VR128:$src1, VR128:$src1,
Nate Begeman9008ca62009-04-27 18:41:29 +00002945 (SHUFFLE_get_shuf_imm VR128:$src3))>,
2946 Requires<[HasSSE2]>;
2947// Special unary SHUFPDrri case.
2948def : Pat<(v2f64 (pshufd:$src3 VR128:$src1, (undef))),
Eric Christopher44b93ff2009-07-31 20:07:27 +00002949 (SHUFPDrri VR128:$src1, VR128:$src1,
Nate Begeman9008ca62009-04-27 18:41:29 +00002950 (SHUFFLE_get_shuf_imm VR128:$src3))>,
Dan Gohman7f55fcb2007-08-02 21:17:01 +00002951 Requires<[HasSSE2]>;
Evan Cheng3d60df42006-04-10 22:35:16 +00002952// Unary v4f32 shuffle with PSHUF* in order to fold a load.
Nate Begeman9008ca62009-04-27 18:41:29 +00002953def : Pat<(pshufd:$src2 (bc_v4i32 (memopv4f32 addr:$src1)), (undef)),
2954 (PSHUFDmi addr:$src1, (SHUFFLE_get_shuf_imm VR128:$src2))>,
Evan Cheng7d9061e2006-03-30 19:54:57 +00002955 Requires<[HasSSE2]>;
Evan Chengb7a75a52008-09-26 23:41:32 +00002956
Evan Cheng3d60df42006-04-10 22:35:16 +00002957// Special binary v4i32 shuffle cases with SHUFPS.
Nate Begeman9008ca62009-04-27 18:41:29 +00002958def : Pat<(v4i32 (shufp:$src3 VR128:$src1, (v4i32 VR128:$src2))),
Eric Christopher44b93ff2009-07-31 20:07:27 +00002959 (SHUFPSrri VR128:$src1, VR128:$src2,
Nate Begeman9008ca62009-04-27 18:41:29 +00002960 (SHUFFLE_get_shuf_imm VR128:$src3))>,
Chris Lattner30da68a2006-06-20 00:25:29 +00002961 Requires<[HasSSE2]>;
Nate Begeman9008ca62009-04-27 18:41:29 +00002962def : Pat<(v4i32 (shufp:$src3 VR128:$src1, (bc_v4i32 (memopv2i64 addr:$src2)))),
Eric Christopher44b93ff2009-07-31 20:07:27 +00002963 (SHUFPSrmi VR128:$src1, addr:$src2,
Nate Begeman9008ca62009-04-27 18:41:29 +00002964 (SHUFFLE_get_shuf_imm VR128:$src3))>,
Chris Lattner30da68a2006-06-20 00:25:29 +00002965 Requires<[HasSSE2]>;
Evan Cheng7a831ce2007-12-15 03:00:47 +00002966// Special binary v2i64 shuffle cases using SHUFPDrri.
Nate Begeman9008ca62009-04-27 18:41:29 +00002967def : Pat<(v2i64 (shufp:$src3 VR128:$src1, VR128:$src2)),
Eric Christopher44b93ff2009-07-31 20:07:27 +00002968 (SHUFPDrri VR128:$src1, VR128:$src2,
Nate Begeman9008ca62009-04-27 18:41:29 +00002969 (SHUFFLE_get_shuf_imm VR128:$src3))>,
Evan Cheng7a831ce2007-12-15 03:00:47 +00002970 Requires<[HasSSE2]>;
Evan Cheng1b32f222006-03-30 07:33:32 +00002971
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002972// vector_shuffle v1, <undef>, <0, 0, 1, 1, ...>
Evan Chengb7a75a52008-09-26 23:41:32 +00002973let AddedComplexity = 15 in {
Nate Begeman9008ca62009-04-27 18:41:29 +00002974def : Pat<(v4i32 (unpckl_undef:$src2 VR128:$src, (undef))),
2975 (PSHUFDri VR128:$src, (SHUFFLE_get_shuf_imm VR128:$src2))>,
Evan Chengb7a75a52008-09-26 23:41:32 +00002976 Requires<[OptForSpeed, HasSSE2]>;
Nate Begeman9008ca62009-04-27 18:41:29 +00002977def : Pat<(v4f32 (unpckl_undef:$src2 VR128:$src, (undef))),
2978 (PSHUFDri VR128:$src, (SHUFFLE_get_shuf_imm VR128:$src2))>,
Evan Chengb7a75a52008-09-26 23:41:32 +00002979 Requires<[OptForSpeed, HasSSE2]>;
2980}
Evan Chengfd111b52006-04-19 21:15:24 +00002981let AddedComplexity = 10 in {
Nate Begeman9008ca62009-04-27 18:41:29 +00002982def : Pat<(v4f32 (unpckl_undef VR128:$src, (undef))),
Dan Gohmane13709a2010-02-26 01:14:30 +00002983 (UNPCKLPSrr VR128:$src, VR128:$src)>;
Nate Begeman9008ca62009-04-27 18:41:29 +00002984def : Pat<(v16i8 (unpckl_undef VR128:$src, (undef))),
Dan Gohmane13709a2010-02-26 01:14:30 +00002985 (PUNPCKLBWrr VR128:$src, VR128:$src)>;
Nate Begeman9008ca62009-04-27 18:41:29 +00002986def : Pat<(v8i16 (unpckl_undef VR128:$src, (undef))),
Dan Gohmane13709a2010-02-26 01:14:30 +00002987 (PUNPCKLWDrr VR128:$src, VR128:$src)>;
Nate Begeman9008ca62009-04-27 18:41:29 +00002988def : Pat<(v4i32 (unpckl_undef VR128:$src, (undef))),
Dan Gohmane13709a2010-02-26 01:14:30 +00002989 (PUNPCKLDQrr VR128:$src, VR128:$src)>;
Evan Chengfd111b52006-04-19 21:15:24 +00002990}
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002991
Evan Cheng174f8032007-05-17 18:44:37 +00002992// vector_shuffle v1, <undef>, <2, 2, 3, 3, ...>
Evan Chengb7a75a52008-09-26 23:41:32 +00002993let AddedComplexity = 15 in {
Nate Begeman9008ca62009-04-27 18:41:29 +00002994def : Pat<(v4i32 (unpckh_undef:$src2 VR128:$src, (undef))),
2995 (PSHUFDri VR128:$src, (SHUFFLE_get_shuf_imm VR128:$src2))>,
Evan Chengb7a75a52008-09-26 23:41:32 +00002996 Requires<[OptForSpeed, HasSSE2]>;
Nate Begeman9008ca62009-04-27 18:41:29 +00002997def : Pat<(v4f32 (unpckh_undef:$src2 VR128:$src, (undef))),
2998 (PSHUFDri VR128:$src, (SHUFFLE_get_shuf_imm VR128:$src2))>,
Evan Chengb7a75a52008-09-26 23:41:32 +00002999 Requires<[OptForSpeed, HasSSE2]>;
3000}
Evan Cheng174f8032007-05-17 18:44:37 +00003001let AddedComplexity = 10 in {
Nate Begeman9008ca62009-04-27 18:41:29 +00003002def : Pat<(v4f32 (unpckh_undef VR128:$src, (undef))),
Dan Gohmane13709a2010-02-26 01:14:30 +00003003 (UNPCKHPSrr VR128:$src, VR128:$src)>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003004def : Pat<(v16i8 (unpckh_undef VR128:$src, (undef))),
Dan Gohmane13709a2010-02-26 01:14:30 +00003005 (PUNPCKHBWrr VR128:$src, VR128:$src)>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003006def : Pat<(v8i16 (unpckh_undef VR128:$src, (undef))),
Dan Gohmane13709a2010-02-26 01:14:30 +00003007 (PUNPCKHWDrr VR128:$src, VR128:$src)>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003008def : Pat<(v4i32 (unpckh_undef VR128:$src, (undef))),
Dan Gohmane13709a2010-02-26 01:14:30 +00003009 (PUNPCKHDQrr VR128:$src, VR128:$src)>;
Evan Cheng174f8032007-05-17 18:44:37 +00003010}
3011
Evan Chengb7a75a52008-09-26 23:41:32 +00003012let AddedComplexity = 20 in {
Evan Cheng2dadaea2006-04-19 20:37:34 +00003013// vector_shuffle v1, v2 <0, 1, 4, 5> using MOVLHPS
Nate Begeman0b10b912009-11-07 23:17:15 +00003014def : Pat<(v4i32 (movlhps VR128:$src1, VR128:$src2)),
Chris Lattner30da68a2006-06-20 00:25:29 +00003015 (MOVLHPSrr VR128:$src1, VR128:$src2)>;
Evan Cheng2dadaea2006-04-19 20:37:34 +00003016
3017// vector_shuffle v1, v2 <6, 7, 2, 3> using MOVHLPS
Nate Begeman9008ca62009-04-27 18:41:29 +00003018def : Pat<(v4i32 (movhlps VR128:$src1, VR128:$src2)),
Chris Lattner30da68a2006-06-20 00:25:29 +00003019 (MOVHLPSrr VR128:$src1, VR128:$src2)>;
Evan Cheng2dadaea2006-04-19 20:37:34 +00003020
Evan Cheng6e56e2c2006-11-07 22:14:24 +00003021// vector_shuffle v1, undef <2, ?, ?, ?> using MOVHLPS
Nate Begeman9008ca62009-04-27 18:41:29 +00003022def : Pat<(v4f32 (movhlps_undef VR128:$src1, (undef))),
Chris Lattner30da68a2006-06-20 00:25:29 +00003023 (MOVHLPSrr VR128:$src1, VR128:$src1)>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003024def : Pat<(v4i32 (movhlps_undef VR128:$src1, (undef))),
Chris Lattner30da68a2006-06-20 00:25:29 +00003025 (MOVHLPSrr VR128:$src1, VR128:$src1)>;
Evan Chengf2ea84a2006-10-09 21:42:15 +00003026}
Evan Cheng9d09b892006-05-31 00:51:37 +00003027
Evan Cheng6e56e2c2006-11-07 22:14:24 +00003028let AddedComplexity = 20 in {
Evan Cheng2dadaea2006-04-19 20:37:34 +00003029// vector_shuffle v1, (load v2) <4, 5, 2, 3> using MOVLPS
Nate Begeman9008ca62009-04-27 18:41:29 +00003030def : Pat<(v4f32 (movlp VR128:$src1, (load addr:$src2))),
Dan Gohmane13709a2010-02-26 01:14:30 +00003031 (MOVLPSrm VR128:$src1, addr:$src2)>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003032def : Pat<(v2f64 (movlp VR128:$src1, (load addr:$src2))),
Dan Gohmane13709a2010-02-26 01:14:30 +00003033 (MOVLPDrm VR128:$src1, addr:$src2)>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003034def : Pat<(v4i32 (movlp VR128:$src1, (load addr:$src2))),
Dan Gohmane13709a2010-02-26 01:14:30 +00003035 (MOVLPSrm VR128:$src1, addr:$src2)>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003036def : Pat<(v2i64 (movlp VR128:$src1, (load addr:$src2))),
Dan Gohmane13709a2010-02-26 01:14:30 +00003037 (MOVLPDrm VR128:$src1, addr:$src2)>;
Evan Chengf2ea84a2006-10-09 21:42:15 +00003038}
Evan Cheng64e97692006-04-24 21:58:20 +00003039
Evan Chengcd0baf22008-05-23 21:23:16 +00003040// (store (vector_shuffle (load addr), v2, <4, 5, 2, 3>), addr) using MOVLPS
Nate Begeman9008ca62009-04-27 18:41:29 +00003041def : Pat<(store (v4f32 (movlp (load addr:$src1), VR128:$src2)), addr:$src1),
Dan Gohmane13709a2010-02-26 01:14:30 +00003042 (MOVLPSmr addr:$src1, VR128:$src2)>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003043def : Pat<(store (v2f64 (movlp (load addr:$src1), VR128:$src2)), addr:$src1),
Dan Gohmane13709a2010-02-26 01:14:30 +00003044 (MOVLPDmr addr:$src1, VR128:$src2)>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003045def : Pat<(store (v4i32 (movlp (bc_v4i32 (loadv2i64 addr:$src1)), VR128:$src2)),
3046 addr:$src1),
Dan Gohmane13709a2010-02-26 01:14:30 +00003047 (MOVLPSmr addr:$src1, VR128:$src2)>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003048def : Pat<(store (v2i64 (movlp (load addr:$src1), VR128:$src2)), addr:$src1),
Dan Gohmane13709a2010-02-26 01:14:30 +00003049 (MOVLPDmr addr:$src1, VR128:$src2)>;
Evan Chengcd0baf22008-05-23 21:23:16 +00003050
Evan Chengf2ea84a2006-10-09 21:42:15 +00003051let AddedComplexity = 15 in {
Evan Cheng64e97692006-04-24 21:58:20 +00003052// Setting the lowest element in the vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00003053def : Pat<(v4i32 (movl VR128:$src1, VR128:$src2)),
Dan Gohman874cada2010-02-28 00:17:42 +00003054 (MOVSSrr (v4i32 VR128:$src1),
Jakob Stoklund Olesen3458e9e2010-05-24 14:48:17 +00003055 (EXTRACT_SUBREG (v4i32 VR128:$src2), sub_ss))>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003056def : Pat<(v2i64 (movl VR128:$src1, VR128:$src2)),
Dan Gohman874cada2010-02-28 00:17:42 +00003057 (MOVSDrr (v2i64 VR128:$src1),
Jakob Stoklund Olesen3458e9e2010-05-24 14:48:17 +00003058 (EXTRACT_SUBREG (v2i64 VR128:$src2), sub_sd))>;
Evan Chenga7fc6422006-04-24 23:34:56 +00003059
Dan Gohman874cada2010-02-28 00:17:42 +00003060// vector_shuffle v1, v2 <4, 5, 2, 3> using movsd
Nate Begeman9008ca62009-04-27 18:41:29 +00003061def : Pat<(v4f32 (movlp VR128:$src1, VR128:$src2)),
Jakob Stoklund Olesen3458e9e2010-05-24 14:48:17 +00003062 (MOVSDrr VR128:$src1, (EXTRACT_SUBREG VR128:$src2, sub_sd))>,
Dan Gohman874cada2010-02-28 00:17:42 +00003063 Requires<[HasSSE2]>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003064def : Pat<(v4i32 (movlp VR128:$src1, VR128:$src2)),
Jakob Stoklund Olesen3458e9e2010-05-24 14:48:17 +00003065 (MOVSDrr VR128:$src1, (EXTRACT_SUBREG VR128:$src2, sub_sd))>,
Dan Gohman874cada2010-02-28 00:17:42 +00003066 Requires<[HasSSE2]>;
Evan Chengf2ea84a2006-10-09 21:42:15 +00003067}
Evan Cheng9e062ed2006-05-03 20:32:03 +00003068
Eli Friedman7e2242b2009-06-19 07:00:55 +00003069// vector_shuffle v1, v2 <4, 5, 2, 3> using SHUFPSrri (we prefer movsd, but
3070// fall back to this for SSE1)
3071def : Pat<(v4f32 (movlp:$src3 VR128:$src1, (v4f32 VR128:$src2))),
Eric Christopher44b93ff2009-07-31 20:07:27 +00003072 (SHUFPSrri VR128:$src2, VR128:$src1,
Dan Gohmane13709a2010-02-26 01:14:30 +00003073 (SHUFFLE_get_shuf_imm VR128:$src3))>;
Eli Friedman7e2242b2009-06-19 07:00:55 +00003074
Evan Chenga7fc6422006-04-24 23:34:56 +00003075// Set lowest element and zero upper elements.
Evan Chengd880b972008-05-09 21:53:03 +00003076def : Pat<(v2f64 (X86vzmovl (v2f64 VR128:$src))),
Evan Chengfd17f422008-05-08 22:35:02 +00003077 (MOVZPQILo2PQIrr VR128:$src)>, Requires<[HasSSE2]>;
Evan Chengcdfc3c82006-04-17 22:45:49 +00003078
Evan Cheng2c3ae372006-04-12 21:21:57 +00003079// Some special case pandn patterns.
3080def : Pat<(v2i64 (and (xor VR128:$src1, (bc_v2i64 (v4i32 immAllOnesV))),
3081 VR128:$src2)),
Chris Lattner30da68a2006-06-20 00:25:29 +00003082 (PANDNrr VR128:$src1, VR128:$src2)>, Requires<[HasSSE2]>;
Evan Cheng2c3ae372006-04-12 21:21:57 +00003083def : Pat<(v2i64 (and (xor VR128:$src1, (bc_v2i64 (v8i16 immAllOnesV))),
3084 VR128:$src2)),
Chris Lattner30da68a2006-06-20 00:25:29 +00003085 (PANDNrr VR128:$src1, VR128:$src2)>, Requires<[HasSSE2]>;
Evan Cheng2c3ae372006-04-12 21:21:57 +00003086def : Pat<(v2i64 (and (xor VR128:$src1, (bc_v2i64 (v16i8 immAllOnesV))),
3087 VR128:$src2)),
Chris Lattner30da68a2006-06-20 00:25:29 +00003088 (PANDNrr VR128:$src1, VR128:$src2)>, Requires<[HasSSE2]>;
Evan Cheng1b32f222006-03-30 07:33:32 +00003089
Evan Cheng2c3ae372006-04-12 21:21:57 +00003090def : Pat<(v2i64 (and (xor VR128:$src1, (bc_v2i64 (v4i32 immAllOnesV))),
Evan Chengb1938262008-05-23 00:37:07 +00003091 (memop addr:$src2))),
Chris Lattner30da68a2006-06-20 00:25:29 +00003092 (PANDNrm VR128:$src1, addr:$src2)>, Requires<[HasSSE2]>;
Evan Cheng2c3ae372006-04-12 21:21:57 +00003093def : Pat<(v2i64 (and (xor VR128:$src1, (bc_v2i64 (v8i16 immAllOnesV))),
Evan Chengb1938262008-05-23 00:37:07 +00003094 (memop addr:$src2))),
Chris Lattner30da68a2006-06-20 00:25:29 +00003095 (PANDNrm VR128:$src1, addr:$src2)>, Requires<[HasSSE2]>;
Evan Cheng2c3ae372006-04-12 21:21:57 +00003096def : Pat<(v2i64 (and (xor VR128:$src1, (bc_v2i64 (v16i8 immAllOnesV))),
Evan Chengb1938262008-05-23 00:37:07 +00003097 (memop addr:$src2))),
Chris Lattner30da68a2006-06-20 00:25:29 +00003098 (PANDNrm VR128:$src1, addr:$src2)>, Requires<[HasSSE2]>;
Evan Cheng206ee9d2006-07-07 08:33:52 +00003099
Nate Begemanb348d182007-11-17 03:58:34 +00003100// vector -> vector casts
3101def : Pat<(v4f32 (sint_to_fp (v4i32 VR128:$src))),
3102 (Int_CVTDQ2PSrr VR128:$src)>, Requires<[HasSSE2]>;
3103def : Pat<(v4i32 (fp_to_sint (v4f32 VR128:$src))),
3104 (Int_CVTTPS2DQrr VR128:$src)>, Requires<[HasSSE2]>;
Eli Friedmand0c0fae2008-09-05 23:07:03 +00003105def : Pat<(v2f64 (sint_to_fp (v2i32 VR64:$src))),
3106 (Int_CVTPI2PDrr VR64:$src)>, Requires<[HasSSE2]>;
3107def : Pat<(v2i32 (fp_to_sint (v2f64 VR128:$src))),
3108 (Int_CVTTPD2PIrr VR128:$src)>, Requires<[HasSSE2]>;
Nate Begemanb348d182007-11-17 03:58:34 +00003109
Evan Chengb4162fd2007-07-20 00:27:43 +00003110// Use movaps / movups for SSE integer load / store (one byte shorter).
Dan Gohmand3006222007-07-27 17:16:43 +00003111def : Pat<(alignedloadv4i32 addr:$src),
Dan Gohmane13709a2010-02-26 01:14:30 +00003112 (MOVAPSrm addr:$src)>;
Dan Gohmand3006222007-07-27 17:16:43 +00003113def : Pat<(loadv4i32 addr:$src),
Dan Gohmane13709a2010-02-26 01:14:30 +00003114 (MOVUPSrm addr:$src)>;
Evan Chengb4162fd2007-07-20 00:27:43 +00003115def : Pat<(alignedloadv2i64 addr:$src),
Dan Gohmane13709a2010-02-26 01:14:30 +00003116 (MOVAPSrm addr:$src)>;
Evan Chengb4162fd2007-07-20 00:27:43 +00003117def : Pat<(loadv2i64 addr:$src),
Dan Gohmane13709a2010-02-26 01:14:30 +00003118 (MOVUPSrm addr:$src)>;
Evan Chengb4162fd2007-07-20 00:27:43 +00003119
3120def : Pat<(alignedstore (v2i64 VR128:$src), addr:$dst),
Dan Gohmane13709a2010-02-26 01:14:30 +00003121 (MOVAPSmr addr:$dst, VR128:$src)>;
Evan Chengb4162fd2007-07-20 00:27:43 +00003122def : Pat<(alignedstore (v4i32 VR128:$src), addr:$dst),
Dan Gohmane13709a2010-02-26 01:14:30 +00003123 (MOVAPSmr addr:$dst, VR128:$src)>;
Evan Chengb4162fd2007-07-20 00:27:43 +00003124def : Pat<(alignedstore (v8i16 VR128:$src), addr:$dst),
Dan Gohmane13709a2010-02-26 01:14:30 +00003125 (MOVAPSmr addr:$dst, VR128:$src)>;
Evan Chengb4162fd2007-07-20 00:27:43 +00003126def : Pat<(alignedstore (v16i8 VR128:$src), addr:$dst),
Dan Gohmane13709a2010-02-26 01:14:30 +00003127 (MOVAPSmr addr:$dst, VR128:$src)>;
Evan Chengb4162fd2007-07-20 00:27:43 +00003128def : Pat<(store (v2i64 VR128:$src), addr:$dst),
Dan Gohmane13709a2010-02-26 01:14:30 +00003129 (MOVUPSmr addr:$dst, VR128:$src)>;
Evan Chengb4162fd2007-07-20 00:27:43 +00003130def : Pat<(store (v4i32 VR128:$src), addr:$dst),
Dan Gohmane13709a2010-02-26 01:14:30 +00003131 (MOVUPSmr addr:$dst, VR128:$src)>;
Evan Chengb4162fd2007-07-20 00:27:43 +00003132def : Pat<(store (v8i16 VR128:$src), addr:$dst),
Dan Gohmane13709a2010-02-26 01:14:30 +00003133 (MOVUPSmr addr:$dst, VR128:$src)>;
Evan Chengb4162fd2007-07-20 00:27:43 +00003134def : Pat<(store (v16i8 VR128:$src), addr:$dst),
Dan Gohmane13709a2010-02-26 01:14:30 +00003135 (MOVUPSmr addr:$dst, VR128:$src)>;
Eric Christopher44b93ff2009-07-31 20:07:27 +00003136
Nate Begeman63ec90a2008-02-03 07:18:54 +00003137//===----------------------------------------------------------------------===//
3138// SSE4.1 Instructions
3139//===----------------------------------------------------------------------===//
3140
Dale Johannesene397acc2008-10-10 23:51:03 +00003141multiclass sse41_fp_unop_rm<bits<8> opcps, bits<8> opcpd,
Nate Begeman63ec90a2008-02-03 07:18:54 +00003142 string OpcodeStr,
Nate Begeman63ec90a2008-02-03 07:18:54 +00003143 Intrinsic V4F32Int,
Nate Begeman2f6f1c02008-02-04 05:34:34 +00003144 Intrinsic V2F64Int> {
Nate Begeman63ec90a2008-02-03 07:18:54 +00003145 // Intrinsic operation, reg.
Nate Begeman63ec90a2008-02-03 07:18:54 +00003146 // Vector intrinsic operation, reg
Eric Christopher44b93ff2009-07-31 20:07:27 +00003147 def PSr_Int : SS4AIi8<opcps, MRMSrcReg,
Nate Begeman204e84e2008-02-04 06:00:24 +00003148 (outs VR128:$dst), (ins VR128:$src1, i32i8imm:$src2),
Nate Begeman63ec90a2008-02-03 07:18:54 +00003149 !strconcat(OpcodeStr,
3150 "ps\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Nate Begeman2f6f1c02008-02-04 05:34:34 +00003151 [(set VR128:$dst, (V4F32Int VR128:$src1, imm:$src2))]>,
3152 OpSize;
Nate Begeman63ec90a2008-02-03 07:18:54 +00003153
3154 // Vector intrinsic operation, mem
Evan Cheng400073d2009-12-18 07:40:29 +00003155 def PSm_Int : Ii8<opcps, MRMSrcMem,
Nate Begeman204e84e2008-02-04 06:00:24 +00003156 (outs VR128:$dst), (ins f128mem:$src1, i32i8imm:$src2),
Nate Begeman63ec90a2008-02-03 07:18:54 +00003157 !strconcat(OpcodeStr,
3158 "ps\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Evan Chengb1938262008-05-23 00:37:07 +00003159 [(set VR128:$dst,
3160 (V4F32Int (memopv4f32 addr:$src1),imm:$src2))]>,
Evan Cheng400073d2009-12-18 07:40:29 +00003161 TA, OpSize,
Evan Chengb1f49812009-12-22 17:47:23 +00003162 Requires<[HasSSE41]>;
Nate Begeman63ec90a2008-02-03 07:18:54 +00003163
Nate Begeman63ec90a2008-02-03 07:18:54 +00003164 // Vector intrinsic operation, reg
Evan Cheng172b7942008-03-14 07:39:27 +00003165 def PDr_Int : SS4AIi8<opcpd, MRMSrcReg,
Nate Begeman204e84e2008-02-04 06:00:24 +00003166 (outs VR128:$dst), (ins VR128:$src1, i32i8imm:$src2),
Nate Begeman63ec90a2008-02-03 07:18:54 +00003167 !strconcat(OpcodeStr,
3168 "pd\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Nate Begeman2f6f1c02008-02-04 05:34:34 +00003169 [(set VR128:$dst, (V2F64Int VR128:$src1, imm:$src2))]>,
3170 OpSize;
Nate Begeman63ec90a2008-02-03 07:18:54 +00003171
3172 // Vector intrinsic operation, mem
Evan Cheng172b7942008-03-14 07:39:27 +00003173 def PDm_Int : SS4AIi8<opcpd, MRMSrcMem,
Nate Begeman204e84e2008-02-04 06:00:24 +00003174 (outs VR128:$dst), (ins f128mem:$src1, i32i8imm:$src2),
Nate Begeman63ec90a2008-02-03 07:18:54 +00003175 !strconcat(OpcodeStr,
3176 "pd\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Evan Chengb1938262008-05-23 00:37:07 +00003177 [(set VR128:$dst,
3178 (V2F64Int (memopv2f64 addr:$src1),imm:$src2))]>,
Nate Begeman2f6f1c02008-02-04 05:34:34 +00003179 OpSize;
Nate Begeman63ec90a2008-02-03 07:18:54 +00003180}
3181
Dale Johannesene397acc2008-10-10 23:51:03 +00003182let Constraints = "$src1 = $dst" in {
3183multiclass sse41_fp_binop_rm<bits<8> opcss, bits<8> opcsd,
3184 string OpcodeStr,
3185 Intrinsic F32Int,
3186 Intrinsic F64Int> {
3187 // Intrinsic operation, reg.
3188 def SSr_Int : SS4AIi8<opcss, MRMSrcReg,
Eric Christopher44b93ff2009-07-31 20:07:27 +00003189 (outs VR128:$dst),
Dale Johannesene397acc2008-10-10 23:51:03 +00003190 (ins VR128:$src1, VR128:$src2, i32i8imm:$src3),
3191 !strconcat(OpcodeStr,
3192 "ss\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
Eric Christopher44b93ff2009-07-31 20:07:27 +00003193 [(set VR128:$dst,
Dale Johannesene397acc2008-10-10 23:51:03 +00003194 (F32Int VR128:$src1, VR128:$src2, imm:$src3))]>,
3195 OpSize;
3196
3197 // Intrinsic operation, mem.
Eric Christopher44b93ff2009-07-31 20:07:27 +00003198 def SSm_Int : SS4AIi8<opcss, MRMSrcMem,
3199 (outs VR128:$dst),
Dale Johannesene397acc2008-10-10 23:51:03 +00003200 (ins VR128:$src1, ssmem:$src2, i32i8imm:$src3),
Eric Christopher44b93ff2009-07-31 20:07:27 +00003201 !strconcat(OpcodeStr,
Dale Johannesene397acc2008-10-10 23:51:03 +00003202 "ss\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
Eric Christopher44b93ff2009-07-31 20:07:27 +00003203 [(set VR128:$dst,
Dale Johannesene397acc2008-10-10 23:51:03 +00003204 (F32Int VR128:$src1, sse_load_f32:$src2, imm:$src3))]>,
3205 OpSize;
3206
3207 // Intrinsic operation, reg.
3208 def SDr_Int : SS4AIi8<opcsd, MRMSrcReg,
Eric Christopher44b93ff2009-07-31 20:07:27 +00003209 (outs VR128:$dst),
Dale Johannesene397acc2008-10-10 23:51:03 +00003210 (ins VR128:$src1, VR128:$src2, i32i8imm:$src3),
3211 !strconcat(OpcodeStr,
3212 "sd\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
Eric Christopher44b93ff2009-07-31 20:07:27 +00003213 [(set VR128:$dst,
Dale Johannesene397acc2008-10-10 23:51:03 +00003214 (F64Int VR128:$src1, VR128:$src2, imm:$src3))]>,
3215 OpSize;
3216
3217 // Intrinsic operation, mem.
3218 def SDm_Int : SS4AIi8<opcsd, MRMSrcMem,
Eric Christopher44b93ff2009-07-31 20:07:27 +00003219 (outs VR128:$dst),
Dale Johannesene397acc2008-10-10 23:51:03 +00003220 (ins VR128:$src1, sdmem:$src2, i32i8imm:$src3),
3221 !strconcat(OpcodeStr,
3222 "sd\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
Eric Christopher44b93ff2009-07-31 20:07:27 +00003223 [(set VR128:$dst,
Dale Johannesene397acc2008-10-10 23:51:03 +00003224 (F64Int VR128:$src1, sse_load_f64:$src2, imm:$src3))]>,
3225 OpSize;
3226}
3227}
3228
Nate Begeman63ec90a2008-02-03 07:18:54 +00003229// FP round - roundss, roundps, roundsd, roundpd
Dale Johannesene397acc2008-10-10 23:51:03 +00003230defm ROUND : sse41_fp_unop_rm<0x08, 0x09, "round",
3231 int_x86_sse41_round_ps, int_x86_sse41_round_pd>;
3232defm ROUND : sse41_fp_binop_rm<0x0A, 0x0B, "round",
3233 int_x86_sse41_round_ss, int_x86_sse41_round_sd>;
Nate Begeman2f6f1c02008-02-04 05:34:34 +00003234
3235// SS41I_unop_rm_int_v16 - SSE 4.1 unary operator whose type is v8i16.
3236multiclass SS41I_unop_rm_int_v16<bits<8> opc, string OpcodeStr,
3237 Intrinsic IntId128> {
3238 def rr128 : SS48I<opc, MRMSrcReg, (outs VR128:$dst),
3239 (ins VR128:$src),
3240 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
3241 [(set VR128:$dst, (IntId128 VR128:$src))]>, OpSize;
3242 def rm128 : SS48I<opc, MRMSrcMem, (outs VR128:$dst),
3243 (ins i128mem:$src),
3244 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
3245 [(set VR128:$dst,
3246 (IntId128
3247 (bitconvert (memopv8i16 addr:$src))))]>, OpSize;
3248}
3249
3250defm PHMINPOSUW : SS41I_unop_rm_int_v16 <0x41, "phminposuw",
3251 int_x86_sse41_phminposuw>;
3252
3253/// SS41I_binop_rm_int - Simple SSE 4.1 binary operator
Evan Chenge9083d62008-03-05 08:19:16 +00003254let Constraints = "$src1 = $dst" in {
Nate Begeman2f6f1c02008-02-04 05:34:34 +00003255 multiclass SS41I_binop_rm_int<bits<8> opc, string OpcodeStr,
3256 Intrinsic IntId128, bit Commutable = 0> {
Nate Begemanfea2be52008-02-09 23:46:37 +00003257 def rr : SS48I<opc, MRMSrcReg, (outs VR128:$dst),
3258 (ins VR128:$src1, VR128:$src2),
3259 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
3260 [(set VR128:$dst, (IntId128 VR128:$src1, VR128:$src2))]>,
3261 OpSize {
Nate Begeman2f6f1c02008-02-04 05:34:34 +00003262 let isCommutable = Commutable;
3263 }
Nate Begemanfea2be52008-02-09 23:46:37 +00003264 def rm : SS48I<opc, MRMSrcMem, (outs VR128:$dst),
3265 (ins VR128:$src1, i128mem:$src2),
3266 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
3267 [(set VR128:$dst,
3268 (IntId128 VR128:$src1,
3269 (bitconvert (memopv16i8 addr:$src2))))]>, OpSize;
Nate Begeman2f6f1c02008-02-04 05:34:34 +00003270 }
3271}
3272
3273defm PCMPEQQ : SS41I_binop_rm_int<0x29, "pcmpeqq",
3274 int_x86_sse41_pcmpeqq, 1>;
3275defm PACKUSDW : SS41I_binop_rm_int<0x2B, "packusdw",
3276 int_x86_sse41_packusdw, 0>;
3277defm PMINSB : SS41I_binop_rm_int<0x38, "pminsb",
3278 int_x86_sse41_pminsb, 1>;
3279defm PMINSD : SS41I_binop_rm_int<0x39, "pminsd",
3280 int_x86_sse41_pminsd, 1>;
3281defm PMINUD : SS41I_binop_rm_int<0x3B, "pminud",
3282 int_x86_sse41_pminud, 1>;
3283defm PMINUW : SS41I_binop_rm_int<0x3A, "pminuw",
3284 int_x86_sse41_pminuw, 1>;
3285defm PMAXSB : SS41I_binop_rm_int<0x3C, "pmaxsb",
3286 int_x86_sse41_pmaxsb, 1>;
3287defm PMAXSD : SS41I_binop_rm_int<0x3D, "pmaxsd",
3288 int_x86_sse41_pmaxsd, 1>;
3289defm PMAXUD : SS41I_binop_rm_int<0x3F, "pmaxud",
3290 int_x86_sse41_pmaxud, 1>;
3291defm PMAXUW : SS41I_binop_rm_int<0x3E, "pmaxuw",
3292 int_x86_sse41_pmaxuw, 1>;
Nate Begeman204e84e2008-02-04 06:00:24 +00003293
Mon P Wangaf9b9522008-12-18 21:42:19 +00003294defm PMULDQ : SS41I_binop_rm_int<0x28, "pmuldq", int_x86_sse41_pmuldq, 1>;
3295
Nate Begeman30a0de92008-07-17 16:51:19 +00003296def : Pat<(v2i64 (X86pcmpeqq VR128:$src1, VR128:$src2)),
3297 (PCMPEQQrr VR128:$src1, VR128:$src2)>;
3298def : Pat<(v2i64 (X86pcmpeqq VR128:$src1, (memop addr:$src2))),
3299 (PCMPEQQrm VR128:$src1, addr:$src2)>;
3300
Nate Begeman1426d522008-02-09 01:38:08 +00003301/// SS41I_binop_rm_int - Simple SSE 4.1 binary operator
Evan Chenge9083d62008-03-05 08:19:16 +00003302let Constraints = "$src1 = $dst" in {
Dan Gohman0b924dc2008-05-23 17:49:40 +00003303 multiclass SS41I_binop_patint<bits<8> opc, string OpcodeStr, ValueType OpVT,
3304 SDNode OpNode, Intrinsic IntId128,
3305 bit Commutable = 0> {
Nate Begeman1426d522008-02-09 01:38:08 +00003306 def rr : SS48I<opc, MRMSrcReg, (outs VR128:$dst),
3307 (ins VR128:$src1, VR128:$src2),
3308 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Dan Gohman0b924dc2008-05-23 17:49:40 +00003309 [(set VR128:$dst, (OpNode (OpVT VR128:$src1),
3310 VR128:$src2))]>, OpSize {
Nate Begeman1426d522008-02-09 01:38:08 +00003311 let isCommutable = Commutable;
3312 }
3313 def rr_int : SS48I<opc, MRMSrcReg, (outs VR128:$dst),
3314 (ins VR128:$src1, VR128:$src2),
3315 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
3316 [(set VR128:$dst, (IntId128 VR128:$src1, VR128:$src2))]>,
3317 OpSize {
3318 let isCommutable = Commutable;
3319 }
3320 def rm : SS48I<opc, MRMSrcMem, (outs VR128:$dst),
3321 (ins VR128:$src1, i128mem:$src2),
3322 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
3323 [(set VR128:$dst,
Chris Lattner1a7d0872010-02-18 06:33:42 +00003324 (OpVT (OpNode VR128:$src1, (memop addr:$src2))))]>, OpSize;
Nate Begeman1426d522008-02-09 01:38:08 +00003325 def rm_int : SS48I<opc, MRMSrcMem, (outs VR128:$dst),
3326 (ins VR128:$src1, i128mem:$src2),
3327 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
3328 [(set VR128:$dst,
Evan Chengb1938262008-05-23 00:37:07 +00003329 (IntId128 VR128:$src1, (memop addr:$src2)))]>,
Nate Begeman1426d522008-02-09 01:38:08 +00003330 OpSize;
3331 }
3332}
Eric Christopher8258d0b2010-03-30 18:49:01 +00003333
3334/// SS48I_binop_rm - Simple SSE41 binary operator.
3335let Constraints = "$src1 = $dst" in {
3336multiclass SS48I_binop_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
3337 ValueType OpVT, bit Commutable = 0> {
Eric Christopher7e2f5aa2010-05-25 17:33:22 +00003338 def rr : SS48I<opc, MRMSrcReg, (outs VR128:$dst),
Eric Christopher8258d0b2010-03-30 18:49:01 +00003339 (ins VR128:$src1, VR128:$src2),
3340 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
3341 [(set VR128:$dst, (OpVT (OpNode VR128:$src1, VR128:$src2)))]>,
3342 OpSize {
3343 let isCommutable = Commutable;
3344 }
Eric Christopher7e2f5aa2010-05-25 17:33:22 +00003345 def rm : SS48I<opc, MRMSrcMem, (outs VR128:$dst),
Eric Christopher8258d0b2010-03-30 18:49:01 +00003346 (ins VR128:$src1, i128mem:$src2),
3347 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
3348 [(set VR128:$dst, (OpNode VR128:$src1,
3349 (bc_v4i32 (memopv2i64 addr:$src2))))]>,
3350 OpSize;
3351}
3352}
3353
3354defm PMULLD : SS48I_binop_rm<0x40, "pmulld", mul, v4i32, 1>;
Nate Begeman1426d522008-02-09 01:38:08 +00003355
Evan Cheng172b7942008-03-14 07:39:27 +00003356/// SS41I_binop_rmi_int - SSE 4.1 binary operator with 8-bit immediate
Evan Chenge9083d62008-03-05 08:19:16 +00003357let Constraints = "$src1 = $dst" in {
Nate Begeman204e84e2008-02-04 06:00:24 +00003358 multiclass SS41I_binop_rmi_int<bits<8> opc, string OpcodeStr,
3359 Intrinsic IntId128, bit Commutable = 0> {
Evan Cheng172b7942008-03-14 07:39:27 +00003360 def rri : SS4AIi8<opc, MRMSrcReg, (outs VR128:$dst),
Nate Begemanfea2be52008-02-09 23:46:37 +00003361 (ins VR128:$src1, VR128:$src2, i32i8imm:$src3),
Eric Christopher44b93ff2009-07-31 20:07:27 +00003362 !strconcat(OpcodeStr,
Nate Begemanab5d56c2008-02-10 18:47:57 +00003363 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
Eric Christopher44b93ff2009-07-31 20:07:27 +00003364 [(set VR128:$dst,
Nate Begemanfea2be52008-02-09 23:46:37 +00003365 (IntId128 VR128:$src1, VR128:$src2, imm:$src3))]>,
3366 OpSize {
Nate Begeman204e84e2008-02-04 06:00:24 +00003367 let isCommutable = Commutable;
3368 }
Evan Cheng172b7942008-03-14 07:39:27 +00003369 def rmi : SS4AIi8<opc, MRMSrcMem, (outs VR128:$dst),
Nate Begemanfea2be52008-02-09 23:46:37 +00003370 (ins VR128:$src1, i128mem:$src2, i32i8imm:$src3),
3371 !strconcat(OpcodeStr,
Nate Begemanab5d56c2008-02-10 18:47:57 +00003372 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
Nate Begemanfea2be52008-02-09 23:46:37 +00003373 [(set VR128:$dst,
3374 (IntId128 VR128:$src1,
3375 (bitconvert (memopv16i8 addr:$src2)), imm:$src3))]>,
3376 OpSize;
Nate Begeman204e84e2008-02-04 06:00:24 +00003377 }
3378}
3379
3380defm BLENDPS : SS41I_binop_rmi_int<0x0C, "blendps",
3381 int_x86_sse41_blendps, 0>;
3382defm BLENDPD : SS41I_binop_rmi_int<0x0D, "blendpd",
3383 int_x86_sse41_blendpd, 0>;
3384defm PBLENDW : SS41I_binop_rmi_int<0x0E, "pblendw",
3385 int_x86_sse41_pblendw, 0>;
3386defm DPPS : SS41I_binop_rmi_int<0x40, "dpps",
3387 int_x86_sse41_dpps, 1>;
3388defm DPPD : SS41I_binop_rmi_int<0x41, "dppd",
3389 int_x86_sse41_dppd, 1>;
3390defm MPSADBW : SS41I_binop_rmi_int<0x42, "mpsadbw",
Eric Christopher419e2232010-04-08 00:52:02 +00003391 int_x86_sse41_mpsadbw, 0>;
Nate Begeman1426d522008-02-09 01:38:08 +00003392
Nate Begemanfea2be52008-02-09 23:46:37 +00003393
Evan Cheng172b7942008-03-14 07:39:27 +00003394/// SS41I_ternary_int - SSE 4.1 ternary operator
Evan Chenge9083d62008-03-05 08:19:16 +00003395let Uses = [XMM0], Constraints = "$src1 = $dst" in {
Nate Begemanab5d56c2008-02-10 18:47:57 +00003396 multiclass SS41I_ternary_int<bits<8> opc, string OpcodeStr, Intrinsic IntId> {
3397 def rr0 : SS48I<opc, MRMSrcReg, (outs VR128:$dst),
3398 (ins VR128:$src1, VR128:$src2),
Eric Christopher44b93ff2009-07-31 20:07:27 +00003399 !strconcat(OpcodeStr,
Nate Begemanab5d56c2008-02-10 18:47:57 +00003400 "\t{%xmm0, $src2, $dst|$dst, $src2, %xmm0}"),
3401 [(set VR128:$dst, (IntId VR128:$src1, VR128:$src2, XMM0))]>,
3402 OpSize;
3403
3404 def rm0 : SS48I<opc, MRMSrcMem, (outs VR128:$dst),
3405 (ins VR128:$src1, i128mem:$src2),
3406 !strconcat(OpcodeStr,
3407 "\t{%xmm0, $src2, $dst|$dst, $src2, %xmm0}"),
3408 [(set VR128:$dst,
3409 (IntId VR128:$src1,
3410 (bitconvert (memopv16i8 addr:$src2)), XMM0))]>, OpSize;
3411 }
3412}
3413
3414defm BLENDVPD : SS41I_ternary_int<0x15, "blendvpd", int_x86_sse41_blendvpd>;
3415defm BLENDVPS : SS41I_ternary_int<0x14, "blendvps", int_x86_sse41_blendvps>;
3416defm PBLENDVB : SS41I_ternary_int<0x10, "pblendvb", int_x86_sse41_pblendvb>;
3417
3418
Nate Begemanfea2be52008-02-09 23:46:37 +00003419multiclass SS41I_binop_rm_int8<bits<8> opc, string OpcodeStr, Intrinsic IntId> {
3420 def rr : SS48I<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
3421 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
3422 [(set VR128:$dst, (IntId VR128:$src))]>, OpSize;
3423
3424 def rm : SS48I<opc, MRMSrcMem, (outs VR128:$dst), (ins i64mem:$src),
3425 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Evan Chengca57f782008-09-24 23:27:55 +00003426 [(set VR128:$dst,
3427 (IntId (bitconvert (v2i64 (scalar_to_vector (loadi64 addr:$src))))))]>,
3428 OpSize;
Nate Begemanfea2be52008-02-09 23:46:37 +00003429}
3430
3431defm PMOVSXBW : SS41I_binop_rm_int8<0x20, "pmovsxbw", int_x86_sse41_pmovsxbw>;
3432defm PMOVSXWD : SS41I_binop_rm_int8<0x23, "pmovsxwd", int_x86_sse41_pmovsxwd>;
3433defm PMOVSXDQ : SS41I_binop_rm_int8<0x25, "pmovsxdq", int_x86_sse41_pmovsxdq>;
3434defm PMOVZXBW : SS41I_binop_rm_int8<0x30, "pmovzxbw", int_x86_sse41_pmovzxbw>;
3435defm PMOVZXWD : SS41I_binop_rm_int8<0x33, "pmovzxwd", int_x86_sse41_pmovzxwd>;
3436defm PMOVZXDQ : SS41I_binop_rm_int8<0x35, "pmovzxdq", int_x86_sse41_pmovzxdq>;
3437
Evan Chengca57f782008-09-24 23:27:55 +00003438// Common patterns involving scalar load.
3439def : Pat<(int_x86_sse41_pmovsxbw (vzmovl_v2i64 addr:$src)),
3440 (PMOVSXBWrm addr:$src)>, Requires<[HasSSE41]>;
3441def : Pat<(int_x86_sse41_pmovsxbw (vzload_v2i64 addr:$src)),
3442 (PMOVSXBWrm addr:$src)>, Requires<[HasSSE41]>;
3443
3444def : Pat<(int_x86_sse41_pmovsxwd (vzmovl_v2i64 addr:$src)),
3445 (PMOVSXWDrm addr:$src)>, Requires<[HasSSE41]>;
3446def : Pat<(int_x86_sse41_pmovsxwd (vzload_v2i64 addr:$src)),
3447 (PMOVSXWDrm addr:$src)>, Requires<[HasSSE41]>;
3448
3449def : Pat<(int_x86_sse41_pmovsxdq (vzmovl_v2i64 addr:$src)),
3450 (PMOVSXDQrm addr:$src)>, Requires<[HasSSE41]>;
3451def : Pat<(int_x86_sse41_pmovsxdq (vzload_v2i64 addr:$src)),
3452 (PMOVSXDQrm addr:$src)>, Requires<[HasSSE41]>;
3453
3454def : Pat<(int_x86_sse41_pmovzxbw (vzmovl_v2i64 addr:$src)),
3455 (PMOVZXBWrm addr:$src)>, Requires<[HasSSE41]>;
3456def : Pat<(int_x86_sse41_pmovzxbw (vzload_v2i64 addr:$src)),
3457 (PMOVZXBWrm addr:$src)>, Requires<[HasSSE41]>;
3458
3459def : Pat<(int_x86_sse41_pmovzxwd (vzmovl_v2i64 addr:$src)),
3460 (PMOVZXWDrm addr:$src)>, Requires<[HasSSE41]>;
3461def : Pat<(int_x86_sse41_pmovzxwd (vzload_v2i64 addr:$src)),
3462 (PMOVZXWDrm addr:$src)>, Requires<[HasSSE41]>;
3463
3464def : Pat<(int_x86_sse41_pmovzxdq (vzmovl_v2i64 addr:$src)),
3465 (PMOVZXDQrm addr:$src)>, Requires<[HasSSE41]>;
3466def : Pat<(int_x86_sse41_pmovzxdq (vzload_v2i64 addr:$src)),
3467 (PMOVZXDQrm addr:$src)>, Requires<[HasSSE41]>;
3468
3469
Nate Begemanfea2be52008-02-09 23:46:37 +00003470multiclass SS41I_binop_rm_int4<bits<8> opc, string OpcodeStr, Intrinsic IntId> {
3471 def rr : SS48I<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
3472 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
3473 [(set VR128:$dst, (IntId VR128:$src))]>, OpSize;
3474
3475 def rm : SS48I<opc, MRMSrcMem, (outs VR128:$dst), (ins i32mem:$src),
3476 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Evan Chengca57f782008-09-24 23:27:55 +00003477 [(set VR128:$dst,
3478 (IntId (bitconvert (v4i32 (scalar_to_vector (loadi32 addr:$src))))))]>,
3479 OpSize;
Nate Begemanfea2be52008-02-09 23:46:37 +00003480}
3481
3482defm PMOVSXBD : SS41I_binop_rm_int4<0x21, "pmovsxbd", int_x86_sse41_pmovsxbd>;
3483defm PMOVSXWQ : SS41I_binop_rm_int4<0x24, "pmovsxwq", int_x86_sse41_pmovsxwq>;
3484defm PMOVZXBD : SS41I_binop_rm_int4<0x31, "pmovzxbd", int_x86_sse41_pmovzxbd>;
3485defm PMOVZXWQ : SS41I_binop_rm_int4<0x34, "pmovzxwq", int_x86_sse41_pmovzxwq>;
3486
Evan Chengca57f782008-09-24 23:27:55 +00003487// Common patterns involving scalar load
3488def : Pat<(int_x86_sse41_pmovsxbd (vzmovl_v4i32 addr:$src)),
Evan Cheng89d4a282008-09-25 00:49:51 +00003489 (PMOVSXBDrm addr:$src)>, Requires<[HasSSE41]>;
Evan Chengca57f782008-09-24 23:27:55 +00003490def : Pat<(int_x86_sse41_pmovsxwq (vzmovl_v4i32 addr:$src)),
Evan Cheng89d4a282008-09-25 00:49:51 +00003491 (PMOVSXWQrm addr:$src)>, Requires<[HasSSE41]>;
Evan Chengca57f782008-09-24 23:27:55 +00003492
3493def : Pat<(int_x86_sse41_pmovzxbd (vzmovl_v4i32 addr:$src)),
Evan Cheng89d4a282008-09-25 00:49:51 +00003494 (PMOVZXBDrm addr:$src)>, Requires<[HasSSE41]>;
Evan Chengca57f782008-09-24 23:27:55 +00003495def : Pat<(int_x86_sse41_pmovzxwq (vzmovl_v4i32 addr:$src)),
Evan Cheng89d4a282008-09-25 00:49:51 +00003496 (PMOVZXWQrm addr:$src)>, Requires<[HasSSE41]>;
Evan Chengca57f782008-09-24 23:27:55 +00003497
3498
Nate Begemanfea2be52008-02-09 23:46:37 +00003499multiclass SS41I_binop_rm_int2<bits<8> opc, string OpcodeStr, Intrinsic IntId> {
3500 def rr : SS48I<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
3501 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
3502 [(set VR128:$dst, (IntId VR128:$src))]>, OpSize;
3503
Evan Chengca57f782008-09-24 23:27:55 +00003504 // Expecting a i16 load any extended to i32 value.
Nate Begemanfea2be52008-02-09 23:46:37 +00003505 def rm : SS48I<opc, MRMSrcMem, (outs VR128:$dst), (ins i16mem:$src),
3506 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Evan Chengca57f782008-09-24 23:27:55 +00003507 [(set VR128:$dst, (IntId (bitconvert
3508 (v4i32 (scalar_to_vector (loadi16_anyext addr:$src))))))]>,
3509 OpSize;
Nate Begemanfea2be52008-02-09 23:46:37 +00003510}
3511
3512defm PMOVSXBQ : SS41I_binop_rm_int2<0x22, "pmovsxbq", int_x86_sse41_pmovsxbq>;
Eli Friedman9d47b8d2009-06-06 05:55:37 +00003513defm PMOVZXBQ : SS41I_binop_rm_int2<0x32, "pmovzxbq", int_x86_sse41_pmovzxbq>;
Nate Begemanfea2be52008-02-09 23:46:37 +00003514
Evan Chengca57f782008-09-24 23:27:55 +00003515// Common patterns involving scalar load
3516def : Pat<(int_x86_sse41_pmovsxbq
3517 (bitconvert (v4i32 (X86vzmovl
3518 (v4i32 (scalar_to_vector (loadi32 addr:$src))))))),
Evan Cheng89d4a282008-09-25 00:49:51 +00003519 (PMOVSXBQrm addr:$src)>, Requires<[HasSSE41]>;
Evan Chengca57f782008-09-24 23:27:55 +00003520
3521def : Pat<(int_x86_sse41_pmovzxbq
3522 (bitconvert (v4i32 (X86vzmovl
3523 (v4i32 (scalar_to_vector (loadi32 addr:$src))))))),
Evan Cheng89d4a282008-09-25 00:49:51 +00003524 (PMOVZXBQrm addr:$src)>, Requires<[HasSSE41]>;
Evan Chengca57f782008-09-24 23:27:55 +00003525
Nate Begemanfea2be52008-02-09 23:46:37 +00003526
Nate Begeman14d12ca2008-02-11 04:19:36 +00003527/// SS41I_binop_ext8 - SSE 4.1 extract 8 bits to 32 bit reg or 8 bit mem
3528multiclass SS41I_extract8<bits<8> opc, string OpcodeStr> {
Evan Cheng7aae8762008-03-26 08:11:49 +00003529 def rr : SS4AIi8<opc, MRMDestReg, (outs GR32:$dst),
Nate Begemanfea2be52008-02-09 23:46:37 +00003530 (ins VR128:$src1, i32i8imm:$src2),
Eric Christopher44b93ff2009-07-31 20:07:27 +00003531 !strconcat(OpcodeStr,
Nate Begemanfea2be52008-02-09 23:46:37 +00003532 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Nate Begeman14d12ca2008-02-11 04:19:36 +00003533 [(set GR32:$dst, (X86pextrb (v16i8 VR128:$src1), imm:$src2))]>,
3534 OpSize;
Evan Cheng172b7942008-03-14 07:39:27 +00003535 def mr : SS4AIi8<opc, MRMDestMem, (outs),
Nate Begemanfea2be52008-02-09 23:46:37 +00003536 (ins i8mem:$dst, VR128:$src1, i32i8imm:$src2),
Eric Christopher44b93ff2009-07-31 20:07:27 +00003537 !strconcat(OpcodeStr,
Nate Begemanfea2be52008-02-09 23:46:37 +00003538 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Nate Begeman14d12ca2008-02-11 04:19:36 +00003539 []>, OpSize;
3540// FIXME:
3541// There's an AssertZext in the way of writing the store pattern
3542// (store (i8 (trunc (X86pextrb (v16i8 VR128:$src1), imm:$src2))), addr:$dst)
Nate Begemanfea2be52008-02-09 23:46:37 +00003543}
3544
Nate Begeman14d12ca2008-02-11 04:19:36 +00003545defm PEXTRB : SS41I_extract8<0x14, "pextrb">;
Nate Begemanfea2be52008-02-09 23:46:37 +00003546
Nate Begeman14d12ca2008-02-11 04:19:36 +00003547
3548/// SS41I_extract16 - SSE 4.1 extract 16 bits to memory destination
3549multiclass SS41I_extract16<bits<8> opc, string OpcodeStr> {
Evan Cheng172b7942008-03-14 07:39:27 +00003550 def mr : SS4AIi8<opc, MRMDestMem, (outs),
Nate Begeman14d12ca2008-02-11 04:19:36 +00003551 (ins i16mem:$dst, VR128:$src1, i32i8imm:$src2),
Eric Christopher44b93ff2009-07-31 20:07:27 +00003552 !strconcat(OpcodeStr,
Nate Begeman14d12ca2008-02-11 04:19:36 +00003553 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
3554 []>, OpSize;
3555// FIXME:
3556// There's an AssertZext in the way of writing the store pattern
3557// (store (i16 (trunc (X86pextrw (v16i8 VR128:$src1), imm:$src2))), addr:$dst)
3558}
3559
3560defm PEXTRW : SS41I_extract16<0x15, "pextrw">;
3561
3562
3563/// SS41I_extract32 - SSE 4.1 extract 32 bits to int reg or memory destination
3564multiclass SS41I_extract32<bits<8> opc, string OpcodeStr> {
Evan Cheng7aae8762008-03-26 08:11:49 +00003565 def rr : SS4AIi8<opc, MRMDestReg, (outs GR32:$dst),
Nate Begemanfea2be52008-02-09 23:46:37 +00003566 (ins VR128:$src1, i32i8imm:$src2),
Eric Christopher44b93ff2009-07-31 20:07:27 +00003567 !strconcat(OpcodeStr,
Nate Begemanfea2be52008-02-09 23:46:37 +00003568 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
3569 [(set GR32:$dst,
3570 (extractelt (v4i32 VR128:$src1), imm:$src2))]>, OpSize;
Evan Cheng172b7942008-03-14 07:39:27 +00003571 def mr : SS4AIi8<opc, MRMDestMem, (outs),
Nate Begemanfea2be52008-02-09 23:46:37 +00003572 (ins i32mem:$dst, VR128:$src1, i32i8imm:$src2),
Eric Christopher44b93ff2009-07-31 20:07:27 +00003573 !strconcat(OpcodeStr,
Nate Begemanfea2be52008-02-09 23:46:37 +00003574 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
3575 [(store (extractelt (v4i32 VR128:$src1), imm:$src2),
3576 addr:$dst)]>, OpSize;
Nate Begeman1426d522008-02-09 01:38:08 +00003577}
3578
Nate Begeman14d12ca2008-02-11 04:19:36 +00003579defm PEXTRD : SS41I_extract32<0x16, "pextrd">;
Nate Begeman1426d522008-02-09 01:38:08 +00003580
Nate Begeman14d12ca2008-02-11 04:19:36 +00003581
Evan Cheng62a3f152008-03-24 21:52:23 +00003582/// SS41I_extractf32 - SSE 4.1 extract 32 bits fp value to int reg or memory
3583/// destination
Nate Begeman14d12ca2008-02-11 04:19:36 +00003584multiclass SS41I_extractf32<bits<8> opc, string OpcodeStr> {
Evan Cheng7aae8762008-03-26 08:11:49 +00003585 def rr : SS4AIi8<opc, MRMDestReg, (outs GR32:$dst),
Nate Begemanfea2be52008-02-09 23:46:37 +00003586 (ins VR128:$src1, i32i8imm:$src2),
Eric Christopher44b93ff2009-07-31 20:07:27 +00003587 !strconcat(OpcodeStr,
Nate Begemanfea2be52008-02-09 23:46:37 +00003588 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Dan Gohman171c11e2008-04-16 02:32:24 +00003589 [(set GR32:$dst,
3590 (extractelt (bc_v4i32 (v4f32 VR128:$src1)), imm:$src2))]>,
Evan Cheng62a3f152008-03-24 21:52:23 +00003591 OpSize;
Eric Christopher44b93ff2009-07-31 20:07:27 +00003592 def mr : SS4AIi8<opc, MRMDestMem, (outs),
Nate Begemanfea2be52008-02-09 23:46:37 +00003593 (ins f32mem:$dst, VR128:$src1, i32i8imm:$src2),
Eric Christopher44b93ff2009-07-31 20:07:27 +00003594 !strconcat(OpcodeStr,
Nate Begemanfea2be52008-02-09 23:46:37 +00003595 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Evan Cheng62a3f152008-03-24 21:52:23 +00003596 [(store (extractelt (bc_v4i32 (v4f32 VR128:$src1)), imm:$src2),
Nate Begemanfea2be52008-02-09 23:46:37 +00003597 addr:$dst)]>, OpSize;
Nate Begeman1426d522008-02-09 01:38:08 +00003598}
3599
Nate Begeman14d12ca2008-02-11 04:19:36 +00003600defm EXTRACTPS : SS41I_extractf32<0x17, "extractps">;
Nate Begemanfea2be52008-02-09 23:46:37 +00003601
Dan Gohmand9ced092008-08-08 18:30:21 +00003602// Also match an EXTRACTPS store when the store is done as f32 instead of i32.
3603def : Pat<(store (f32 (bitconvert (extractelt (bc_v4i32 (v4f32 VR128:$src1)),
3604 imm:$src2))),
3605 addr:$dst),
3606 (EXTRACTPSmr addr:$dst, VR128:$src1, imm:$src2)>,
3607 Requires<[HasSSE41]>;
3608
Evan Chenge9083d62008-03-05 08:19:16 +00003609let Constraints = "$src1 = $dst" in {
Nate Begeman14d12ca2008-02-11 04:19:36 +00003610 multiclass SS41I_insert8<bits<8> opc, string OpcodeStr> {
Evan Cheng172b7942008-03-14 07:39:27 +00003611 def rr : SS4AIi8<opc, MRMSrcReg, (outs VR128:$dst),
Nate Begeman14d12ca2008-02-11 04:19:36 +00003612 (ins VR128:$src1, GR32:$src2, i32i8imm:$src3),
Eric Christopher44b93ff2009-07-31 20:07:27 +00003613 !strconcat(OpcodeStr,
Nate Begeman14d12ca2008-02-11 04:19:36 +00003614 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
Eric Christopher44b93ff2009-07-31 20:07:27 +00003615 [(set VR128:$dst,
Nate Begeman14d12ca2008-02-11 04:19:36 +00003616 (X86pinsrb VR128:$src1, GR32:$src2, imm:$src3))]>, OpSize;
Evan Cheng172b7942008-03-14 07:39:27 +00003617 def rm : SS4AIi8<opc, MRMSrcMem, (outs VR128:$dst),
Nate Begeman14d12ca2008-02-11 04:19:36 +00003618 (ins VR128:$src1, i8mem:$src2, i32i8imm:$src3),
3619 !strconcat(OpcodeStr,
3620 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
Eric Christopher44b93ff2009-07-31 20:07:27 +00003621 [(set VR128:$dst,
Nate Begeman14d12ca2008-02-11 04:19:36 +00003622 (X86pinsrb VR128:$src1, (extloadi8 addr:$src2),
3623 imm:$src3))]>, OpSize;
3624 }
3625}
3626
3627defm PINSRB : SS41I_insert8<0x20, "pinsrb">;
3628
Evan Chenge9083d62008-03-05 08:19:16 +00003629let Constraints = "$src1 = $dst" in {
Nate Begeman14d12ca2008-02-11 04:19:36 +00003630 multiclass SS41I_insert32<bits<8> opc, string OpcodeStr> {
Evan Cheng172b7942008-03-14 07:39:27 +00003631 def rr : SS4AIi8<opc, MRMSrcReg, (outs VR128:$dst),
Nate Begeman14d12ca2008-02-11 04:19:36 +00003632 (ins VR128:$src1, GR32:$src2, i32i8imm:$src3),
Eric Christopher44b93ff2009-07-31 20:07:27 +00003633 !strconcat(OpcodeStr,
Nate Begeman14d12ca2008-02-11 04:19:36 +00003634 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
Eric Christopher44b93ff2009-07-31 20:07:27 +00003635 [(set VR128:$dst,
Nate Begeman14d12ca2008-02-11 04:19:36 +00003636 (v4i32 (insertelt VR128:$src1, GR32:$src2, imm:$src3)))]>,
3637 OpSize;
Evan Cheng172b7942008-03-14 07:39:27 +00003638 def rm : SS4AIi8<opc, MRMSrcMem, (outs VR128:$dst),
Nate Begeman14d12ca2008-02-11 04:19:36 +00003639 (ins VR128:$src1, i32mem:$src2, i32i8imm:$src3),
3640 !strconcat(OpcodeStr,
3641 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
Eric Christopher44b93ff2009-07-31 20:07:27 +00003642 [(set VR128:$dst,
Nate Begeman14d12ca2008-02-11 04:19:36 +00003643 (v4i32 (insertelt VR128:$src1, (loadi32 addr:$src2),
3644 imm:$src3)))]>, OpSize;
3645 }
3646}
3647
3648defm PINSRD : SS41I_insert32<0x22, "pinsrd">;
3649
Eric Christopher1e5cdea2009-07-23 02:22:41 +00003650// insertps has a few different modes, there's the first two here below which
3651// are optimized inserts that won't zero arbitrary elements in the destination
3652// vector. The next one matches the intrinsic and could zero arbitrary elements
3653// in the target vector.
Evan Chenge9083d62008-03-05 08:19:16 +00003654let Constraints = "$src1 = $dst" in {
Nate Begeman14d12ca2008-02-11 04:19:36 +00003655 multiclass SS41I_insertf32<bits<8> opc, string OpcodeStr> {
Eric Christopherfbd66872009-07-24 00:33:09 +00003656 def rr : SS4AIi8<opc, MRMSrcReg, (outs VR128:$dst),
3657 (ins VR128:$src1, VR128:$src2, i32i8imm:$src3),
Eric Christopher44b93ff2009-07-31 20:07:27 +00003658 !strconcat(OpcodeStr,
Nate Begeman14d12ca2008-02-11 04:19:36 +00003659 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
Eric Christopher44b93ff2009-07-31 20:07:27 +00003660 [(set VR128:$dst,
3661 (X86insrtps VR128:$src1, VR128:$src2, imm:$src3))]>,
Sean Callanan108934c2009-12-18 00:01:26 +00003662 OpSize;
Eric Christopherfbd66872009-07-24 00:33:09 +00003663 def rm : SS4AIi8<opc, MRMSrcMem, (outs VR128:$dst),
Nate Begeman14d12ca2008-02-11 04:19:36 +00003664 (ins VR128:$src1, f32mem:$src2, i32i8imm:$src3),
3665 !strconcat(OpcodeStr,
3666 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
Eric Christopher44b93ff2009-07-31 20:07:27 +00003667 [(set VR128:$dst,
Eric Christopherfbd66872009-07-24 00:33:09 +00003668 (X86insrtps VR128:$src1,
3669 (v4f32 (scalar_to_vector (loadf32 addr:$src2))),
Nate Begeman14d12ca2008-02-11 04:19:36 +00003670 imm:$src3))]>, OpSize;
3671 }
3672}
3673
Evan Cheng7aae8762008-03-26 08:11:49 +00003674defm INSERTPS : SS41I_insertf32<0x21, "insertps">;
Nate Begemanbc4efb82008-03-16 21:14:46 +00003675
Eric Christopherfbd66872009-07-24 00:33:09 +00003676def : Pat<(int_x86_sse41_insertps VR128:$src1, VR128:$src2, imm:$src3),
3677 (INSERTPSrr VR128:$src1, VR128:$src2, imm:$src3)>;
3678
Eric Christopher71c67532009-07-29 00:28:05 +00003679// ptest instruction we'll lower to this in X86ISelLowering primarily from
3680// the intel intrinsic that corresponds to this.
Nate Begemanbc4efb82008-03-16 21:14:46 +00003681let Defs = [EFLAGS] in {
3682def PTESTrr : SS48I<0x17, MRMSrcReg, (outs), (ins VR128:$src1, VR128:$src2),
Eric Christopher71c67532009-07-29 00:28:05 +00003683 "ptest \t{$src2, $src1|$src1, $src2}",
Chris Lattnerd486d772010-03-28 05:07:17 +00003684 [(set EFLAGS, (X86ptest VR128:$src1, VR128:$src2))]>,
3685 OpSize;
Nate Begemanbc4efb82008-03-16 21:14:46 +00003686def PTESTrm : SS48I<0x17, MRMSrcMem, (outs), (ins VR128:$src1, i128mem:$src2),
Eric Christopher71c67532009-07-29 00:28:05 +00003687 "ptest \t{$src2, $src1|$src1, $src2}",
Chris Lattnerd486d772010-03-28 05:07:17 +00003688 [(set EFLAGS, (X86ptest VR128:$src1, (load addr:$src2)))]>,
3689 OpSize;
Nate Begemanbc4efb82008-03-16 21:14:46 +00003690}
3691
3692def MOVNTDQArm : SS48I<0x2A, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
3693 "movntdqa\t{$src, $dst|$dst, $src}",
Kevin Enderby40fe18f2010-02-10 00:10:31 +00003694 [(set VR128:$dst, (int_x86_sse41_movntdqa addr:$src))]>,
3695 OpSize;
Nate Begeman30a0de92008-07-17 16:51:19 +00003696
Eric Christopherb120ab42009-08-18 22:50:32 +00003697
3698//===----------------------------------------------------------------------===//
3699// SSE4.2 Instructions
3700//===----------------------------------------------------------------------===//
3701
Nate Begeman30a0de92008-07-17 16:51:19 +00003702/// SS42I_binop_rm_int - Simple SSE 4.2 binary operator
3703let Constraints = "$src1 = $dst" in {
3704 multiclass SS42I_binop_rm_int<bits<8> opc, string OpcodeStr,
3705 Intrinsic IntId128, bit Commutable = 0> {
3706 def rr : SS428I<opc, MRMSrcReg, (outs VR128:$dst),
3707 (ins VR128:$src1, VR128:$src2),
3708 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
3709 [(set VR128:$dst, (IntId128 VR128:$src1, VR128:$src2))]>,
3710 OpSize {
3711 let isCommutable = Commutable;
3712 }
3713 def rm : SS428I<opc, MRMSrcMem, (outs VR128:$dst),
3714 (ins VR128:$src1, i128mem:$src2),
3715 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
3716 [(set VR128:$dst,
3717 (IntId128 VR128:$src1,
3718 (bitconvert (memopv16i8 addr:$src2))))]>, OpSize;
3719 }
3720}
3721
Nate Begemane99b2552008-07-17 17:04:58 +00003722defm PCMPGTQ : SS42I_binop_rm_int<0x37, "pcmpgtq", int_x86_sse42_pcmpgtq>;
Nate Begeman30a0de92008-07-17 16:51:19 +00003723
3724def : Pat<(v2i64 (X86pcmpgtq VR128:$src1, VR128:$src2)),
3725 (PCMPGTQrr VR128:$src1, VR128:$src2)>;
3726def : Pat<(v2i64 (X86pcmpgtq VR128:$src1, (memop addr:$src2))),
3727 (PCMPGTQrm VR128:$src1, addr:$src2)>;
Eric Christopherb4dc13c2009-08-08 21:55:08 +00003728
3729// crc intrinsic instruction
3730// This set of instructions are only rm, the only difference is the size
3731// of r and m.
3732let Constraints = "$src1 = $dst" in {
Eric Christopher027c2b12009-08-10 21:48:58 +00003733 def CRC32m8 : SS42FI<0xF0, MRMSrcMem, (outs GR32:$dst),
Eric Christopherb4dc13c2009-08-08 21:55:08 +00003734 (ins GR32:$src1, i8mem:$src2),
Kevin Enderbyb46b03b2010-03-19 20:04:42 +00003735 "crc32{b} \t{$src2, $src1|$src1, $src2}",
Eric Christopherb4dc13c2009-08-08 21:55:08 +00003736 [(set GR32:$dst,
3737 (int_x86_sse42_crc32_8 GR32:$src1,
Kevin Enderbyb46b03b2010-03-19 20:04:42 +00003738 (load addr:$src2)))]>;
Eric Christopher027c2b12009-08-10 21:48:58 +00003739 def CRC32r8 : SS42FI<0xF0, MRMSrcReg, (outs GR32:$dst),
Eric Christopherb4dc13c2009-08-08 21:55:08 +00003740 (ins GR32:$src1, GR8:$src2),
Kevin Enderbyb46b03b2010-03-19 20:04:42 +00003741 "crc32{b} \t{$src2, $src1|$src1, $src2}",
Eric Christopherb4dc13c2009-08-08 21:55:08 +00003742 [(set GR32:$dst,
Kevin Enderbyb46b03b2010-03-19 20:04:42 +00003743 (int_x86_sse42_crc32_8 GR32:$src1, GR8:$src2))]>;
Eric Christopher027c2b12009-08-10 21:48:58 +00003744 def CRC32m16 : SS42FI<0xF1, MRMSrcMem, (outs GR32:$dst),
Eric Christopherb4dc13c2009-08-08 21:55:08 +00003745 (ins GR32:$src1, i16mem:$src2),
Kevin Enderbyb46b03b2010-03-19 20:04:42 +00003746 "crc32{w} \t{$src2, $src1|$src1, $src2}",
Eric Christopherb4dc13c2009-08-08 21:55:08 +00003747 [(set GR32:$dst,
3748 (int_x86_sse42_crc32_16 GR32:$src1,
3749 (load addr:$src2)))]>,
3750 OpSize;
Eric Christopher027c2b12009-08-10 21:48:58 +00003751 def CRC32r16 : SS42FI<0xF1, MRMSrcReg, (outs GR32:$dst),
Eric Christopherb4dc13c2009-08-08 21:55:08 +00003752 (ins GR32:$src1, GR16:$src2),
Kevin Enderbyb46b03b2010-03-19 20:04:42 +00003753 "crc32{w} \t{$src2, $src1|$src1, $src2}",
Eric Christopherb4dc13c2009-08-08 21:55:08 +00003754 [(set GR32:$dst,
Eric Christopher027c2b12009-08-10 21:48:58 +00003755 (int_x86_sse42_crc32_16 GR32:$src1, GR16:$src2))]>,
Eric Christopherb4dc13c2009-08-08 21:55:08 +00003756 OpSize;
Eric Christopher027c2b12009-08-10 21:48:58 +00003757 def CRC32m32 : SS42FI<0xF1, MRMSrcMem, (outs GR32:$dst),
Eric Christopherb4dc13c2009-08-08 21:55:08 +00003758 (ins GR32:$src1, i32mem:$src2),
Kevin Enderbyb46b03b2010-03-19 20:04:42 +00003759 "crc32{l} \t{$src2, $src1|$src1, $src2}",
Eric Christopherb4dc13c2009-08-08 21:55:08 +00003760 [(set GR32:$dst,
3761 (int_x86_sse42_crc32_32 GR32:$src1,
Kevin Enderbyb46b03b2010-03-19 20:04:42 +00003762 (load addr:$src2)))]>;
Eric Christopher027c2b12009-08-10 21:48:58 +00003763 def CRC32r32 : SS42FI<0xF1, MRMSrcReg, (outs GR32:$dst),
Eric Christopherb4dc13c2009-08-08 21:55:08 +00003764 (ins GR32:$src1, GR32:$src2),
Kevin Enderbyb46b03b2010-03-19 20:04:42 +00003765 "crc32{l} \t{$src2, $src1|$src1, $src2}",
Eric Christopherb4dc13c2009-08-08 21:55:08 +00003766 [(set GR32:$dst,
Kevin Enderbyb46b03b2010-03-19 20:04:42 +00003767 (int_x86_sse42_crc32_32 GR32:$src1, GR32:$src2))]>;
3768 def CRC64m8 : SS42FI<0xF0, MRMSrcMem, (outs GR64:$dst),
3769 (ins GR64:$src1, i8mem:$src2),
3770 "crc32{b} \t{$src2, $src1|$src1, $src2}",
Eric Christopherb4dc13c2009-08-08 21:55:08 +00003771 [(set GR64:$dst,
Kevin Enderbyb46b03b2010-03-19 20:04:42 +00003772 (int_x86_sse42_crc64_8 GR64:$src1,
Eric Christopherb4dc13c2009-08-08 21:55:08 +00003773 (load addr:$src2)))]>,
Kevin Enderbyb46b03b2010-03-19 20:04:42 +00003774 REX_W;
3775 def CRC64r8 : SS42FI<0xF0, MRMSrcReg, (outs GR64:$dst),
3776 (ins GR64:$src1, GR8:$src2),
3777 "crc32{b} \t{$src2, $src1|$src1, $src2}",
Eric Christopherb4dc13c2009-08-08 21:55:08 +00003778 [(set GR64:$dst,
Kevin Enderbyb46b03b2010-03-19 20:04:42 +00003779 (int_x86_sse42_crc64_8 GR64:$src1, GR8:$src2))]>,
3780 REX_W;
3781 def CRC64m64 : SS42FI<0xF1, MRMSrcMem, (outs GR64:$dst),
3782 (ins GR64:$src1, i64mem:$src2),
3783 "crc32{q} \t{$src2, $src1|$src1, $src2}",
3784 [(set GR64:$dst,
3785 (int_x86_sse42_crc64_64 GR64:$src1,
3786 (load addr:$src2)))]>,
3787 REX_W;
3788 def CRC64r64 : SS42FI<0xF1, MRMSrcReg, (outs GR64:$dst),
3789 (ins GR64:$src1, GR64:$src2),
3790 "crc32{q} \t{$src2, $src1|$src1, $src2}",
3791 [(set GR64:$dst,
3792 (int_x86_sse42_crc64_64 GR64:$src1, GR64:$src2))]>,
3793 REX_W;
Eric Christopherb4dc13c2009-08-08 21:55:08 +00003794}
Eric Christopherb120ab42009-08-18 22:50:32 +00003795
3796// String/text processing instructions.
Dan Gohman533297b2009-10-29 18:10:34 +00003797let Defs = [EFLAGS], usesCustomInserter = 1 in {
Eric Christopherb120ab42009-08-18 22:50:32 +00003798def PCMPISTRM128REG : SS42AI<0, Pseudo, (outs VR128:$dst),
Sean Callanan108934c2009-12-18 00:01:26 +00003799 (ins VR128:$src1, VR128:$src2, i8imm:$src3),
3800 "#PCMPISTRM128rr PSEUDO!",
3801 [(set VR128:$dst, (int_x86_sse42_pcmpistrm128 VR128:$src1, VR128:$src2,
3802 imm:$src3))]>, OpSize;
Eric Christopherb120ab42009-08-18 22:50:32 +00003803def PCMPISTRM128MEM : SS42AI<0, Pseudo, (outs VR128:$dst),
Sean Callanan108934c2009-12-18 00:01:26 +00003804 (ins VR128:$src1, i128mem:$src2, i8imm:$src3),
3805 "#PCMPISTRM128rm PSEUDO!",
3806 [(set VR128:$dst, (int_x86_sse42_pcmpistrm128 VR128:$src1, (load addr:$src2),
3807 imm:$src3))]>, OpSize;
Eric Christopherb120ab42009-08-18 22:50:32 +00003808}
3809
3810let Defs = [XMM0, EFLAGS] in {
3811def PCMPISTRM128rr : SS42AI<0x62, MRMSrcReg, (outs),
Sean Callanan108934c2009-12-18 00:01:26 +00003812 (ins VR128:$src1, VR128:$src2, i8imm:$src3),
3813 "pcmpistrm\t{$src3, $src2, $src1|$src1, $src2, $src3}", []>, OpSize;
Eric Christopherb120ab42009-08-18 22:50:32 +00003814def PCMPISTRM128rm : SS42AI<0x62, MRMSrcMem, (outs),
Sean Callanan108934c2009-12-18 00:01:26 +00003815 (ins VR128:$src1, i128mem:$src2, i8imm:$src3),
3816 "pcmpistrm\t{$src3, $src2, $src1|$src1, $src2, $src3}", []>, OpSize;
Eric Christopherb120ab42009-08-18 22:50:32 +00003817}
3818
Sean Callanan108934c2009-12-18 00:01:26 +00003819let Defs = [EFLAGS], Uses = [EAX, EDX], usesCustomInserter = 1 in {
Eric Christopherb120ab42009-08-18 22:50:32 +00003820def PCMPESTRM128REG : SS42AI<0, Pseudo, (outs VR128:$dst),
Sean Callanan108934c2009-12-18 00:01:26 +00003821 (ins VR128:$src1, VR128:$src3, i8imm:$src5),
3822 "#PCMPESTRM128rr PSEUDO!",
Eric Christopher7e2f5aa2010-05-25 17:33:22 +00003823 [(set VR128:$dst,
3824 (int_x86_sse42_pcmpestrm128
Sean Callanan108934c2009-12-18 00:01:26 +00003825 VR128:$src1, EAX, VR128:$src3, EDX, imm:$src5))]>, OpSize;
3826
Eric Christopherb120ab42009-08-18 22:50:32 +00003827def PCMPESTRM128MEM : SS42AI<0, Pseudo, (outs VR128:$dst),
Sean Callanan108934c2009-12-18 00:01:26 +00003828 (ins VR128:$src1, i128mem:$src3, i8imm:$src5),
3829 "#PCMPESTRM128rm PSEUDO!",
Eric Christopher7e2f5aa2010-05-25 17:33:22 +00003830 [(set VR128:$dst, (int_x86_sse42_pcmpestrm128
3831 VR128:$src1, EAX, (load addr:$src3), EDX, imm:$src5))]>,
Sean Callanan108934c2009-12-18 00:01:26 +00003832 OpSize;
Eric Christopherb120ab42009-08-18 22:50:32 +00003833}
3834
3835let Defs = [XMM0, EFLAGS], Uses = [EAX, EDX] in {
Sean Callanan47234e62009-08-20 18:24:27 +00003836def PCMPESTRM128rr : SS42AI<0x60, MRMSrcReg, (outs),
Sean Callanan108934c2009-12-18 00:01:26 +00003837 (ins VR128:$src1, VR128:$src3, i8imm:$src5),
3838 "pcmpestrm\t{$src5, $src3, $src1|$src1, $src3, $src5}", []>, OpSize;
Sean Callanan47234e62009-08-20 18:24:27 +00003839def PCMPESTRM128rm : SS42AI<0x60, MRMSrcMem, (outs),
Sean Callanan108934c2009-12-18 00:01:26 +00003840 (ins VR128:$src1, i128mem:$src3, i8imm:$src5),
3841 "pcmpestrm\t{$src5, $src3, $src1|$src1, $src3, $src5}", []>, OpSize;
Eric Christopherb120ab42009-08-18 22:50:32 +00003842}
3843
3844let Defs = [ECX, EFLAGS] in {
3845 multiclass SS42AI_pcmpistri<Intrinsic IntId128> {
Eric Christopher7e2f5aa2010-05-25 17:33:22 +00003846 def rr : SS42AI<0x63, MRMSrcReg, (outs),
Sean Callanan108934c2009-12-18 00:01:26 +00003847 (ins VR128:$src1, VR128:$src2, i8imm:$src3),
3848 "pcmpistri\t{$src3, $src2, $src1|$src1, $src2, $src3}",
3849 [(set ECX, (IntId128 VR128:$src1, VR128:$src2, imm:$src3)),
3850 (implicit EFLAGS)]>, OpSize;
Eric Christopherb120ab42009-08-18 22:50:32 +00003851 def rm : SS42AI<0x63, MRMSrcMem, (outs),
Sean Callanan108934c2009-12-18 00:01:26 +00003852 (ins VR128:$src1, i128mem:$src2, i8imm:$src3),
3853 "pcmpistri\t{$src3, $src2, $src1|$src1, $src2, $src3}",
3854 [(set ECX, (IntId128 VR128:$src1, (load addr:$src2), imm:$src3)),
3855 (implicit EFLAGS)]>, OpSize;
Eric Christopherb120ab42009-08-18 22:50:32 +00003856 }
3857}
3858
3859defm PCMPISTRI : SS42AI_pcmpistri<int_x86_sse42_pcmpistri128>;
3860defm PCMPISTRIA : SS42AI_pcmpistri<int_x86_sse42_pcmpistria128>;
3861defm PCMPISTRIC : SS42AI_pcmpistri<int_x86_sse42_pcmpistric128>;
3862defm PCMPISTRIO : SS42AI_pcmpistri<int_x86_sse42_pcmpistrio128>;
3863defm PCMPISTRIS : SS42AI_pcmpistri<int_x86_sse42_pcmpistris128>;
3864defm PCMPISTRIZ : SS42AI_pcmpistri<int_x86_sse42_pcmpistriz128>;
3865
3866let Defs = [ECX, EFLAGS] in {
3867let Uses = [EAX, EDX] in {
3868 multiclass SS42AI_pcmpestri<Intrinsic IntId128> {
3869 def rr : SS42AI<0x61, MRMSrcReg, (outs),
Sean Callanan108934c2009-12-18 00:01:26 +00003870 (ins VR128:$src1, VR128:$src3, i8imm:$src5),
3871 "pcmpestri\t{$src5, $src3, $src1|$src1, $src3, $src5}",
3872 [(set ECX, (IntId128 VR128:$src1, EAX, VR128:$src3, EDX, imm:$src5)),
3873 (implicit EFLAGS)]>, OpSize;
Eric Christopherb120ab42009-08-18 22:50:32 +00003874 def rm : SS42AI<0x61, MRMSrcMem, (outs),
Sean Callanan108934c2009-12-18 00:01:26 +00003875 (ins VR128:$src1, i128mem:$src3, i8imm:$src5),
3876 "pcmpestri\t{$src5, $src3, $src1|$src1, $src3, $src5}",
Eric Christopher7e2f5aa2010-05-25 17:33:22 +00003877 [(set ECX,
Sean Callanan108934c2009-12-18 00:01:26 +00003878 (IntId128 VR128:$src1, EAX, (load addr:$src3), EDX, imm:$src5)),
3879 (implicit EFLAGS)]>, OpSize;
Eric Christopherb120ab42009-08-18 22:50:32 +00003880 }
3881}
3882}
3883
3884defm PCMPESTRI : SS42AI_pcmpestri<int_x86_sse42_pcmpestri128>;
3885defm PCMPESTRIA : SS42AI_pcmpestri<int_x86_sse42_pcmpestria128>;
3886defm PCMPESTRIC : SS42AI_pcmpestri<int_x86_sse42_pcmpestric128>;
3887defm PCMPESTRIO : SS42AI_pcmpestri<int_x86_sse42_pcmpestrio128>;
3888defm PCMPESTRIS : SS42AI_pcmpestri<int_x86_sse42_pcmpestris128>;
3889defm PCMPESTRIZ : SS42AI_pcmpestri<int_x86_sse42_pcmpestriz128>;
Eric Christopher6d1cd1c2010-04-02 21:54:27 +00003890
3891//===----------------------------------------------------------------------===//
3892// AES-NI Instructions
3893//===----------------------------------------------------------------------===//
3894
3895let Constraints = "$src1 = $dst" in {
3896 multiclass AESI_binop_rm_int<bits<8> opc, string OpcodeStr,
3897 Intrinsic IntId128, bit Commutable = 0> {
3898 def rr : AES8I<opc, MRMSrcReg, (outs VR128:$dst),
3899 (ins VR128:$src1, VR128:$src2),
3900 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
3901 [(set VR128:$dst, (IntId128 VR128:$src1, VR128:$src2))]>,
3902 OpSize {
3903 let isCommutable = Commutable;
3904 }
3905 def rm : AES8I<opc, MRMSrcMem, (outs VR128:$dst),
3906 (ins VR128:$src1, i128mem:$src2),
3907 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
3908 [(set VR128:$dst,
3909 (IntId128 VR128:$src1,
3910 (bitconvert (memopv16i8 addr:$src2))))]>, OpSize;
3911 }
3912}
3913
Eric Christopher6d1cd1c2010-04-02 21:54:27 +00003914defm AESENC : AESI_binop_rm_int<0xDC, "aesenc",
3915 int_x86_aesni_aesenc>;
3916defm AESENCLAST : AESI_binop_rm_int<0xDD, "aesenclast",
3917 int_x86_aesni_aesenclast>;
3918defm AESDEC : AESI_binop_rm_int<0xDE, "aesdec",
3919 int_x86_aesni_aesdec>;
3920defm AESDECLAST : AESI_binop_rm_int<0xDF, "aesdeclast",
3921 int_x86_aesni_aesdeclast>;
3922
Eric Christopher6d1cd1c2010-04-02 21:54:27 +00003923def : Pat<(v2i64 (int_x86_aesni_aesenc VR128:$src1, VR128:$src2)),
3924 (AESENCrr VR128:$src1, VR128:$src2)>;
3925def : Pat<(v2i64 (int_x86_aesni_aesenc VR128:$src1, (memop addr:$src2))),
3926 (AESENCrm VR128:$src1, addr:$src2)>;
3927def : Pat<(v2i64 (int_x86_aesni_aesenclast VR128:$src1, VR128:$src2)),
3928 (AESENCLASTrr VR128:$src1, VR128:$src2)>;
3929def : Pat<(v2i64 (int_x86_aesni_aesenclast VR128:$src1, (memop addr:$src2))),
3930 (AESENCLASTrm VR128:$src1, addr:$src2)>;
3931def : Pat<(v2i64 (int_x86_aesni_aesdec VR128:$src1, VR128:$src2)),
3932 (AESDECrr VR128:$src1, VR128:$src2)>;
3933def : Pat<(v2i64 (int_x86_aesni_aesdec VR128:$src1, (memop addr:$src2))),
3934 (AESDECrm VR128:$src1, addr:$src2)>;
3935def : Pat<(v2i64 (int_x86_aesni_aesdeclast VR128:$src1, VR128:$src2)),
3936 (AESDECLASTrr VR128:$src1, VR128:$src2)>;
3937def : Pat<(v2i64 (int_x86_aesni_aesdeclast VR128:$src1, (memop addr:$src2))),
3938 (AESDECLASTrm VR128:$src1, addr:$src2)>;
3939
Eric Christopherb3500fd2010-04-02 23:48:33 +00003940def AESIMCrr : AES8I<0xDB, MRMSrcReg, (outs VR128:$dst),
3941 (ins VR128:$src1),
3942 "aesimc\t{$src1, $dst|$dst, $src1}",
3943 [(set VR128:$dst,
3944 (int_x86_aesni_aesimc VR128:$src1))]>,
3945 OpSize;
3946
3947def AESIMCrm : AES8I<0xDB, MRMSrcMem, (outs VR128:$dst),
3948 (ins i128mem:$src1),
3949 "aesimc\t{$src1, $dst|$dst, $src1}",
3950 [(set VR128:$dst,
3951 (int_x86_aesni_aesimc (bitconvert (memopv2i64 addr:$src1))))]>,
3952 OpSize;
3953
Eric Christopher6d1cd1c2010-04-02 21:54:27 +00003954def AESKEYGENASSIST128rr : AESAI<0xDF, MRMSrcReg, (outs VR128:$dst),
Eric Christopher7e2f5aa2010-05-25 17:33:22 +00003955 (ins VR128:$src1, i8imm:$src2),
Eric Christopher6d1cd1c2010-04-02 21:54:27 +00003956 "aeskeygenassist\t{$src2, $src1, $dst|$dst, $src1, $src2}",
3957 [(set VR128:$dst,
3958 (int_x86_aesni_aeskeygenassist VR128:$src1, imm:$src2))]>,
3959 OpSize;
3960def AESKEYGENASSIST128rm : AESAI<0xDF, MRMSrcMem, (outs VR128:$dst),
Eric Christopher7e2f5aa2010-05-25 17:33:22 +00003961 (ins i128mem:$src1, i8imm:$src2),
Eric Christopher6d1cd1c2010-04-02 21:54:27 +00003962 "aeskeygenassist\t{$src2, $src1, $dst|$dst, $src1, $src2}",
3963 [(set VR128:$dst,
3964 (int_x86_aesni_aeskeygenassist (bitconvert (memopv2i64 addr:$src1)),
3965 imm:$src2))]>,
3966 OpSize;