blob: 7142de07e0b9df5756d975abefbd35cf992735db [file] [log] [blame]
Anton Korobeynikovd4022c32009-05-29 23:41:08 +00001//===- ARMInstrThumb2.td - Thumb2 support for ARM -------------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the Thumb2 instruction set.
11//
12//===----------------------------------------------------------------------===//
Anton Korobeynikov52237112009-06-17 18:13:58 +000013
Evan Cheng06e16582009-07-10 01:54:42 +000014// IT block predicate field
15def it_pred : Operand<i32> {
Johnny Chen9d3acaa2010-03-02 17:57:15 +000016 let PrintMethod = "printMandatoryPredicateOperand";
Evan Cheng06e16582009-07-10 01:54:42 +000017}
18
19// IT block condition mask
20def it_mask : Operand<i32> {
21 let PrintMethod = "printThumbITMask";
22}
23
Evan Cheng5657c012009-07-29 02:18:14 +000024// Table branch address
25def tb_addrmode : Operand<i32> {
26 let PrintMethod = "printTBAddrMode";
27}
28
Anton Korobeynikov52237112009-06-17 18:13:58 +000029// Shifted operands. No register controlled shifts for Thumb2.
30// Note: We do not support rrx shifted operands yet.
31def t2_so_reg : Operand<i32>, // reg imm
Evan Cheng9cb9e672009-06-27 02:26:13 +000032 ComplexPattern<i32, 2, "SelectT2ShifterOperandReg",
Anton Korobeynikov52237112009-06-17 18:13:58 +000033 [shl,srl,sra,rotr]> {
Evan Cheng9cb9e672009-06-27 02:26:13 +000034 let PrintMethod = "printT2SOOperand";
Anton Korobeynikov52237112009-06-17 18:13:58 +000035 let MIOperandInfo = (ops GPR, i32imm);
36}
37
Evan Chengf49810c2009-06-23 17:48:47 +000038// t2_so_imm_not_XFORM - Return the complement of a t2_so_imm value
39def t2_so_imm_not_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +000040 return CurDAG->getTargetConstant(~((uint32_t)N->getZExtValue()), MVT::i32);
Anton Korobeynikov52237112009-06-17 18:13:58 +000041}]>;
42
Evan Chengf49810c2009-06-23 17:48:47 +000043// t2_so_imm_neg_XFORM - Return the negation of a t2_so_imm value
44def t2_so_imm_neg_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +000045 return CurDAG->getTargetConstant(-((int)N->getZExtValue()), MVT::i32);
Evan Chengf49810c2009-06-23 17:48:47 +000046}]>;
Anton Korobeynikov52237112009-06-17 18:13:58 +000047
Evan Chengf49810c2009-06-23 17:48:47 +000048// t2_so_imm - Match a 32-bit immediate operand, which is an
49// 8-bit immediate rotated by an arbitrary number of bits, or an 8-bit
50// immediate splatted into multiple bytes of the word. t2_so_imm values are
51// represented in the imm field in the same 12-bit form that they are encoded
Jim Grosbach6935efc2009-11-24 00:20:27 +000052// into t2_so_imm instructions: the 8-bit immediate is the least significant
53// bits [bits 0-7], the 4-bit shift/splat amount is the next 4 bits [bits 8-11].
Evan Chengf49810c2009-06-23 17:48:47 +000054def t2_so_imm : Operand<i32>,
55 PatLeaf<(imm), [{
Jim Grosbach64171712010-02-16 21:07:46 +000056 return ARM_AM::getT2SOImmVal((uint32_t)N->getZExtValue()) != -1;
Evan Chenge7cbe412009-07-08 21:03:57 +000057}]>;
Anton Korobeynikov52237112009-06-17 18:13:58 +000058
Jim Grosbach64171712010-02-16 21:07:46 +000059// t2_so_imm_not - Match an immediate that is a complement
Evan Chengf49810c2009-06-23 17:48:47 +000060// of a t2_so_imm.
61def t2_so_imm_not : Operand<i32>,
62 PatLeaf<(imm), [{
Evan Chenge7cbe412009-07-08 21:03:57 +000063 return ARM_AM::getT2SOImmVal(~((uint32_t)N->getZExtValue())) != -1;
64}], t2_so_imm_not_XFORM>;
Evan Chengf49810c2009-06-23 17:48:47 +000065
66// t2_so_imm_neg - Match an immediate that is a negation of a t2_so_imm.
67def t2_so_imm_neg : Operand<i32>,
68 PatLeaf<(imm), [{
Evan Chenge7cbe412009-07-08 21:03:57 +000069 return ARM_AM::getT2SOImmVal(-((int)N->getZExtValue())) != -1;
70}], t2_so_imm_neg_XFORM>;
Evan Chengf49810c2009-06-23 17:48:47 +000071
Jim Grosbach65b7f3a2009-10-21 20:44:34 +000072// Break t2_so_imm's up into two pieces. This handles immediates with up to 16
73// bits set in them. This uses t2_so_imm2part to match and t2_so_imm2part_[12]
74// to get the first/second pieces.
75def t2_so_imm2part : Operand<i32>,
76 PatLeaf<(imm), [{
77 return ARM_AM::isT2SOImmTwoPartVal((unsigned)N->getZExtValue());
78 }]> {
79}
80
81def t2_so_imm2part_1 : SDNodeXForm<imm, [{
82 unsigned V = ARM_AM::getT2SOImmTwoPartFirst((unsigned)N->getZExtValue());
83 return CurDAG->getTargetConstant(V, MVT::i32);
84}]>;
85
86def t2_so_imm2part_2 : SDNodeXForm<imm, [{
87 unsigned V = ARM_AM::getT2SOImmTwoPartSecond((unsigned)N->getZExtValue());
88 return CurDAG->getTargetConstant(V, MVT::i32);
89}]>;
90
Jim Grosbach15e6ef82009-11-23 20:35:53 +000091def t2_so_neg_imm2part : Operand<i32>, PatLeaf<(imm), [{
92 return ARM_AM::isT2SOImmTwoPartVal(-(int)N->getZExtValue());
93 }]> {
94}
95
96def t2_so_neg_imm2part_1 : SDNodeXForm<imm, [{
97 unsigned V = ARM_AM::getT2SOImmTwoPartFirst(-(int)N->getZExtValue());
98 return CurDAG->getTargetConstant(V, MVT::i32);
99}]>;
100
101def t2_so_neg_imm2part_2 : SDNodeXForm<imm, [{
102 unsigned V = ARM_AM::getT2SOImmTwoPartSecond(-(int)N->getZExtValue());
103 return CurDAG->getTargetConstant(V, MVT::i32);
104}]>;
105
Evan Chenga67efd12009-06-23 19:39:13 +0000106/// imm1_31 predicate - True if the 32-bit immediate is in the range [1,31].
107def imm1_31 : PatLeaf<(i32 imm), [{
108 return (int32_t)N->getZExtValue() >= 1 && (int32_t)N->getZExtValue() < 32;
109}]>;
110
Evan Chengf49810c2009-06-23 17:48:47 +0000111/// imm0_4095 predicate - True if the 32-bit immediate is in the range [0.4095].
Evan Cheng86198642009-08-07 00:34:42 +0000112def imm0_4095 : Operand<i32>,
113 PatLeaf<(i32 imm), [{
Evan Chengf49810c2009-06-23 17:48:47 +0000114 return (uint32_t)N->getZExtValue() < 4096;
115}]>;
Anton Korobeynikov52237112009-06-17 18:13:58 +0000116
Jim Grosbach64171712010-02-16 21:07:46 +0000117def imm0_4095_neg : PatLeaf<(i32 imm), [{
118 return (uint32_t)(-N->getZExtValue()) < 4096;
119}], imm_neg_XFORM>;
Anton Korobeynikov52237112009-06-17 18:13:58 +0000120
Evan Chengfa2ea1a2009-08-04 01:41:15 +0000121def imm0_255_neg : PatLeaf<(i32 imm), [{
122 return (uint32_t)(-N->getZExtValue()) < 255;
Jim Grosbach64171712010-02-16 21:07:46 +0000123}], imm_neg_XFORM>;
Evan Chengfa2ea1a2009-08-04 01:41:15 +0000124
Jim Grosbach502e0aa2010-07-14 17:45:16 +0000125def imm0_255_not : PatLeaf<(i32 imm), [{
126 return (uint32_t)(~N->getZExtValue()) < 255;
127}], imm_comp_XFORM>;
128
Evan Cheng055b0312009-06-29 07:51:04 +0000129// Define Thumb2 specific addressing modes.
130
131// t2addrmode_imm12 := reg + imm12
132def t2addrmode_imm12 : Operand<i32>,
133 ComplexPattern<i32, 2, "SelectT2AddrModeImm12", []> {
134 let PrintMethod = "printT2AddrModeImm12Operand";
135 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
136}
137
Johnny Chen0635fc52010-03-04 17:40:44 +0000138// t2addrmode_imm8 := reg +/- imm8
Evan Cheng055b0312009-06-29 07:51:04 +0000139def t2addrmode_imm8 : Operand<i32>,
140 ComplexPattern<i32, 2, "SelectT2AddrModeImm8", []> {
141 let PrintMethod = "printT2AddrModeImm8Operand";
142 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
143}
144
Evan Cheng6d94f112009-07-03 00:06:39 +0000145def t2am_imm8_offset : Operand<i32>,
146 ComplexPattern<i32, 1, "SelectT2AddrModeImm8Offset", []>{
Evan Chenge88d5ce2009-07-02 07:28:31 +0000147 let PrintMethod = "printT2AddrModeImm8OffsetOperand";
148}
149
Evan Cheng5c874172009-07-09 22:21:59 +0000150// t2addrmode_imm8s4 := reg +/- (imm8 << 2)
David Goodwin6647cea2009-06-30 22:50:01 +0000151def t2addrmode_imm8s4 : Operand<i32>,
152 ComplexPattern<i32, 2, "SelectT2AddrModeImm8s4", []> {
Evan Cheng5c874172009-07-09 22:21:59 +0000153 let PrintMethod = "printT2AddrModeImm8s4Operand";
David Goodwin6647cea2009-06-30 22:50:01 +0000154 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
155}
156
Johnny Chenae1757b2010-03-11 01:13:36 +0000157def t2am_imm8s4_offset : Operand<i32> {
158 let PrintMethod = "printT2AddrModeImm8s4OffsetOperand";
159}
160
Evan Chengcba962d2009-07-09 20:40:44 +0000161// t2addrmode_so_reg := reg + (reg << imm2)
Evan Cheng055b0312009-06-29 07:51:04 +0000162def t2addrmode_so_reg : Operand<i32>,
163 ComplexPattern<i32, 3, "SelectT2AddrModeSoReg", []> {
164 let PrintMethod = "printT2AddrModeSoRegOperand";
165 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
166}
167
168
Anton Korobeynikov52237112009-06-17 18:13:58 +0000169//===----------------------------------------------------------------------===//
Evan Cheng9cb9e672009-06-27 02:26:13 +0000170// Multiclass helpers...
Anton Korobeynikov52237112009-06-17 18:13:58 +0000171//
172
Evan Chenga67efd12009-06-23 19:39:13 +0000173/// T2I_un_irs - Defines a set of (op reg, {so_imm|r|so_reg}) patterns for a
Evan Cheng0aa1d8c2009-06-25 02:08:06 +0000174/// unary operation that produces a value. These are predicable and can be
175/// changed to modify CPSR.
Johnny Chend68e1192009-12-15 17:24:14 +0000176multiclass T2I_un_irs<bits<4> opcod, string opc, PatFrag opnode,
177 bit Cheap = 0, bit ReMat = 0> {
Evan Chenga67efd12009-06-23 19:39:13 +0000178 // shifted imm
David Goodwin5d598aa2009-08-19 18:00:44 +0000179 def i : T2sI<(outs GPR:$dst), (ins t2_so_imm:$src), IIC_iMOVi,
Evan Cheng699beba2009-10-27 00:08:59 +0000180 opc, "\t$dst, $src",
Evan Chenga67efd12009-06-23 19:39:13 +0000181 [(set GPR:$dst, (opnode t2_so_imm:$src))]> {
182 let isAsCheapAsAMove = Cheap;
183 let isReMaterializable = ReMat;
Johnny Chend68e1192009-12-15 17:24:14 +0000184 let Inst{31-27} = 0b11110;
185 let Inst{25} = 0;
186 let Inst{24-21} = opcod;
187 let Inst{20} = ?; // The S bit.
188 let Inst{19-16} = 0b1111; // Rn
189 let Inst{15} = 0;
Evan Chenga67efd12009-06-23 19:39:13 +0000190 }
191 // register
Bob Wilsonc21763f2010-05-24 22:41:19 +0000192 def r : T2sI<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVr,
193 opc, ".w\t$dst, $src",
Johnny Chend68e1192009-12-15 17:24:14 +0000194 [(set GPR:$dst, (opnode GPR:$src))]> {
195 let Inst{31-27} = 0b11101;
196 let Inst{26-25} = 0b01;
197 let Inst{24-21} = opcod;
198 let Inst{20} = ?; // The S bit.
199 let Inst{19-16} = 0b1111; // Rn
200 let Inst{14-12} = 0b000; // imm3
201 let Inst{7-6} = 0b00; // imm2
202 let Inst{5-4} = 0b00; // type
203 }
Evan Chenga67efd12009-06-23 19:39:13 +0000204 // shifted register
Bob Wilsonc21763f2010-05-24 22:41:19 +0000205 def s : T2sI<(outs GPR:$dst), (ins t2_so_reg:$src), IIC_iMOVsi,
206 opc, ".w\t$dst, $src",
207 [(set GPR:$dst, (opnode t2_so_reg:$src))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000208 let Inst{31-27} = 0b11101;
209 let Inst{26-25} = 0b01;
210 let Inst{24-21} = opcod;
211 let Inst{20} = ?; // The S bit.
212 let Inst{19-16} = 0b1111; // Rn
213 }
Evan Chenga67efd12009-06-23 19:39:13 +0000214}
215
216/// T2I_bin_irs - Defines a set of (op reg, {so_imm|r|so_reg}) patterns for a
Bob Wilson4876bdb2010-05-25 04:43:08 +0000217/// binary operation that produces a value. These are predicable and can be
Evan Cheng0aa1d8c2009-06-25 02:08:06 +0000218/// changed to modify CPSR.
Jim Grosbach64171712010-02-16 21:07:46 +0000219multiclass T2I_bin_irs<bits<4> opcod, string opc, PatFrag opnode,
David Goodwin1f096272009-07-27 23:34:12 +0000220 bit Commutable = 0, string wide =""> {
Anton Korobeynikov52237112009-06-17 18:13:58 +0000221 // shifted imm
David Goodwin5d598aa2009-08-19 18:00:44 +0000222 def ri : T2sI<(outs GPR:$dst), (ins GPR:$lhs, t2_so_imm:$rhs), IIC_iALUi,
Evan Cheng699beba2009-10-27 00:08:59 +0000223 opc, "\t$dst, $lhs, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000224 [(set GPR:$dst, (opnode GPR:$lhs, t2_so_imm:$rhs))]> {
225 let Inst{31-27} = 0b11110;
226 let Inst{25} = 0;
227 let Inst{24-21} = opcod;
228 let Inst{20} = ?; // The S bit.
229 let Inst{15} = 0;
230 }
Evan Chenga67efd12009-06-23 19:39:13 +0000231 // register
David Goodwin5d598aa2009-08-19 18:00:44 +0000232 def rr : T2sI<(outs GPR:$dst), (ins GPR:$lhs, GPR:$rhs), IIC_iALUr,
Evan Cheng699beba2009-10-27 00:08:59 +0000233 opc, !strconcat(wide, "\t$dst, $lhs, $rhs"),
Evan Cheng8de898a2009-06-26 00:19:44 +0000234 [(set GPR:$dst, (opnode GPR:$lhs, GPR:$rhs))]> {
235 let isCommutable = Commutable;
Johnny Chend68e1192009-12-15 17:24:14 +0000236 let Inst{31-27} = 0b11101;
237 let Inst{26-25} = 0b01;
238 let Inst{24-21} = opcod;
239 let Inst{20} = ?; // The S bit.
240 let Inst{14-12} = 0b000; // imm3
241 let Inst{7-6} = 0b00; // imm2
242 let Inst{5-4} = 0b00; // type
Evan Cheng8de898a2009-06-26 00:19:44 +0000243 }
Anton Korobeynikov52237112009-06-17 18:13:58 +0000244 // shifted register
David Goodwin5d598aa2009-08-19 18:00:44 +0000245 def rs : T2sI<(outs GPR:$dst), (ins GPR:$lhs, t2_so_reg:$rhs), IIC_iALUsi,
Evan Cheng699beba2009-10-27 00:08:59 +0000246 opc, !strconcat(wide, "\t$dst, $lhs, $rhs"),
Johnny Chend68e1192009-12-15 17:24:14 +0000247 [(set GPR:$dst, (opnode GPR:$lhs, t2_so_reg:$rhs))]> {
248 let Inst{31-27} = 0b11101;
249 let Inst{26-25} = 0b01;
250 let Inst{24-21} = opcod;
251 let Inst{20} = ?; // The S bit.
252 }
Anton Korobeynikov52237112009-06-17 18:13:58 +0000253}
254
David Goodwin1f096272009-07-27 23:34:12 +0000255/// T2I_bin_w_irs - Same as T2I_bin_irs except these operations need
256// the ".w" prefix to indicate that they are wide.
Johnny Chend68e1192009-12-15 17:24:14 +0000257multiclass T2I_bin_w_irs<bits<4> opcod, string opc, PatFrag opnode,
258 bit Commutable = 0> :
259 T2I_bin_irs<opcod, opc, opnode, Commutable, ".w">;
David Goodwin1f096272009-07-27 23:34:12 +0000260
Evan Cheng1e249e32009-06-25 20:59:23 +0000261/// T2I_rbin_is - Same as T2I_bin_irs except the order of operands are
262/// reversed. It doesn't define the 'rr' form since it's handled by its
263/// T2I_bin_irs counterpart.
Johnny Chend68e1192009-12-15 17:24:14 +0000264multiclass T2I_rbin_is<bits<4> opcod, string opc, PatFrag opnode> {
Evan Chengf49810c2009-06-23 17:48:47 +0000265 // shifted imm
Bob Wilson4876bdb2010-05-25 04:43:08 +0000266 def ri : T2sI<(outs GPR:$dst), (ins GPR:$rhs, t2_so_imm:$lhs), IIC_iALUi,
267 opc, ".w\t$dst, $rhs, $lhs",
268 [(set GPR:$dst, (opnode t2_so_imm:$lhs, GPR:$rhs))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000269 let Inst{31-27} = 0b11110;
270 let Inst{25} = 0;
271 let Inst{24-21} = opcod;
Bob Wilson4876bdb2010-05-25 04:43:08 +0000272 let Inst{20} = ?; // The S bit.
Johnny Chend68e1192009-12-15 17:24:14 +0000273 let Inst{15} = 0;
274 }
Evan Chengf49810c2009-06-23 17:48:47 +0000275 // shifted register
Bob Wilson4876bdb2010-05-25 04:43:08 +0000276 def rs : T2sI<(outs GPR:$dst), (ins GPR:$rhs, t2_so_reg:$lhs), IIC_iALUsi,
277 opc, "\t$dst, $rhs, $lhs",
278 [(set GPR:$dst, (opnode t2_so_reg:$lhs, GPR:$rhs))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000279 let Inst{31-27} = 0b11101;
280 let Inst{26-25} = 0b01;
281 let Inst{24-21} = opcod;
Bob Wilson4876bdb2010-05-25 04:43:08 +0000282 let Inst{20} = ?; // The S bit.
Johnny Chend68e1192009-12-15 17:24:14 +0000283 }
Evan Chengf49810c2009-06-23 17:48:47 +0000284}
285
Evan Chenga67efd12009-06-23 19:39:13 +0000286/// T2I_bin_s_irs - Similar to T2I_bin_irs except it sets the 's' bit so the
Anton Korobeynikov52237112009-06-17 18:13:58 +0000287/// instruction modifies the CPSR register.
288let Defs = [CPSR] in {
Johnny Chend68e1192009-12-15 17:24:14 +0000289multiclass T2I_bin_s_irs<bits<4> opcod, string opc, PatFrag opnode,
290 bit Commutable = 0> {
Anton Korobeynikov52237112009-06-17 18:13:58 +0000291 // shifted imm
David Goodwin5d598aa2009-08-19 18:00:44 +0000292 def ri : T2I<(outs GPR:$dst), (ins GPR:$lhs, t2_so_imm:$rhs), IIC_iALUi,
Evan Cheng699beba2009-10-27 00:08:59 +0000293 !strconcat(opc, "s"), ".w\t$dst, $lhs, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000294 [(set GPR:$dst, (opnode GPR:$lhs, t2_so_imm:$rhs))]> {
295 let Inst{31-27} = 0b11110;
296 let Inst{25} = 0;
297 let Inst{24-21} = opcod;
298 let Inst{20} = 1; // The S bit.
299 let Inst{15} = 0;
300 }
Evan Chenga67efd12009-06-23 19:39:13 +0000301 // register
David Goodwin5d598aa2009-08-19 18:00:44 +0000302 def rr : T2I<(outs GPR:$dst), (ins GPR:$lhs, GPR:$rhs), IIC_iALUr,
Evan Cheng699beba2009-10-27 00:08:59 +0000303 !strconcat(opc, "s"), ".w\t$dst, $lhs, $rhs",
Evan Cheng8de898a2009-06-26 00:19:44 +0000304 [(set GPR:$dst, (opnode GPR:$lhs, GPR:$rhs))]> {
305 let isCommutable = Commutable;
Johnny Chend68e1192009-12-15 17:24:14 +0000306 let Inst{31-27} = 0b11101;
307 let Inst{26-25} = 0b01;
308 let Inst{24-21} = opcod;
309 let Inst{20} = 1; // The S bit.
310 let Inst{14-12} = 0b000; // imm3
311 let Inst{7-6} = 0b00; // imm2
312 let Inst{5-4} = 0b00; // type
Evan Cheng8de898a2009-06-26 00:19:44 +0000313 }
Anton Korobeynikov52237112009-06-17 18:13:58 +0000314 // shifted register
David Goodwin5d598aa2009-08-19 18:00:44 +0000315 def rs : T2I<(outs GPR:$dst), (ins GPR:$lhs, t2_so_reg:$rhs), IIC_iALUsi,
Evan Cheng699beba2009-10-27 00:08:59 +0000316 !strconcat(opc, "s"), ".w\t$dst, $lhs, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000317 [(set GPR:$dst, (opnode GPR:$lhs, t2_so_reg:$rhs))]> {
318 let Inst{31-27} = 0b11101;
319 let Inst{26-25} = 0b01;
320 let Inst{24-21} = opcod;
321 let Inst{20} = 1; // The S bit.
322 }
Anton Korobeynikov52237112009-06-17 18:13:58 +0000323}
324}
325
Evan Chenga67efd12009-06-23 19:39:13 +0000326/// T2I_bin_ii12rs - Defines a set of (op reg, {so_imm|imm0_4095|r|so_reg})
327/// patterns for a binary operation that produces a value.
Johnny Chend68e1192009-12-15 17:24:14 +0000328multiclass T2I_bin_ii12rs<bits<3> op23_21, string opc, PatFrag opnode,
329 bit Commutable = 0> {
Evan Chengf49810c2009-06-23 17:48:47 +0000330 // shifted imm
David Goodwin5d598aa2009-08-19 18:00:44 +0000331 def ri : T2sI<(outs GPR:$dst), (ins GPR:$lhs, t2_so_imm:$rhs), IIC_iALUi,
Evan Cheng699beba2009-10-27 00:08:59 +0000332 opc, ".w\t$dst, $lhs, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000333 [(set GPR:$dst, (opnode GPR:$lhs, t2_so_imm:$rhs))]> {
334 let Inst{31-27} = 0b11110;
335 let Inst{25} = 0;
336 let Inst{24} = 1;
337 let Inst{23-21} = op23_21;
338 let Inst{20} = 0; // The S bit.
339 let Inst{15} = 0;
340 }
Evan Chengf49810c2009-06-23 17:48:47 +0000341 // 12-bit imm
Bob Wilsonf5fd4992010-03-08 22:56:15 +0000342 def ri12 : T2I<(outs GPR:$dst), (ins GPR:$lhs, imm0_4095:$rhs), IIC_iALUi,
343 !strconcat(opc, "w"), "\t$dst, $lhs, $rhs",
344 [(set GPR:$dst, (opnode GPR:$lhs, imm0_4095:$rhs))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000345 let Inst{31-27} = 0b11110;
346 let Inst{25} = 1;
347 let Inst{24} = 0;
348 let Inst{23-21} = op23_21;
349 let Inst{20} = 0; // The S bit.
350 let Inst{15} = 0;
351 }
Evan Chenga67efd12009-06-23 19:39:13 +0000352 // register
David Goodwin5d598aa2009-08-19 18:00:44 +0000353 def rr : T2sI<(outs GPR:$dst), (ins GPR:$lhs, GPR:$rhs), IIC_iALUr,
Evan Cheng699beba2009-10-27 00:08:59 +0000354 opc, ".w\t$dst, $lhs, $rhs",
Evan Cheng8de898a2009-06-26 00:19:44 +0000355 [(set GPR:$dst, (opnode GPR:$lhs, GPR:$rhs))]> {
356 let isCommutable = Commutable;
Johnny Chend68e1192009-12-15 17:24:14 +0000357 let Inst{31-27} = 0b11101;
358 let Inst{26-25} = 0b01;
359 let Inst{24} = 1;
360 let Inst{23-21} = op23_21;
361 let Inst{20} = 0; // The S bit.
362 let Inst{14-12} = 0b000; // imm3
363 let Inst{7-6} = 0b00; // imm2
364 let Inst{5-4} = 0b00; // type
Evan Cheng8de898a2009-06-26 00:19:44 +0000365 }
Evan Chengf49810c2009-06-23 17:48:47 +0000366 // shifted register
David Goodwin5d598aa2009-08-19 18:00:44 +0000367 def rs : T2sI<(outs GPR:$dst), (ins GPR:$lhs, t2_so_reg:$rhs), IIC_iALUsi,
Evan Cheng699beba2009-10-27 00:08:59 +0000368 opc, ".w\t$dst, $lhs, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000369 [(set GPR:$dst, (opnode GPR:$lhs, t2_so_reg:$rhs))]> {
370 let Inst{31-27} = 0b11101;
Johnny Chend68e1192009-12-15 17:24:14 +0000371 let Inst{26-25} = 0b01;
Johnny Chend248ffb2010-01-08 17:41:33 +0000372 let Inst{24} = 1;
Johnny Chend68e1192009-12-15 17:24:14 +0000373 let Inst{23-21} = op23_21;
374 let Inst{20} = 0; // The S bit.
375 }
Evan Chengf49810c2009-06-23 17:48:47 +0000376}
377
Jim Grosbach6935efc2009-11-24 00:20:27 +0000378/// T2I_adde_sube_irs - Defines a set of (op reg, {so_imm|r|so_reg}) patterns
Jim Grosbach39be8fc2010-02-16 20:42:29 +0000379/// for a binary operation that produces a value and use the carry
Jim Grosbach6935efc2009-11-24 00:20:27 +0000380/// bit. It's not predicable.
Evan Cheng62674222009-06-25 23:34:10 +0000381let Uses = [CPSR] in {
Jim Grosbach80dc1162010-02-16 21:23:02 +0000382multiclass T2I_adde_sube_irs<bits<4> opcod, string opc, PatFrag opnode,
383 bit Commutable = 0> {
Anton Korobeynikov52237112009-06-17 18:13:58 +0000384 // shifted imm
David Goodwin5d598aa2009-08-19 18:00:44 +0000385 def ri : T2sI<(outs GPR:$dst), (ins GPR:$lhs, t2_so_imm:$rhs), IIC_iALUi,
Evan Cheng699beba2009-10-27 00:08:59 +0000386 opc, "\t$dst, $lhs, $rhs",
Evan Cheng62674222009-06-25 23:34:10 +0000387 [(set GPR:$dst, (opnode GPR:$lhs, t2_so_imm:$rhs))]>,
Jim Grosbach39be8fc2010-02-16 20:42:29 +0000388 Requires<[IsThumb2]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000389 let Inst{31-27} = 0b11110;
390 let Inst{25} = 0;
391 let Inst{24-21} = opcod;
392 let Inst{20} = 0; // The S bit.
393 let Inst{15} = 0;
394 }
Evan Chenga67efd12009-06-23 19:39:13 +0000395 // register
David Goodwin5d598aa2009-08-19 18:00:44 +0000396 def rr : T2sI<(outs GPR:$dst), (ins GPR:$lhs, GPR:$rhs), IIC_iALUr,
Evan Cheng699beba2009-10-27 00:08:59 +0000397 opc, ".w\t$dst, $lhs, $rhs",
Evan Cheng62674222009-06-25 23:34:10 +0000398 [(set GPR:$dst, (opnode GPR:$lhs, GPR:$rhs))]>,
Jim Grosbach39be8fc2010-02-16 20:42:29 +0000399 Requires<[IsThumb2]> {
Evan Cheng8de898a2009-06-26 00:19:44 +0000400 let isCommutable = Commutable;
Johnny Chend68e1192009-12-15 17:24:14 +0000401 let Inst{31-27} = 0b11101;
402 let Inst{26-25} = 0b01;
403 let Inst{24-21} = opcod;
404 let Inst{20} = 0; // The S bit.
405 let Inst{14-12} = 0b000; // imm3
406 let Inst{7-6} = 0b00; // imm2
407 let Inst{5-4} = 0b00; // type
Evan Cheng8de898a2009-06-26 00:19:44 +0000408 }
Anton Korobeynikov52237112009-06-17 18:13:58 +0000409 // shifted register
David Goodwin5d598aa2009-08-19 18:00:44 +0000410 def rs : T2sI<(outs GPR:$dst), (ins GPR:$lhs, t2_so_reg:$rhs), IIC_iALUsi,
Evan Cheng699beba2009-10-27 00:08:59 +0000411 opc, ".w\t$dst, $lhs, $rhs",
Evan Cheng62674222009-06-25 23:34:10 +0000412 [(set GPR:$dst, (opnode GPR:$lhs, t2_so_reg:$rhs))]>,
Jim Grosbach39be8fc2010-02-16 20:42:29 +0000413 Requires<[IsThumb2]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000414 let Inst{31-27} = 0b11101;
415 let Inst{26-25} = 0b01;
416 let Inst{24-21} = opcod;
417 let Inst{20} = 0; // The S bit.
418 }
Jim Grosbach39be8fc2010-02-16 20:42:29 +0000419}
420
421// Carry setting variants
422let Defs = [CPSR] in {
Jim Grosbach80dc1162010-02-16 21:23:02 +0000423multiclass T2I_adde_sube_s_irs<bits<4> opcod, string opc, PatFrag opnode,
424 bit Commutable = 0> {
Evan Cheng62674222009-06-25 23:34:10 +0000425 // shifted imm
Johnny Chenb5031ad2010-03-02 19:38:59 +0000426 def ri : T2sI<(outs GPR:$dst), (ins GPR:$lhs, t2_so_imm:$rhs), IIC_iALUi,
427 opc, "\t$dst, $lhs, $rhs",
428 [(set GPR:$dst, (opnode GPR:$lhs, t2_so_imm:$rhs))]>,
429 Requires<[IsThumb2]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000430 let Inst{31-27} = 0b11110;
431 let Inst{25} = 0;
432 let Inst{24-21} = opcod;
433 let Inst{20} = 1; // The S bit.
434 let Inst{15} = 0;
435 }
Evan Cheng62674222009-06-25 23:34:10 +0000436 // register
Johnny Chenb5031ad2010-03-02 19:38:59 +0000437 def rr : T2sI<(outs GPR:$dst), (ins GPR:$lhs, GPR:$rhs), IIC_iALUr,
438 opc, ".w\t$dst, $lhs, $rhs",
439 [(set GPR:$dst, (opnode GPR:$lhs, GPR:$rhs))]>,
440 Requires<[IsThumb2]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000441 let isCommutable = Commutable;
442 let Inst{31-27} = 0b11101;
443 let Inst{26-25} = 0b01;
444 let Inst{24-21} = opcod;
445 let Inst{20} = 1; // The S bit.
446 let Inst{14-12} = 0b000; // imm3
447 let Inst{7-6} = 0b00; // imm2
448 let Inst{5-4} = 0b00; // type
Evan Cheng8de898a2009-06-26 00:19:44 +0000449 }
Evan Cheng62674222009-06-25 23:34:10 +0000450 // shifted register
Johnny Chenb5031ad2010-03-02 19:38:59 +0000451 def rs : T2sI<(outs GPR:$dst), (ins GPR:$lhs, t2_so_reg:$rhs), IIC_iALUsi,
452 opc, ".w\t$dst, $lhs, $rhs",
453 [(set GPR:$dst, (opnode GPR:$lhs, t2_so_reg:$rhs))]>,
454 Requires<[IsThumb2]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000455 let Inst{31-27} = 0b11101;
456 let Inst{26-25} = 0b01;
457 let Inst{24-21} = opcod;
458 let Inst{20} = 1; // The S bit.
Evan Cheng8de898a2009-06-26 00:19:44 +0000459 }
Evan Chengf49810c2009-06-23 17:48:47 +0000460}
461}
Jim Grosbach39be8fc2010-02-16 20:42:29 +0000462}
Evan Chengf49810c2009-06-23 17:48:47 +0000463
David Goodwinaf0d08d2009-07-27 16:31:55 +0000464/// T2I_rbin_s_is - Same as T2I_rbin_is except sets 's' bit.
Evan Cheng1e249e32009-06-25 20:59:23 +0000465let Defs = [CPSR] in {
Johnny Chend68e1192009-12-15 17:24:14 +0000466multiclass T2I_rbin_s_is<bits<4> opcod, string opc, PatFrag opnode> {
Evan Chengf49810c2009-06-23 17:48:47 +0000467 // shifted imm
Bob Wilson4876bdb2010-05-25 04:43:08 +0000468 def ri : T2I<(outs GPR:$dst), (ins GPR:$rhs, t2_so_imm:$lhs), IIC_iALUi,
469 !strconcat(opc, "s"), ".w\t$dst, $rhs, $lhs",
470 [(set GPR:$dst, (opnode t2_so_imm:$lhs, GPR:$rhs))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000471 let Inst{31-27} = 0b11110;
472 let Inst{25} = 0;
473 let Inst{24-21} = opcod;
474 let Inst{20} = 1; // The S bit.
475 let Inst{15} = 0;
476 }
Evan Chengf49810c2009-06-23 17:48:47 +0000477 // shifted register
Bob Wilson4876bdb2010-05-25 04:43:08 +0000478 def rs : T2I<(outs GPR:$dst), (ins GPR:$rhs, t2_so_reg:$lhs), IIC_iALUsi,
479 !strconcat(opc, "s"), "\t$dst, $rhs, $lhs",
480 [(set GPR:$dst, (opnode t2_so_reg:$lhs, GPR:$rhs))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000481 let Inst{31-27} = 0b11101;
482 let Inst{26-25} = 0b01;
483 let Inst{24-21} = opcod;
484 let Inst{20} = 1; // The S bit.
485 }
Evan Chengf49810c2009-06-23 17:48:47 +0000486}
487}
488
Evan Chenga67efd12009-06-23 19:39:13 +0000489/// T2I_sh_ir - Defines a set of (op reg, {so_imm|r}) patterns for a shift /
490// rotate operation that produces a value.
Johnny Chend68e1192009-12-15 17:24:14 +0000491multiclass T2I_sh_ir<bits<2> opcod, string opc, PatFrag opnode> {
Evan Chenga67efd12009-06-23 19:39:13 +0000492 // 5-bit imm
David Goodwin5d598aa2009-08-19 18:00:44 +0000493 def ri : T2sI<(outs GPR:$dst), (ins GPR:$lhs, i32imm:$rhs), IIC_iMOVsi,
Evan Cheng699beba2009-10-27 00:08:59 +0000494 opc, ".w\t$dst, $lhs, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000495 [(set GPR:$dst, (opnode GPR:$lhs, imm1_31:$rhs))]> {
496 let Inst{31-27} = 0b11101;
497 let Inst{26-21} = 0b010010;
498 let Inst{19-16} = 0b1111; // Rn
499 let Inst{5-4} = opcod;
500 }
Evan Chenga67efd12009-06-23 19:39:13 +0000501 // register
David Goodwin5d598aa2009-08-19 18:00:44 +0000502 def rr : T2sI<(outs GPR:$dst), (ins GPR:$lhs, GPR:$rhs), IIC_iMOVsr,
Evan Cheng699beba2009-10-27 00:08:59 +0000503 opc, ".w\t$dst, $lhs, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000504 [(set GPR:$dst, (opnode GPR:$lhs, GPR:$rhs))]> {
505 let Inst{31-27} = 0b11111;
506 let Inst{26-23} = 0b0100;
507 let Inst{22-21} = opcod;
508 let Inst{15-12} = 0b1111;
509 let Inst{7-4} = 0b0000;
510 }
Evan Chenga67efd12009-06-23 19:39:13 +0000511}
Evan Chengf49810c2009-06-23 17:48:47 +0000512
Johnny Chend68e1192009-12-15 17:24:14 +0000513/// T2I_cmp_irs - Defines a set of (op r, {so_imm|r|so_reg}) cmp / test
Evan Chenga67efd12009-06-23 19:39:13 +0000514/// patterns. Similar to T2I_bin_irs except the instruction does not produce
Evan Chengf49810c2009-06-23 17:48:47 +0000515/// a explicit result, only implicitly set CPSR.
David Goodwinc27a4542009-07-20 22:13:31 +0000516let Defs = [CPSR] in {
Johnny Chend68e1192009-12-15 17:24:14 +0000517multiclass T2I_cmp_irs<bits<4> opcod, string opc, PatFrag opnode> {
Evan Chengf49810c2009-06-23 17:48:47 +0000518 // shifted imm
David Goodwin5d598aa2009-08-19 18:00:44 +0000519 def ri : T2I<(outs), (ins GPR:$lhs, t2_so_imm:$rhs), IIC_iCMPi,
Evan Cheng699beba2009-10-27 00:08:59 +0000520 opc, ".w\t$lhs, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000521 [(opnode GPR:$lhs, t2_so_imm:$rhs)]> {
522 let Inst{31-27} = 0b11110;
523 let Inst{25} = 0;
524 let Inst{24-21} = opcod;
525 let Inst{20} = 1; // The S bit.
526 let Inst{15} = 0;
527 let Inst{11-8} = 0b1111; // Rd
528 }
Evan Chenga67efd12009-06-23 19:39:13 +0000529 // register
David Goodwin5d598aa2009-08-19 18:00:44 +0000530 def rr : T2I<(outs), (ins GPR:$lhs, GPR:$rhs), IIC_iCMPr,
Evan Cheng699beba2009-10-27 00:08:59 +0000531 opc, ".w\t$lhs, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000532 [(opnode GPR:$lhs, GPR:$rhs)]> {
533 let Inst{31-27} = 0b11101;
534 let Inst{26-25} = 0b01;
535 let Inst{24-21} = opcod;
536 let Inst{20} = 1; // The S bit.
537 let Inst{14-12} = 0b000; // imm3
538 let Inst{11-8} = 0b1111; // Rd
539 let Inst{7-6} = 0b00; // imm2
540 let Inst{5-4} = 0b00; // type
541 }
Evan Chengf49810c2009-06-23 17:48:47 +0000542 // shifted register
David Goodwin5d598aa2009-08-19 18:00:44 +0000543 def rs : T2I<(outs), (ins GPR:$lhs, t2_so_reg:$rhs), IIC_iCMPsi,
Evan Cheng699beba2009-10-27 00:08:59 +0000544 opc, ".w\t$lhs, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000545 [(opnode GPR:$lhs, t2_so_reg:$rhs)]> {
546 let Inst{31-27} = 0b11101;
547 let Inst{26-25} = 0b01;
548 let Inst{24-21} = opcod;
549 let Inst{20} = 1; // The S bit.
550 let Inst{11-8} = 0b1111; // Rd
551 }
Anton Korobeynikov52237112009-06-17 18:13:58 +0000552}
553}
554
Evan Chengf3c21b82009-06-30 02:15:48 +0000555/// T2I_ld - Defines a set of (op r, {imm12|imm8|so_reg}) load patterns.
Johnny Chend68e1192009-12-15 17:24:14 +0000556multiclass T2I_ld<bit signed, bits<2> opcod, string opc, PatFrag opnode> {
David Goodwin5d598aa2009-08-19 18:00:44 +0000557 def i12 : T2Ii12<(outs GPR:$dst), (ins t2addrmode_imm12:$addr), IIC_iLoadi,
Evan Cheng699beba2009-10-27 00:08:59 +0000558 opc, ".w\t$dst, $addr",
Johnny Chend68e1192009-12-15 17:24:14 +0000559 [(set GPR:$dst, (opnode t2addrmode_imm12:$addr))]> {
560 let Inst{31-27} = 0b11111;
561 let Inst{26-25} = 0b00;
562 let Inst{24} = signed;
563 let Inst{23} = 1;
564 let Inst{22-21} = opcod;
565 let Inst{20} = 1; // load
566 }
David Goodwin5d598aa2009-08-19 18:00:44 +0000567 def i8 : T2Ii8 <(outs GPR:$dst), (ins t2addrmode_imm8:$addr), IIC_iLoadi,
Evan Cheng699beba2009-10-27 00:08:59 +0000568 opc, "\t$dst, $addr",
Johnny Chend68e1192009-12-15 17:24:14 +0000569 [(set GPR:$dst, (opnode t2addrmode_imm8:$addr))]> {
570 let Inst{31-27} = 0b11111;
571 let Inst{26-25} = 0b00;
572 let Inst{24} = signed;
573 let Inst{23} = 0;
574 let Inst{22-21} = opcod;
575 let Inst{20} = 1; // load
576 let Inst{11} = 1;
577 // Offset: index==TRUE, wback==FALSE
578 let Inst{10} = 1; // The P bit.
579 let Inst{8} = 0; // The W bit.
580 }
David Goodwin5d598aa2009-08-19 18:00:44 +0000581 def s : T2Iso <(outs GPR:$dst), (ins t2addrmode_so_reg:$addr), IIC_iLoadr,
Evan Cheng699beba2009-10-27 00:08:59 +0000582 opc, ".w\t$dst, $addr",
Johnny Chend68e1192009-12-15 17:24:14 +0000583 [(set GPR:$dst, (opnode t2addrmode_so_reg:$addr))]> {
584 let Inst{31-27} = 0b11111;
585 let Inst{26-25} = 0b00;
586 let Inst{24} = signed;
587 let Inst{23} = 0;
588 let Inst{22-21} = opcod;
589 let Inst{20} = 1; // load
590 let Inst{11-6} = 0b000000;
591 }
David Goodwin5d598aa2009-08-19 18:00:44 +0000592 def pci : T2Ipc <(outs GPR:$dst), (ins i32imm:$addr), IIC_iLoadi,
Evan Cheng699beba2009-10-27 00:08:59 +0000593 opc, ".w\t$dst, $addr",
Evan Cheng9eda6892009-10-31 03:39:36 +0000594 [(set GPR:$dst, (opnode (ARMWrapper tconstpool:$addr)))]> {
595 let isReMaterializable = 1;
Johnny Chend68e1192009-12-15 17:24:14 +0000596 let Inst{31-27} = 0b11111;
597 let Inst{26-25} = 0b00;
598 let Inst{24} = signed;
599 let Inst{23} = ?; // add = (U == '1')
600 let Inst{22-21} = opcod;
601 let Inst{20} = 1; // load
602 let Inst{19-16} = 0b1111; // Rn
Evan Cheng9eda6892009-10-31 03:39:36 +0000603 }
Evan Chengf3c21b82009-06-30 02:15:48 +0000604}
605
David Goodwin73b8f162009-06-30 22:11:34 +0000606/// T2I_st - Defines a set of (op r, {imm12|imm8|so_reg}) store patterns.
Johnny Chend68e1192009-12-15 17:24:14 +0000607multiclass T2I_st<bits<2> opcod, string opc, PatFrag opnode> {
David Goodwin5d598aa2009-08-19 18:00:44 +0000608 def i12 : T2Ii12<(outs), (ins GPR:$src, t2addrmode_imm12:$addr), IIC_iStorei,
Evan Cheng699beba2009-10-27 00:08:59 +0000609 opc, ".w\t$src, $addr",
Johnny Chend68e1192009-12-15 17:24:14 +0000610 [(opnode GPR:$src, t2addrmode_imm12:$addr)]> {
611 let Inst{31-27} = 0b11111;
612 let Inst{26-23} = 0b0001;
613 let Inst{22-21} = opcod;
614 let Inst{20} = 0; // !load
615 }
David Goodwin5d598aa2009-08-19 18:00:44 +0000616 def i8 : T2Ii8 <(outs), (ins GPR:$src, t2addrmode_imm8:$addr), IIC_iStorei,
Evan Cheng699beba2009-10-27 00:08:59 +0000617 opc, "\t$src, $addr",
Johnny Chend68e1192009-12-15 17:24:14 +0000618 [(opnode GPR:$src, t2addrmode_imm8:$addr)]> {
619 let Inst{31-27} = 0b11111;
620 let Inst{26-23} = 0b0000;
621 let Inst{22-21} = opcod;
622 let Inst{20} = 0; // !load
623 let Inst{11} = 1;
624 // Offset: index==TRUE, wback==FALSE
625 let Inst{10} = 1; // The P bit.
626 let Inst{8} = 0; // The W bit.
627 }
David Goodwin5d598aa2009-08-19 18:00:44 +0000628 def s : T2Iso <(outs), (ins GPR:$src, t2addrmode_so_reg:$addr), IIC_iStorer,
Evan Cheng699beba2009-10-27 00:08:59 +0000629 opc, ".w\t$src, $addr",
Johnny Chend68e1192009-12-15 17:24:14 +0000630 [(opnode GPR:$src, t2addrmode_so_reg:$addr)]> {
631 let Inst{31-27} = 0b11111;
632 let Inst{26-23} = 0b0000;
633 let Inst{22-21} = opcod;
634 let Inst{20} = 0; // !load
635 let Inst{11-6} = 0b000000;
636 }
David Goodwin73b8f162009-06-30 22:11:34 +0000637}
638
Evan Chengd27c9fc2009-07-03 01:43:10 +0000639/// T2I_unary_rrot - A unary operation with two forms: one whose operand is a
640/// register and one whose operand is a register rotated by 8/16/24.
Johnny Chend68e1192009-12-15 17:24:14 +0000641multiclass T2I_unary_rrot<bits<3> opcod, string opc, PatFrag opnode> {
David Goodwin5d598aa2009-08-19 18:00:44 +0000642 def r : T2I<(outs GPR:$dst), (ins GPR:$src), IIC_iUNAr,
Evan Cheng699beba2009-10-27 00:08:59 +0000643 opc, ".w\t$dst, $src",
Eli Friedman761fa7a2010-06-24 18:20:04 +0000644 [(set GPR:$dst, (opnode GPR:$src))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000645 let Inst{31-27} = 0b11111;
646 let Inst{26-23} = 0b0100;
647 let Inst{22-20} = opcod;
648 let Inst{19-16} = 0b1111; // Rn
649 let Inst{15-12} = 0b1111;
650 let Inst{7} = 1;
651 let Inst{5-4} = 0b00; // rotate
652 }
David Goodwin5d598aa2009-08-19 18:00:44 +0000653 def r_rot : T2I<(outs GPR:$dst), (ins GPR:$src, i32imm:$rot), IIC_iUNAsi,
Evan Cheng699beba2009-10-27 00:08:59 +0000654 opc, ".w\t$dst, $src, ror $rot",
Eli Friedman761fa7a2010-06-24 18:20:04 +0000655 [(set GPR:$dst, (opnode (rotr GPR:$src, rot_imm:$rot)))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000656 let Inst{31-27} = 0b11111;
657 let Inst{26-23} = 0b0100;
658 let Inst{22-20} = opcod;
659 let Inst{19-16} = 0b1111; // Rn
660 let Inst{15-12} = 0b1111;
661 let Inst{7} = 1;
662 let Inst{5-4} = {?,?}; // rotate
663 }
Evan Chengd27c9fc2009-07-03 01:43:10 +0000664}
665
Eli Friedman761fa7a2010-06-24 18:20:04 +0000666// UXTB16 - Requres T2ExtractPack, does not need the .w qualifier.
667multiclass T2I_unary_rrot_uxtb16<bits<3> opcod, string opc, PatFrag opnode> {
Johnny Chen267124c2010-03-04 22:24:41 +0000668 def r : T2I<(outs GPR:$dst), (ins GPR:$src), IIC_iUNAr,
669 opc, "\t$dst, $src",
Jim Grosbachb1dc3932010-05-05 20:44:35 +0000670 [(set GPR:$dst, (opnode GPR:$src))]>,
Jim Grosbach29402132010-05-05 23:44:43 +0000671 Requires<[HasT2ExtractPack]> {
Johnny Chen267124c2010-03-04 22:24:41 +0000672 let Inst{31-27} = 0b11111;
673 let Inst{26-23} = 0b0100;
674 let Inst{22-20} = opcod;
675 let Inst{19-16} = 0b1111; // Rn
676 let Inst{15-12} = 0b1111;
677 let Inst{7} = 1;
678 let Inst{5-4} = 0b00; // rotate
679 }
680 def r_rot : T2I<(outs GPR:$dst), (ins GPR:$src, i32imm:$rot), IIC_iUNAsi,
681 opc, "\t$dst, $src, ror $rot",
Jim Grosbachb1dc3932010-05-05 20:44:35 +0000682 [(set GPR:$dst, (opnode (rotr GPR:$src, rot_imm:$rot)))]>,
Jim Grosbach29402132010-05-05 23:44:43 +0000683 Requires<[HasT2ExtractPack]> {
Johnny Chen267124c2010-03-04 22:24:41 +0000684 let Inst{31-27} = 0b11111;
685 let Inst{26-23} = 0b0100;
686 let Inst{22-20} = opcod;
687 let Inst{19-16} = 0b1111; // Rn
688 let Inst{15-12} = 0b1111;
689 let Inst{7} = 1;
690 let Inst{5-4} = {?,?}; // rotate
691 }
692}
693
Eli Friedman761fa7a2010-06-24 18:20:04 +0000694// SXTB16 - Requres T2ExtractPack, does not need the .w qualifier, no pattern
695// supported yet.
696multiclass T2I_unary_rrot_sxtb16<bits<3> opcod, string opc> {
Johnny Chen93042d12010-03-02 18:14:57 +0000697 def r : T2I<(outs GPR:$dst), (ins GPR:$src), IIC_iUNAr,
698 opc, "\t$dst, $src", []> {
699 let Inst{31-27} = 0b11111;
700 let Inst{26-23} = 0b0100;
701 let Inst{22-20} = opcod;
702 let Inst{19-16} = 0b1111; // Rn
703 let Inst{15-12} = 0b1111;
704 let Inst{7} = 1;
705 let Inst{5-4} = 0b00; // rotate
706 }
707 def r_rot : T2I<(outs GPR:$dst), (ins GPR:$src, i32imm:$rot), IIC_iUNAsi,
708 opc, "\t$dst, $src, ror $rot", []> {
709 let Inst{31-27} = 0b11111;
710 let Inst{26-23} = 0b0100;
711 let Inst{22-20} = opcod;
712 let Inst{19-16} = 0b1111; // Rn
713 let Inst{15-12} = 0b1111;
714 let Inst{7} = 1;
715 let Inst{5-4} = {?,?}; // rotate
716 }
717}
718
Evan Chengd27c9fc2009-07-03 01:43:10 +0000719/// T2I_bin_rrot - A binary operation with two forms: one whose operand is a
720/// register and one whose operand is a register rotated by 8/16/24.
Johnny Chend68e1192009-12-15 17:24:14 +0000721multiclass T2I_bin_rrot<bits<3> opcod, string opc, PatFrag opnode> {
David Goodwin5d598aa2009-08-19 18:00:44 +0000722 def rr : T2I<(outs GPR:$dst), (ins GPR:$LHS, GPR:$RHS), IIC_iALUr,
Evan Cheng699beba2009-10-27 00:08:59 +0000723 opc, "\t$dst, $LHS, $RHS",
Jim Grosbachb1dc3932010-05-05 20:44:35 +0000724 [(set GPR:$dst, (opnode GPR:$LHS, GPR:$RHS))]>,
Jim Grosbach29402132010-05-05 23:44:43 +0000725 Requires<[HasT2ExtractPack]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000726 let Inst{31-27} = 0b11111;
727 let Inst{26-23} = 0b0100;
728 let Inst{22-20} = opcod;
729 let Inst{15-12} = 0b1111;
730 let Inst{7} = 1;
731 let Inst{5-4} = 0b00; // rotate
732 }
Evan Chengd27c9fc2009-07-03 01:43:10 +0000733 def rr_rot : T2I<(outs GPR:$dst), (ins GPR:$LHS, GPR:$RHS, i32imm:$rot),
Evan Cheng699beba2009-10-27 00:08:59 +0000734 IIC_iALUsr, opc, "\t$dst, $LHS, $RHS, ror $rot",
Evan Chengd27c9fc2009-07-03 01:43:10 +0000735 [(set GPR:$dst, (opnode GPR:$LHS,
Jim Grosbachb1dc3932010-05-05 20:44:35 +0000736 (rotr GPR:$RHS, rot_imm:$rot)))]>,
Jim Grosbach29402132010-05-05 23:44:43 +0000737 Requires<[HasT2ExtractPack]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000738 let Inst{31-27} = 0b11111;
739 let Inst{26-23} = 0b0100;
740 let Inst{22-20} = opcod;
741 let Inst{15-12} = 0b1111;
742 let Inst{7} = 1;
743 let Inst{5-4} = {?,?}; // rotate
744 }
Evan Chengd27c9fc2009-07-03 01:43:10 +0000745}
746
Johnny Chen93042d12010-03-02 18:14:57 +0000747// DO variant - disassembly only, no pattern
748
749multiclass T2I_bin_rrot_DO<bits<3> opcod, string opc> {
750 def rr : T2I<(outs GPR:$dst), (ins GPR:$LHS, GPR:$RHS), IIC_iALUr,
751 opc, "\t$dst, $LHS, $RHS", []> {
752 let Inst{31-27} = 0b11111;
753 let Inst{26-23} = 0b0100;
754 let Inst{22-20} = opcod;
755 let Inst{15-12} = 0b1111;
756 let Inst{7} = 1;
757 let Inst{5-4} = 0b00; // rotate
758 }
759 def rr_rot : T2I<(outs GPR:$dst), (ins GPR:$LHS, GPR:$RHS, i32imm:$rot),
760 IIC_iALUsr, opc, "\t$dst, $LHS, $RHS, ror $rot", []> {
761 let Inst{31-27} = 0b11111;
762 let Inst{26-23} = 0b0100;
763 let Inst{22-20} = opcod;
764 let Inst{15-12} = 0b1111;
765 let Inst{7} = 1;
766 let Inst{5-4} = {?,?}; // rotate
767 }
768}
769
Anton Korobeynikov52237112009-06-17 18:13:58 +0000770//===----------------------------------------------------------------------===//
Evan Cheng9cb9e672009-06-27 02:26:13 +0000771// Instructions
772//===----------------------------------------------------------------------===//
773
774//===----------------------------------------------------------------------===//
Evan Chenga09b9ca2009-06-24 23:47:58 +0000775// Miscellaneous Instructions.
776//
777
Evan Chenga09b9ca2009-06-24 23:47:58 +0000778// LEApcrel - Load a pc-relative address into a register without offending the
779// assembler.
Evan Chengea420b22010-05-19 01:52:25 +0000780let neverHasSideEffects = 1 in {
Evan Cheng9085f982010-05-19 07:28:01 +0000781let isReMaterializable = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +0000782def t2LEApcrel : T2XI<(outs GPR:$dst), (ins i32imm:$label, pred:$p), IIC_iALUi,
Johnny Chend68e1192009-12-15 17:24:14 +0000783 "adr$p.w\t$dst, #$label", []> {
784 let Inst{31-27} = 0b11110;
785 let Inst{25-24} = 0b10;
786 // Inst{23:21} = '11' (add = FALSE) or '00' (add = TRUE)
787 let Inst{22} = 0;
788 let Inst{20} = 0;
789 let Inst{19-16} = 0b1111; // Rn
790 let Inst{15} = 0;
791}
Jim Grosbacha967d112010-06-21 21:27:27 +0000792} // neverHasSideEffects
Evan Cheng0aa1d8c2009-06-25 02:08:06 +0000793def t2LEApcrelJT : T2XI<(outs GPR:$dst),
Bob Wilson4f38b382009-08-21 21:58:55 +0000794 (ins i32imm:$label, nohash_imm:$id, pred:$p), IIC_iALUi,
Johnny Chend68e1192009-12-15 17:24:14 +0000795 "adr$p.w\t$dst, #${label}_${id}", []> {
796 let Inst{31-27} = 0b11110;
797 let Inst{25-24} = 0b10;
798 // Inst{23:21} = '11' (add = FALSE) or '00' (add = TRUE)
799 let Inst{22} = 0;
800 let Inst{20} = 0;
801 let Inst{19-16} = 0b1111; // Rn
802 let Inst{15} = 0;
803}
Evan Chenga09b9ca2009-06-24 23:47:58 +0000804
Evan Cheng86198642009-08-07 00:34:42 +0000805// ADD r, sp, {so_imm|i12}
David Goodwin5d598aa2009-08-19 18:00:44 +0000806def t2ADDrSPi : T2sI<(outs GPR:$dst), (ins GPR:$sp, t2_so_imm:$imm),
Johnny Chend68e1192009-12-15 17:24:14 +0000807 IIC_iALUi, "add", ".w\t$dst, $sp, $imm", []> {
808 let Inst{31-27} = 0b11110;
809 let Inst{25} = 0;
810 let Inst{24-21} = 0b1000;
811 let Inst{20} = ?; // The S bit.
812 let Inst{19-16} = 0b1101; // Rn = sp
813 let Inst{15} = 0;
814}
Jim Grosbach64171712010-02-16 21:07:46 +0000815def t2ADDrSPi12 : T2I<(outs GPR:$dst), (ins GPR:$sp, imm0_4095:$imm),
Johnny Chend68e1192009-12-15 17:24:14 +0000816 IIC_iALUi, "addw", "\t$dst, $sp, $imm", []> {
817 let Inst{31-27} = 0b11110;
818 let Inst{25} = 1;
819 let Inst{24-21} = 0b0000;
820 let Inst{20} = 0; // The S bit.
821 let Inst{19-16} = 0b1101; // Rn = sp
822 let Inst{15} = 0;
823}
Evan Cheng86198642009-08-07 00:34:42 +0000824
825// ADD r, sp, so_reg
David Goodwin5d598aa2009-08-19 18:00:44 +0000826def t2ADDrSPs : T2sI<(outs GPR:$dst), (ins GPR:$sp, t2_so_reg:$rhs),
Johnny Chend68e1192009-12-15 17:24:14 +0000827 IIC_iALUsi, "add", ".w\t$dst, $sp, $rhs", []> {
828 let Inst{31-27} = 0b11101;
829 let Inst{26-25} = 0b01;
830 let Inst{24-21} = 0b1000;
831 let Inst{20} = ?; // The S bit.
832 let Inst{19-16} = 0b1101; // Rn = sp
833 let Inst{15} = 0;
834}
Evan Cheng86198642009-08-07 00:34:42 +0000835
836// SUB r, sp, {so_imm|i12}
David Goodwin5d598aa2009-08-19 18:00:44 +0000837def t2SUBrSPi : T2sI<(outs GPR:$dst), (ins GPR:$sp, t2_so_imm:$imm),
Johnny Chend68e1192009-12-15 17:24:14 +0000838 IIC_iALUi, "sub", ".w\t$dst, $sp, $imm", []> {
839 let Inst{31-27} = 0b11110;
840 let Inst{25} = 0;
841 let Inst{24-21} = 0b1101;
842 let Inst{20} = ?; // The S bit.
843 let Inst{19-16} = 0b1101; // Rn = sp
844 let Inst{15} = 0;
845}
David Goodwin5d598aa2009-08-19 18:00:44 +0000846def t2SUBrSPi12 : T2I<(outs GPR:$dst), (ins GPR:$sp, imm0_4095:$imm),
Johnny Chend68e1192009-12-15 17:24:14 +0000847 IIC_iALUi, "subw", "\t$dst, $sp, $imm", []> {
848 let Inst{31-27} = 0b11110;
849 let Inst{25} = 1;
850 let Inst{24-21} = 0b0101;
851 let Inst{20} = 0; // The S bit.
852 let Inst{19-16} = 0b1101; // Rn = sp
853 let Inst{15} = 0;
854}
Evan Cheng86198642009-08-07 00:34:42 +0000855
856// SUB r, sp, so_reg
David Goodwin5d598aa2009-08-19 18:00:44 +0000857def t2SUBrSPs : T2sI<(outs GPR:$dst), (ins GPR:$sp, t2_so_reg:$rhs),
858 IIC_iALUsi,
Johnny Chend68e1192009-12-15 17:24:14 +0000859 "sub", "\t$dst, $sp, $rhs", []> {
860 let Inst{31-27} = 0b11101;
861 let Inst{26-25} = 0b01;
862 let Inst{24-21} = 0b1101;
863 let Inst{20} = ?; // The S bit.
864 let Inst{19-16} = 0b1101; // Rn = sp
865 let Inst{15} = 0;
866}
Evan Cheng86198642009-08-07 00:34:42 +0000867
Jim Grosbachb1dc3932010-05-05 20:44:35 +0000868// Signed and unsigned division on v7-M
Johnny Chen93042d12010-03-02 18:14:57 +0000869def t2SDIV : T2I<(outs GPR:$dst), (ins GPR:$a, GPR:$b), IIC_iALUi,
Jim Grosbachb1dc3932010-05-05 20:44:35 +0000870 "sdiv", "\t$dst, $a, $b",
871 [(set GPR:$dst, (sdiv GPR:$a, GPR:$b))]>,
Jim Grosbach29402132010-05-05 23:44:43 +0000872 Requires<[HasDivide]> {
Johnny Chen93042d12010-03-02 18:14:57 +0000873 let Inst{31-27} = 0b11111;
874 let Inst{26-21} = 0b011100;
875 let Inst{20} = 0b1;
876 let Inst{15-12} = 0b1111;
877 let Inst{7-4} = 0b1111;
878}
879
880def t2UDIV : T2I<(outs GPR:$dst), (ins GPR:$a, GPR:$b), IIC_iALUi,
Jim Grosbachb1dc3932010-05-05 20:44:35 +0000881 "udiv", "\t$dst, $a, $b",
882 [(set GPR:$dst, (udiv GPR:$a, GPR:$b))]>,
Jim Grosbach29402132010-05-05 23:44:43 +0000883 Requires<[HasDivide]> {
Johnny Chen93042d12010-03-02 18:14:57 +0000884 let Inst{31-27} = 0b11111;
885 let Inst{26-21} = 0b011101;
886 let Inst{20} = 0b1;
887 let Inst{15-12} = 0b1111;
888 let Inst{7-4} = 0b1111;
889}
890
Evan Cheng86198642009-08-07 00:34:42 +0000891// Pseudo instruction that will expand into a t2SUBrSPi + a copy.
Dan Gohman533297b2009-10-29 18:10:34 +0000892let usesCustomInserter = 1 in { // Expanded after instruction selection.
Evan Cheng86198642009-08-07 00:34:42 +0000893def t2SUBrSPi_ : PseudoInst<(outs GPR:$dst), (ins GPR:$sp, t2_so_imm:$imm),
Anton Korobeynikovbd91ea52010-05-16 09:15:36 +0000894 NoItinerary, "${:comment} sub.w\t$dst, $sp, $imm", []>;
Evan Cheng86198642009-08-07 00:34:42 +0000895def t2SUBrSPi12_ : PseudoInst<(outs GPR:$dst), (ins GPR:$sp, imm0_4095:$imm),
Anton Korobeynikovbd91ea52010-05-16 09:15:36 +0000896 NoItinerary, "${:comment} subw\t$dst, $sp, $imm", []>;
Evan Cheng86198642009-08-07 00:34:42 +0000897def t2SUBrSPs_ : PseudoInst<(outs GPR:$dst), (ins GPR:$sp, t2_so_reg:$rhs),
Anton Korobeynikovbd91ea52010-05-16 09:15:36 +0000898 NoItinerary, "${:comment} sub\t$dst, $sp, $rhs", []>;
Dan Gohman533297b2009-10-29 18:10:34 +0000899} // usesCustomInserter
Evan Cheng86198642009-08-07 00:34:42 +0000900
901
Evan Chenga09b9ca2009-06-24 23:47:58 +0000902//===----------------------------------------------------------------------===//
Evan Cheng9cb9e672009-06-27 02:26:13 +0000903// Load / store Instructions.
904//
905
Evan Cheng055b0312009-06-29 07:51:04 +0000906// Load
Dan Gohmanbc9d98b2010-02-27 23:47:46 +0000907let canFoldAsLoad = 1, isReMaterializable = 1 in
Johnny Chend68e1192009-12-15 17:24:14 +0000908defm t2LDR : T2I_ld<0, 0b10, "ldr", UnOpFrag<(load node:$Src)>>;
Evan Cheng055b0312009-06-29 07:51:04 +0000909
Evan Chengf3c21b82009-06-30 02:15:48 +0000910// Loads with zero extension
Johnny Chend68e1192009-12-15 17:24:14 +0000911defm t2LDRH : T2I_ld<0, 0b01, "ldrh", UnOpFrag<(zextloadi16 node:$Src)>>;
912defm t2LDRB : T2I_ld<0, 0b00, "ldrb", UnOpFrag<(zextloadi8 node:$Src)>>;
Evan Cheng055b0312009-06-29 07:51:04 +0000913
Evan Chengf3c21b82009-06-30 02:15:48 +0000914// Loads with sign extension
Johnny Chend68e1192009-12-15 17:24:14 +0000915defm t2LDRSH : T2I_ld<1, 0b01, "ldrsh", UnOpFrag<(sextloadi16 node:$Src)>>;
916defm t2LDRSB : T2I_ld<1, 0b00, "ldrsb", UnOpFrag<(sextloadi8 node:$Src)>>;
Evan Cheng055b0312009-06-29 07:51:04 +0000917
Evan Cheng5fd1c9b2010-05-19 06:07:03 +0000918let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
Evan Chengf3c21b82009-06-30 02:15:48 +0000919// Load doubleword
Johnny Chend68e1192009-12-15 17:24:14 +0000920def t2LDRDi8 : T2Ii8s4<1, 0, 1, (outs GPR:$dst1, GPR:$dst2),
Evan Chenge298ab22009-09-27 09:46:04 +0000921 (ins t2addrmode_imm8s4:$addr),
Johnny Chen83142992010-01-05 22:37:28 +0000922 IIC_iLoadi, "ldrd", "\t$dst1, $addr", []>;
Johnny Chenae1757b2010-03-11 01:13:36 +0000923def t2LDRDpci : T2Ii8s4<1, 0, 1, (outs GPR:$dst1, GPR:$dst2),
Evan Chenge298ab22009-09-27 09:46:04 +0000924 (ins i32imm:$addr), IIC_iLoadi,
Johnny Chen83142992010-01-05 22:37:28 +0000925 "ldrd", "\t$dst1, $addr", []> {
Johnny Chend68e1192009-12-15 17:24:14 +0000926 let Inst{19-16} = 0b1111; // Rn
927}
Evan Cheng5fd1c9b2010-05-19 06:07:03 +0000928} // mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1
Evan Chengf3c21b82009-06-30 02:15:48 +0000929
930// zextload i1 -> zextload i8
931def : T2Pat<(zextloadi1 t2addrmode_imm12:$addr),
932 (t2LDRBi12 t2addrmode_imm12:$addr)>;
933def : T2Pat<(zextloadi1 t2addrmode_imm8:$addr),
934 (t2LDRBi8 t2addrmode_imm8:$addr)>;
935def : T2Pat<(zextloadi1 t2addrmode_so_reg:$addr),
936 (t2LDRBs t2addrmode_so_reg:$addr)>;
937def : T2Pat<(zextloadi1 (ARMWrapper tconstpool:$addr)),
938 (t2LDRBpci tconstpool:$addr)>;
939
940// extload -> zextload
941// FIXME: Reduce the number of patterns by legalizing extload to zextload
942// earlier?
943def : T2Pat<(extloadi1 t2addrmode_imm12:$addr),
944 (t2LDRBi12 t2addrmode_imm12:$addr)>;
945def : T2Pat<(extloadi1 t2addrmode_imm8:$addr),
946 (t2LDRBi8 t2addrmode_imm8:$addr)>;
947def : T2Pat<(extloadi1 t2addrmode_so_reg:$addr),
948 (t2LDRBs t2addrmode_so_reg:$addr)>;
949def : T2Pat<(extloadi1 (ARMWrapper tconstpool:$addr)),
950 (t2LDRBpci tconstpool:$addr)>;
951
952def : T2Pat<(extloadi8 t2addrmode_imm12:$addr),
953 (t2LDRBi12 t2addrmode_imm12:$addr)>;
954def : T2Pat<(extloadi8 t2addrmode_imm8:$addr),
955 (t2LDRBi8 t2addrmode_imm8:$addr)>;
956def : T2Pat<(extloadi8 t2addrmode_so_reg:$addr),
957 (t2LDRBs t2addrmode_so_reg:$addr)>;
958def : T2Pat<(extloadi8 (ARMWrapper tconstpool:$addr)),
959 (t2LDRBpci tconstpool:$addr)>;
960
961def : T2Pat<(extloadi16 t2addrmode_imm12:$addr),
962 (t2LDRHi12 t2addrmode_imm12:$addr)>;
963def : T2Pat<(extloadi16 t2addrmode_imm8:$addr),
964 (t2LDRHi8 t2addrmode_imm8:$addr)>;
965def : T2Pat<(extloadi16 t2addrmode_so_reg:$addr),
966 (t2LDRHs t2addrmode_so_reg:$addr)>;
967def : T2Pat<(extloadi16 (ARMWrapper tconstpool:$addr)),
968 (t2LDRHpci tconstpool:$addr)>;
Evan Cheng055b0312009-06-29 07:51:04 +0000969
Evan Chenge88d5ce2009-07-02 07:28:31 +0000970// Indexed loads
Evan Cheng5fd1c9b2010-05-19 06:07:03 +0000971let mayLoad = 1, neverHasSideEffects = 1 in {
Johnny Chend68e1192009-12-15 17:24:14 +0000972def t2LDR_PRE : T2Iidxldst<0, 0b10, 1, 1, (outs GPR:$dst, GPR:$base_wb),
Evan Chenge88d5ce2009-07-02 07:28:31 +0000973 (ins t2addrmode_imm8:$addr),
David Goodwin5d598aa2009-08-19 18:00:44 +0000974 AddrModeT2_i8, IndexModePre, IIC_iLoadiu,
Evan Cheng699beba2009-10-27 00:08:59 +0000975 "ldr", "\t$dst, $addr!", "$addr.base = $base_wb",
Evan Chenge88d5ce2009-07-02 07:28:31 +0000976 []>;
977
Johnny Chend68e1192009-12-15 17:24:14 +0000978def t2LDR_POST : T2Iidxldst<0, 0b10, 1, 0, (outs GPR:$dst, GPR:$base_wb),
Evan Chenge88d5ce2009-07-02 07:28:31 +0000979 (ins GPR:$base, t2am_imm8_offset:$offset),
David Goodwin5d598aa2009-08-19 18:00:44 +0000980 AddrModeT2_i8, IndexModePost, IIC_iLoadiu,
Evan Cheng699beba2009-10-27 00:08:59 +0000981 "ldr", "\t$dst, [$base], $offset", "$base = $base_wb",
Evan Chenge88d5ce2009-07-02 07:28:31 +0000982 []>;
983
Johnny Chend68e1192009-12-15 17:24:14 +0000984def t2LDRB_PRE : T2Iidxldst<0, 0b00, 1, 1, (outs GPR:$dst, GPR:$base_wb),
Evan Chenge88d5ce2009-07-02 07:28:31 +0000985 (ins t2addrmode_imm8:$addr),
David Goodwin5d598aa2009-08-19 18:00:44 +0000986 AddrModeT2_i8, IndexModePre, IIC_iLoadiu,
Evan Cheng699beba2009-10-27 00:08:59 +0000987 "ldrb", "\t$dst, $addr!", "$addr.base = $base_wb",
Evan Chenge88d5ce2009-07-02 07:28:31 +0000988 []>;
Johnny Chend68e1192009-12-15 17:24:14 +0000989def t2LDRB_POST : T2Iidxldst<0, 0b00, 1, 0, (outs GPR:$dst, GPR:$base_wb),
Evan Chenge88d5ce2009-07-02 07:28:31 +0000990 (ins GPR:$base, t2am_imm8_offset:$offset),
David Goodwin5d598aa2009-08-19 18:00:44 +0000991 AddrModeT2_i8, IndexModePost, IIC_iLoadiu,
Evan Cheng699beba2009-10-27 00:08:59 +0000992 "ldrb", "\t$dst, [$base], $offset", "$base = $base_wb",
Evan Chenge88d5ce2009-07-02 07:28:31 +0000993 []>;
994
Johnny Chend68e1192009-12-15 17:24:14 +0000995def t2LDRH_PRE : T2Iidxldst<0, 0b01, 1, 1, (outs GPR:$dst, GPR:$base_wb),
Evan Chenge88d5ce2009-07-02 07:28:31 +0000996 (ins t2addrmode_imm8:$addr),
David Goodwin5d598aa2009-08-19 18:00:44 +0000997 AddrModeT2_i8, IndexModePre, IIC_iLoadiu,
Evan Cheng699beba2009-10-27 00:08:59 +0000998 "ldrh", "\t$dst, $addr!", "$addr.base = $base_wb",
Evan Chenge88d5ce2009-07-02 07:28:31 +0000999 []>;
Johnny Chend68e1192009-12-15 17:24:14 +00001000def t2LDRH_POST : T2Iidxldst<0, 0b01, 1, 0, (outs GPR:$dst, GPR:$base_wb),
Evan Chenge88d5ce2009-07-02 07:28:31 +00001001 (ins GPR:$base, t2am_imm8_offset:$offset),
David Goodwin5d598aa2009-08-19 18:00:44 +00001002 AddrModeT2_i8, IndexModePost, IIC_iLoadiu,
Evan Cheng699beba2009-10-27 00:08:59 +00001003 "ldrh", "\t$dst, [$base], $offset", "$base = $base_wb",
Evan Chenge88d5ce2009-07-02 07:28:31 +00001004 []>;
1005
Johnny Chend68e1192009-12-15 17:24:14 +00001006def t2LDRSB_PRE : T2Iidxldst<1, 0b00, 1, 1, (outs GPR:$dst, GPR:$base_wb),
Evan Cheng4fbb9962009-07-02 23:16:11 +00001007 (ins t2addrmode_imm8:$addr),
David Goodwin5d598aa2009-08-19 18:00:44 +00001008 AddrModeT2_i8, IndexModePre, IIC_iLoadiu,
Evan Cheng699beba2009-10-27 00:08:59 +00001009 "ldrsb", "\t$dst, $addr!", "$addr.base = $base_wb",
Evan Cheng4fbb9962009-07-02 23:16:11 +00001010 []>;
Johnny Chend68e1192009-12-15 17:24:14 +00001011def t2LDRSB_POST : T2Iidxldst<1, 0b00, 1, 0, (outs GPR:$dst, GPR:$base_wb),
Evan Cheng4fbb9962009-07-02 23:16:11 +00001012 (ins GPR:$base, t2am_imm8_offset:$offset),
David Goodwin5d598aa2009-08-19 18:00:44 +00001013 AddrModeT2_i8, IndexModePost, IIC_iLoadiu,
Evan Cheng699beba2009-10-27 00:08:59 +00001014 "ldrsb", "\t$dst, [$base], $offset", "$base = $base_wb",
Evan Cheng4fbb9962009-07-02 23:16:11 +00001015 []>;
1016
Johnny Chend68e1192009-12-15 17:24:14 +00001017def t2LDRSH_PRE : T2Iidxldst<1, 0b01, 1, 1, (outs GPR:$dst, GPR:$base_wb),
Evan Cheng4fbb9962009-07-02 23:16:11 +00001018 (ins t2addrmode_imm8:$addr),
David Goodwin5d598aa2009-08-19 18:00:44 +00001019 AddrModeT2_i8, IndexModePre, IIC_iLoadiu,
Evan Cheng699beba2009-10-27 00:08:59 +00001020 "ldrsh", "\t$dst, $addr!", "$addr.base = $base_wb",
Evan Cheng4fbb9962009-07-02 23:16:11 +00001021 []>;
Johnny Chend68e1192009-12-15 17:24:14 +00001022def t2LDRSH_POST : T2Iidxldst<1, 0b01, 1, 0, (outs GPR:$dst, GPR:$base_wb),
Evan Cheng4fbb9962009-07-02 23:16:11 +00001023 (ins GPR:$base, t2am_imm8_offset:$offset),
David Goodwin5d598aa2009-08-19 18:00:44 +00001024 AddrModeT2_i8, IndexModePost, IIC_iLoadiu,
Evan Cheng699beba2009-10-27 00:08:59 +00001025 "ldrsh", "\t$dst, [$base], $offset", "$base = $base_wb",
Evan Cheng4fbb9962009-07-02 23:16:11 +00001026 []>;
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001027} // mayLoad = 1, neverHasSideEffects = 1
Evan Cheng4fbb9962009-07-02 23:16:11 +00001028
Johnny Chene54a3ef2010-03-03 18:45:36 +00001029// LDRT, LDRBT, LDRHT, LDRSBT, LDRSHT all have offset mode (PUW=0b110) and are
1030// for disassembly only.
1031// Ref: A8.6.57 LDR (immediate, Thumb) Encoding T4
1032class T2IldT<bit signed, bits<2> type, string opc>
1033 : T2Ii8<(outs GPR:$dst), (ins t2addrmode_imm8:$addr), IIC_iLoadi, opc,
1034 "\t$dst, $addr", []> {
1035 let Inst{31-27} = 0b11111;
1036 let Inst{26-25} = 0b00;
1037 let Inst{24} = signed;
1038 let Inst{23} = 0;
1039 let Inst{22-21} = type;
1040 let Inst{20} = 1; // load
1041 let Inst{11} = 1;
1042 let Inst{10-8} = 0b110; // PUW.
1043}
1044
1045def t2LDRT : T2IldT<0, 0b10, "ldrt">;
1046def t2LDRBT : T2IldT<0, 0b00, "ldrbt">;
1047def t2LDRHT : T2IldT<0, 0b01, "ldrht">;
1048def t2LDRSBT : T2IldT<1, 0b00, "ldrsbt">;
1049def t2LDRSHT : T2IldT<1, 0b01, "ldrsht">;
1050
David Goodwin73b8f162009-06-30 22:11:34 +00001051// Store
Jim Grosbach80dc1162010-02-16 21:23:02 +00001052defm t2STR :T2I_st<0b10,"str", BinOpFrag<(store node:$LHS, node:$RHS)>>;
1053defm t2STRB:T2I_st<0b00,"strb",BinOpFrag<(truncstorei8 node:$LHS, node:$RHS)>>;
1054defm t2STRH:T2I_st<0b01,"strh",BinOpFrag<(truncstorei16 node:$LHS, node:$RHS)>>;
David Goodwin73b8f162009-06-30 22:11:34 +00001055
David Goodwin6647cea2009-06-30 22:50:01 +00001056// Store doubleword
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001057let mayLoad = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in
Johnny Chend68e1192009-12-15 17:24:14 +00001058def t2STRDi8 : T2Ii8s4<1, 0, 0, (outs),
Evan Chenge298ab22009-09-27 09:46:04 +00001059 (ins GPR:$src1, GPR:$src2, t2addrmode_imm8s4:$addr),
Johnny Chen83142992010-01-05 22:37:28 +00001060 IIC_iStorer, "strd", "\t$src1, $addr", []>;
David Goodwin6647cea2009-06-30 22:50:01 +00001061
Evan Cheng6d94f112009-07-03 00:06:39 +00001062// Indexed stores
Johnny Chend68e1192009-12-15 17:24:14 +00001063def t2STR_PRE : T2Iidxldst<0, 0b10, 0, 1, (outs GPR:$base_wb),
Evan Cheng6d94f112009-07-03 00:06:39 +00001064 (ins GPR:$src, GPR:$base, t2am_imm8_offset:$offset),
David Goodwin5d598aa2009-08-19 18:00:44 +00001065 AddrModeT2_i8, IndexModePre, IIC_iStoreiu,
Evan Cheng699beba2009-10-27 00:08:59 +00001066 "str", "\t$src, [$base, $offset]!", "$base = $base_wb",
Evan Cheng6d94f112009-07-03 00:06:39 +00001067 [(set GPR:$base_wb,
1068 (pre_store GPR:$src, GPR:$base, t2am_imm8_offset:$offset))]>;
1069
Johnny Chend68e1192009-12-15 17:24:14 +00001070def t2STR_POST : T2Iidxldst<0, 0b10, 0, 0, (outs GPR:$base_wb),
Evan Cheng6d94f112009-07-03 00:06:39 +00001071 (ins GPR:$src, GPR:$base, t2am_imm8_offset:$offset),
David Goodwin5d598aa2009-08-19 18:00:44 +00001072 AddrModeT2_i8, IndexModePost, IIC_iStoreiu,
Evan Cheng699beba2009-10-27 00:08:59 +00001073 "str", "\t$src, [$base], $offset", "$base = $base_wb",
Evan Cheng6d94f112009-07-03 00:06:39 +00001074 [(set GPR:$base_wb,
Jim Grosbach6935efc2009-11-24 00:20:27 +00001075 (post_store GPR:$src, GPR:$base, t2am_imm8_offset:$offset))]>;
Evan Cheng6d94f112009-07-03 00:06:39 +00001076
Johnny Chend68e1192009-12-15 17:24:14 +00001077def t2STRH_PRE : T2Iidxldst<0, 0b01, 0, 1, (outs GPR:$base_wb),
Evan Cheng6d94f112009-07-03 00:06:39 +00001078 (ins GPR:$src, GPR:$base, t2am_imm8_offset:$offset),
David Goodwin5d598aa2009-08-19 18:00:44 +00001079 AddrModeT2_i8, IndexModePre, IIC_iStoreiu,
Evan Cheng699beba2009-10-27 00:08:59 +00001080 "strh", "\t$src, [$base, $offset]!", "$base = $base_wb",
Evan Cheng6d94f112009-07-03 00:06:39 +00001081 [(set GPR:$base_wb,
1082 (pre_truncsti16 GPR:$src, GPR:$base, t2am_imm8_offset:$offset))]>;
1083
Johnny Chend68e1192009-12-15 17:24:14 +00001084def t2STRH_POST : T2Iidxldst<0, 0b01, 0, 0, (outs GPR:$base_wb),
Evan Cheng6d94f112009-07-03 00:06:39 +00001085 (ins GPR:$src, GPR:$base, t2am_imm8_offset:$offset),
David Goodwin5d598aa2009-08-19 18:00:44 +00001086 AddrModeT2_i8, IndexModePost, IIC_iStoreiu,
Evan Cheng699beba2009-10-27 00:08:59 +00001087 "strh", "\t$src, [$base], $offset", "$base = $base_wb",
Evan Cheng6d94f112009-07-03 00:06:39 +00001088 [(set GPR:$base_wb,
1089 (post_truncsti16 GPR:$src, GPR:$base, t2am_imm8_offset:$offset))]>;
1090
Johnny Chend68e1192009-12-15 17:24:14 +00001091def t2STRB_PRE : T2Iidxldst<0, 0b00, 0, 1, (outs GPR:$base_wb),
Evan Cheng6d94f112009-07-03 00:06:39 +00001092 (ins GPR:$src, GPR:$base, t2am_imm8_offset:$offset),
David Goodwin5d598aa2009-08-19 18:00:44 +00001093 AddrModeT2_i8, IndexModePre, IIC_iStoreiu,
Evan Cheng699beba2009-10-27 00:08:59 +00001094 "strb", "\t$src, [$base, $offset]!", "$base = $base_wb",
Evan Cheng6d94f112009-07-03 00:06:39 +00001095 [(set GPR:$base_wb,
1096 (pre_truncsti8 GPR:$src, GPR:$base, t2am_imm8_offset:$offset))]>;
1097
Johnny Chend68e1192009-12-15 17:24:14 +00001098def t2STRB_POST : T2Iidxldst<0, 0b00, 0, 0, (outs GPR:$base_wb),
Evan Cheng6d94f112009-07-03 00:06:39 +00001099 (ins GPR:$src, GPR:$base, t2am_imm8_offset:$offset),
David Goodwin5d598aa2009-08-19 18:00:44 +00001100 AddrModeT2_i8, IndexModePost, IIC_iStoreiu,
Evan Cheng699beba2009-10-27 00:08:59 +00001101 "strb", "\t$src, [$base], $offset", "$base = $base_wb",
Evan Cheng6d94f112009-07-03 00:06:39 +00001102 [(set GPR:$base_wb,
1103 (post_truncsti8 GPR:$src, GPR:$base, t2am_imm8_offset:$offset))]>;
1104
Johnny Chene54a3ef2010-03-03 18:45:36 +00001105// STRT, STRBT, STRHT all have offset mode (PUW=0b110) and are for disassembly
1106// only.
1107// Ref: A8.6.193 STR (immediate, Thumb) Encoding T4
1108class T2IstT<bits<2> type, string opc>
1109 : T2Ii8<(outs GPR:$src), (ins t2addrmode_imm8:$addr), IIC_iStorei, opc,
1110 "\t$src, $addr", []> {
1111 let Inst{31-27} = 0b11111;
1112 let Inst{26-25} = 0b00;
1113 let Inst{24} = 0; // not signed
1114 let Inst{23} = 0;
1115 let Inst{22-21} = type;
1116 let Inst{20} = 0; // store
1117 let Inst{11} = 1;
1118 let Inst{10-8} = 0b110; // PUW
1119}
1120
1121def t2STRT : T2IstT<0b10, "strt">;
1122def t2STRBT : T2IstT<0b00, "strbt">;
1123def t2STRHT : T2IstT<0b01, "strht">;
David Goodwind1fa1202009-07-01 00:01:13 +00001124
Johnny Chenae1757b2010-03-11 01:13:36 +00001125// ldrd / strd pre / post variants
1126// For disassembly only.
1127
1128def t2LDRD_PRE : T2Ii8s4<1, 1, 1, (outs GPR:$dst1, GPR:$dst2),
1129 (ins GPR:$base, t2am_imm8s4_offset:$imm), NoItinerary,
1130 "ldrd", "\t$dst1, $dst2, [$base, $imm]!", []>;
1131
1132def t2LDRD_POST : T2Ii8s4<0, 1, 1, (outs GPR:$dst1, GPR:$dst2),
1133 (ins GPR:$base, t2am_imm8s4_offset:$imm), NoItinerary,
1134 "ldrd", "\t$dst1, $dst2, [$base], $imm", []>;
1135
1136def t2STRD_PRE : T2Ii8s4<1, 1, 0, (outs),
1137 (ins GPR:$src1, GPR:$src2, GPR:$base, t2am_imm8s4_offset:$imm),
1138 NoItinerary, "strd", "\t$src1, $src2, [$base, $imm]!", []>;
1139
1140def t2STRD_POST : T2Ii8s4<0, 1, 0, (outs),
1141 (ins GPR:$src1, GPR:$src2, GPR:$base, t2am_imm8s4_offset:$imm),
1142 NoItinerary, "strd", "\t$src1, $src2, [$base], $imm", []>;
Evan Cheng2889cce2009-07-03 00:18:36 +00001143
Johnny Chen0635fc52010-03-04 17:40:44 +00001144// T2Ipl (Preload Data/Instruction) signals the memory system of possible future
1145// data/instruction access. These are for disassembly only.
Johnny Chendd0f3cf2010-03-10 18:59:38 +00001146//
1147// A8.6.117, A8.6.118. Different instructions are generated for #0 and #-0.
1148// The neg_zero operand translates -0 to -1, -1 to -2, ..., etc.
Johnny Chen0635fc52010-03-04 17:40:44 +00001149multiclass T2Ipl<bit instr, bit write, string opc> {
1150
Johnny Chendd0f3cf2010-03-10 18:59:38 +00001151 def i12 : T2I<(outs), (ins GPR:$base, i32imm:$imm), IIC_iLoadi, opc,
1152 "\t[$base, $imm]", []> {
Johnny Chen0635fc52010-03-04 17:40:44 +00001153 let Inst{31-25} = 0b1111100;
1154 let Inst{24} = instr;
1155 let Inst{23} = 1; // U = 1
1156 let Inst{22} = 0;
1157 let Inst{21} = write;
1158 let Inst{20} = 1;
1159 let Inst{15-12} = 0b1111;
1160 }
1161
Johnny Chendd0f3cf2010-03-10 18:59:38 +00001162 def i8 : T2I<(outs), (ins GPR:$base, neg_zero:$imm), IIC_iLoadi, opc,
1163 "\t[$base, $imm]", []> {
Johnny Chen0635fc52010-03-04 17:40:44 +00001164 let Inst{31-25} = 0b1111100;
1165 let Inst{24} = instr;
1166 let Inst{23} = 0; // U = 0
1167 let Inst{22} = 0;
1168 let Inst{21} = write;
1169 let Inst{20} = 1;
1170 let Inst{15-12} = 0b1111;
1171 let Inst{11-8} = 0b1100;
1172 }
1173
Johnny Chendd0f3cf2010-03-10 18:59:38 +00001174 def pci : T2I<(outs), (ins GPR:$base, neg_zero:$imm), IIC_iLoadi, opc,
1175 "\t[pc, $imm]", []> {
Johnny Chen0635fc52010-03-04 17:40:44 +00001176 let Inst{31-25} = 0b1111100;
1177 let Inst{24} = instr;
1178 let Inst{23} = ?; // add = (U == 1)
1179 let Inst{22} = 0;
1180 let Inst{21} = write;
1181 let Inst{20} = 1;
1182 let Inst{19-16} = 0b1111; // Rn = 0b1111
1183 let Inst{15-12} = 0b1111;
1184 }
1185
1186 def r : T2I<(outs), (ins GPR:$base, GPR:$a), IIC_iLoadi, opc,
1187 "\t[$base, $a]", []> {
1188 let Inst{31-25} = 0b1111100;
1189 let Inst{24} = instr;
1190 let Inst{23} = 0; // add = TRUE for T1
1191 let Inst{22} = 0;
1192 let Inst{21} = write;
1193 let Inst{20} = 1;
1194 let Inst{15-12} = 0b1111;
1195 let Inst{11-6} = 0000000;
1196 let Inst{5-4} = 0b00; // no shift is applied
1197 }
1198
1199 def s : T2I<(outs), (ins GPR:$base, GPR:$a, i32imm:$shamt), IIC_iLoadi, opc,
1200 "\t[$base, $a, lsl $shamt]", []> {
1201 let Inst{31-25} = 0b1111100;
1202 let Inst{24} = instr;
1203 let Inst{23} = 0; // add = TRUE for T1
1204 let Inst{22} = 0;
1205 let Inst{21} = write;
1206 let Inst{20} = 1;
1207 let Inst{15-12} = 0b1111;
1208 let Inst{11-6} = 0000000;
1209 }
1210}
1211
1212defm t2PLD : T2Ipl<0, 0, "pld">;
1213defm t2PLDW : T2Ipl<0, 1, "pldw">;
1214defm t2PLI : T2Ipl<1, 0, "pli">;
1215
Evan Cheng2889cce2009-07-03 00:18:36 +00001216//===----------------------------------------------------------------------===//
1217// Load / store multiple Instructions.
1218//
1219
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001220let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
Bob Wilson815baeb2010-03-13 01:08:20 +00001221def t2LDM : T2XI<(outs), (ins addrmode4:$addr, pred:$p,
1222 reglist:$dsts, variable_ops), IIC_iLoadm,
1223 "ldm${addr:submode}${p}${addr:wide}\t$addr, $dsts", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00001224 let Inst{31-27} = 0b11101;
1225 let Inst{26-25} = 0b00;
1226 let Inst{24-23} = {?, ?}; // IA: '01', DB: '10'
1227 let Inst{22} = 0;
Bob Wilson815baeb2010-03-13 01:08:20 +00001228 let Inst{21} = 0; // The W bit.
Johnny Chend68e1192009-12-15 17:24:14 +00001229 let Inst{20} = 1; // Load
1230}
Evan Cheng2889cce2009-07-03 00:18:36 +00001231
Bob Wilson815baeb2010-03-13 01:08:20 +00001232def t2LDM_UPD : T2XIt<(outs GPR:$wb), (ins addrmode4:$addr, pred:$p,
1233 reglist:$dsts, variable_ops), IIC_iLoadm,
Bob Wilsonab346052010-03-16 17:46:45 +00001234 "ldm${addr:submode}${p}${addr:wide}\t$addr!, $dsts",
Bob Wilson815baeb2010-03-13 01:08:20 +00001235 "$addr.addr = $wb", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00001236 let Inst{31-27} = 0b11101;
1237 let Inst{26-25} = 0b00;
1238 let Inst{24-23} = {?, ?}; // IA: '01', DB: '10'
1239 let Inst{22} = 0;
Bob Wilson815baeb2010-03-13 01:08:20 +00001240 let Inst{21} = 1; // The W bit.
1241 let Inst{20} = 1; // Load
1242}
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001243} // mayLoad, neverHasSideEffects, hasExtraDefRegAllocReq
Bob Wilson815baeb2010-03-13 01:08:20 +00001244
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001245let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in {
Bob Wilson815baeb2010-03-13 01:08:20 +00001246def t2STM : T2XI<(outs), (ins addrmode4:$addr, pred:$p,
1247 reglist:$srcs, variable_ops), IIC_iStorem,
1248 "stm${addr:submode}${p}${addr:wide}\t$addr, $srcs", []> {
1249 let Inst{31-27} = 0b11101;
1250 let Inst{26-25} = 0b00;
1251 let Inst{24-23} = {?, ?}; // IA: '01', DB: '10'
1252 let Inst{22} = 0;
1253 let Inst{21} = 0; // The W bit.
Johnny Chend68e1192009-12-15 17:24:14 +00001254 let Inst{20} = 0; // Store
1255}
Evan Cheng2889cce2009-07-03 00:18:36 +00001256
Bob Wilson815baeb2010-03-13 01:08:20 +00001257def t2STM_UPD : T2XIt<(outs GPR:$wb), (ins addrmode4:$addr, pred:$p,
1258 reglist:$srcs, variable_ops),
1259 IIC_iStorem,
Bob Wilsonab346052010-03-16 17:46:45 +00001260 "stm${addr:submode}${p}${addr:wide}\t$addr!, $srcs",
Bob Wilson815baeb2010-03-13 01:08:20 +00001261 "$addr.addr = $wb", []> {
1262 let Inst{31-27} = 0b11101;
1263 let Inst{26-25} = 0b00;
1264 let Inst{24-23} = {?, ?}; // IA: '01', DB: '10'
1265 let Inst{22} = 0;
1266 let Inst{21} = 1; // The W bit.
1267 let Inst{20} = 0; // Store
1268}
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001269} // mayStore, neverHasSideEffects, hasExtraSrcRegAllocReq
Bob Wilson815baeb2010-03-13 01:08:20 +00001270
Evan Cheng9cb9e672009-06-27 02:26:13 +00001271//===----------------------------------------------------------------------===//
Anton Korobeynikov52237112009-06-17 18:13:58 +00001272// Move Instructions.
1273//
Anton Korobeynikov52237112009-06-17 18:13:58 +00001274
Evan Chengf49810c2009-06-23 17:48:47 +00001275let neverHasSideEffects = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +00001276def t2MOVr : T2sI<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVr,
Johnny Chend68e1192009-12-15 17:24:14 +00001277 "mov", ".w\t$dst, $src", []> {
1278 let Inst{31-27} = 0b11101;
1279 let Inst{26-25} = 0b01;
1280 let Inst{24-21} = 0b0010;
1281 let Inst{20} = ?; // The S bit.
1282 let Inst{19-16} = 0b1111; // Rn
1283 let Inst{14-12} = 0b000;
1284 let Inst{7-4} = 0b0000;
1285}
Evan Chengf49810c2009-06-23 17:48:47 +00001286
Evan Cheng5adb66a2009-09-28 09:14:39 +00001287// AddedComplexity to ensure isel tries t2MOVi before t2MOVi16.
1288let isReMaterializable = 1, isAsCheapAsAMove = 1, AddedComplexity = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +00001289def t2MOVi : T2sI<(outs GPR:$dst), (ins t2_so_imm:$src), IIC_iMOVi,
Evan Cheng699beba2009-10-27 00:08:59 +00001290 "mov", ".w\t$dst, $src",
Johnny Chend68e1192009-12-15 17:24:14 +00001291 [(set GPR:$dst, t2_so_imm:$src)]> {
1292 let Inst{31-27} = 0b11110;
1293 let Inst{25} = 0;
1294 let Inst{24-21} = 0b0010;
1295 let Inst{20} = ?; // The S bit.
1296 let Inst{19-16} = 0b1111; // Rn
1297 let Inst{15} = 0;
1298}
David Goodwin83b35932009-06-26 16:10:07 +00001299
1300let isReMaterializable = 1, isAsCheapAsAMove = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +00001301def t2MOVi16 : T2I<(outs GPR:$dst), (ins i32imm:$src), IIC_iMOVi,
Evan Cheng699beba2009-10-27 00:08:59 +00001302 "movw", "\t$dst, $src",
Johnny Chend68e1192009-12-15 17:24:14 +00001303 [(set GPR:$dst, imm0_65535:$src)]> {
1304 let Inst{31-27} = 0b11110;
1305 let Inst{25} = 1;
1306 let Inst{24-21} = 0b0010;
1307 let Inst{20} = 0; // The S bit.
1308 let Inst{15} = 0;
1309}
Evan Chengf49810c2009-06-23 17:48:47 +00001310
Evan Cheng3850a6a2009-06-23 05:23:49 +00001311let Constraints = "$src = $dst" in
Evan Cheng5adb66a2009-09-28 09:14:39 +00001312def t2MOVTi16 : T2I<(outs GPR:$dst), (ins GPR:$src, i32imm:$imm), IIC_iMOVi,
Evan Cheng699beba2009-10-27 00:08:59 +00001313 "movt", "\t$dst, $imm",
Evan Cheng5adb66a2009-09-28 09:14:39 +00001314 [(set GPR:$dst,
Johnny Chend68e1192009-12-15 17:24:14 +00001315 (or (and GPR:$src, 0xffff), lo16AllZero:$imm))]> {
1316 let Inst{31-27} = 0b11110;
1317 let Inst{25} = 1;
1318 let Inst{24-21} = 0b0110;
1319 let Inst{20} = 0; // The S bit.
1320 let Inst{15} = 0;
1321}
Anton Korobeynikov52237112009-06-17 18:13:58 +00001322
Evan Cheng20956592009-10-21 08:15:52 +00001323def : T2Pat<(or GPR:$src, 0xffff0000), (t2MOVTi16 GPR:$src, 0xffff)>;
1324
Anton Korobeynikov52237112009-06-17 18:13:58 +00001325//===----------------------------------------------------------------------===//
Evan Chengd27c9fc2009-07-03 01:43:10 +00001326// Extend Instructions.
1327//
1328
1329// Sign extenders
1330
Johnny Chend68e1192009-12-15 17:24:14 +00001331defm t2SXTB : T2I_unary_rrot<0b100, "sxtb",
1332 UnOpFrag<(sext_inreg node:$Src, i8)>>;
1333defm t2SXTH : T2I_unary_rrot<0b000, "sxth",
1334 UnOpFrag<(sext_inreg node:$Src, i16)>>;
Eli Friedman761fa7a2010-06-24 18:20:04 +00001335defm t2SXTB16 : T2I_unary_rrot_sxtb16<0b010, "sxtb16">;
Evan Chengd27c9fc2009-07-03 01:43:10 +00001336
Johnny Chend68e1192009-12-15 17:24:14 +00001337defm t2SXTAB : T2I_bin_rrot<0b100, "sxtab",
Evan Chengd27c9fc2009-07-03 01:43:10 +00001338 BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS, i8))>>;
Johnny Chend68e1192009-12-15 17:24:14 +00001339defm t2SXTAH : T2I_bin_rrot<0b000, "sxtah",
Evan Chengd27c9fc2009-07-03 01:43:10 +00001340 BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS,i16))>>;
Johnny Chen93042d12010-03-02 18:14:57 +00001341defm t2SXTAB16 : T2I_bin_rrot_DO<0b010, "sxtab16">;
Evan Chengd27c9fc2009-07-03 01:43:10 +00001342
Johnny Chen93042d12010-03-02 18:14:57 +00001343// TODO: SXT(A){B|H}16 - done for disassembly only
Evan Chengd27c9fc2009-07-03 01:43:10 +00001344
1345// Zero extenders
1346
1347let AddedComplexity = 16 in {
Johnny Chend68e1192009-12-15 17:24:14 +00001348defm t2UXTB : T2I_unary_rrot<0b101, "uxtb",
1349 UnOpFrag<(and node:$Src, 0x000000FF)>>;
1350defm t2UXTH : T2I_unary_rrot<0b001, "uxth",
1351 UnOpFrag<(and node:$Src, 0x0000FFFF)>>;
Eli Friedman761fa7a2010-06-24 18:20:04 +00001352defm t2UXTB16 : T2I_unary_rrot_uxtb16<0b011, "uxtb16",
Johnny Chend68e1192009-12-15 17:24:14 +00001353 UnOpFrag<(and node:$Src, 0x00FF00FF)>>;
Evan Chengd27c9fc2009-07-03 01:43:10 +00001354
Jim Grosbach79464942010-07-28 23:17:45 +00001355// FIXME: This pattern incorrectly assumes the shl operator is a rotate.
1356// The transformation should probably be done as a combiner action
1357// instead so we can include a check for masking back in the upper
1358// eight bits of the source into the lower eight bits of the result.
1359//def : T2Pat<(and (shl GPR:$Src, (i32 8)), 0xFF00FF),
1360// (t2UXTB16r_rot GPR:$Src, 24)>, Requires<[HasT2ExtractPack]>;
Evan Chengd27c9fc2009-07-03 01:43:10 +00001361def : T2Pat<(and (srl GPR:$Src, (i32 8)), 0xFF00FF),
Evan Chengc36b5b92010-06-29 05:38:36 +00001362 (t2UXTB16r_rot GPR:$Src, 8)>, Requires<[HasT2ExtractPack]>;
Evan Chengd27c9fc2009-07-03 01:43:10 +00001363
Johnny Chend68e1192009-12-15 17:24:14 +00001364defm t2UXTAB : T2I_bin_rrot<0b101, "uxtab",
Jim Grosbach6935efc2009-11-24 00:20:27 +00001365 BinOpFrag<(add node:$LHS, (and node:$RHS, 0x00FF))>>;
Johnny Chend68e1192009-12-15 17:24:14 +00001366defm t2UXTAH : T2I_bin_rrot<0b001, "uxtah",
Jim Grosbach6935efc2009-11-24 00:20:27 +00001367 BinOpFrag<(add node:$LHS, (and node:$RHS, 0xFFFF))>>;
Johnny Chen93042d12010-03-02 18:14:57 +00001368defm t2UXTAB16 : T2I_bin_rrot_DO<0b011, "uxtab16">;
Evan Chengd27c9fc2009-07-03 01:43:10 +00001369}
1370
1371//===----------------------------------------------------------------------===//
Anton Korobeynikov52237112009-06-17 18:13:58 +00001372// Arithmetic Instructions.
1373//
Anton Korobeynikov52237112009-06-17 18:13:58 +00001374
Johnny Chend68e1192009-12-15 17:24:14 +00001375defm t2ADD : T2I_bin_ii12rs<0b000, "add",
1376 BinOpFrag<(add node:$LHS, node:$RHS)>, 1>;
1377defm t2SUB : T2I_bin_ii12rs<0b101, "sub",
1378 BinOpFrag<(sub node:$LHS, node:$RHS)>>;
Anton Korobeynikov52237112009-06-17 18:13:58 +00001379
Evan Chengf49810c2009-06-23 17:48:47 +00001380// ADD and SUB with 's' bit set. No 12-bit immediate (T4) variants.
Johnny Chend68e1192009-12-15 17:24:14 +00001381defm t2ADDS : T2I_bin_s_irs <0b1000, "add",
1382 BinOpFrag<(addc node:$LHS, node:$RHS)>, 1>;
1383defm t2SUBS : T2I_bin_s_irs <0b1101, "sub",
1384 BinOpFrag<(subc node:$LHS, node:$RHS)>>;
Anton Korobeynikov52237112009-06-17 18:13:58 +00001385
Johnny Chend68e1192009-12-15 17:24:14 +00001386defm t2ADC : T2I_adde_sube_irs<0b1010, "adc",
Jim Grosbach39be8fc2010-02-16 20:42:29 +00001387 BinOpFrag<(adde_dead_carry node:$LHS, node:$RHS)>, 1>;
Johnny Chend68e1192009-12-15 17:24:14 +00001388defm t2SBC : T2I_adde_sube_irs<0b1011, "sbc",
Jim Grosbach39be8fc2010-02-16 20:42:29 +00001389 BinOpFrag<(sube_dead_carry node:$LHS, node:$RHS)>>;
Johnny Chenb5031ad2010-03-02 19:38:59 +00001390defm t2ADCS : T2I_adde_sube_s_irs<0b1010, "adc",
Jim Grosbach39be8fc2010-02-16 20:42:29 +00001391 BinOpFrag<(adde_live_carry node:$LHS, node:$RHS)>, 1>;
Johnny Chenb5031ad2010-03-02 19:38:59 +00001392defm t2SBCS : T2I_adde_sube_s_irs<0b1011, "sbc",
Jim Grosbach39be8fc2010-02-16 20:42:29 +00001393 BinOpFrag<(sube_live_carry node:$LHS, node:$RHS)>>;
Evan Chengf49810c2009-06-23 17:48:47 +00001394
David Goodwin752aa7d2009-07-27 16:39:05 +00001395// RSB
Johnny Chend68e1192009-12-15 17:24:14 +00001396defm t2RSB : T2I_rbin_is <0b1110, "rsb",
1397 BinOpFrag<(sub node:$LHS, node:$RHS)>>;
1398defm t2RSBS : T2I_rbin_s_is <0b1110, "rsb",
1399 BinOpFrag<(subc node:$LHS, node:$RHS)>>;
Evan Chengf49810c2009-06-23 17:48:47 +00001400
1401// (sub X, imm) gets canonicalized to (add X, -imm). Match this form.
Jim Grosbach502e0aa2010-07-14 17:45:16 +00001402// The assume-no-carry-in form uses the negation of the input since add/sub
1403// assume opposite meanings of the carry flag (i.e., carry == !borrow).
1404// See the definition of AddWithCarry() in the ARM ARM A2.2.1 for the gory
1405// details.
1406// The AddedComplexity preferences the first variant over the others since
1407// it can be shrunk to a 16-bit wide encoding, while the others cannot.
Evan Chengfa2ea1a2009-08-04 01:41:15 +00001408let AddedComplexity = 1 in
Jim Grosbach502e0aa2010-07-14 17:45:16 +00001409def : T2Pat<(add GPR:$src, imm0_255_neg:$imm),
1410 (t2SUBri GPR:$src, imm0_255_neg:$imm)>;
1411def : T2Pat<(add GPR:$src, t2_so_imm_neg:$imm),
1412 (t2SUBri GPR:$src, t2_so_imm_neg:$imm)>;
1413def : T2Pat<(add GPR:$src, imm0_4095_neg:$imm),
1414 (t2SUBri12 GPR:$src, imm0_4095_neg:$imm)>;
1415let AddedComplexity = 1 in
1416def : T2Pat<(addc GPR:$src, imm0_255_neg:$imm),
1417 (t2SUBSri GPR:$src, imm0_255_neg:$imm)>;
1418def : T2Pat<(addc GPR:$src, t2_so_imm_neg:$imm),
1419 (t2SUBSri GPR:$src, t2_so_imm_neg:$imm)>;
1420// The with-carry-in form matches bitwise not instead of the negation.
1421// Effectively, the inverse interpretation of the carry flag already accounts
1422// for part of the negation.
1423let AddedComplexity = 1 in
1424def : T2Pat<(adde GPR:$src, imm0_255_not:$imm),
1425 (t2SBCSri GPR:$src, imm0_255_not:$imm)>;
1426def : T2Pat<(adde GPR:$src, t2_so_imm_not:$imm),
1427 (t2SBCSri GPR:$src, t2_so_imm_not:$imm)>;
Anton Korobeynikov52237112009-06-17 18:13:58 +00001428
Johnny Chen93042d12010-03-02 18:14:57 +00001429// Select Bytes -- for disassembly only
1430
1431def t2SEL : T2I<(outs GPR:$dst), (ins GPR:$a, GPR:$b), NoItinerary, "sel",
1432 "\t$dst, $a, $b", []> {
1433 let Inst{31-27} = 0b11111;
1434 let Inst{26-24} = 0b010;
1435 let Inst{23} = 0b1;
1436 let Inst{22-20} = 0b010;
1437 let Inst{15-12} = 0b1111;
1438 let Inst{7} = 0b1;
1439 let Inst{6-4} = 0b000;
1440}
1441
Johnny Chenadc77332010-02-26 22:04:29 +00001442// A6.3.13, A6.3.14, A6.3.15 Parallel addition and subtraction (signed/unsigned)
1443// And Miscellaneous operations -- for disassembly only
Nate Begeman692433b2010-07-29 17:56:55 +00001444class T2I_pam<bits<3> op22_20, bits<4> op7_4, string opc,
1445 list<dag> pat = [/* For disassembly only; pattern left blank */]>
Johnny Chenadc77332010-02-26 22:04:29 +00001446 : T2I<(outs GPR:$dst), (ins GPR:$a, GPR:$b), NoItinerary, opc,
Nate Begeman692433b2010-07-29 17:56:55 +00001447 "\t$dst, $a, $b", pat> {
Johnny Chenadc77332010-02-26 22:04:29 +00001448 let Inst{31-27} = 0b11111;
1449 let Inst{26-23} = 0b0101;
1450 let Inst{22-20} = op22_20;
1451 let Inst{15-12} = 0b1111;
1452 let Inst{7-4} = op7_4;
1453}
1454
1455// Saturating add/subtract -- for disassembly only
1456
Nate Begeman692433b2010-07-29 17:56:55 +00001457def t2QADD : T2I_pam<0b000, 0b1000, "qadd",
1458 [(set GPR:$dst, (int_arm_qadd GPR:$a, GPR:$b))]>;
Johnny Chenadc77332010-02-26 22:04:29 +00001459def t2QADD16 : T2I_pam<0b001, 0b0001, "qadd16">;
1460def t2QADD8 : T2I_pam<0b000, 0b0001, "qadd8">;
1461def t2QASX : T2I_pam<0b010, 0b0001, "qasx">;
1462def t2QDADD : T2I_pam<0b000, 0b1001, "qdadd">;
1463def t2QDSUB : T2I_pam<0b000, 0b1011, "qdsub">;
1464def t2QSAX : T2I_pam<0b110, 0b0001, "qsax">;
Nate Begeman692433b2010-07-29 17:56:55 +00001465def t2QSUB : T2I_pam<0b000, 0b1010, "qsub",
1466 [(set GPR:$dst, (int_arm_qsub GPR:$a, GPR:$b))]>;
Johnny Chenadc77332010-02-26 22:04:29 +00001467def t2QSUB16 : T2I_pam<0b101, 0b0001, "qsub16">;
1468def t2QSUB8 : T2I_pam<0b100, 0b0001, "qsub8">;
1469def t2UQADD16 : T2I_pam<0b001, 0b0101, "uqadd16">;
1470def t2UQADD8 : T2I_pam<0b000, 0b0101, "uqadd8">;
1471def t2UQASX : T2I_pam<0b010, 0b0101, "uqasx">;
1472def t2UQSAX : T2I_pam<0b110, 0b0101, "uqsax">;
1473def t2UQSUB16 : T2I_pam<0b101, 0b0101, "uqsub16">;
1474def t2UQSUB8 : T2I_pam<0b100, 0b0101, "uqsub8">;
1475
1476// Signed/Unsigned add/subtract -- for disassembly only
1477
1478def t2SASX : T2I_pam<0b010, 0b0000, "sasx">;
1479def t2SADD16 : T2I_pam<0b001, 0b0000, "sadd16">;
1480def t2SADD8 : T2I_pam<0b000, 0b0000, "sadd8">;
1481def t2SSAX : T2I_pam<0b110, 0b0000, "ssax">;
1482def t2SSUB16 : T2I_pam<0b101, 0b0000, "ssub16">;
1483def t2SSUB8 : T2I_pam<0b100, 0b0000, "ssub8">;
1484def t2UASX : T2I_pam<0b010, 0b0100, "uasx">;
1485def t2UADD16 : T2I_pam<0b001, 0b0100, "uadd16">;
1486def t2UADD8 : T2I_pam<0b000, 0b0100, "uadd8">;
1487def t2USAX : T2I_pam<0b110, 0b0100, "usax">;
1488def t2USUB16 : T2I_pam<0b101, 0b0100, "usub16">;
1489def t2USUB8 : T2I_pam<0b100, 0b0100, "usub8">;
1490
1491// Signed/Unsigned halving add/subtract -- for disassembly only
1492
1493def t2SHASX : T2I_pam<0b010, 0b0010, "shasx">;
1494def t2SHADD16 : T2I_pam<0b001, 0b0010, "shadd16">;
1495def t2SHADD8 : T2I_pam<0b000, 0b0010, "shadd8">;
1496def t2SHSAX : T2I_pam<0b110, 0b0010, "shsax">;
1497def t2SHSUB16 : T2I_pam<0b101, 0b0010, "shsub16">;
1498def t2SHSUB8 : T2I_pam<0b100, 0b0010, "shsub8">;
1499def t2UHASX : T2I_pam<0b010, 0b0110, "uhasx">;
1500def t2UHADD16 : T2I_pam<0b001, 0b0110, "uhadd16">;
1501def t2UHADD8 : T2I_pam<0b000, 0b0110, "uhadd8">;
1502def t2UHSAX : T2I_pam<0b110, 0b0110, "uhsax">;
1503def t2UHSUB16 : T2I_pam<0b101, 0b0110, "uhsub16">;
1504def t2UHSUB8 : T2I_pam<0b100, 0b0110, "uhsub8">;
1505
1506// Unsigned Sum of Absolute Differences [and Accumulate] -- for disassembly only
1507
1508def t2USAD8 : T2I_mac<0, 0b111, 0b0000, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
1509 NoItinerary, "usad8", "\t$dst, $a, $b", []> {
1510 let Inst{15-12} = 0b1111;
1511}
1512def t2USADA8 : T2I_mac<0, 0b111, 0b0000, (outs GPR:$dst),
1513 (ins GPR:$a, GPR:$b, GPR:$acc), NoItinerary, "usada8",
1514 "\t$dst, $a, $b, $acc", []>;
1515
1516// Signed/Unsigned saturate -- for disassembly only
1517
1518def t2SSATlsl : T2I<(outs GPR:$dst), (ins i32imm:$bit_pos,GPR:$a,i32imm:$shamt),
Johnny Chen93042d12010-03-02 18:14:57 +00001519 NoItinerary, "ssat", "\t$dst, $bit_pos, $a, lsl $shamt",
Johnny Chenadc77332010-02-26 22:04:29 +00001520 [/* For disassembly only; pattern left blank */]> {
1521 let Inst{31-27} = 0b11110;
1522 let Inst{25-22} = 0b1100;
1523 let Inst{20} = 0;
1524 let Inst{15} = 0;
1525 let Inst{21} = 0; // sh = '0'
1526}
1527
1528def t2SSATasr : T2I<(outs GPR:$dst), (ins i32imm:$bit_pos,GPR:$a,i32imm:$shamt),
Johnny Chen93042d12010-03-02 18:14:57 +00001529 NoItinerary, "ssat", "\t$dst, $bit_pos, $a, asr $shamt",
Johnny Chenadc77332010-02-26 22:04:29 +00001530 [/* For disassembly only; pattern left blank */]> {
1531 let Inst{31-27} = 0b11110;
1532 let Inst{25-22} = 0b1100;
1533 let Inst{20} = 0;
1534 let Inst{15} = 0;
1535 let Inst{21} = 1; // sh = '1'
1536}
1537
1538def t2SSAT16 : T2I<(outs GPR:$dst), (ins i32imm:$bit_pos, GPR:$a), NoItinerary,
1539 "ssat16", "\t$dst, $bit_pos, $a",
1540 [/* For disassembly only; pattern left blank */]> {
1541 let Inst{31-27} = 0b11110;
1542 let Inst{25-22} = 0b1100;
1543 let Inst{20} = 0;
1544 let Inst{15} = 0;
1545 let Inst{21} = 1; // sh = '1'
1546 let Inst{14-12} = 0b000; // imm3 = '000'
1547 let Inst{7-6} = 0b00; // imm2 = '00'
1548}
1549
1550def t2USATlsl : T2I<(outs GPR:$dst), (ins i32imm:$bit_pos,GPR:$a,i32imm:$shamt),
Johnny Chen93042d12010-03-02 18:14:57 +00001551 NoItinerary, "usat", "\t$dst, $bit_pos, $a, lsl $shamt",
Johnny Chenadc77332010-02-26 22:04:29 +00001552 [/* For disassembly only; pattern left blank */]> {
1553 let Inst{31-27} = 0b11110;
1554 let Inst{25-22} = 0b1110;
1555 let Inst{20} = 0;
1556 let Inst{15} = 0;
1557 let Inst{21} = 0; // sh = '0'
1558}
1559
1560def t2USATasr : T2I<(outs GPR:$dst), (ins i32imm:$bit_pos,GPR:$a,i32imm:$shamt),
Johnny Chen93042d12010-03-02 18:14:57 +00001561 NoItinerary, "usat", "\t$dst, $bit_pos, $a, asr $shamt",
Johnny Chenadc77332010-02-26 22:04:29 +00001562 [/* For disassembly only; pattern left blank */]> {
1563 let Inst{31-27} = 0b11110;
1564 let Inst{25-22} = 0b1110;
1565 let Inst{20} = 0;
1566 let Inst{15} = 0;
1567 let Inst{21} = 1; // sh = '1'
1568}
1569
1570def t2USAT16 : T2I<(outs GPR:$dst), (ins i32imm:$bit_pos, GPR:$a), NoItinerary,
1571 "usat16", "\t$dst, $bit_pos, $a",
1572 [/* For disassembly only; pattern left blank */]> {
1573 let Inst{31-27} = 0b11110;
1574 let Inst{25-22} = 0b1110;
1575 let Inst{20} = 0;
1576 let Inst{15} = 0;
1577 let Inst{21} = 1; // sh = '1'
1578 let Inst{14-12} = 0b000; // imm3 = '000'
1579 let Inst{7-6} = 0b00; // imm2 = '00'
1580}
Anton Korobeynikov52237112009-06-17 18:13:58 +00001581
Evan Chengf49810c2009-06-23 17:48:47 +00001582//===----------------------------------------------------------------------===//
Evan Chenga67efd12009-06-23 19:39:13 +00001583// Shift and rotate Instructions.
1584//
1585
Johnny Chend68e1192009-12-15 17:24:14 +00001586defm t2LSL : T2I_sh_ir<0b00, "lsl", BinOpFrag<(shl node:$LHS, node:$RHS)>>;
1587defm t2LSR : T2I_sh_ir<0b01, "lsr", BinOpFrag<(srl node:$LHS, node:$RHS)>>;
1588defm t2ASR : T2I_sh_ir<0b10, "asr", BinOpFrag<(sra node:$LHS, node:$RHS)>>;
1589defm t2ROR : T2I_sh_ir<0b11, "ror", BinOpFrag<(rotr node:$LHS, node:$RHS)>>;
Evan Chenga67efd12009-06-23 19:39:13 +00001590
David Goodwinca01a8d2009-09-01 18:32:09 +00001591let Uses = [CPSR] in {
David Goodwin5d598aa2009-08-19 18:00:44 +00001592def t2MOVrx : T2sI<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVsi,
Evan Cheng699beba2009-10-27 00:08:59 +00001593 "rrx", "\t$dst, $src",
Johnny Chend68e1192009-12-15 17:24:14 +00001594 [(set GPR:$dst, (ARMrrx GPR:$src))]> {
1595 let Inst{31-27} = 0b11101;
1596 let Inst{26-25} = 0b01;
1597 let Inst{24-21} = 0b0010;
1598 let Inst{20} = ?; // The S bit.
1599 let Inst{19-16} = 0b1111; // Rn
1600 let Inst{14-12} = 0b000;
1601 let Inst{7-4} = 0b0011;
1602}
David Goodwinca01a8d2009-09-01 18:32:09 +00001603}
Evan Chenga67efd12009-06-23 19:39:13 +00001604
David Goodwin3583df72009-07-28 17:06:49 +00001605let Defs = [CPSR] in {
Bob Wilsona85df802010-05-25 04:51:47 +00001606def t2MOVsrl_flag : T2I<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVsi,
1607 "lsrs", ".w\t$dst, $src, #1",
1608 [(set GPR:$dst, (ARMsrl_flag GPR:$src))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00001609 let Inst{31-27} = 0b11101;
1610 let Inst{26-25} = 0b01;
1611 let Inst{24-21} = 0b0010;
1612 let Inst{20} = 1; // The S bit.
1613 let Inst{19-16} = 0b1111; // Rn
1614 let Inst{5-4} = 0b01; // Shift type.
1615 // Shift amount = Inst{14-12:7-6} = 1.
1616 let Inst{14-12} = 0b000;
1617 let Inst{7-6} = 0b01;
1618}
Bob Wilsona85df802010-05-25 04:51:47 +00001619def t2MOVsra_flag : T2I<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVsi,
1620 "asrs", ".w\t$dst, $src, #1",
1621 [(set GPR:$dst, (ARMsra_flag GPR:$src))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00001622 let Inst{31-27} = 0b11101;
1623 let Inst{26-25} = 0b01;
1624 let Inst{24-21} = 0b0010;
1625 let Inst{20} = 1; // The S bit.
1626 let Inst{19-16} = 0b1111; // Rn
1627 let Inst{5-4} = 0b10; // Shift type.
1628 // Shift amount = Inst{14-12:7-6} = 1.
1629 let Inst{14-12} = 0b000;
1630 let Inst{7-6} = 0b01;
1631}
David Goodwin3583df72009-07-28 17:06:49 +00001632}
1633
Evan Chenga67efd12009-06-23 19:39:13 +00001634//===----------------------------------------------------------------------===//
Evan Chengf49810c2009-06-23 17:48:47 +00001635// Bitwise Instructions.
1636//
Anton Korobeynikov52237112009-06-17 18:13:58 +00001637
Johnny Chend68e1192009-12-15 17:24:14 +00001638defm t2AND : T2I_bin_w_irs<0b0000, "and",
1639 BinOpFrag<(and node:$LHS, node:$RHS)>, 1>;
1640defm t2ORR : T2I_bin_w_irs<0b0010, "orr",
1641 BinOpFrag<(or node:$LHS, node:$RHS)>, 1>;
1642defm t2EOR : T2I_bin_w_irs<0b0100, "eor",
1643 BinOpFrag<(xor node:$LHS, node:$RHS)>, 1>;
Evan Chengf49810c2009-06-23 17:48:47 +00001644
Johnny Chend68e1192009-12-15 17:24:14 +00001645defm t2BIC : T2I_bin_w_irs<0b0001, "bic",
1646 BinOpFrag<(and node:$LHS, (not node:$RHS))>>;
Evan Chengf49810c2009-06-23 17:48:47 +00001647
Evan Chengf49810c2009-06-23 17:48:47 +00001648let Constraints = "$src = $dst" in
David Goodwin5d598aa2009-08-19 18:00:44 +00001649def t2BFC : T2I<(outs GPR:$dst), (ins GPR:$src, bf_inv_mask_imm:$imm),
David Goodwin2f54a2f2009-11-02 17:28:36 +00001650 IIC_iUNAsi, "bfc", "\t$dst, $imm",
Johnny Chend68e1192009-12-15 17:24:14 +00001651 [(set GPR:$dst, (and GPR:$src, bf_inv_mask_imm:$imm))]> {
1652 let Inst{31-27} = 0b11110;
1653 let Inst{25} = 1;
1654 let Inst{24-20} = 0b10110;
1655 let Inst{19-16} = 0b1111; // Rn
1656 let Inst{15} = 0;
1657}
Evan Chengf49810c2009-06-23 17:48:47 +00001658
Sandeep Patel47eedaa2009-10-13 18:59:48 +00001659def t2SBFX : T2I<(outs GPR:$dst), (ins GPR:$src, imm0_31:$lsb, imm0_31:$width),
Johnny Chend68e1192009-12-15 17:24:14 +00001660 IIC_iALUi, "sbfx", "\t$dst, $src, $lsb, $width", []> {
1661 let Inst{31-27} = 0b11110;
1662 let Inst{25} = 1;
1663 let Inst{24-20} = 0b10100;
1664 let Inst{15} = 0;
1665}
Sandeep Patel47eedaa2009-10-13 18:59:48 +00001666
1667def t2UBFX : T2I<(outs GPR:$dst), (ins GPR:$src, imm0_31:$lsb, imm0_31:$width),
Johnny Chend68e1192009-12-15 17:24:14 +00001668 IIC_iALUi, "ubfx", "\t$dst, $src, $lsb, $width", []> {
1669 let Inst{31-27} = 0b11110;
1670 let Inst{25} = 1;
1671 let Inst{24-20} = 0b11100;
1672 let Inst{15} = 0;
1673}
Sandeep Patel47eedaa2009-10-13 18:59:48 +00001674
Johnny Chen9474d552010-02-02 19:31:58 +00001675// A8.6.18 BFI - Bitfield insert (Encoding T1)
Jim Grosbach469bbdb2010-07-16 23:05:05 +00001676let Constraints = "$src = $dst" in
1677def t2BFI : T2I<(outs GPR:$dst),
1678 (ins GPR:$src, GPR:$val, bf_inv_mask_imm:$imm),
1679 IIC_iALUi, "bfi", "\t$dst, $val, $imm",
1680 [(set GPR:$dst, (ARMbfi GPR:$src, GPR:$val,
1681 bf_inv_mask_imm:$imm))]> {
Johnny Chen9474d552010-02-02 19:31:58 +00001682 let Inst{31-27} = 0b11110;
1683 let Inst{25} = 1;
1684 let Inst{24-20} = 0b10110;
1685 let Inst{15} = 0;
1686}
Evan Chengf49810c2009-06-23 17:48:47 +00001687
Johnny Chend68e1192009-12-15 17:24:14 +00001688defm t2ORN : T2I_bin_irs<0b0011, "orn", BinOpFrag<(or node:$LHS,
1689 (not node:$RHS))>>;
Evan Cheng36a0aeb2009-07-06 22:23:46 +00001690
1691// Prefer over of t2EORri ra, rb, -1 because mvn has 16-bit version
1692let AddedComplexity = 1 in
Johnny Chend68e1192009-12-15 17:24:14 +00001693defm t2MVN : T2I_un_irs <0b0011, "mvn", UnOpFrag<(not node:$Src)>, 1, 1>;
Evan Cheng36a0aeb2009-07-06 22:23:46 +00001694
1695
Jim Grosbachf084a5e2010-07-20 16:07:04 +00001696let AddedComplexity = 1 in
Evan Cheng36a0aeb2009-07-06 22:23:46 +00001697def : T2Pat<(and GPR:$src, t2_so_imm_not:$imm),
1698 (t2BICri GPR:$src, t2_so_imm_not:$imm)>;
1699
Evan Cheng25f7cfc2009-08-01 06:13:52 +00001700// FIXME: Disable this pattern on Darwin to workaround an assembler bug.
David Goodwin8f652532009-07-30 21:51:41 +00001701def : T2Pat<(or GPR:$src, t2_so_imm_not:$imm),
Evan Cheng25f7cfc2009-08-01 06:13:52 +00001702 (t2ORNri GPR:$src, t2_so_imm_not:$imm)>,
Evan Chengea253b92009-08-12 01:56:42 +00001703 Requires<[IsThumb2]>;
Evan Cheng36a0aeb2009-07-06 22:23:46 +00001704
1705def : T2Pat<(t2_so_imm_not:$src),
1706 (t2MVNi t2_so_imm_not:$src)>;
1707
Evan Chengf49810c2009-06-23 17:48:47 +00001708//===----------------------------------------------------------------------===//
1709// Multiply Instructions.
1710//
Evan Cheng8de898a2009-06-26 00:19:44 +00001711let isCommutable = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +00001712def t2MUL: T2I<(outs GPR:$dst), (ins GPR:$a, GPR:$b), IIC_iMUL32,
Evan Cheng699beba2009-10-27 00:08:59 +00001713 "mul", "\t$dst, $a, $b",
Johnny Chend68e1192009-12-15 17:24:14 +00001714 [(set GPR:$dst, (mul GPR:$a, GPR:$b))]> {
1715 let Inst{31-27} = 0b11111;
1716 let Inst{26-23} = 0b0110;
1717 let Inst{22-20} = 0b000;
1718 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
1719 let Inst{7-4} = 0b0000; // Multiply
1720}
Evan Chengf49810c2009-06-23 17:48:47 +00001721
David Goodwin5d598aa2009-08-19 18:00:44 +00001722def t2MLA: T2I<(outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c), IIC_iMAC32,
Evan Cheng699beba2009-10-27 00:08:59 +00001723 "mla", "\t$dst, $a, $b, $c",
Johnny Chend68e1192009-12-15 17:24:14 +00001724 [(set GPR:$dst, (add (mul GPR:$a, GPR:$b), GPR:$c))]> {
1725 let Inst{31-27} = 0b11111;
1726 let Inst{26-23} = 0b0110;
1727 let Inst{22-20} = 0b000;
1728 let Inst{15-12} = {?, ?, ?, ?}; // Ra
1729 let Inst{7-4} = 0b0000; // Multiply
1730}
Evan Chengf49810c2009-06-23 17:48:47 +00001731
David Goodwin5d598aa2009-08-19 18:00:44 +00001732def t2MLS: T2I<(outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c), IIC_iMAC32,
Evan Cheng699beba2009-10-27 00:08:59 +00001733 "mls", "\t$dst, $a, $b, $c",
Johnny Chend68e1192009-12-15 17:24:14 +00001734 [(set GPR:$dst, (sub GPR:$c, (mul GPR:$a, GPR:$b)))]> {
1735 let Inst{31-27} = 0b11111;
1736 let Inst{26-23} = 0b0110;
1737 let Inst{22-20} = 0b000;
1738 let Inst{15-12} = {?, ?, ?, ?}; // Ra
1739 let Inst{7-4} = 0b0001; // Multiply and Subtract
1740}
Evan Chengf49810c2009-06-23 17:48:47 +00001741
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001742// Extra precision multiplies with low / high results
1743let neverHasSideEffects = 1 in {
1744let isCommutable = 1 in {
David Goodwin5d598aa2009-08-19 18:00:44 +00001745def t2SMULL : T2I<(outs GPR:$ldst, GPR:$hdst), (ins GPR:$a, GPR:$b), IIC_iMUL64,
Johnny Chend68e1192009-12-15 17:24:14 +00001746 "smull", "\t$ldst, $hdst, $a, $b", []> {
1747 let Inst{31-27} = 0b11111;
1748 let Inst{26-23} = 0b0111;
1749 let Inst{22-20} = 0b000;
1750 let Inst{7-4} = 0b0000;
1751}
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001752
David Goodwin5d598aa2009-08-19 18:00:44 +00001753def t2UMULL : T2I<(outs GPR:$ldst, GPR:$hdst), (ins GPR:$a, GPR:$b), IIC_iMUL64,
Johnny Chend68e1192009-12-15 17:24:14 +00001754 "umull", "\t$ldst, $hdst, $a, $b", []> {
1755 let Inst{31-27} = 0b11111;
1756 let Inst{26-23} = 0b0111;
1757 let Inst{22-20} = 0b010;
1758 let Inst{7-4} = 0b0000;
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001759}
Johnny Chend68e1192009-12-15 17:24:14 +00001760} // isCommutable
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001761
1762// Multiply + accumulate
David Goodwin5d598aa2009-08-19 18:00:44 +00001763def t2SMLAL : T2I<(outs GPR:$ldst, GPR:$hdst), (ins GPR:$a, GPR:$b), IIC_iMAC64,
Johnny Chend68e1192009-12-15 17:24:14 +00001764 "smlal", "\t$ldst, $hdst, $a, $b", []>{
1765 let Inst{31-27} = 0b11111;
1766 let Inst{26-23} = 0b0111;
1767 let Inst{22-20} = 0b100;
1768 let Inst{7-4} = 0b0000;
1769}
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001770
David Goodwin5d598aa2009-08-19 18:00:44 +00001771def t2UMLAL : T2I<(outs GPR:$ldst, GPR:$hdst), (ins GPR:$a, GPR:$b), IIC_iMAC64,
Johnny Chend68e1192009-12-15 17:24:14 +00001772 "umlal", "\t$ldst, $hdst, $a, $b", []>{
1773 let Inst{31-27} = 0b11111;
1774 let Inst{26-23} = 0b0111;
1775 let Inst{22-20} = 0b110;
1776 let Inst{7-4} = 0b0000;
1777}
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001778
David Goodwin5d598aa2009-08-19 18:00:44 +00001779def t2UMAAL : T2I<(outs GPR:$ldst, GPR:$hdst), (ins GPR:$a, GPR:$b), IIC_iMAC64,
Johnny Chend68e1192009-12-15 17:24:14 +00001780 "umaal", "\t$ldst, $hdst, $a, $b", []>{
1781 let Inst{31-27} = 0b11111;
1782 let Inst{26-23} = 0b0111;
1783 let Inst{22-20} = 0b110;
1784 let Inst{7-4} = 0b0110;
1785}
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001786} // neverHasSideEffects
1787
Johnny Chen93042d12010-03-02 18:14:57 +00001788// Rounding variants of the below included for disassembly only
1789
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001790// Most significant word multiply
David Goodwin5d598aa2009-08-19 18:00:44 +00001791def t2SMMUL : T2I<(outs GPR:$dst), (ins GPR:$a, GPR:$b), IIC_iMUL32,
Evan Cheng699beba2009-10-27 00:08:59 +00001792 "smmul", "\t$dst, $a, $b",
Johnny Chend68e1192009-12-15 17:24:14 +00001793 [(set GPR:$dst, (mulhs GPR:$a, GPR:$b))]> {
1794 let Inst{31-27} = 0b11111;
1795 let Inst{26-23} = 0b0110;
1796 let Inst{22-20} = 0b101;
1797 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
1798 let Inst{7-4} = 0b0000; // No Rounding (Inst{4} = 0)
1799}
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001800
Johnny Chen93042d12010-03-02 18:14:57 +00001801def t2SMMULR : T2I<(outs GPR:$dst), (ins GPR:$a, GPR:$b), IIC_iMUL32,
1802 "smmulr", "\t$dst, $a, $b", []> {
1803 let Inst{31-27} = 0b11111;
1804 let Inst{26-23} = 0b0110;
1805 let Inst{22-20} = 0b101;
1806 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
1807 let Inst{7-4} = 0b0001; // Rounding (Inst{4} = 1)
1808}
1809
David Goodwin5d598aa2009-08-19 18:00:44 +00001810def t2SMMLA : T2I<(outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c), IIC_iMAC32,
Evan Cheng699beba2009-10-27 00:08:59 +00001811 "smmla", "\t$dst, $a, $b, $c",
Johnny Chend68e1192009-12-15 17:24:14 +00001812 [(set GPR:$dst, (add (mulhs GPR:$a, GPR:$b), GPR:$c))]> {
1813 let Inst{31-27} = 0b11111;
1814 let Inst{26-23} = 0b0110;
1815 let Inst{22-20} = 0b101;
1816 let Inst{15-12} = {?, ?, ?, ?}; // Ra
1817 let Inst{7-4} = 0b0000; // No Rounding (Inst{4} = 0)
1818}
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001819
Johnny Chen93042d12010-03-02 18:14:57 +00001820def t2SMMLAR : T2I<(outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c), IIC_iMAC32,
1821 "smmlar", "\t$dst, $a, $b, $c", []> {
1822 let Inst{31-27} = 0b11111;
1823 let Inst{26-23} = 0b0110;
1824 let Inst{22-20} = 0b101;
1825 let Inst{15-12} = {?, ?, ?, ?}; // Ra
1826 let Inst{7-4} = 0b0001; // Rounding (Inst{4} = 1)
1827}
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001828
David Goodwin5d598aa2009-08-19 18:00:44 +00001829def t2SMMLS : T2I <(outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c), IIC_iMAC32,
Evan Cheng699beba2009-10-27 00:08:59 +00001830 "smmls", "\t$dst, $a, $b, $c",
Johnny Chend68e1192009-12-15 17:24:14 +00001831 [(set GPR:$dst, (sub GPR:$c, (mulhs GPR:$a, GPR:$b)))]> {
1832 let Inst{31-27} = 0b11111;
1833 let Inst{26-23} = 0b0110;
1834 let Inst{22-20} = 0b110;
1835 let Inst{15-12} = {?, ?, ?, ?}; // Ra
1836 let Inst{7-4} = 0b0000; // No Rounding (Inst{4} = 0)
1837}
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001838
Johnny Chen93042d12010-03-02 18:14:57 +00001839def t2SMMLSR : T2I <(outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c), IIC_iMAC32,
1840 "smmlsr", "\t$dst, $a, $b, $c", []> {
1841 let Inst{31-27} = 0b11111;
1842 let Inst{26-23} = 0b0110;
1843 let Inst{22-20} = 0b110;
1844 let Inst{15-12} = {?, ?, ?, ?}; // Ra
1845 let Inst{7-4} = 0b0001; // Rounding (Inst{4} = 1)
1846}
1847
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001848multiclass T2I_smul<string opc, PatFrag opnode> {
David Goodwin5d598aa2009-08-19 18:00:44 +00001849 def BB : T2I<(outs GPR:$dst), (ins GPR:$a, GPR:$b), IIC_iMUL32,
Evan Cheng699beba2009-10-27 00:08:59 +00001850 !strconcat(opc, "bb"), "\t$dst, $a, $b",
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001851 [(set GPR:$dst, (opnode (sext_inreg GPR:$a, i16),
Johnny Chend68e1192009-12-15 17:24:14 +00001852 (sext_inreg GPR:$b, i16)))]> {
1853 let Inst{31-27} = 0b11111;
1854 let Inst{26-23} = 0b0110;
1855 let Inst{22-20} = 0b001;
1856 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
1857 let Inst{7-6} = 0b00;
1858 let Inst{5-4} = 0b00;
1859 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001860
David Goodwin5d598aa2009-08-19 18:00:44 +00001861 def BT : T2I<(outs GPR:$dst), (ins GPR:$a, GPR:$b), IIC_iMUL32,
Evan Cheng699beba2009-10-27 00:08:59 +00001862 !strconcat(opc, "bt"), "\t$dst, $a, $b",
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001863 [(set GPR:$dst, (opnode (sext_inreg GPR:$a, i16),
Johnny Chend68e1192009-12-15 17:24:14 +00001864 (sra GPR:$b, (i32 16))))]> {
1865 let Inst{31-27} = 0b11111;
1866 let Inst{26-23} = 0b0110;
1867 let Inst{22-20} = 0b001;
1868 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
1869 let Inst{7-6} = 0b00;
1870 let Inst{5-4} = 0b01;
1871 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001872
David Goodwin5d598aa2009-08-19 18:00:44 +00001873 def TB : T2I<(outs GPR:$dst), (ins GPR:$a, GPR:$b), IIC_iMUL32,
Evan Cheng699beba2009-10-27 00:08:59 +00001874 !strconcat(opc, "tb"), "\t$dst, $a, $b",
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001875 [(set GPR:$dst, (opnode (sra GPR:$a, (i32 16)),
Johnny Chend68e1192009-12-15 17:24:14 +00001876 (sext_inreg GPR:$b, i16)))]> {
1877 let Inst{31-27} = 0b11111;
1878 let Inst{26-23} = 0b0110;
1879 let Inst{22-20} = 0b001;
1880 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
1881 let Inst{7-6} = 0b00;
1882 let Inst{5-4} = 0b10;
1883 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001884
David Goodwin5d598aa2009-08-19 18:00:44 +00001885 def TT : T2I<(outs GPR:$dst), (ins GPR:$a, GPR:$b), IIC_iMUL32,
Evan Cheng699beba2009-10-27 00:08:59 +00001886 !strconcat(opc, "tt"), "\t$dst, $a, $b",
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001887 [(set GPR:$dst, (opnode (sra GPR:$a, (i32 16)),
Johnny Chend68e1192009-12-15 17:24:14 +00001888 (sra GPR:$b, (i32 16))))]> {
1889 let Inst{31-27} = 0b11111;
1890 let Inst{26-23} = 0b0110;
1891 let Inst{22-20} = 0b001;
1892 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
1893 let Inst{7-6} = 0b00;
1894 let Inst{5-4} = 0b11;
1895 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001896
David Goodwin5d598aa2009-08-19 18:00:44 +00001897 def WB : T2I<(outs GPR:$dst), (ins GPR:$a, GPR:$b), IIC_iMUL16,
Evan Cheng699beba2009-10-27 00:08:59 +00001898 !strconcat(opc, "wb"), "\t$dst, $a, $b",
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001899 [(set GPR:$dst, (sra (opnode GPR:$a,
Johnny Chend68e1192009-12-15 17:24:14 +00001900 (sext_inreg GPR:$b, i16)), (i32 16)))]> {
1901 let Inst{31-27} = 0b11111;
1902 let Inst{26-23} = 0b0110;
1903 let Inst{22-20} = 0b011;
1904 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
1905 let Inst{7-6} = 0b00;
1906 let Inst{5-4} = 0b00;
1907 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001908
David Goodwin5d598aa2009-08-19 18:00:44 +00001909 def WT : T2I<(outs GPR:$dst), (ins GPR:$a, GPR:$b), IIC_iMUL16,
Evan Cheng699beba2009-10-27 00:08:59 +00001910 !strconcat(opc, "wt"), "\t$dst, $a, $b",
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001911 [(set GPR:$dst, (sra (opnode GPR:$a,
Johnny Chend68e1192009-12-15 17:24:14 +00001912 (sra GPR:$b, (i32 16))), (i32 16)))]> {
1913 let Inst{31-27} = 0b11111;
1914 let Inst{26-23} = 0b0110;
1915 let Inst{22-20} = 0b011;
1916 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
1917 let Inst{7-6} = 0b00;
1918 let Inst{5-4} = 0b01;
1919 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001920}
1921
1922
1923multiclass T2I_smla<string opc, PatFrag opnode> {
David Goodwin5d598aa2009-08-19 18:00:44 +00001924 def BB : T2I<(outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc), IIC_iMAC16,
Evan Cheng699beba2009-10-27 00:08:59 +00001925 !strconcat(opc, "bb"), "\t$dst, $a, $b, $acc",
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001926 [(set GPR:$dst, (add GPR:$acc,
1927 (opnode (sext_inreg GPR:$a, i16),
Johnny Chend68e1192009-12-15 17:24:14 +00001928 (sext_inreg GPR:$b, i16))))]> {
1929 let Inst{31-27} = 0b11111;
1930 let Inst{26-23} = 0b0110;
1931 let Inst{22-20} = 0b001;
1932 let Inst{15-12} = {?, ?, ?, ?}; // Ra
1933 let Inst{7-6} = 0b00;
1934 let Inst{5-4} = 0b00;
1935 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001936
David Goodwin5d598aa2009-08-19 18:00:44 +00001937 def BT : T2I<(outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc), IIC_iMAC16,
Evan Cheng699beba2009-10-27 00:08:59 +00001938 !strconcat(opc, "bt"), "\t$dst, $a, $b, $acc",
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001939 [(set GPR:$dst, (add GPR:$acc, (opnode (sext_inreg GPR:$a, i16),
Jim Grosbach80dc1162010-02-16 21:23:02 +00001940 (sra GPR:$b, (i32 16)))))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00001941 let Inst{31-27} = 0b11111;
1942 let Inst{26-23} = 0b0110;
1943 let Inst{22-20} = 0b001;
1944 let Inst{15-12} = {?, ?, ?, ?}; // Ra
1945 let Inst{7-6} = 0b00;
1946 let Inst{5-4} = 0b01;
1947 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001948
David Goodwin5d598aa2009-08-19 18:00:44 +00001949 def TB : T2I<(outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc), IIC_iMAC16,
Evan Cheng699beba2009-10-27 00:08:59 +00001950 !strconcat(opc, "tb"), "\t$dst, $a, $b, $acc",
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001951 [(set GPR:$dst, (add GPR:$acc, (opnode (sra GPR:$a, (i32 16)),
Johnny Chend68e1192009-12-15 17:24:14 +00001952 (sext_inreg GPR:$b, i16))))]> {
1953 let Inst{31-27} = 0b11111;
1954 let Inst{26-23} = 0b0110;
1955 let Inst{22-20} = 0b001;
1956 let Inst{15-12} = {?, ?, ?, ?}; // Ra
1957 let Inst{7-6} = 0b00;
1958 let Inst{5-4} = 0b10;
1959 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001960
David Goodwin5d598aa2009-08-19 18:00:44 +00001961 def TT : T2I<(outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc), IIC_iMAC16,
Evan Cheng699beba2009-10-27 00:08:59 +00001962 !strconcat(opc, "tt"), "\t$dst, $a, $b, $acc",
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001963 [(set GPR:$dst, (add GPR:$acc, (opnode (sra GPR:$a, (i32 16)),
Jim Grosbach80dc1162010-02-16 21:23:02 +00001964 (sra GPR:$b, (i32 16)))))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00001965 let Inst{31-27} = 0b11111;
1966 let Inst{26-23} = 0b0110;
1967 let Inst{22-20} = 0b001;
1968 let Inst{15-12} = {?, ?, ?, ?}; // Ra
1969 let Inst{7-6} = 0b00;
1970 let Inst{5-4} = 0b11;
1971 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001972
David Goodwin5d598aa2009-08-19 18:00:44 +00001973 def WB : T2I<(outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc), IIC_iMAC16,
Evan Cheng699beba2009-10-27 00:08:59 +00001974 !strconcat(opc, "wb"), "\t$dst, $a, $b, $acc",
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001975 [(set GPR:$dst, (add GPR:$acc, (sra (opnode GPR:$a,
Jim Grosbach80dc1162010-02-16 21:23:02 +00001976 (sext_inreg GPR:$b, i16)), (i32 16))))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00001977 let Inst{31-27} = 0b11111;
1978 let Inst{26-23} = 0b0110;
1979 let Inst{22-20} = 0b011;
1980 let Inst{15-12} = {?, ?, ?, ?}; // Ra
1981 let Inst{7-6} = 0b00;
1982 let Inst{5-4} = 0b00;
1983 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001984
David Goodwin5d598aa2009-08-19 18:00:44 +00001985 def WT : T2I<(outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc), IIC_iMAC16,
Evan Cheng699beba2009-10-27 00:08:59 +00001986 !strconcat(opc, "wt"), "\t$dst, $a, $b, $acc",
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001987 [(set GPR:$dst, (add GPR:$acc, (sra (opnode GPR:$a,
Jim Grosbach80dc1162010-02-16 21:23:02 +00001988 (sra GPR:$b, (i32 16))), (i32 16))))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00001989 let Inst{31-27} = 0b11111;
1990 let Inst{26-23} = 0b0110;
1991 let Inst{22-20} = 0b011;
1992 let Inst{15-12} = {?, ?, ?, ?}; // Ra
1993 let Inst{7-6} = 0b00;
1994 let Inst{5-4} = 0b01;
1995 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001996}
1997
1998defm t2SMUL : T2I_smul<"smul", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
1999defm t2SMLA : T2I_smla<"smla", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
2000
Johnny Chenadc77332010-02-26 22:04:29 +00002001// Halfword multiple accumulate long: SMLAL<x><y> -- for disassembly only
2002def t2SMLALBB : T2I_mac<1, 0b100, 0b1000, (outs GPR:$ldst,GPR:$hdst),
2003 (ins GPR:$a,GPR:$b), IIC_iMAC64, "smlalbb", "\t$ldst, $hdst, $a, $b",
2004 [/* For disassembly only; pattern left blank */]>;
2005def t2SMLALBT : T2I_mac<1, 0b100, 0b1001, (outs GPR:$ldst,GPR:$hdst),
2006 (ins GPR:$a,GPR:$b), IIC_iMAC64, "smlalbt", "\t$ldst, $hdst, $a, $b",
2007 [/* For disassembly only; pattern left blank */]>;
2008def t2SMLALTB : T2I_mac<1, 0b100, 0b1010, (outs GPR:$ldst,GPR:$hdst),
2009 (ins GPR:$a,GPR:$b), IIC_iMAC64, "smlaltb", "\t$ldst, $hdst, $a, $b",
2010 [/* For disassembly only; pattern left blank */]>;
2011def t2SMLALTT : T2I_mac<1, 0b100, 0b1011, (outs GPR:$ldst,GPR:$hdst),
2012 (ins GPR:$a,GPR:$b), IIC_iMAC64, "smlaltt", "\t$ldst, $hdst, $a, $b",
2013 [/* For disassembly only; pattern left blank */]>;
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002014
Johnny Chenadc77332010-02-26 22:04:29 +00002015// Dual halfword multiple: SMUAD, SMUSD, SMLAD, SMLSD, SMLALD, SMLSLD
2016// These are for disassembly only.
2017
2018def t2SMUAD : T2I_mac<0, 0b010, 0b0000, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
2019 IIC_iMAC32, "smuad", "\t$dst, $a, $b", []> {
2020 let Inst{15-12} = 0b1111;
2021}
2022def t2SMUADX : T2I_mac<0, 0b010, 0b0001, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
2023 IIC_iMAC32, "smuadx", "\t$dst, $a, $b", []> {
2024 let Inst{15-12} = 0b1111;
2025}
2026def t2SMUSD : T2I_mac<0, 0b100, 0b0000, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
2027 IIC_iMAC32, "smusd", "\t$dst, $a, $b", []> {
2028 let Inst{15-12} = 0b1111;
2029}
2030def t2SMUSDX : T2I_mac<0, 0b100, 0b0001, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
2031 IIC_iMAC32, "smusdx", "\t$dst, $a, $b", []> {
2032 let Inst{15-12} = 0b1111;
2033}
2034def t2SMLAD : T2I_mac<0, 0b010, 0b0000, (outs GPR:$dst),
2035 (ins GPR:$a, GPR:$b, GPR:$acc), IIC_iMAC32, "smlad",
2036 "\t$dst, $a, $b, $acc", []>;
2037def t2SMLADX : T2I_mac<0, 0b010, 0b0001, (outs GPR:$dst),
2038 (ins GPR:$a, GPR:$b, GPR:$acc), IIC_iMAC32, "smladx",
2039 "\t$dst, $a, $b, $acc", []>;
2040def t2SMLSD : T2I_mac<0, 0b100, 0b0000, (outs GPR:$dst),
2041 (ins GPR:$a, GPR:$b, GPR:$acc), IIC_iMAC32, "smlsd",
2042 "\t$dst, $a, $b, $acc", []>;
2043def t2SMLSDX : T2I_mac<0, 0b100, 0b0001, (outs GPR:$dst),
2044 (ins GPR:$a, GPR:$b, GPR:$acc), IIC_iMAC32, "smlsdx",
2045 "\t$dst, $a, $b, $acc", []>;
2046def t2SMLALD : T2I_mac<1, 0b100, 0b1100, (outs GPR:$ldst,GPR:$hdst),
2047 (ins GPR:$a,GPR:$b), IIC_iMAC64, "smlald",
2048 "\t$ldst, $hdst, $a, $b", []>;
2049def t2SMLALDX : T2I_mac<1, 0b100, 0b1101, (outs GPR:$ldst,GPR:$hdst),
2050 (ins GPR:$a,GPR:$b), IIC_iMAC64, "smlaldx",
2051 "\t$ldst, $hdst, $a, $b", []>;
2052def t2SMLSLD : T2I_mac<1, 0b101, 0b1100, (outs GPR:$ldst,GPR:$hdst),
2053 (ins GPR:$a,GPR:$b), IIC_iMAC64, "smlsld",
2054 "\t$ldst, $hdst, $a, $b", []>;
2055def t2SMLSLDX : T2I_mac<1, 0b101, 0b1101, (outs GPR:$ldst,GPR:$hdst),
2056 (ins GPR:$a,GPR:$b), IIC_iMAC64, "smlsldx",
2057 "\t$ldst, $hdst, $a, $b", []>;
Evan Chengf49810c2009-06-23 17:48:47 +00002058
2059//===----------------------------------------------------------------------===//
2060// Misc. Arithmetic Instructions.
2061//
2062
Jim Grosbach80dc1162010-02-16 21:23:02 +00002063class T2I_misc<bits<2> op1, bits<2> op2, dag oops, dag iops,
2064 InstrItinClass itin, string opc, string asm, list<dag> pattern>
Johnny Chend68e1192009-12-15 17:24:14 +00002065 : T2I<oops, iops, itin, opc, asm, pattern> {
2066 let Inst{31-27} = 0b11111;
2067 let Inst{26-22} = 0b01010;
2068 let Inst{21-20} = op1;
2069 let Inst{15-12} = 0b1111;
2070 let Inst{7-6} = 0b10;
2071 let Inst{5-4} = op2;
2072}
Evan Chengf49810c2009-06-23 17:48:47 +00002073
Johnny Chend68e1192009-12-15 17:24:14 +00002074def t2CLZ : T2I_misc<0b11, 0b00, (outs GPR:$dst), (ins GPR:$src), IIC_iUNAr,
2075 "clz", "\t$dst, $src", [(set GPR:$dst, (ctlz GPR:$src))]>;
Evan Chengf49810c2009-06-23 17:48:47 +00002076
Jim Grosbach3482c802010-01-18 19:58:49 +00002077def t2RBIT : T2I_misc<0b01, 0b10, (outs GPR:$dst), (ins GPR:$src), IIC_iUNAr,
Evan Chengf609bb82010-01-19 00:44:15 +00002078 "rbit", "\t$dst, $src",
2079 [(set GPR:$dst, (ARMrbit GPR:$src))]>;
Jim Grosbach3482c802010-01-18 19:58:49 +00002080
Johnny Chend68e1192009-12-15 17:24:14 +00002081def t2REV : T2I_misc<0b01, 0b00, (outs GPR:$dst), (ins GPR:$src), IIC_iUNAr,
2082 "rev", ".w\t$dst, $src", [(set GPR:$dst, (bswap GPR:$src))]>;
2083
2084def t2REV16 : T2I_misc<0b01, 0b01, (outs GPR:$dst), (ins GPR:$src), IIC_iUNAr,
2085 "rev16", ".w\t$dst, $src",
Evan Chengf49810c2009-06-23 17:48:47 +00002086 [(set GPR:$dst,
2087 (or (and (srl GPR:$src, (i32 8)), 0xFF),
2088 (or (and (shl GPR:$src, (i32 8)), 0xFF00),
2089 (or (and (srl GPR:$src, (i32 8)), 0xFF0000),
2090 (and (shl GPR:$src, (i32 8)), 0xFF000000)))))]>;
2091
Johnny Chend68e1192009-12-15 17:24:14 +00002092def t2REVSH : T2I_misc<0b01, 0b11, (outs GPR:$dst), (ins GPR:$src), IIC_iUNAr,
2093 "revsh", ".w\t$dst, $src",
Evan Chengf49810c2009-06-23 17:48:47 +00002094 [(set GPR:$dst,
2095 (sext_inreg
Evan Cheng51f39962009-08-18 05:43:23 +00002096 (or (srl (and GPR:$src, 0xFF00), (i32 8)),
Evan Chengf49810c2009-06-23 17:48:47 +00002097 (shl GPR:$src, (i32 8))), i16))]>;
2098
Evan Cheng40289b02009-07-07 05:35:52 +00002099def t2PKHBT : T2I<(outs GPR:$dst), (ins GPR:$src1, GPR:$src2, i32imm:$shamt),
Johnny Chen93042d12010-03-02 18:14:57 +00002100 IIC_iALUsi, "pkhbt", "\t$dst, $src1, $src2, lsl $shamt",
Evan Cheng40289b02009-07-07 05:35:52 +00002101 [(set GPR:$dst, (or (and GPR:$src1, 0xFFFF),
2102 (and (shl GPR:$src2, (i32 imm:$shamt)),
Jim Grosbachb1dc3932010-05-05 20:44:35 +00002103 0xFFFF0000)))]>,
Jim Grosbach29402132010-05-05 23:44:43 +00002104 Requires<[HasT2ExtractPack]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002105 let Inst{31-27} = 0b11101;
2106 let Inst{26-25} = 0b01;
2107 let Inst{24-20} = 0b01100;
2108 let Inst{5} = 0; // BT form
2109 let Inst{4} = 0;
2110}
Evan Cheng40289b02009-07-07 05:35:52 +00002111
2112// Alternate cases for PKHBT where identities eliminate some nodes.
2113def : T2Pat<(or (and GPR:$src1, 0xFFFF), (and GPR:$src2, 0xFFFF0000)),
Jim Grosbachb1dc3932010-05-05 20:44:35 +00002114 (t2PKHBT GPR:$src1, GPR:$src2, 0)>,
Jim Grosbach29402132010-05-05 23:44:43 +00002115 Requires<[HasT2ExtractPack]>;
Evan Cheng40289b02009-07-07 05:35:52 +00002116def : T2Pat<(or (and GPR:$src1, 0xFFFF), (shl GPR:$src2, imm16_31:$shamt)),
Jim Grosbachb1dc3932010-05-05 20:44:35 +00002117 (t2PKHBT GPR:$src1, GPR:$src2, imm16_31:$shamt)>,
Jim Grosbach29402132010-05-05 23:44:43 +00002118 Requires<[HasT2ExtractPack]>;
Evan Cheng40289b02009-07-07 05:35:52 +00002119
2120def t2PKHTB : T2I<(outs GPR:$dst), (ins GPR:$src1, GPR:$src2, i32imm:$shamt),
Johnny Chen93042d12010-03-02 18:14:57 +00002121 IIC_iALUsi, "pkhtb", "\t$dst, $src1, $src2, asr $shamt",
Evan Cheng40289b02009-07-07 05:35:52 +00002122 [(set GPR:$dst, (or (and GPR:$src1, 0xFFFF0000),
2123 (and (sra GPR:$src2, imm16_31:$shamt),
Jim Grosbachb1dc3932010-05-05 20:44:35 +00002124 0xFFFF)))]>,
Jim Grosbach29402132010-05-05 23:44:43 +00002125 Requires<[HasT2ExtractPack]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002126 let Inst{31-27} = 0b11101;
2127 let Inst{26-25} = 0b01;
2128 let Inst{24-20} = 0b01100;
2129 let Inst{5} = 1; // TB form
2130 let Inst{4} = 0;
2131}
Evan Cheng40289b02009-07-07 05:35:52 +00002132
2133// Alternate cases for PKHTB where identities eliminate some nodes. Note that
2134// a shift amount of 0 is *not legal* here, it is PKHBT instead.
2135def : T2Pat<(or (and GPR:$src1, 0xFFFF0000), (srl GPR:$src2, (i32 16))),
Jim Grosbachb1dc3932010-05-05 20:44:35 +00002136 (t2PKHTB GPR:$src1, GPR:$src2, 16)>,
Jim Grosbach29402132010-05-05 23:44:43 +00002137 Requires<[HasT2ExtractPack]>;
Evan Cheng40289b02009-07-07 05:35:52 +00002138def : T2Pat<(or (and GPR:$src1, 0xFFFF0000),
2139 (and (srl GPR:$src2, imm1_15:$shamt), 0xFFFF)),
Jim Grosbachb1dc3932010-05-05 20:44:35 +00002140 (t2PKHTB GPR:$src1, GPR:$src2, imm1_15:$shamt)>,
Jim Grosbach29402132010-05-05 23:44:43 +00002141 Requires<[HasT2ExtractPack]>;
Evan Chengf49810c2009-06-23 17:48:47 +00002142
2143//===----------------------------------------------------------------------===//
2144// Comparison Instructions...
2145//
2146
Johnny Chend68e1192009-12-15 17:24:14 +00002147defm t2CMP : T2I_cmp_irs<0b1101, "cmp",
2148 BinOpFrag<(ARMcmp node:$LHS, node:$RHS)>>;
2149defm t2CMPz : T2I_cmp_irs<0b1101, "cmp",
2150 BinOpFrag<(ARMcmpZ node:$LHS, node:$RHS)>>;
Evan Chengf49810c2009-06-23 17:48:47 +00002151
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00002152//FIXME: Disable CMN, as CCodes are backwards from compare expectations
2153// Compare-to-zero still works out, just not the relationals
2154//defm t2CMN : T2I_cmp_irs<0b1000, "cmn",
2155// BinOpFrag<(ARMcmp node:$LHS,(ineg node:$RHS))>>;
Johnny Chend68e1192009-12-15 17:24:14 +00002156defm t2CMNz : T2I_cmp_irs<0b1000, "cmn",
2157 BinOpFrag<(ARMcmpZ node:$LHS,(ineg node:$RHS))>>;
Evan Chengf49810c2009-06-23 17:48:47 +00002158
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00002159//def : T2Pat<(ARMcmp GPR:$src, t2_so_imm_neg:$imm),
2160// (t2CMNri GPR:$src, t2_so_imm_neg:$imm)>;
Evan Chengf49810c2009-06-23 17:48:47 +00002161
David Goodwinc0309b42009-06-29 15:33:01 +00002162def : T2Pat<(ARMcmpZ GPR:$src, t2_so_imm_neg:$imm),
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00002163 (t2CMNzri GPR:$src, t2_so_imm_neg:$imm)>;
Evan Chengf49810c2009-06-23 17:48:47 +00002164
Johnny Chend68e1192009-12-15 17:24:14 +00002165defm t2TST : T2I_cmp_irs<0b0000, "tst",
2166 BinOpFrag<(ARMcmpZ (and node:$LHS, node:$RHS), 0)>>;
2167defm t2TEQ : T2I_cmp_irs<0b0100, "teq",
2168 BinOpFrag<(ARMcmpZ (xor node:$LHS, node:$RHS), 0)>>;
Evan Chengf49810c2009-06-23 17:48:47 +00002169
2170// A8.6.27 CBNZ, CBZ - Compare and branch on (non)zero.
2171// Short range conditional branch. Looks awesome for loops. Need to figure
2172// out how to use this one.
2173
Evan Chenge253c952009-07-07 20:39:03 +00002174
2175// Conditional moves
2176// FIXME: should be able to write a pattern for ARMcmov, but can't use
Jim Grosbach64171712010-02-16 21:07:46 +00002177// a two-value operand where a dag node expects two operands. :(
Evan Chengea420b22010-05-19 01:52:25 +00002178let neverHasSideEffects = 1 in {
David Goodwin5d598aa2009-08-19 18:00:44 +00002179def t2MOVCCr : T2I<(outs GPR:$dst), (ins GPR:$false, GPR:$true), IIC_iCMOVr,
Evan Cheng699beba2009-10-27 00:08:59 +00002180 "mov", ".w\t$dst, $true",
Evan Chenge253c952009-07-07 20:39:03 +00002181 [/*(set GPR:$dst, (ARMcmov GPR:$false, GPR:$true, imm:$cc, CCR:$ccr))*/]>,
Johnny Chend68e1192009-12-15 17:24:14 +00002182 RegConstraint<"$false = $dst"> {
2183 let Inst{31-27} = 0b11101;
2184 let Inst{26-25} = 0b01;
2185 let Inst{24-21} = 0b0010;
2186 let Inst{20} = 0; // The S bit.
2187 let Inst{19-16} = 0b1111; // Rn
2188 let Inst{14-12} = 0b000;
2189 let Inst{7-4} = 0b0000;
2190}
Evan Chenge253c952009-07-07 20:39:03 +00002191
David Goodwin5d598aa2009-08-19 18:00:44 +00002192def t2MOVCCi : T2I<(outs GPR:$dst), (ins GPR:$false, t2_so_imm:$true),
Evan Cheng699beba2009-10-27 00:08:59 +00002193 IIC_iCMOVi, "mov", ".w\t$dst, $true",
Evan Chenge253c952009-07-07 20:39:03 +00002194[/*(set GPR:$dst, (ARMcmov GPR:$false, t2_so_imm:$true, imm:$cc, CCR:$ccr))*/]>,
Johnny Chend68e1192009-12-15 17:24:14 +00002195 RegConstraint<"$false = $dst"> {
2196 let Inst{31-27} = 0b11110;
2197 let Inst{25} = 0;
2198 let Inst{24-21} = 0b0010;
2199 let Inst{20} = 0; // The S bit.
2200 let Inst{19-16} = 0b1111; // Rn
2201 let Inst{15} = 0;
2202}
Evan Chengf49810c2009-06-23 17:48:47 +00002203
Johnny Chend68e1192009-12-15 17:24:14 +00002204class T2I_movcc_sh<bits<2> opcod, dag oops, dag iops, InstrItinClass itin,
2205 string opc, string asm, list<dag> pattern>
2206 : T2I<oops, iops, itin, opc, asm, pattern> {
2207 let Inst{31-27} = 0b11101;
2208 let Inst{26-25} = 0b01;
2209 let Inst{24-21} = 0b0010;
2210 let Inst{20} = 0; // The S bit.
2211 let Inst{19-16} = 0b1111; // Rn
2212 let Inst{5-4} = opcod; // Shift type.
2213}
2214def t2MOVCClsl : T2I_movcc_sh<0b00, (outs GPR:$dst),
2215 (ins GPR:$false, GPR:$true, i32imm:$rhs),
2216 IIC_iCMOVsi, "lsl", ".w\t$dst, $true, $rhs", []>,
2217 RegConstraint<"$false = $dst">;
2218def t2MOVCClsr : T2I_movcc_sh<0b01, (outs GPR:$dst),
2219 (ins GPR:$false, GPR:$true, i32imm:$rhs),
2220 IIC_iCMOVsi, "lsr", ".w\t$dst, $true, $rhs", []>,
2221 RegConstraint<"$false = $dst">;
2222def t2MOVCCasr : T2I_movcc_sh<0b10, (outs GPR:$dst),
2223 (ins GPR:$false, GPR:$true, i32imm:$rhs),
2224 IIC_iCMOVsi, "asr", ".w\t$dst, $true, $rhs", []>,
2225 RegConstraint<"$false = $dst">;
2226def t2MOVCCror : T2I_movcc_sh<0b11, (outs GPR:$dst),
2227 (ins GPR:$false, GPR:$true, i32imm:$rhs),
2228 IIC_iCMOVsi, "ror", ".w\t$dst, $true, $rhs", []>,
2229 RegConstraint<"$false = $dst">;
Evan Chengea420b22010-05-19 01:52:25 +00002230} // neverHasSideEffects
Evan Cheng13f8b362009-08-01 01:43:45 +00002231
David Goodwin5e47a9a2009-06-30 18:04:13 +00002232//===----------------------------------------------------------------------===//
Jim Grosbachc219e4d2009-12-14 18:56:47 +00002233// Atomic operations intrinsics
2234//
2235
2236// memory barriers protect the atomic sequences
2237let hasSideEffects = 1 in {
2238def t2Int_MemBarrierV7 : AInoP<(outs), (ins),
Johnny Chenc0b5dce2010-03-11 21:02:50 +00002239 ThumbFrm, NoItinerary,
Jim Grosbachc219e4d2009-12-14 18:56:47 +00002240 "dmb", "",
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00002241 [(ARMMemBarrierV7)]>,
Jim Grosbacha623f5a2009-12-14 19:24:11 +00002242 Requires<[IsThumb2]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002243 let Inst{31-4} = 0xF3BF8F5;
Jim Grosbachc219e4d2009-12-14 18:56:47 +00002244 // FIXME: add support for options other than a full system DMB
Johnny Chend68e1192009-12-15 17:24:14 +00002245 let Inst{3-0} = 0b1111;
Jim Grosbachc219e4d2009-12-14 18:56:47 +00002246}
2247
2248def t2Int_SyncBarrierV7 : AInoP<(outs), (ins),
Johnny Chenc0b5dce2010-03-11 21:02:50 +00002249 ThumbFrm, NoItinerary,
Jim Grosbachc219e4d2009-12-14 18:56:47 +00002250 "dsb", "",
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00002251 [(ARMSyncBarrierV7)]>,
Jim Grosbacha623f5a2009-12-14 19:24:11 +00002252 Requires<[IsThumb2]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002253 let Inst{31-4} = 0xF3BF8F4;
Jim Grosbachc219e4d2009-12-14 18:56:47 +00002254 // FIXME: add support for options other than a full system DSB
Johnny Chend68e1192009-12-15 17:24:14 +00002255 let Inst{3-0} = 0b1111;
Jim Grosbachc219e4d2009-12-14 18:56:47 +00002256}
2257}
2258
Johnny Chena4339822010-03-03 00:16:28 +00002259// Helper class for multiclass T2MemB -- for disassembly only
2260class T2I_memb<string opc, string asm>
2261 : T2I<(outs), (ins), NoItinerary, opc, asm,
2262 [/* For disassembly only; pattern left blank */]>,
2263 Requires<[IsThumb2, HasV7]> {
2264 let Inst{31-20} = 0xf3b;
2265 let Inst{15-14} = 0b10;
2266 let Inst{12} = 0;
2267}
2268
2269multiclass T2MemB<bits<4> op7_4, string opc> {
2270
2271 def st : T2I_memb<opc, "\tst"> {
2272 let Inst{7-4} = op7_4;
2273 let Inst{3-0} = 0b1110;
2274 }
2275
2276 def ish : T2I_memb<opc, "\tish"> {
2277 let Inst{7-4} = op7_4;
2278 let Inst{3-0} = 0b1011;
2279 }
2280
2281 def ishst : T2I_memb<opc, "\tishst"> {
2282 let Inst{7-4} = op7_4;
2283 let Inst{3-0} = 0b1010;
2284 }
2285
2286 def nsh : T2I_memb<opc, "\tnsh"> {
2287 let Inst{7-4} = op7_4;
2288 let Inst{3-0} = 0b0111;
2289 }
2290
2291 def nshst : T2I_memb<opc, "\tnshst"> {
2292 let Inst{7-4} = op7_4;
2293 let Inst{3-0} = 0b0110;
2294 }
2295
2296 def osh : T2I_memb<opc, "\tosh"> {
2297 let Inst{7-4} = op7_4;
2298 let Inst{3-0} = 0b0011;
2299 }
2300
2301 def oshst : T2I_memb<opc, "\toshst"> {
2302 let Inst{7-4} = op7_4;
2303 let Inst{3-0} = 0b0010;
2304 }
2305}
2306
2307// These DMB variants are for disassembly only.
2308defm t2DMB : T2MemB<0b0101, "dmb">;
2309
2310// These DSB variants are for disassembly only.
2311defm t2DSB : T2MemB<0b0100, "dsb">;
2312
2313// ISB has only full system option -- for disassembly only
2314def t2ISBsy : T2I_memb<"isb", ""> {
2315 let Inst{7-4} = 0b0110;
2316 let Inst{3-0} = 0b1111;
2317}
2318
Johnny Chend68e1192009-12-15 17:24:14 +00002319class T2I_ldrex<bits<2> opcod, dag oops, dag iops, AddrMode am, SizeFlagVal sz,
2320 InstrItinClass itin, string opc, string asm, string cstr,
2321 list<dag> pattern, bits<4> rt2 = 0b1111>
2322 : Thumb2I<oops, iops, am, sz, itin, opc, asm, cstr, pattern> {
2323 let Inst{31-27} = 0b11101;
2324 let Inst{26-20} = 0b0001101;
2325 let Inst{11-8} = rt2;
2326 let Inst{7-6} = 0b01;
2327 let Inst{5-4} = opcod;
2328 let Inst{3-0} = 0b1111;
2329}
2330class T2I_strex<bits<2> opcod, dag oops, dag iops, AddrMode am, SizeFlagVal sz,
2331 InstrItinClass itin, string opc, string asm, string cstr,
2332 list<dag> pattern, bits<4> rt2 = 0b1111>
2333 : Thumb2I<oops, iops, am, sz, itin, opc, asm, cstr, pattern> {
2334 let Inst{31-27} = 0b11101;
2335 let Inst{26-20} = 0b0001100;
2336 let Inst{11-8} = rt2;
2337 let Inst{7-6} = 0b01;
2338 let Inst{5-4} = opcod;
2339}
2340
Jim Grosbachc219e4d2009-12-14 18:56:47 +00002341let mayLoad = 1 in {
Johnny Chend68e1192009-12-15 17:24:14 +00002342def t2LDREXB : T2I_ldrex<0b00, (outs GPR:$dest), (ins GPR:$ptr), AddrModeNone,
2343 Size4Bytes, NoItinerary, "ldrexb", "\t$dest, [$ptr]",
2344 "", []>;
2345def t2LDREXH : T2I_ldrex<0b01, (outs GPR:$dest), (ins GPR:$ptr), AddrModeNone,
2346 Size4Bytes, NoItinerary, "ldrexh", "\t$dest, [$ptr]",
2347 "", []>;
Jim Grosbachc219e4d2009-12-14 18:56:47 +00002348def t2LDREX : Thumb2I<(outs GPR:$dest), (ins GPR:$ptr), AddrModeNone,
Johnny Chend68e1192009-12-15 17:24:14 +00002349 Size4Bytes, NoItinerary,
2350 "ldrex", "\t$dest, [$ptr]", "",
2351 []> {
2352 let Inst{31-27} = 0b11101;
2353 let Inst{26-20} = 0b0000101;
2354 let Inst{11-8} = 0b1111;
2355 let Inst{7-0} = 0b00000000; // imm8 = 0
2356}
2357def t2LDREXD : T2I_ldrex<0b11, (outs GPR:$dest, GPR:$dest2), (ins GPR:$ptr),
2358 AddrModeNone, Size4Bytes, NoItinerary,
2359 "ldrexd", "\t$dest, $dest2, [$ptr]", "",
2360 [], {?, ?, ?, ?}>;
Jim Grosbachc219e4d2009-12-14 18:56:47 +00002361}
2362
Jim Grosbach587b0722009-12-16 19:44:06 +00002363let mayStore = 1, Constraints = "@earlyclobber $success" in {
Johnny Chend68e1192009-12-15 17:24:14 +00002364def t2STREXB : T2I_strex<0b00, (outs GPR:$success), (ins GPR:$src, GPR:$ptr),
2365 AddrModeNone, Size4Bytes, NoItinerary,
2366 "strexb", "\t$success, $src, [$ptr]", "", []>;
2367def t2STREXH : T2I_strex<0b01, (outs GPR:$success), (ins GPR:$src, GPR:$ptr),
2368 AddrModeNone, Size4Bytes, NoItinerary,
2369 "strexh", "\t$success, $src, [$ptr]", "", []>;
Jim Grosbachc219e4d2009-12-14 18:56:47 +00002370def t2STREX : Thumb2I<(outs GPR:$success), (ins GPR:$src, GPR:$ptr),
Johnny Chend68e1192009-12-15 17:24:14 +00002371 AddrModeNone, Size4Bytes, NoItinerary,
2372 "strex", "\t$success, $src, [$ptr]", "",
2373 []> {
2374 let Inst{31-27} = 0b11101;
2375 let Inst{26-20} = 0b0000100;
2376 let Inst{7-0} = 0b00000000; // imm8 = 0
2377}
2378def t2STREXD : T2I_strex<0b11, (outs GPR:$success),
2379 (ins GPR:$src, GPR:$src2, GPR:$ptr),
2380 AddrModeNone, Size4Bytes, NoItinerary,
2381 "strexd", "\t$success, $src, $src2, [$ptr]", "", [],
2382 {?, ?, ?, ?}>;
Jim Grosbachc219e4d2009-12-14 18:56:47 +00002383}
2384
Johnny Chen10a77e12010-03-02 22:11:06 +00002385// Clear-Exclusive is for disassembly only.
2386def t2CLREX : T2I<(outs), (ins), NoItinerary, "clrex", "",
2387 [/* For disassembly only; pattern left blank */]>,
2388 Requires<[IsARM, HasV7]> {
2389 let Inst{31-20} = 0xf3b;
2390 let Inst{15-14} = 0b10;
2391 let Inst{12} = 0;
2392 let Inst{7-4} = 0b0010;
2393}
2394
Jim Grosbachc219e4d2009-12-14 18:56:47 +00002395//===----------------------------------------------------------------------===//
David Goodwin334c2642009-07-08 16:09:28 +00002396// TLS Instructions
2397//
2398
2399// __aeabi_read_tp preserves the registers r1-r3.
2400let isCall = 1,
2401 Defs = [R0, R12, LR, CPSR] in {
David Goodwin8b7d7ad2009-08-06 16:52:47 +00002402 def t2TPsoft : T2XI<(outs), (ins), IIC_Br,
Evan Cheng699beba2009-10-27 00:08:59 +00002403 "bl\t__aeabi_read_tp",
Johnny Chend68e1192009-12-15 17:24:14 +00002404 [(set R0, ARMthread_pointer)]> {
2405 let Inst{31-27} = 0b11110;
2406 let Inst{15-14} = 0b11;
2407 let Inst{12} = 1;
2408 }
David Goodwin334c2642009-07-08 16:09:28 +00002409}
2410
2411//===----------------------------------------------------------------------===//
Jim Grosbach5aa16842009-08-11 19:42:21 +00002412// SJLJ Exception handling intrinsics
Jim Grosbach1add6592009-08-13 15:11:43 +00002413// eh_sjlj_setjmp() is an instruction sequence to store the return
Jim Grosbach5aa16842009-08-11 19:42:21 +00002414// address and save #0 in R0 for the non-longjmp case.
2415// Since by its nature we may be coming from some other function to get
2416// here, and we're using the stack frame for the containing function to
2417// save/restore registers, we can't keep anything live in regs across
2418// the eh_sjlj_setjmp(), else it will almost certainly have been tromped upon
2419// when we get here from a longjmp(). We force everthing out of registers
2420// except for our own input by listing the relevant registers in Defs. By
2421// doing so, we also cause the prologue/epilogue code to actively preserve
2422// all of the callee-saved resgisters, which is exactly what we want.
Jim Grosbach0798edd2010-05-27 23:49:24 +00002423// $val is a scratch register for our use.
Jim Grosbacha87ded22010-02-08 23:22:00 +00002424let Defs =
Jim Grosbachf35d2162009-08-13 16:59:44 +00002425 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, D0,
2426 D1, D2, D3, D4, D5, D6, D7, D8, D9, D10, D11, D12, D13, D14, D15,
Jim Grosbach5aa16842009-08-11 19:42:21 +00002427 D16, D17, D18, D19, D20, D21, D22, D23, D24, D25, D26, D27, D28, D29, D30,
Jim Grosbach5caeff52010-05-28 17:37:40 +00002428 D31 ], hasSideEffects = 1, isBarrier = 1 in {
Jim Grosbacha87ded22010-02-08 23:22:00 +00002429 def t2Int_eh_sjlj_setjmp : Thumb2XI<(outs), (ins GPR:$src, tGPR:$val),
Jim Grosbach5aa16842009-08-11 19:42:21 +00002430 AddrModeNone, SizeSpecial, NoItinerary,
Jim Grosbachc9792a32010-05-28 17:51:20 +00002431 "mov\t$val, pc\t${:comment} begin eh.setjmp\n\t"
2432 "adds\t$val, #7\n\t"
2433 "str\t$val, [$src, #4]\n\t"
2434 "movs\tr0, #0\n\t"
2435 "b\t1f\n\t"
2436 "movs\tr0, #1\t${:comment} end eh.setjmp\n\t"
Jim Grosbach8db5cce2009-08-13 15:12:16 +00002437 "1:", "",
Bob Wilsonec80e262010-04-09 20:41:18 +00002438 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, tGPR:$val))]>,
2439 Requires<[IsThumb2, HasVFP2]>;
Jim Grosbach5aa16842009-08-11 19:42:21 +00002440}
2441
Bob Wilsonec80e262010-04-09 20:41:18 +00002442let Defs =
Jim Grosbach5caeff52010-05-28 17:37:40 +00002443 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR ],
2444 hasSideEffects = 1, isBarrier = 1 in {
Bob Wilsonec80e262010-04-09 20:41:18 +00002445 def t2Int_eh_sjlj_setjmp_nofp : Thumb2XI<(outs), (ins GPR:$src, tGPR:$val),
2446 AddrModeNone, SizeSpecial, NoItinerary,
Jim Grosbachc9792a32010-05-28 17:51:20 +00002447 "mov\t$val, pc\t${:comment} begin eh.setjmp\n\t"
2448 "adds\t$val, #7\n\t"
2449 "str\t$val, [$src, #4]\n\t"
2450 "movs\tr0, #0\n\t"
2451 "b\t1f\n\t"
2452 "movs\tr0, #1\t${:comment} end eh.setjmp\n\t"
Bob Wilsonec80e262010-04-09 20:41:18 +00002453 "1:", "",
2454 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, tGPR:$val))]>,
2455 Requires<[IsThumb2, NoVFP]>;
2456}
Jim Grosbach5aa16842009-08-11 19:42:21 +00002457
2458
2459//===----------------------------------------------------------------------===//
David Goodwin5e47a9a2009-06-30 18:04:13 +00002460// Control-Flow Instructions
2461//
2462
Evan Chengc50a1cb2009-07-09 22:58:39 +00002463// FIXME: remove when we have a way to marking a MI with these properties.
2464// FIXME: $dst1 should be a def. But the extra ops must be in the end of the
2465// operand list.
2466// FIXME: Should pc be an implicit operand like PICADD, etc?
Evan Cheng0d92f5f2009-10-01 08:22:27 +00002467let isReturn = 1, isTerminator = 1, isBarrier = 1, mayLoad = 1,
2468 hasExtraDefRegAllocReq = 1 in
Bob Wilson815baeb2010-03-13 01:08:20 +00002469 def t2LDM_RET : T2XIt<(outs GPR:$wb), (ins addrmode4:$addr, pred:$p,
2470 reglist:$dsts, variable_ops), IIC_Br,
Bob Wilsonfed76ff2010-07-14 16:02:13 +00002471 "ldm${addr:submode}${p}${addr:wide}\t$addr!, $dsts",
Bob Wilson815baeb2010-03-13 01:08:20 +00002472 "$addr.addr = $wb", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00002473 let Inst{31-27} = 0b11101;
2474 let Inst{26-25} = 0b00;
2475 let Inst{24-23} = {?, ?}; // IA: '01', DB: '10'
2476 let Inst{22} = 0;
Bob Wilson815baeb2010-03-13 01:08:20 +00002477 let Inst{21} = 1; // The W bit.
Johnny Chend68e1192009-12-15 17:24:14 +00002478 let Inst{20} = 1; // Load
2479}
Evan Chengc50a1cb2009-07-09 22:58:39 +00002480
David Goodwin5e47a9a2009-06-30 18:04:13 +00002481let isBranch = 1, isTerminator = 1, isBarrier = 1 in {
2482let isPredicable = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +00002483def t2B : T2XI<(outs), (ins brtarget:$target), IIC_Br,
Evan Cheng699beba2009-10-27 00:08:59 +00002484 "b.w\t$target",
Johnny Chend68e1192009-12-15 17:24:14 +00002485 [(br bb:$target)]> {
2486 let Inst{31-27} = 0b11110;
2487 let Inst{15-14} = 0b10;
2488 let Inst{12} = 1;
2489}
David Goodwin5e47a9a2009-06-30 18:04:13 +00002490
Evan Cheng5657c012009-07-29 02:18:14 +00002491let isNotDuplicable = 1, isIndirectBranch = 1 in {
Evan Cheng66ac5312009-07-25 00:33:29 +00002492def t2BR_JT :
Evan Cheng5657c012009-07-29 02:18:14 +00002493 T2JTI<(outs),
2494 (ins GPR:$target, GPR:$index, jt2block_operand:$jt, i32imm:$id),
Evan Cheng699beba2009-10-27 00:08:59 +00002495 IIC_Br, "mov\tpc, $target\n$jt",
Johnny Chend68e1192009-12-15 17:24:14 +00002496 [(ARMbr2jt GPR:$target, GPR:$index, tjumptable:$jt, imm:$id)]> {
2497 let Inst{31-27} = 0b11101;
2498 let Inst{26-20} = 0b0100100;
2499 let Inst{19-16} = 0b1111;
2500 let Inst{14-12} = 0b000;
2501 let Inst{11-8} = 0b1111; // Rd = pc
2502 let Inst{7-4} = 0b0000;
2503}
Evan Cheng5657c012009-07-29 02:18:14 +00002504
Evan Cheng25f7cfc2009-08-01 06:13:52 +00002505// FIXME: Add a non-pc based case that can be predicated.
Evan Cheng5657c012009-07-29 02:18:14 +00002506def t2TBB :
Evan Cheng25f7cfc2009-08-01 06:13:52 +00002507 T2JTI<(outs),
Evan Cheng5657c012009-07-29 02:18:14 +00002508 (ins tb_addrmode:$index, jt2block_operand:$jt, i32imm:$id),
Johnny Chend68e1192009-12-15 17:24:14 +00002509 IIC_Br, "tbb\t$index\n$jt", []> {
2510 let Inst{31-27} = 0b11101;
2511 let Inst{26-20} = 0b0001101;
2512 let Inst{19-16} = 0b1111; // Rn = pc (table follows this instruction)
2513 let Inst{15-8} = 0b11110000;
2514 let Inst{7-4} = 0b0000; // B form
2515}
Evan Cheng5657c012009-07-29 02:18:14 +00002516
2517def t2TBH :
Evan Cheng25f7cfc2009-08-01 06:13:52 +00002518 T2JTI<(outs),
Evan Cheng5657c012009-07-29 02:18:14 +00002519 (ins tb_addrmode:$index, jt2block_operand:$jt, i32imm:$id),
Johnny Chend68e1192009-12-15 17:24:14 +00002520 IIC_Br, "tbh\t$index\n$jt", []> {
2521 let Inst{31-27} = 0b11101;
2522 let Inst{26-20} = 0b0001101;
2523 let Inst{19-16} = 0b1111; // Rn = pc (table follows this instruction)
2524 let Inst{15-8} = 0b11110000;
2525 let Inst{7-4} = 0b0001; // H form
2526}
Johnny Chen93042d12010-03-02 18:14:57 +00002527
2528// Generic versions of the above two instructions, for disassembly only
2529
2530def t2TBBgen : T2I<(outs), (ins GPR:$a, GPR:$b), IIC_Br,
2531 "tbb", "\t[$a, $b]", []>{
2532 let Inst{31-27} = 0b11101;
2533 let Inst{26-20} = 0b0001101;
2534 let Inst{15-8} = 0b11110000;
2535 let Inst{7-4} = 0b0000; // B form
2536}
2537
2538def t2TBHgen : T2I<(outs), (ins GPR:$a, GPR:$b), IIC_Br,
2539 "tbh", "\t[$a, $b, lsl #1]", []> {
2540 let Inst{31-27} = 0b11101;
2541 let Inst{26-20} = 0b0001101;
2542 let Inst{15-8} = 0b11110000;
2543 let Inst{7-4} = 0b0001; // H form
2544}
Evan Cheng5657c012009-07-29 02:18:14 +00002545} // isNotDuplicable, isIndirectBranch
2546
David Goodwinc9a59b52009-06-30 19:50:22 +00002547} // isBranch, isTerminator, isBarrier
David Goodwin5e47a9a2009-06-30 18:04:13 +00002548
2549// FIXME: should be able to write a pattern for ARMBrcond, but can't use
2550// a two-value operand where a dag node expects two operands. :(
2551let isBranch = 1, isTerminator = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +00002552def t2Bcc : T2I<(outs), (ins brtarget:$target), IIC_Br,
Evan Cheng699beba2009-10-27 00:08:59 +00002553 "b", ".w\t$target",
Johnny Chend68e1192009-12-15 17:24:14 +00002554 [/*(ARMbrcond bb:$target, imm:$cc)*/]> {
2555 let Inst{31-27} = 0b11110;
2556 let Inst{15-14} = 0b10;
2557 let Inst{12} = 0;
2558}
Evan Chengf49810c2009-06-23 17:48:47 +00002559
Evan Cheng06e16582009-07-10 01:54:42 +00002560
2561// IT block
Evan Cheng86050dc2010-06-18 23:09:54 +00002562let Defs = [ITSTATE] in
Evan Cheng06e16582009-07-10 01:54:42 +00002563def t2IT : Thumb2XI<(outs), (ins it_pred:$cc, it_mask:$mask),
David Goodwin5d598aa2009-08-19 18:00:44 +00002564 AddrModeNone, Size2Bytes, IIC_iALUx,
Johnny Chend68e1192009-12-15 17:24:14 +00002565 "it$mask\t$cc", "", []> {
2566 // 16-bit instruction.
Johnny Chenbbc71b22009-12-16 02:32:54 +00002567 let Inst{31-16} = 0x0000;
Johnny Chend68e1192009-12-15 17:24:14 +00002568 let Inst{15-8} = 0b10111111;
2569}
Evan Cheng06e16582009-07-10 01:54:42 +00002570
Johnny Chence6275f2010-02-25 19:05:29 +00002571// Branch and Exchange Jazelle -- for disassembly only
2572// Rm = Inst{19-16}
2573def t2BXJ : T2I<(outs), (ins GPR:$func), NoItinerary, "bxj", "\t$func",
2574 [/* For disassembly only; pattern left blank */]> {
2575 let Inst{31-27} = 0b11110;
2576 let Inst{26} = 0;
2577 let Inst{25-20} = 0b111100;
2578 let Inst{15-14} = 0b10;
2579 let Inst{12} = 0;
2580}
2581
Johnny Chen93042d12010-03-02 18:14:57 +00002582// Change Processor State is a system instruction -- for disassembly only.
2583// The singleton $opt operand contains the following information:
2584// opt{4-0} = mode from Inst{4-0}
2585// opt{5} = changemode from Inst{17}
2586// opt{8-6} = AIF from Inst{8-6}
2587// opt{10-9} = imod from Inst{19-18} with 0b10 as enable and 0b11 as disable
Johnny Chendd0f3cf2010-03-10 18:59:38 +00002588def t2CPS : T2XI<(outs),(ins cps_opt:$opt), NoItinerary, "cps$opt",
Johnny Chen93042d12010-03-02 18:14:57 +00002589 [/* For disassembly only; pattern left blank */]> {
2590 let Inst{31-27} = 0b11110;
2591 let Inst{26} = 0;
2592 let Inst{25-20} = 0b111010;
2593 let Inst{15-14} = 0b10;
2594 let Inst{12} = 0;
2595}
2596
Johnny Chen0f7866e2010-03-03 02:09:43 +00002597// A6.3.4 Branches and miscellaneous control
2598// Table A6-14 Change Processor State, and hint instructions
2599// Helper class for disassembly only.
2600class T2I_hint<bits<8> op7_0, string opc, string asm>
2601 : T2I<(outs), (ins), NoItinerary, opc, asm,
2602 [/* For disassembly only; pattern left blank */]> {
2603 let Inst{31-20} = 0xf3a;
2604 let Inst{15-14} = 0b10;
2605 let Inst{12} = 0;
2606 let Inst{10-8} = 0b000;
2607 let Inst{7-0} = op7_0;
2608}
2609
2610def t2NOP : T2I_hint<0b00000000, "nop", ".w">;
2611def t2YIELD : T2I_hint<0b00000001, "yield", ".w">;
2612def t2WFE : T2I_hint<0b00000010, "wfe", ".w">;
2613def t2WFI : T2I_hint<0b00000011, "wfi", ".w">;
2614def t2SEV : T2I_hint<0b00000100, "sev", ".w">;
2615
2616def t2DBG : T2I<(outs),(ins i32imm:$opt), NoItinerary, "dbg", "\t$opt",
2617 [/* For disassembly only; pattern left blank */]> {
2618 let Inst{31-20} = 0xf3a;
2619 let Inst{15-14} = 0b10;
2620 let Inst{12} = 0;
2621 let Inst{10-8} = 0b000;
2622 let Inst{7-4} = 0b1111;
2623}
2624
Johnny Chen6341c5a2010-02-25 20:25:24 +00002625// Secure Monitor Call is a system instruction -- for disassembly only
2626// Option = Inst{19-16}
2627def t2SMC : T2I<(outs), (ins i32imm:$opt), NoItinerary, "smc", "\t$opt",
2628 [/* For disassembly only; pattern left blank */]> {
2629 let Inst{31-27} = 0b11110;
2630 let Inst{26-20} = 0b1111111;
2631 let Inst{15-12} = 0b1000;
2632}
2633
2634// Store Return State is a system instruction -- for disassembly only
2635def t2SRSDBW : T2I<(outs),(ins i32imm:$mode),NoItinerary,"srsdb","\tsp!, $mode",
2636 [/* For disassembly only; pattern left blank */]> {
2637 let Inst{31-27} = 0b11101;
2638 let Inst{26-20} = 0b0000010; // W = 1
2639}
2640
2641def t2SRSDB : T2I<(outs),(ins i32imm:$mode),NoItinerary,"srsdb","\tsp, $mode",
2642 [/* For disassembly only; pattern left blank */]> {
2643 let Inst{31-27} = 0b11101;
2644 let Inst{26-20} = 0b0000000; // W = 0
2645}
2646
2647def t2SRSIAW : T2I<(outs),(ins i32imm:$mode),NoItinerary,"srsia","\tsp!, $mode",
2648 [/* For disassembly only; pattern left blank */]> {
2649 let Inst{31-27} = 0b11101;
2650 let Inst{26-20} = 0b0011010; // W = 1
2651}
2652
2653def t2SRSIA : T2I<(outs), (ins i32imm:$mode),NoItinerary,"srsia","\tsp, $mode",
2654 [/* For disassembly only; pattern left blank */]> {
2655 let Inst{31-27} = 0b11101;
2656 let Inst{26-20} = 0b0011000; // W = 0
2657}
2658
2659// Return From Exception is a system instruction -- for disassembly only
2660def t2RFEDBW : T2I<(outs), (ins GPR:$base), NoItinerary, "rfedb", "\t$base!",
2661 [/* For disassembly only; pattern left blank */]> {
2662 let Inst{31-27} = 0b11101;
2663 let Inst{26-20} = 0b0000011; // W = 1
2664}
2665
2666def t2RFEDB : T2I<(outs), (ins GPR:$base), NoItinerary, "rfeab", "\t$base",
2667 [/* For disassembly only; pattern left blank */]> {
2668 let Inst{31-27} = 0b11101;
2669 let Inst{26-20} = 0b0000001; // W = 0
2670}
2671
2672def t2RFEIAW : T2I<(outs), (ins GPR:$base), NoItinerary, "rfeia", "\t$base!",
2673 [/* For disassembly only; pattern left blank */]> {
2674 let Inst{31-27} = 0b11101;
2675 let Inst{26-20} = 0b0011011; // W = 1
2676}
2677
2678def t2RFEIA : T2I<(outs), (ins GPR:$base), NoItinerary, "rfeia", "\t$base",
2679 [/* For disassembly only; pattern left blank */]> {
2680 let Inst{31-27} = 0b11101;
2681 let Inst{26-20} = 0b0011001; // W = 0
2682}
2683
Evan Chengf49810c2009-06-23 17:48:47 +00002684//===----------------------------------------------------------------------===//
2685// Non-Instruction Patterns
2686//
2687
Jim Grosbach65b7f3a2009-10-21 20:44:34 +00002688// Two piece so_imms.
2689def : T2Pat<(or GPR:$LHS, t2_so_imm2part:$RHS),
2690 (t2ORRri (t2ORRri GPR:$LHS, (t2_so_imm2part_1 imm:$RHS)),
2691 (t2_so_imm2part_2 imm:$RHS))>;
2692def : T2Pat<(xor GPR:$LHS, t2_so_imm2part:$RHS),
2693 (t2EORri (t2EORri GPR:$LHS, (t2_so_imm2part_1 imm:$RHS)),
2694 (t2_so_imm2part_2 imm:$RHS))>;
2695def : T2Pat<(add GPR:$LHS, t2_so_imm2part:$RHS),
2696 (t2ADDri (t2ADDri GPR:$LHS, (t2_so_imm2part_1 imm:$RHS)),
2697 (t2_so_imm2part_2 imm:$RHS))>;
Jim Grosbach15e6ef82009-11-23 20:35:53 +00002698def : T2Pat<(add GPR:$LHS, t2_so_neg_imm2part:$RHS),
2699 (t2SUBri (t2SUBri GPR:$LHS, (t2_so_neg_imm2part_1 imm:$RHS)),
2700 (t2_so_neg_imm2part_2 imm:$RHS))>;
Jim Grosbach65b7f3a2009-10-21 20:44:34 +00002701
Evan Cheng5adb66a2009-09-28 09:14:39 +00002702// 32-bit immediate using movw + movt.
2703// This is a single pseudo instruction to make it re-materializable. Remove
2704// when we can do generalized remat.
2705let isReMaterializable = 1 in
2706def t2MOVi32imm : T2Ix2<(outs GPR:$dst), (ins i32imm:$src), IIC_iMOVi,
Evan Cheng699beba2009-10-27 00:08:59 +00002707 "movw", "\t$dst, ${src:lo16}\n\tmovt${p}\t$dst, ${src:hi16}",
Evan Cheng5adb66a2009-09-28 09:14:39 +00002708 [(set GPR:$dst, (i32 imm:$src))]>;
Evan Chengb9803a82009-11-06 23:52:48 +00002709
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +00002710// ConstantPool, GlobalAddress, and JumpTable
2711def : T2Pat<(ARMWrapper tglobaladdr :$dst), (t2LEApcrel tglobaladdr :$dst)>,
2712 Requires<[IsThumb2, DontUseMovt]>;
2713def : T2Pat<(ARMWrapper tconstpool :$dst), (t2LEApcrel tconstpool :$dst)>;
2714def : T2Pat<(ARMWrapper tglobaladdr :$dst), (t2MOVi32imm tglobaladdr :$dst)>,
2715 Requires<[IsThumb2, UseMovt]>;
2716
2717def : T2Pat<(ARMWrapperJT tjumptable:$dst, imm:$id),
2718 (t2LEApcrelJT tjumptable:$dst, imm:$id)>;
2719
Evan Chengb9803a82009-11-06 23:52:48 +00002720// Pseudo instruction that combines ldr from constpool and add pc. This should
2721// be expanded into two instructions late to allow if-conversion and
2722// scheduling.
Dan Gohmanbc9d98b2010-02-27 23:47:46 +00002723let canFoldAsLoad = 1, isReMaterializable = 1 in
Evan Chengb9803a82009-11-06 23:52:48 +00002724def t2LDRpci_pic : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr, pclabel:$cp),
Jim Grosbach18f30e62010-06-02 21:53:11 +00002725 NoItinerary,
2726 "${:comment} ldr.w\t$dst, $addr\n$cp:\n\tadd\t$dst, pc",
Evan Chengb9803a82009-11-06 23:52:48 +00002727 [(set GPR:$dst, (ARMpic_add (load (ARMWrapper tconstpool:$addr)),
2728 imm:$cp))]>,
2729 Requires<[IsThumb2]>;
Johnny Chen23336552010-02-25 18:46:43 +00002730
2731//===----------------------------------------------------------------------===//
2732// Move between special register and ARM core register -- for disassembly only
2733//
2734
2735// Rd = Instr{11-8}
2736def t2MRS : T2I<(outs GPR:$dst), (ins), NoItinerary, "mrs", "\t$dst, cpsr",
2737 [/* For disassembly only; pattern left blank */]> {
2738 let Inst{31-27} = 0b11110;
2739 let Inst{26} = 0;
2740 let Inst{25-21} = 0b11111;
2741 let Inst{20} = 0; // The R bit.
2742 let Inst{15-14} = 0b10;
2743 let Inst{12} = 0;
2744}
2745
2746// Rd = Instr{11-8}
2747def t2MRSsys : T2I<(outs GPR:$dst), (ins), NoItinerary, "mrs", "\t$dst, spsr",
2748 [/* For disassembly only; pattern left blank */]> {
2749 let Inst{31-27} = 0b11110;
2750 let Inst{26} = 0;
2751 let Inst{25-21} = 0b11111;
2752 let Inst{20} = 1; // The R bit.
2753 let Inst{15-14} = 0b10;
2754 let Inst{12} = 0;
2755}
2756
Johnny Chen23336552010-02-25 18:46:43 +00002757// Rn = Inst{19-16}
Johnny Chendd0f3cf2010-03-10 18:59:38 +00002758def t2MSR : T2I<(outs), (ins GPR:$src, msr_mask:$mask), NoItinerary, "msr",
2759 "\tcpsr$mask, $src",
Johnny Chen23336552010-02-25 18:46:43 +00002760 [/* For disassembly only; pattern left blank */]> {
2761 let Inst{31-27} = 0b11110;
2762 let Inst{26} = 0;
2763 let Inst{25-21} = 0b11100;
2764 let Inst{20} = 0; // The R bit.
2765 let Inst{15-14} = 0b10;
2766 let Inst{12} = 0;
2767}
2768
Johnny Chen23336552010-02-25 18:46:43 +00002769// Rn = Inst{19-16}
Johnny Chendd0f3cf2010-03-10 18:59:38 +00002770def t2MSRsys : T2I<(outs), (ins GPR:$src, msr_mask:$mask), NoItinerary, "msr",
2771 "\tspsr$mask, $src",
Johnny Chen23336552010-02-25 18:46:43 +00002772 [/* For disassembly only; pattern left blank */]> {
2773 let Inst{31-27} = 0b11110;
2774 let Inst{26} = 0;
2775 let Inst{25-21} = 0b11100;
2776 let Inst{20} = 1; // The R bit.
2777 let Inst{15-14} = 0b10;
2778 let Inst{12} = 0;
2779}