blob: 0342db4696b122e6b5cf845fd50555350aa15ccc [file] [log] [blame]
Jia Liu31d157a2012-02-18 12:03:15 +00001//===-- SparcInstrInfo.cpp - Sparc Instruction Information ----------------===//
Misha Brukmanb5f662f2005-04-21 23:30:14 +00002//
Brian Gaekee785e532004-02-25 19:28:19 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Misha Brukmanb5f662f2005-04-21 23:30:14 +00007//
Brian Gaekee785e532004-02-25 19:28:19 +00008//===----------------------------------------------------------------------===//
9//
Chris Lattner7c90f732006-02-05 05:50:24 +000010// This file contains the Sparc implementation of the TargetInstrInfo class.
Brian Gaekee785e532004-02-25 19:28:19 +000011//
12//===----------------------------------------------------------------------===//
13
Chris Lattner7c90f732006-02-05 05:50:24 +000014#include "SparcInstrInfo.h"
15#include "Sparc.h"
Evan Cheng59ee62d2011-07-11 03:57:24 +000016#include "SparcMachineFunctionInfo.h"
17#include "SparcSubtarget.h"
Chandler Carruthd04a8d42012-12-03 16:50:05 +000018#include "llvm/ADT/STLExtras.h"
19#include "llvm/ADT/SmallVector.h"
Venkatraman Govindarajueb4a55c2013-06-26 12:40:16 +000020#include "llvm/CodeGen/MachineFrameInfo.h"
Brian Gaekee785e532004-02-25 19:28:19 +000021#include "llvm/CodeGen/MachineInstrBuilder.h"
Venkatraman Govindarajueb4a55c2013-06-26 12:40:16 +000022#include "llvm/CodeGen/MachineMemOperand.h"
Chris Lattnerdb486a62009-09-15 17:46:24 +000023#include "llvm/CodeGen/MachineRegisterInfo.h"
Torok Edwinc25e7582009-07-11 20:10:48 +000024#include "llvm/Support/ErrorHandling.h"
Evan Cheng3e74d6f2011-08-24 18:08:43 +000025#include "llvm/Support/TargetRegistry.h"
Evan Cheng22fee2d2011-06-28 20:07:07 +000026
Evan Cheng4db3cff2011-07-01 17:57:27 +000027#define GET_INSTRINFO_CTOR
Evan Cheng22fee2d2011-06-28 20:07:07 +000028#include "SparcGenInstrInfo.inc"
29
Chris Lattner1ddf4752004-02-29 05:59:33 +000030using namespace llvm;
Brian Gaekee785e532004-02-25 19:28:19 +000031
Chris Lattner7c90f732006-02-05 05:50:24 +000032SparcInstrInfo::SparcInstrInfo(SparcSubtarget &ST)
Evan Cheng4db3cff2011-07-01 17:57:27 +000033 : SparcGenInstrInfo(SP::ADJCALLSTACKDOWN, SP::ADJCALLSTACKUP),
Bill Wendlingc1dcb8d2013-06-07 20:35:25 +000034 RI(ST), Subtarget(ST) {
Brian Gaekee785e532004-02-25 19:28:19 +000035}
36
Chris Lattner5ccc7222006-02-03 06:44:54 +000037/// isLoadFromStackSlot - If the specified machine instruction is a direct
38/// load from a stack slot, return the virtual or physical register number of
39/// the destination along with the FrameIndex of the loaded stack slot. If
40/// not, return 0. This predicate must return 0 if the instruction has
41/// any side effects other than loading from the stack slot.
Dan Gohmancbad42c2008-11-18 19:49:32 +000042unsigned SparcInstrInfo::isLoadFromStackSlot(const MachineInstr *MI,
Chris Lattner7c90f732006-02-05 05:50:24 +000043 int &FrameIndex) const {
44 if (MI->getOpcode() == SP::LDri ||
Jakob Stoklund Olesen5e5b78c2013-05-20 00:53:25 +000045 MI->getOpcode() == SP::LDXri ||
Chris Lattner7c90f732006-02-05 05:50:24 +000046 MI->getOpcode() == SP::LDFri ||
Venkatraman Govindaraju6ee08572013-09-02 18:32:45 +000047 MI->getOpcode() == SP::LDDFri ||
48 MI->getOpcode() == SP::LDQFri) {
Dan Gohmand735b802008-10-03 15:45:36 +000049 if (MI->getOperand(1).isFI() && MI->getOperand(2).isImm() &&
Chris Lattner9a1ceae2007-12-30 20:49:49 +000050 MI->getOperand(2).getImm() == 0) {
Chris Lattner8aa797a2007-12-30 23:10:15 +000051 FrameIndex = MI->getOperand(1).getIndex();
Chris Lattner5ccc7222006-02-03 06:44:54 +000052 return MI->getOperand(0).getReg();
53 }
54 }
55 return 0;
56}
57
58/// isStoreToStackSlot - If the specified machine instruction is a direct
59/// store to a stack slot, return the virtual or physical register number of
60/// the source reg along with the FrameIndex of the loaded stack slot. If
61/// not, return 0. This predicate must return 0 if the instruction has
62/// any side effects other than storing to the stack slot.
Dan Gohmancbad42c2008-11-18 19:49:32 +000063unsigned SparcInstrInfo::isStoreToStackSlot(const MachineInstr *MI,
Chris Lattner7c90f732006-02-05 05:50:24 +000064 int &FrameIndex) const {
65 if (MI->getOpcode() == SP::STri ||
Jakob Stoklund Olesen5e5b78c2013-05-20 00:53:25 +000066 MI->getOpcode() == SP::STXri ||
Chris Lattner7c90f732006-02-05 05:50:24 +000067 MI->getOpcode() == SP::STFri ||
Venkatraman Govindaraju6ee08572013-09-02 18:32:45 +000068 MI->getOpcode() == SP::STDFri ||
69 MI->getOpcode() == SP::STQFri) {
Dan Gohmand735b802008-10-03 15:45:36 +000070 if (MI->getOperand(0).isFI() && MI->getOperand(1).isImm() &&
Chris Lattner9a1ceae2007-12-30 20:49:49 +000071 MI->getOperand(1).getImm() == 0) {
Chris Lattner8aa797a2007-12-30 23:10:15 +000072 FrameIndex = MI->getOperand(0).getIndex();
Chris Lattner5ccc7222006-02-03 06:44:54 +000073 return MI->getOperand(2).getReg();
74 }
75 }
76 return 0;
77}
Chris Lattnere87146a2006-10-24 16:39:19 +000078
Venkatraman Govindarajuc1a62832011-01-16 03:15:11 +000079static bool IsIntegerCC(unsigned CC)
80{
81 return (CC <= SPCC::ICC_VC);
82}
83
84
85static SPCC::CondCodes GetOppositeBranchCondition(SPCC::CondCodes CC)
86{
87 switch(CC) {
Venkatraman Govindarajuc1a62832011-01-16 03:15:11 +000088 case SPCC::ICC_NE: return SPCC::ICC_E;
89 case SPCC::ICC_E: return SPCC::ICC_NE;
90 case SPCC::ICC_G: return SPCC::ICC_LE;
91 case SPCC::ICC_LE: return SPCC::ICC_G;
92 case SPCC::ICC_GE: return SPCC::ICC_L;
93 case SPCC::ICC_L: return SPCC::ICC_GE;
94 case SPCC::ICC_GU: return SPCC::ICC_LEU;
95 case SPCC::ICC_LEU: return SPCC::ICC_GU;
96 case SPCC::ICC_CC: return SPCC::ICC_CS;
97 case SPCC::ICC_CS: return SPCC::ICC_CC;
98 case SPCC::ICC_POS: return SPCC::ICC_NEG;
99 case SPCC::ICC_NEG: return SPCC::ICC_POS;
100 case SPCC::ICC_VC: return SPCC::ICC_VS;
101 case SPCC::ICC_VS: return SPCC::ICC_VC;
102
103 case SPCC::FCC_U: return SPCC::FCC_O;
104 case SPCC::FCC_O: return SPCC::FCC_U;
105 case SPCC::FCC_G: return SPCC::FCC_LE;
106 case SPCC::FCC_LE: return SPCC::FCC_G;
107 case SPCC::FCC_UG: return SPCC::FCC_ULE;
108 case SPCC::FCC_ULE: return SPCC::FCC_UG;
109 case SPCC::FCC_L: return SPCC::FCC_GE;
110 case SPCC::FCC_GE: return SPCC::FCC_L;
111 case SPCC::FCC_UL: return SPCC::FCC_UGE;
112 case SPCC::FCC_UGE: return SPCC::FCC_UL;
113 case SPCC::FCC_LG: return SPCC::FCC_UE;
114 case SPCC::FCC_UE: return SPCC::FCC_LG;
115 case SPCC::FCC_NE: return SPCC::FCC_E;
116 case SPCC::FCC_E: return SPCC::FCC_NE;
117 }
Benjamin Kramere4ad5822012-01-10 20:47:20 +0000118 llvm_unreachable("Invalid cond code");
Venkatraman Govindarajuc1a62832011-01-16 03:15:11 +0000119}
120
Venkatraman Govindarajuc1a62832011-01-16 03:15:11 +0000121bool SparcInstrInfo::AnalyzeBranch(MachineBasicBlock &MBB,
122 MachineBasicBlock *&TBB,
123 MachineBasicBlock *&FBB,
124 SmallVectorImpl<MachineOperand> &Cond,
125 bool AllowModify) const
126{
127
128 MachineBasicBlock::iterator I = MBB.end();
129 MachineBasicBlock::iterator UnCondBrIter = MBB.end();
130 while (I != MBB.begin()) {
131 --I;
132
133 if (I->isDebugValue())
134 continue;
135
Venkatraman Govindaraju1e06bcb2013-06-04 18:33:25 +0000136 // When we see a non-terminator, we are done.
Venkatraman Govindarajuc1a62832011-01-16 03:15:11 +0000137 if (!isUnpredicatedTerminator(I))
138 break;
139
Venkatraman Govindaraju1e06bcb2013-06-04 18:33:25 +0000140 // Terminator is not a branch.
Evan Cheng5a96b3d2011-12-07 07:15:52 +0000141 if (!I->isBranch())
Venkatraman Govindarajuc1a62832011-01-16 03:15:11 +0000142 return true;
143
Venkatraman Govindaraju1e06bcb2013-06-04 18:33:25 +0000144 // Handle Unconditional branches.
Venkatraman Govindarajuc1a62832011-01-16 03:15:11 +0000145 if (I->getOpcode() == SP::BA) {
146 UnCondBrIter = I;
147
148 if (!AllowModify) {
149 TBB = I->getOperand(0).getMBB();
150 continue;
151 }
152
153 while (llvm::next(I) != MBB.end())
154 llvm::next(I)->eraseFromParent();
155
156 Cond.clear();
157 FBB = 0;
158
159 if (MBB.isLayoutSuccessor(I->getOperand(0).getMBB())) {
160 TBB = 0;
161 I->eraseFromParent();
162 I = MBB.end();
163 UnCondBrIter = MBB.end();
164 continue;
165 }
166
167 TBB = I->getOperand(0).getMBB();
168 continue;
169 }
170
171 unsigned Opcode = I->getOpcode();
172 if (Opcode != SP::BCOND && Opcode != SP::FBCOND)
Venkatraman Govindaraju1e06bcb2013-06-04 18:33:25 +0000173 return true; // Unknown Opcode.
Venkatraman Govindarajuc1a62832011-01-16 03:15:11 +0000174
175 SPCC::CondCodes BranchCode = (SPCC::CondCodes)I->getOperand(1).getImm();
176
177 if (Cond.empty()) {
178 MachineBasicBlock *TargetBB = I->getOperand(0).getMBB();
179 if (AllowModify && UnCondBrIter != MBB.end() &&
180 MBB.isLayoutSuccessor(TargetBB)) {
181
Venkatraman Govindaraju1e06bcb2013-06-04 18:33:25 +0000182 // Transform the code
Venkatraman Govindarajuc1a62832011-01-16 03:15:11 +0000183 //
184 // brCC L1
185 // ba L2
186 // L1:
187 // ..
188 // L2:
189 //
190 // into
191 //
192 // brnCC L2
193 // L1:
194 // ...
195 // L2:
196 //
197 BranchCode = GetOppositeBranchCondition(BranchCode);
198 MachineBasicBlock::iterator OldInst = I;
199 BuildMI(MBB, UnCondBrIter, MBB.findDebugLoc(I), get(Opcode))
200 .addMBB(UnCondBrIter->getOperand(0).getMBB()).addImm(BranchCode);
201 BuildMI(MBB, UnCondBrIter, MBB.findDebugLoc(I), get(SP::BA))
202 .addMBB(TargetBB);
Venkatraman Govindaraju80b1ae92011-12-03 21:24:48 +0000203
Venkatraman Govindarajuc1a62832011-01-16 03:15:11 +0000204 OldInst->eraseFromParent();
205 UnCondBrIter->eraseFromParent();
206
207 UnCondBrIter = MBB.end();
208 I = MBB.end();
209 continue;
210 }
211 FBB = TBB;
212 TBB = I->getOperand(0).getMBB();
213 Cond.push_back(MachineOperand::CreateImm(BranchCode));
214 continue;
215 }
Venkatraman Govindaraju1e06bcb2013-06-04 18:33:25 +0000216 // FIXME: Handle subsequent conditional branches.
217 // For now, we can't handle multiple conditional branches.
Venkatraman Govindarajuc1a62832011-01-16 03:15:11 +0000218 return true;
219 }
220 return false;
221}
222
Evan Cheng6ae36262007-05-18 00:18:17 +0000223unsigned
224SparcInstrInfo::InsertBranch(MachineBasicBlock &MBB,MachineBasicBlock *TBB,
225 MachineBasicBlock *FBB,
Stuart Hastings3bf91252010-06-17 22:43:56 +0000226 const SmallVectorImpl<MachineOperand> &Cond,
Venkatraman Govindarajuc1a62832011-01-16 03:15:11 +0000227 DebugLoc DL) const {
228 assert(TBB && "InsertBranch must not be told to insert a fallthrough");
229 assert((Cond.size() == 1 || Cond.size() == 0) &&
230 "Sparc branch conditions should have one component!");
231
232 if (Cond.empty()) {
233 assert(!FBB && "Unconditional branch with multiple successors!");
234 BuildMI(&MBB, DL, get(SP::BA)).addMBB(TBB);
235 return 1;
236 }
237
Venkatraman Govindaraju1e06bcb2013-06-04 18:33:25 +0000238 // Conditional branch
Venkatraman Govindarajuc1a62832011-01-16 03:15:11 +0000239 unsigned CC = Cond[0].getImm();
240
241 if (IsIntegerCC(CC))
242 BuildMI(&MBB, DL, get(SP::BCOND)).addMBB(TBB).addImm(CC);
243 else
244 BuildMI(&MBB, DL, get(SP::FBCOND)).addMBB(TBB).addImm(CC);
245 if (!FBB)
246 return 1;
247
248 BuildMI(&MBB, DL, get(SP::BA)).addMBB(FBB);
249 return 2;
250}
251
252unsigned SparcInstrInfo::RemoveBranch(MachineBasicBlock &MBB) const
253{
254 MachineBasicBlock::iterator I = MBB.end();
255 unsigned Count = 0;
256 while (I != MBB.begin()) {
257 --I;
258
259 if (I->isDebugValue())
260 continue;
261
262 if (I->getOpcode() != SP::BA
263 && I->getOpcode() != SP::BCOND
264 && I->getOpcode() != SP::FBCOND)
265 break; // Not a branch
266
267 I->eraseFromParent();
268 I = MBB.end();
269 ++Count;
270 }
271 return Count;
Rafael Espindola3d7d39a2006-10-24 17:07:11 +0000272}
Owen Andersond10fd972007-12-31 06:32:00 +0000273
Jakob Stoklund Olesen8e18a1a2010-07-11 07:56:09 +0000274void SparcInstrInfo::copyPhysReg(MachineBasicBlock &MBB,
275 MachineBasicBlock::iterator I, DebugLoc DL,
276 unsigned DestReg, unsigned SrcReg,
277 bool KillSrc) const {
Venkatraman Govindaraju6ee08572013-09-02 18:32:45 +0000278 unsigned numSubRegs = 0;
279 unsigned movOpc = 0;
280 const unsigned *subRegIdx = 0;
281
282 const unsigned DFP_FP_SubRegsIdx[] = { SP::sub_even, SP::sub_odd };
283 const unsigned QFP_DFP_SubRegsIdx[] = { SP::sub_even64, SP::sub_odd64 };
284 const unsigned QFP_FP_SubRegsIdx[] = { SP::sub_even, SP::sub_odd,
285 SP::sub_odd64_then_sub_even,
286 SP::sub_odd64_then_sub_odd };
287
Jakob Stoklund Olesen8e18a1a2010-07-11 07:56:09 +0000288 if (SP::IntRegsRegClass.contains(DestReg, SrcReg))
289 BuildMI(MBB, I, DL, get(SP::ORrr), DestReg).addReg(SP::G0)
290 .addReg(SrcReg, getKillRegState(KillSrc));
291 else if (SP::FPRegsRegClass.contains(DestReg, SrcReg))
292 BuildMI(MBB, I, DL, get(SP::FMOVS), DestReg)
293 .addReg(SrcReg, getKillRegState(KillSrc));
Venkatraman Govindaraju17999212013-06-08 15:32:59 +0000294 else if (SP::DFPRegsRegClass.contains(DestReg, SrcReg)) {
295 if (Subtarget.isV9()) {
296 BuildMI(MBB, I, DL, get(SP::FMOVD), DestReg)
297 .addReg(SrcReg, getKillRegState(KillSrc));
298 } else {
299 // Use two FMOVS instructions.
Venkatraman Govindaraju6ee08572013-09-02 18:32:45 +0000300 subRegIdx = DFP_FP_SubRegsIdx;
301 numSubRegs = 2;
302 movOpc = SP::FMOVS;
303 }
304 } else if (SP::QFPRegsRegClass.contains(DestReg, SrcReg)) {
305 if (Subtarget.isV9()) {
306 if (Subtarget.hasHardQuad()) {
307 BuildMI(MBB, I, DL, get(SP::FMOVQ), DestReg)
308 .addReg(SrcReg, getKillRegState(KillSrc));
309 } else {
310 // Use two FMOVD instructions.
311 subRegIdx = QFP_DFP_SubRegsIdx;
312 numSubRegs = 2;
313 movOpc = SP::FMOVD;
Venkatraman Govindaraju17999212013-06-08 15:32:59 +0000314 }
Venkatraman Govindaraju6ee08572013-09-02 18:32:45 +0000315 } else {
316 // Use four FMOVS instructions.
317 subRegIdx = QFP_FP_SubRegsIdx;
318 numSubRegs = 4;
319 movOpc = SP::FMOVS;
Venkatraman Govindaraju17999212013-06-08 15:32:59 +0000320 }
321 } else
Jakob Stoklund Olesen8e18a1a2010-07-11 07:56:09 +0000322 llvm_unreachable("Impossible reg-to-reg copy");
Venkatraman Govindaraju6ee08572013-09-02 18:32:45 +0000323
324 if (numSubRegs == 0 || subRegIdx == 0 || movOpc == 0)
325 return;
326
327 const TargetRegisterInfo *TRI = &getRegisterInfo();
328 MachineInstr *MovMI = 0;
329
330 for (unsigned i = 0; i != numSubRegs; ++i) {
331 unsigned Dst = TRI->getSubReg(DestReg, subRegIdx[i]);
332 unsigned Src = TRI->getSubReg(SrcReg, subRegIdx[i]);
333 assert(Dst && Src && "Bad sub-register");
334
335 MovMI = BuildMI(MBB, I, DL, get(movOpc), Dst).addReg(Src);
336 }
337 // Add implicit super-register defs and kills to the last MovMI.
338 MovMI->addRegisterDefined(DestReg, TRI);
339 if (KillSrc)
340 MovMI->addRegisterKilled(SrcReg, TRI);
Owen Andersond10fd972007-12-31 06:32:00 +0000341}
Owen Andersonf6372aa2008-01-01 21:11:32 +0000342
343void SparcInstrInfo::
344storeRegToStackSlot(MachineBasicBlock &MBB, MachineBasicBlock::iterator I,
345 unsigned SrcReg, bool isKill, int FI,
Evan Cheng746ad692010-05-06 19:06:44 +0000346 const TargetRegisterClass *RC,
347 const TargetRegisterInfo *TRI) const {
Chris Lattnerc7f3ace2010-04-02 20:16:16 +0000348 DebugLoc DL;
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000349 if (I != MBB.end()) DL = I->getDebugLoc();
350
Venkatraman Govindarajueb4a55c2013-06-26 12:40:16 +0000351 MachineFunction *MF = MBB.getParent();
352 const MachineFrameInfo &MFI = *MF->getFrameInfo();
353 MachineMemOperand *MMO =
354 MF->getMachineMemOperand(MachinePointerInfo::getFixedStack(FI),
355 MachineMemOperand::MOStore,
356 MFI.getObjectSize(FI),
357 MFI.getObjectAlignment(FI));
358
Owen Andersonf6372aa2008-01-01 21:11:32 +0000359 // On the order of operands here: think "[FrameIdx + 0] = SrcReg".
Venkatraman Govindaraju6ee08572013-09-02 18:32:45 +0000360 if (RC == &SP::I64RegsRegClass)
Jakob Stoklund Olesen5e5b78c2013-05-20 00:53:25 +0000361 BuildMI(MBB, I, DL, get(SP::STXri)).addFrameIndex(FI).addImm(0)
Venkatraman Govindarajueb4a55c2013-06-26 12:40:16 +0000362 .addReg(SrcReg, getKillRegState(isKill)).addMemOperand(MMO);
Jakob Stoklund Olesen5e5b78c2013-05-20 00:53:25 +0000363 else if (RC == &SP::IntRegsRegClass)
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000364 BuildMI(MBB, I, DL, get(SP::STri)).addFrameIndex(FI).addImm(0)
Venkatraman Govindarajueb4a55c2013-06-26 12:40:16 +0000365 .addReg(SrcReg, getKillRegState(isKill)).addMemOperand(MMO);
Craig Topperc9099502012-04-20 06:31:50 +0000366 else if (RC == &SP::FPRegsRegClass)
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000367 BuildMI(MBB, I, DL, get(SP::STFri)).addFrameIndex(FI).addImm(0)
Venkatraman Govindarajueb4a55c2013-06-26 12:40:16 +0000368 .addReg(SrcReg, getKillRegState(isKill)).addMemOperand(MMO);
Venkatraman Govindaraju6ee08572013-09-02 18:32:45 +0000369 else if (SP::DFPRegsRegClass.hasSubClassEq(RC))
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000370 BuildMI(MBB, I, DL, get(SP::STDFri)).addFrameIndex(FI).addImm(0)
Venkatraman Govindarajueb4a55c2013-06-26 12:40:16 +0000371 .addReg(SrcReg, getKillRegState(isKill)).addMemOperand(MMO);
Venkatraman Govindaraju6ee08572013-09-02 18:32:45 +0000372 else if (SP::QFPRegsRegClass.hasSubClassEq(RC))
373 // Use STQFri irrespective of its legality. If STQ is not legal, it will be
374 // lowered into two STDs in eliminateFrameIndex.
375 BuildMI(MBB, I, DL, get(SP::STQFri)).addFrameIndex(FI).addImm(0)
376 .addReg(SrcReg, getKillRegState(isKill)).addMemOperand(MMO);
Owen Andersonf6372aa2008-01-01 21:11:32 +0000377 else
Torok Edwinc23197a2009-07-14 16:55:14 +0000378 llvm_unreachable("Can't store this register to stack slot");
Owen Andersonf6372aa2008-01-01 21:11:32 +0000379}
380
Owen Andersonf6372aa2008-01-01 21:11:32 +0000381void SparcInstrInfo::
382loadRegFromStackSlot(MachineBasicBlock &MBB, MachineBasicBlock::iterator I,
383 unsigned DestReg, int FI,
Evan Cheng746ad692010-05-06 19:06:44 +0000384 const TargetRegisterClass *RC,
385 const TargetRegisterInfo *TRI) const {
Chris Lattnerc7f3ace2010-04-02 20:16:16 +0000386 DebugLoc DL;
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000387 if (I != MBB.end()) DL = I->getDebugLoc();
388
Venkatraman Govindarajueb4a55c2013-06-26 12:40:16 +0000389 MachineFunction *MF = MBB.getParent();
390 const MachineFrameInfo &MFI = *MF->getFrameInfo();
391 MachineMemOperand *MMO =
392 MF->getMachineMemOperand(MachinePointerInfo::getFixedStack(FI),
393 MachineMemOperand::MOLoad,
394 MFI.getObjectSize(FI),
395 MFI.getObjectAlignment(FI));
396
Jakob Stoklund Olesen5e5b78c2013-05-20 00:53:25 +0000397 if (RC == &SP::I64RegsRegClass)
Venkatraman Govindarajueb4a55c2013-06-26 12:40:16 +0000398 BuildMI(MBB, I, DL, get(SP::LDXri), DestReg).addFrameIndex(FI).addImm(0)
399 .addMemOperand(MMO);
Jakob Stoklund Olesen5e5b78c2013-05-20 00:53:25 +0000400 else if (RC == &SP::IntRegsRegClass)
Venkatraman Govindarajueb4a55c2013-06-26 12:40:16 +0000401 BuildMI(MBB, I, DL, get(SP::LDri), DestReg).addFrameIndex(FI).addImm(0)
402 .addMemOperand(MMO);
Craig Topperc9099502012-04-20 06:31:50 +0000403 else if (RC == &SP::FPRegsRegClass)
Venkatraman Govindarajueb4a55c2013-06-26 12:40:16 +0000404 BuildMI(MBB, I, DL, get(SP::LDFri), DestReg).addFrameIndex(FI).addImm(0)
405 .addMemOperand(MMO);
Venkatraman Govindaraju6ee08572013-09-02 18:32:45 +0000406 else if (SP::DFPRegsRegClass.hasSubClassEq(RC))
Venkatraman Govindarajueb4a55c2013-06-26 12:40:16 +0000407 BuildMI(MBB, I, DL, get(SP::LDDFri), DestReg).addFrameIndex(FI).addImm(0)
408 .addMemOperand(MMO);
Venkatraman Govindaraju6ee08572013-09-02 18:32:45 +0000409 else if (SP::QFPRegsRegClass.hasSubClassEq(RC))
410 // Use LDQFri irrespective of its legality. If LDQ is not legal, it will be
411 // lowered into two LDDs in eliminateFrameIndex.
412 BuildMI(MBB, I, DL, get(SP::LDQFri), DestReg).addFrameIndex(FI).addImm(0)
413 .addMemOperand(MMO);
Owen Andersonf6372aa2008-01-01 21:11:32 +0000414 else
Torok Edwinc23197a2009-07-14 16:55:14 +0000415 llvm_unreachable("Can't load this register from stack slot");
Owen Andersonf6372aa2008-01-01 21:11:32 +0000416}
417
Chris Lattnerdb486a62009-09-15 17:46:24 +0000418unsigned SparcInstrInfo::getGlobalBaseReg(MachineFunction *MF) const
419{
420 SparcMachineFunctionInfo *SparcFI = MF->getInfo<SparcMachineFunctionInfo>();
421 unsigned GlobalBaseReg = SparcFI->getGlobalBaseReg();
422 if (GlobalBaseReg != 0)
423 return GlobalBaseReg;
424
425 // Insert the set of GlobalBaseReg into the first MBB of the function
426 MachineBasicBlock &FirstMBB = MF->front();
427 MachineBasicBlock::iterator MBBI = FirstMBB.begin();
428 MachineRegisterInfo &RegInfo = MF->getRegInfo();
429
430 GlobalBaseReg = RegInfo.createVirtualRegister(&SP::IntRegsRegClass);
431
432
Chris Lattnerc7f3ace2010-04-02 20:16:16 +0000433 DebugLoc dl;
Chris Lattnerdb486a62009-09-15 17:46:24 +0000434
435 BuildMI(FirstMBB, MBBI, dl, get(SP::GETPCX), GlobalBaseReg);
436 SparcFI->setGlobalBaseReg(GlobalBaseReg);
437 return GlobalBaseReg;
438}