blob: ad0bad22aa4fe57e9f3b29a26a530845e4678cdc [file] [log] [blame]
Dan Gohmana629b482008-12-08 17:50:35 +00001//===---- ScheduleDAGInstrs.cpp - MachineInstr Rescheduling ---------------===//
Dan Gohman343f0c02008-11-19 23:18:57 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
Dan Gohmana629b482008-12-08 17:50:35 +000010// This implements the ScheduleDAGInstrs class, which implements re-scheduling
11// of MachineInstrs.
Dan Gohman343f0c02008-11-19 23:18:57 +000012//
13//===----------------------------------------------------------------------===//
14
15#define DEBUG_TYPE "sched-instrs"
Dan Gohman8906f952009-07-17 20:58:59 +000016#include "llvm/Operator.h"
Dan Gohman3311a1f2009-01-30 02:49:14 +000017#include "llvm/Analysis/AliasAnalysis.h"
Dan Gohman5034dd32010-12-15 20:02:24 +000018#include "llvm/Analysis/ValueTracking.h"
Andrew Trickb4566a92012-02-22 06:08:11 +000019#include "llvm/CodeGen/LiveIntervalAnalysis.h"
Dan Gohman3f237442008-12-16 03:25:46 +000020#include "llvm/CodeGen/MachineFunctionPass.h"
Dan Gohmanc76909a2009-09-25 20:36:54 +000021#include "llvm/CodeGen/MachineMemOperand.h"
Dan Gohman3f237442008-12-16 03:25:46 +000022#include "llvm/CodeGen/MachineRegisterInfo.h"
Dan Gohman6a9041e2008-12-04 01:35:46 +000023#include "llvm/CodeGen/PseudoSourceValue.h"
Andrew Trickafc26572012-06-06 19:47:35 +000024#include "llvm/CodeGen/RegisterPressure.h"
Andrew Tricked395c82012-03-07 23:01:06 +000025#include "llvm/CodeGen/ScheduleDAGInstrs.h"
Evan Chengab8be962011-06-29 01:14:12 +000026#include "llvm/MC/MCInstrItineraries.h"
Dan Gohman343f0c02008-11-19 23:18:57 +000027#include "llvm/Target/TargetMachine.h"
28#include "llvm/Target/TargetInstrInfo.h"
29#include "llvm/Target/TargetRegisterInfo.h"
Evan Cheng5b1b44892011-07-01 21:01:15 +000030#include "llvm/Target/TargetSubtargetInfo.h"
Andrew Trickeb05b972012-05-15 18:59:41 +000031#include "llvm/Support/CommandLine.h"
Dan Gohman343f0c02008-11-19 23:18:57 +000032#include "llvm/Support/Debug.h"
33#include "llvm/Support/raw_ostream.h"
Dan Gohman3f237442008-12-16 03:25:46 +000034#include "llvm/ADT/SmallSet.h"
Andrew Trickeb05b972012-05-15 18:59:41 +000035#include "llvm/ADT/SmallPtrSet.h"
Dan Gohman343f0c02008-11-19 23:18:57 +000036using namespace llvm;
37
Andrew Trickeb05b972012-05-15 18:59:41 +000038static cl::opt<bool> EnableAASchedMI("enable-aa-sched-mi", cl::Hidden,
39 cl::ZeroOrMore, cl::init(false),
40 cl::desc("Enable use of AA during MI GAD construction"));
41
Dan Gohman79ce2762009-01-15 19:20:50 +000042ScheduleDAGInstrs::ScheduleDAGInstrs(MachineFunction &mf,
Dan Gohman3f237442008-12-16 03:25:46 +000043 const MachineLoopInfo &mli,
Andrew Trick5e920d72012-01-14 02:17:12 +000044 const MachineDominatorTree &mdt,
Andrew Trickb4566a92012-02-22 06:08:11 +000045 bool IsPostRAFlag,
46 LiveIntervals *lis)
Evan Cheng3ef1c872010-09-10 01:29:16 +000047 : ScheduleDAG(mf), MLI(mli), MDT(mdt), MFI(mf.getFrameInfo()),
Andrew Trickd790cad2012-03-07 23:00:59 +000048 InstrItins(mf.getTarget().getInstrItineraryData()), LIS(lis),
Andrew Tricka98f6002012-10-08 18:53:57 +000049 IsPostRA(IsPostRAFlag), CanHandleTerminators(false), LoopRegs(MDT),
50 FirstDbgValue(0) {
Andrew Trickb4566a92012-02-22 06:08:11 +000051 assert((IsPostRA || LIS) && "PreRA scheduling requires LiveIntervals");
Devang Patelcf4cc842011-06-02 20:07:12 +000052 DbgValues.clear();
Andrew Trickcc77b542012-02-22 06:08:13 +000053 assert(!(IsPostRA && MRI.getNumVirtRegs()) &&
Andrew Trick19273ae2012-02-21 04:51:23 +000054 "Virtual registers must be removed prior to PostRA scheduling");
Andrew Trick781ab472012-09-18 18:20:00 +000055
56 const TargetSubtargetInfo &ST = TM.getSubtarget<TargetSubtargetInfo>();
57 SchedModel.init(*ST.getSchedModel(), &ST, TII);
Evan Cheng38bdfc62009-10-18 19:58:47 +000058}
Dan Gohman343f0c02008-11-19 23:18:57 +000059
Dan Gohman3311a1f2009-01-30 02:49:14 +000060/// getUnderlyingObjectFromInt - This is the function that does the work of
61/// looking through basic ptrtoint+arithmetic+inttoptr sequences.
62static const Value *getUnderlyingObjectFromInt(const Value *V) {
63 do {
Dan Gohman8906f952009-07-17 20:58:59 +000064 if (const Operator *U = dyn_cast<Operator>(V)) {
Dan Gohman3311a1f2009-01-30 02:49:14 +000065 // If we find a ptrtoint, we can transfer control back to the
66 // regular getUnderlyingObjectFromInt.
Dan Gohman8906f952009-07-17 20:58:59 +000067 if (U->getOpcode() == Instruction::PtrToInt)
Dan Gohman3311a1f2009-01-30 02:49:14 +000068 return U->getOperand(0);
69 // If we find an add of a constant or a multiplied value, it's
70 // likely that the other operand will lead us to the base
71 // object. We don't have to worry about the case where the
Dan Gohman748f98f2009-08-07 01:26:06 +000072 // object address is somehow being computed by the multiply,
Dan Gohman3311a1f2009-01-30 02:49:14 +000073 // because our callers only care when the result is an
74 // identifibale object.
Dan Gohman8906f952009-07-17 20:58:59 +000075 if (U->getOpcode() != Instruction::Add ||
Dan Gohman3311a1f2009-01-30 02:49:14 +000076 (!isa<ConstantInt>(U->getOperand(1)) &&
Dan Gohman8906f952009-07-17 20:58:59 +000077 Operator::getOpcode(U->getOperand(1)) != Instruction::Mul))
Dan Gohman3311a1f2009-01-30 02:49:14 +000078 return V;
79 V = U->getOperand(0);
80 } else {
81 return V;
82 }
Duncan Sands1df98592010-02-16 11:11:14 +000083 assert(V->getType()->isIntegerTy() && "Unexpected operand type!");
Dan Gohman3311a1f2009-01-30 02:49:14 +000084 } while (1);
85}
86
Dan Gohman5034dd32010-12-15 20:02:24 +000087/// getUnderlyingObject - This is a wrapper around GetUnderlyingObject
Dan Gohman3311a1f2009-01-30 02:49:14 +000088/// and adds support for basic ptrtoint+arithmetic+inttoptr sequences.
89static const Value *getUnderlyingObject(const Value *V) {
90 // First just call Value::getUnderlyingObject to let it do what it does.
91 do {
Dan Gohman5034dd32010-12-15 20:02:24 +000092 V = GetUnderlyingObject(V);
Dan Gohman3311a1f2009-01-30 02:49:14 +000093 // If it found an inttoptr, use special code to continue climing.
Dan Gohman8906f952009-07-17 20:58:59 +000094 if (Operator::getOpcode(V) != Instruction::IntToPtr)
Dan Gohman3311a1f2009-01-30 02:49:14 +000095 break;
96 const Value *O = getUnderlyingObjectFromInt(cast<User>(V)->getOperand(0));
97 // If that succeeded in finding a pointer, continue the search.
Duncan Sands1df98592010-02-16 11:11:14 +000098 if (!O->getType()->isPointerTy())
Dan Gohman3311a1f2009-01-30 02:49:14 +000099 break;
100 V = O;
101 } while (1);
102 return V;
103}
104
105/// getUnderlyingObjectForInstr - If this machine instr has memory reference
106/// information and it can be tracked to a normal reference to a known
107/// object, return the Value for that object. Otherwise return null.
Evan Cheng38bdfc62009-10-18 19:58:47 +0000108static const Value *getUnderlyingObjectForInstr(const MachineInstr *MI,
David Goodwina9e61072009-11-03 20:15:00 +0000109 const MachineFrameInfo *MFI,
110 bool &MayAlias) {
111 MayAlias = true;
Dan Gohman3311a1f2009-01-30 02:49:14 +0000112 if (!MI->hasOneMemOperand() ||
Dan Gohmanc76909a2009-09-25 20:36:54 +0000113 !(*MI->memoperands_begin())->getValue() ||
114 (*MI->memoperands_begin())->isVolatile())
Dan Gohman3311a1f2009-01-30 02:49:14 +0000115 return 0;
116
Dan Gohmanc76909a2009-09-25 20:36:54 +0000117 const Value *V = (*MI->memoperands_begin())->getValue();
Dan Gohman3311a1f2009-01-30 02:49:14 +0000118 if (!V)
119 return 0;
120
121 V = getUnderlyingObject(V);
Evan Chengff89dcb2009-10-18 18:16:27 +0000122 if (const PseudoSourceValue *PSV = dyn_cast<PseudoSourceValue>(V)) {
123 // For now, ignore PseudoSourceValues which may alias LLVM IR values
124 // because the code that uses this function has no way to cope with
125 // such aliases.
Evan Cheng38bdfc62009-10-18 19:58:47 +0000126 if (PSV->isAliased(MFI))
Evan Chengff89dcb2009-10-18 18:16:27 +0000127 return 0;
Andrew Trickf405b1a2011-05-05 19:24:06 +0000128
David Goodwin980d4942009-11-09 19:22:17 +0000129 MayAlias = PSV->mayAlias(MFI);
Evan Chengff89dcb2009-10-18 18:16:27 +0000130 return V;
131 }
Dan Gohman3311a1f2009-01-30 02:49:14 +0000132
Evan Chengff89dcb2009-10-18 18:16:27 +0000133 if (isIdentifiedObject(V))
134 return V;
135
136 return 0;
Dan Gohman3311a1f2009-01-30 02:49:14 +0000137}
138
Andrew Trick918f38a2012-04-20 20:05:21 +0000139void ScheduleDAGInstrs::startBlock(MachineBasicBlock *bb) {
140 BB = bb;
Andrew Tricke8deca82011-10-07 06:33:09 +0000141 LoopRegs.Deps.clear();
Dan Gohman9e64bbb2009-02-10 23:27:53 +0000142 if (MachineLoop *ML = MLI.getLoopFor(BB))
Evan Cheng977679d2012-01-07 03:02:36 +0000143 if (BB == ML->getLoopLatch())
Dan Gohman9e64bbb2009-02-10 23:27:53 +0000144 LoopRegs.VisitLoop(ML);
Dan Gohman9e64bbb2009-02-10 23:27:53 +0000145}
146
Andrew Trick953be892012-03-07 23:00:49 +0000147void ScheduleDAGInstrs::finishBlock() {
Andrew Tricka30444a2012-04-20 20:24:33 +0000148 // Subclasses should no longer refer to the old block.
Andrew Trick918f38a2012-04-20 20:05:21 +0000149 BB = 0;
Andrew Trick47c14452012-03-07 05:21:52 +0000150}
151
Andrew Trick702d4892012-02-24 07:04:55 +0000152/// Initialize the map with the number of registers.
Andrew Trick035ec402012-03-07 23:00:57 +0000153void Reg2SUnitsMap::setRegLimit(unsigned Limit) {
Andrew Trick702d4892012-02-24 07:04:55 +0000154 PhysRegSet.setUniverse(Limit);
155 SUnits.resize(Limit);
156}
157
158/// Clear the map without deallocating storage.
Andrew Trick035ec402012-03-07 23:00:57 +0000159void Reg2SUnitsMap::clear() {
Andrew Trick702d4892012-02-24 07:04:55 +0000160 for (const_iterator I = reg_begin(), E = reg_end(); I != E; ++I) {
161 SUnits[*I].clear();
162 }
163 PhysRegSet.clear();
164}
165
Andrew Trick47c14452012-03-07 05:21:52 +0000166/// Initialize the DAG and common scheduler state for the current scheduling
167/// region. This does not actually create the DAG, only clears it. The
168/// scheduling driver may call BuildSchedGraph multiple times per scheduling
169/// region.
170void ScheduleDAGInstrs::enterRegion(MachineBasicBlock *bb,
171 MachineBasicBlock::iterator begin,
172 MachineBasicBlock::iterator end,
173 unsigned endcount) {
Andrew Trick918f38a2012-04-20 20:05:21 +0000174 assert(bb == BB && "startBlock should set BB");
Andrew Trick68675c62012-03-09 04:29:02 +0000175 RegionBegin = begin;
176 RegionEnd = end;
Andrew Trickcf46b5a2012-03-07 23:00:52 +0000177 EndIndex = endcount;
Andrew Trick17d35e52012-03-14 04:00:41 +0000178 MISUnitMap.clear();
Andrew Trick47c14452012-03-07 05:21:52 +0000179
Andrew Trick47c14452012-03-07 05:21:52 +0000180 ScheduleDAG::clearDAG();
181}
182
183/// Close the current scheduling region. Don't clear any state in case the
184/// driver wants to refer to the previous scheduling region.
185void ScheduleDAGInstrs::exitRegion() {
186 // Nothing to do.
187}
188
Andrew Trick953be892012-03-07 23:00:49 +0000189/// addSchedBarrierDeps - Add dependencies from instructions in the current
Evan Chengec6906b2010-10-23 02:10:46 +0000190/// list of instructions being scheduled to scheduling barrier by adding
191/// the exit SU to the register defs and use list. This is because we want to
192/// make sure instructions which define registers that are either used by
193/// the terminator or are live-out are properly scheduled. This is
194/// especially important when the definition latency of the return value(s)
195/// are too high to be hidden by the branch or when the liveout registers
196/// used by instructions in the fallthrough block.
Andrew Trick953be892012-03-07 23:00:49 +0000197void ScheduleDAGInstrs::addSchedBarrierDeps() {
Andrew Trick68675c62012-03-09 04:29:02 +0000198 MachineInstr *ExitMI = RegionEnd != BB->end() ? &*RegionEnd : 0;
Evan Chengec6906b2010-10-23 02:10:46 +0000199 ExitSU.setInstr(ExitMI);
200 bool AllDepKnown = ExitMI &&
Evan Cheng5a96b3d2011-12-07 07:15:52 +0000201 (ExitMI->isCall() || ExitMI->isBarrier());
Evan Chengec6906b2010-10-23 02:10:46 +0000202 if (ExitMI && AllDepKnown) {
203 // If it's a call or a barrier, add dependencies on the defs and uses of
204 // instruction.
205 for (unsigned i = 0, e = ExitMI->getNumOperands(); i != e; ++i) {
206 const MachineOperand &MO = ExitMI->getOperand(i);
207 if (!MO.isReg() || MO.isDef()) continue;
208 unsigned Reg = MO.getReg();
209 if (Reg == 0) continue;
210
Andrew Trick3c58ba82012-01-14 02:17:18 +0000211 if (TRI->isPhysicalRegister(Reg))
Andrew Trickffd25262012-08-23 00:39:43 +0000212 Uses[Reg].push_back(PhysRegSUOper(&ExitSU, -1));
Andrew Trickd3a74862012-03-16 05:04:25 +0000213 else {
Andrew Trick3c58ba82012-01-14 02:17:18 +0000214 assert(!IsPostRA && "Virtual register encountered after regalloc.");
Andrew Trickd3a74862012-03-16 05:04:25 +0000215 addVRegUseDeps(&ExitSU, i);
216 }
Evan Chengec6906b2010-10-23 02:10:46 +0000217 }
218 } else {
219 // For others, e.g. fallthrough, conditional branch, assume the exit
Evan Chengde5fa932010-10-27 23:17:17 +0000220 // uses all the registers that are livein to the successor blocks.
Benjamin Kramera82d5262012-03-16 17:38:19 +0000221 assert(Uses.empty() && "Uses in set before adding deps?");
Evan Chengde5fa932010-10-27 23:17:17 +0000222 for (MachineBasicBlock::succ_iterator SI = BB->succ_begin(),
223 SE = BB->succ_end(); SI != SE; ++SI)
224 for (MachineBasicBlock::livein_iterator I = (*SI)->livein_begin(),
Andrew Trickf405b1a2011-05-05 19:24:06 +0000225 E = (*SI)->livein_end(); I != E; ++I) {
Evan Chengde5fa932010-10-27 23:17:17 +0000226 unsigned Reg = *I;
Benjamin Kramera82d5262012-03-16 17:38:19 +0000227 if (!Uses.contains(Reg))
Andrew Trickffd25262012-08-23 00:39:43 +0000228 Uses[Reg].push_back(PhysRegSUOper(&ExitSU, -1));
Evan Chengde5fa932010-10-27 23:17:17 +0000229 }
Evan Chengec6906b2010-10-23 02:10:46 +0000230 }
231}
232
Andrew Trick81a682a2012-02-23 01:52:38 +0000233/// MO is an operand of SU's instruction that defines a physical register. Add
234/// data dependencies from SU to any uses of the physical register.
Andrew Trickffd25262012-08-23 00:39:43 +0000235void ScheduleDAGInstrs::addPhysRegDataDeps(SUnit *SU, unsigned OperIdx) {
236 const MachineOperand &MO = SU->getInstr()->getOperand(OperIdx);
Andrew Trick81a682a2012-02-23 01:52:38 +0000237 assert(MO.isDef() && "expect physreg def");
238
239 // Ask the target if address-backscheduling is desirable, and if so how much.
240 const TargetSubtargetInfo &ST = TM.getSubtarget<TargetSubtargetInfo>();
Andrew Trick81a682a2012-02-23 01:52:38 +0000241
Jakob Stoklund Olesen396618b2012-06-01 23:28:30 +0000242 for (MCRegAliasIterator Alias(MO.getReg(), TRI, true);
243 Alias.isValid(); ++Alias) {
Andrew Trick702d4892012-02-24 07:04:55 +0000244 if (!Uses.contains(*Alias))
Andrew Trick81a682a2012-02-23 01:52:38 +0000245 continue;
Andrew Trickffd25262012-08-23 00:39:43 +0000246 std::vector<PhysRegSUOper> &UseList = Uses[*Alias];
Andrew Trick81a682a2012-02-23 01:52:38 +0000247 for (unsigned i = 0, e = UseList.size(); i != e; ++i) {
Andrew Trickffd25262012-08-23 00:39:43 +0000248 SUnit *UseSU = UseList[i].SU;
Andrew Trick81a682a2012-02-23 01:52:38 +0000249 if (UseSU == SU)
250 continue;
Andrew Trick39817f92012-10-08 18:54:00 +0000251
252 SDep dep(SU, SDep::Data, 1, *Alias);
253
254 // Adjust the dependence latency using operand def/use information,
255 // then allow the target to perform its own adjustments.
Andrew Trickffd25262012-08-23 00:39:43 +0000256 int UseOp = UseList[i].OpIdx;
Andrew Trick39817f92012-10-08 18:54:00 +0000257 MachineInstr *RegUse = UseOp < 0 ? 0 : UseSU->getInstr();
Andrew Tricka98f6002012-10-08 18:53:57 +0000258 dep.setLatency(
259 SchedModel.computeOperandLatency(SU->getInstr(), OperIdx,
260 RegUse, UseOp, /*FindMin=*/false));
261 dep.setMinLatency(
262 SchedModel.computeOperandLatency(SU->getInstr(), OperIdx,
263 RegUse, UseOp, /*FindMin=*/true));
Andrew Trickb7e02892012-06-05 21:11:27 +0000264
Andrew Tricka98f6002012-10-08 18:53:57 +0000265 ST.adjustSchedDependency(SU, UseSU, dep);
Andrew Trick81a682a2012-02-23 01:52:38 +0000266 UseSU->addPred(dep);
267 }
268 }
269}
270
Andrew Trick7ebcaf42012-01-14 02:17:15 +0000271/// addPhysRegDeps - Add register dependencies (data, anti, and output) from
272/// this SUnit to following instructions in the same scheduling region that
273/// depend the physical register referenced at OperIdx.
274void ScheduleDAGInstrs::addPhysRegDeps(SUnit *SU, unsigned OperIdx) {
275 const MachineInstr *MI = SU->getInstr();
276 const MachineOperand &MO = MI->getOperand(OperIdx);
Andrew Trick7ebcaf42012-01-14 02:17:15 +0000277
278 // Optionally add output and anti dependencies. For anti
279 // dependencies we use a latency of 0 because for a multi-issue
280 // target we want to allow the defining instruction to issue
281 // in the same cycle as the using instruction.
282 // TODO: Using a latency of 1 here for output dependencies assumes
283 // there's no cost for reusing registers.
284 SDep::Kind Kind = MO.isUse() ? SDep::Anti : SDep::Output;
Jakob Stoklund Olesen396618b2012-06-01 23:28:30 +0000285 for (MCRegAliasIterator Alias(MO.getReg(), TRI, true);
286 Alias.isValid(); ++Alias) {
Andrew Trick702d4892012-02-24 07:04:55 +0000287 if (!Defs.contains(*Alias))
Andrew Trick81a682a2012-02-23 01:52:38 +0000288 continue;
Andrew Trickffd25262012-08-23 00:39:43 +0000289 std::vector<PhysRegSUOper> &DefList = Defs[*Alias];
Andrew Trick7ebcaf42012-01-14 02:17:15 +0000290 for (unsigned i = 0, e = DefList.size(); i != e; ++i) {
Andrew Trickffd25262012-08-23 00:39:43 +0000291 SUnit *DefSU = DefList[i].SU;
Andrew Trick7ebcaf42012-01-14 02:17:15 +0000292 if (DefSU == &ExitSU)
293 continue;
294 if (DefSU != SU &&
295 (Kind != SDep::Output || !MO.isDead() ||
296 !DefSU->getInstr()->registerDefIsDead(*Alias))) {
297 if (Kind == SDep::Anti)
298 DefSU->addPred(SDep(SU, Kind, 0, /*Reg=*/*Alias));
299 else {
300 unsigned AOLat = TII->getOutputLatency(InstrItins, MI, OperIdx,
301 DefSU->getInstr());
302 DefSU->addPred(SDep(SU, Kind, AOLat, /*Reg=*/*Alias));
303 }
304 }
305 }
306 }
307
Andrew Trick81a682a2012-02-23 01:52:38 +0000308 if (!MO.isDef()) {
309 // Either insert a new Reg2SUnits entry with an empty SUnits list, or
310 // retrieve the existing SUnits list for this register's uses.
311 // Push this SUnit on the use list.
Andrew Trickffd25262012-08-23 00:39:43 +0000312 Uses[MO.getReg()].push_back(PhysRegSUOper(SU, OperIdx));
Andrew Trick81a682a2012-02-23 01:52:38 +0000313 }
314 else {
Andrew Trickffd25262012-08-23 00:39:43 +0000315 addPhysRegDataDeps(SU, OperIdx);
Andrew Trick7ebcaf42012-01-14 02:17:15 +0000316
Andrew Trick81a682a2012-02-23 01:52:38 +0000317 // Either insert a new Reg2SUnits entry with an empty SUnits list, or
318 // retrieve the existing SUnits list for this register's defs.
Andrew Trickffd25262012-08-23 00:39:43 +0000319 std::vector<PhysRegSUOper> &DefList = Defs[MO.getReg()];
Andrew Trick7ebcaf42012-01-14 02:17:15 +0000320
321 // If a def is going to wrap back around to the top of the loop,
322 // backschedule it.
Andrew Tricka98f6002012-10-08 18:53:57 +0000323 if (DefList.empty()) {
Andrew Trick81a682a2012-02-23 01:52:38 +0000324 LoopDependencies::LoopDeps::iterator I = LoopRegs.Deps.find(MO.getReg());
Andrew Trick7ebcaf42012-01-14 02:17:15 +0000325 if (I != LoopRegs.Deps.end()) {
326 const MachineOperand *UseMO = I->second.first;
327 unsigned Count = I->second.second;
328 const MachineInstr *UseMI = UseMO->getParent();
329 unsigned UseMOIdx = UseMO - &UseMI->getOperand(0);
330 const MCInstrDesc &UseMCID = UseMI->getDesc();
331 // TODO: If we knew the total depth of the region here, we could
332 // handle the case where the whole loop is inside the region but
333 // is large enough that the isScheduleHigh trick isn't needed.
334 if (UseMOIdx < UseMCID.getNumOperands()) {
335 // Currently, we only support scheduling regions consisting of
336 // single basic blocks. Check to see if the instruction is in
337 // the same region by checking to see if it has the same parent.
338 if (UseMI->getParent() != MI->getParent()) {
339 unsigned Latency = SU->Latency;
Andrew Trick7ebcaf42012-01-14 02:17:15 +0000340 // This is a wild guess as to the portion of the latency which
341 // will be overlapped by work done outside the current
342 // scheduling region.
343 Latency -= std::min(Latency, Count);
344 // Add the artificial edge.
345 ExitSU.addPred(SDep(SU, SDep::Order, Latency,
346 /*Reg=*/0, /*isNormalMemory=*/false,
347 /*isMustAlias=*/false,
348 /*isArtificial=*/true));
Andrew Trick7ebcaf42012-01-14 02:17:15 +0000349 }
350 }
351 LoopRegs.Deps.erase(I);
352 }
353 }
354
Andrew Trick81a682a2012-02-23 01:52:38 +0000355 // clear this register's use list
Andrew Trick702d4892012-02-24 07:04:55 +0000356 if (Uses.contains(MO.getReg()))
357 Uses[MO.getReg()].clear();
Andrew Trick81a682a2012-02-23 01:52:38 +0000358
Andrew Trick7ebcaf42012-01-14 02:17:15 +0000359 if (!MO.isDead())
360 DefList.clear();
361
362 // Calls will not be reordered because of chain dependencies (see
363 // below). Since call operands are dead, calls may continue to be added
364 // to the DefList making dependence checking quadratic in the size of
365 // the block. Instead, we leave only one call at the back of the
366 // DefList.
367 if (SU->isCall) {
Andrew Trickffd25262012-08-23 00:39:43 +0000368 while (!DefList.empty() && DefList.back().SU->isCall)
Andrew Trick7ebcaf42012-01-14 02:17:15 +0000369 DefList.pop_back();
370 }
Andrew Trick81a682a2012-02-23 01:52:38 +0000371 // Defs are pushed in the order they are visited and never reordered.
Andrew Trickffd25262012-08-23 00:39:43 +0000372 DefList.push_back(PhysRegSUOper(SU, OperIdx));
Andrew Trick7ebcaf42012-01-14 02:17:15 +0000373 }
374}
375
Andrew Trick3c58ba82012-01-14 02:17:18 +0000376/// addVRegDefDeps - Add register output and data dependencies from this SUnit
377/// to instructions that occur later in the same scheduling region if they read
378/// from or write to the virtual register defined at OperIdx.
379///
380/// TODO: Hoist loop induction variable increments. This has to be
381/// reevaluated. Generally, IV scheduling should be done before coalescing.
382void ScheduleDAGInstrs::addVRegDefDeps(SUnit *SU, unsigned OperIdx) {
383 const MachineInstr *MI = SU->getInstr();
384 unsigned Reg = MI->getOperand(OperIdx).getReg();
385
Andrew Trick4b72ada2012-07-28 01:48:15 +0000386 // Singly defined vregs do not have output/anti dependencies.
Andrew Trick2fc09772012-02-22 18:34:49 +0000387 // The current operand is a def, so we have at least one.
Andrew Trick4b72ada2012-07-28 01:48:15 +0000388 // Check here if there are any others...
Andrew Trick8b5704f2012-07-30 23:48:17 +0000389 if (MRI.hasOneDef(Reg))
Andrew Trick4b72ada2012-07-28 01:48:15 +0000390 return;
Andrew Trickcc77b542012-02-22 06:08:13 +0000391
Andrew Trick3c58ba82012-01-14 02:17:18 +0000392 // Add output dependence to the next nearest def of this vreg.
393 //
394 // Unless this definition is dead, the output dependence should be
395 // transitively redundant with antidependencies from this definition's
396 // uses. We're conservative for now until we have a way to guarantee the uses
397 // are not eliminated sometime during scheduling. The output dependence edge
398 // is also useful if output latency exceeds def-use latency.
Andrew Trickc0ccb8b2012-04-20 20:05:28 +0000399 VReg2SUnitMap::iterator DefI = VRegDefs.find(Reg);
Andrew Trick8ae3ac72012-02-22 21:59:00 +0000400 if (DefI == VRegDefs.end())
401 VRegDefs.insert(VReg2SUnit(Reg, SU));
402 else {
403 SUnit *DefSU = DefI->SU;
404 if (DefSU != SU && DefSU != &ExitSU) {
405 unsigned OutLatency = TII->getOutputLatency(InstrItins, MI, OperIdx,
406 DefSU->getInstr());
407 DefSU->addPred(SDep(SU, SDep::Output, OutLatency, Reg));
408 }
409 DefI->SU = SU;
Andrew Trick3c58ba82012-01-14 02:17:18 +0000410 }
Andrew Trick3c58ba82012-01-14 02:17:18 +0000411}
412
Andrew Trickb4566a92012-02-22 06:08:11 +0000413/// addVRegUseDeps - Add a register data dependency if the instruction that
414/// defines the virtual register used at OperIdx is mapped to an SUnit. Add a
415/// register antidependency from this SUnit to instructions that occur later in
416/// the same scheduling region if they write the virtual register.
417///
418/// TODO: Handle ExitSU "uses" properly.
Andrew Trick3c58ba82012-01-14 02:17:18 +0000419void ScheduleDAGInstrs::addVRegUseDeps(SUnit *SU, unsigned OperIdx) {
Andrew Trickb4566a92012-02-22 06:08:11 +0000420 MachineInstr *MI = SU->getInstr();
421 unsigned Reg = MI->getOperand(OperIdx).getReg();
422
423 // Lookup this operand's reaching definition.
424 assert(LIS && "vreg dependencies requires LiveIntervals");
Jakob Stoklund Olesen93e29ce2012-05-20 02:44:38 +0000425 LiveRangeQuery LRQ(LIS->getInterval(Reg), LIS->getInstructionIndex(MI));
426 VNInfo *VNI = LRQ.valueIn();
Andrew Trickc3ad8852012-04-24 18:04:41 +0000427
Andrew Trick63d578b2012-02-23 03:16:24 +0000428 // VNI will be valid because MachineOperand::readsReg() is checked by caller.
Jakob Stoklund Olesen93e29ce2012-05-20 02:44:38 +0000429 assert(VNI && "No value to read by operand");
Andrew Trickb4566a92012-02-22 06:08:11 +0000430 MachineInstr *Def = LIS->getInstructionFromIndex(VNI->def);
Andrew Trick63d578b2012-02-23 03:16:24 +0000431 // Phis and other noninstructions (after coalescing) have a NULL Def.
Andrew Trickb4566a92012-02-22 06:08:11 +0000432 if (Def) {
433 SUnit *DefSU = getSUnit(Def);
434 if (DefSU) {
435 // The reaching Def lives within this scheduling region.
436 // Create a data dependence.
Andrew Trick39817f92012-10-08 18:54:00 +0000437 SDep dep(DefSU, SDep::Data, 1, Reg);
Andrew Tricka98f6002012-10-08 18:53:57 +0000438 // Adjust the dependence latency using operand def/use information, then
439 // allow the target to perform its own adjustments.
440 int DefOp = Def->findRegisterDefOperandIdx(Reg);
441 dep.setLatency(
442 SchedModel.computeOperandLatency(Def, DefOp, MI, OperIdx, false));
443 dep.setMinLatency(
444 SchedModel.computeOperandLatency(Def, DefOp, MI, OperIdx, true));
Andrew Trickb7e02892012-06-05 21:11:27 +0000445
Andrew Tricka98f6002012-10-08 18:53:57 +0000446 const TargetSubtargetInfo &ST = TM.getSubtarget<TargetSubtargetInfo>();
447 ST.adjustSchedDependency(DefSU, SU, const_cast<SDep &>(dep));
Andrew Trickb4566a92012-02-22 06:08:11 +0000448 SU->addPred(dep);
449 }
450 }
Andrew Trick3c58ba82012-01-14 02:17:18 +0000451
452 // Add antidependence to the following def of the vreg it uses.
Andrew Trickc0ccb8b2012-04-20 20:05:28 +0000453 VReg2SUnitMap::iterator DefI = VRegDefs.find(Reg);
Andrew Trick8ae3ac72012-02-22 21:59:00 +0000454 if (DefI != VRegDefs.end() && DefI->SU != SU)
455 DefI->SU->addPred(SDep(SU, SDep::Anti, 0, Reg));
Andrew Trickb4566a92012-02-22 06:08:11 +0000456}
Andrew Trick3c58ba82012-01-14 02:17:18 +0000457
Andrew Trickeb05b972012-05-15 18:59:41 +0000458/// Return true if MI is an instruction we are unable to reason about
459/// (like a call or something with unmodeled side effects).
460static inline bool isGlobalMemoryObject(AliasAnalysis *AA, MachineInstr *MI) {
461 if (MI->isCall() || MI->hasUnmodeledSideEffects() ||
Jakob Stoklund Olesenf036f7a2012-08-29 21:19:21 +0000462 (MI->hasOrderedMemoryRef() &&
Andrew Trickeb05b972012-05-15 18:59:41 +0000463 (!MI->mayLoad() || !MI->isInvariantLoad(AA))))
464 return true;
465 return false;
466}
467
468// This MI might have either incomplete info, or known to be unsafe
469// to deal with (i.e. volatile object).
470static inline bool isUnsafeMemoryObject(MachineInstr *MI,
471 const MachineFrameInfo *MFI) {
472 if (!MI || MI->memoperands_empty())
473 return true;
474 // We purposefully do no check for hasOneMemOperand() here
475 // in hope to trigger an assert downstream in order to
476 // finish implementation.
477 if ((*MI->memoperands_begin())->isVolatile() ||
478 MI->hasUnmodeledSideEffects())
479 return true;
480
481 const Value *V = (*MI->memoperands_begin())->getValue();
482 if (!V)
483 return true;
484
485 V = getUnderlyingObject(V);
486 if (const PseudoSourceValue *PSV = dyn_cast<PseudoSourceValue>(V)) {
487 // Similarly to getUnderlyingObjectForInstr:
488 // For now, ignore PseudoSourceValues which may alias LLVM IR values
489 // because the code that uses this function has no way to cope with
490 // such aliases.
491 if (PSV->isAliased(MFI))
492 return true;
493 }
494 // Does this pointer refer to a distinct and identifiable object?
495 if (!isIdentifiedObject(V))
496 return true;
497
498 return false;
499}
500
501/// This returns true if the two MIs need a chain edge betwee them.
502/// If these are not even memory operations, we still may need
503/// chain deps between them. The question really is - could
504/// these two MIs be reordered during scheduling from memory dependency
505/// point of view.
506static bool MIsNeedChainEdge(AliasAnalysis *AA, const MachineFrameInfo *MFI,
507 MachineInstr *MIa,
508 MachineInstr *MIb) {
509 // Cover a trivial case - no edge is need to itself.
510 if (MIa == MIb)
511 return false;
512
513 if (isUnsafeMemoryObject(MIa, MFI) || isUnsafeMemoryObject(MIb, MFI))
514 return true;
515
516 // If we are dealing with two "normal" loads, we do not need an edge
517 // between them - they could be reordered.
518 if (!MIa->mayStore() && !MIb->mayStore())
519 return false;
520
521 // To this point analysis is generic. From here on we do need AA.
522 if (!AA)
523 return true;
524
525 MachineMemOperand *MMOa = *MIa->memoperands_begin();
526 MachineMemOperand *MMOb = *MIb->memoperands_begin();
527
528 // FIXME: Need to handle multiple memory operands to support all targets.
529 if (!MIa->hasOneMemOperand() || !MIb->hasOneMemOperand())
530 llvm_unreachable("Multiple memory operands.");
531
532 // The following interface to AA is fashioned after DAGCombiner::isAlias
533 // and operates with MachineMemOperand offset with some important
534 // assumptions:
535 // - LLVM fundamentally assumes flat address spaces.
536 // - MachineOperand offset can *only* result from legalization and
537 // cannot affect queries other than the trivial case of overlap
538 // checking.
539 // - These offsets never wrap and never step outside
540 // of allocated objects.
541 // - There should never be any negative offsets here.
542 //
543 // FIXME: Modify API to hide this math from "user"
544 // FIXME: Even before we go to AA we can reason locally about some
545 // memory objects. It can save compile time, and possibly catch some
546 // corner cases not currently covered.
547
548 assert ((MMOa->getOffset() >= 0) && "Negative MachineMemOperand offset");
549 assert ((MMOb->getOffset() >= 0) && "Negative MachineMemOperand offset");
550
551 int64_t MinOffset = std::min(MMOa->getOffset(), MMOb->getOffset());
552 int64_t Overlapa = MMOa->getSize() + MMOa->getOffset() - MinOffset;
553 int64_t Overlapb = MMOb->getSize() + MMOb->getOffset() - MinOffset;
554
555 AliasAnalysis::AliasResult AAResult = AA->alias(
556 AliasAnalysis::Location(MMOa->getValue(), Overlapa,
557 MMOa->getTBAAInfo()),
558 AliasAnalysis::Location(MMOb->getValue(), Overlapb,
559 MMOb->getTBAAInfo()));
560
561 return (AAResult != AliasAnalysis::NoAlias);
562}
563
564/// This recursive function iterates over chain deps of SUb looking for
565/// "latest" node that needs a chain edge to SUa.
566static unsigned
567iterateChainSucc(AliasAnalysis *AA, const MachineFrameInfo *MFI,
568 SUnit *SUa, SUnit *SUb, SUnit *ExitSU, unsigned *Depth,
569 SmallPtrSet<const SUnit*, 16> &Visited) {
570 if (!SUa || !SUb || SUb == ExitSU)
571 return *Depth;
572
573 // Remember visited nodes.
574 if (!Visited.insert(SUb))
575 return *Depth;
576 // If there is _some_ dependency already in place, do not
577 // descend any further.
578 // TODO: Need to make sure that if that dependency got eliminated or ignored
579 // for any reason in the future, we would not violate DAG topology.
580 // Currently it does not happen, but makes an implicit assumption about
581 // future implementation.
582 //
583 // Independently, if we encounter node that is some sort of global
584 // object (like a call) we already have full set of dependencies to it
585 // and we can stop descending.
586 if (SUa->isSucc(SUb) ||
587 isGlobalMemoryObject(AA, SUb->getInstr()))
588 return *Depth;
589
590 // If we do need an edge, or we have exceeded depth budget,
591 // add that edge to the predecessors chain of SUb,
592 // and stop descending.
593 if (*Depth > 200 ||
594 MIsNeedChainEdge(AA, MFI, SUa->getInstr(), SUb->getInstr())) {
595 SUb->addPred(SDep(SUa, SDep::Order, /*Latency=*/0, /*Reg=*/0,
596 /*isNormalMemory=*/true));
597 return *Depth;
598 }
599 // Track current depth.
600 (*Depth)++;
601 // Iterate over chain dependencies only.
602 for (SUnit::const_succ_iterator I = SUb->Succs.begin(), E = SUb->Succs.end();
603 I != E; ++I)
604 if (I->isCtrl())
605 iterateChainSucc (AA, MFI, SUa, I->getSUnit(), ExitSU, Depth, Visited);
606 return *Depth;
607}
608
609/// This function assumes that "downward" from SU there exist
610/// tail/leaf of already constructed DAG. It iterates downward and
611/// checks whether SU can be aliasing any node dominated
612/// by it.
613static void adjustChainDeps(AliasAnalysis *AA, const MachineFrameInfo *MFI,
Andrew Trick1c2d3c52012-06-13 02:39:03 +0000614 SUnit *SU, SUnit *ExitSU, std::set<SUnit *> &CheckList,
615 unsigned LatencyToLoad) {
Andrew Trickeb05b972012-05-15 18:59:41 +0000616 if (!SU)
617 return;
618
619 SmallPtrSet<const SUnit*, 16> Visited;
620 unsigned Depth = 0;
621
622 for (std::set<SUnit *>::iterator I = CheckList.begin(), IE = CheckList.end();
623 I != IE; ++I) {
624 if (SU == *I)
625 continue;
Andrew Trick1c2d3c52012-06-13 02:39:03 +0000626 if (MIsNeedChainEdge(AA, MFI, SU->getInstr(), (*I)->getInstr())) {
627 unsigned Latency = ((*I)->getInstr()->mayLoad()) ? LatencyToLoad : 0;
628 (*I)->addPred(SDep(SU, SDep::Order, Latency, /*Reg=*/0,
Andrew Trickeb05b972012-05-15 18:59:41 +0000629 /*isNormalMemory=*/true));
Andrew Trick1c2d3c52012-06-13 02:39:03 +0000630 }
Andrew Trickeb05b972012-05-15 18:59:41 +0000631 // Now go through all the chain successors and iterate from them.
632 // Keep track of visited nodes.
633 for (SUnit::const_succ_iterator J = (*I)->Succs.begin(),
634 JE = (*I)->Succs.end(); J != JE; ++J)
635 if (J->isCtrl())
636 iterateChainSucc (AA, MFI, SU, J->getSUnit(),
637 ExitSU, &Depth, Visited);
638 }
639}
640
641/// Check whether two objects need a chain edge, if so, add it
642/// otherwise remember the rejected SU.
643static inline
644void addChainDependency (AliasAnalysis *AA, const MachineFrameInfo *MFI,
645 SUnit *SUa, SUnit *SUb,
646 std::set<SUnit *> &RejectList,
647 unsigned TrueMemOrderLatency = 0,
648 bool isNormalMemory = false) {
649 // If this is a false dependency,
650 // do not add the edge, but rememeber the rejected node.
651 if (!EnableAASchedMI ||
652 MIsNeedChainEdge(AA, MFI, SUa->getInstr(), SUb->getInstr()))
653 SUb->addPred(SDep(SUa, SDep::Order, TrueMemOrderLatency, /*Reg=*/0,
654 isNormalMemory));
655 else {
656 // Duplicate entries should be ignored.
657 RejectList.insert(SUb);
658 DEBUG(dbgs() << "\tReject chain dep between SU("
659 << SUa->NodeNum << ") and SU("
660 << SUb->NodeNum << ")\n");
661 }
662}
663
Andrew Trickb4566a92012-02-22 06:08:11 +0000664/// Create an SUnit for each real instruction, numbered in top-down toplological
665/// order. The instruction order A < B, implies that no edge exists from B to A.
666///
667/// Map each real instruction to its SUnit.
668///
Andrew Trick17d35e52012-03-14 04:00:41 +0000669/// After initSUnits, the SUnits vector cannot be resized and the scheduler may
670/// hang onto SUnit pointers. We may relax this in the future by using SUnit IDs
671/// instead of pointers.
672///
673/// MachineScheduler relies on initSUnits numbering the nodes by their order in
674/// the original instruction list.
Andrew Trickb4566a92012-02-22 06:08:11 +0000675void ScheduleDAGInstrs::initSUnits() {
676 // We'll be allocating one SUnit for each real instruction in the region,
677 // which is contained within a basic block.
678 SUnits.reserve(BB->size());
679
Andrew Trick68675c62012-03-09 04:29:02 +0000680 for (MachineBasicBlock::iterator I = RegionBegin; I != RegionEnd; ++I) {
Andrew Trickb4566a92012-02-22 06:08:11 +0000681 MachineInstr *MI = I;
682 if (MI->isDebugValue())
683 continue;
684
Andrew Trick953be892012-03-07 23:00:49 +0000685 SUnit *SU = newSUnit(MI);
Andrew Trickb4566a92012-02-22 06:08:11 +0000686 MISUnitMap[MI] = SU;
687
688 SU->isCall = MI->isCall();
689 SU->isCommutable = MI->isCommutable();
690
691 // Assign the Latency field of SU using target-provided information.
Andrew Tricka98f6002012-10-08 18:53:57 +0000692 computeLatency(SU);
Andrew Trickb4566a92012-02-22 06:08:11 +0000693 }
Andrew Trick7ebcaf42012-01-14 02:17:15 +0000694}
695
Andrew Trick006e1ab2012-04-24 17:56:43 +0000696/// If RegPressure is non null, compute register pressure as a side effect. The
697/// DAG builder is an efficient place to do it because it already visits
698/// operands.
699void ScheduleDAGInstrs::buildSchedGraph(AliasAnalysis *AA,
700 RegPressureTracker *RPTracker) {
Andrew Trickb4566a92012-02-22 06:08:11 +0000701 // Create an SUnit for each real instruction.
702 initSUnits();
Dan Gohman343f0c02008-11-19 23:18:57 +0000703
Dan Gohman6a9041e2008-12-04 01:35:46 +0000704 // We build scheduling units by walking a block's instruction list from bottom
705 // to top.
706
David Goodwin980d4942009-11-09 19:22:17 +0000707 // Remember where a generic side-effecting instruction is as we procede.
708 SUnit *BarrierChain = 0, *AliasChain = 0;
Dan Gohman6a9041e2008-12-04 01:35:46 +0000709
David Goodwin980d4942009-11-09 19:22:17 +0000710 // Memory references to specific known memory locations are tracked
711 // so that they can be given more precise dependencies. We track
712 // separately the known memory locations that may alias and those
713 // that are known not to alias
714 std::map<const Value *, SUnit *> AliasMemDefs, NonAliasMemDefs;
715 std::map<const Value *, std::vector<SUnit *> > AliasMemUses, NonAliasMemUses;
Andrew Trickeb05b972012-05-15 18:59:41 +0000716 std::set<SUnit*> RejectMemNodes;
Dan Gohman6a9041e2008-12-04 01:35:46 +0000717
Dale Johannesenbfdf7f32010-03-10 22:13:47 +0000718 // Remove any stale debug info; sometimes BuildSchedGraph is called again
719 // without emitting the info from the previous call.
Devang Patelcf4cc842011-06-02 20:07:12 +0000720 DbgValues.clear();
721 FirstDbgValue = NULL;
Dale Johannesenbfdf7f32010-03-10 22:13:47 +0000722
Andrew Trick81a682a2012-02-23 01:52:38 +0000723 assert(Defs.empty() && Uses.empty() &&
724 "Only BuildGraph should update Defs/Uses");
Andrew Trick702d4892012-02-24 07:04:55 +0000725 Defs.setRegLimit(TRI->getNumRegs());
726 Uses.setRegLimit(TRI->getNumRegs());
Andrew Trick9b668532011-05-06 21:52:52 +0000727
Andrew Trick8ae3ac72012-02-22 21:59:00 +0000728 assert(VRegDefs.empty() && "Only BuildSchedGraph may access VRegDefs");
729 // FIXME: Allow SparseSet to reserve space for the creation of virtual
730 // registers during scheduling. Don't artificially inflate the Universe
731 // because we want to assert that vregs are not created during DAG building.
732 VRegDefs.setUniverse(MRI.getNumVirtRegs());
Andrew Trick3c58ba82012-01-14 02:17:18 +0000733
Andrew Trick81a682a2012-02-23 01:52:38 +0000734 // Model data dependencies between instructions being scheduled and the
735 // ExitSU.
Andrew Trick953be892012-03-07 23:00:49 +0000736 addSchedBarrierDeps();
Andrew Trick81a682a2012-02-23 01:52:38 +0000737
Dan Gohman9e64bbb2009-02-10 23:27:53 +0000738 // Walk the list of instructions, from bottom moving up.
Devang Patelcf4cc842011-06-02 20:07:12 +0000739 MachineInstr *PrevMI = NULL;
Andrew Trick68675c62012-03-09 04:29:02 +0000740 for (MachineBasicBlock::iterator MII = RegionEnd, MIE = RegionBegin;
Dan Gohman343f0c02008-11-19 23:18:57 +0000741 MII != MIE; --MII) {
742 MachineInstr *MI = prior(MII);
Devang Patelcf4cc842011-06-02 20:07:12 +0000743 if (MI && PrevMI) {
744 DbgValues.push_back(std::make_pair(PrevMI, MI));
745 PrevMI = NULL;
746 }
747
Dale Johannesenbfdf7f32010-03-10 22:13:47 +0000748 if (MI->isDebugValue()) {
Devang Patelcf4cc842011-06-02 20:07:12 +0000749 PrevMI = MI;
Dale Johannesenbfdf7f32010-03-10 22:13:47 +0000750 continue;
751 }
Andrew Trick006e1ab2012-04-24 17:56:43 +0000752 if (RPTracker) {
753 RPTracker->recede();
754 assert(RPTracker->getPos() == prior(MII) && "RPTracker can't find MI");
755 }
Devang Patelcf4cc842011-06-02 20:07:12 +0000756
Andrew Trick00707922012-04-13 23:29:54 +0000757 assert((!MI->isTerminator() || CanHandleTerminators) && !MI->isLabel() &&
Dan Gohman9e64bbb2009-02-10 23:27:53 +0000758 "Cannot schedule terminators or labels!");
Dan Gohman343f0c02008-11-19 23:18:57 +0000759
Andrew Trickb4566a92012-02-22 06:08:11 +0000760 SUnit *SU = MISUnitMap[MI];
761 assert(SU && "No SUnit mapped to this MI");
Dan Gohman54e4c362008-12-09 22:54:47 +0000762
Dan Gohman6a9041e2008-12-04 01:35:46 +0000763 // Add register-based dependencies (data, anti, and output).
Dan Gohman343f0c02008-11-19 23:18:57 +0000764 for (unsigned j = 0, n = MI->getNumOperands(); j != n; ++j) {
765 const MachineOperand &MO = MI->getOperand(j);
766 if (!MO.isReg()) continue;
767 unsigned Reg = MO.getReg();
768 if (Reg == 0) continue;
769
Andrew Trick7ebcaf42012-01-14 02:17:15 +0000770 if (TRI->isPhysicalRegister(Reg))
771 addPhysRegDeps(SU, j);
772 else {
773 assert(!IsPostRA && "Virtual register encountered!");
Andrew Trick3c58ba82012-01-14 02:17:18 +0000774 if (MO.isDef())
775 addVRegDefDeps(SU, j);
Andrew Trick63d578b2012-02-23 03:16:24 +0000776 else if (MO.readsReg()) // ignore undef operands
Andrew Trick3c58ba82012-01-14 02:17:18 +0000777 addVRegUseDeps(SU, j);
Dan Gohman343f0c02008-11-19 23:18:57 +0000778 }
779 }
Dan Gohman6a9041e2008-12-04 01:35:46 +0000780
781 // Add chain dependencies.
David Goodwin7c9b1ac2009-11-02 17:06:28 +0000782 // Chain dependencies used to enforce memory order should have
783 // latency of 0 (except for true dependency of Store followed by
784 // aliased Load... we estimate that with a single cycle of latency
785 // assuming the hardware will bypass)
Dan Gohman6a9041e2008-12-04 01:35:46 +0000786 // Note that isStoreToStackSlot and isLoadFromStackSLot are not usable
787 // after stack slots are lowered to actual addresses.
788 // TODO: Use an AliasAnalysis and do real alias-analysis queries, and
789 // produce more precise dependence information.
Andrew Trick1c2d3c52012-06-13 02:39:03 +0000790 unsigned TrueMemOrderLatency = MI->mayStore() ? 1 : 0;
Andrew Trickeb05b972012-05-15 18:59:41 +0000791 if (isGlobalMemoryObject(AA, MI)) {
David Goodwin980d4942009-11-09 19:22:17 +0000792 // Be conservative with these and add dependencies on all memory
793 // references, even those that are known to not alias.
Andrew Trickf405b1a2011-05-05 19:24:06 +0000794 for (std::map<const Value *, SUnit *>::iterator I =
David Goodwin980d4942009-11-09 19:22:17 +0000795 NonAliasMemDefs.begin(), E = NonAliasMemDefs.end(); I != E; ++I) {
David Goodwin7c9b1ac2009-11-02 17:06:28 +0000796 I->second->addPred(SDep(SU, SDep::Order, /*Latency=*/0));
Dan Gohman6a9041e2008-12-04 01:35:46 +0000797 }
798 for (std::map<const Value *, std::vector<SUnit *> >::iterator I =
David Goodwin980d4942009-11-09 19:22:17 +0000799 NonAliasMemUses.begin(), E = NonAliasMemUses.end(); I != E; ++I) {
Dan Gohman6a9041e2008-12-04 01:35:46 +0000800 for (unsigned i = 0, e = I->second.size(); i != e; ++i)
David Goodwin7c9b1ac2009-11-02 17:06:28 +0000801 I->second[i]->addPred(SDep(SU, SDep::Order, TrueMemOrderLatency));
Dan Gohman6a9041e2008-12-04 01:35:46 +0000802 }
David Goodwin980d4942009-11-09 19:22:17 +0000803 // Add SU to the barrier chain.
804 if (BarrierChain)
805 BarrierChain->addPred(SDep(SU, SDep::Order, /*Latency=*/0));
806 BarrierChain = SU;
Andrew Trickeb05b972012-05-15 18:59:41 +0000807 // This is a barrier event that acts as a pivotal node in the DAG,
808 // so it is safe to clear list of exposed nodes.
Andrew Trick1c2d3c52012-06-13 02:39:03 +0000809 adjustChainDeps(AA, MFI, SU, &ExitSU, RejectMemNodes,
810 TrueMemOrderLatency);
Andrew Trickeb05b972012-05-15 18:59:41 +0000811 RejectMemNodes.clear();
812 NonAliasMemDefs.clear();
813 NonAliasMemUses.clear();
David Goodwin980d4942009-11-09 19:22:17 +0000814
815 // fall-through
816 new_alias_chain:
817 // Chain all possibly aliasing memory references though SU.
Andrew Trick1c2d3c52012-06-13 02:39:03 +0000818 if (AliasChain) {
819 unsigned ChainLatency = 0;
820 if (AliasChain->getInstr()->mayLoad())
821 ChainLatency = TrueMemOrderLatency;
822 addChainDependency(AA, MFI, SU, AliasChain, RejectMemNodes,
823 ChainLatency);
824 }
David Goodwin980d4942009-11-09 19:22:17 +0000825 AliasChain = SU;
826 for (unsigned k = 0, m = PendingLoads.size(); k != m; ++k)
Andrew Trickeb05b972012-05-15 18:59:41 +0000827 addChainDependency(AA, MFI, SU, PendingLoads[k], RejectMemNodes,
828 TrueMemOrderLatency);
David Goodwin980d4942009-11-09 19:22:17 +0000829 for (std::map<const Value *, SUnit *>::iterator I = AliasMemDefs.begin(),
Andrew Trickeb05b972012-05-15 18:59:41 +0000830 E = AliasMemDefs.end(); I != E; ++I)
831 addChainDependency(AA, MFI, SU, I->second, RejectMemNodes);
David Goodwin980d4942009-11-09 19:22:17 +0000832 for (std::map<const Value *, std::vector<SUnit *> >::iterator I =
833 AliasMemUses.begin(), E = AliasMemUses.end(); I != E; ++I) {
834 for (unsigned i = 0, e = I->second.size(); i != e; ++i)
Andrew Trickeb05b972012-05-15 18:59:41 +0000835 addChainDependency(AA, MFI, SU, I->second[i], RejectMemNodes,
836 TrueMemOrderLatency);
David Goodwin980d4942009-11-09 19:22:17 +0000837 }
Andrew Trick1c2d3c52012-06-13 02:39:03 +0000838 adjustChainDeps(AA, MFI, SU, &ExitSU, RejectMemNodes,
839 TrueMemOrderLatency);
David Goodwin980d4942009-11-09 19:22:17 +0000840 PendingLoads.clear();
841 AliasMemDefs.clear();
842 AliasMemUses.clear();
Evan Cheng5a96b3d2011-12-07 07:15:52 +0000843 } else if (MI->mayStore()) {
David Goodwina9e61072009-11-03 20:15:00 +0000844 bool MayAlias = true;
David Goodwina9e61072009-11-03 20:15:00 +0000845 if (const Value *V = getUnderlyingObjectForInstr(MI, MFI, MayAlias)) {
Dan Gohman6a9041e2008-12-04 01:35:46 +0000846 // A store to a specific PseudoSourceValue. Add precise dependencies.
David Goodwin980d4942009-11-09 19:22:17 +0000847 // Record the def in MemDefs, first adding a dep if there is
848 // an existing def.
Andrew Trickf405b1a2011-05-05 19:24:06 +0000849 std::map<const Value *, SUnit *>::iterator I =
David Goodwin980d4942009-11-09 19:22:17 +0000850 ((MayAlias) ? AliasMemDefs.find(V) : NonAliasMemDefs.find(V));
Andrew Trickf405b1a2011-05-05 19:24:06 +0000851 std::map<const Value *, SUnit *>::iterator IE =
David Goodwin980d4942009-11-09 19:22:17 +0000852 ((MayAlias) ? AliasMemDefs.end() : NonAliasMemDefs.end());
853 if (I != IE) {
Andrew Trickeb05b972012-05-15 18:59:41 +0000854 addChainDependency(AA, MFI, SU, I->second, RejectMemNodes,
855 0, true);
Dan Gohman6a9041e2008-12-04 01:35:46 +0000856 I->second = SU;
857 } else {
David Goodwin980d4942009-11-09 19:22:17 +0000858 if (MayAlias)
859 AliasMemDefs[V] = SU;
860 else
861 NonAliasMemDefs[V] = SU;
Dan Gohman6a9041e2008-12-04 01:35:46 +0000862 }
863 // Handle the uses in MemUses, if there are any.
Dan Gohmana629b482008-12-08 17:50:35 +0000864 std::map<const Value *, std::vector<SUnit *> >::iterator J =
David Goodwin980d4942009-11-09 19:22:17 +0000865 ((MayAlias) ? AliasMemUses.find(V) : NonAliasMemUses.find(V));
866 std::map<const Value *, std::vector<SUnit *> >::iterator JE =
867 ((MayAlias) ? AliasMemUses.end() : NonAliasMemUses.end());
868 if (J != JE) {
Dan Gohman6a9041e2008-12-04 01:35:46 +0000869 for (unsigned i = 0, e = J->second.size(); i != e; ++i)
Andrew Trickeb05b972012-05-15 18:59:41 +0000870 addChainDependency(AA, MFI, SU, J->second[i], RejectMemNodes,
871 TrueMemOrderLatency, true);
Dan Gohman6a9041e2008-12-04 01:35:46 +0000872 J->second.clear();
873 }
David Goodwina9e61072009-11-03 20:15:00 +0000874 if (MayAlias) {
David Goodwin980d4942009-11-09 19:22:17 +0000875 // Add dependencies from all the PendingLoads, i.e. loads
876 // with no underlying object.
David Goodwina9e61072009-11-03 20:15:00 +0000877 for (unsigned k = 0, m = PendingLoads.size(); k != m; ++k)
Andrew Trickeb05b972012-05-15 18:59:41 +0000878 addChainDependency(AA, MFI, SU, PendingLoads[k], RejectMemNodes,
879 TrueMemOrderLatency);
David Goodwin980d4942009-11-09 19:22:17 +0000880 // Add dependence on alias chain, if needed.
881 if (AliasChain)
Andrew Trickeb05b972012-05-15 18:59:41 +0000882 addChainDependency(AA, MFI, SU, AliasChain, RejectMemNodes);
883 // But we also should check dependent instructions for the
884 // SU in question.
Andrew Trick1c2d3c52012-06-13 02:39:03 +0000885 adjustChainDeps(AA, MFI, SU, &ExitSU, RejectMemNodes,
886 TrueMemOrderLatency);
David Goodwina9e61072009-11-03 20:15:00 +0000887 }
David Goodwin980d4942009-11-09 19:22:17 +0000888 // Add dependence on barrier chain, if needed.
Andrew Trickeb05b972012-05-15 18:59:41 +0000889 // There is no point to check aliasing on barrier event. Even if
890 // SU and barrier _could_ be reordered, they should not. In addition,
891 // we have lost all RejectMemNodes below barrier.
David Goodwin980d4942009-11-09 19:22:17 +0000892 if (BarrierChain)
893 BarrierChain->addPred(SDep(SU, SDep::Order, /*Latency=*/0));
David Goodwin5be870a2009-11-05 00:16:44 +0000894 } else {
Dan Gohman6a9041e2008-12-04 01:35:46 +0000895 // Treat all other stores conservatively.
David Goodwin980d4942009-11-09 19:22:17 +0000896 goto new_alias_chain;
David Goodwin7c9b1ac2009-11-02 17:06:28 +0000897 }
Evan Chengec6906b2010-10-23 02:10:46 +0000898
899 if (!ExitSU.isPred(SU))
900 // Push store's up a bit to avoid them getting in between cmp
901 // and branches.
902 ExitSU.addPred(SDep(SU, SDep::Order, 0,
903 /*Reg=*/0, /*isNormalMemory=*/false,
904 /*isMustAlias=*/false,
905 /*isArtificial=*/true));
Evan Cheng5a96b3d2011-12-07 07:15:52 +0000906 } else if (MI->mayLoad()) {
David Goodwina9e61072009-11-03 20:15:00 +0000907 bool MayAlias = true;
Dan Gohmana70dca12009-10-09 23:27:56 +0000908 if (MI->isInvariantLoad(AA)) {
Dan Gohman6a9041e2008-12-04 01:35:46 +0000909 // Invariant load, no chain dependencies needed!
David Goodwin5be870a2009-11-05 00:16:44 +0000910 } else {
Andrew Trickf405b1a2011-05-05 19:24:06 +0000911 if (const Value *V =
David Goodwin980d4942009-11-09 19:22:17 +0000912 getUnderlyingObjectForInstr(MI, MFI, MayAlias)) {
913 // A load from a specific PseudoSourceValue. Add precise dependencies.
Andrew Trickf405b1a2011-05-05 19:24:06 +0000914 std::map<const Value *, SUnit *>::iterator I =
David Goodwin980d4942009-11-09 19:22:17 +0000915 ((MayAlias) ? AliasMemDefs.find(V) : NonAliasMemDefs.find(V));
Andrew Trickf405b1a2011-05-05 19:24:06 +0000916 std::map<const Value *, SUnit *>::iterator IE =
David Goodwin980d4942009-11-09 19:22:17 +0000917 ((MayAlias) ? AliasMemDefs.end() : NonAliasMemDefs.end());
918 if (I != IE)
Andrew Trickeb05b972012-05-15 18:59:41 +0000919 addChainDependency(AA, MFI, SU, I->second, RejectMemNodes, 0, true);
David Goodwin980d4942009-11-09 19:22:17 +0000920 if (MayAlias)
921 AliasMemUses[V].push_back(SU);
Andrew Trickf405b1a2011-05-05 19:24:06 +0000922 else
David Goodwin980d4942009-11-09 19:22:17 +0000923 NonAliasMemUses[V].push_back(SU);
924 } else {
925 // A load with no underlying object. Depend on all
926 // potentially aliasing stores.
Andrew Trickf405b1a2011-05-05 19:24:06 +0000927 for (std::map<const Value *, SUnit *>::iterator I =
David Goodwin980d4942009-11-09 19:22:17 +0000928 AliasMemDefs.begin(), E = AliasMemDefs.end(); I != E; ++I)
Andrew Trickeb05b972012-05-15 18:59:41 +0000929 addChainDependency(AA, MFI, SU, I->second, RejectMemNodes);
Andrew Trickf405b1a2011-05-05 19:24:06 +0000930
David Goodwin980d4942009-11-09 19:22:17 +0000931 PendingLoads.push_back(SU);
932 MayAlias = true;
David Goodwina9e61072009-11-03 20:15:00 +0000933 }
Andrew Trickeb05b972012-05-15 18:59:41 +0000934 if (MayAlias)
Andrew Trick1c2d3c52012-06-13 02:39:03 +0000935 adjustChainDeps(AA, MFI, SU, &ExitSU, RejectMemNodes, /*Latency=*/0);
David Goodwin980d4942009-11-09 19:22:17 +0000936 // Add dependencies on alias and barrier chains, if needed.
937 if (MayAlias && AliasChain)
Andrew Trickeb05b972012-05-15 18:59:41 +0000938 addChainDependency(AA, MFI, SU, AliasChain, RejectMemNodes);
David Goodwin980d4942009-11-09 19:22:17 +0000939 if (BarrierChain)
940 BarrierChain->addPred(SDep(SU, SDep::Order, /*Latency=*/0));
Andrew Trickf405b1a2011-05-05 19:24:06 +0000941 }
Dan Gohman343f0c02008-11-19 23:18:57 +0000942 }
Dan Gohman343f0c02008-11-19 23:18:57 +0000943 }
Devang Patelcf4cc842011-06-02 20:07:12 +0000944 if (PrevMI)
945 FirstDbgValue = PrevMI;
Dan Gohman79ce2762009-01-15 19:20:50 +0000946
Andrew Trick81a682a2012-02-23 01:52:38 +0000947 Defs.clear();
948 Uses.clear();
Andrew Trick3c58ba82012-01-14 02:17:18 +0000949 VRegDefs.clear();
Dan Gohman79ce2762009-01-15 19:20:50 +0000950 PendingLoads.clear();
Dan Gohman343f0c02008-11-19 23:18:57 +0000951}
952
Andrew Trick953be892012-03-07 23:00:49 +0000953void ScheduleDAGInstrs::computeLatency(SUnit *SU) {
Andrew Trickb7e02892012-06-05 21:11:27 +0000954 // Compute the latency for the node. We only provide a default for missing
955 // itineraries. Empty itineraries still have latency properties.
956 if (!InstrItins) {
Evan Cheng3ef1c872010-09-10 01:29:16 +0000957 SU->Latency = 1;
Dan Gohman4ea8e852008-12-16 02:38:22 +0000958
Evan Cheng3ef1c872010-09-10 01:29:16 +0000959 // Simplistic target-independent heuristic: assume that loads take
960 // extra time.
Evan Cheng5a96b3d2011-12-07 07:15:52 +0000961 if (SU->getInstr()->mayLoad())
Dan Gohman4ea8e852008-12-16 02:38:22 +0000962 SU->Latency += 2;
Evan Cheng8239daf2010-11-03 00:45:17 +0000963 } else {
964 SU->Latency = TII->getInstrLatency(InstrItins, SU->getInstr());
965 }
Dan Gohmanc8c28272008-11-21 00:12:10 +0000966}
967
Dan Gohman343f0c02008-11-19 23:18:57 +0000968void ScheduleDAGInstrs::dumpNode(const SUnit *SU) const {
Manman Renb720be62012-09-11 22:23:19 +0000969#if !defined(NDEBUG) || defined(LLVM_ENABLE_DUMP)
Dan Gohman343f0c02008-11-19 23:18:57 +0000970 SU->getInstr()->dump();
Manman Ren77e300e2012-09-06 19:06:06 +0000971#endif
Dan Gohman343f0c02008-11-19 23:18:57 +0000972}
973
974std::string ScheduleDAGInstrs::getGraphNodeLabel(const SUnit *SU) const {
975 std::string s;
976 raw_string_ostream oss(s);
Dan Gohman9e64bbb2009-02-10 23:27:53 +0000977 if (SU == &EntrySU)
978 oss << "<entry>";
979 else if (SU == &ExitSU)
980 oss << "<exit>";
981 else
982 SU->getInstr()->print(oss);
Dan Gohman343f0c02008-11-19 23:18:57 +0000983 return oss.str();
984}
985
Andrew Trick56b94c52012-03-07 00:18:22 +0000986/// Return the basic block label. It is not necessarilly unique because a block
987/// contains multiple scheduling regions. But it is fine for visualization.
988std::string ScheduleDAGInstrs::getDAGName() const {
989 return "dag." + BB->getFullName();
990}