blob: 03d43c0292205e8d57eb3bb674589e9d43b26ffd [file] [log] [blame]
Bill Wendlingbc9bffa2007-03-07 05:43:18 +00001//====- X86InstrMMX.td - Describe the X86 Instruction Set --*- tablegen -*-===//
Evan Chengffcb95b2006-02-21 19:13:53 +00002//
3// The LLVM Compiler Infrastructure
4//
Bill Wendling826f36f2007-03-28 00:57:11 +00005// This file was developed by Evan Cheng and is distributed under the
Bill Wendling6dc29ec2007-03-27 21:20:36 +00006// University of Illinois Open Source License. See LICENSE.TXT for details.
Evan Chengffcb95b2006-02-21 19:13:53 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the X86 MMX instruction set, defining the instructions,
11// and properties of the instructions which are needed for code generation,
12// machine code emission, and analysis.
13//
14//===----------------------------------------------------------------------===//
15
Bill Wendlinga31bd272007-03-06 18:53:42 +000016//===----------------------------------------------------------------------===//
Evan Chengfcf5e212006-04-11 06:57:30 +000017// Instruction templates
Bill Wendlinga31bd272007-03-06 18:53:42 +000018//===----------------------------------------------------------------------===//
19
Evan Chengd2a6d542006-04-12 23:42:44 +000020// MMXI - MMX instructions with TB prefix.
21// MMX2I - MMX / SSE2 instructions with TB and OpSize prefixes.
22// MMXIi8 - MMX instructions with ImmT == Imm8 and TB prefix.
Bill Wendling71bfd112007-04-03 23:48:32 +000023// MMXIi8 - MMX instructions with ImmT == Imm8 and TB prefix.
24// MMXID - MMX instructions with XD prefix.
25// MMXIS - MMX instructions with XS prefix.
Evan Chengd2a6d542006-04-12 23:42:44 +000026class MMXI<bits<8> o, Format F, dag ops, string asm, list<dag> pattern>
27 : I<o, F, ops, asm, pattern>, TB, Requires<[HasMMX]>;
28class MMX2I<bits<8> o, Format F, dag ops, string asm, list<dag> pattern>
Bill Wendlingb8440a02007-03-23 22:35:46 +000029 : I<o, F, ops, asm, pattern>, TB, OpSize, Requires<[HasMMX]>;
Evan Chengfcf5e212006-04-11 06:57:30 +000030class MMXIi8<bits<8> o, Format F, dag ops, string asm, list<dag> pattern>
Evan Cheng1693e482006-07-19 00:27:29 +000031 : Ii8<o, F, ops, asm, pattern>, TB, Requires<[HasMMX]>;
Bill Wendling71bfd112007-04-03 23:48:32 +000032class MMXID<bits<8> o, Format F, dag ops, string asm, list<dag> pattern>
33 : Ii8<o, F, ops, asm, pattern>, XD, Requires<[HasMMX]>;
34class MMXIS<bits<8> o, Format F, dag ops, string asm, list<dag> pattern>
35 : Ii8<o, F, ops, asm, pattern>, XS, Requires<[HasMMX]>;
Evan Chengfcf5e212006-04-11 06:57:30 +000036
Evan Chengba753c62006-03-20 06:04:52 +000037// Some 'special' instructions
38def IMPLICIT_DEF_VR64 : I<0, Pseudo, (ops VR64:$dst),
39 "#IMPLICIT_DEF $dst",
40 [(set VR64:$dst, (v8i8 (undef)))]>,
41 Requires<[HasMMX]>;
42
Bill Wendlingbc9bffa2007-03-07 05:43:18 +000043// 64-bit vector undef's.
44def : Pat<(v8i8 (undef)), (IMPLICIT_DEF_VR64)>;
45def : Pat<(v4i16 (undef)), (IMPLICIT_DEF_VR64)>;
46def : Pat<(v2i32 (undef)), (IMPLICIT_DEF_VR64)>;
Bill Wendlingeebc8a12007-03-26 07:53:08 +000047def : Pat<(v1i64 (undef)), (IMPLICIT_DEF_VR64)>;
Evan Chengba753c62006-03-20 06:04:52 +000048
Bill Wendlinga31bd272007-03-06 18:53:42 +000049//===----------------------------------------------------------------------===//
50// MMX Pattern Fragments
51//===----------------------------------------------------------------------===//
52
Bill Wendlingccc44ad2007-03-27 20:22:40 +000053def load_mmx : PatFrag<(ops node:$ptr), (v1i64 (load node:$ptr))>;
Bill Wendlinga31bd272007-03-06 18:53:42 +000054
Bill Wendlinga348c562007-03-22 18:42:45 +000055def bc_v8i8 : PatFrag<(ops node:$in), (v8i8 (bitconvert node:$in))>;
56def bc_v4i16 : PatFrag<(ops node:$in), (v4i16 (bitconvert node:$in))>;
57def bc_v2i32 : PatFrag<(ops node:$in), (v2i32 (bitconvert node:$in))>;
Bill Wendlingccc44ad2007-03-27 20:22:40 +000058def bc_v1i64 : PatFrag<(ops node:$in), (v1i64 (bitconvert node:$in))>;
Bill Wendlinga348c562007-03-22 18:42:45 +000059
Bill Wendlinga31bd272007-03-06 18:53:42 +000060//===----------------------------------------------------------------------===//
Bill Wendling71bfd112007-04-03 23:48:32 +000061// MMX Masks
62//===----------------------------------------------------------------------===//
63
64def MMX_UNPCKH_shuffle_mask : PatLeaf<(build_vector), [{
65 return X86::isUNPCKHMask(N);
66}]>;
67
68def MMX_UNPCKL_shuffle_mask : PatLeaf<(build_vector), [{
69 return X86::isUNPCKLMask(N);
70}]>;
71
72//===----------------------------------------------------------------------===//
Bill Wendling2f88dcd2007-03-08 22:09:11 +000073// MMX Multiclasses
74//===----------------------------------------------------------------------===//
75
76let isTwoAddress = 1 in {
77 // MMXI_binop_rm - Simple MMX binary operator.
78 multiclass MMXI_binop_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
79 ValueType OpVT, bit Commutable = 0> {
80 def rr : MMXI<opc, MRMSrcReg, (ops VR64:$dst, VR64:$src1, VR64:$src2),
81 !strconcat(OpcodeStr, " {$src2, $dst|$dst, $src2}"),
82 [(set VR64:$dst, (OpVT (OpNode VR64:$src1, VR64:$src2)))]> {
83 let isCommutable = Commutable;
84 }
85 def rm : MMXI<opc, MRMSrcMem, (ops VR64:$dst, VR64:$src1, i64mem:$src2),
86 !strconcat(OpcodeStr, " {$src2, $dst|$dst, $src2}"),
87 [(set VR64:$dst, (OpVT (OpNode VR64:$src1,
88 (bitconvert
Bill Wendlingccc44ad2007-03-27 20:22:40 +000089 (load_mmx addr:$src2)))))]>;
Bill Wendling2f88dcd2007-03-08 22:09:11 +000090 }
Bill Wendling2f88dcd2007-03-08 22:09:11 +000091
Bill Wendling2f88dcd2007-03-08 22:09:11 +000092 multiclass MMXI_binop_rm_int<bits<8> opc, string OpcodeStr, Intrinsic IntId,
93 bit Commutable = 0> {
94 def rr : MMXI<opc, MRMSrcReg, (ops VR64:$dst, VR64:$src1, VR64:$src2),
95 !strconcat(OpcodeStr, " {$src2, $dst|$dst, $src2}"),
96 [(set VR64:$dst, (IntId VR64:$src1, VR64:$src2))]> {
97 let isCommutable = Commutable;
98 }
99 def rm : MMXI<opc, MRMSrcMem, (ops VR64:$dst, VR64:$src1, i64mem:$src2),
100 !strconcat(OpcodeStr, " {$src2, $dst|$dst, $src2}"),
101 [(set VR64:$dst, (IntId VR64:$src1,
Bill Wendlingccc44ad2007-03-27 20:22:40 +0000102 (bitconvert (load_mmx addr:$src2))))]>;
Bill Wendling2f88dcd2007-03-08 22:09:11 +0000103 }
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000104
Bill Wendlingeebc8a12007-03-26 07:53:08 +0000105 // MMXI_binop_rm_v1i64 - Simple MMX binary operator whose type is v1i64.
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000106 //
107 // FIXME: we could eliminate this and use MMXI_binop_rm instead if tblgen knew
108 // to collapse (bitconvert VT to VT) into its operand.
109 //
Bill Wendlingeebc8a12007-03-26 07:53:08 +0000110 multiclass MMXI_binop_rm_v1i64<bits<8> opc, string OpcodeStr, SDNode OpNode,
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000111 bit Commutable = 0> {
112 def rr : MMXI<opc, MRMSrcReg, (ops VR64:$dst, VR64:$src1, VR64:$src2),
113 !strconcat(OpcodeStr, " {$src2, $dst|$dst, $src2}"),
Bill Wendlingeebc8a12007-03-26 07:53:08 +0000114 [(set VR64:$dst, (v1i64 (OpNode VR64:$src1, VR64:$src2)))]> {
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000115 let isCommutable = Commutable;
116 }
117 def rm : MMXI<opc, MRMSrcMem, (ops VR64:$dst, VR64:$src1, i64mem:$src2),
118 !strconcat(OpcodeStr, " {$src2, $dst|$dst, $src2}"),
119 [(set VR64:$dst,
Bill Wendlingccc44ad2007-03-27 20:22:40 +0000120 (OpNode VR64:$src1,(load_mmx addr:$src2)))]>;
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000121 }
Bill Wendlinga348c562007-03-22 18:42:45 +0000122
123 multiclass MMXI_binop_rmi_int<bits<8> opc, bits<8> opc2, Format ImmForm,
124 string OpcodeStr, Intrinsic IntId> {
125 def rr : MMXI<opc, MRMSrcReg, (ops VR64:$dst, VR64:$src1, VR64:$src2),
126 !strconcat(OpcodeStr, " {$src2, $dst|$dst, $src2}"),
127 [(set VR64:$dst, (IntId VR64:$src1, VR64:$src2))]>;
128 def rm : MMXI<opc, MRMSrcMem, (ops VR64:$dst, VR64:$src1, i64mem:$src2),
129 !strconcat(OpcodeStr, " {$src2, $dst|$dst, $src2}"),
130 [(set VR64:$dst, (IntId VR64:$src1,
Bill Wendlingccc44ad2007-03-27 20:22:40 +0000131 (bitconvert (load_mmx addr:$src2))))]>;
Bill Wendlinga348c562007-03-22 18:42:45 +0000132 def ri : MMXIi8<opc2, ImmForm, (ops VR64:$dst, VR64:$src1, i32i8imm:$src2),
133 !strconcat(OpcodeStr, " {$src2, $dst|$dst, $src2}"),
134 [(set VR64:$dst, (IntId VR64:$src1,
135 (scalar_to_vector (i32 imm:$src2))))]>;
136 }
Bill Wendling2f88dcd2007-03-08 22:09:11 +0000137}
138
139//===----------------------------------------------------------------------===//
Bill Wendling823efee2007-04-03 06:00:37 +0000140// MMX EMMS & FEMMS Instructions
Bill Wendlinga31bd272007-03-06 18:53:42 +0000141//===----------------------------------------------------------------------===//
142
Bill Wendling823efee2007-04-03 06:00:37 +0000143def MMX_EMMS : MMXI<0x77, RawFrm, (ops), "emms", [(int_x86_mmx_emms)]>;
144def MMX_FEMMS : MMXI<0x0E, RawFrm, (ops), "femms", [(int_x86_mmx_femms)]>;
Bill Wendlinga31bd272007-03-06 18:53:42 +0000145
146//===----------------------------------------------------------------------===//
147// MMX Scalar Instructions
148//===----------------------------------------------------------------------===//
Bill Wendling229baff2007-03-05 23:09:45 +0000149
Bill Wendling71bfd112007-04-03 23:48:32 +0000150// Data Transfer Instructions
151def MMX_MOVD64rr : MMXI<0x6E, MRMSrcReg, (ops VR64:$dst, GR32:$src),
152 "movd {$src, $dst|$dst, $src}", []>;
153def MMX_MOVD64rm : MMXI<0x6E, MRMSrcMem, (ops VR64:$dst, i32mem:$src),
154 "movd {$src, $dst|$dst, $src}", []>;
155def MMX_MOVD64mr : MMXI<0x7E, MRMDestMem, (ops i32mem:$dst, VR64:$src),
156 "movd {$src, $dst|$dst, $src}", []>;
157
158def MMX_MOVQ64rr : MMXI<0x6F, MRMSrcReg, (ops VR64:$dst, VR64:$src),
159 "movq {$src, $dst|$dst, $src}", []>;
160def MMX_MOVQ64rm : MMXI<0x6F, MRMSrcMem, (ops VR64:$dst, i64mem:$src),
161 "movq {$src, $dst|$dst, $src}",
162 [(set VR64:$dst, (load_mmx addr:$src))]>;
163def MMX_MOVQ64mr : MMXI<0x7F, MRMDestMem, (ops i64mem:$dst, VR64:$src),
164 "movq {$src, $dst|$dst, $src}",
165 [(store (v1i64 VR64:$src), addr:$dst)]>;
166
167def MMX_MOVDQ2Qrr : MMXID<0xD6, MRMDestMem, (ops VR64:$dst, VR128:$src),
168 "movdq2q {$src, $dst|$dst, $src}",
169 [(store (i64 (vector_extract (v2i64 VR128:$src),
170 (iPTR 0))), VR64:$dst)]>;
171def MMX_MOVQ2DQrr : MMXIS<0xD6, MRMDestMem, (ops VR128:$dst, VR64:$src),
172 "movq2dq {$src, $dst|$dst, $src}",
173 [(store (v1i64 VR64:$src), VR128:$dst)]>;
174
175def MMX_MOVNTQmr : MMXI<0xE7, MRMDestMem, (ops i64mem:$dst, VR64:$src),
176 "movntq {$src, $dst|$dst, $src}", []>;
177
178
Bill Wendling2f88dcd2007-03-08 22:09:11 +0000179// Arithmetic Instructions
Bill Wendling6dc29ec2007-03-27 21:20:36 +0000180
181// -- Addition
Bill Wendling823efee2007-04-03 06:00:37 +0000182defm MMX_PADDB : MMXI_binop_rm<0xFC, "paddb", add, v8i8, 1>;
Bill Wendling2f88dcd2007-03-08 22:09:11 +0000183defm MMX_PADDW : MMXI_binop_rm<0xFD, "paddw", add, v4i16, 1>;
184defm MMX_PADDD : MMXI_binop_rm<0xFE, "paddd", add, v2i32, 1>;
Bill Wendling823efee2007-04-03 06:00:37 +0000185defm MMX_PADDQ : MMXI_binop_rm<0xD4, "paddq", add, v1i64, 1>;
Bill Wendling2f88dcd2007-03-08 22:09:11 +0000186
187defm MMX_PADDSB : MMXI_binop_rm_int<0xEC, "paddsb" , int_x86_mmx_padds_b, 1>;
188defm MMX_PADDSW : MMXI_binop_rm_int<0xED, "paddsw" , int_x86_mmx_padds_w, 1>;
189
190defm MMX_PADDUSB : MMXI_binop_rm_int<0xDC, "paddusb", int_x86_mmx_paddus_b, 1>;
191defm MMX_PADDUSW : MMXI_binop_rm_int<0xDD, "paddusw", int_x86_mmx_paddus_w, 1>;
192
Bill Wendling6dc29ec2007-03-27 21:20:36 +0000193// -- Subtraction
Bill Wendlingc1fb0472007-03-10 09:57:05 +0000194defm MMX_PSUBB : MMXI_binop_rm<0xF8, "psubb", sub, v8i8>;
195defm MMX_PSUBW : MMXI_binop_rm<0xF9, "psubw", sub, v4i16>;
196defm MMX_PSUBD : MMXI_binop_rm<0xFA, "psubd", sub, v2i32>;
197
198defm MMX_PSUBSB : MMXI_binop_rm_int<0xE8, "psubsb" , int_x86_mmx_psubs_b>;
199defm MMX_PSUBSW : MMXI_binop_rm_int<0xE9, "psubsw" , int_x86_mmx_psubs_w>;
200
201defm MMX_PSUBUSB : MMXI_binop_rm_int<0xD8, "psubusb", int_x86_mmx_psubus_b>;
202defm MMX_PSUBUSW : MMXI_binop_rm_int<0xD9, "psubusw", int_x86_mmx_psubus_w>;
203
Bill Wendling6dc29ec2007-03-27 21:20:36 +0000204// -- Multiplication
Bill Wendling74027e92007-03-15 21:24:36 +0000205defm MMX_PMULLW : MMXI_binop_rm<0xD5, "pmullw", mul, v4i16, 1>;
Bill Wendling6dc29ec2007-03-27 21:20:36 +0000206
Bill Wendling71bfd112007-04-03 23:48:32 +0000207defm MMX_PMULHW : MMXI_binop_rm_int<0xE5, "pmulhw", int_x86_mmx_pmulh_w, 1>;
208defm MMX_PMULHUW : MMXI_binop_rm_int<0xE4, "pmulhuw", int_x86_mmx_pmulhu_w, 1>;
209defm MMX_PMULUDQ : MMXI_binop_rm_int<0xF4, "pmuludq", int_x86_mmx_pmulu_dq, 1>;
210
211// -- Miscellanea
Bill Wendling74027e92007-03-15 21:24:36 +0000212defm MMX_PMADDWD : MMXI_binop_rm_int<0xF5, "pmaddwd", int_x86_mmx_pmadd_wd, 1>;
213
Bill Wendling71bfd112007-04-03 23:48:32 +0000214defm MMX_PAVGB : MMXI_binop_rm_int<0xE0, "pavgb", int_x86_mmx_pavg_b, 1>;
215defm MMX_PAVGW : MMXI_binop_rm_int<0xE3, "pavgw", int_x86_mmx_pavg_w, 1>;
216
217defm MMX_PMINUB : MMXI_binop_rm_int<0xDA, "pminub", int_x86_mmx_pminu_b, 1>;
218defm MMX_PMINSW : MMXI_binop_rm_int<0xEA, "pminsw", int_x86_mmx_pmins_w, 1>;
219
220defm MMX_PMAXUB : MMXI_binop_rm_int<0xDE, "pmaxub", int_x86_mmx_pmaxu_b, 1>;
221defm MMX_PMAXSW : MMXI_binop_rm_int<0xEE, "pmaxsw", int_x86_mmx_pmaxs_w, 1>;
222
223defm MMX_PSADBW : MMXI_binop_rm_int<0xE0, "psadbw", int_x86_mmx_psad_bw, 1>;
224
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000225// Logical Instructions
Bill Wendlingeebc8a12007-03-26 07:53:08 +0000226defm MMX_PAND : MMXI_binop_rm_v1i64<0xDB, "pand", and, 1>;
227defm MMX_POR : MMXI_binop_rm_v1i64<0xEB, "por" , or, 1>;
228defm MMX_PXOR : MMXI_binop_rm_v1i64<0xEF, "pxor", xor, 1>;
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000229
230let isTwoAddress = 1 in {
231 def MMX_PANDNrr : MMXI<0xDF, MRMSrcReg,
232 (ops VR64:$dst, VR64:$src1, VR64:$src2),
233 "pandn {$src2, $dst|$dst, $src2}",
Bill Wendlingeebc8a12007-03-26 07:53:08 +0000234 [(set VR64:$dst, (v1i64 (and (vnot VR64:$src1),
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000235 VR64:$src2)))]>;
236 def MMX_PANDNrm : MMXI<0xDF, MRMSrcMem,
237 (ops VR64:$dst, VR64:$src1, i64mem:$src2),
238 "pandn {$src2, $dst|$dst, $src2}",
Bill Wendlingeebc8a12007-03-26 07:53:08 +0000239 [(set VR64:$dst, (v1i64 (and (vnot VR64:$src1),
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000240 (load addr:$src2))))]>;
241}
242
Bill Wendlinga348c562007-03-22 18:42:45 +0000243// Shift Instructions
244defm MMX_PSRLW : MMXI_binop_rmi_int<0xD1, 0x71, MRM2r, "psrlw",
245 int_x86_mmx_psrl_w>;
246defm MMX_PSRLD : MMXI_binop_rmi_int<0xD2, 0x72, MRM2r, "psrld",
247 int_x86_mmx_psrl_d>;
248defm MMX_PSRLQ : MMXI_binop_rmi_int<0xD3, 0x73, MRM2r, "psrlq",
249 int_x86_mmx_psrl_q>;
250
251defm MMX_PSLLW : MMXI_binop_rmi_int<0xF1, 0x71, MRM6r, "psllw",
252 int_x86_mmx_psll_w>;
253defm MMX_PSLLD : MMXI_binop_rmi_int<0xF2, 0x72, MRM6r, "pslld",
254 int_x86_mmx_psll_d>;
255defm MMX_PSLLQ : MMXI_binop_rmi_int<0xF3, 0x73, MRM6r, "psllq",
256 int_x86_mmx_psll_q>;
257
258defm MMX_PSRAW : MMXI_binop_rmi_int<0xE1, 0x71, MRM4r, "psraw",
259 int_x86_mmx_psra_w>;
260defm MMX_PSRAD : MMXI_binop_rmi_int<0xE2, 0x72, MRM4r, "psrad",
261 int_x86_mmx_psra_d>;
262
Bill Wendling6dc29ec2007-03-27 21:20:36 +0000263// Comparison Instructions
Bill Wendlingccc44ad2007-03-27 20:22:40 +0000264defm MMX_PCMPEQB : MMXI_binop_rm_int<0x74, "pcmpeqb", int_x86_mmx_pcmpeq_b>;
265defm MMX_PCMPEQW : MMXI_binop_rm_int<0x75, "pcmpeqw", int_x86_mmx_pcmpeq_w>;
266defm MMX_PCMPEQD : MMXI_binop_rm_int<0x76, "pcmpeqd", int_x86_mmx_pcmpeq_d>;
267
268defm MMX_PCMPGTB : MMXI_binop_rm_int<0x64, "pcmpgtb", int_x86_mmx_pcmpgt_b>;
269defm MMX_PCMPGTW : MMXI_binop_rm_int<0x65, "pcmpgtw", int_x86_mmx_pcmpgt_w>;
270defm MMX_PCMPGTD : MMXI_binop_rm_int<0x66, "pcmpgtd", int_x86_mmx_pcmpgt_d>;
271
Bill Wendling6dc29ec2007-03-27 21:20:36 +0000272// Conversion Instructions
Bill Wendling6dc29ec2007-03-27 21:20:36 +0000273
274// -- Unpack Instructions
275let isTwoAddress = 1 in {
276 // Unpack High Packed Data Instructions
277 def MMX_PUNPCKHBWrr : MMXI<0x68, MRMSrcReg,
278 (ops VR64:$dst, VR64:$src1, VR64:$src2),
279 "punpckhbw {$src2, $dst|$dst, $src2}",
280 [(set VR64:$dst,
281 (v8i8 (vector_shuffle VR64:$src1, VR64:$src2,
282 MMX_UNPCKH_shuffle_mask)))]>;
283 def MMX_PUNPCKHBWrm : MMXI<0x68, MRMSrcMem,
284 (ops VR64:$dst, VR64:$src1, i64mem:$src2),
285 "punpckhbw {$src2, $dst|$dst, $src2}",
286 [(set VR64:$dst,
287 (v8i8 (vector_shuffle VR64:$src1,
288 (bc_v8i8 (load_mmx addr:$src2)),
289 MMX_UNPCKH_shuffle_mask)))]>;
290
291 def MMX_PUNPCKHWDrr : MMXI<0x69, MRMSrcReg,
292 (ops VR64:$dst, VR64:$src1, VR64:$src2),
293 "punpckhwd {$src2, $dst|$dst, $src2}",
294 [(set VR64:$dst,
295 (v4i16 (vector_shuffle VR64:$src1, VR64:$src2,
296 MMX_UNPCKH_shuffle_mask)))]>;
297 def MMX_PUNPCKHWDrm : MMXI<0x69, MRMSrcMem,
298 (ops VR64:$dst, VR64:$src1, i64mem:$src2),
299 "punpckhwd {$src2, $dst|$dst, $src2}",
300 [(set VR64:$dst,
301 (v4i16 (vector_shuffle VR64:$src1,
302 (bc_v4i16 (load_mmx addr:$src2)),
303 MMX_UNPCKH_shuffle_mask)))]>;
304
305 def MMX_PUNPCKHDQrr : MMXI<0x6A, MRMSrcReg,
306 (ops VR64:$dst, VR64:$src1, VR64:$src2),
307 "punpckhdq {$src2, $dst|$dst, $src2}",
308 [(set VR64:$dst,
309 (v2i32 (vector_shuffle VR64:$src1, VR64:$src2,
310 MMX_UNPCKH_shuffle_mask)))]>;
311 def MMX_PUNPCKHDQrm : MMXI<0x6A, MRMSrcMem,
312 (ops VR64:$dst, VR64:$src1, i64mem:$src2),
313 "punpckhdq {$src2, $dst|$dst, $src2}",
314 [(set VR64:$dst,
315 (v2i32 (vector_shuffle VR64:$src1,
316 (bc_v2i32 (load_mmx addr:$src2)),
317 MMX_UNPCKH_shuffle_mask)))]>;
318
319 // Unpack Low Packed Data Instructions
320 def MMX_PUNPCKLBWrr : MMXI<0x60, MRMSrcReg,
321 (ops VR64:$dst, VR64:$src1, VR64:$src2),
322 "punpcklbw {$src2, $dst|$dst, $src2}",
323 [(set VR64:$dst,
324 (v8i8 (vector_shuffle VR64:$src1, VR64:$src2,
325 MMX_UNPCKL_shuffle_mask)))]>;
326 def MMX_PUNPCKLBWrm : MMXI<0x60, MRMSrcMem,
327 (ops VR64:$dst, VR64:$src1, i64mem:$src2),
328 "punpcklbw {$src2, $dst|$dst, $src2}",
329 [(set VR64:$dst,
330 (v8i8 (vector_shuffle VR64:$src1,
331 (bc_v8i8 (load_mmx addr:$src2)),
332 MMX_UNPCKL_shuffle_mask)))]>;
333
334 def MMX_PUNPCKLWDrr : MMXI<0x61, MRMSrcReg,
335 (ops VR64:$dst, VR64:$src1, VR64:$src2),
336 "punpcklwd {$src2, $dst|$dst, $src2}",
337 [(set VR64:$dst,
338 (v4i16 (vector_shuffle VR64:$src1, VR64:$src2,
339 MMX_UNPCKL_shuffle_mask)))]>;
340 def MMX_PUNPCKLWDrm : MMXI<0x61, MRMSrcMem,
341 (ops VR64:$dst, VR64:$src1, i64mem:$src2),
342 "punpcklwd {$src2, $dst|$dst, $src2}",
343 [(set VR64:$dst,
344 (v4i16 (vector_shuffle VR64:$src1,
345 (bc_v4i16 (load_mmx addr:$src2)),
346 MMX_UNPCKL_shuffle_mask)))]>;
347
348 def MMX_PUNPCKLDQrr : MMXI<0x62, MRMSrcReg,
349 (ops VR64:$dst, VR64:$src1, VR64:$src2),
350 "punpckldq {$src2, $dst|$dst, $src2}",
351 [(set VR64:$dst,
352 (v2i32 (vector_shuffle VR64:$src1, VR64:$src2,
353 MMX_UNPCKL_shuffle_mask)))]>;
354 def MMX_PUNPCKLDQrm : MMXI<0x62, MRMSrcMem,
355 (ops VR64:$dst, VR64:$src1, i64mem:$src2),
356 "punpckldq {$src2, $dst|$dst, $src2}",
357 [(set VR64:$dst,
358 (v2i32 (vector_shuffle VR64:$src1,
359 (bc_v2i32 (load_mmx addr:$src2)),
360 MMX_UNPCKL_shuffle_mask)))]>;
361}
362
363// -- Pack Instructions
364defm MMX_PACKSSWB : MMXI_binop_rm_int<0x63, "packsswb", int_x86_mmx_packsswb>;
365defm MMX_PACKSSDW : MMXI_binop_rm_int<0x6B, "packssdw", int_x86_mmx_packssdw>;
366defm MMX_PACKUSWB : MMXI_binop_rm_int<0x67, "packuswb", int_x86_mmx_packuswb>;
367
Bill Wendling71bfd112007-04-03 23:48:32 +0000368// -- Conversion Instructions
369def MMX_CVTPD2PIrr : MMX2I<0x2D, MRMSrcReg, (ops VR64:$dst, VR128:$src),
370 "cvtpd2pi {$src, $dst|$dst, $src}", []>;
371def MMX_CVTPD2PIrm : MMX2I<0x2D, MRMSrcMem, (ops VR64:$dst, f128mem:$src),
372 "cvtpd2pi {$src, $dst|$dst, $src}", []>;
Evan Chengffcb95b2006-02-21 19:13:53 +0000373
Bill Wendling71bfd112007-04-03 23:48:32 +0000374def MMX_CVTPI2PDrr : MMX2I<0x2A, MRMSrcReg, (ops VR128:$dst, VR64:$src),
375 "cvtpi2pd {$src, $dst|$dst, $src}", []>;
376def MMX_CVTPI2PDrm : MMX2I<0x2A, MRMSrcMem, (ops VR128:$dst, i64mem:$src),
377 "cvtpi2pd {$src, $dst|$dst, $src}", []>;
Evan Cheng3246e062006-03-25 01:31:59 +0000378
Bill Wendling71bfd112007-04-03 23:48:32 +0000379def MMX_CVTPI2PSrr : MMXI<0x2A, MRMSrcReg, (ops VR128:$dst, VR64:$src),
380 "cvtpi2ps {$src, $dst|$dst, $src}", []>;
381def MMX_CVTPI2PSrm : MMXI<0x2A, MRMSrcMem, (ops VR128:$dst, i64mem:$src),
382 "cvtpi2ps {$src, $dst|$dst, $src}", []>;
Bill Wendling823efee2007-04-03 06:00:37 +0000383
Bill Wendling71bfd112007-04-03 23:48:32 +0000384def MMX_CVTPS2PIrr : MMXI<0x2D, MRMSrcReg, (ops VR64:$dst, VR128:$src),
385 "cvtps2pi {$src, $dst|$dst, $src}", []>;
386def MMX_CVTPS2PIrm : MMXI<0x2D, MRMSrcMem, (ops VR64:$dst, f64mem:$src),
387 "cvtps2pi {$src, $dst|$dst, $src}", []>;
Bill Wendling823efee2007-04-03 06:00:37 +0000388
Bill Wendling71bfd112007-04-03 23:48:32 +0000389def MMX_CVTTPD2PIrr : MMX2I<0x2C, MRMSrcReg, (ops VR64:$dst, VR128:$src),
390 "cvttpd2pi {$src, $dst|$dst, $src}", []>;
391def MMX_CVTTPD2PIrm : MMX2I<0x2C, MRMSrcMem, (ops VR64:$dst, f128mem:$src),
392 "cvttpd2pi {$src, $dst|$dst, $src}", []>;
Bill Wendling823efee2007-04-03 06:00:37 +0000393
Bill Wendling71bfd112007-04-03 23:48:32 +0000394def MMX_CVTTPS2PIrr : MMXI<0x2C, MRMSrcReg, (ops VR64:$dst, VR128:$src),
395 "cvttps2pi {$src, $dst|$dst, $src}", []>;
396def MMX_CVTTPS2PIrm : MMXI<0x2C, MRMSrcMem, (ops VR64:$dst, f64mem:$src),
397 "cvttps2pi {$src, $dst|$dst, $src}", []>;
Evan Chengfcf5e212006-04-11 06:57:30 +0000398
399// Shuffle and unpack instructions
400def PSHUFWri : MMXIi8<0x70, MRMSrcReg,
401 (ops VR64:$dst, VR64:$src1, i8imm:$src2),
402 "pshufw {$src2, $src1, $dst|$dst, $src1, $src2}", []>;
403def PSHUFWmi : MMXIi8<0x70, MRMSrcMem,
404 (ops VR64:$dst, i64mem:$src1, i8imm:$src2),
405 "pshufw {$src2, $src1, $dst|$dst, $src1, $src2}", []>;
406
Bill Wendling71bfd112007-04-03 23:48:32 +0000407// Extract / Insert
408def MMX_X86pextrw : SDNode<"X86ISD::PEXTRW", SDTypeProfile<1, 2, []>, []>;
409def MMX_X86pinsrw : SDNode<"X86ISD::PINSRW", SDTypeProfile<1, 3, []>, []>;
Evan Chengfcf5e212006-04-11 06:57:30 +0000410
Bill Wendling71bfd112007-04-03 23:48:32 +0000411def MMX_PEXTRWri : MMXIi8<0xC5, MRMSrcReg,
412 (ops GR32:$dst, VR64:$src1, i16i8imm:$src2),
413 "pextrw {$src2, $src1, $dst|$dst, $src1, $src2}",
414 [(set GR32:$dst, (MMX_X86pextrw (v4i16 VR64:$src1),
415 (iPTR imm:$src2)))]>;
416let isTwoAddress = 1 in {
417 def MMX_PINSRWrri : MMXIi8<0xC4, MRMSrcReg,
418 (ops VR64:$dst, VR64:$src1, GR32:$src2, i16i8imm:$src3),
419 "pinsrw {$src3, $src2, $dst|$dst, $src2, $src3}",
420 [(set VR64:$dst, (v4i16 (MMX_X86pinsrw (v4i16 VR64:$src1),
421 GR32:$src2, (iPTR imm:$src3))))]>;
422 def MMX_PINSRWrmi : MMXIi8<0xC4, MRMSrcMem,
423 (ops VR64:$dst, VR64:$src1, i16mem:$src2, i16i8imm:$src3),
424 "pinsrw {$src3, $src2, $dst|$dst, $src2, $src3}",
425 [(set VR64:$dst,
426 (v4i16 (MMX_X86pinsrw (v4i16 VR64:$src1),
427 (i32 (anyext (loadi16 addr:$src2))),
428 (iPTR imm:$src3))))]>;
429}
430
431// Mask creation
432def MMX_PMOVMSKBrr : MMXI<0xD7, MRMSrcReg, (ops GR32:$dst, VR64:$src),
433 "pmovmskb {$src, $dst|$dst, $src}",
434 [(set GR32:$dst, (int_x86_mmx_pmovmskb VR64:$src))]>;
435
436// Misc.
437def MMX_MASKMOVQ : MMXI<0xF7, MRMDestMem, (ops VR64:$src, VR64:$mask),
438 "maskmovq {$mask, $src|$src, $mask}", []>;
Bill Wendlinga31bd272007-03-06 18:53:42 +0000439
440//===----------------------------------------------------------------------===//
Bill Wendlingeebc8a12007-03-26 07:53:08 +0000441// Alias Instructions
442//===----------------------------------------------------------------------===//
443
444// Alias instructions that map zero vector to pxor.
445// FIXME: remove when we can teach regalloc that xor reg, reg is ok.
446let isReMaterializable = 1 in {
Bill Wendling6dc29ec2007-03-27 21:20:36 +0000447 def MMX_V_SET0 : MMXI<0xEF, MRMInitReg, (ops VR64:$dst),
448 "pxor $dst, $dst",
449 [(set VR64:$dst, (v1i64 immAllZerosV))]>;
450 def MMX_V_SETALLONES : MMXI<0x76, MRMInitReg, (ops VR64:$dst),
451 "pcmpeqd $dst, $dst",
452 [(set VR64:$dst, (v1i64 immAllOnesV))]>;
Bill Wendlingeebc8a12007-03-26 07:53:08 +0000453}
454
455//===----------------------------------------------------------------------===//
Bill Wendlinga31bd272007-03-06 18:53:42 +0000456// Non-Instruction Patterns
457//===----------------------------------------------------------------------===//
458
459// Store 64-bit integer vector values.
460def : Pat<(store (v8i8 VR64:$src), addr:$dst),
Bill Wendling823efee2007-04-03 06:00:37 +0000461 (MMX_MOVQ64mr addr:$dst, VR64:$src)>;
Bill Wendlinga31bd272007-03-06 18:53:42 +0000462def : Pat<(store (v4i16 VR64:$src), addr:$dst),
Bill Wendling823efee2007-04-03 06:00:37 +0000463 (MMX_MOVQ64mr addr:$dst, VR64:$src)>;
Bill Wendlingeebc8a12007-03-26 07:53:08 +0000464def : Pat<(store (v2i32 VR64:$src), addr:$dst),
Bill Wendling823efee2007-04-03 06:00:37 +0000465 (MMX_MOVQ64mr addr:$dst, VR64:$src)>;
466def : Pat<(store (v1i64 VR64:$src), addr:$dst),
467 (MMX_MOVQ64mr addr:$dst, VR64:$src)>;
Bill Wendlingeebc8a12007-03-26 07:53:08 +0000468
Bill Wendlingccc44ad2007-03-27 20:22:40 +0000469// 64-bit vector all zero's.
Bill Wendlingeebc8a12007-03-26 07:53:08 +0000470def : Pat<(v8i8 immAllZerosV), (MMX_V_SET0)>;
471def : Pat<(v4i16 immAllZerosV), (MMX_V_SET0)>;
472def : Pat<(v2i32 immAllZerosV), (MMX_V_SET0)>;
473def : Pat<(v1i64 immAllZerosV), (MMX_V_SET0)>;
Bill Wendlingbc9bffa2007-03-07 05:43:18 +0000474
Bill Wendlingccc44ad2007-03-27 20:22:40 +0000475// 64-bit vector all one's.
476def : Pat<(v8i8 immAllOnesV), (MMX_V_SETALLONES)>;
477def : Pat<(v4i16 immAllOnesV), (MMX_V_SETALLONES)>;
478def : Pat<(v2i32 immAllOnesV), (MMX_V_SETALLONES)>;
479def : Pat<(v1i64 immAllOnesV), (MMX_V_SETALLONES)>;
480
Bill Wendlingbc9bffa2007-03-07 05:43:18 +0000481// Bit convert.
Bill Wendlingeebc8a12007-03-26 07:53:08 +0000482def : Pat<(v8i8 (bitconvert (v1i64 VR64:$src))), (v8i8 VR64:$src)>;
Bill Wendlingbc9bffa2007-03-07 05:43:18 +0000483def : Pat<(v8i8 (bitconvert (v2i32 VR64:$src))), (v8i8 VR64:$src)>;
484def : Pat<(v8i8 (bitconvert (v4i16 VR64:$src))), (v8i8 VR64:$src)>;
Bill Wendlingeebc8a12007-03-26 07:53:08 +0000485def : Pat<(v4i16 (bitconvert (v1i64 VR64:$src))), (v4i16 VR64:$src)>;
Bill Wendlingbc9bffa2007-03-07 05:43:18 +0000486def : Pat<(v4i16 (bitconvert (v2i32 VR64:$src))), (v4i16 VR64:$src)>;
487def : Pat<(v4i16 (bitconvert (v8i8 VR64:$src))), (v4i16 VR64:$src)>;
Bill Wendlingeebc8a12007-03-26 07:53:08 +0000488def : Pat<(v2i32 (bitconvert (v1i64 VR64:$src))), (v2i32 VR64:$src)>;
Bill Wendlingbc9bffa2007-03-07 05:43:18 +0000489def : Pat<(v2i32 (bitconvert (v4i16 VR64:$src))), (v2i32 VR64:$src)>;
490def : Pat<(v2i32 (bitconvert (v8i8 VR64:$src))), (v2i32 VR64:$src)>;
Bill Wendlingeebc8a12007-03-26 07:53:08 +0000491def : Pat<(v1i64 (bitconvert (v2i32 VR64:$src))), (v1i64 VR64:$src)>;
492def : Pat<(v1i64 (bitconvert (v4i16 VR64:$src))), (v1i64 VR64:$src)>;
493def : Pat<(v1i64 (bitconvert (v8i8 VR64:$src))), (v1i64 VR64:$src)>;
Bill Wendlinga348c562007-03-22 18:42:45 +0000494
Bill Wendlinga348c562007-03-22 18:42:45 +0000495def MMX_X86s2vec : SDNode<"X86ISD::S2VEC", SDTypeProfile<1, 1, []>, []>;
496
497// Scalar to v4i16 / v8i8. The source may be a GR32, but only the lower 8 or
498// 16-bits matter.
Bill Wendling823efee2007-04-03 06:00:37 +0000499def : Pat<(v8i8 (MMX_X86s2vec GR32:$src)), (MMX_MOVD64rr GR32:$src)>;
500def : Pat<(v4i16 (MMX_X86s2vec GR32:$src)), (MMX_MOVD64rr GR32:$src)>;
501
502// Recipes for: vector_shuffle v1, <undef>, <0, 0, 1, 1, ...>
503def MMX_UNPCKL_v_undef_shuffle_mask : PatLeaf<(build_vector), [{
504 return X86::isUNPCKL_v_undef_Mask(N);
505}]>;
506
507let AddedComplexity = 10 in {
508 def : Pat<(v8i8 (vector_shuffle VR64:$src, (undef),
509 MMX_UNPCKL_v_undef_shuffle_mask)),
510 (MMX_PUNPCKLBWrr VR64:$src, VR64:$src)>;
511 def : Pat<(v4i16 (vector_shuffle VR64:$src, (undef),
512 MMX_UNPCKL_v_undef_shuffle_mask)),
513 (MMX_PUNPCKLWDrr VR64:$src, VR64:$src)>;
514 def : Pat<(v2i32 (vector_shuffle VR64:$src, (undef),
515 MMX_UNPCKL_v_undef_shuffle_mask)),
516 (MMX_PUNPCKLDQrr VR64:$src, VR64:$src)>;
517}
518
519let AddedComplexity = 20 in {
520 def : Pat<(bc_v2i32 (vector_shuffle immAllZerosV,
521 (v2i32 (scalar_to_vector (load_mmx addr:$src))),
522 MMX_UNPCKL_shuffle_mask)),
523 (MMX_PUNPCKLDQrm VR64:$src, VR64:$src)>;
524}
Bill Wendlingccc44ad2007-03-27 20:22:40 +0000525
Bill Wendling6dc29ec2007-03-27 21:20:36 +0000526// Some special case PANDN patterns.
Bill Wendling823efee2007-04-03 06:00:37 +0000527// FIXME: Get rid of these.
Bill Wendlingccc44ad2007-03-27 20:22:40 +0000528def : Pat<(v1i64 (and (xor VR64:$src1, (bc_v1i64 (v2i32 immAllOnesV))),
529 VR64:$src2)),
530 (MMX_PANDNrr VR64:$src1, VR64:$src2)>;
531def : Pat<(v1i64 (and (xor VR64:$src1, (bc_v1i64 (v4i16 immAllOnesV))),
532 VR64:$src2)),
533 (MMX_PANDNrr VR64:$src1, VR64:$src2)>;
534def : Pat<(v1i64 (and (xor VR64:$src1, (bc_v1i64 (v8i8 immAllOnesV))),
535 VR64:$src2)),
536 (MMX_PANDNrr VR64:$src1, VR64:$src2)>;
537
538def : Pat<(v1i64 (and (xor VR64:$src1, (bc_v1i64 (v2i32 immAllOnesV))),
539 (load addr:$src2))),
540 (MMX_PANDNrm VR64:$src1, addr:$src2)>;
541def : Pat<(v1i64 (and (xor VR64:$src1, (bc_v1i64 (v4i16 immAllOnesV))),
542 (load addr:$src2))),
543 (MMX_PANDNrm VR64:$src1, addr:$src2)>;
544def : Pat<(v1i64 (and (xor VR64:$src1, (bc_v1i64 (v8i8 immAllOnesV))),
545 (load addr:$src2))),
546 (MMX_PANDNrm VR64:$src1, addr:$src2)>;