blob: 1b2ca110d5bc021d407e2fd962162c38ed34818c [file] [log] [blame]
Bill Wendlingbc9bffa2007-03-07 05:43:18 +00001//====- X86InstrMMX.td - Describe the X86 Instruction Set --*- tablegen -*-===//
Evan Chengffcb95b2006-02-21 19:13:53 +00002//
3// The LLVM Compiler Infrastructure
4//
Bill Wendling826f36f2007-03-28 00:57:11 +00005// This file was developed by Evan Cheng and is distributed under the
Bill Wendling6dc29ec2007-03-27 21:20:36 +00006// University of Illinois Open Source License. See LICENSE.TXT for details.
Evan Chengffcb95b2006-02-21 19:13:53 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the X86 MMX instruction set, defining the instructions,
11// and properties of the instructions which are needed for code generation,
12// machine code emission, and analysis.
13//
14//===----------------------------------------------------------------------===//
15
Bill Wendlinga31bd272007-03-06 18:53:42 +000016//===----------------------------------------------------------------------===//
Evan Chengfcf5e212006-04-11 06:57:30 +000017// Instruction templates
Bill Wendlinga31bd272007-03-06 18:53:42 +000018//===----------------------------------------------------------------------===//
19
Evan Chengd2a6d542006-04-12 23:42:44 +000020// MMXI - MMX instructions with TB prefix.
21// MMX2I - MMX / SSE2 instructions with TB and OpSize prefixes.
22// MMXIi8 - MMX instructions with ImmT == Imm8 and TB prefix.
23class MMXI<bits<8> o, Format F, dag ops, string asm, list<dag> pattern>
24 : I<o, F, ops, asm, pattern>, TB, Requires<[HasMMX]>;
25class MMX2I<bits<8> o, Format F, dag ops, string asm, list<dag> pattern>
Bill Wendlingb8440a02007-03-23 22:35:46 +000026 : I<o, F, ops, asm, pattern>, TB, OpSize, Requires<[HasMMX]>;
Evan Chengfcf5e212006-04-11 06:57:30 +000027class MMXIi8<bits<8> o, Format F, dag ops, string asm, list<dag> pattern>
Evan Cheng1693e482006-07-19 00:27:29 +000028 : Ii8<o, F, ops, asm, pattern>, TB, Requires<[HasMMX]>;
Evan Chengfcf5e212006-04-11 06:57:30 +000029
Evan Chengba753c62006-03-20 06:04:52 +000030// Some 'special' instructions
31def IMPLICIT_DEF_VR64 : I<0, Pseudo, (ops VR64:$dst),
32 "#IMPLICIT_DEF $dst",
33 [(set VR64:$dst, (v8i8 (undef)))]>,
34 Requires<[HasMMX]>;
35
Bill Wendlingbc9bffa2007-03-07 05:43:18 +000036// 64-bit vector undef's.
37def : Pat<(v8i8 (undef)), (IMPLICIT_DEF_VR64)>;
38def : Pat<(v4i16 (undef)), (IMPLICIT_DEF_VR64)>;
39def : Pat<(v2i32 (undef)), (IMPLICIT_DEF_VR64)>;
Bill Wendlingeebc8a12007-03-26 07:53:08 +000040def : Pat<(v1i64 (undef)), (IMPLICIT_DEF_VR64)>;
Evan Chengba753c62006-03-20 06:04:52 +000041
Bill Wendlinga31bd272007-03-06 18:53:42 +000042//===----------------------------------------------------------------------===//
43// MMX Pattern Fragments
44//===----------------------------------------------------------------------===//
45
Bill Wendlingccc44ad2007-03-27 20:22:40 +000046def load_mmx : PatFrag<(ops node:$ptr), (v1i64 (load node:$ptr))>;
Bill Wendlinga31bd272007-03-06 18:53:42 +000047
Bill Wendlinga348c562007-03-22 18:42:45 +000048def bc_v8i8 : PatFrag<(ops node:$in), (v8i8 (bitconvert node:$in))>;
49def bc_v4i16 : PatFrag<(ops node:$in), (v4i16 (bitconvert node:$in))>;
50def bc_v2i32 : PatFrag<(ops node:$in), (v2i32 (bitconvert node:$in))>;
Bill Wendlingccc44ad2007-03-27 20:22:40 +000051def bc_v1i64 : PatFrag<(ops node:$in), (v1i64 (bitconvert node:$in))>;
Bill Wendlinga348c562007-03-22 18:42:45 +000052
Bill Wendlinga31bd272007-03-06 18:53:42 +000053//===----------------------------------------------------------------------===//
Bill Wendling2f88dcd2007-03-08 22:09:11 +000054// MMX Multiclasses
55//===----------------------------------------------------------------------===//
56
57let isTwoAddress = 1 in {
58 // MMXI_binop_rm - Simple MMX binary operator.
59 multiclass MMXI_binop_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
60 ValueType OpVT, bit Commutable = 0> {
61 def rr : MMXI<opc, MRMSrcReg, (ops VR64:$dst, VR64:$src1, VR64:$src2),
62 !strconcat(OpcodeStr, " {$src2, $dst|$dst, $src2}"),
63 [(set VR64:$dst, (OpVT (OpNode VR64:$src1, VR64:$src2)))]> {
64 let isCommutable = Commutable;
65 }
66 def rm : MMXI<opc, MRMSrcMem, (ops VR64:$dst, VR64:$src1, i64mem:$src2),
67 !strconcat(OpcodeStr, " {$src2, $dst|$dst, $src2}"),
68 [(set VR64:$dst, (OpVT (OpNode VR64:$src1,
69 (bitconvert
Bill Wendlingccc44ad2007-03-27 20:22:40 +000070 (load_mmx addr:$src2)))))]>;
Bill Wendling2f88dcd2007-03-08 22:09:11 +000071 }
Bill Wendling2f88dcd2007-03-08 22:09:11 +000072
Bill Wendling2f88dcd2007-03-08 22:09:11 +000073 multiclass MMXI_binop_rm_int<bits<8> opc, string OpcodeStr, Intrinsic IntId,
74 bit Commutable = 0> {
75 def rr : MMXI<opc, MRMSrcReg, (ops VR64:$dst, VR64:$src1, VR64:$src2),
76 !strconcat(OpcodeStr, " {$src2, $dst|$dst, $src2}"),
77 [(set VR64:$dst, (IntId VR64:$src1, VR64:$src2))]> {
78 let isCommutable = Commutable;
79 }
80 def rm : MMXI<opc, MRMSrcMem, (ops VR64:$dst, VR64:$src1, i64mem:$src2),
81 !strconcat(OpcodeStr, " {$src2, $dst|$dst, $src2}"),
82 [(set VR64:$dst, (IntId VR64:$src1,
Bill Wendlingccc44ad2007-03-27 20:22:40 +000083 (bitconvert (load_mmx addr:$src2))))]>;
Bill Wendling2f88dcd2007-03-08 22:09:11 +000084 }
Bill Wendling1b7a81d2007-03-16 09:44:46 +000085
Bill Wendlingeebc8a12007-03-26 07:53:08 +000086 // MMXI_binop_rm_v1i64 - Simple MMX binary operator whose type is v1i64.
Bill Wendling1b7a81d2007-03-16 09:44:46 +000087 //
88 // FIXME: we could eliminate this and use MMXI_binop_rm instead if tblgen knew
89 // to collapse (bitconvert VT to VT) into its operand.
90 //
Bill Wendlingeebc8a12007-03-26 07:53:08 +000091 multiclass MMXI_binop_rm_v1i64<bits<8> opc, string OpcodeStr, SDNode OpNode,
Bill Wendling1b7a81d2007-03-16 09:44:46 +000092 bit Commutable = 0> {
93 def rr : MMXI<opc, MRMSrcReg, (ops VR64:$dst, VR64:$src1, VR64:$src2),
94 !strconcat(OpcodeStr, " {$src2, $dst|$dst, $src2}"),
Bill Wendlingeebc8a12007-03-26 07:53:08 +000095 [(set VR64:$dst, (v1i64 (OpNode VR64:$src1, VR64:$src2)))]> {
Bill Wendling1b7a81d2007-03-16 09:44:46 +000096 let isCommutable = Commutable;
97 }
98 def rm : MMXI<opc, MRMSrcMem, (ops VR64:$dst, VR64:$src1, i64mem:$src2),
99 !strconcat(OpcodeStr, " {$src2, $dst|$dst, $src2}"),
100 [(set VR64:$dst,
Bill Wendlingccc44ad2007-03-27 20:22:40 +0000101 (OpNode VR64:$src1,(load_mmx addr:$src2)))]>;
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000102 }
Bill Wendlinga348c562007-03-22 18:42:45 +0000103
104 multiclass MMXI_binop_rmi_int<bits<8> opc, bits<8> opc2, Format ImmForm,
105 string OpcodeStr, Intrinsic IntId> {
106 def rr : MMXI<opc, MRMSrcReg, (ops VR64:$dst, VR64:$src1, VR64:$src2),
107 !strconcat(OpcodeStr, " {$src2, $dst|$dst, $src2}"),
108 [(set VR64:$dst, (IntId VR64:$src1, VR64:$src2))]>;
109 def rm : MMXI<opc, MRMSrcMem, (ops VR64:$dst, VR64:$src1, i64mem:$src2),
110 !strconcat(OpcodeStr, " {$src2, $dst|$dst, $src2}"),
111 [(set VR64:$dst, (IntId VR64:$src1,
Bill Wendlingccc44ad2007-03-27 20:22:40 +0000112 (bitconvert (load_mmx addr:$src2))))]>;
Bill Wendlinga348c562007-03-22 18:42:45 +0000113 def ri : MMXIi8<opc2, ImmForm, (ops VR64:$dst, VR64:$src1, i32i8imm:$src2),
114 !strconcat(OpcodeStr, " {$src2, $dst|$dst, $src2}"),
115 [(set VR64:$dst, (IntId VR64:$src1,
116 (scalar_to_vector (i32 imm:$src2))))]>;
117 }
Bill Wendling2f88dcd2007-03-08 22:09:11 +0000118}
119
120//===----------------------------------------------------------------------===//
Bill Wendling823efee2007-04-03 06:00:37 +0000121// MMX EMMS & FEMMS Instructions
Bill Wendlinga31bd272007-03-06 18:53:42 +0000122//===----------------------------------------------------------------------===//
123
Bill Wendling823efee2007-04-03 06:00:37 +0000124def MMX_EMMS : MMXI<0x77, RawFrm, (ops), "emms", [(int_x86_mmx_emms)]>;
125def MMX_FEMMS : MMXI<0x0E, RawFrm, (ops), "femms", [(int_x86_mmx_femms)]>;
Bill Wendlinga31bd272007-03-06 18:53:42 +0000126
127//===----------------------------------------------------------------------===//
128// MMX Scalar Instructions
129//===----------------------------------------------------------------------===//
Bill Wendling229baff2007-03-05 23:09:45 +0000130
Bill Wendling2f88dcd2007-03-08 22:09:11 +0000131// Arithmetic Instructions
Bill Wendling6dc29ec2007-03-27 21:20:36 +0000132
133// -- Addition
Bill Wendling823efee2007-04-03 06:00:37 +0000134defm MMX_PADDB : MMXI_binop_rm<0xFC, "paddb", add, v8i8, 1>;
Bill Wendling2f88dcd2007-03-08 22:09:11 +0000135defm MMX_PADDW : MMXI_binop_rm<0xFD, "paddw", add, v4i16, 1>;
136defm MMX_PADDD : MMXI_binop_rm<0xFE, "paddd", add, v2i32, 1>;
Bill Wendling823efee2007-04-03 06:00:37 +0000137defm MMX_PADDQ : MMXI_binop_rm<0xD4, "paddq", add, v1i64, 1>;
Bill Wendling2f88dcd2007-03-08 22:09:11 +0000138
139defm MMX_PADDSB : MMXI_binop_rm_int<0xEC, "paddsb" , int_x86_mmx_padds_b, 1>;
140defm MMX_PADDSW : MMXI_binop_rm_int<0xED, "paddsw" , int_x86_mmx_padds_w, 1>;
141
142defm MMX_PADDUSB : MMXI_binop_rm_int<0xDC, "paddusb", int_x86_mmx_paddus_b, 1>;
143defm MMX_PADDUSW : MMXI_binop_rm_int<0xDD, "paddusw", int_x86_mmx_paddus_w, 1>;
144
Bill Wendling6dc29ec2007-03-27 21:20:36 +0000145// -- Subtraction
Bill Wendlingc1fb0472007-03-10 09:57:05 +0000146defm MMX_PSUBB : MMXI_binop_rm<0xF8, "psubb", sub, v8i8>;
147defm MMX_PSUBW : MMXI_binop_rm<0xF9, "psubw", sub, v4i16>;
148defm MMX_PSUBD : MMXI_binop_rm<0xFA, "psubd", sub, v2i32>;
149
150defm MMX_PSUBSB : MMXI_binop_rm_int<0xE8, "psubsb" , int_x86_mmx_psubs_b>;
151defm MMX_PSUBSW : MMXI_binop_rm_int<0xE9, "psubsw" , int_x86_mmx_psubs_w>;
152
153defm MMX_PSUBUSB : MMXI_binop_rm_int<0xD8, "psubusb", int_x86_mmx_psubus_b>;
154defm MMX_PSUBUSW : MMXI_binop_rm_int<0xD9, "psubusw", int_x86_mmx_psubus_w>;
155
Bill Wendling6dc29ec2007-03-27 21:20:36 +0000156// -- Multiplication
Bill Wendling74027e92007-03-15 21:24:36 +0000157defm MMX_PMULLW : MMXI_binop_rm<0xD5, "pmullw", mul, v4i16, 1>;
Bill Wendling74027e92007-03-15 21:24:36 +0000158defm MMX_PMULHW : MMXI_binop_rm_int<0xE5, "pmulhw" , int_x86_mmx_pmulh_w , 1>;
Bill Wendling6dc29ec2007-03-27 21:20:36 +0000159
160// -- Multiply and Add
Bill Wendling74027e92007-03-15 21:24:36 +0000161defm MMX_PMADDWD : MMXI_binop_rm_int<0xF5, "pmaddwd", int_x86_mmx_pmadd_wd, 1>;
162
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000163// Logical Instructions
Bill Wendlingeebc8a12007-03-26 07:53:08 +0000164defm MMX_PAND : MMXI_binop_rm_v1i64<0xDB, "pand", and, 1>;
165defm MMX_POR : MMXI_binop_rm_v1i64<0xEB, "por" , or, 1>;
166defm MMX_PXOR : MMXI_binop_rm_v1i64<0xEF, "pxor", xor, 1>;
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000167
168let isTwoAddress = 1 in {
169 def MMX_PANDNrr : MMXI<0xDF, MRMSrcReg,
170 (ops VR64:$dst, VR64:$src1, VR64:$src2),
171 "pandn {$src2, $dst|$dst, $src2}",
Bill Wendlingeebc8a12007-03-26 07:53:08 +0000172 [(set VR64:$dst, (v1i64 (and (vnot VR64:$src1),
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000173 VR64:$src2)))]>;
174 def MMX_PANDNrm : MMXI<0xDF, MRMSrcMem,
175 (ops VR64:$dst, VR64:$src1, i64mem:$src2),
176 "pandn {$src2, $dst|$dst, $src2}",
Bill Wendlingeebc8a12007-03-26 07:53:08 +0000177 [(set VR64:$dst, (v1i64 (and (vnot VR64:$src1),
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000178 (load addr:$src2))))]>;
179}
180
Bill Wendlinga348c562007-03-22 18:42:45 +0000181// Shift Instructions
182defm MMX_PSRLW : MMXI_binop_rmi_int<0xD1, 0x71, MRM2r, "psrlw",
183 int_x86_mmx_psrl_w>;
184defm MMX_PSRLD : MMXI_binop_rmi_int<0xD2, 0x72, MRM2r, "psrld",
185 int_x86_mmx_psrl_d>;
186defm MMX_PSRLQ : MMXI_binop_rmi_int<0xD3, 0x73, MRM2r, "psrlq",
187 int_x86_mmx_psrl_q>;
188
189defm MMX_PSLLW : MMXI_binop_rmi_int<0xF1, 0x71, MRM6r, "psllw",
190 int_x86_mmx_psll_w>;
191defm MMX_PSLLD : MMXI_binop_rmi_int<0xF2, 0x72, MRM6r, "pslld",
192 int_x86_mmx_psll_d>;
193defm MMX_PSLLQ : MMXI_binop_rmi_int<0xF3, 0x73, MRM6r, "psllq",
194 int_x86_mmx_psll_q>;
195
196defm MMX_PSRAW : MMXI_binop_rmi_int<0xE1, 0x71, MRM4r, "psraw",
197 int_x86_mmx_psra_w>;
198defm MMX_PSRAD : MMXI_binop_rmi_int<0xE2, 0x72, MRM4r, "psrad",
199 int_x86_mmx_psra_d>;
200
Bill Wendling6dc29ec2007-03-27 21:20:36 +0000201// Comparison Instructions
Bill Wendlingccc44ad2007-03-27 20:22:40 +0000202defm MMX_PCMPEQB : MMXI_binop_rm_int<0x74, "pcmpeqb", int_x86_mmx_pcmpeq_b>;
203defm MMX_PCMPEQW : MMXI_binop_rm_int<0x75, "pcmpeqw", int_x86_mmx_pcmpeq_w>;
204defm MMX_PCMPEQD : MMXI_binop_rm_int<0x76, "pcmpeqd", int_x86_mmx_pcmpeq_d>;
205
206defm MMX_PCMPGTB : MMXI_binop_rm_int<0x64, "pcmpgtb", int_x86_mmx_pcmpgt_b>;
207defm MMX_PCMPGTW : MMXI_binop_rm_int<0x65, "pcmpgtw", int_x86_mmx_pcmpgt_w>;
208defm MMX_PCMPGTD : MMXI_binop_rm_int<0x66, "pcmpgtd", int_x86_mmx_pcmpgt_d>;
209
Bill Wendling6dc29ec2007-03-27 21:20:36 +0000210// Conversion Instructions
211def MMX_UNPCKH_shuffle_mask : PatLeaf<(build_vector), [{
212 return X86::isUNPCKHMask(N);
213}]>;
214
215def MMX_UNPCKL_shuffle_mask : PatLeaf<(build_vector), [{
216 return X86::isUNPCKLMask(N);
217}]>;
218
219// -- Unpack Instructions
220let isTwoAddress = 1 in {
221 // Unpack High Packed Data Instructions
222 def MMX_PUNPCKHBWrr : MMXI<0x68, MRMSrcReg,
223 (ops VR64:$dst, VR64:$src1, VR64:$src2),
224 "punpckhbw {$src2, $dst|$dst, $src2}",
225 [(set VR64:$dst,
226 (v8i8 (vector_shuffle VR64:$src1, VR64:$src2,
227 MMX_UNPCKH_shuffle_mask)))]>;
228 def MMX_PUNPCKHBWrm : MMXI<0x68, MRMSrcMem,
229 (ops VR64:$dst, VR64:$src1, i64mem:$src2),
230 "punpckhbw {$src2, $dst|$dst, $src2}",
231 [(set VR64:$dst,
232 (v8i8 (vector_shuffle VR64:$src1,
233 (bc_v8i8 (load_mmx addr:$src2)),
234 MMX_UNPCKH_shuffle_mask)))]>;
235
236 def MMX_PUNPCKHWDrr : MMXI<0x69, MRMSrcReg,
237 (ops VR64:$dst, VR64:$src1, VR64:$src2),
238 "punpckhwd {$src2, $dst|$dst, $src2}",
239 [(set VR64:$dst,
240 (v4i16 (vector_shuffle VR64:$src1, VR64:$src2,
241 MMX_UNPCKH_shuffle_mask)))]>;
242 def MMX_PUNPCKHWDrm : MMXI<0x69, MRMSrcMem,
243 (ops VR64:$dst, VR64:$src1, i64mem:$src2),
244 "punpckhwd {$src2, $dst|$dst, $src2}",
245 [(set VR64:$dst,
246 (v4i16 (vector_shuffle VR64:$src1,
247 (bc_v4i16 (load_mmx addr:$src2)),
248 MMX_UNPCKH_shuffle_mask)))]>;
249
250 def MMX_PUNPCKHDQrr : MMXI<0x6A, MRMSrcReg,
251 (ops VR64:$dst, VR64:$src1, VR64:$src2),
252 "punpckhdq {$src2, $dst|$dst, $src2}",
253 [(set VR64:$dst,
254 (v2i32 (vector_shuffle VR64:$src1, VR64:$src2,
255 MMX_UNPCKH_shuffle_mask)))]>;
256 def MMX_PUNPCKHDQrm : MMXI<0x6A, MRMSrcMem,
257 (ops VR64:$dst, VR64:$src1, i64mem:$src2),
258 "punpckhdq {$src2, $dst|$dst, $src2}",
259 [(set VR64:$dst,
260 (v2i32 (vector_shuffle VR64:$src1,
261 (bc_v2i32 (load_mmx addr:$src2)),
262 MMX_UNPCKH_shuffle_mask)))]>;
263
264 // Unpack Low Packed Data Instructions
265 def MMX_PUNPCKLBWrr : MMXI<0x60, MRMSrcReg,
266 (ops VR64:$dst, VR64:$src1, VR64:$src2),
267 "punpcklbw {$src2, $dst|$dst, $src2}",
268 [(set VR64:$dst,
269 (v8i8 (vector_shuffle VR64:$src1, VR64:$src2,
270 MMX_UNPCKL_shuffle_mask)))]>;
271 def MMX_PUNPCKLBWrm : MMXI<0x60, MRMSrcMem,
272 (ops VR64:$dst, VR64:$src1, i64mem:$src2),
273 "punpcklbw {$src2, $dst|$dst, $src2}",
274 [(set VR64:$dst,
275 (v8i8 (vector_shuffle VR64:$src1,
276 (bc_v8i8 (load_mmx addr:$src2)),
277 MMX_UNPCKL_shuffle_mask)))]>;
278
279 def MMX_PUNPCKLWDrr : MMXI<0x61, MRMSrcReg,
280 (ops VR64:$dst, VR64:$src1, VR64:$src2),
281 "punpcklwd {$src2, $dst|$dst, $src2}",
282 [(set VR64:$dst,
283 (v4i16 (vector_shuffle VR64:$src1, VR64:$src2,
284 MMX_UNPCKL_shuffle_mask)))]>;
285 def MMX_PUNPCKLWDrm : MMXI<0x61, MRMSrcMem,
286 (ops VR64:$dst, VR64:$src1, i64mem:$src2),
287 "punpcklwd {$src2, $dst|$dst, $src2}",
288 [(set VR64:$dst,
289 (v4i16 (vector_shuffle VR64:$src1,
290 (bc_v4i16 (load_mmx addr:$src2)),
291 MMX_UNPCKL_shuffle_mask)))]>;
292
293 def MMX_PUNPCKLDQrr : MMXI<0x62, MRMSrcReg,
294 (ops VR64:$dst, VR64:$src1, VR64:$src2),
295 "punpckldq {$src2, $dst|$dst, $src2}",
296 [(set VR64:$dst,
297 (v2i32 (vector_shuffle VR64:$src1, VR64:$src2,
298 MMX_UNPCKL_shuffle_mask)))]>;
299 def MMX_PUNPCKLDQrm : MMXI<0x62, MRMSrcMem,
300 (ops VR64:$dst, VR64:$src1, i64mem:$src2),
301 "punpckldq {$src2, $dst|$dst, $src2}",
302 [(set VR64:$dst,
303 (v2i32 (vector_shuffle VR64:$src1,
304 (bc_v2i32 (load_mmx addr:$src2)),
305 MMX_UNPCKL_shuffle_mask)))]>;
306}
307
308// -- Pack Instructions
309defm MMX_PACKSSWB : MMXI_binop_rm_int<0x63, "packsswb", int_x86_mmx_packsswb>;
310defm MMX_PACKSSDW : MMXI_binop_rm_int<0x6B, "packssdw", int_x86_mmx_packssdw>;
311defm MMX_PACKUSWB : MMXI_binop_rm_int<0x67, "packuswb", int_x86_mmx_packuswb>;
312
313// Data Transfer Instructions
Bill Wendling823efee2007-04-03 06:00:37 +0000314def MMX_MOVD64rr : MMXI<0x6E, MRMSrcReg, (ops VR64:$dst, GR32:$src),
315 "movd {$src, $dst|$dst, $src}", []>;
316def MMX_MOVD64rm : MMXI<0x6E, MRMSrcMem, (ops VR64:$dst, i32mem:$src),
317 "movd {$src, $dst|$dst, $src}", []>;
318def MMX_MOVD64mr : MMXI<0x7E, MRMDestMem, (ops i32mem:$dst, VR64:$src),
319 "movd {$src, $dst|$dst, $src}", []>;
Evan Chengffcb95b2006-02-21 19:13:53 +0000320
Bill Wendling823efee2007-04-03 06:00:37 +0000321def MMX_MOVQ64rr : MMXI<0x6F, MRMSrcReg, (ops VR64:$dst, VR64:$src),
322 "movq {$src, $dst|$dst, $src}", []>;
323def MMX_MOVQ64rm : MMXI<0x6F, MRMSrcMem, (ops VR64:$dst, i64mem:$src),
324 "movq {$src, $dst|$dst, $src}",
325 [(set VR64:$dst, (load_mmx addr:$src))]>;
326def MMX_MOVQ64mr : MMXI<0x7F, MRMDestMem, (ops i64mem:$dst, VR64:$src),
327 "movq {$src, $dst|$dst, $src}",
328 [(store (v1i64 VR64:$src), addr:$dst)]>;
Evan Cheng3246e062006-03-25 01:31:59 +0000329
330// Conversion instructions
Bill Wendling823efee2007-04-03 06:00:37 +0000331def MMX_CVTPD2PIrr : MMX2I<0x2D, MRMSrcReg, (ops VR64:$dst, VR128:$src),
332 "cvtpd2pi {$src, $dst|$dst, $src}", []>;
333def MMX_CVTPD2PIrm : MMX2I<0x2D, MRMSrcMem, (ops VR64:$dst, f128mem:$src),
334 "cvtpd2pi {$src, $dst|$dst, $src}", []>;
335
336def MMX_CVTPI2PDrr : MMX2I<0x2A, MRMSrcReg, (ops VR128:$dst, VR64:$src),
337 "cvtpi2pd {$src, $dst|$dst, $src}", []>;
338def MMX_CVTPI2PDrm : MMX2I<0x2A, MRMSrcMem, (ops VR128:$dst, i64mem:$src),
339 "cvtpi2pd {$src, $dst|$dst, $src}", []>;
340
341def MMX_CVTPI2PSrr : MMXI<0x2A, MRMSrcReg, (ops VR128:$dst, VR64:$src),
342 "cvtpi2ps {$src, $dst|$dst, $src}", []>;
343def MMX_CVTPI2PSrm : MMXI<0x2A, MRMSrcMem, (ops VR128:$dst, i64mem:$src),
344 "cvtpi2ps {$src, $dst|$dst, $src}", []>;
345
346def MMX_CVTPS2PIrr : MMXI<0x2D, MRMSrcReg, (ops VR64:$dst, VR128:$src),
347 "cvtps2pi {$src, $dst|$dst, $src}", []>;
348def MMX_CVTPS2PIrm : MMXI<0x2D, MRMSrcMem, (ops VR64:$dst, f64mem:$src),
349 "cvtps2pi {$src, $dst|$dst, $src}", []>;
350
351def MMX_CVTTPD2PIrr: MMX2I<0x2C, MRMSrcReg, (ops VR64:$dst, VR128:$src),
352 "cvttpd2pi {$src, $dst|$dst, $src}", []>;
353def MMX_CVTTPD2PIrm: MMX2I<0x2C, MRMSrcMem, (ops VR64:$dst, f128mem:$src),
354 "cvttpd2pi {$src, $dst|$dst, $src}", []>;
355
356def MMX_CVTTPS2PIrr: MMXI<0x2C, MRMSrcReg, (ops VR64:$dst, VR128:$src),
357 "cvttps2pi {$src, $dst|$dst, $src}", []>;
358def MMX_CVTTPS2PIrm: MMXI<0x2C, MRMSrcMem, (ops VR64:$dst, f64mem:$src),
359 "cvttps2pi {$src, $dst|$dst, $src}", []>;
Evan Chengfcf5e212006-04-11 06:57:30 +0000360
361// Shuffle and unpack instructions
362def PSHUFWri : MMXIi8<0x70, MRMSrcReg,
363 (ops VR64:$dst, VR64:$src1, i8imm:$src2),
364 "pshufw {$src2, $src1, $dst|$dst, $src1, $src2}", []>;
365def PSHUFWmi : MMXIi8<0x70, MRMSrcMem,
366 (ops VR64:$dst, i64mem:$src1, i8imm:$src2),
367 "pshufw {$src2, $src1, $dst|$dst, $src1, $src2}", []>;
368
369// Misc.
370def MOVNTQ : I<0xE7, MRMDestMem, (ops i64mem:$dst, VR64:$src),
371 "movntq {$src, $dst|$dst, $src}", []>, TB,
372 Requires<[HasMMX]>;
373
374def MASKMOVQ : I<0xF7, MRMDestMem, (ops VR64:$src, VR64:$mask),
375 "maskmovq {$mask, $src|$src, $mask}", []>, TB,
376 Requires<[HasMMX]>;
Bill Wendlinga31bd272007-03-06 18:53:42 +0000377
378//===----------------------------------------------------------------------===//
Bill Wendlingeebc8a12007-03-26 07:53:08 +0000379// Alias Instructions
380//===----------------------------------------------------------------------===//
381
382// Alias instructions that map zero vector to pxor.
383// FIXME: remove when we can teach regalloc that xor reg, reg is ok.
384let isReMaterializable = 1 in {
Bill Wendling6dc29ec2007-03-27 21:20:36 +0000385 def MMX_V_SET0 : MMXI<0xEF, MRMInitReg, (ops VR64:$dst),
386 "pxor $dst, $dst",
387 [(set VR64:$dst, (v1i64 immAllZerosV))]>;
388 def MMX_V_SETALLONES : MMXI<0x76, MRMInitReg, (ops VR64:$dst),
389 "pcmpeqd $dst, $dst",
390 [(set VR64:$dst, (v1i64 immAllOnesV))]>;
Bill Wendlingeebc8a12007-03-26 07:53:08 +0000391}
392
393//===----------------------------------------------------------------------===//
Bill Wendlinga31bd272007-03-06 18:53:42 +0000394// Non-Instruction Patterns
395//===----------------------------------------------------------------------===//
396
397// Store 64-bit integer vector values.
398def : Pat<(store (v8i8 VR64:$src), addr:$dst),
Bill Wendling823efee2007-04-03 06:00:37 +0000399 (MMX_MOVQ64mr addr:$dst, VR64:$src)>;
Bill Wendlinga31bd272007-03-06 18:53:42 +0000400def : Pat<(store (v4i16 VR64:$src), addr:$dst),
Bill Wendling823efee2007-04-03 06:00:37 +0000401 (MMX_MOVQ64mr addr:$dst, VR64:$src)>;
Bill Wendlingeebc8a12007-03-26 07:53:08 +0000402def : Pat<(store (v2i32 VR64:$src), addr:$dst),
Bill Wendling823efee2007-04-03 06:00:37 +0000403 (MMX_MOVQ64mr addr:$dst, VR64:$src)>;
404def : Pat<(store (v1i64 VR64:$src), addr:$dst),
405 (MMX_MOVQ64mr addr:$dst, VR64:$src)>;
Bill Wendlingeebc8a12007-03-26 07:53:08 +0000406
Bill Wendlingccc44ad2007-03-27 20:22:40 +0000407// 64-bit vector all zero's.
Bill Wendlingeebc8a12007-03-26 07:53:08 +0000408def : Pat<(v8i8 immAllZerosV), (MMX_V_SET0)>;
409def : Pat<(v4i16 immAllZerosV), (MMX_V_SET0)>;
410def : Pat<(v2i32 immAllZerosV), (MMX_V_SET0)>;
411def : Pat<(v1i64 immAllZerosV), (MMX_V_SET0)>;
Bill Wendlingbc9bffa2007-03-07 05:43:18 +0000412
Bill Wendlingccc44ad2007-03-27 20:22:40 +0000413// 64-bit vector all one's.
414def : Pat<(v8i8 immAllOnesV), (MMX_V_SETALLONES)>;
415def : Pat<(v4i16 immAllOnesV), (MMX_V_SETALLONES)>;
416def : Pat<(v2i32 immAllOnesV), (MMX_V_SETALLONES)>;
417def : Pat<(v1i64 immAllOnesV), (MMX_V_SETALLONES)>;
418
Bill Wendlingbc9bffa2007-03-07 05:43:18 +0000419// Bit convert.
Bill Wendlingeebc8a12007-03-26 07:53:08 +0000420def : Pat<(v8i8 (bitconvert (v1i64 VR64:$src))), (v8i8 VR64:$src)>;
Bill Wendlingbc9bffa2007-03-07 05:43:18 +0000421def : Pat<(v8i8 (bitconvert (v2i32 VR64:$src))), (v8i8 VR64:$src)>;
422def : Pat<(v8i8 (bitconvert (v4i16 VR64:$src))), (v8i8 VR64:$src)>;
Bill Wendlingeebc8a12007-03-26 07:53:08 +0000423def : Pat<(v4i16 (bitconvert (v1i64 VR64:$src))), (v4i16 VR64:$src)>;
Bill Wendlingbc9bffa2007-03-07 05:43:18 +0000424def : Pat<(v4i16 (bitconvert (v2i32 VR64:$src))), (v4i16 VR64:$src)>;
425def : Pat<(v4i16 (bitconvert (v8i8 VR64:$src))), (v4i16 VR64:$src)>;
Bill Wendlingeebc8a12007-03-26 07:53:08 +0000426def : Pat<(v2i32 (bitconvert (v1i64 VR64:$src))), (v2i32 VR64:$src)>;
Bill Wendlingbc9bffa2007-03-07 05:43:18 +0000427def : Pat<(v2i32 (bitconvert (v4i16 VR64:$src))), (v2i32 VR64:$src)>;
428def : Pat<(v2i32 (bitconvert (v8i8 VR64:$src))), (v2i32 VR64:$src)>;
Bill Wendlingeebc8a12007-03-26 07:53:08 +0000429def : Pat<(v1i64 (bitconvert (v2i32 VR64:$src))), (v1i64 VR64:$src)>;
430def : Pat<(v1i64 (bitconvert (v4i16 VR64:$src))), (v1i64 VR64:$src)>;
431def : Pat<(v1i64 (bitconvert (v8i8 VR64:$src))), (v1i64 VR64:$src)>;
Bill Wendlinga348c562007-03-22 18:42:45 +0000432
Bill Wendlinga348c562007-03-22 18:42:45 +0000433def MMX_X86s2vec : SDNode<"X86ISD::S2VEC", SDTypeProfile<1, 1, []>, []>;
434
435// Scalar to v4i16 / v8i8. The source may be a GR32, but only the lower 8 or
436// 16-bits matter.
Bill Wendling823efee2007-04-03 06:00:37 +0000437def : Pat<(v8i8 (MMX_X86s2vec GR32:$src)), (MMX_MOVD64rr GR32:$src)>;
438def : Pat<(v4i16 (MMX_X86s2vec GR32:$src)), (MMX_MOVD64rr GR32:$src)>;
439
440// Recipes for: vector_shuffle v1, <undef>, <0, 0, 1, 1, ...>
441def MMX_UNPCKL_v_undef_shuffle_mask : PatLeaf<(build_vector), [{
442 return X86::isUNPCKL_v_undef_Mask(N);
443}]>;
444
445let AddedComplexity = 10 in {
446 def : Pat<(v8i8 (vector_shuffle VR64:$src, (undef),
447 MMX_UNPCKL_v_undef_shuffle_mask)),
448 (MMX_PUNPCKLBWrr VR64:$src, VR64:$src)>;
449 def : Pat<(v4i16 (vector_shuffle VR64:$src, (undef),
450 MMX_UNPCKL_v_undef_shuffle_mask)),
451 (MMX_PUNPCKLWDrr VR64:$src, VR64:$src)>;
452 def : Pat<(v2i32 (vector_shuffle VR64:$src, (undef),
453 MMX_UNPCKL_v_undef_shuffle_mask)),
454 (MMX_PUNPCKLDQrr VR64:$src, VR64:$src)>;
455}
456
457let AddedComplexity = 20 in {
458 def : Pat<(bc_v2i32 (vector_shuffle immAllZerosV,
459 (v2i32 (scalar_to_vector (load_mmx addr:$src))),
460 MMX_UNPCKL_shuffle_mask)),
461 (MMX_PUNPCKLDQrm VR64:$src, VR64:$src)>;
462}
Bill Wendlingccc44ad2007-03-27 20:22:40 +0000463
Bill Wendling6dc29ec2007-03-27 21:20:36 +0000464// Some special case PANDN patterns.
Bill Wendling823efee2007-04-03 06:00:37 +0000465// FIXME: Get rid of these.
Bill Wendlingccc44ad2007-03-27 20:22:40 +0000466def : Pat<(v1i64 (and (xor VR64:$src1, (bc_v1i64 (v2i32 immAllOnesV))),
467 VR64:$src2)),
468 (MMX_PANDNrr VR64:$src1, VR64:$src2)>;
469def : Pat<(v1i64 (and (xor VR64:$src1, (bc_v1i64 (v4i16 immAllOnesV))),
470 VR64:$src2)),
471 (MMX_PANDNrr VR64:$src1, VR64:$src2)>;
472def : Pat<(v1i64 (and (xor VR64:$src1, (bc_v1i64 (v8i8 immAllOnesV))),
473 VR64:$src2)),
474 (MMX_PANDNrr VR64:$src1, VR64:$src2)>;
475
476def : Pat<(v1i64 (and (xor VR64:$src1, (bc_v1i64 (v2i32 immAllOnesV))),
477 (load addr:$src2))),
478 (MMX_PANDNrm VR64:$src1, addr:$src2)>;
479def : Pat<(v1i64 (and (xor VR64:$src1, (bc_v1i64 (v4i16 immAllOnesV))),
480 (load addr:$src2))),
481 (MMX_PANDNrm VR64:$src1, addr:$src2)>;
482def : Pat<(v1i64 (and (xor VR64:$src1, (bc_v1i64 (v8i8 immAllOnesV))),
483 (load addr:$src2))),
484 (MMX_PANDNrm VR64:$src1, addr:$src2)>;