blob: b639ec254a98b75b6c259b0cd4edd78d3ef0e075 [file] [log] [blame]
Scott Michel8b6b4202007-12-04 22:35:58 +00001//==- SPUInstrInfo.td - Describe the Cell SPU Instructions -*- tablegen -*-==//
Scott Michel06eabde2008-12-27 04:51:36 +00002//
Scott Michel8b6b4202007-12-04 22:35:58 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattner081ce942007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Scott Michel06eabde2008-12-27 04:51:36 +00007//
Scott Michel8b6b4202007-12-04 22:35:58 +00008//===----------------------------------------------------------------------===//
9// Cell SPU Instructions:
10//===----------------------------------------------------------------------===//
11
12//===----------------------------------------------------------------------===//
13// TODO Items (not urgent today, but would be nice, low priority)
14//
15// ANDBI, ORBI: SPU constructs a 4-byte constant for these instructions by
16// concatenating the byte argument b as "bbbb". Could recognize this bit pattern
17// in 16-bit and 32-bit constants and reduce instruction count.
18//===----------------------------------------------------------------------===//
19
20//===----------------------------------------------------------------------===//
21// Pseudo instructions:
22//===----------------------------------------------------------------------===//
23
24let hasCtrlDep = 1, Defs = [R1], Uses = [R1] in {
Scott Michelbc5fbc12008-04-30 00:30:08 +000025 def ADJCALLSTACKDOWN : Pseudo<(outs), (ins u16imm_i32:$amt),
Scott Michel8b6b4202007-12-04 22:35:58 +000026 "${:comment} ADJCALLSTACKDOWN",
Chris Lattnerfe5d4022008-10-11 22:08:30 +000027 [(callseq_start timm:$amt)]>;
Scott Michelbc5fbc12008-04-30 00:30:08 +000028 def ADJCALLSTACKUP : Pseudo<(outs), (ins u16imm_i32:$amt),
Scott Michel8b6b4202007-12-04 22:35:58 +000029 "${:comment} ADJCALLSTACKUP",
Chris Lattnerfe5d4022008-10-11 22:08:30 +000030 [(callseq_end timm:$amt)]>;
Scott Michel8b6b4202007-12-04 22:35:58 +000031}
32
33//===----------------------------------------------------------------------===//
34// DWARF debugging Pseudo Instructions
35//===----------------------------------------------------------------------===//
36
37def DWARF_LOC : Pseudo<(outs), (ins i32imm:$line, i32imm:$col, i32imm:$file),
38 "${:comment} .loc $file, $line, $col",
39 [(dwarf_loc (i32 imm:$line), (i32 imm:$col),
40 (i32 imm:$file))]>;
41
42//===----------------------------------------------------------------------===//
43// Loads:
44// NB: The ordering is actually important, since the instruction selection
45// will try each of the instructions in sequence, i.e., the D-form first with
46// the 10-bit displacement, then the A-form with the 16 bit displacement, and
47// finally the X-form with the register-register.
48//===----------------------------------------------------------------------===//
49
Dan Gohman5574cc72008-12-03 18:15:48 +000050let canFoldAsLoad = 1 in {
Scott Michelf9f42e62008-01-29 02:16:57 +000051 class LoadDFormVec<ValueType vectype>
Scott Michel06eabde2008-12-27 04:51:36 +000052 : RI10Form<0b00101100, (outs VECREG:$rT), (ins dformaddr:$src),
Scott Michelf9f42e62008-01-29 02:16:57 +000053 "lqd\t$rT, $src",
54 LoadStore,
55 [(set (vectype VECREG:$rT), (load dform_addr:$src))]>
56 { }
Scott Michel8b6b4202007-12-04 22:35:58 +000057
Scott Michelf9f42e62008-01-29 02:16:57 +000058 class LoadDForm<RegisterClass rclass>
Scott Michel06eabde2008-12-27 04:51:36 +000059 : RI10Form<0b00101100, (outs rclass:$rT), (ins dformaddr:$src),
Scott Michelf9f42e62008-01-29 02:16:57 +000060 "lqd\t$rT, $src",
61 LoadStore,
62 [(set rclass:$rT, (load dform_addr:$src))]>
63 { }
Scott Michel8b6b4202007-12-04 22:35:58 +000064
Scott Michelf9f42e62008-01-29 02:16:57 +000065 multiclass LoadDForms
66 {
67 def v16i8: LoadDFormVec<v16i8>;
68 def v8i16: LoadDFormVec<v8i16>;
69 def v4i32: LoadDFormVec<v4i32>;
70 def v2i64: LoadDFormVec<v2i64>;
71 def v4f32: LoadDFormVec<v4f32>;
72 def v2f64: LoadDFormVec<v2f64>;
Scott Michel8b6b4202007-12-04 22:35:58 +000073
Scott Michel70741542009-01-06 23:10:38 +000074 def v2i32: LoadDFormVec<v2i32>;
75
Scott Michelf9f42e62008-01-29 02:16:57 +000076 def r128: LoadDForm<GPRC>;
77 def r64: LoadDForm<R64C>;
78 def r32: LoadDForm<R32C>;
79 def f32: LoadDForm<R32FP>;
80 def f64: LoadDForm<R64FP>;
81 def r16: LoadDForm<R16C>;
82 def r8: LoadDForm<R8C>;
83 }
Scott Michel8b6b4202007-12-04 22:35:58 +000084
Scott Michelf9f42e62008-01-29 02:16:57 +000085 class LoadAFormVec<ValueType vectype>
86 : RI16Form<0b100001100, (outs VECREG:$rT), (ins addr256k:$src),
87 "lqa\t$rT, $src",
88 LoadStore,
89 [(set (vectype VECREG:$rT), (load aform_addr:$src))]>
90 { }
Scott Michel8b6b4202007-12-04 22:35:58 +000091
Scott Michelf9f42e62008-01-29 02:16:57 +000092 class LoadAForm<RegisterClass rclass>
93 : RI16Form<0b100001100, (outs rclass:$rT), (ins addr256k:$src),
94 "lqa\t$rT, $src",
95 LoadStore,
96 [(set rclass:$rT, (load aform_addr:$src))]>
97 { }
Scott Michel8b6b4202007-12-04 22:35:58 +000098
Scott Michelf9f42e62008-01-29 02:16:57 +000099 multiclass LoadAForms
100 {
101 def v16i8: LoadAFormVec<v16i8>;
102 def v8i16: LoadAFormVec<v8i16>;
103 def v4i32: LoadAFormVec<v4i32>;
104 def v2i64: LoadAFormVec<v2i64>;
105 def v4f32: LoadAFormVec<v4f32>;
106 def v2f64: LoadAFormVec<v2f64>;
Scott Michel8b6b4202007-12-04 22:35:58 +0000107
Scott Michel70741542009-01-06 23:10:38 +0000108 def v2i32: LoadAFormVec<v2i32>;
109
Scott Michelf9f42e62008-01-29 02:16:57 +0000110 def r128: LoadAForm<GPRC>;
111 def r64: LoadAForm<R64C>;
112 def r32: LoadAForm<R32C>;
113 def f32: LoadAForm<R32FP>;
114 def f64: LoadAForm<R64FP>;
115 def r16: LoadAForm<R16C>;
116 def r8: LoadAForm<R8C>;
117 }
Scott Michel8b6b4202007-12-04 22:35:58 +0000118
Scott Michelf9f42e62008-01-29 02:16:57 +0000119 class LoadXFormVec<ValueType vectype>
120 : RRForm<0b00100011100, (outs VECREG:$rT), (ins memrr:$src),
121 "lqx\t$rT, $src",
122 LoadStore,
123 [(set (vectype VECREG:$rT), (load xform_addr:$src))]>
124 { }
Scott Michel8b6b4202007-12-04 22:35:58 +0000125
Scott Michelf9f42e62008-01-29 02:16:57 +0000126 class LoadXForm<RegisterClass rclass>
127 : RRForm<0b00100011100, (outs rclass:$rT), (ins memrr:$src),
128 "lqx\t$rT, $src",
129 LoadStore,
130 [(set rclass:$rT, (load xform_addr:$src))]>
131 { }
Scott Michel8b6b4202007-12-04 22:35:58 +0000132
Scott Michelf9f42e62008-01-29 02:16:57 +0000133 multiclass LoadXForms
134 {
135 def v16i8: LoadXFormVec<v16i8>;
136 def v8i16: LoadXFormVec<v8i16>;
137 def v4i32: LoadXFormVec<v4i32>;
138 def v2i64: LoadXFormVec<v2i64>;
139 def v4f32: LoadXFormVec<v4f32>;
140 def v2f64: LoadXFormVec<v2f64>;
Scott Michel8b6b4202007-12-04 22:35:58 +0000141
Scott Michel70741542009-01-06 23:10:38 +0000142 def v2i32: LoadXFormVec<v2i32>;
143
Scott Michelf9f42e62008-01-29 02:16:57 +0000144 def r128: LoadXForm<GPRC>;
145 def r64: LoadXForm<R64C>;
146 def r32: LoadXForm<R32C>;
147 def f32: LoadXForm<R32FP>;
148 def f64: LoadXForm<R64FP>;
149 def r16: LoadXForm<R16C>;
150 def r8: LoadXForm<R8C>;
151 }
Scott Michel8b6b4202007-12-04 22:35:58 +0000152
Scott Michelf9f42e62008-01-29 02:16:57 +0000153 defm LQA : LoadAForms;
154 defm LQD : LoadDForms;
155 defm LQX : LoadXForms;
Scott Michel438be252007-12-17 22:32:34 +0000156
Scott Michel8b6b4202007-12-04 22:35:58 +0000157/* Load quadword, PC relative: Not much use at this point in time.
Scott Michelf9f42e62008-01-29 02:16:57 +0000158 Might be of use later for relocatable code. It's effectively the
159 same as LQA, but uses PC-relative addressing.
Scott Michel8b6b4202007-12-04 22:35:58 +0000160 def LQR : RI16Form<0b111001100, (outs VECREG:$rT), (ins s16imm:$disp),
161 "lqr\t$rT, $disp", LoadStore,
162 [(set VECREG:$rT, (load iaddr:$disp))]>;
163 */
Scott Michel8b6b4202007-12-04 22:35:58 +0000164}
165
166//===----------------------------------------------------------------------===//
167// Stores:
168//===----------------------------------------------------------------------===//
Scott Michelf9f42e62008-01-29 02:16:57 +0000169class StoreDFormVec<ValueType vectype>
Scott Michel06eabde2008-12-27 04:51:36 +0000170 : RI10Form<0b00100100, (outs), (ins VECREG:$rT, dformaddr:$src),
Scott Michelf9f42e62008-01-29 02:16:57 +0000171 "stqd\t$rT, $src",
172 LoadStore,
173 [(store (vectype VECREG:$rT), dform_addr:$src)]>
174{ }
Scott Michel8b6b4202007-12-04 22:35:58 +0000175
Scott Michelf9f42e62008-01-29 02:16:57 +0000176class StoreDForm<RegisterClass rclass>
Scott Michel06eabde2008-12-27 04:51:36 +0000177 : RI10Form<0b00100100, (outs), (ins rclass:$rT, dformaddr:$src),
Scott Michelf9f42e62008-01-29 02:16:57 +0000178 "stqd\t$rT, $src",
179 LoadStore,
180 [(store rclass:$rT, dform_addr:$src)]>
181{ }
Scott Michel8b6b4202007-12-04 22:35:58 +0000182
Scott Michelf9f42e62008-01-29 02:16:57 +0000183multiclass StoreDForms
184{
185 def v16i8: StoreDFormVec<v16i8>;
186 def v8i16: StoreDFormVec<v8i16>;
187 def v4i32: StoreDFormVec<v4i32>;
188 def v2i64: StoreDFormVec<v2i64>;
189 def v4f32: StoreDFormVec<v4f32>;
190 def v2f64: StoreDFormVec<v2f64>;
Scott Michel8b6b4202007-12-04 22:35:58 +0000191
Scott Michel70741542009-01-06 23:10:38 +0000192 def v2i32: StoreDFormVec<v2i32>;
193
Scott Michelf9f42e62008-01-29 02:16:57 +0000194 def r128: StoreDForm<GPRC>;
195 def r64: StoreDForm<R64C>;
196 def r32: StoreDForm<R32C>;
197 def f32: StoreDForm<R32FP>;
198 def f64: StoreDForm<R64FP>;
199 def r16: StoreDForm<R16C>;
200 def r8: StoreDForm<R8C>;
201}
Scott Michel8b6b4202007-12-04 22:35:58 +0000202
Scott Michelf9f42e62008-01-29 02:16:57 +0000203class StoreAFormVec<ValueType vectype>
204 : RI16Form<0b0010010, (outs), (ins VECREG:$rT, addr256k:$src),
Scott Michel5a6f17b2008-01-30 02:55:46 +0000205 "stqa\t$rT, $src",
206 LoadStore,
Scott Michel6baba072008-03-05 23:02:02 +0000207 [(store (vectype VECREG:$rT), aform_addr:$src)]>;
Scott Michel8b6b4202007-12-04 22:35:58 +0000208
Scott Michelf9f42e62008-01-29 02:16:57 +0000209class StoreAForm<RegisterClass rclass>
210 : RI16Form<0b001001, (outs), (ins rclass:$rT, addr256k:$src),
Scott Michel5a6f17b2008-01-30 02:55:46 +0000211 "stqa\t$rT, $src",
212 LoadStore,
Scott Michel6baba072008-03-05 23:02:02 +0000213 [(store rclass:$rT, aform_addr:$src)]>;
Scott Michel8b6b4202007-12-04 22:35:58 +0000214
Scott Michelf9f42e62008-01-29 02:16:57 +0000215multiclass StoreAForms
216{
217 def v16i8: StoreAFormVec<v16i8>;
218 def v8i16: StoreAFormVec<v8i16>;
219 def v4i32: StoreAFormVec<v4i32>;
220 def v2i64: StoreAFormVec<v2i64>;
221 def v4f32: StoreAFormVec<v4f32>;
222 def v2f64: StoreAFormVec<v2f64>;
Scott Michel8b6b4202007-12-04 22:35:58 +0000223
Scott Michel70741542009-01-06 23:10:38 +0000224 def v2i32: StoreAFormVec<v2i32>;
225
Scott Michelf9f42e62008-01-29 02:16:57 +0000226 def r128: StoreAForm<GPRC>;
227 def r64: StoreAForm<R64C>;
228 def r32: StoreAForm<R32C>;
229 def f32: StoreAForm<R32FP>;
230 def f64: StoreAForm<R64FP>;
231 def r16: StoreAForm<R16C>;
232 def r8: StoreAForm<R8C>;
233}
Scott Michel8b6b4202007-12-04 22:35:58 +0000234
Scott Michelf9f42e62008-01-29 02:16:57 +0000235class StoreXFormVec<ValueType vectype>
236 : RRForm<0b00100100, (outs), (ins VECREG:$rT, memrr:$src),
Scott Michel5a6f17b2008-01-30 02:55:46 +0000237 "stqx\t$rT, $src",
238 LoadStore,
239 [(store (vectype VECREG:$rT), xform_addr:$src)]>
Scott Michelf9f42e62008-01-29 02:16:57 +0000240{ }
Scott Michel8b6b4202007-12-04 22:35:58 +0000241
Scott Michelf9f42e62008-01-29 02:16:57 +0000242class StoreXForm<RegisterClass rclass>
243 : RRForm<0b00100100, (outs), (ins rclass:$rT, memrr:$src),
Scott Michel5a6f17b2008-01-30 02:55:46 +0000244 "stqx\t$rT, $src",
245 LoadStore,
246 [(store rclass:$rT, xform_addr:$src)]>
Scott Michelf9f42e62008-01-29 02:16:57 +0000247{ }
Scott Michel8b6b4202007-12-04 22:35:58 +0000248
Scott Michelf9f42e62008-01-29 02:16:57 +0000249multiclass StoreXForms
250{
251 def v16i8: StoreXFormVec<v16i8>;
252 def v8i16: StoreXFormVec<v8i16>;
253 def v4i32: StoreXFormVec<v4i32>;
254 def v2i64: StoreXFormVec<v2i64>;
255 def v4f32: StoreXFormVec<v4f32>;
256 def v2f64: StoreXFormVec<v2f64>;
Scott Michel8b6b4202007-12-04 22:35:58 +0000257
Scott Michel70741542009-01-06 23:10:38 +0000258 def v2i32: StoreXFormVec<v2i32>;
259
Scott Michelf9f42e62008-01-29 02:16:57 +0000260 def r128: StoreXForm<GPRC>;
261 def r64: StoreXForm<R64C>;
262 def r32: StoreXForm<R32C>;
263 def f32: StoreXForm<R32FP>;
264 def f64: StoreXForm<R64FP>;
265 def r16: StoreXForm<R16C>;
266 def r8: StoreXForm<R8C>;
267}
Scott Michel8b6b4202007-12-04 22:35:58 +0000268
Scott Michelf9f42e62008-01-29 02:16:57 +0000269defm STQD : StoreDForms;
270defm STQA : StoreAForms;
271defm STQX : StoreXForms;
Scott Michel8b6b4202007-12-04 22:35:58 +0000272
273/* Store quadword, PC relative: Not much use at this point in time. Might
Scott Michelf9f42e62008-01-29 02:16:57 +0000274 be useful for relocatable code.
Chris Lattneref8d6082008-01-06 06:44:58 +0000275def STQR : RI16Form<0b111000100, (outs), (ins VECREG:$rT, s16imm:$disp),
276 "stqr\t$rT, $disp", LoadStore,
277 [(store VECREG:$rT, iaddr:$disp)]>;
278*/
Scott Michel8b6b4202007-12-04 22:35:58 +0000279
280//===----------------------------------------------------------------------===//
281// Generate Controls for Insertion:
282//===----------------------------------------------------------------------===//
283
Scott Michel06eabde2008-12-27 04:51:36 +0000284def CBD: RI7Form<0b10101111100, (outs VECREG:$rT), (ins shufaddr:$src),
Scott Michel0718cd82008-12-01 17:56:02 +0000285 "cbd\t$rT, $src", ShuffleOp,
286 [(set (v16i8 VECREG:$rT), (SPUshufmask dform2_addr:$src))]>;
Scott Michel8b6b4202007-12-04 22:35:58 +0000287
Scott Michel0718cd82008-12-01 17:56:02 +0000288def CBX: RRForm<0b00101011100, (outs VECREG:$rT), (ins memrr:$src),
Scott Michel8b6b4202007-12-04 22:35:58 +0000289 "cbx\t$rT, $src", ShuffleOp,
Scott Michel56a125e2008-11-22 23:50:42 +0000290 [(set (v16i8 VECREG:$rT), (SPUshufmask xform_addr:$src))]>;
Scott Michel8b6b4202007-12-04 22:35:58 +0000291
Scott Michel06eabde2008-12-27 04:51:36 +0000292def CHD: RI7Form<0b10101111100, (outs VECREG:$rT), (ins shufaddr:$src),
Scott Michel8b6b4202007-12-04 22:35:58 +0000293 "chd\t$rT, $src", ShuffleOp,
Scott Michel56a125e2008-11-22 23:50:42 +0000294 [(set (v8i16 VECREG:$rT), (SPUshufmask dform2_addr:$src))]>;
Scott Michel8b6b4202007-12-04 22:35:58 +0000295
Scott Michel0718cd82008-12-01 17:56:02 +0000296def CHX: RRForm<0b10101011100, (outs VECREG:$rT), (ins memrr:$src),
Scott Michel8b6b4202007-12-04 22:35:58 +0000297 "chx\t$rT, $src", ShuffleOp,
Scott Michel56a125e2008-11-22 23:50:42 +0000298 [(set (v8i16 VECREG:$rT), (SPUshufmask xform_addr:$src))]>;
Scott Michel8b6b4202007-12-04 22:35:58 +0000299
Scott Michel06eabde2008-12-27 04:51:36 +0000300def CWD: RI7Form<0b01101111100, (outs VECREG:$rT), (ins shufaddr:$src),
Scott Michel8b6b4202007-12-04 22:35:58 +0000301 "cwd\t$rT, $src", ShuffleOp,
Scott Michel56a125e2008-11-22 23:50:42 +0000302 [(set (v4i32 VECREG:$rT), (SPUshufmask dform2_addr:$src))]>;
Scott Michel8b6b4202007-12-04 22:35:58 +0000303
Scott Michel0718cd82008-12-01 17:56:02 +0000304def CWX: RRForm<0b01101011100, (outs VECREG:$rT), (ins memrr:$src),
Scott Michel8b6b4202007-12-04 22:35:58 +0000305 "cwx\t$rT, $src", ShuffleOp,
Scott Michel56a125e2008-11-22 23:50:42 +0000306 [(set (v4i32 VECREG:$rT), (SPUshufmask xform_addr:$src))]>;
Scott Michel8b6b4202007-12-04 22:35:58 +0000307
Scott Michel06eabde2008-12-27 04:51:36 +0000308def CWDf32: RI7Form<0b01101111100, (outs VECREG:$rT), (ins shufaddr:$src),
Scott Michel0718cd82008-12-01 17:56:02 +0000309 "cwd\t$rT, $src", ShuffleOp,
310 [(set (v4f32 VECREG:$rT), (SPUshufmask dform2_addr:$src))]>;
311
312def CWXf32: RRForm<0b01101011100, (outs VECREG:$rT), (ins memrr:$src),
Scott Michelbc5fbc12008-04-30 00:30:08 +0000313 "cwx\t$rT, $src", ShuffleOp,
Scott Michel56a125e2008-11-22 23:50:42 +0000314 [(set (v4f32 VECREG:$rT), (SPUshufmask xform_addr:$src))]>;
Scott Michelbc5fbc12008-04-30 00:30:08 +0000315
Scott Michel06eabde2008-12-27 04:51:36 +0000316def CDD: RI7Form<0b11101111100, (outs VECREG:$rT), (ins shufaddr:$src),
Scott Michel8b6b4202007-12-04 22:35:58 +0000317 "cdd\t$rT, $src", ShuffleOp,
Scott Michel56a125e2008-11-22 23:50:42 +0000318 [(set (v2i64 VECREG:$rT), (SPUshufmask dform2_addr:$src))]>;
Scott Michel8b6b4202007-12-04 22:35:58 +0000319
Scott Michel0718cd82008-12-01 17:56:02 +0000320def CDX: RRForm<0b11101011100, (outs VECREG:$rT), (ins memrr:$src),
Scott Michel8b6b4202007-12-04 22:35:58 +0000321 "cdx\t$rT, $src", ShuffleOp,
Scott Michel56a125e2008-11-22 23:50:42 +0000322 [(set (v2i64 VECREG:$rT), (SPUshufmask xform_addr:$src))]>;
Scott Michel8b6b4202007-12-04 22:35:58 +0000323
Scott Michel06eabde2008-12-27 04:51:36 +0000324def CDDf64: RI7Form<0b11101111100, (outs VECREG:$rT), (ins shufaddr:$src),
Scott Michel0718cd82008-12-01 17:56:02 +0000325 "cdd\t$rT, $src", ShuffleOp,
326 [(set (v2f64 VECREG:$rT), (SPUshufmask dform2_addr:$src))]>;
327
328def CDXf64: RRForm<0b11101011100, (outs VECREG:$rT), (ins memrr:$src),
Scott Michelbc5fbc12008-04-30 00:30:08 +0000329 "cdx\t$rT, $src", ShuffleOp,
Scott Michel56a125e2008-11-22 23:50:42 +0000330 [(set (v2f64 VECREG:$rT), (SPUshufmask xform_addr:$src))]>;
Scott Michelbc5fbc12008-04-30 00:30:08 +0000331
Scott Michel8b6b4202007-12-04 22:35:58 +0000332//===----------------------------------------------------------------------===//
333// Constant formation:
334//===----------------------------------------------------------------------===//
335
336def ILHv8i16:
337 RI16Form<0b110000010, (outs VECREG:$rT), (ins s16imm:$val),
338 "ilh\t$rT, $val", ImmLoad,
339 [(set (v8i16 VECREG:$rT), (v8i16 v8i16SExt16Imm:$val))]>;
340
341def ILHr16:
342 RI16Form<0b110000010, (outs R16C:$rT), (ins s16imm:$val),
343 "ilh\t$rT, $val", ImmLoad,
344 [(set R16C:$rT, immSExt16:$val)]>;
345
Scott Michel438be252007-12-17 22:32:34 +0000346// Cell SPU doesn't have a native 8-bit immediate load, but ILH works ("with
347// the right constant")
348def ILHr8:
349 RI16Form<0b110000010, (outs R8C:$rT), (ins s16imm_i8:$val),
350 "ilh\t$rT, $val", ImmLoad,
351 [(set R8C:$rT, immSExt8:$val)]>;
352
Scott Michel8b6b4202007-12-04 22:35:58 +0000353// IL does sign extension!
Scott Michel8b6b4202007-12-04 22:35:58 +0000354
Scott Michel6baba072008-03-05 23:02:02 +0000355class ILInst<dag OOL, dag IOL, list<dag> pattern>:
356 RI16Form<0b100000010, OOL, IOL, "il\t$rT, $val",
357 ImmLoad, pattern>;
Scott Michel8b6b4202007-12-04 22:35:58 +0000358
Scott Michel6baba072008-03-05 23:02:02 +0000359class ILVecInst<ValueType vectype, Operand immtype, PatLeaf xform>:
360 ILInst<(outs VECREG:$rT), (ins immtype:$val),
361 [(set (vectype VECREG:$rT), (vectype xform:$val))]>;
Scott Michel8b6b4202007-12-04 22:35:58 +0000362
Scott Michel6baba072008-03-05 23:02:02 +0000363class ILRegInst<RegisterClass rclass, Operand immtype, PatLeaf xform>:
364 ILInst<(outs rclass:$rT), (ins immtype:$val),
365 [(set rclass:$rT, xform:$val)]>;
Scott Michel8b6b4202007-12-04 22:35:58 +0000366
Scott Michel6baba072008-03-05 23:02:02 +0000367multiclass ImmediateLoad
368{
369 def v2i64: ILVecInst<v2i64, s16imm_i64, v2i64SExt16Imm>;
370 def v4i32: ILVecInst<v4i32, s16imm_i32, v4i32SExt16Imm>;
Scott Michel8b6b4202007-12-04 22:35:58 +0000371
Scott Michel6baba072008-03-05 23:02:02 +0000372 // TODO: Need v2f64, v4f32
Scott Michel8b6b4202007-12-04 22:35:58 +0000373
Scott Michel6baba072008-03-05 23:02:02 +0000374 def r64: ILRegInst<R64C, s16imm_i64, immSExt16>;
375 def r32: ILRegInst<R32C, s16imm_i32, immSExt16>;
376 def f32: ILRegInst<R32FP, s16imm_f32, fpimmSExt16>;
377 def f64: ILRegInst<R64FP, s16imm_f64, fpimmSExt16>;
378}
Scott Michel8b6b4202007-12-04 22:35:58 +0000379
Scott Michel6baba072008-03-05 23:02:02 +0000380defm IL : ImmediateLoad;
Scott Michel8b6b4202007-12-04 22:35:58 +0000381
Scott Michel6baba072008-03-05 23:02:02 +0000382class ILHUInst<dag OOL, dag IOL, list<dag> pattern>:
383 RI16Form<0b010000010, OOL, IOL, "ilhu\t$rT, $val",
384 ImmLoad, pattern>;
Scott Michel8b6b4202007-12-04 22:35:58 +0000385
Scott Michel6baba072008-03-05 23:02:02 +0000386class ILHUVecInst<ValueType vectype, Operand immtype, PatLeaf xform>:
387 ILHUInst<(outs VECREG:$rT), (ins immtype:$val),
388 [(set (vectype VECREG:$rT), (vectype xform:$val))]>;
389
390class ILHURegInst<RegisterClass rclass, Operand immtype, PatLeaf xform>:
391 ILHUInst<(outs rclass:$rT), (ins immtype:$val),
392 [(set rclass:$rT, xform:$val)]>;
393
394multiclass ImmLoadHalfwordUpper
395{
396 def v2i64: ILHUVecInst<v2i64, u16imm_i64, immILHUvec_i64>;
Scott Michelbc5fbc12008-04-30 00:30:08 +0000397 def v4i32: ILHUVecInst<v4i32, u16imm_i32, immILHUvec>;
Scott Michel6baba072008-03-05 23:02:02 +0000398
399 def r64: ILHURegInst<R64C, u16imm_i64, hi16>;
Scott Michelbc5fbc12008-04-30 00:30:08 +0000400 def r32: ILHURegInst<R32C, u16imm_i32, hi16>;
Scott Michel6baba072008-03-05 23:02:02 +0000401
402 // Loads the high portion of an address
403 def hi: ILHURegInst<R32C, symbolHi, hi16>;
404
405 // Used in custom lowering constant SFP loads:
406 def f32: ILHURegInst<R32FP, f16imm, hi16_f32>;
407}
408
409defm ILHU : ImmLoadHalfwordUpper;
Scott Michel8b6b4202007-12-04 22:35:58 +0000410
411// Immediate load address (can also be used to load 18-bit unsigned constants,
412// see the zext 16->32 pattern)
Scott Michel6baba072008-03-05 23:02:02 +0000413
Scott Michel97872d32008-02-23 18:41:37 +0000414class ILAInst<dag OOL, dag IOL, list<dag> pattern>:
415 RI18Form<0b1000010, OOL, IOL, "ila\t$rT, $val",
416 LoadNOP, pattern>;
Scott Michel8b6b4202007-12-04 22:35:58 +0000417
Scott Michel6baba072008-03-05 23:02:02 +0000418class ILAVecInst<ValueType vectype, Operand immtype, PatLeaf xform>:
419 ILAInst<(outs VECREG:$rT), (ins immtype:$val),
420 [(set (vectype VECREG:$rT), (vectype xform:$val))]>;
421
422class ILARegInst<RegisterClass rclass, Operand immtype, PatLeaf xform>:
423 ILAInst<(outs rclass:$rT), (ins immtype:$val),
424 [(set rclass:$rT, xform:$val)]>;
425
Scott Michel97872d32008-02-23 18:41:37 +0000426multiclass ImmLoadAddress
427{
Scott Michel6baba072008-03-05 23:02:02 +0000428 def v2i64: ILAVecInst<v2i64, u18imm, v2i64Uns18Imm>;
429 def v4i32: ILAVecInst<v4i32, u18imm, v4i32Uns18Imm>;
Scott Michel8b6b4202007-12-04 22:35:58 +0000430
Scott Michel6baba072008-03-05 23:02:02 +0000431 def r64: ILARegInst<R64C, u18imm_i64, imm18>;
432 def r32: ILARegInst<R32C, u18imm, imm18>;
433 def f32: ILARegInst<R32FP, f18imm, fpimm18>;
434 def f64: ILARegInst<R64FP, f18imm_f64, fpimm18>;
Scott Michel8b6b4202007-12-04 22:35:58 +0000435
Scott Michel06eabde2008-12-27 04:51:36 +0000436 def hi: ILARegInst<R32C, symbolHi, imm18>;
Scott Michel6baba072008-03-05 23:02:02 +0000437 def lo: ILARegInst<R32C, symbolLo, imm18>;
Scott Michel8b6b4202007-12-04 22:35:58 +0000438
Scott Michel97872d32008-02-23 18:41:37 +0000439 def lsa: ILAInst<(outs R32C:$rT), (ins symbolLSA:$val),
440 [/* no pattern */]>;
441}
442
443defm ILA : ImmLoadAddress;
Scott Michel8b6b4202007-12-04 22:35:58 +0000444
445// Immediate OR, Halfword Lower: The "other" part of loading large constants
446// into 32-bit registers. See the anonymous pattern Pat<(i32 imm:$imm), ...>
447// Note that these are really two operand instructions, but they're encoded
448// as three operands with the first two arguments tied-to each other.
449
Scott Michel6baba072008-03-05 23:02:02 +0000450class IOHLInst<dag OOL, dag IOL, list<dag> pattern>:
451 RI16Form<0b100000110, OOL, IOL, "iohl\t$rT, $val",
452 ImmLoad, pattern>,
453 RegConstraint<"$rS = $rT">,
454 NoEncode<"$rS">;
Scott Michel8b6b4202007-12-04 22:35:58 +0000455
Scott Michel6baba072008-03-05 23:02:02 +0000456class IOHLVecInst<ValueType vectype, Operand immtype /* , PatLeaf xform */>:
457 IOHLInst<(outs VECREG:$rT), (ins VECREG:$rS, immtype:$val),
458 [/* no pattern */]>;
Scott Michel8b6b4202007-12-04 22:35:58 +0000459
Scott Michel6baba072008-03-05 23:02:02 +0000460class IOHLRegInst<RegisterClass rclass, Operand immtype /* , PatLeaf xform */>:
461 IOHLInst<(outs rclass:$rT), (ins rclass:$rS, immtype:$val),
462 [/* no pattern */]>;
Scott Michel8b6b4202007-12-04 22:35:58 +0000463
Scott Michel6baba072008-03-05 23:02:02 +0000464multiclass ImmOrHalfwordLower
465{
466 def v2i64: IOHLVecInst<v2i64, u16imm_i64>;
Scott Michelbc5fbc12008-04-30 00:30:08 +0000467 def v4i32: IOHLVecInst<v4i32, u16imm_i32>;
Scott Michel6baba072008-03-05 23:02:02 +0000468
469 def r32: IOHLRegInst<R32C, i32imm>;
470 def f32: IOHLRegInst<R32FP, f32imm>;
471
472 def lo: IOHLRegInst<R32C, symbolLo>;
473}
474
475defm IOHL: ImmOrHalfwordLower;
Scott Micheldbac4cf2008-01-11 02:53:15 +0000476
Scott Michel8b6b4202007-12-04 22:35:58 +0000477// Form select mask for bytes using immediate, used in conjunction with the
478// SELB instruction:
479
Scott Michel6baba072008-03-05 23:02:02 +0000480class FSMBIVec<ValueType vectype>:
481 RI16Form<0b101001100, (outs VECREG:$rT), (ins u16imm:$val),
482 "fsmbi\t$rT, $val",
483 SelectOp,
Scott Michel67224b22008-06-02 22:18:03 +0000484 [(set (vectype VECREG:$rT), (SPUselmask (i16 immU16:$val)))]>;
Scott Michel8b6b4202007-12-04 22:35:58 +0000485
Scott Michel97872d32008-02-23 18:41:37 +0000486multiclass FormSelectMaskBytesImm
Scott Michelf9f42e62008-01-29 02:16:57 +0000487{
488 def v16i8: FSMBIVec<v16i8>;
489 def v8i16: FSMBIVec<v8i16>;
490 def v4i32: FSMBIVec<v4i32>;
491 def v2i64: FSMBIVec<v2i64>;
492}
Scott Michel8b6b4202007-12-04 22:35:58 +0000493
Scott Michel97872d32008-02-23 18:41:37 +0000494defm FSMBI : FormSelectMaskBytesImm;
495
496// fsmb: Form select mask for bytes. N.B. Input operand, $rA, is 16-bits
Scott Michel06eabde2008-12-27 04:51:36 +0000497class FSMBInst<dag OOL, dag IOL, list<dag> pattern>:
498 RRForm_1<0b01101101100, OOL, IOL, "fsmb\t$rT, $rA", SelectOp,
499 pattern>;
500
501class FSMBRegInst<RegisterClass rclass, ValueType vectype>:
502 FSMBInst<(outs VECREG:$rT), (ins rclass:$rA),
503 [(set (vectype VECREG:$rT), (SPUselmask rclass:$rA))]>;
504
505class FSMBVecInst<ValueType vectype>:
506 FSMBInst<(outs VECREG:$rT), (ins VECREG:$rA),
507 [(set (vectype VECREG:$rT),
508 (SPUselmask (vectype VECREG:$rA)))]>;
509
510multiclass FormSelectMaskBits {
511 def v16i8_r16: FSMBRegInst<R16C, v16i8>;
512 def v16i8: FSMBVecInst<v16i8>;
513}
514
515defm FSMB: FormSelectMaskBits;
Scott Michel97872d32008-02-23 18:41:37 +0000516
517// fsmh: Form select mask for halfwords. N.B., Input operand, $rA, is
518// only 8-bits wide (even though it's input as 16-bits here)
Scott Michel06eabde2008-12-27 04:51:36 +0000519
520class FSMHInst<dag OOL, dag IOL, list<dag> pattern>:
521 RRForm_1<0b10101101100, OOL, IOL, "fsmh\t$rT, $rA", SelectOp,
522 pattern>;
523
524class FSMHRegInst<RegisterClass rclass, ValueType vectype>:
525 FSMHInst<(outs VECREG:$rT), (ins rclass:$rA),
526 [(set (vectype VECREG:$rT), (SPUselmask rclass:$rA))]>;
527
528class FSMHVecInst<ValueType vectype>:
529 FSMHInst<(outs VECREG:$rT), (ins VECREG:$rA),
530 [(set (vectype VECREG:$rT),
531 (SPUselmask (vectype VECREG:$rA)))]>;
532
533multiclass FormSelectMaskHalfword {
534 def v8i16_r16: FSMHRegInst<R16C, v8i16>;
535 def v8i16: FSMHVecInst<v8i16>;
536}
537
538defm FSMH: FormSelectMaskHalfword;
Scott Michel97872d32008-02-23 18:41:37 +0000539
540// fsm: Form select mask for words. Like the other fsm* instructions,
541// only the lower 4 bits of $rA are significant.
Scott Michel06eabde2008-12-27 04:51:36 +0000542
543class FSMInst<dag OOL, dag IOL, list<dag> pattern>:
544 RRForm_1<0b00101101100, OOL, IOL, "fsm\t$rT, $rA", SelectOp,
545 pattern>;
546
547class FSMRegInst<ValueType vectype, RegisterClass rclass>:
548 FSMInst<(outs VECREG:$rT), (ins rclass:$rA),
549 [(set (vectype VECREG:$rT), (SPUselmask rclass:$rA))]>;
550
551class FSMVecInst<ValueType vectype>:
552 FSMInst<(outs VECREG:$rT), (ins VECREG:$rA),
553 [(set (vectype VECREG:$rT), (SPUselmask (vectype VECREG:$rA)))]>;
Scott Michel67224b22008-06-02 22:18:03 +0000554
555multiclass FormSelectMaskWord {
Scott Michel06eabde2008-12-27 04:51:36 +0000556 def v4i32: FSMVecInst<v4i32>;
557
558 def r32 : FSMRegInst<v4i32, R32C>;
559 def r16 : FSMRegInst<v4i32, R16C>;
Scott Michel67224b22008-06-02 22:18:03 +0000560}
561
562defm FSM : FormSelectMaskWord;
563
564// Special case when used for i64 math operations
565multiclass FormSelectMaskWord64 {
Scott Michel06eabde2008-12-27 04:51:36 +0000566 def r32 : FSMRegInst<v2i64, R32C>;
567 def r16 : FSMRegInst<v2i64, R16C>;
Scott Michel67224b22008-06-02 22:18:03 +0000568}
569
570defm FSM64 : FormSelectMaskWord64;
Scott Michel8b6b4202007-12-04 22:35:58 +0000571
572//===----------------------------------------------------------------------===//
573// Integer and Logical Operations:
574//===----------------------------------------------------------------------===//
575
576def AHv8i16:
577 RRForm<0b00010011000, (outs VECREG:$rT), (ins VECREG:$rA, VECREG:$rB),
578 "ah\t$rT, $rA, $rB", IntegerOp,
579 [(set (v8i16 VECREG:$rT), (int_spu_si_ah VECREG:$rA, VECREG:$rB))]>;
580
581def : Pat<(add (v8i16 VECREG:$rA), (v8i16 VECREG:$rB)),
582 (AHv8i16 VECREG:$rA, VECREG:$rB)>;
583
Scott Michel8b6b4202007-12-04 22:35:58 +0000584def AHr16:
585 RRForm<0b00010011000, (outs R16C:$rT), (ins R16C:$rA, R16C:$rB),
586 "ah\t$rT, $rA, $rB", IntegerOp,
587 [(set R16C:$rT, (add R16C:$rA, R16C:$rB))]>;
588
589def AHIvec:
590 RI10Form<0b10111000, (outs VECREG:$rT), (ins VECREG:$rA, s10imm:$val),
591 "ahi\t$rT, $rA, $val", IntegerOp,
592 [(set (v8i16 VECREG:$rT), (add (v8i16 VECREG:$rA),
593 v8i16SExt10Imm:$val))]>;
594
Scott Michel97872d32008-02-23 18:41:37 +0000595def AHIr16:
596 RI10Form<0b10111000, (outs R16C:$rT), (ins R16C:$rA, s10imm:$val),
597 "ahi\t$rT, $rA, $val", IntegerOp,
Scott Michel4d07fb72008-12-30 23:28:25 +0000598 [(set R16C:$rT, (add R16C:$rA, i16ImmSExt10:$val))]>;
599
600// v4i32, i32 add instruction:
Scott Michel8b6b4202007-12-04 22:35:58 +0000601
Scott Michelae5cbf52008-12-29 03:23:36 +0000602class AInst<dag OOL, dag IOL, list<dag> pattern>:
603 RRForm<0b00000011000, OOL, IOL,
604 "a\t$rT, $rA, $rB", IntegerOp,
605 pattern>;
Scott Michel8b6b4202007-12-04 22:35:58 +0000606
Scott Michelae5cbf52008-12-29 03:23:36 +0000607class AVecInst<ValueType vectype>:
608 AInst<(outs VECREG:$rT), (ins VECREG:$rA, VECREG:$rB),
609 [(set (vectype VECREG:$rT), (add (vectype VECREG:$rA),
610 (vectype VECREG:$rB)))]>;
Scott Michel8b6b4202007-12-04 22:35:58 +0000611
Scott Michelae5cbf52008-12-29 03:23:36 +0000612class ARegInst<RegisterClass rclass>:
613 AInst<(outs rclass:$rT), (ins rclass:$rA, rclass:$rB),
614 [(set rclass:$rT, (add rclass:$rA, rclass:$rB))]>;
615
616multiclass AddInstruction {
617 def v4i32: AVecInst<v4i32>;
618 def v16i8: AVecInst<v16i8>;
619
620 def r32: ARegInst<R32C>;
Scott Michelae5cbf52008-12-29 03:23:36 +0000621}
Scott Michel8b6b4202007-12-04 22:35:58 +0000622
Scott Michelae5cbf52008-12-29 03:23:36 +0000623defm A : AddInstruction;
Scott Michel438be252007-12-17 22:32:34 +0000624
Scott Michel4d07fb72008-12-30 23:28:25 +0000625class AIInst<dag OOL, dag IOL, list<dag> pattern>:
626 RI10Form<0b00111000, OOL, IOL,
627 "ai\t$rT, $rA, $val", IntegerOp,
628 pattern>;
Scott Michel8b6b4202007-12-04 22:35:58 +0000629
Scott Michel4d07fb72008-12-30 23:28:25 +0000630class AIVecInst<ValueType vectype, PatLeaf immpred>:
631 AIInst<(outs VECREG:$rT), (ins VECREG:$rA, s10imm:$val),
632 [(set (vectype VECREG:$rT), (add (vectype VECREG:$rA), immpred:$val))]>;
633
634class AIFPVecInst<ValueType vectype, PatLeaf immpred>:
635 AIInst<(outs VECREG:$rT), (ins VECREG:$rA, s10imm:$val),
636 [/* no pattern */]>;
637
638class AIRegInst<RegisterClass rclass, PatLeaf immpred>:
639 AIInst<(outs rclass:$rT), (ins rclass:$rA, s10imm_i32:$val),
640 [(set rclass:$rT, (add rclass:$rA, immpred:$val))]>;
641
642// This is used to add epsilons to floating point numbers in the f32 fdiv code:
643class AIFPInst<RegisterClass rclass, PatLeaf immpred>:
644 AIInst<(outs rclass:$rT), (ins rclass:$rA, s10imm_i32:$val),
645 [/* no pattern */]>;
646
647multiclass AddImmediate {
648 def v4i32: AIVecInst<v4i32, v4i32SExt10Imm>;
649
650 def r32: AIRegInst<R32C, i32ImmSExt10>;
651
652 def v4f32: AIFPVecInst<v4f32, v4i32SExt10Imm>;
653 def f32: AIFPInst<R32FP, i32ImmSExt10>;
654}
655
656defm AI : AddImmediate;
Scott Michel8b6b4202007-12-04 22:35:58 +0000657
Scott Michel438be252007-12-17 22:32:34 +0000658def SFHvec:
659 RRForm<0b00010010000, (outs VECREG:$rT), (ins VECREG:$rA, VECREG:$rB),
660 "sfh\t$rT, $rA, $rB", IntegerOp,
661 [(set (v8i16 VECREG:$rT), (sub (v8i16 VECREG:$rA),
662 (v8i16 VECREG:$rB)))]>;
Scott Michel8b6b4202007-12-04 22:35:58 +0000663
Scott Michel438be252007-12-17 22:32:34 +0000664def SFHr16:
665 RRForm<0b00010010000, (outs R16C:$rT), (ins R16C:$rA, R16C:$rB),
666 "sfh\t$rT, $rA, $rB", IntegerOp,
667 [(set R16C:$rT, (sub R16C:$rA, R16C:$rB))]>;
Scott Michel8b6b4202007-12-04 22:35:58 +0000668
669def SFHIvec:
670 RI10Form<0b10110000, (outs VECREG:$rT), (ins VECREG:$rA, s10imm:$val),
671 "sfhi\t$rT, $rA, $val", IntegerOp,
672 [(set (v8i16 VECREG:$rT), (sub v8i16SExt10Imm:$val,
673 (v8i16 VECREG:$rA)))]>;
674
675def SFHIr16 : RI10Form<0b10110000, (outs R16C:$rT), (ins R16C:$rA, s10imm:$val),
676 "sfhi\t$rT, $rA, $val", IntegerOp,
677 [(set R16C:$rT, (sub i16ImmSExt10:$val, R16C:$rA))]>;
678
679def SFvec : RRForm<0b00000010000, (outs VECREG:$rT),
680 (ins VECREG:$rA, VECREG:$rB),
681 "sf\t$rT, $rA, $rB", IntegerOp,
682 [(set (v4i32 VECREG:$rT), (sub (v4i32 VECREG:$rA), (v4i32 VECREG:$rB)))]>;
683
684def SFr32 : RRForm<0b00000010000, (outs R32C:$rT), (ins R32C:$rA, R32C:$rB),
685 "sf\t$rT, $rA, $rB", IntegerOp,
686 [(set R32C:$rT, (sub R32C:$rA, R32C:$rB))]>;
687
688def SFIvec:
689 RI10Form<0b00110000, (outs VECREG:$rT), (ins VECREG:$rA, s10imm:$val),
690 "sfi\t$rT, $rA, $val", IntegerOp,
691 [(set (v4i32 VECREG:$rT), (sub v4i32SExt10Imm:$val,
692 (v4i32 VECREG:$rA)))]>;
693
694def SFIr32 : RI10Form<0b00110000, (outs R32C:$rT),
695 (ins R32C:$rA, s10imm_i32:$val),
696 "sfi\t$rT, $rA, $val", IntegerOp,
697 [(set R32C:$rT, (sub i32ImmSExt10:$val, R32C:$rA))]>;
698
699// ADDX: only available in vector form, doesn't match a pattern.
Scott Michel67224b22008-06-02 22:18:03 +0000700class ADDXInst<dag OOL, dag IOL, list<dag> pattern>:
701 RRForm<0b00000010110, OOL, IOL,
702 "addx\t$rT, $rA, $rB",
703 IntegerOp, pattern>;
704
705class ADDXVecInst<ValueType vectype>:
706 ADDXInst<(outs VECREG:$rT),
707 (ins VECREG:$rA, VECREG:$rB, VECREG:$rCarry),
Scott Michel750b93f2009-01-15 04:41:47 +0000708 [/* no pattern */]>,
Scott Michel8b6b4202007-12-04 22:35:58 +0000709 RegConstraint<"$rCarry = $rT">,
710 NoEncode<"$rCarry">;
711
Scott Michel67224b22008-06-02 22:18:03 +0000712class ADDXRegInst<RegisterClass rclass>:
713 ADDXInst<(outs rclass:$rT),
714 (ins rclass:$rA, rclass:$rB, rclass:$rCarry),
Scott Michel750b93f2009-01-15 04:41:47 +0000715 [/* no pattern */]>,
Scott Michel8b6b4202007-12-04 22:35:58 +0000716 RegConstraint<"$rCarry = $rT">,
717 NoEncode<"$rCarry">;
718
Scott Michel67224b22008-06-02 22:18:03 +0000719multiclass AddExtended {
720 def v2i64 : ADDXVecInst<v2i64>;
721 def v4i32 : ADDXVecInst<v4i32>;
722 def r64 : ADDXRegInst<R64C>;
723 def r32 : ADDXRegInst<R32C>;
724}
725
726defm ADDX : AddExtended;
727
728// CG: Generate carry for add
729class CGInst<dag OOL, dag IOL, list<dag> pattern>:
730 RRForm<0b01000011000, OOL, IOL,
731 "cg\t$rT, $rA, $rB",
732 IntegerOp, pattern>;
733
734class CGVecInst<ValueType vectype>:
735 CGInst<(outs VECREG:$rT),
736 (ins VECREG:$rA, VECREG:$rB),
Scott Michel750b93f2009-01-15 04:41:47 +0000737 [/* no pattern */]>;
Scott Michel67224b22008-06-02 22:18:03 +0000738
739class CGRegInst<RegisterClass rclass>:
740 CGInst<(outs rclass:$rT),
741 (ins rclass:$rA, rclass:$rB),
Scott Michel750b93f2009-01-15 04:41:47 +0000742 [/* no pattern */]>;
Scott Michel67224b22008-06-02 22:18:03 +0000743
744multiclass CarryGenerate {
745 def v2i64 : CGVecInst<v2i64>;
746 def v4i32 : CGVecInst<v4i32>;
747 def r64 : CGRegInst<R64C>;
748 def r32 : CGRegInst<R32C>;
749}
750
751defm CG : CarryGenerate;
752
753// SFX: Subract from, extended. This is used in conjunction with BG to subtract
754// with carry (borrow, in this case)
755class SFXInst<dag OOL, dag IOL, list<dag> pattern>:
756 RRForm<0b10000010110, OOL, IOL,
757 "sfx\t$rT, $rA, $rB",
758 IntegerOp, pattern>;
759
760class SFXVecInst<ValueType vectype>:
761 SFXInst<(outs VECREG:$rT),
762 (ins VECREG:$rA, VECREG:$rB, VECREG:$rCarry),
Scott Michel750b93f2009-01-15 04:41:47 +0000763 [/* no pattern */]>,
Scott Michel8b6b4202007-12-04 22:35:58 +0000764 RegConstraint<"$rCarry = $rT">,
765 NoEncode<"$rCarry">;
766
Scott Michel67224b22008-06-02 22:18:03 +0000767class SFXRegInst<RegisterClass rclass>:
768 SFXInst<(outs rclass:$rT),
769 (ins rclass:$rA, rclass:$rB, rclass:$rCarry),
Scott Michel750b93f2009-01-15 04:41:47 +0000770 [/* no pattern */]>,
Scott Michel67224b22008-06-02 22:18:03 +0000771 RegConstraint<"$rCarry = $rT">,
772 NoEncode<"$rCarry">;
773
774multiclass SubtractExtended {
775 def v2i64 : SFXVecInst<v2i64>;
776 def v4i32 : SFXVecInst<v4i32>;
777 def r64 : SFXRegInst<R64C>;
778 def r32 : SFXRegInst<R32C>;
779}
780
781defm SFX : SubtractExtended;
782
Scott Michel8b6b4202007-12-04 22:35:58 +0000783// BG: only available in vector form, doesn't match a pattern.
Scott Michel67224b22008-06-02 22:18:03 +0000784class BGInst<dag OOL, dag IOL, list<dag> pattern>:
785 RRForm<0b01000010000, OOL, IOL,
786 "bg\t$rT, $rA, $rB",
787 IntegerOp, pattern>;
Scott Michel8b6b4202007-12-04 22:35:58 +0000788
Scott Michel67224b22008-06-02 22:18:03 +0000789class BGVecInst<ValueType vectype>:
790 BGInst<(outs VECREG:$rT),
791 (ins VECREG:$rA, VECREG:$rB),
Scott Michel750b93f2009-01-15 04:41:47 +0000792 [/* no pattern */]>;
Scott Michel67224b22008-06-02 22:18:03 +0000793
794class BGRegInst<RegisterClass rclass>:
795 BGInst<(outs rclass:$rT),
796 (ins rclass:$rA, rclass:$rB),
Scott Michel750b93f2009-01-15 04:41:47 +0000797 [/* no pattern */]>;
Scott Michel67224b22008-06-02 22:18:03 +0000798
799multiclass BorrowGenerate {
800 def v4i32 : BGVecInst<v4i32>;
801 def v2i64 : BGVecInst<v2i64>;
802 def r64 : BGRegInst<R64C>;
803 def r32 : BGRegInst<R32C>;
804}
805
806defm BG : BorrowGenerate;
807
808// BGX: Borrow generate, extended.
Scott Michel8b6b4202007-12-04 22:35:58 +0000809def BGXvec:
810 RRForm<0b11000010110, (outs VECREG:$rT), (ins VECREG:$rA, VECREG:$rB,
Scott Michel06eabde2008-12-27 04:51:36 +0000811 VECREG:$rCarry),
Scott Michel8b6b4202007-12-04 22:35:58 +0000812 "bgx\t$rT, $rA, $rB", IntegerOp,
813 []>,
814 RegConstraint<"$rCarry = $rT">,
815 NoEncode<"$rCarry">;
816
817// Halfword multiply variants:
818// N.B: These can be used to build up larger quantities (16x16 -> 32)
819
820def MPYv8i16:
821 RRForm<0b00100011110, (outs VECREG:$rT), (ins VECREG:$rA, VECREG:$rB),
822 "mpy\t$rT, $rA, $rB", IntegerMulDiv,
Scott Michel4d07fb72008-12-30 23:28:25 +0000823 [/* no pattern */]>;
Scott Michel8b6b4202007-12-04 22:35:58 +0000824
825def MPYr16:
826 RRForm<0b00100011110, (outs R16C:$rT), (ins R16C:$rA, R16C:$rB),
827 "mpy\t$rT, $rA, $rB", IntegerMulDiv,
828 [(set R16C:$rT, (mul R16C:$rA, R16C:$rB))]>;
829
Scott Michelae5cbf52008-12-29 03:23:36 +0000830// Unsigned 16-bit multiply:
831
832class MPYUInst<dag OOL, dag IOL, list<dag> pattern>:
833 RRForm<0b00110011110, OOL, IOL,
834 "mpyu\t$rT, $rA, $rB", IntegerMulDiv,
835 pattern>;
836
Scott Michel8b6b4202007-12-04 22:35:58 +0000837def MPYUv4i32:
Scott Michelae5cbf52008-12-29 03:23:36 +0000838 MPYUInst<(outs VECREG:$rT), (ins VECREG:$rA, VECREG:$rB),
Scott Michel4d07fb72008-12-30 23:28:25 +0000839 [/* no pattern */]>;
Scott Michel8b6b4202007-12-04 22:35:58 +0000840
841def MPYUr16:
Scott Michelae5cbf52008-12-29 03:23:36 +0000842 MPYUInst<(outs R32C:$rT), (ins R16C:$rA, R16C:$rB),
843 [(set R32C:$rT, (mul (zext R16C:$rA), (zext R16C:$rB)))]>;
Scott Michel8b6b4202007-12-04 22:35:58 +0000844
845def MPYUr32:
Scott Michelae5cbf52008-12-29 03:23:36 +0000846 MPYUInst<(outs R32C:$rT), (ins R32C:$rA, R32C:$rB),
Scott Michel4d07fb72008-12-30 23:28:25 +0000847 [/* no pattern */]>;
Scott Michel8b6b4202007-12-04 22:35:58 +0000848
Scott Michelae5cbf52008-12-29 03:23:36 +0000849// mpyi: multiply 16 x s10imm -> 32 result.
850
851class MPYIInst<dag OOL, dag IOL, list<dag> pattern>:
852 RI10Form<0b00101110, OOL, IOL,
Scott Michel8b6b4202007-12-04 22:35:58 +0000853 "mpyi\t$rT, $rA, $val", IntegerMulDiv,
Scott Michelae5cbf52008-12-29 03:23:36 +0000854 pattern>;
855
856def MPYIvec:
857 MPYIInst<(outs VECREG:$rT), (ins VECREG:$rA, s10imm:$val),
858 [(set (v8i16 VECREG:$rT),
859 (mul (v8i16 VECREG:$rA), v8i16SExt10Imm:$val))]>;
Scott Michel8b6b4202007-12-04 22:35:58 +0000860
861def MPYIr16:
Scott Michelae5cbf52008-12-29 03:23:36 +0000862 MPYIInst<(outs R16C:$rT), (ins R16C:$rA, s10imm:$val),
863 [(set R16C:$rT, (mul R16C:$rA, i16ImmSExt10:$val))]>;
Scott Michel8b6b4202007-12-04 22:35:58 +0000864
865// mpyui: same issues as other multiplies, plus, this doesn't match a
866// pattern... but may be used during target DAG selection or lowering
Scott Michelae5cbf52008-12-29 03:23:36 +0000867
868class MPYUIInst<dag OOL, dag IOL, list<dag> pattern>:
869 RI10Form<0b10101110, OOL, IOL,
870 "mpyui\t$rT, $rA, $val", IntegerMulDiv,
871 pattern>;
872
Scott Michel8b6b4202007-12-04 22:35:58 +0000873def MPYUIvec:
Scott Michelae5cbf52008-12-29 03:23:36 +0000874 MPYUIInst<(outs VECREG:$rT), (ins VECREG:$rA, s10imm:$val),
875 []>;
Scott Michel8b6b4202007-12-04 22:35:58 +0000876
877def MPYUIr16:
Scott Michelae5cbf52008-12-29 03:23:36 +0000878 MPYUIInst<(outs R16C:$rT), (ins R16C:$rA, s10imm:$val),
879 []>;
Scott Michel8b6b4202007-12-04 22:35:58 +0000880
881// mpya: 16 x 16 + 16 -> 32 bit result
Scott Michelae5cbf52008-12-29 03:23:36 +0000882class MPYAInst<dag OOL, dag IOL, list<dag> pattern>:
883 RRRForm<0b0011, OOL, IOL,
884 "mpya\t$rT, $rA, $rB, $rC", IntegerMulDiv,
885 pattern>;
886
Scott Michel750b93f2009-01-15 04:41:47 +0000887def MPYAv4i32:
Scott Michelae5cbf52008-12-29 03:23:36 +0000888 MPYAInst<(outs VECREG:$rT), (ins VECREG:$rA, VECREG:$rB, VECREG:$rC),
889 [(set (v4i32 VECREG:$rT),
890 (add (v4i32 (bitconvert (mul (v8i16 VECREG:$rA),
891 (v8i16 VECREG:$rB)))),
892 (v4i32 VECREG:$rC)))]>;
Scott Michel8b6b4202007-12-04 22:35:58 +0000893
894def MPYAr32:
Scott Michelae5cbf52008-12-29 03:23:36 +0000895 MPYAInst<(outs R32C:$rT), (ins R16C:$rA, R16C:$rB, R32C:$rC),
896 [(set R32C:$rT, (add (sext (mul R16C:$rA, R16C:$rB)),
897 R32C:$rC))]>;
898
899def MPYAr32_sext:
900 MPYAInst<(outs R32C:$rT), (ins R16C:$rA, R16C:$rB, R32C:$rC),
901 [(set R32C:$rT, (add (mul (sext R16C:$rA), (sext R16C:$rB)),
902 R32C:$rC))]>;
Scott Michel8b6b4202007-12-04 22:35:58 +0000903
904def MPYAr32_sextinreg:
Scott Michelae5cbf52008-12-29 03:23:36 +0000905 MPYAInst<(outs R32C:$rT), (ins R32C:$rA, R32C:$rB, R32C:$rC),
906 [(set R32C:$rT, (add (mul (sext_inreg R32C:$rA, i16),
907 (sext_inreg R32C:$rB, i16)),
908 R32C:$rC))]>;
Scott Michel8b6b4202007-12-04 22:35:58 +0000909
910// mpyh: multiply high, used to synthesize 32-bit multiplies
Scott Michelae5cbf52008-12-29 03:23:36 +0000911class MPYHInst<dag OOL, dag IOL, list<dag> pattern>:
912 RRForm<0b10100011110, OOL, IOL,
913 "mpyh\t$rT, $rA, $rB", IntegerMulDiv,
914 pattern>;
915
Scott Michel8b6b4202007-12-04 22:35:58 +0000916def MPYHv4i32:
Scott Michelae5cbf52008-12-29 03:23:36 +0000917 MPYHInst<(outs VECREG:$rT), (ins VECREG:$rA, VECREG:$rB),
Scott Michel4d07fb72008-12-30 23:28:25 +0000918 [/* no pattern */]>;
Scott Michel8b6b4202007-12-04 22:35:58 +0000919
920def MPYHr32:
Scott Michelae5cbf52008-12-29 03:23:36 +0000921 MPYHInst<(outs R32C:$rT), (ins R32C:$rA, R32C:$rB),
Scott Michel4d07fb72008-12-30 23:28:25 +0000922 [/* no pattern */]>;
Scott Michel8b6b4202007-12-04 22:35:58 +0000923
924// mpys: multiply high and shift right (returns the top half of
925// a 16-bit multiply, sign extended to 32 bits.)
Scott Michel8b6b4202007-12-04 22:35:58 +0000926
Scott Michel4d07fb72008-12-30 23:28:25 +0000927class MPYSInst<dag OOL, dag IOL>:
928 RRForm<0b11100011110, OOL, IOL,
Scott Michel8b6b4202007-12-04 22:35:58 +0000929 "mpys\t$rT, $rA, $rB", IntegerMulDiv,
Scott Michel4d07fb72008-12-30 23:28:25 +0000930 [/* no pattern */]>;
931
Scott Michel750b93f2009-01-15 04:41:47 +0000932def MPYSv4i32:
Scott Michel4d07fb72008-12-30 23:28:25 +0000933 MPYSInst<(outs VECREG:$rT), (ins VECREG:$rA, VECREG:$rB)>;
934
935def MPYSr16:
936 MPYSInst<(outs R32C:$rT), (ins R16C:$rA, R16C:$rB)>;
Scott Michel8b6b4202007-12-04 22:35:58 +0000937
938// mpyhh: multiply high-high (returns the 32-bit result from multiplying
939// the top 16 bits of the $rA, $rB)
Scott Michel4d07fb72008-12-30 23:28:25 +0000940
941class MPYHHInst<dag OOL, dag IOL>:
942 RRForm<0b01100011110, OOL, IOL,
943 "mpyhh\t$rT, $rA, $rB", IntegerMulDiv,
944 [/* no pattern */]>;
945
Scott Michel8b6b4202007-12-04 22:35:58 +0000946def MPYHHv8i16:
Scott Michel4d07fb72008-12-30 23:28:25 +0000947 MPYHHInst<(outs VECREG:$rT), (ins VECREG:$rA, VECREG:$rB)>;
Scott Michel8b6b4202007-12-04 22:35:58 +0000948
949def MPYHHr32:
Scott Michel4d07fb72008-12-30 23:28:25 +0000950 MPYHHInst<(outs R32C:$rT), (ins R32C:$rA, R32C:$rB)>;
Scott Michel8b6b4202007-12-04 22:35:58 +0000951
952// mpyhha: Multiply high-high, add to $rT:
Scott Michel8b6b4202007-12-04 22:35:58 +0000953
Scott Michel4d07fb72008-12-30 23:28:25 +0000954class MPYHHAInst<dag OOL, dag IOL>:
955 RRForm<0b01100010110, OOL, IOL,
Scott Michel8b6b4202007-12-04 22:35:58 +0000956 "mpyhha\t$rT, $rA, $rB", IntegerMulDiv,
Scott Michel4d07fb72008-12-30 23:28:25 +0000957 [/* no pattern */]>;
958
959def MPYHHAvec:
960 MPYHHAInst<(outs VECREG:$rT), (ins VECREG:$rA, VECREG:$rB)>;
961
962def MPYHHAr32:
963 MPYHHAInst<(outs R32C:$rT), (ins R32C:$rA, R32C:$rB)>;
Scott Michel8b6b4202007-12-04 22:35:58 +0000964
Scott Michel750b93f2009-01-15 04:41:47 +0000965// mpyhhu: Multiply high-high, unsigned, e.g.:
966//
967// +-------+-------+ +-------+-------+ +---------+
968// | a0 . a1 | x | b0 . b1 | = | a0 x b0 |
969// +-------+-------+ +-------+-------+ +---------+
970//
971// where a0, b0 are the upper 16 bits of the 32-bit word
Scott Michel8b6b4202007-12-04 22:35:58 +0000972
Scott Michel4d07fb72008-12-30 23:28:25 +0000973class MPYHHUInst<dag OOL, dag IOL>:
974 RRForm<0b01110011110, OOL, IOL,
Scott Michel8b6b4202007-12-04 22:35:58 +0000975 "mpyhhu\t$rT, $rA, $rB", IntegerMulDiv,
Scott Michel4d07fb72008-12-30 23:28:25 +0000976 [/* no pattern */]>;
977
Scott Michel750b93f2009-01-15 04:41:47 +0000978def MPYHHUv4i32:
Scott Michel4d07fb72008-12-30 23:28:25 +0000979 MPYHHUInst<(outs VECREG:$rT), (ins VECREG:$rA, VECREG:$rB)>;
980
981def MPYHHUr32:
982 MPYHHUInst<(outs R32C:$rT), (ins R32C:$rA, R32C:$rB)>;
Scott Michel8b6b4202007-12-04 22:35:58 +0000983
984// mpyhhau: Multiply high-high, unsigned
Scott Michel4d07fb72008-12-30 23:28:25 +0000985
986class MPYHHAUInst<dag OOL, dag IOL>:
987 RRForm<0b01110010110, OOL, IOL,
988 "mpyhhau\t$rT, $rA, $rB", IntegerMulDiv,
989 [/* no pattern */]>;
990
Scott Michel8b6b4202007-12-04 22:35:58 +0000991def MPYHHAUvec:
Scott Michel4d07fb72008-12-30 23:28:25 +0000992 MPYHHAUInst<(outs VECREG:$rT), (ins VECREG:$rA, VECREG:$rB)>;
993
Scott Michel8b6b4202007-12-04 22:35:58 +0000994def MPYHHAUr32:
Scott Michel4d07fb72008-12-30 23:28:25 +0000995 MPYHHAUInst<(outs R32C:$rT), (ins R32C:$rA, R32C:$rB)>;
Scott Michelae5cbf52008-12-29 03:23:36 +0000996
997//-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~
Scott Michel8b6b4202007-12-04 22:35:58 +0000998// clz: Count leading zeroes
Scott Michelae5cbf52008-12-29 03:23:36 +0000999//-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~
Scott Michel06eabde2008-12-27 04:51:36 +00001000class CLZInst<dag OOL, dag IOL, list<dag> pattern>:
1001 RRForm_1<0b10100101010, OOL, IOL, "clz\t$rT, $rA",
1002 IntegerOp, pattern>;
Scott Michel8b6b4202007-12-04 22:35:58 +00001003
Scott Michel06eabde2008-12-27 04:51:36 +00001004class CLZRegInst<RegisterClass rclass>:
1005 CLZInst<(outs rclass:$rT), (ins rclass:$rA),
Scott Michel4d07fb72008-12-30 23:28:25 +00001006 [(set rclass:$rT, (ctlz rclass:$rA))]>;
Scott Michel06eabde2008-12-27 04:51:36 +00001007
1008class CLZVecInst<ValueType vectype>:
1009 CLZInst<(outs VECREG:$rT), (ins VECREG:$rA),
1010 [(set (vectype VECREG:$rT), (ctlz (vectype VECREG:$rA)))]>;
1011
1012multiclass CountLeadingZeroes {
1013 def v4i32 : CLZVecInst<v4i32>;
1014 def r32 : CLZRegInst<R32C>;
1015}
1016
1017defm CLZ : CountLeadingZeroes;
Scott Michel8b6b4202007-12-04 22:35:58 +00001018
1019// cntb: Count ones in bytes (aka "population count")
Scott Michel06eabde2008-12-27 04:51:36 +00001020//
Scott Michel8b6b4202007-12-04 22:35:58 +00001021// NOTE: This instruction is really a vector instruction, but the custom
1022// lowering code uses it in unorthodox ways to support CTPOP for other
1023// data types!
Scott Michel06eabde2008-12-27 04:51:36 +00001024
Scott Michel8b6b4202007-12-04 22:35:58 +00001025def CNTBv16i8:
1026 RRForm_1<0b00101101010, (outs VECREG:$rT), (ins VECREG:$rA),
1027 "cntb\t$rT, $rA", IntegerOp,
Scott Michel67224b22008-06-02 22:18:03 +00001028 [(set (v16i8 VECREG:$rT), (SPUcntb (v16i8 VECREG:$rA)))]>;
Scott Michel8b6b4202007-12-04 22:35:58 +00001029
1030def CNTBv8i16 :
1031 RRForm_1<0b00101101010, (outs VECREG:$rT), (ins VECREG:$rA),
1032 "cntb\t$rT, $rA", IntegerOp,
Scott Michel67224b22008-06-02 22:18:03 +00001033 [(set (v8i16 VECREG:$rT), (SPUcntb (v8i16 VECREG:$rA)))]>;
Scott Michel8b6b4202007-12-04 22:35:58 +00001034
1035def CNTBv4i32 :
1036 RRForm_1<0b00101101010, (outs VECREG:$rT), (ins VECREG:$rA),
1037 "cntb\t$rT, $rA", IntegerOp,
Scott Michel67224b22008-06-02 22:18:03 +00001038 [(set (v4i32 VECREG:$rT), (SPUcntb (v4i32 VECREG:$rA)))]>;
Scott Michel8b6b4202007-12-04 22:35:58 +00001039
Scott Michel06eabde2008-12-27 04:51:36 +00001040// gbb: Gather the low order bits from each byte in $rA into a single 16-bit
1041// quantity stored into $rT's slot 0, upper 16 bits are zeroed, as are
1042// slots 1-3.
1043//
1044// Note: This instruction "pairs" with the fsmb instruction for all of the
1045// various types defined here.
1046//
1047// Note 2: The "VecInst" and "RegInst" forms refer to the result being either
1048// a vector or register.
1049
1050class GBBInst<dag OOL, dag IOL, list<dag> pattern>:
1051 RRForm_1<0b01001101100, OOL, IOL, "gbb\t$rT, $rA", GatherOp, pattern>;
1052
1053class GBBRegInst<RegisterClass rclass, ValueType vectype>:
1054 GBBInst<(outs rclass:$rT), (ins VECREG:$rA),
Scott Michel70741542009-01-06 23:10:38 +00001055 [/* no pattern */]>;
Scott Michel06eabde2008-12-27 04:51:36 +00001056
1057class GBBVecInst<ValueType vectype>:
1058 GBBInst<(outs VECREG:$rT), (ins VECREG:$rA),
Scott Michel70741542009-01-06 23:10:38 +00001059 [/* no pattern */]>;
Scott Michel06eabde2008-12-27 04:51:36 +00001060
1061multiclass GatherBitsFromBytes {
1062 def v16i8_r32: GBBRegInst<R32C, v16i8>;
1063 def v16i8_r16: GBBRegInst<R16C, v16i8>;
1064 def v16i8: GBBVecInst<v16i8>;
1065}
1066
1067defm GBB: GatherBitsFromBytes;
Scott Michel8b6b4202007-12-04 22:35:58 +00001068
1069// gbh: Gather all low order bits from each halfword in $rA into a single
Scott Michel06eabde2008-12-27 04:51:36 +00001070// 8-bit quantity stored in $rT's slot 0, with the upper bits of $rT set to 0
1071// and slots 1-3 also set to 0.
1072//
1073// See notes for GBBInst, above.
1074
1075class GBHInst<dag OOL, dag IOL, list<dag> pattern>:
1076 RRForm_1<0b10001101100, OOL, IOL, "gbh\t$rT, $rA", GatherOp,
1077 pattern>;
1078
1079class GBHRegInst<RegisterClass rclass, ValueType vectype>:
1080 GBHInst<(outs rclass:$rT), (ins VECREG:$rA),
Scott Michel70741542009-01-06 23:10:38 +00001081 [/* no pattern */]>;
Scott Michel06eabde2008-12-27 04:51:36 +00001082
1083class GBHVecInst<ValueType vectype>:
1084 GBHInst<(outs VECREG:$rT), (ins VECREG:$rA),
Scott Michel70741542009-01-06 23:10:38 +00001085 [/* no pattern */]>;
Scott Michel06eabde2008-12-27 04:51:36 +00001086
1087multiclass GatherBitsHalfword {
1088 def v8i16_r32: GBHRegInst<R32C, v8i16>;
1089 def v8i16_r16: GBHRegInst<R16C, v8i16>;
1090 def v8i16: GBHVecInst<v8i16>;
1091}
1092
1093defm GBH: GatherBitsHalfword;
Scott Michel8b6b4202007-12-04 22:35:58 +00001094
1095// gb: Gather all low order bits from each word in $rA into a single
Scott Michel06eabde2008-12-27 04:51:36 +00001096// 4-bit quantity stored in $rT's slot 0, upper bits in $rT set to 0,
1097// as well as slots 1-3.
1098//
1099// See notes for gbb, above.
1100
1101class GBInst<dag OOL, dag IOL, list<dag> pattern>:
1102 RRForm_1<0b00001101100, OOL, IOL, "gb\t$rT, $rA", GatherOp,
1103 pattern>;
1104
1105class GBRegInst<RegisterClass rclass, ValueType vectype>:
1106 GBInst<(outs rclass:$rT), (ins VECREG:$rA),
Scott Michel70741542009-01-06 23:10:38 +00001107 [/* no pattern */]>;
Scott Michel06eabde2008-12-27 04:51:36 +00001108
1109class GBVecInst<ValueType vectype>:
1110 GBInst<(outs VECREG:$rT), (ins VECREG:$rA),
Scott Michel70741542009-01-06 23:10:38 +00001111 [/* no pattern */]>;
Scott Michel06eabde2008-12-27 04:51:36 +00001112
1113multiclass GatherBitsWord {
1114 def v4i32_r32: GBRegInst<R32C, v4i32>;
1115 def v4i32_r16: GBRegInst<R16C, v4i32>;
1116 def v4i32: GBVecInst<v4i32>;
1117}
1118
1119defm GB: GatherBitsWord;
Scott Michel8b6b4202007-12-04 22:35:58 +00001120
1121// avgb: average bytes
1122def AVGB:
1123 RRForm<0b11001011000, (outs VECREG:$rT), (ins VECREG:$rA, VECREG:$rB),
1124 "avgb\t$rT, $rA, $rB", ByteOp,
1125 []>;
1126
1127// absdb: absolute difference of bytes
1128def ABSDB:
1129 RRForm<0b11001010000, (outs VECREG:$rT), (ins VECREG:$rA, VECREG:$rB),
1130 "absdb\t$rT, $rA, $rB", ByteOp,
1131 []>;
1132
1133// sumb: sum bytes into halfwords
1134def SUMB:
1135 RRForm<0b11001010010, (outs VECREG:$rT), (ins VECREG:$rA, VECREG:$rB),
1136 "sumb\t$rT, $rA, $rB", ByteOp,
1137 []>;
1138
1139// Sign extension operations:
Scott Michel67224b22008-06-02 22:18:03 +00001140class XSBHInst<dag OOL, dag IOL, list<dag> pattern>:
1141 RRForm_1<0b01101101010, OOL, IOL,
1142 "xsbh\t$rDst, $rSrc",
1143 IntegerOp, pattern>;
Scott Michel8b6b4202007-12-04 22:35:58 +00001144
Scott Michel67224b22008-06-02 22:18:03 +00001145class XSBHVecInst<ValueType vectype>:
1146 XSBHInst<(outs VECREG:$rDst), (ins VECREG:$rSrc),
1147 [(set (v8i16 VECREG:$rDst), (sext (vectype VECREG:$rSrc)))]>;
Scott Michel8b6b4202007-12-04 22:35:58 +00001148
Scott Michel2ef773a2009-01-06 03:36:14 +00001149class XSBHInRegInst<RegisterClass rclass, list<dag> pattern>:
Scott Michel67224b22008-06-02 22:18:03 +00001150 XSBHInst<(outs rclass:$rDst), (ins rclass:$rSrc),
Scott Michel2ef773a2009-01-06 03:36:14 +00001151 pattern>;
Scott Michel67224b22008-06-02 22:18:03 +00001152
1153multiclass ExtendByteHalfword {
Scott Michel2ef773a2009-01-06 03:36:14 +00001154 def v16i8: XSBHVecInst<v8i16>;
1155 def r8: XSBHInst<(outs R16C:$rDst), (ins R8C:$rSrc),
1156 [(set R16C:$rDst, (sext R8C:$rSrc))]>;
1157 def r16: XSBHInRegInst<R16C,
1158 [(set R16C:$rDst, (sext_inreg R16C:$rSrc, i8))]>;
Scott Michel67224b22008-06-02 22:18:03 +00001159
1160 // 32-bit form for XSBH: used to sign extend 8-bit quantities to 16-bit
1161 // quantities to 32-bit quantities via a 32-bit register (see the sext 8->32
1162 // pattern below). Intentionally doesn't match a pattern because we want the
1163 // sext 8->32 pattern to do the work for us, namely because we need the extra
1164 // XSHWr32.
Scott Michel2ef773a2009-01-06 03:36:14 +00001165 def r32: XSBHInRegInst<R32C, [/* no pattern */]>;
1166
1167 // Same as the 32-bit version, but for i64
1168 def r64: XSBHInRegInst<R64C, [/* no pattern */]>;
Scott Michel67224b22008-06-02 22:18:03 +00001169}
1170
1171defm XSBH : ExtendByteHalfword;
1172
Scott Michel8b6b4202007-12-04 22:35:58 +00001173// Sign extend halfwords to words:
Scott Michel8b6b4202007-12-04 22:35:58 +00001174
Scott Michel2ef773a2009-01-06 03:36:14 +00001175class XSHWInst<dag OOL, dag IOL, list<dag> pattern>:
1176 RRForm_1<0b01101101010, OOL, IOL, "xshw\t$rDest, $rSrc",
1177 IntegerOp, pattern>;
Scott Michel8b6b4202007-12-04 22:35:58 +00001178
Scott Michel2ef773a2009-01-06 03:36:14 +00001179class XSHWVecInst<ValueType in_vectype, ValueType out_vectype>:
1180 XSHWInst<(outs VECREG:$rDest), (ins VECREG:$rSrc),
1181 [(set (out_vectype VECREG:$rDest),
1182 (sext (in_vectype VECREG:$rSrc)))]>;
1183
1184class XSHWInRegInst<RegisterClass rclass, list<dag> pattern>:
1185 XSHWInst<(outs rclass:$rDest), (ins rclass:$rSrc),
1186 pattern>;
1187
1188class XSHWRegInst<RegisterClass rclass>:
1189 XSHWInst<(outs rclass:$rDest), (ins R16C:$rSrc),
1190 [(set rclass:$rDest, (sext R16C:$rSrc))]>;
1191
1192multiclass ExtendHalfwordWord {
1193 def v4i32: XSHWVecInst<v4i32, v8i16>;
1194
1195 def r16: XSHWRegInst<R32C>;
1196
1197 def r32: XSHWInRegInst<R32C,
1198 [(set R32C:$rDest, (sext_inreg R32C:$rSrc, i16))]>;
1199 def r64: XSHWInRegInst<R64C, [/* no pattern */]>;
1200}
1201
1202defm XSHW : ExtendHalfwordWord;
Scott Michel8b6b4202007-12-04 22:35:58 +00001203
Scott Michele0168c12009-01-05 01:34:35 +00001204// Sign-extend words to doublewords (32->64 bits)
Scott Michel8b6b4202007-12-04 22:35:58 +00001205
Scott Michele0168c12009-01-05 01:34:35 +00001206class XSWDInst<dag OOL, dag IOL, list<dag> pattern>:
Scott Michel2ef773a2009-01-06 03:36:14 +00001207 RRForm_1<0b01100101010, OOL, IOL, "xswd\t$rDst, $rSrc",
1208 IntegerOp, pattern>;
Scott Michele0168c12009-01-05 01:34:35 +00001209
1210class XSWDVecInst<ValueType in_vectype, ValueType out_vectype>:
1211 XSWDInst<(outs VECREG:$rDst), (ins VECREG:$rSrc),
1212 [(set (out_vectype VECREG:$rDst),
1213 (sext (out_vectype VECREG:$rSrc)))]>;
1214
1215class XSWDRegInst<RegisterClass in_rclass, RegisterClass out_rclass>:
1216 XSWDInst<(outs out_rclass:$rDst), (ins in_rclass:$rSrc),
1217 [(set out_rclass:$rDst, (sext in_rclass:$rSrc))]>;
1218
1219multiclass ExtendWordToDoubleWord {
1220 def v2i64: XSWDVecInst<v4i32, v2i64>;
1221 def r64: XSWDRegInst<R32C, R64C>;
1222
1223 def r64_inreg: XSWDInst<(outs R64C:$rDst), (ins R64C:$rSrc),
1224 [(set R64C:$rDst, (sext_inreg R64C:$rSrc, i32))]>;
1225}
Scott Michel8b6b4202007-12-04 22:35:58 +00001226
Scott Michele0168c12009-01-05 01:34:35 +00001227defm XSWD : ExtendWordToDoubleWord;
Scott Michel8b6b4202007-12-04 22:35:58 +00001228
1229// AND operations
Scott Michel8b6b4202007-12-04 22:35:58 +00001230
Scott Michel97872d32008-02-23 18:41:37 +00001231class ANDInst<dag OOL, dag IOL, list<dag> pattern> :
1232 RRForm<0b10000011000, OOL, IOL, "and\t$rT, $rA, $rB",
1233 IntegerOp, pattern>;
Scott Michel8b6b4202007-12-04 22:35:58 +00001234
Scott Michel97872d32008-02-23 18:41:37 +00001235class ANDVecInst<ValueType vectype>:
1236 ANDInst<(outs VECREG:$rT), (ins VECREG:$rA, VECREG:$rB),
1237 [(set (vectype VECREG:$rT), (and (vectype VECREG:$rA),
1238 (vectype VECREG:$rB)))]>;
Scott Michel8b6b4202007-12-04 22:35:58 +00001239
Scott Michel6baba072008-03-05 23:02:02 +00001240class ANDRegInst<RegisterClass rclass>:
1241 ANDInst<(outs rclass:$rT), (ins rclass:$rA, rclass:$rB),
1242 [(set rclass:$rT, (and rclass:$rA, rclass:$rB))]>;
1243
Scott Michel97872d32008-02-23 18:41:37 +00001244multiclass BitwiseAnd
1245{
1246 def v16i8: ANDVecInst<v16i8>;
1247 def v8i16: ANDVecInst<v8i16>;
1248 def v4i32: ANDVecInst<v4i32>;
1249 def v2i64: ANDVecInst<v2i64>;
Scott Michel8b6b4202007-12-04 22:35:58 +00001250
Scott Michel6baba072008-03-05 23:02:02 +00001251 def r128: ANDRegInst<GPRC>;
1252 def r64: ANDRegInst<R64C>;
1253 def r32: ANDRegInst<R32C>;
1254 def r16: ANDRegInst<R16C>;
1255 def r8: ANDRegInst<R8C>;
Scott Michel8b6b4202007-12-04 22:35:58 +00001256
Scott Michel97872d32008-02-23 18:41:37 +00001257 //===---------------------------------------------
1258 // Special instructions to perform the fabs instruction
1259 def fabs32: ANDInst<(outs R32FP:$rT), (ins R32FP:$rA, R32C:$rB),
1260 [/* Intentionally does not match a pattern */]>;
Scott Michel8b6b4202007-12-04 22:35:58 +00001261
Scott Michel97872d32008-02-23 18:41:37 +00001262 def fabs64: ANDInst<(outs R64FP:$rT), (ins R64FP:$rA, VECREG:$rB),
1263 [/* Intentionally does not match a pattern */]>;
Scott Michel438be252007-12-17 22:32:34 +00001264
Scott Michel97872d32008-02-23 18:41:37 +00001265 // Could use v4i32, but won't for clarity
1266 def fabsvec: ANDInst<(outs VECREG:$rT), (ins VECREG:$rA, VECREG:$rB),
1267 [/* Intentionally does not match a pattern */]>;
1268
1269 //===---------------------------------------------
1270
1271 // Hacked form of AND to zero-extend 16-bit quantities to 32-bit
1272 // quantities -- see 16->32 zext pattern.
1273 //
1274 // This pattern is somewhat artificial, since it might match some
1275 // compiler generated pattern but it is unlikely to do so.
1276
1277 def i16i32: ANDInst<(outs R32C:$rT), (ins R16C:$rA, R32C:$rB),
1278 [(set R32C:$rT, (and (zext R16C:$rA), R32C:$rB))]>;
1279}
1280
1281defm AND : BitwiseAnd;
Scott Michel8b6b4202007-12-04 22:35:58 +00001282
1283// N.B.: vnot_conv is one of those special target selection pattern fragments,
1284// in which we expect there to be a bit_convert on the constant. Bear in mind
1285// that llvm translates "not <reg>" to "xor <reg>, -1" (or in this case, a
1286// constant -1 vector.)
Scott Michel8b6b4202007-12-04 22:35:58 +00001287
Scott Michel97872d32008-02-23 18:41:37 +00001288class ANDCInst<dag OOL, dag IOL, list<dag> pattern>:
1289 RRForm<0b10000011010, OOL, IOL, "andc\t$rT, $rA, $rB",
1290 IntegerOp, pattern>;
Scott Michel8b6b4202007-12-04 22:35:58 +00001291
Scott Michel97872d32008-02-23 18:41:37 +00001292class ANDCVecInst<ValueType vectype>:
1293 ANDCInst<(outs VECREG:$rT), (ins VECREG:$rA, VECREG:$rB),
1294 [(set (vectype VECREG:$rT), (and (vectype VECREG:$rA),
1295 (vnot (vectype VECREG:$rB))))]>;
Scott Michel8b6b4202007-12-04 22:35:58 +00001296
Scott Michel97872d32008-02-23 18:41:37 +00001297class ANDCRegInst<RegisterClass rclass>:
1298 ANDCInst<(outs rclass:$rT), (ins rclass:$rA, rclass:$rB),
1299 [(set rclass:$rT, (and rclass:$rA, (not rclass:$rB)))]>;
Scott Michel8b6b4202007-12-04 22:35:58 +00001300
Scott Michel97872d32008-02-23 18:41:37 +00001301multiclass AndComplement
1302{
1303 def v16i8: ANDCVecInst<v16i8>;
1304 def v8i16: ANDCVecInst<v8i16>;
1305 def v4i32: ANDCVecInst<v4i32>;
1306 def v2i64: ANDCVecInst<v2i64>;
Scott Michel8b6b4202007-12-04 22:35:58 +00001307
Scott Michel97872d32008-02-23 18:41:37 +00001308 def r128: ANDCRegInst<GPRC>;
1309 def r64: ANDCRegInst<R64C>;
1310 def r32: ANDCRegInst<R32C>;
1311 def r16: ANDCRegInst<R16C>;
1312 def r8: ANDCRegInst<R8C>;
1313}
Scott Michel438be252007-12-17 22:32:34 +00001314
Scott Michel97872d32008-02-23 18:41:37 +00001315defm ANDC : AndComplement;
Scott Michel8b6b4202007-12-04 22:35:58 +00001316
Scott Michel97872d32008-02-23 18:41:37 +00001317class ANDBIInst<dag OOL, dag IOL, list<dag> pattern>:
1318 RI10Form<0b01101000, OOL, IOL, "andbi\t$rT, $rA, $val",
Scott Michel61895fe2008-12-10 00:15:19 +00001319 ByteOp, pattern>;
Scott Michel438be252007-12-17 22:32:34 +00001320
Scott Michel97872d32008-02-23 18:41:37 +00001321multiclass AndByteImm
1322{
1323 def v16i8: ANDBIInst<(outs VECREG:$rT), (ins VECREG:$rA, u10imm:$val),
1324 [(set (v16i8 VECREG:$rT),
1325 (and (v16i8 VECREG:$rA),
1326 (v16i8 v16i8U8Imm:$val)))]>;
Scott Michel8b6b4202007-12-04 22:35:58 +00001327
Scott Michel97872d32008-02-23 18:41:37 +00001328 def r8: ANDBIInst<(outs R8C:$rT), (ins R8C:$rA, u10imm_i8:$val),
1329 [(set R8C:$rT, (and R8C:$rA, immU8:$val))]>;
1330}
Scott Michel438be252007-12-17 22:32:34 +00001331
Scott Michel97872d32008-02-23 18:41:37 +00001332defm ANDBI : AndByteImm;
Scott Michel8b6b4202007-12-04 22:35:58 +00001333
Scott Michel97872d32008-02-23 18:41:37 +00001334class ANDHIInst<dag OOL, dag IOL, list<dag> pattern> :
1335 RI10Form<0b10101000, OOL, IOL, "andhi\t$rT, $rA, $val",
Scott Michel61895fe2008-12-10 00:15:19 +00001336 ByteOp, pattern>;
Scott Michel8b6b4202007-12-04 22:35:58 +00001337
Scott Michel97872d32008-02-23 18:41:37 +00001338multiclass AndHalfwordImm
1339{
1340 def v8i16: ANDHIInst<(outs VECREG:$rT), (ins VECREG:$rA, s10imm:$val),
1341 [(set (v8i16 VECREG:$rT),
1342 (and (v8i16 VECREG:$rA), v8i16SExt10Imm:$val))]>;
Scott Michel8b6b4202007-12-04 22:35:58 +00001343
Scott Michel97872d32008-02-23 18:41:37 +00001344 def r16: ANDHIInst<(outs R16C:$rT), (ins R16C:$rA, u10imm:$val),
1345 [(set R16C:$rT, (and R16C:$rA, i16ImmUns10:$val))]>;
Scott Michel438be252007-12-17 22:32:34 +00001346
Scott Michel97872d32008-02-23 18:41:37 +00001347 // Zero-extend i8 to i16:
1348 def i8i16: ANDHIInst<(outs R16C:$rT), (ins R8C:$rA, u10imm:$val),
1349 [(set R16C:$rT, (and (zext R8C:$rA), i16ImmUns10:$val))]>;
1350}
Scott Michel8b6b4202007-12-04 22:35:58 +00001351
Scott Michel97872d32008-02-23 18:41:37 +00001352defm ANDHI : AndHalfwordImm;
1353
1354class ANDIInst<dag OOL, dag IOL, list<dag> pattern> :
1355 RI10Form<0b00101000, OOL, IOL, "andi\t$rT, $rA, $val",
1356 IntegerOp, pattern>;
1357
1358multiclass AndWordImm
1359{
1360 def v4i32: ANDIInst<(outs VECREG:$rT), (ins VECREG:$rA, s10imm:$val),
1361 [(set (v4i32 VECREG:$rT),
1362 (and (v4i32 VECREG:$rA), v4i32SExt10Imm:$val))]>;
1363
1364 def r32: ANDIInst<(outs R32C:$rT), (ins R32C:$rA, s10imm_i32:$val),
1365 [(set R32C:$rT, (and R32C:$rA, i32ImmSExt10:$val))]>;
1366
1367 // Hacked form of ANDI to zero-extend i8 quantities to i32. See the zext 8->32
1368 // pattern below.
1369 def i8i32: ANDIInst<(outs R32C:$rT), (ins R8C:$rA, s10imm_i32:$val),
1370 [(set R32C:$rT,
1371 (and (zext R8C:$rA), i32ImmSExt10:$val))]>;
1372
1373 // Hacked form of ANDI to zero-extend i16 quantities to i32. See the
1374 // zext 16->32 pattern below.
1375 //
1376 // Note that this pattern is somewhat artificial, since it might match
1377 // something the compiler generates but is unlikely to occur in practice.
1378 def i16i32: ANDIInst<(outs R32C:$rT), (ins R16C:$rA, s10imm_i32:$val),
1379 [(set R32C:$rT,
1380 (and (zext R16C:$rA), i32ImmSExt10:$val))]>;
1381}
1382
1383defm ANDI : AndWordImm;
1384
1385//-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~
Scott Michel8b6b4202007-12-04 22:35:58 +00001386// Bitwise OR group:
Scott Michel97872d32008-02-23 18:41:37 +00001387//-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~
1388
Scott Michel8b6b4202007-12-04 22:35:58 +00001389// Bitwise "or" (N.B.: These are also register-register copy instructions...)
Scott Michel97872d32008-02-23 18:41:37 +00001390class ORInst<dag OOL, dag IOL, list<dag> pattern>:
1391 RRForm<0b10000010000, OOL, IOL, "or\t$rT, $rA, $rB",
1392 IntegerOp, pattern>;
Scott Michel8b6b4202007-12-04 22:35:58 +00001393
Scott Michel97872d32008-02-23 18:41:37 +00001394class ORVecInst<ValueType vectype>:
1395 ORInst<(outs VECREG:$rT), (ins VECREG:$rA, VECREG:$rB),
1396 [(set (vectype VECREG:$rT), (or (vectype VECREG:$rA),
1397 (vectype VECREG:$rB)))]>;
Scott Michel8b6b4202007-12-04 22:35:58 +00001398
Scott Michel97872d32008-02-23 18:41:37 +00001399class ORRegInst<RegisterClass rclass>:
1400 ORInst<(outs rclass:$rT), (ins rclass:$rA, rclass:$rB),
1401 [(set rclass:$rT, (or rclass:$rA, rclass:$rB))]>;
Scott Michel8b6b4202007-12-04 22:35:58 +00001402
Scott Michel06eabde2008-12-27 04:51:36 +00001403// ORCvtForm: OR conversion form
1404//
1405// This is used to "convert" the preferred slot to its vector equivalent, as
1406// well as convert a vector back to its preferred slot.
1407//
1408// These are effectively no-ops, but need to exist for proper type conversion
1409// and type coercion.
1410
1411class ORCvtForm<dag OOL, dag IOL>
1412 : SPUInstr<OOL, IOL, "or\t$rT, $rA, $rA", IntegerOp> {
1413 bits<7> RA;
1414 bits<7> RT;
1415
1416 let Pattern = [/* no pattern */];
1417
1418 let Inst{0-10} = 0b10000010000;
1419 let Inst{11-17} = RA;
1420 let Inst{18-24} = RA;
1421 let Inst{25-31} = RT;
1422}
1423
Scott Michel97872d32008-02-23 18:41:37 +00001424class ORPromoteScalar<RegisterClass rclass>:
Scott Michel06eabde2008-12-27 04:51:36 +00001425 ORCvtForm<(outs VECREG:$rT), (ins rclass:$rA)>;
Scott Michel8b6b4202007-12-04 22:35:58 +00001426
Scott Michel97872d32008-02-23 18:41:37 +00001427class ORExtractElt<RegisterClass rclass>:
Scott Michel06eabde2008-12-27 04:51:36 +00001428 ORCvtForm<(outs rclass:$rT), (ins VECREG:$rA)>;
1429
1430class ORCvtRegGPRC<RegisterClass rclass>:
1431 ORCvtForm<(outs GPRC:$rT), (ins rclass:$rA)>;
1432
1433class ORCvtVecGPRC:
1434 ORCvtForm<(outs GPRC:$rT), (ins VECREG:$rA)>;
1435
1436class ORCvtGPRCReg<RegisterClass rclass>:
1437 ORCvtForm<(outs rclass:$rT), (ins GPRC:$rA)>;
Scott Michel2ef773a2009-01-06 03:36:14 +00001438
1439class ORCvtFormR32Reg<RegisterClass rclass>:
1440 ORCvtForm<(outs rclass:$rT), (ins R32C:$rA)>;
1441
1442class ORCvtFormRegR32<RegisterClass rclass>:
1443 ORCvtForm<(outs R32C:$rT), (ins rclass:$rA)>;
1444
1445class ORCvtFormR64Reg<RegisterClass rclass>:
1446 ORCvtForm<(outs rclass:$rT), (ins R64C:$rA)>;
1447
1448class ORCvtFormRegR64<RegisterClass rclass>:
1449 ORCvtForm<(outs R64C:$rT), (ins rclass:$rA)>;
Scott Michel06eabde2008-12-27 04:51:36 +00001450
1451class ORCvtGPRCVec:
1452 ORCvtForm<(outs VECREG:$rT), (ins GPRC:$rA)>;
Scott Michel8b6b4202007-12-04 22:35:58 +00001453
Scott Michel97872d32008-02-23 18:41:37 +00001454multiclass BitwiseOr
1455{
1456 def v16i8: ORVecInst<v16i8>;
1457 def v8i16: ORVecInst<v8i16>;
1458 def v4i32: ORVecInst<v4i32>;
1459 def v2i64: ORVecInst<v2i64>;
Scott Michel8b6b4202007-12-04 22:35:58 +00001460
Scott Michel97872d32008-02-23 18:41:37 +00001461 def v4f32: ORInst<(outs VECREG:$rT), (ins VECREG:$rA, VECREG:$rB),
1462 [(set (v4f32 VECREG:$rT),
1463 (v4f32 (bitconvert (or (v4i32 VECREG:$rA),
1464 (v4i32 VECREG:$rB)))))]>;
Scott Michel8b6b4202007-12-04 22:35:58 +00001465
Scott Michel97872d32008-02-23 18:41:37 +00001466 def v2f64: ORInst<(outs VECREG:$rT), (ins VECREG:$rA, VECREG:$rB),
Scott Michel06eabde2008-12-27 04:51:36 +00001467 [(set (v2f64 VECREG:$rT),
Scott Michel97872d32008-02-23 18:41:37 +00001468 (v2f64 (bitconvert (or (v2i64 VECREG:$rA),
1469 (v2i64 VECREG:$rB)))))]>;
Scott Michel8b6b4202007-12-04 22:35:58 +00001470
Scott Michel97872d32008-02-23 18:41:37 +00001471 def r64: ORRegInst<R64C>;
1472 def r32: ORRegInst<R32C>;
1473 def r16: ORRegInst<R16C>;
1474 def r8: ORRegInst<R8C>;
Scott Michel8b6b4202007-12-04 22:35:58 +00001475
Scott Michel97872d32008-02-23 18:41:37 +00001476 // OR instructions used to copy f32 and f64 registers.
1477 def f32: ORInst<(outs R32FP:$rT), (ins R32FP:$rA, R32FP:$rB),
1478 [/* no pattern */]>;
Scott Michel438be252007-12-17 22:32:34 +00001479
Scott Michel97872d32008-02-23 18:41:37 +00001480 def f64: ORInst<(outs R64FP:$rT), (ins R64FP:$rA, R64FP:$rB),
1481 [/* no pattern */]>;
Scott Michel754d8662007-12-20 00:44:13 +00001482
Scott Michel4d07fb72008-12-30 23:28:25 +00001483 // scalar->vector promotion, prefslot2vec:
Scott Michel97872d32008-02-23 18:41:37 +00001484 def v16i8_i8: ORPromoteScalar<R8C>;
1485 def v8i16_i16: ORPromoteScalar<R16C>;
1486 def v4i32_i32: ORPromoteScalar<R32C>;
1487 def v2i64_i64: ORPromoteScalar<R64C>;
1488 def v4f32_f32: ORPromoteScalar<R32FP>;
1489 def v2f64_f64: ORPromoteScalar<R64FP>;
Scott Michel754d8662007-12-20 00:44:13 +00001490
Scott Michel4d07fb72008-12-30 23:28:25 +00001491 // vector->scalar demotion, vec2prefslot:
Scott Michel97872d32008-02-23 18:41:37 +00001492 def i8_v16i8: ORExtractElt<R8C>;
1493 def i16_v8i16: ORExtractElt<R16C>;
1494 def i32_v4i32: ORExtractElt<R32C>;
1495 def i64_v2i64: ORExtractElt<R64C>;
1496 def f32_v4f32: ORExtractElt<R32FP>;
1497 def f64_v2f64: ORExtractElt<R64FP>;
Scott Michel06eabde2008-12-27 04:51:36 +00001498
1499 // Conversion from GPRC to register
1500 def i128_r64: ORCvtRegGPRC<R64C>;
1501 def i128_f64: ORCvtRegGPRC<R64FP>;
1502 def i128_r32: ORCvtRegGPRC<R32C>;
1503 def i128_f32: ORCvtRegGPRC<R32FP>;
1504 def i128_r16: ORCvtRegGPRC<R16C>;
1505 def i128_r8: ORCvtRegGPRC<R8C>;
1506
1507 // Conversion from GPRC to vector
1508 def i128_vec: ORCvtVecGPRC;
1509
1510 // Conversion from register to GPRC
1511 def r64_i128: ORCvtGPRCReg<R64C>;
1512 def f64_i128: ORCvtGPRCReg<R64FP>;
1513 def r32_i128: ORCvtGPRCReg<R32C>;
1514 def f32_i128: ORCvtGPRCReg<R32FP>;
1515 def r16_i128: ORCvtGPRCReg<R16C>;
1516 def r8_i128: ORCvtGPRCReg<R8C>;
1517
1518 // Conversion from vector to GPRC
1519 def vec_i128: ORCvtGPRCVec;
Scott Michel2ef773a2009-01-06 03:36:14 +00001520
1521 // Conversion from register to R32C:
1522 def r16_r32: ORCvtFormRegR32<R16C>;
1523 def r8_r32: ORCvtFormRegR32<R8C>;
1524
1525 // Conversion from R32C to register
1526 def r32_r16: ORCvtFormR32Reg<R16C>;
1527 def r32_r8: ORCvtFormR32Reg<R8C>;
1528
1529 // Conversion from register to R64C:
1530 def r32_r64: ORCvtFormR64Reg<R32C>;
1531 def r16_r64: ORCvtFormR64Reg<R16C>;
1532 def r8_r64: ORCvtFormR64Reg<R8C>;
1533
1534 // Conversion from R64C to register
1535 def r64_r32: ORCvtFormRegR64<R32C>;
1536 def r64_r16: ORCvtFormRegR64<R16C>;
1537 def r64_r8: ORCvtFormRegR64<R8C>;
Scott Michel97872d32008-02-23 18:41:37 +00001538}
Scott Michel438be252007-12-17 22:32:34 +00001539
Scott Michel97872d32008-02-23 18:41:37 +00001540defm OR : BitwiseOr;
1541
Scott Michel06eabde2008-12-27 04:51:36 +00001542// scalar->vector promotion patterns (preferred slot to vector):
1543def : Pat<(v16i8 (SPUprefslot2vec R8C:$rA)),
1544 (ORv16i8_i8 R8C:$rA)>;
Scott Michel438be252007-12-17 22:32:34 +00001545
Scott Michel06eabde2008-12-27 04:51:36 +00001546def : Pat<(v8i16 (SPUprefslot2vec R16C:$rA)),
1547 (ORv8i16_i16 R16C:$rA)>;
Scott Michel8b6b4202007-12-04 22:35:58 +00001548
Scott Michel06eabde2008-12-27 04:51:36 +00001549def : Pat<(v4i32 (SPUprefslot2vec R32C:$rA)),
1550 (ORv4i32_i32 R32C:$rA)>;
Scott Michel8b6b4202007-12-04 22:35:58 +00001551
Scott Michel06eabde2008-12-27 04:51:36 +00001552def : Pat<(v2i64 (SPUprefslot2vec R64C:$rA)),
1553 (ORv2i64_i64 R64C:$rA)>;
Scott Michel8b6b4202007-12-04 22:35:58 +00001554
Scott Michel06eabde2008-12-27 04:51:36 +00001555def : Pat<(v4f32 (SPUprefslot2vec R32FP:$rA)),
1556 (ORv4f32_f32 R32FP:$rA)>;
Scott Michel8b6b4202007-12-04 22:35:58 +00001557
Scott Michel06eabde2008-12-27 04:51:36 +00001558def : Pat<(v2f64 (SPUprefslot2vec R64FP:$rA)),
1559 (ORv2f64_f64 R64FP:$rA)>;
Scott Michel8b6b4202007-12-04 22:35:58 +00001560
Scott Michel06eabde2008-12-27 04:51:36 +00001561// ORi*_v*: Used to extract vector element 0 (the preferred slot), otherwise
1562// known as converting the vector back to its preferred slot
Scott Michel438be252007-12-17 22:32:34 +00001563
Scott Michelc630c412008-11-24 17:11:17 +00001564def : Pat<(SPUvec2prefslot (v16i8 VECREG:$rA)),
Scott Michel06eabde2008-12-27 04:51:36 +00001565 (ORi8_v16i8 VECREG:$rA)>;
Scott Michel438be252007-12-17 22:32:34 +00001566
Scott Michelc630c412008-11-24 17:11:17 +00001567def : Pat<(SPUvec2prefslot (v8i16 VECREG:$rA)),
Scott Michel06eabde2008-12-27 04:51:36 +00001568 (ORi16_v8i16 VECREG:$rA)>;
Scott Michel8b6b4202007-12-04 22:35:58 +00001569
Scott Michelc630c412008-11-24 17:11:17 +00001570def : Pat<(SPUvec2prefslot (v4i32 VECREG:$rA)),
Scott Michel06eabde2008-12-27 04:51:36 +00001571 (ORi32_v4i32 VECREG:$rA)>;
Scott Michel8b6b4202007-12-04 22:35:58 +00001572
Scott Michelc630c412008-11-24 17:11:17 +00001573def : Pat<(SPUvec2prefslot (v2i64 VECREG:$rA)),
Scott Michel06eabde2008-12-27 04:51:36 +00001574 (ORi64_v2i64 VECREG:$rA)>;
Scott Michel8b6b4202007-12-04 22:35:58 +00001575
Scott Michelc630c412008-11-24 17:11:17 +00001576def : Pat<(SPUvec2prefslot (v4f32 VECREG:$rA)),
Scott Michel06eabde2008-12-27 04:51:36 +00001577 (ORf32_v4f32 VECREG:$rA)>;
Scott Michel8b6b4202007-12-04 22:35:58 +00001578
Scott Michelc630c412008-11-24 17:11:17 +00001579def : Pat<(SPUvec2prefslot (v2f64 VECREG:$rA)),
Scott Michel06eabde2008-12-27 04:51:36 +00001580 (ORf64_v2f64 VECREG:$rA)>;
1581
1582// Load Register: This is an assembler alias for a bitwise OR of a register
1583// against itself. It's here because it brings some clarity to assembly
1584// language output.
1585
1586let hasCtrlDep = 1 in {
1587 class LRInst<dag OOL, dag IOL>
1588 : SPUInstr<OOL, IOL, "lr\t$rT, $rA", IntegerOp> {
1589 bits<7> RA;
1590 bits<7> RT;
1591
1592 let Pattern = [/*no pattern*/];
1593
1594 let Inst{0-10} = 0b10000010000; /* It's an OR operation */
1595 let Inst{11-17} = RA;
1596 let Inst{18-24} = RA;
1597 let Inst{25-31} = RT;
1598 }
1599
1600 class LRVecInst<ValueType vectype>:
1601 LRInst<(outs VECREG:$rT), (ins VECREG:$rA)>;
1602
1603 class LRRegInst<RegisterClass rclass>:
1604 LRInst<(outs rclass:$rT), (ins rclass:$rA)>;
1605
1606 multiclass LoadRegister {
1607 def v2i64: LRVecInst<v2i64>;
1608 def v2f64: LRVecInst<v2f64>;
1609 def v4i32: LRVecInst<v4i32>;
1610 def v4f32: LRVecInst<v4f32>;
1611 def v8i16: LRVecInst<v8i16>;
1612 def v16i8: LRVecInst<v16i8>;
1613
1614 def r128: LRRegInst<GPRC>;
1615 def r64: LRRegInst<R64C>;
1616 def f64: LRRegInst<R64FP>;
1617 def r32: LRRegInst<R32C>;
1618 def f32: LRRegInst<R32FP>;
1619 def r16: LRRegInst<R16C>;
1620 def r8: LRRegInst<R8C>;
1621 }
1622
1623 defm LR: LoadRegister;
1624}
Scott Michel8b6b4202007-12-04 22:35:58 +00001625
Scott Michel97872d32008-02-23 18:41:37 +00001626// ORC: Bitwise "or" with complement (c = a | ~b)
Scott Michel8b6b4202007-12-04 22:35:58 +00001627
Scott Michel97872d32008-02-23 18:41:37 +00001628class ORCInst<dag OOL, dag IOL, list<dag> pattern>:
1629 RRForm<0b10010010000, OOL, IOL, "orc\t$rT, $rA, $rB",
1630 IntegerOp, pattern>;
Scott Michel8b6b4202007-12-04 22:35:58 +00001631
Scott Michel97872d32008-02-23 18:41:37 +00001632class ORCVecInst<ValueType vectype>:
1633 ORCInst<(outs VECREG:$rT), (ins VECREG:$rA, VECREG:$rB),
1634 [(set (vectype VECREG:$rT), (or (vectype VECREG:$rA),
1635 (vnot (vectype VECREG:$rB))))]>;
Scott Michel8b6b4202007-12-04 22:35:58 +00001636
Scott Michel97872d32008-02-23 18:41:37 +00001637class ORCRegInst<RegisterClass rclass>:
1638 ORCInst<(outs rclass:$rT), (ins rclass:$rA, rclass:$rB),
1639 [(set rclass:$rT, (or rclass:$rA, (not rclass:$rB)))]>;
Scott Michel8b6b4202007-12-04 22:35:58 +00001640
Scott Michel97872d32008-02-23 18:41:37 +00001641multiclass BitwiseOrComplement
1642{
1643 def v16i8: ORCVecInst<v16i8>;
1644 def v8i16: ORCVecInst<v8i16>;
1645 def v4i32: ORCVecInst<v4i32>;
1646 def v2i64: ORCVecInst<v2i64>;
Scott Michel8b6b4202007-12-04 22:35:58 +00001647
Scott Michel97872d32008-02-23 18:41:37 +00001648 def r64: ORCRegInst<R64C>;
1649 def r32: ORCRegInst<R32C>;
1650 def r16: ORCRegInst<R16C>;
1651 def r8: ORCRegInst<R8C>;
1652}
1653
1654defm ORC : BitwiseOrComplement;
Scott Michel438be252007-12-17 22:32:34 +00001655
Scott Michel8b6b4202007-12-04 22:35:58 +00001656// OR byte immediate
Scott Michel97872d32008-02-23 18:41:37 +00001657class ORBIInst<dag OOL, dag IOL, list<dag> pattern>:
1658 RI10Form<0b01100000, OOL, IOL, "orbi\t$rT, $rA, $val",
1659 IntegerOp, pattern>;
Scott Michel8b6b4202007-12-04 22:35:58 +00001660
Scott Michel97872d32008-02-23 18:41:37 +00001661class ORBIVecInst<ValueType vectype, PatLeaf immpred>:
1662 ORBIInst<(outs VECREG:$rT), (ins VECREG:$rA, u10imm:$val),
1663 [(set (v16i8 VECREG:$rT), (or (vectype VECREG:$rA),
1664 (vectype immpred:$val)))]>;
1665
1666multiclass BitwiseOrByteImm
1667{
1668 def v16i8: ORBIVecInst<v16i8, v16i8U8Imm>;
1669
1670 def r8: ORBIInst<(outs R8C:$rT), (ins R8C:$rA, u10imm_i8:$val),
1671 [(set R8C:$rT, (or R8C:$rA, immU8:$val))]>;
1672}
1673
1674defm ORBI : BitwiseOrByteImm;
Scott Michel438be252007-12-17 22:32:34 +00001675
Scott Michel8b6b4202007-12-04 22:35:58 +00001676// OR halfword immediate
Scott Michel97872d32008-02-23 18:41:37 +00001677class ORHIInst<dag OOL, dag IOL, list<dag> pattern>:
1678 RI10Form<0b10100000, OOL, IOL, "orhi\t$rT, $rA, $val",
1679 IntegerOp, pattern>;
Scott Michel8b6b4202007-12-04 22:35:58 +00001680
Scott Michel97872d32008-02-23 18:41:37 +00001681class ORHIVecInst<ValueType vectype, PatLeaf immpred>:
1682 ORHIInst<(outs VECREG:$rT), (ins VECREG:$rA, u10imm:$val),
1683 [(set (vectype VECREG:$rT), (or (vectype VECREG:$rA),
1684 immpred:$val))]>;
Scott Michel438be252007-12-17 22:32:34 +00001685
Scott Michel97872d32008-02-23 18:41:37 +00001686multiclass BitwiseOrHalfwordImm
1687{
1688 def v8i16: ORHIVecInst<v8i16, v8i16Uns10Imm>;
1689
1690 def r16: ORHIInst<(outs R16C:$rT), (ins R16C:$rA, u10imm:$val),
1691 [(set R16C:$rT, (or R16C:$rA, i16ImmUns10:$val))]>;
1692
1693 // Specialized ORHI form used to promote 8-bit registers to 16-bit
1694 def i8i16: ORHIInst<(outs R16C:$rT), (ins R8C:$rA, s10imm:$val),
1695 [(set R16C:$rT, (or (anyext R8C:$rA),
1696 i16ImmSExt10:$val))]>;
1697}
1698
1699defm ORHI : BitwiseOrHalfwordImm;
1700
1701class ORIInst<dag OOL, dag IOL, list<dag> pattern>:
1702 RI10Form<0b00100000, OOL, IOL, "ori\t$rT, $rA, $val",
1703 IntegerOp, pattern>;
1704
1705class ORIVecInst<ValueType vectype, PatLeaf immpred>:
1706 ORIInst<(outs VECREG:$rT), (ins VECREG:$rA, u10imm:$val),
1707 [(set (vectype VECREG:$rT), (or (vectype VECREG:$rA),
1708 immpred:$val))]>;
Scott Michel8b6b4202007-12-04 22:35:58 +00001709
1710// Bitwise "or" with immediate
Scott Michel97872d32008-02-23 18:41:37 +00001711multiclass BitwiseOrImm
1712{
1713 def v4i32: ORIVecInst<v4i32, v4i32Uns10Imm>;
Scott Michel8b6b4202007-12-04 22:35:58 +00001714
Scott Michel97872d32008-02-23 18:41:37 +00001715 def r32: ORIInst<(outs R32C:$rT), (ins R32C:$rA, u10imm_i32:$val),
1716 [(set R32C:$rT, (or R32C:$rA, i32ImmUns10:$val))]>;
Scott Michel8b6b4202007-12-04 22:35:58 +00001717
Scott Michel97872d32008-02-23 18:41:37 +00001718 // i16i32: hacked version of the ori instruction to extend 16-bit quantities
1719 // to 32-bit quantities. used exclusively to match "anyext" conversions (vide
1720 // infra "anyext 16->32" pattern.)
1721 def i16i32: ORIInst<(outs R32C:$rT), (ins R16C:$rA, s10imm_i32:$val),
1722 [(set R32C:$rT, (or (anyext R16C:$rA),
1723 i32ImmSExt10:$val))]>;
Scott Michel8b6b4202007-12-04 22:35:58 +00001724
Scott Michel97872d32008-02-23 18:41:37 +00001725 // i8i32: Hacked version of the ORI instruction to extend 16-bit quantities
1726 // to 32-bit quantities. Used exclusively to match "anyext" conversions (vide
1727 // infra "anyext 16->32" pattern.)
1728 def i8i32: ORIInst<(outs R32C:$rT), (ins R8C:$rA, s10imm_i32:$val),
1729 [(set R32C:$rT, (or (anyext R8C:$rA),
1730 i32ImmSExt10:$val))]>;
1731}
Scott Michel8b6b4202007-12-04 22:35:58 +00001732
Scott Michel97872d32008-02-23 18:41:37 +00001733defm ORI : BitwiseOrImm;
Scott Michel438be252007-12-17 22:32:34 +00001734
Scott Michel8b6b4202007-12-04 22:35:58 +00001735// ORX: "or" across the vector: or's $rA's word slots leaving the result in
1736// $rT[0], slots 1-3 are zeroed.
1737//
Scott Michel438be252007-12-17 22:32:34 +00001738// FIXME: Needs to match an intrinsic pattern.
Scott Michel8b6b4202007-12-04 22:35:58 +00001739def ORXv4i32:
1740 RRForm<0b10010010000, (outs VECREG:$rT), (ins VECREG:$rA, VECREG:$rB),
1741 "orx\t$rT, $rA, $rB", IntegerOp,
1742 []>;
1743
Scott Michel438be252007-12-17 22:32:34 +00001744// XOR:
Scott Michel8b6b4202007-12-04 22:35:58 +00001745
Scott Michel6baba072008-03-05 23:02:02 +00001746class XORInst<dag OOL, dag IOL, list<dag> pattern> :
1747 RRForm<0b10010010000, OOL, IOL, "xor\t$rT, $rA, $rB",
1748 IntegerOp, pattern>;
Scott Michel8b6b4202007-12-04 22:35:58 +00001749
Scott Michel6baba072008-03-05 23:02:02 +00001750class XORVecInst<ValueType vectype>:
1751 XORInst<(outs VECREG:$rT), (ins VECREG:$rA, VECREG:$rB),
1752 [(set (vectype VECREG:$rT), (xor (vectype VECREG:$rA),
1753 (vectype VECREG:$rB)))]>;
Scott Michel8b6b4202007-12-04 22:35:58 +00001754
Scott Michel6baba072008-03-05 23:02:02 +00001755class XORRegInst<RegisterClass rclass>:
1756 XORInst<(outs rclass:$rT), (ins rclass:$rA, rclass:$rB),
1757 [(set rclass:$rT, (xor rclass:$rA, rclass:$rB))]>;
1758
1759multiclass BitwiseExclusiveOr
1760{
1761 def v16i8: XORVecInst<v16i8>;
1762 def v8i16: XORVecInst<v8i16>;
1763 def v4i32: XORVecInst<v4i32>;
1764 def v2i64: XORVecInst<v2i64>;
1765
1766 def r128: XORRegInst<GPRC>;
1767 def r64: XORRegInst<R64C>;
1768 def r32: XORRegInst<R32C>;
1769 def r16: XORRegInst<R16C>;
1770 def r8: XORRegInst<R8C>;
1771
1772 // Special forms for floating point instructions.
1773 // fneg and fabs require bitwise logical ops to manipulate the sign bit.
1774
1775 def fneg32: XORInst<(outs R32FP:$rT), (ins R32FP:$rA, R32C:$rB),
1776 [/* no pattern */]>;
1777
1778 def fneg64: XORInst<(outs R64FP:$rT), (ins R64FP:$rA, VECREG:$rB),
1779 [/* no pattern */]>;
1780
1781 def fnegvec: XORInst<(outs VECREG:$rT), (ins VECREG:$rA, VECREG:$rB),
1782 [/* no pattern, see fneg{32,64} */]>;
1783}
1784
1785defm XOR : BitwiseExclusiveOr;
Scott Michel8b6b4202007-12-04 22:35:58 +00001786
1787//==----------------------------------------------------------
Scott Michel438be252007-12-17 22:32:34 +00001788
Scott Michel97872d32008-02-23 18:41:37 +00001789class XORBIInst<dag OOL, dag IOL, list<dag> pattern>:
1790 RI10Form<0b01100000, OOL, IOL, "xorbi\t$rT, $rA, $val",
1791 IntegerOp, pattern>;
Scott Michel8b6b4202007-12-04 22:35:58 +00001792
Scott Michel97872d32008-02-23 18:41:37 +00001793multiclass XorByteImm
1794{
1795 def v16i8:
1796 XORBIInst<(outs VECREG:$rT), (ins VECREG:$rA, u10imm:$val),
1797 [(set (v16i8 VECREG:$rT), (xor (v16i8 VECREG:$rA), v16i8U8Imm:$val))]>;
1798
1799 def r8:
1800 XORBIInst<(outs R8C:$rT), (ins R8C:$rA, u10imm_i8:$val),
1801 [(set R8C:$rT, (xor R8C:$rA, immU8:$val))]>;
1802}
1803
1804defm XORBI : XorByteImm;
Scott Michel438be252007-12-17 22:32:34 +00001805
Scott Michel8b6b4202007-12-04 22:35:58 +00001806def XORHIv8i16:
Scott Michel97872d32008-02-23 18:41:37 +00001807 RI10Form<0b10100000, (outs VECREG:$rT), (ins VECREG:$rA, u10imm:$val),
Scott Michel8b6b4202007-12-04 22:35:58 +00001808 "xorhi\t$rT, $rA, $val", IntegerOp,
1809 [(set (v8i16 VECREG:$rT), (xor (v8i16 VECREG:$rA),
1810 v8i16SExt10Imm:$val))]>;
1811
1812def XORHIr16:
1813 RI10Form<0b10100000, (outs R16C:$rT), (ins R16C:$rA, s10imm:$val),
1814 "xorhi\t$rT, $rA, $val", IntegerOp,
1815 [(set R16C:$rT, (xor R16C:$rA, i16ImmSExt10:$val))]>;
1816
1817def XORIv4i32:
Scott Michel53ab7792008-03-10 16:58:52 +00001818 RI10Form<0b00100000, (outs VECREG:$rT), (ins VECREG:$rA, s10imm_i32:$val),
Scott Michel8b6b4202007-12-04 22:35:58 +00001819 "xori\t$rT, $rA, $val", IntegerOp,
1820 [(set (v4i32 VECREG:$rT), (xor (v4i32 VECREG:$rA),
1821 v4i32SExt10Imm:$val))]>;
1822
1823def XORIr32:
1824 RI10Form<0b00100000, (outs R32C:$rT), (ins R32C:$rA, s10imm_i32:$val),
1825 "xori\t$rT, $rA, $val", IntegerOp,
1826 [(set R32C:$rT, (xor R32C:$rA, i32ImmSExt10:$val))]>;
1827
1828// NAND:
1829def NANDv16i8:
1830 RRForm<0b10010010000, (outs VECREG:$rT), (ins VECREG:$rA, VECREG:$rB),
1831 "nand\t$rT, $rA, $rB", IntegerOp,
1832 [(set (v16i8 VECREG:$rT), (vnot (and (v16i8 VECREG:$rA),
1833 (v16i8 VECREG:$rB))))]>;
1834
1835def NANDv8i16:
1836 RRForm<0b10010010000, (outs VECREG:$rT), (ins VECREG:$rA, VECREG:$rB),
1837 "nand\t$rT, $rA, $rB", IntegerOp,
1838 [(set (v8i16 VECREG:$rT), (vnot (and (v8i16 VECREG:$rA),
1839 (v8i16 VECREG:$rB))))]>;
1840
1841def NANDv4i32:
1842 RRForm<0b10010010000, (outs VECREG:$rT), (ins VECREG:$rA, VECREG:$rB),
1843 "nand\t$rT, $rA, $rB", IntegerOp,
1844 [(set (v4i32 VECREG:$rT), (vnot (and (v4i32 VECREG:$rA),
1845 (v4i32 VECREG:$rB))))]>;
1846
1847def NANDr32:
1848 RRForm<0b10010010000, (outs R32C:$rT), (ins R32C:$rA, R32C:$rB),
1849 "nand\t$rT, $rA, $rB", IntegerOp,
1850 [(set R32C:$rT, (not (and R32C:$rA, R32C:$rB)))]>;
1851
1852def NANDr16:
1853 RRForm<0b10010010000, (outs R16C:$rT), (ins R16C:$rA, R16C:$rB),
1854 "nand\t$rT, $rA, $rB", IntegerOp,
1855 [(set R16C:$rT, (not (and R16C:$rA, R16C:$rB)))]>;
1856
Scott Michel438be252007-12-17 22:32:34 +00001857def NANDr8:
1858 RRForm<0b10010010000, (outs R8C:$rT), (ins R8C:$rA, R8C:$rB),
1859 "nand\t$rT, $rA, $rB", IntegerOp,
1860 [(set R8C:$rT, (not (and R8C:$rA, R8C:$rB)))]>;
1861
Scott Michel8b6b4202007-12-04 22:35:58 +00001862// NOR:
1863def NORv16i8:
1864 RRForm<0b10010010000, (outs VECREG:$rT), (ins VECREG:$rA, VECREG:$rB),
1865 "nor\t$rT, $rA, $rB", IntegerOp,
1866 [(set (v16i8 VECREG:$rT), (vnot (or (v16i8 VECREG:$rA),
1867 (v16i8 VECREG:$rB))))]>;
1868
1869def NORv8i16:
1870 RRForm<0b10010010000, (outs VECREG:$rT), (ins VECREG:$rA, VECREG:$rB),
1871 "nor\t$rT, $rA, $rB", IntegerOp,
1872 [(set (v8i16 VECREG:$rT), (vnot (or (v8i16 VECREG:$rA),
1873 (v8i16 VECREG:$rB))))]>;
1874
1875def NORv4i32:
1876 RRForm<0b10010010000, (outs VECREG:$rT), (ins VECREG:$rA, VECREG:$rB),
1877 "nor\t$rT, $rA, $rB", IntegerOp,
1878 [(set (v4i32 VECREG:$rT), (vnot (or (v4i32 VECREG:$rA),
1879 (v4i32 VECREG:$rB))))]>;
1880
1881def NORr32:
1882 RRForm<0b10010010000, (outs R32C:$rT), (ins R32C:$rA, R32C:$rB),
1883 "nor\t$rT, $rA, $rB", IntegerOp,
1884 [(set R32C:$rT, (not (or R32C:$rA, R32C:$rB)))]>;
1885
1886def NORr16:
1887 RRForm<0b10010010000, (outs R16C:$rT), (ins R16C:$rA, R16C:$rB),
1888 "nor\t$rT, $rA, $rB", IntegerOp,
1889 [(set R16C:$rT, (not (or R16C:$rA, R16C:$rB)))]>;
1890
Scott Michel438be252007-12-17 22:32:34 +00001891def NORr8:
1892 RRForm<0b10010010000, (outs R8C:$rT), (ins R8C:$rA, R8C:$rB),
1893 "nor\t$rT, $rA, $rB", IntegerOp,
1894 [(set R8C:$rT, (not (or R8C:$rA, R8C:$rB)))]>;
1895
Scott Michel8b6b4202007-12-04 22:35:58 +00001896// Select bits:
Scott Michel6baba072008-03-05 23:02:02 +00001897class SELBInst<dag OOL, dag IOL, list<dag> pattern>:
1898 RRRForm<0b1000, OOL, IOL, "selb\t$rT, $rA, $rB, $rC",
1899 IntegerOp, pattern>;
Scott Michel8b6b4202007-12-04 22:35:58 +00001900
Scott Michel6baba072008-03-05 23:02:02 +00001901class SELBVecInst<ValueType vectype>:
1902 SELBInst<(outs VECREG:$rT), (ins VECREG:$rA, VECREG:$rB, VECREG:$rC),
1903 [(set (vectype VECREG:$rT),
1904 (or (and (vectype VECREG:$rC), (vectype VECREG:$rB)),
1905 (and (vnot (vectype VECREG:$rC)),
1906 (vectype VECREG:$rA))))]>;
Scott Michel8b6b4202007-12-04 22:35:58 +00001907
Scott Michel4d07fb72008-12-30 23:28:25 +00001908class SELBVecVCondInst<ValueType vectype>:
1909 SELBInst<(outs VECREG:$rT), (ins VECREG:$rA, VECREG:$rB, VECREG:$rC),
1910 [(set (vectype VECREG:$rT),
1911 (select (vectype VECREG:$rC),
1912 (vectype VECREG:$rB),
1913 (vectype VECREG:$rA)))]>;
1914
Scott Michel06eabde2008-12-27 04:51:36 +00001915class SELBVecCondInst<ValueType vectype>:
1916 SELBInst<(outs VECREG:$rT), (ins VECREG:$rA, VECREG:$rB, R32C:$rC),
1917 [(set (vectype VECREG:$rT),
1918 (select R32C:$rC,
1919 (vectype VECREG:$rB),
1920 (vectype VECREG:$rA)))]>;
1921
Scott Michel6baba072008-03-05 23:02:02 +00001922class SELBRegInst<RegisterClass rclass>:
1923 SELBInst<(outs rclass:$rT), (ins rclass:$rA, rclass:$rB, rclass:$rC),
1924 [(set rclass:$rT,
Scott Michelae5cbf52008-12-29 03:23:36 +00001925 (or (and rclass:$rB, rclass:$rC),
1926 (and rclass:$rA, (not rclass:$rC))))]>;
Scott Michel8b6b4202007-12-04 22:35:58 +00001927
Scott Michel06eabde2008-12-27 04:51:36 +00001928class SELBRegCondInst<RegisterClass rcond, RegisterClass rclass>:
1929 SELBInst<(outs rclass:$rT), (ins rclass:$rA, rclass:$rB, rcond:$rC),
1930 [(set rclass:$rT,
1931 (select rcond:$rC, rclass:$rB, rclass:$rA))]>;
1932
Scott Michel6baba072008-03-05 23:02:02 +00001933multiclass SelectBits
1934{
1935 def v16i8: SELBVecInst<v16i8>;
1936 def v8i16: SELBVecInst<v8i16>;
1937 def v4i32: SELBVecInst<v4i32>;
1938 def v2i64: SELBVecInst<v2i64>;
Scott Michel8b6b4202007-12-04 22:35:58 +00001939
Scott Michel6baba072008-03-05 23:02:02 +00001940 def r128: SELBRegInst<GPRC>;
1941 def r64: SELBRegInst<R64C>;
1942 def r32: SELBRegInst<R32C>;
1943 def r16: SELBRegInst<R16C>;
1944 def r8: SELBRegInst<R8C>;
Scott Michel06eabde2008-12-27 04:51:36 +00001945
1946 def v16i8_cond: SELBVecCondInst<v16i8>;
1947 def v8i16_cond: SELBVecCondInst<v8i16>;
1948 def v4i32_cond: SELBVecCondInst<v4i32>;
1949 def v2i64_cond: SELBVecCondInst<v2i64>;
1950
Scott Michel4d07fb72008-12-30 23:28:25 +00001951 def v16i8_vcond: SELBVecCondInst<v16i8>;
1952 def v8i16_vcond: SELBVecCondInst<v8i16>;
1953 def v4i32_vcond: SELBVecCondInst<v4i32>;
1954 def v2i64_vcond: SELBVecCondInst<v2i64>;
1955
1956 def v4f32_cond:
1957 SELBInst<(outs VECREG:$rT), (ins VECREG:$rA, VECREG:$rB, VECREG:$rC),
1958 [(set (v4f32 VECREG:$rT),
1959 (select (v4i32 VECREG:$rC),
1960 (v4f32 VECREG:$rB),
1961 (v4f32 VECREG:$rA)))]>;
1962
Scott Michel06eabde2008-12-27 04:51:36 +00001963 // SELBr64_cond is defined further down, look for i64 comparisons
1964 def r32_cond: SELBRegCondInst<R32C, R32C>;
Scott Michel4d07fb72008-12-30 23:28:25 +00001965 def f32_cond: SELBRegCondInst<R32C, R32FP>;
Scott Michel06eabde2008-12-27 04:51:36 +00001966 def r16_cond: SELBRegCondInst<R16C, R16C>;
1967 def r8_cond: SELBRegCondInst<R8C, R8C>;
Scott Michel6baba072008-03-05 23:02:02 +00001968}
Scott Michel8b6b4202007-12-04 22:35:58 +00001969
Scott Michel6baba072008-03-05 23:02:02 +00001970defm SELB : SelectBits;
Scott Michel8b6b4202007-12-04 22:35:58 +00001971
Scott Michel56a125e2008-11-22 23:50:42 +00001972class SPUselbPatVec<ValueType vectype, SPUInstr inst>:
Scott Michel6baba072008-03-05 23:02:02 +00001973 Pat<(SPUselb (vectype VECREG:$rA), (vectype VECREG:$rB), (vectype VECREG:$rC)),
1974 (inst VECREG:$rA, VECREG:$rB, VECREG:$rC)>;
Scott Michel8b6b4202007-12-04 22:35:58 +00001975
Scott Michel56a125e2008-11-22 23:50:42 +00001976def : SPUselbPatVec<v16i8, SELBv16i8>;
1977def : SPUselbPatVec<v8i16, SELBv8i16>;
1978def : SPUselbPatVec<v4i32, SELBv4i32>;
1979def : SPUselbPatVec<v2i64, SELBv2i64>;
1980
1981class SPUselbPatReg<RegisterClass rclass, SPUInstr inst>:
1982 Pat<(SPUselb rclass:$rA, rclass:$rB, rclass:$rC),
1983 (inst rclass:$rA, rclass:$rB, rclass:$rC)>;
1984
1985def : SPUselbPatReg<R8C, SELBr8>;
1986def : SPUselbPatReg<R16C, SELBr16>;
1987def : SPUselbPatReg<R32C, SELBr32>;
1988def : SPUselbPatReg<R64C, SELBr64>;
Scott Michel8b6b4202007-12-04 22:35:58 +00001989
Scott Michel6baba072008-03-05 23:02:02 +00001990// EQV: Equivalence (1 for each same bit, otherwise 0)
1991//
1992// Note: There are a lot of ways to match this bit operator and these patterns
1993// attempt to be as exhaustive as possible.
Scott Michel8b6b4202007-12-04 22:35:58 +00001994
Scott Michel6baba072008-03-05 23:02:02 +00001995class EQVInst<dag OOL, dag IOL, list<dag> pattern>:
1996 RRForm<0b10010010000, OOL, IOL, "eqv\t$rT, $rA, $rB",
1997 IntegerOp, pattern>;
Scott Michel8b6b4202007-12-04 22:35:58 +00001998
Scott Michel6baba072008-03-05 23:02:02 +00001999class EQVVecInst<ValueType vectype>:
2000 EQVInst<(outs VECREG:$rT), (ins VECREG:$rA, VECREG:$rB),
2001 [(set (vectype VECREG:$rT),
2002 (or (and (vectype VECREG:$rA), (vectype VECREG:$rB)),
2003 (and (vnot (vectype VECREG:$rA)),
2004 (vnot (vectype VECREG:$rB)))))]>;
Scott Michel8b6b4202007-12-04 22:35:58 +00002005
Scott Michel6baba072008-03-05 23:02:02 +00002006class EQVRegInst<RegisterClass rclass>:
2007 EQVInst<(outs rclass:$rT), (ins rclass:$rA, rclass:$rB),
2008 [(set rclass:$rT, (or (and rclass:$rA, rclass:$rB),
2009 (and (not rclass:$rA), (not rclass:$rB))))]>;
Scott Michel8b6b4202007-12-04 22:35:58 +00002010
Scott Michel6baba072008-03-05 23:02:02 +00002011class EQVVecPattern1<ValueType vectype>:
2012 EQVInst<(outs VECREG:$rT), (ins VECREG:$rA, VECREG:$rB),
2013 [(set (vectype VECREG:$rT),
2014 (xor (vectype VECREG:$rA), (vnot (vectype VECREG:$rB))))]>;
Scott Michel8b6b4202007-12-04 22:35:58 +00002015
Scott Michel6baba072008-03-05 23:02:02 +00002016class EQVRegPattern1<RegisterClass rclass>:
2017 EQVInst<(outs rclass:$rT), (ins rclass:$rA, rclass:$rB),
2018 [(set rclass:$rT, (xor rclass:$rA, (not rclass:$rB)))]>;
Scott Michel8b6b4202007-12-04 22:35:58 +00002019
Scott Michel6baba072008-03-05 23:02:02 +00002020class EQVVecPattern2<ValueType vectype>:
2021 EQVInst<(outs VECREG:$rT), (ins VECREG:$rA, VECREG:$rB),
2022 [(set (vectype VECREG:$rT),
2023 (or (and (vectype VECREG:$rA), (vectype VECREG:$rB)),
2024 (vnot (or (vectype VECREG:$rA), (vectype VECREG:$rB)))))]>;
Scott Michel8b6b4202007-12-04 22:35:58 +00002025
Scott Michel6baba072008-03-05 23:02:02 +00002026class EQVRegPattern2<RegisterClass rclass>:
2027 EQVInst<(outs rclass:$rT), (ins rclass:$rA, rclass:$rB),
2028 [(set rclass:$rT,
2029 (or (and rclass:$rA, rclass:$rB),
2030 (not (or rclass:$rA, rclass:$rB))))]>;
Scott Michel8b6b4202007-12-04 22:35:58 +00002031
Scott Michel6baba072008-03-05 23:02:02 +00002032class EQVVecPattern3<ValueType vectype>:
2033 EQVInst<(outs VECREG:$rT), (ins VECREG:$rA, VECREG:$rB),
2034 [(set (vectype VECREG:$rT),
2035 (not (xor (vectype VECREG:$rA), (vectype VECREG:$rB))))]>;
Scott Michel8b6b4202007-12-04 22:35:58 +00002036
Scott Michel6baba072008-03-05 23:02:02 +00002037class EQVRegPattern3<RegisterClass rclass>:
2038 EQVInst<(outs rclass:$rT), (ins rclass:$rA, rclass:$rB),
2039 [(set rclass:$rT, (not (xor rclass:$rA, rclass:$rB)))]>;
Scott Michel8b6b4202007-12-04 22:35:58 +00002040
Scott Michel6baba072008-03-05 23:02:02 +00002041multiclass BitEquivalence
2042{
2043 def v16i8: EQVVecInst<v16i8>;
2044 def v8i16: EQVVecInst<v8i16>;
2045 def v4i32: EQVVecInst<v4i32>;
2046 def v2i64: EQVVecInst<v2i64>;
Scott Michel8b6b4202007-12-04 22:35:58 +00002047
Scott Michel6baba072008-03-05 23:02:02 +00002048 def v16i8_1: EQVVecPattern1<v16i8>;
2049 def v8i16_1: EQVVecPattern1<v8i16>;
2050 def v4i32_1: EQVVecPattern1<v4i32>;
2051 def v2i64_1: EQVVecPattern1<v2i64>;
Scott Michel8b6b4202007-12-04 22:35:58 +00002052
Scott Michel6baba072008-03-05 23:02:02 +00002053 def v16i8_2: EQVVecPattern2<v16i8>;
2054 def v8i16_2: EQVVecPattern2<v8i16>;
2055 def v4i32_2: EQVVecPattern2<v4i32>;
2056 def v2i64_2: EQVVecPattern2<v2i64>;
Scott Michel8b6b4202007-12-04 22:35:58 +00002057
Scott Michel6baba072008-03-05 23:02:02 +00002058 def v16i8_3: EQVVecPattern3<v16i8>;
2059 def v8i16_3: EQVVecPattern3<v8i16>;
2060 def v4i32_3: EQVVecPattern3<v4i32>;
2061 def v2i64_3: EQVVecPattern3<v2i64>;
Scott Michel8b6b4202007-12-04 22:35:58 +00002062
Scott Michel6baba072008-03-05 23:02:02 +00002063 def r128: EQVRegInst<GPRC>;
2064 def r64: EQVRegInst<R64C>;
2065 def r32: EQVRegInst<R32C>;
2066 def r16: EQVRegInst<R16C>;
2067 def r8: EQVRegInst<R8C>;
Scott Michel8b6b4202007-12-04 22:35:58 +00002068
Scott Michel6baba072008-03-05 23:02:02 +00002069 def r128_1: EQVRegPattern1<GPRC>;
2070 def r64_1: EQVRegPattern1<R64C>;
2071 def r32_1: EQVRegPattern1<R32C>;
2072 def r16_1: EQVRegPattern1<R16C>;
2073 def r8_1: EQVRegPattern1<R8C>;
Scott Michel8b6b4202007-12-04 22:35:58 +00002074
Scott Michel6baba072008-03-05 23:02:02 +00002075 def r128_2: EQVRegPattern2<GPRC>;
2076 def r64_2: EQVRegPattern2<R64C>;
2077 def r32_2: EQVRegPattern2<R32C>;
2078 def r16_2: EQVRegPattern2<R16C>;
2079 def r8_2: EQVRegPattern2<R8C>;
Scott Michel8b6b4202007-12-04 22:35:58 +00002080
Scott Michel6baba072008-03-05 23:02:02 +00002081 def r128_3: EQVRegPattern3<GPRC>;
2082 def r64_3: EQVRegPattern3<R64C>;
2083 def r32_3: EQVRegPattern3<R32C>;
2084 def r16_3: EQVRegPattern3<R16C>;
2085 def r8_3: EQVRegPattern3<R8C>;
2086}
Scott Michel438be252007-12-17 22:32:34 +00002087
Scott Michel6baba072008-03-05 23:02:02 +00002088defm EQV: BitEquivalence;
Scott Michel8b6b4202007-12-04 22:35:58 +00002089
2090//===----------------------------------------------------------------------===//
2091// Vector shuffle...
2092//===----------------------------------------------------------------------===//
Scott Michel8b6b4202007-12-04 22:35:58 +00002093// SPUshuffle is generated in LowerVECTOR_SHUFFLE and gets replaced with SHUFB.
2094// See the SPUshuffle SDNode operand above, which sets up the DAG pattern
2095// matcher to emit something when the LowerVECTOR_SHUFFLE generates a node with
2096// the SPUISD::SHUFB opcode.
Scott Michel97872d32008-02-23 18:41:37 +00002097//===----------------------------------------------------------------------===//
Scott Michel8b6b4202007-12-04 22:35:58 +00002098
Scott Michel97872d32008-02-23 18:41:37 +00002099class SHUFBInst<dag OOL, dag IOL, list<dag> pattern>:
2100 RRRForm<0b1000, OOL, IOL, "shufb\t$rT, $rA, $rB, $rC",
2101 IntegerOp, pattern>;
Scott Michel8b6b4202007-12-04 22:35:58 +00002102
Scott Michel0718cd82008-12-01 17:56:02 +00002103class SHUFBVecInst<ValueType resultvec, ValueType maskvec>:
Scott Michel97872d32008-02-23 18:41:37 +00002104 SHUFBInst<(outs VECREG:$rT), (ins VECREG:$rA, VECREG:$rB, VECREG:$rC),
Scott Michel0718cd82008-12-01 17:56:02 +00002105 [(set (resultvec VECREG:$rT),
2106 (SPUshuffle (resultvec VECREG:$rA),
2107 (resultvec VECREG:$rB),
2108 (maskvec VECREG:$rC)))]>;
Scott Michel754d8662007-12-20 00:44:13 +00002109
Scott Michel06eabde2008-12-27 04:51:36 +00002110class SHUFBGPRCInst:
2111 SHUFBInst<(outs VECREG:$rT), (ins GPRC:$rA, GPRC:$rB, VECREG:$rC),
2112 [/* no pattern */]>;
2113
Scott Michel97872d32008-02-23 18:41:37 +00002114multiclass ShuffleBytes
2115{
Scott Michel0718cd82008-12-01 17:56:02 +00002116 def v16i8 : SHUFBVecInst<v16i8, v16i8>;
2117 def v16i8_m32 : SHUFBVecInst<v16i8, v4i32>;
2118 def v8i16 : SHUFBVecInst<v8i16, v16i8>;
2119 def v8i16_m32 : SHUFBVecInst<v8i16, v4i32>;
2120 def v4i32 : SHUFBVecInst<v4i32, v16i8>;
2121 def v4i32_m32 : SHUFBVecInst<v4i32, v4i32>;
2122 def v2i64 : SHUFBVecInst<v2i64, v16i8>;
2123 def v2i64_m32 : SHUFBVecInst<v2i64, v4i32>;
Scott Michel8b6b4202007-12-04 22:35:58 +00002124
Scott Michel0718cd82008-12-01 17:56:02 +00002125 def v4f32 : SHUFBVecInst<v4f32, v16i8>;
2126 def v4f32_m32 : SHUFBVecInst<v4f32, v4i32>;
2127
2128 def v2f64 : SHUFBVecInst<v2f64, v16i8>;
2129 def v2f64_m32 : SHUFBVecInst<v2f64, v4i32>;
Scott Michel06eabde2008-12-27 04:51:36 +00002130
2131 def gprc : SHUFBGPRCInst;
Scott Michel97872d32008-02-23 18:41:37 +00002132}
2133
2134defm SHUFB : ShuffleBytes;
2135
Scott Michel8b6b4202007-12-04 22:35:58 +00002136//===----------------------------------------------------------------------===//
2137// Shift and rotate group:
2138//===----------------------------------------------------------------------===//
2139
Scott Michel97872d32008-02-23 18:41:37 +00002140class SHLHInst<dag OOL, dag IOL, list<dag> pattern>:
2141 RRForm<0b11111010000, OOL, IOL, "shlh\t$rT, $rA, $rB",
2142 RotateShift, pattern>;
2143
2144class SHLHVecInst<ValueType vectype>:
2145 SHLHInst<(outs VECREG:$rT), (ins VECREG:$rA, R16C:$rB),
2146 [(set (vectype VECREG:$rT),
2147 (SPUvec_shl (vectype VECREG:$rA), R16C:$rB))]>;
Scott Michel8b6b4202007-12-04 22:35:58 +00002148
2149// $rB gets promoted to 32-bit register type when confronted with
2150// this llvm assembly code:
2151//
2152// define i16 @shlh_i16_1(i16 %arg1, i16 %arg2) {
2153// %A = shl i16 %arg1, %arg2
2154// ret i16 %A
2155// }
Scott Michel8b6b4202007-12-04 22:35:58 +00002156
Scott Michel97872d32008-02-23 18:41:37 +00002157multiclass ShiftLeftHalfword
2158{
2159 def v8i16: SHLHVecInst<v8i16>;
2160 def r16: SHLHInst<(outs R16C:$rT), (ins R16C:$rA, R16C:$rB),
2161 [(set R16C:$rT, (shl R16C:$rA, R16C:$rB))]>;
2162 def r16_r32: SHLHInst<(outs R16C:$rT), (ins R16C:$rA, R32C:$rB),
2163 [(set R16C:$rT, (shl R16C:$rA, R32C:$rB))]>;
2164}
Scott Michel8b6b4202007-12-04 22:35:58 +00002165
Scott Michel97872d32008-02-23 18:41:37 +00002166defm SHLH : ShiftLeftHalfword;
Scott Michel8b6b4202007-12-04 22:35:58 +00002167
Scott Michel97872d32008-02-23 18:41:37 +00002168//===----------------------------------------------------------------------===//
Scott Michel438be252007-12-17 22:32:34 +00002169
Scott Michel97872d32008-02-23 18:41:37 +00002170class SHLHIInst<dag OOL, dag IOL, list<dag> pattern>:
2171 RI7Form<0b11111010000, OOL, IOL, "shlhi\t$rT, $rA, $val",
2172 RotateShift, pattern>;
Scott Michel8b6b4202007-12-04 22:35:58 +00002173
Scott Michel97872d32008-02-23 18:41:37 +00002174class SHLHIVecInst<ValueType vectype>:
2175 SHLHIInst<(outs VECREG:$rT), (ins VECREG:$rA, u7imm:$val),
2176 [(set (vectype VECREG:$rT),
2177 (SPUvec_shl (vectype VECREG:$rA), (i16 uimm7:$val)))]>;
Scott Michel8b6b4202007-12-04 22:35:58 +00002178
Scott Michel97872d32008-02-23 18:41:37 +00002179multiclass ShiftLeftHalfwordImm
2180{
2181 def v8i16: SHLHIVecInst<v8i16>;
2182 def r16: SHLHIInst<(outs R16C:$rT), (ins R16C:$rA, u7imm:$val),
2183 [(set R16C:$rT, (shl R16C:$rA, (i16 uimm7:$val)))]>;
2184}
2185
2186defm SHLHI : ShiftLeftHalfwordImm;
2187
2188def : Pat<(SPUvec_shl (v8i16 VECREG:$rA), (i32 uimm7:$val)),
2189 (SHLHIv8i16 VECREG:$rA, uimm7:$val)>;
2190
2191def : Pat<(shl R16C:$rA, (i32 uimm7:$val)),
Scott Michel438be252007-12-17 22:32:34 +00002192 (SHLHIr16 R16C:$rA, uimm7:$val)>;
Scott Michel8b6b4202007-12-04 22:35:58 +00002193
Scott Michel97872d32008-02-23 18:41:37 +00002194//===----------------------------------------------------------------------===//
Scott Michel8b6b4202007-12-04 22:35:58 +00002195
Scott Michel97872d32008-02-23 18:41:37 +00002196class SHLInst<dag OOL, dag IOL, list<dag> pattern>:
2197 RRForm<0b11111010000, OOL, IOL, "shl\t$rT, $rA, $rB",
2198 RotateShift, pattern>;
Scott Michel8b6b4202007-12-04 22:35:58 +00002199
Scott Michel97872d32008-02-23 18:41:37 +00002200multiclass ShiftLeftWord
2201{
2202 def v4i32:
2203 SHLInst<(outs VECREG:$rT), (ins VECREG:$rA, R16C:$rB),
2204 [(set (v4i32 VECREG:$rT),
2205 (SPUvec_shl (v4i32 VECREG:$rA), R16C:$rB))]>;
2206 def r32:
2207 SHLInst<(outs R32C:$rT), (ins R32C:$rA, R32C:$rB),
2208 [(set R32C:$rT, (shl R32C:$rA, R32C:$rB))]>;
2209}
Scott Michel8b6b4202007-12-04 22:35:58 +00002210
Scott Michel97872d32008-02-23 18:41:37 +00002211defm SHL: ShiftLeftWord;
Scott Michel438be252007-12-17 22:32:34 +00002212
Scott Michel97872d32008-02-23 18:41:37 +00002213//===----------------------------------------------------------------------===//
Scott Michel8b6b4202007-12-04 22:35:58 +00002214
Scott Michel97872d32008-02-23 18:41:37 +00002215class SHLIInst<dag OOL, dag IOL, list<dag> pattern>:
2216 RI7Form<0b11111010000, OOL, IOL, "shli\t$rT, $rA, $val",
2217 RotateShift, pattern>;
Scott Michel8b6b4202007-12-04 22:35:58 +00002218
Scott Michel97872d32008-02-23 18:41:37 +00002219multiclass ShiftLeftWordImm
2220{
2221 def v4i32:
2222 SHLIInst<(outs VECREG:$rT), (ins VECREG:$rA, u7imm_i32:$val),
2223 [(set (v4i32 VECREG:$rT),
2224 (SPUvec_shl (v4i32 VECREG:$rA), (i32 uimm7:$val)))]>;
Scott Michel8b6b4202007-12-04 22:35:58 +00002225
Scott Michel97872d32008-02-23 18:41:37 +00002226 def r32:
2227 SHLIInst<(outs R32C:$rT), (ins R32C:$rA, u7imm_i32:$val),
2228 [(set R32C:$rT, (shl R32C:$rA, (i32 uimm7:$val)))]>;
2229}
Scott Michel8b6b4202007-12-04 22:35:58 +00002230
Scott Michel97872d32008-02-23 18:41:37 +00002231defm SHLI : ShiftLeftWordImm;
Scott Michel438be252007-12-17 22:32:34 +00002232
Scott Michel97872d32008-02-23 18:41:37 +00002233//===----------------------------------------------------------------------===//
Scott Michel8b6b4202007-12-04 22:35:58 +00002234// SHLQBI vec form: Note that this will shift the entire vector (the 128-bit
2235// register) to the left. Vector form is here to ensure type correctness.
Scott Michel97872d32008-02-23 18:41:37 +00002236//
2237// The shift count is in the lowest 3 bits (29-31) of $rB, so only a bit shift
2238// of 7 bits is actually possible.
2239//
2240// Note also that SHLQBI/SHLQBII are used in conjunction with SHLQBY/SHLQBYI
2241// to shift i64 and i128. SHLQBI is the residual left over after shifting by
2242// bytes with SHLQBY.
Scott Michel8b6b4202007-12-04 22:35:58 +00002243
Scott Michel97872d32008-02-23 18:41:37 +00002244class SHLQBIInst<dag OOL, dag IOL, list<dag> pattern>:
2245 RRForm<0b11011011100, OOL, IOL, "shlqbi\t$rT, $rA, $rB",
2246 RotateShift, pattern>;
2247
2248class SHLQBIVecInst<ValueType vectype>:
2249 SHLQBIInst<(outs VECREG:$rT), (ins VECREG:$rA, R32C:$rB),
2250 [(set (vectype VECREG:$rT),
2251 (SPUshlquad_l_bits (vectype VECREG:$rA), R32C:$rB))]>;
2252
2253multiclass ShiftLeftQuadByBits
2254{
2255 def v16i8: SHLQBIVecInst<v16i8>;
2256 def v8i16: SHLQBIVecInst<v8i16>;
2257 def v4i32: SHLQBIVecInst<v4i32>;
Scott Michel56a125e2008-11-22 23:50:42 +00002258 def v4f32: SHLQBIVecInst<v4f32>;
Scott Michel97872d32008-02-23 18:41:37 +00002259 def v2i64: SHLQBIVecInst<v2i64>;
Scott Michel56a125e2008-11-22 23:50:42 +00002260 def v2f64: SHLQBIVecInst<v2f64>;
Scott Michel97872d32008-02-23 18:41:37 +00002261}
2262
2263defm SHLQBI : ShiftLeftQuadByBits;
2264
2265// See note above on SHLQBI. In this case, the predicate actually does then
2266// enforcement, whereas with SHLQBI, we have to "take it on faith."
2267class SHLQBIIInst<dag OOL, dag IOL, list<dag> pattern>:
2268 RI7Form<0b11011111100, OOL, IOL, "shlqbii\t$rT, $rA, $val",
2269 RotateShift, pattern>;
2270
2271class SHLQBIIVecInst<ValueType vectype>:
2272 SHLQBIIInst<(outs VECREG:$rT), (ins VECREG:$rA, u7imm_i32:$val),
2273 [(set (vectype VECREG:$rT),
2274 (SPUshlquad_l_bits (vectype VECREG:$rA), (i32 bitshift:$val)))]>;
2275
2276multiclass ShiftLeftQuadByBitsImm
2277{
2278 def v16i8 : SHLQBIIVecInst<v16i8>;
2279 def v8i16 : SHLQBIIVecInst<v8i16>;
2280 def v4i32 : SHLQBIIVecInst<v4i32>;
Scott Michel56a125e2008-11-22 23:50:42 +00002281 def v4f32 : SHLQBIIVecInst<v4f32>;
Scott Michel97872d32008-02-23 18:41:37 +00002282 def v2i64 : SHLQBIIVecInst<v2i64>;
Scott Michel56a125e2008-11-22 23:50:42 +00002283 def v2f64 : SHLQBIIVecInst<v2f64>;
Scott Michel97872d32008-02-23 18:41:37 +00002284}
2285
2286defm SHLQBII : ShiftLeftQuadByBitsImm;
Scott Michel8b6b4202007-12-04 22:35:58 +00002287
2288// SHLQBY, SHLQBYI vector forms: Shift the entire vector to the left by bytes,
Scott Michel97872d32008-02-23 18:41:37 +00002289// not by bits. See notes above on SHLQBI.
Scott Michel8b6b4202007-12-04 22:35:58 +00002290
Scott Michel97872d32008-02-23 18:41:37 +00002291class SHLQBYInst<dag OOL, dag IOL, list<dag> pattern>:
Scott Michelfa888632008-11-25 00:23:16 +00002292 RI7Form<0b11111011100, OOL, IOL, "shlqby\t$rT, $rA, $rB",
Scott Michel97872d32008-02-23 18:41:37 +00002293 RotateShift, pattern>;
Scott Michel8b6b4202007-12-04 22:35:58 +00002294
Scott Michel97872d32008-02-23 18:41:37 +00002295class SHLQBYVecInst<ValueType vectype>:
2296 SHLQBYInst<(outs VECREG:$rT), (ins VECREG:$rA, R32C:$rB),
2297 [(set (vectype VECREG:$rT),
2298 (SPUshlquad_l_bytes (vectype VECREG:$rA), R32C:$rB))]>;
Scott Michel8b6b4202007-12-04 22:35:58 +00002299
Scott Michel97872d32008-02-23 18:41:37 +00002300multiclass ShiftLeftQuadBytes
2301{
2302 def v16i8: SHLQBYVecInst<v16i8>;
2303 def v8i16: SHLQBYVecInst<v8i16>;
2304 def v4i32: SHLQBYVecInst<v4i32>;
Scott Michel56a125e2008-11-22 23:50:42 +00002305 def v4f32: SHLQBYVecInst<v4f32>;
Scott Michel97872d32008-02-23 18:41:37 +00002306 def v2i64: SHLQBYVecInst<v2i64>;
Scott Michel56a125e2008-11-22 23:50:42 +00002307 def v2f64: SHLQBYVecInst<v2f64>;
Scott Michel97872d32008-02-23 18:41:37 +00002308 def r128: SHLQBYInst<(outs GPRC:$rT), (ins GPRC:$rA, R32C:$rB),
2309 [(set GPRC:$rT, (SPUshlquad_l_bytes GPRC:$rA, R32C:$rB))]>;
2310}
Scott Michel8b6b4202007-12-04 22:35:58 +00002311
Scott Michel97872d32008-02-23 18:41:37 +00002312defm SHLQBY: ShiftLeftQuadBytes;
Scott Michel8b6b4202007-12-04 22:35:58 +00002313
Scott Michel97872d32008-02-23 18:41:37 +00002314class SHLQBYIInst<dag OOL, dag IOL, list<dag> pattern>:
2315 RI7Form<0b11111111100, OOL, IOL, "shlqbyi\t$rT, $rA, $val",
2316 RotateShift, pattern>;
Scott Michel438be252007-12-17 22:32:34 +00002317
Scott Michel97872d32008-02-23 18:41:37 +00002318class SHLQBYIVecInst<ValueType vectype>:
2319 SHLQBYIInst<(outs VECREG:$rT), (ins VECREG:$rA, u7imm_i32:$val),
2320 [(set (vectype VECREG:$rT),
2321 (SPUshlquad_l_bytes (vectype VECREG:$rA), (i32 uimm7:$val)))]>;
Scott Michel438be252007-12-17 22:32:34 +00002322
Scott Michel97872d32008-02-23 18:41:37 +00002323multiclass ShiftLeftQuadBytesImm
2324{
2325 def v16i8: SHLQBYIVecInst<v16i8>;
2326 def v8i16: SHLQBYIVecInst<v8i16>;
2327 def v4i32: SHLQBYIVecInst<v4i32>;
Scott Michel56a125e2008-11-22 23:50:42 +00002328 def v4f32: SHLQBYIVecInst<v4f32>;
Scott Michel97872d32008-02-23 18:41:37 +00002329 def v2i64: SHLQBYIVecInst<v2i64>;
Scott Michel56a125e2008-11-22 23:50:42 +00002330 def v2f64: SHLQBYIVecInst<v2f64>;
Scott Michel97872d32008-02-23 18:41:37 +00002331 def r128: SHLQBYIInst<(outs GPRC:$rT), (ins GPRC:$rA, u7imm_i32:$val),
2332 [(set GPRC:$rT,
2333 (SPUshlquad_l_bytes GPRC:$rA, (i32 uimm7:$val)))]>;
2334}
Scott Michel438be252007-12-17 22:32:34 +00002335
Scott Michel97872d32008-02-23 18:41:37 +00002336defm SHLQBYI : ShiftLeftQuadBytesImm;
Scott Michel438be252007-12-17 22:32:34 +00002337
Scott Michel97872d32008-02-23 18:41:37 +00002338//-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~
2339// Rotate halfword:
2340//-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~
2341class ROTHInst<dag OOL, dag IOL, list<dag> pattern>:
2342 RRForm<0b00111010000, OOL, IOL, "roth\t$rT, $rA, $rB",
2343 RotateShift, pattern>;
2344
2345class ROTHVecInst<ValueType vectype>:
2346 ROTHInst<(outs VECREG:$rT), (ins VECREG:$rA, VECREG:$rB),
2347 [(set (vectype VECREG:$rT),
2348 (SPUvec_rotl VECREG:$rA, VECREG:$rB))]>;
2349
2350class ROTHRegInst<RegisterClass rclass>:
2351 ROTHInst<(outs rclass:$rT), (ins rclass:$rA, rclass:$rB),
2352 [(set rclass:$rT, (rotl rclass:$rA, rclass:$rB))]>;
2353
2354multiclass RotateLeftHalfword
2355{
2356 def v8i16: ROTHVecInst<v8i16>;
2357 def r16: ROTHRegInst<R16C>;
2358}
2359
2360defm ROTH: RotateLeftHalfword;
2361
2362def ROTHr16_r32: ROTHInst<(outs R16C:$rT), (ins R16C:$rA, R32C:$rB),
2363 [(set R16C:$rT, (rotl R16C:$rA, R32C:$rB))]>;
2364
2365//-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~
2366// Rotate halfword, immediate:
2367//-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~
2368class ROTHIInst<dag OOL, dag IOL, list<dag> pattern>:
2369 RI7Form<0b00111110000, OOL, IOL, "rothi\t$rT, $rA, $val",
2370 RotateShift, pattern>;
2371
2372class ROTHIVecInst<ValueType vectype>:
2373 ROTHIInst<(outs VECREG:$rT), (ins VECREG:$rA, u7imm:$val),
2374 [(set (vectype VECREG:$rT),
2375 (SPUvec_rotl VECREG:$rA, (i16 uimm7:$val)))]>;
2376
2377multiclass RotateLeftHalfwordImm
2378{
2379 def v8i16: ROTHIVecInst<v8i16>;
2380 def r16: ROTHIInst<(outs R16C:$rT), (ins R16C:$rA, u7imm:$val),
2381 [(set R16C:$rT, (rotl R16C:$rA, (i16 uimm7:$val)))]>;
2382 def r16_r32: ROTHIInst<(outs R16C:$rT), (ins R16C:$rA, u7imm_i32:$val),
2383 [(set R16C:$rT, (rotl R16C:$rA, (i32 uimm7:$val)))]>;
2384}
2385
2386defm ROTHI: RotateLeftHalfwordImm;
2387
2388def : Pat<(SPUvec_rotl VECREG:$rA, (i32 uimm7:$val)),
Scott Michel8b6b4202007-12-04 22:35:58 +00002389 (ROTHIv8i16 VECREG:$rA, imm:$val)>;
Scott Michel06eabde2008-12-27 04:51:36 +00002390
Scott Michel97872d32008-02-23 18:41:37 +00002391//-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~
2392// Rotate word:
2393//-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~
Scott Michel8b6b4202007-12-04 22:35:58 +00002394
Scott Michel97872d32008-02-23 18:41:37 +00002395class ROTInst<dag OOL, dag IOL, list<dag> pattern>:
2396 RRForm<0b00011010000, OOL, IOL, "rot\t$rT, $rA, $rB",
2397 RotateShift, pattern>;
Scott Michel8b6b4202007-12-04 22:35:58 +00002398
Scott Michel97872d32008-02-23 18:41:37 +00002399class ROTVecInst<ValueType vectype>:
2400 ROTInst<(outs VECREG:$rT), (ins VECREG:$rA, R32C:$rB),
2401 [(set (vectype VECREG:$rT),
2402 (SPUvec_rotl (vectype VECREG:$rA), R32C:$rB))]>;
Scott Michel438be252007-12-17 22:32:34 +00002403
Scott Michel97872d32008-02-23 18:41:37 +00002404class ROTRegInst<RegisterClass rclass>:
2405 ROTInst<(outs rclass:$rT), (ins rclass:$rA, R32C:$rB),
2406 [(set rclass:$rT,
2407 (rotl rclass:$rA, R32C:$rB))]>;
Scott Michel8b6b4202007-12-04 22:35:58 +00002408
Scott Michel97872d32008-02-23 18:41:37 +00002409multiclass RotateLeftWord
2410{
2411 def v4i32: ROTVecInst<v4i32>;
2412 def r32: ROTRegInst<R32C>;
2413}
2414
2415defm ROT: RotateLeftWord;
Scott Michel8b6b4202007-12-04 22:35:58 +00002416
Scott Michel438be252007-12-17 22:32:34 +00002417// The rotate amount is in the same bits whether we've got an 8-bit, 16-bit or
2418// 32-bit register
2419def ROTr32_r16_anyext:
Scott Michel97872d32008-02-23 18:41:37 +00002420 ROTInst<(outs R32C:$rT), (ins R32C:$rA, R16C:$rB),
2421 [(set R32C:$rT, (rotl R32C:$rA, (i32 (anyext R16C:$rB))))]>;
Scott Michel438be252007-12-17 22:32:34 +00002422
2423def : Pat<(rotl R32C:$rA, (i32 (zext R16C:$rB))),
2424 (ROTr32_r16_anyext R32C:$rA, R16C:$rB)>;
2425
2426def : Pat<(rotl R32C:$rA, (i32 (sext R16C:$rB))),
2427 (ROTr32_r16_anyext R32C:$rA, R16C:$rB)>;
2428
2429def ROTr32_r8_anyext:
Scott Michel97872d32008-02-23 18:41:37 +00002430 ROTInst<(outs R32C:$rT), (ins R32C:$rA, R8C:$rB),
2431 [(set R32C:$rT, (rotl R32C:$rA, (i32 (anyext R8C:$rB))))]>;
Scott Michel438be252007-12-17 22:32:34 +00002432
2433def : Pat<(rotl R32C:$rA, (i32 (zext R8C:$rB))),
2434 (ROTr32_r8_anyext R32C:$rA, R8C:$rB)>;
2435
2436def : Pat<(rotl R32C:$rA, (i32 (sext R8C:$rB))),
2437 (ROTr32_r8_anyext R32C:$rA, R8C:$rB)>;
2438
Scott Michel97872d32008-02-23 18:41:37 +00002439//-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~
2440// Rotate word, immediate
2441//-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~
Scott Michel8b6b4202007-12-04 22:35:58 +00002442
Scott Michel97872d32008-02-23 18:41:37 +00002443class ROTIInst<dag OOL, dag IOL, list<dag> pattern>:
2444 RI7Form<0b00011110000, OOL, IOL, "roti\t$rT, $rA, $val",
2445 RotateShift, pattern>;
Scott Michel8b6b4202007-12-04 22:35:58 +00002446
Scott Michel97872d32008-02-23 18:41:37 +00002447class ROTIVecInst<ValueType vectype, Operand optype, ValueType inttype, PatLeaf pred>:
2448 ROTIInst<(outs VECREG:$rT), (ins VECREG:$rA, optype:$val),
2449 [(set (vectype VECREG:$rT),
2450 (SPUvec_rotl (vectype VECREG:$rA), (inttype pred:$val)))]>;
Scott Michel438be252007-12-17 22:32:34 +00002451
Scott Michel97872d32008-02-23 18:41:37 +00002452class ROTIRegInst<RegisterClass rclass, Operand optype, ValueType inttype, PatLeaf pred>:
2453 ROTIInst<(outs rclass:$rT), (ins rclass:$rA, optype:$val),
2454 [(set rclass:$rT, (rotl rclass:$rA, (inttype pred:$val)))]>;
Scott Michel8b6b4202007-12-04 22:35:58 +00002455
Scott Michel97872d32008-02-23 18:41:37 +00002456multiclass RotateLeftWordImm
2457{
2458 def v4i32: ROTIVecInst<v4i32, u7imm_i32, i32, uimm7>;
2459 def v4i32_i16: ROTIVecInst<v4i32, u7imm, i16, uimm7>;
2460 def v4i32_i8: ROTIVecInst<v4i32, u7imm_i8, i8, uimm7>;
Scott Michel8b6b4202007-12-04 22:35:58 +00002461
Scott Michel97872d32008-02-23 18:41:37 +00002462 def r32: ROTIRegInst<R32C, u7imm_i32, i32, uimm7>;
2463 def r32_i16: ROTIRegInst<R32C, u7imm, i16, uimm7>;
2464 def r32_i8: ROTIRegInst<R32C, u7imm_i8, i8, uimm7>;
2465}
Scott Michel438be252007-12-17 22:32:34 +00002466
Scott Michel97872d32008-02-23 18:41:37 +00002467defm ROTI : RotateLeftWordImm;
2468
2469//-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~
2470// Rotate quad by byte (count)
2471//-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~
2472
2473class ROTQBYInst<dag OOL, dag IOL, list<dag> pattern>:
2474 RRForm<0b00111011100, OOL, IOL, "rotqby\t$rT, $rA, $rB",
2475 RotateShift, pattern>;
2476
2477class ROTQBYVecInst<ValueType vectype>:
2478 ROTQBYInst<(outs VECREG:$rT), (ins VECREG:$rA, R32C:$rB),
2479 [(set (vectype VECREG:$rT),
2480 (SPUrotbytes_left (vectype VECREG:$rA), R32C:$rB))]>;
2481
2482multiclass RotateQuadLeftByBytes
2483{
2484 def v16i8: ROTQBYVecInst<v16i8>;
2485 def v8i16: ROTQBYVecInst<v8i16>;
2486 def v4i32: ROTQBYVecInst<v4i32>;
Scott Michele2641a12008-12-04 21:01:44 +00002487 def v4f32: ROTQBYVecInst<v4f32>;
Scott Michel97872d32008-02-23 18:41:37 +00002488 def v2i64: ROTQBYVecInst<v2i64>;
Scott Michele2641a12008-12-04 21:01:44 +00002489 def v2f64: ROTQBYVecInst<v2f64>;
Scott Michel97872d32008-02-23 18:41:37 +00002490}
2491
2492defm ROTQBY: RotateQuadLeftByBytes;
Scott Michel8b6b4202007-12-04 22:35:58 +00002493
Scott Michel97872d32008-02-23 18:41:37 +00002494//-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~
2495// Rotate quad by byte (count), immediate
2496//-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~
2497
2498class ROTQBYIInst<dag OOL, dag IOL, list<dag> pattern>:
2499 RI7Form<0b00111111100, OOL, IOL, "rotqbyi\t$rT, $rA, $val",
2500 RotateShift, pattern>;
2501
2502class ROTQBYIVecInst<ValueType vectype>:
2503 ROTQBYIInst<(outs VECREG:$rT), (ins VECREG:$rA, u7imm:$val),
2504 [(set (vectype VECREG:$rT),
2505 (SPUrotbytes_left (vectype VECREG:$rA), (i16 uimm7:$val)))]>;
2506
2507multiclass RotateQuadByBytesImm
2508{
2509 def v16i8: ROTQBYIVecInst<v16i8>;
2510 def v8i16: ROTQBYIVecInst<v8i16>;
2511 def v4i32: ROTQBYIVecInst<v4i32>;
Scott Michele2641a12008-12-04 21:01:44 +00002512 def v4f32: ROTQBYIVecInst<v4f32>;
Scott Michel97872d32008-02-23 18:41:37 +00002513 def v2i64: ROTQBYIVecInst<v2i64>;
Scott Michele2641a12008-12-04 21:01:44 +00002514 def vfi64: ROTQBYIVecInst<v2f64>;
Scott Michel97872d32008-02-23 18:41:37 +00002515}
2516
2517defm ROTQBYI: RotateQuadByBytesImm;
Scott Michel8b6b4202007-12-04 22:35:58 +00002518
Scott Michel8b6b4202007-12-04 22:35:58 +00002519// See ROTQBY note above.
Scott Michel67224b22008-06-02 22:18:03 +00002520class ROTQBYBIInst<dag OOL, dag IOL, list<dag> pattern>:
2521 RI7Form<0b00110011100, OOL, IOL,
2522 "rotqbybi\t$rT, $rA, $shift",
2523 RotateShift, pattern>;
2524
2525class ROTQBYBIVecInst<ValueType vectype, RegisterClass rclass>:
2526 ROTQBYBIInst<(outs VECREG:$rT), (ins VECREG:$rA, rclass:$shift),
2527 [(set (vectype VECREG:$rT),
2528 (SPUrotbytes_left_bits (vectype VECREG:$rA), rclass:$shift))]>;
2529
2530multiclass RotateQuadByBytesByBitshift {
2531 def v16i8_r32: ROTQBYBIVecInst<v16i8, R32C>;
2532 def v8i16_r32: ROTQBYBIVecInst<v8i16, R32C>;
2533 def v4i32_r32: ROTQBYBIVecInst<v4i32, R32C>;
2534 def v2i64_r32: ROTQBYBIVecInst<v2i64, R32C>;
2535}
2536
2537defm ROTQBYBI : RotateQuadByBytesByBitshift;
Scott Michel8b6b4202007-12-04 22:35:58 +00002538
Scott Michel97872d32008-02-23 18:41:37 +00002539//-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~
Scott Michel8b6b4202007-12-04 22:35:58 +00002540// See ROTQBY note above.
2541//
2542// Assume that the user of this instruction knows to shift the rotate count
2543// into bit 29
Scott Michel97872d32008-02-23 18:41:37 +00002544//-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~
Scott Michel8b6b4202007-12-04 22:35:58 +00002545
Scott Michel97872d32008-02-23 18:41:37 +00002546class ROTQBIInst<dag OOL, dag IOL, list<dag> pattern>:
2547 RRForm<0b00011011100, OOL, IOL, "rotqbi\t$rT, $rA, $rB",
2548 RotateShift, pattern>;
Scott Michel8b6b4202007-12-04 22:35:58 +00002549
Scott Michel97872d32008-02-23 18:41:37 +00002550class ROTQBIVecInst<ValueType vectype>:
Scott Michel4d07fb72008-12-30 23:28:25 +00002551 ROTQBIInst<(outs VECREG:$rT), (ins VECREG:$rA, R32C:$rB),
Scott Michel97872d32008-02-23 18:41:37 +00002552 [/* no pattern yet */]>;
2553
2554class ROTQBIRegInst<RegisterClass rclass>:
Scott Michel4d07fb72008-12-30 23:28:25 +00002555 ROTQBIInst<(outs rclass:$rT), (ins rclass:$rA, R32C:$rB),
Scott Michel97872d32008-02-23 18:41:37 +00002556 [/* no pattern yet */]>;
2557
2558multiclass RotateQuadByBitCount
2559{
2560 def v16i8: ROTQBIVecInst<v16i8>;
2561 def v8i16: ROTQBIVecInst<v8i16>;
2562 def v4i32: ROTQBIVecInst<v4i32>;
2563 def v2i64: ROTQBIVecInst<v2i64>;
2564
2565 def r128: ROTQBIRegInst<GPRC>;
2566 def r64: ROTQBIRegInst<R64C>;
2567}
2568
2569defm ROTQBI: RotateQuadByBitCount;
Scott Michel06eabde2008-12-27 04:51:36 +00002570
Scott Michel97872d32008-02-23 18:41:37 +00002571class ROTQBIIInst<dag OOL, dag IOL, list<dag> pattern>:
2572 RI7Form<0b00011111100, OOL, IOL, "rotqbii\t$rT, $rA, $val",
2573 RotateShift, pattern>;
2574
2575class ROTQBIIVecInst<ValueType vectype, Operand optype, ValueType inttype,
2576 PatLeaf pred>:
2577 ROTQBIIInst<(outs VECREG:$rT), (ins VECREG:$rA, optype:$val),
2578 [/* no pattern yet */]>;
2579
2580class ROTQBIIRegInst<RegisterClass rclass, Operand optype, ValueType inttype,
2581 PatLeaf pred>:
2582 ROTQBIIInst<(outs rclass:$rT), (ins rclass:$rA, optype:$val),
2583 [/* no pattern yet */]>;
2584
2585multiclass RotateQuadByBitCountImm
2586{
2587 def v16i8: ROTQBIIVecInst<v16i8, u7imm_i32, i32, uimm7>;
2588 def v8i16: ROTQBIIVecInst<v8i16, u7imm_i32, i32, uimm7>;
2589 def v4i32: ROTQBIIVecInst<v4i32, u7imm_i32, i32, uimm7>;
2590 def v2i64: ROTQBIIVecInst<v2i64, u7imm_i32, i32, uimm7>;
2591
2592 def r128: ROTQBIIRegInst<GPRC, u7imm_i32, i32, uimm7>;
2593 def r64: ROTQBIIRegInst<R64C, u7imm_i32, i32, uimm7>;
2594}
2595
2596defm ROTQBII : RotateQuadByBitCountImm;
2597
2598//-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~
Scott Michel8b6b4202007-12-04 22:35:58 +00002599// ROTHM v8i16 form:
2600// NOTE(1): No vector rotate is generated by the C/C++ frontend (today),
2601// so this only matches a synthetically generated/lowered code
2602// fragment.
2603// NOTE(2): $rB must be negated before the right rotate!
Scott Michel97872d32008-02-23 18:41:37 +00002604//-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~
Scott Michel8b6b4202007-12-04 22:35:58 +00002605
Scott Michel97872d32008-02-23 18:41:37 +00002606class ROTHMInst<dag OOL, dag IOL, list<dag> pattern>:
2607 RRForm<0b10111010000, OOL, IOL, "rothm\t$rT, $rA, $rB",
2608 RotateShift, pattern>;
2609
2610def ROTHMv8i16:
2611 ROTHMInst<(outs VECREG:$rT), (ins VECREG:$rA, R32C:$rB),
2612 [/* see patterns below - $rB must be negated */]>;
2613
2614def : Pat<(SPUvec_srl (v8i16 VECREG:$rA), R32C:$rB),
Scott Michel8b6b4202007-12-04 22:35:58 +00002615 (ROTHMv8i16 VECREG:$rA, (SFIr32 R32C:$rB, 0))>;
2616
Scott Michel97872d32008-02-23 18:41:37 +00002617def : Pat<(SPUvec_srl (v8i16 VECREG:$rA), R16C:$rB),
Scott Michel8b6b4202007-12-04 22:35:58 +00002618 (ROTHMv8i16 VECREG:$rA,
2619 (SFIr32 (XSHWr16 R16C:$rB), 0))>;
2620
Scott Michel97872d32008-02-23 18:41:37 +00002621def : Pat<(SPUvec_srl (v8i16 VECREG:$rA), R8C:$rB),
Scott Michel8b6b4202007-12-04 22:35:58 +00002622 (ROTHMv8i16 VECREG:$rA,
Scott Michel438be252007-12-17 22:32:34 +00002623 (SFIr32 (XSHWr16 (XSBHr8 R8C:$rB) ), 0))>;
Scott Michel8b6b4202007-12-04 22:35:58 +00002624
2625// ROTHM r16 form: Rotate 16-bit quantity to right, zero fill at the left
2626// Note: This instruction doesn't match a pattern because rB must be negated
2627// for the instruction to work. Thus, the pattern below the instruction!
Scott Michel97872d32008-02-23 18:41:37 +00002628
Scott Michel8b6b4202007-12-04 22:35:58 +00002629def ROTHMr16:
Scott Michel97872d32008-02-23 18:41:37 +00002630 ROTHMInst<(outs R16C:$rT), (ins R16C:$rA, R32C:$rB),
2631 [/* see patterns below - $rB must be negated! */]>;
Scott Michel8b6b4202007-12-04 22:35:58 +00002632
2633def : Pat<(srl R16C:$rA, R32C:$rB),
2634 (ROTHMr16 R16C:$rA, (SFIr32 R32C:$rB, 0))>;
2635
2636def : Pat<(srl R16C:$rA, R16C:$rB),
2637 (ROTHMr16 R16C:$rA,
2638 (SFIr32 (XSHWr16 R16C:$rB), 0))>;
2639
Scott Michel438be252007-12-17 22:32:34 +00002640def : Pat<(srl R16C:$rA, R8C:$rB),
Scott Michel8b6b4202007-12-04 22:35:58 +00002641 (ROTHMr16 R16C:$rA,
Scott Michel438be252007-12-17 22:32:34 +00002642 (SFIr32 (XSHWr16 (XSBHr8 R8C:$rB) ), 0))>;
Scott Michel8b6b4202007-12-04 22:35:58 +00002643
2644// ROTHMI v8i16 form: See the comment for ROTHM v8i16. The difference here is
2645// that the immediate can be complemented, so that the user doesn't have to
2646// worry about it.
Scott Michel8b6b4202007-12-04 22:35:58 +00002647
Scott Michel97872d32008-02-23 18:41:37 +00002648class ROTHMIInst<dag OOL, dag IOL, list<dag> pattern>:
2649 RI7Form<0b10111110000, OOL, IOL, "rothmi\t$rT, $rA, $val",
2650 RotateShift, pattern>;
2651
2652def ROTHMIv8i16:
2653 ROTHMIInst<(outs VECREG:$rT), (ins VECREG:$rA, rothNeg7imm:$val),
2654 [/* no pattern */]>;
2655
2656def : Pat<(SPUvec_srl (v8i16 VECREG:$rA), (i32 imm:$val)),
2657 (ROTHMIv8i16 VECREG:$rA, imm:$val)>;
2658
2659def: Pat<(SPUvec_srl (v8i16 VECREG:$rA), (i16 imm:$val)),
Scott Michel8b6b4202007-12-04 22:35:58 +00002660 (ROTHMIv8i16 VECREG:$rA, imm:$val)>;
Scott Michel06eabde2008-12-27 04:51:36 +00002661
Scott Michel97872d32008-02-23 18:41:37 +00002662def: Pat<(SPUvec_srl (v8i16 VECREG:$rA), (i8 imm:$val)),
Scott Michel5a6f17b2008-01-30 02:55:46 +00002663 (ROTHMIv8i16 VECREG:$rA, imm:$val)>;
Scott Michel8b6b4202007-12-04 22:35:58 +00002664
2665def ROTHMIr16:
Scott Michel97872d32008-02-23 18:41:37 +00002666 ROTHMIInst<(outs R16C:$rT), (ins R16C:$rA, rothNeg7imm:$val),
2667 [/* no pattern */]>;
2668
2669def: Pat<(srl R16C:$rA, (i32 uimm7:$val)),
2670 (ROTHMIr16 R16C:$rA, uimm7:$val)>;
Scott Michel8b6b4202007-12-04 22:35:58 +00002671
2672def: Pat<(srl R16C:$rA, (i16 uimm7:$val)),
2673 (ROTHMIr16 R16C:$rA, uimm7:$val)>;
2674
Scott Michel438be252007-12-17 22:32:34 +00002675def: Pat<(srl R16C:$rA, (i8 uimm7:$val)),
2676 (ROTHMIr16 R16C:$rA, uimm7:$val)>;
2677
Scott Michel8b6b4202007-12-04 22:35:58 +00002678// ROTM v4i32 form: See the ROTHM v8i16 comments.
Scott Michel97872d32008-02-23 18:41:37 +00002679class ROTMInst<dag OOL, dag IOL, list<dag> pattern>:
2680 RRForm<0b10011010000, OOL, IOL, "rotm\t$rT, $rA, $rB",
2681 RotateShift, pattern>;
Scott Michel8b6b4202007-12-04 22:35:58 +00002682
Scott Michel97872d32008-02-23 18:41:37 +00002683def ROTMv4i32:
2684 ROTMInst<(outs VECREG:$rT), (ins VECREG:$rA, R32C:$rB),
2685 [/* see patterns below - $rB must be negated */]>;
2686
2687def : Pat<(SPUvec_srl VECREG:$rA, R32C:$rB),
Scott Michel8b6b4202007-12-04 22:35:58 +00002688 (ROTMv4i32 VECREG:$rA, (SFIr32 R32C:$rB, 0))>;
2689
Scott Michel97872d32008-02-23 18:41:37 +00002690def : Pat<(SPUvec_srl VECREG:$rA, R16C:$rB),
Scott Michel8b6b4202007-12-04 22:35:58 +00002691 (ROTMv4i32 VECREG:$rA,
2692 (SFIr32 (XSHWr16 R16C:$rB), 0))>;
2693
Scott Michel97872d32008-02-23 18:41:37 +00002694def : Pat<(SPUvec_srl VECREG:$rA, R8C:$rB),
Scott Michel8b6b4202007-12-04 22:35:58 +00002695 (ROTMv4i32 VECREG:$rA,
Scott Michel97872d32008-02-23 18:41:37 +00002696 (SFIr32 (XSHWr16 (XSBHr8 R8C:$rB)), 0))>;
Scott Michel8b6b4202007-12-04 22:35:58 +00002697
2698def ROTMr32:
Scott Michel97872d32008-02-23 18:41:37 +00002699 ROTMInst<(outs R32C:$rT), (ins R32C:$rA, R32C:$rB),
2700 [/* see patterns below - $rB must be negated */]>;
Scott Michel8b6b4202007-12-04 22:35:58 +00002701
2702def : Pat<(srl R32C:$rA, R32C:$rB),
2703 (ROTMr32 R32C:$rA, (SFIr32 R32C:$rB, 0))>;
2704
2705def : Pat<(srl R32C:$rA, R16C:$rB),
2706 (ROTMr32 R32C:$rA,
2707 (SFIr32 (XSHWr16 R16C:$rB), 0))>;
2708
Scott Michel438be252007-12-17 22:32:34 +00002709def : Pat<(srl R32C:$rA, R8C:$rB),
2710 (ROTMr32 R32C:$rA,
2711 (SFIr32 (XSHWr16 (XSBHr8 R8C:$rB)), 0))>;
2712
Scott Michel8b6b4202007-12-04 22:35:58 +00002713// ROTMI v4i32 form: See the comment for ROTHM v8i16.
2714def ROTMIv4i32:
2715 RI7Form<0b10011110000, (outs VECREG:$rT), (ins VECREG:$rA, rotNeg7imm:$val),
2716 "rotmi\t$rT, $rA, $val", RotateShift,
2717 [(set (v4i32 VECREG:$rT),
Scott Michel97872d32008-02-23 18:41:37 +00002718 (SPUvec_srl VECREG:$rA, (i32 uimm7:$val)))]>;
Scott Michel8b6b4202007-12-04 22:35:58 +00002719
Scott Michel97872d32008-02-23 18:41:37 +00002720def : Pat<(SPUvec_srl VECREG:$rA, (i16 uimm7:$val)),
Scott Michel8b6b4202007-12-04 22:35:58 +00002721 (ROTMIv4i32 VECREG:$rA, uimm7:$val)>;
Scott Michel06eabde2008-12-27 04:51:36 +00002722
Scott Michel97872d32008-02-23 18:41:37 +00002723def : Pat<(SPUvec_srl VECREG:$rA, (i8 uimm7:$val)),
Scott Michel438be252007-12-17 22:32:34 +00002724 (ROTMIv4i32 VECREG:$rA, uimm7:$val)>;
Scott Michel8b6b4202007-12-04 22:35:58 +00002725
2726// ROTMI r32 form: know how to complement the immediate value.
2727def ROTMIr32:
2728 RI7Form<0b10011110000, (outs R32C:$rT), (ins R32C:$rA, rotNeg7imm:$val),
2729 "rotmi\t$rT, $rA, $val", RotateShift,
2730 [(set R32C:$rT, (srl R32C:$rA, (i32 uimm7:$val)))]>;
2731
2732def : Pat<(srl R32C:$rA, (i16 imm:$val)),
2733 (ROTMIr32 R32C:$rA, uimm7:$val)>;
2734
Scott Michel438be252007-12-17 22:32:34 +00002735def : Pat<(srl R32C:$rA, (i8 imm:$val)),
2736 (ROTMIr32 R32C:$rA, uimm7:$val)>;
2737
Scott Michel97872d32008-02-23 18:41:37 +00002738//-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~
Scott Michel2ef773a2009-01-06 03:36:14 +00002739// ROTQMBY: This is a vector form merely so that when used in an
Scott Michel8b6b4202007-12-04 22:35:58 +00002740// instruction pattern, type checking will succeed. This instruction assumes
Scott Michel97872d32008-02-23 18:41:37 +00002741// that the user knew to negate $rB.
Scott Michel97872d32008-02-23 18:41:37 +00002742//-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~
Scott Michel8b6b4202007-12-04 22:35:58 +00002743
Scott Michel97872d32008-02-23 18:41:37 +00002744class ROTQMBYInst<dag OOL, dag IOL, list<dag> pattern>:
2745 RRForm<0b10111011100, OOL, IOL, "rotqmby\t$rT, $rA, $rB",
2746 RotateShift, pattern>;
Scott Michel8b6b4202007-12-04 22:35:58 +00002747
Scott Michel97872d32008-02-23 18:41:37 +00002748class ROTQMBYVecInst<ValueType vectype>:
2749 ROTQMBYInst<(outs VECREG:$rT), (ins VECREG:$rA, R32C:$rB),
2750 [/* no pattern, $rB must be negated */]>;
Scott Michel8b6b4202007-12-04 22:35:58 +00002751
Scott Michel97872d32008-02-23 18:41:37 +00002752class ROTQMBYRegInst<RegisterClass rclass>:
2753 ROTQMBYInst<(outs rclass:$rT), (ins rclass:$rA, R32C:$rB),
Scott Michel4d07fb72008-12-30 23:28:25 +00002754 [/* no pattern */]>;
Scott Michel8b6b4202007-12-04 22:35:58 +00002755
Scott Michel97872d32008-02-23 18:41:37 +00002756multiclass RotateQuadBytes
2757{
2758 def v16i8: ROTQMBYVecInst<v16i8>;
2759 def v8i16: ROTQMBYVecInst<v8i16>;
2760 def v4i32: ROTQMBYVecInst<v4i32>;
2761 def v2i64: ROTQMBYVecInst<v2i64>;
Scott Michel8b6b4202007-12-04 22:35:58 +00002762
Scott Michel97872d32008-02-23 18:41:37 +00002763 def r128: ROTQMBYRegInst<GPRC>;
2764 def r64: ROTQMBYRegInst<R64C>;
2765}
2766
2767defm ROTQMBY : RotateQuadBytes;
2768
Scott Michel97872d32008-02-23 18:41:37 +00002769class ROTQMBYIInst<dag OOL, dag IOL, list<dag> pattern>:
2770 RI7Form<0b10111111100, OOL, IOL, "rotqmbyi\t$rT, $rA, $val",
2771 RotateShift, pattern>;
2772
2773class ROTQMBYIVecInst<ValueType vectype>:
2774 ROTQMBYIInst<(outs VECREG:$rT), (ins VECREG:$rA, rotNeg7imm:$val),
Scott Michel4d07fb72008-12-30 23:28:25 +00002775 [/* no pattern */]>;
Scott Michel97872d32008-02-23 18:41:37 +00002776
Scott Michel2ef773a2009-01-06 03:36:14 +00002777class ROTQMBYIRegInst<RegisterClass rclass, Operand optype, ValueType inttype,
2778 PatLeaf pred>:
Scott Michel97872d32008-02-23 18:41:37 +00002779 ROTQMBYIInst<(outs rclass:$rT), (ins rclass:$rA, optype:$val),
Scott Michel4d07fb72008-12-30 23:28:25 +00002780 [/* no pattern */]>;
Scott Michel97872d32008-02-23 18:41:37 +00002781
Scott Michel2ef773a2009-01-06 03:36:14 +00002782// 128-bit zero extension form:
2783class ROTQMBYIZExtInst<RegisterClass rclass, Operand optype, PatLeaf pred>:
2784 ROTQMBYIInst<(outs GPRC:$rT), (ins rclass:$rA, optype:$val),
2785 [/* no pattern */]>;
2786
Scott Michel97872d32008-02-23 18:41:37 +00002787multiclass RotateQuadBytesImm
2788{
2789 def v16i8: ROTQMBYIVecInst<v16i8>;
2790 def v8i16: ROTQMBYIVecInst<v8i16>;
2791 def v4i32: ROTQMBYIVecInst<v4i32>;
2792 def v2i64: ROTQMBYIVecInst<v2i64>;
2793
2794 def r128: ROTQMBYIRegInst<GPRC, rotNeg7imm, i32, uimm7>;
2795 def r64: ROTQMBYIRegInst<R64C, rotNeg7imm, i32, uimm7>;
Scott Michel2ef773a2009-01-06 03:36:14 +00002796
2797 def r128_zext_r8: ROTQMBYIZExtInst<R8C, rotNeg7imm, uimm7>;
2798 def r128_zext_r16: ROTQMBYIZExtInst<R16C, rotNeg7imm, uimm7>;
2799 def r128_zext_r32: ROTQMBYIZExtInst<R32C, rotNeg7imm, uimm7>;
2800 def r128_zext_r64: ROTQMBYIZExtInst<R64C, rotNeg7imm, uimm7>;
Scott Michel97872d32008-02-23 18:41:37 +00002801}
2802
2803defm ROTQMBYI : RotateQuadBytesImm;
2804
Scott Michel97872d32008-02-23 18:41:37 +00002805//-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~
2806// Rotate right and mask by bit count
2807//-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~
2808
2809class ROTQMBYBIInst<dag OOL, dag IOL, list<dag> pattern>:
2810 RRForm<0b10110011100, OOL, IOL, "rotqmbybi\t$rT, $rA, $rB",
2811 RotateShift, pattern>;
2812
2813class ROTQMBYBIVecInst<ValueType vectype>:
Scott Michel4d07fb72008-12-30 23:28:25 +00002814 ROTQMBYBIInst<(outs VECREG:$rT), (ins VECREG:$rA, R32C:$rB),
2815 [/* no pattern, */]>;
Scott Michel97872d32008-02-23 18:41:37 +00002816
2817multiclass RotateMaskQuadByBitCount
2818{
2819 def v16i8: ROTQMBYBIVecInst<v16i8>;
2820 def v8i16: ROTQMBYBIVecInst<v8i16>;
2821 def v4i32: ROTQMBYBIVecInst<v4i32>;
2822 def v2i64: ROTQMBYBIVecInst<v2i64>;
2823}
2824
2825defm ROTQMBYBI: RotateMaskQuadByBitCount;
2826
2827//-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~
2828// Rotate quad and mask by bits
2829// Note that the rotate amount has to be negated
2830//-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~
2831
2832class ROTQMBIInst<dag OOL, dag IOL, list<dag> pattern>:
2833 RRForm<0b10011011100, OOL, IOL, "rotqmbi\t$rT, $rA, $rB",
2834 RotateShift, pattern>;
2835
2836class ROTQMBIVecInst<ValueType vectype>:
2837 ROTQMBIInst<(outs VECREG:$rT), (ins VECREG:$rA, R32C:$rB),
2838 [/* no pattern */]>;
2839
2840class ROTQMBIRegInst<RegisterClass rclass>:
2841 ROTQMBIInst<(outs rclass:$rT), (ins rclass:$rA, R32C:$rB),
2842 [/* no pattern */]>;
2843
2844multiclass RotateMaskQuadByBits
2845{
2846 def v16i8: ROTQMBIVecInst<v16i8>;
2847 def v8i16: ROTQMBIVecInst<v8i16>;
2848 def v4i32: ROTQMBIVecInst<v4i32>;
2849 def v2i64: ROTQMBIVecInst<v2i64>;
2850
2851 def r128: ROTQMBIRegInst<GPRC>;
2852 def r64: ROTQMBIRegInst<R64C>;
2853}
2854
2855defm ROTQMBI: RotateMaskQuadByBits;
2856
Scott Michel97872d32008-02-23 18:41:37 +00002857//-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~
2858// Rotate quad and mask by bits, immediate
2859//-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~
2860
2861class ROTQMBIIInst<dag OOL, dag IOL, list<dag> pattern>:
2862 RI7Form<0b10011111100, OOL, IOL, "rotqmbii\t$rT, $rA, $val",
2863 RotateShift, pattern>;
2864
2865class ROTQMBIIVecInst<ValueType vectype>:
2866 ROTQMBIIInst<(outs VECREG:$rT), (ins VECREG:$rA, rotNeg7imm:$val),
Scott Michel4d07fb72008-12-30 23:28:25 +00002867 [/* no pattern */]>;
Scott Michel97872d32008-02-23 18:41:37 +00002868
2869class ROTQMBIIRegInst<RegisterClass rclass>:
2870 ROTQMBIIInst<(outs rclass:$rT), (ins rclass:$rA, rotNeg7imm:$val),
Scott Michel4d07fb72008-12-30 23:28:25 +00002871 [/* no pattern */]>;
Scott Michel97872d32008-02-23 18:41:37 +00002872
2873multiclass RotateMaskQuadByBitsImm
2874{
2875 def v16i8: ROTQMBIIVecInst<v16i8>;
2876 def v8i16: ROTQMBIIVecInst<v8i16>;
2877 def v4i32: ROTQMBIIVecInst<v4i32>;
2878 def v2i64: ROTQMBIIVecInst<v2i64>;
2879
2880 def r128: ROTQMBIIRegInst<GPRC>;
2881 def r64: ROTQMBIIRegInst<R64C>;
2882}
2883
2884defm ROTQMBII: RotateMaskQuadByBitsImm;
2885
2886//-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~
2887//-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~
Scott Michel8b6b4202007-12-04 22:35:58 +00002888
2889def ROTMAHv8i16:
2890 RRForm<0b01111010000, (outs VECREG:$rT), (ins VECREG:$rA, R32C:$rB),
2891 "rotmah\t$rT, $rA, $rB", RotateShift,
2892 [/* see patterns below - $rB must be negated */]>;
2893
Scott Michel97872d32008-02-23 18:41:37 +00002894def : Pat<(SPUvec_sra VECREG:$rA, R32C:$rB),
Scott Michel8b6b4202007-12-04 22:35:58 +00002895 (ROTMAHv8i16 VECREG:$rA, (SFIr32 R32C:$rB, 0))>;
2896
Scott Michel97872d32008-02-23 18:41:37 +00002897def : Pat<(SPUvec_sra VECREG:$rA, R16C:$rB),
Scott Michel8b6b4202007-12-04 22:35:58 +00002898 (ROTMAHv8i16 VECREG:$rA,
2899 (SFIr32 (XSHWr16 R16C:$rB), 0))>;
2900
Scott Michel97872d32008-02-23 18:41:37 +00002901def : Pat<(SPUvec_sra VECREG:$rA, R8C:$rB),
Scott Michel438be252007-12-17 22:32:34 +00002902 (ROTMAHv8i16 VECREG:$rA,
2903 (SFIr32 (XSHWr16 (XSBHr8 R8C:$rB)), 0))>;
2904
Scott Michel8b6b4202007-12-04 22:35:58 +00002905def ROTMAHr16:
2906 RRForm<0b01111010000, (outs R16C:$rT), (ins R16C:$rA, R32C:$rB),
2907 "rotmah\t$rT, $rA, $rB", RotateShift,
2908 [/* see patterns below - $rB must be negated */]>;
2909
2910def : Pat<(sra R16C:$rA, R32C:$rB),
2911 (ROTMAHr16 R16C:$rA, (SFIr32 R32C:$rB, 0))>;
2912
2913def : Pat<(sra R16C:$rA, R16C:$rB),
2914 (ROTMAHr16 R16C:$rA,
2915 (SFIr32 (XSHWr16 R16C:$rB), 0))>;
2916
Scott Michel438be252007-12-17 22:32:34 +00002917def : Pat<(sra R16C:$rA, R8C:$rB),
2918 (ROTMAHr16 R16C:$rA,
2919 (SFIr32 (XSHWr16 (XSBHr8 R8C:$rB)), 0))>;
2920
Scott Michel8b6b4202007-12-04 22:35:58 +00002921def ROTMAHIv8i16:
2922 RRForm<0b01111110000, (outs VECREG:$rT), (ins VECREG:$rA, rothNeg7imm:$val),
2923 "rotmahi\t$rT, $rA, $val", RotateShift,
2924 [(set (v8i16 VECREG:$rT),
Scott Michel97872d32008-02-23 18:41:37 +00002925 (SPUvec_sra (v8i16 VECREG:$rA), (i32 uimm7:$val)))]>;
Scott Michel8b6b4202007-12-04 22:35:58 +00002926
Scott Michel97872d32008-02-23 18:41:37 +00002927def : Pat<(SPUvec_sra (v8i16 VECREG:$rA), (i16 uimm7:$val)),
Scott Michel8b6b4202007-12-04 22:35:58 +00002928 (ROTMAHIv8i16 (v8i16 VECREG:$rA), (i32 uimm7:$val))>;
2929
Scott Michel97872d32008-02-23 18:41:37 +00002930def : Pat<(SPUvec_sra (v8i16 VECREG:$rA), (i8 uimm7:$val)),
Scott Michel438be252007-12-17 22:32:34 +00002931 (ROTMAHIv8i16 (v8i16 VECREG:$rA), (i32 uimm7:$val))>;
2932
Scott Michel8b6b4202007-12-04 22:35:58 +00002933def ROTMAHIr16:
2934 RRForm<0b01111110000, (outs R16C:$rT), (ins R16C:$rA, rothNeg7imm_i16:$val),
2935 "rotmahi\t$rT, $rA, $val", RotateShift,
2936 [(set R16C:$rT, (sra R16C:$rA, (i16 uimm7:$val)))]>;
2937
2938def : Pat<(sra R16C:$rA, (i32 imm:$val)),
2939 (ROTMAHIr16 R16C:$rA, uimm7:$val)>;
2940
Scott Michel438be252007-12-17 22:32:34 +00002941def : Pat<(sra R16C:$rA, (i8 imm:$val)),
2942 (ROTMAHIr16 R16C:$rA, uimm7:$val)>;
2943
Scott Michel8b6b4202007-12-04 22:35:58 +00002944def ROTMAv4i32:
2945 RRForm<0b01011010000, (outs VECREG:$rT), (ins VECREG:$rA, R32C:$rB),
2946 "rotma\t$rT, $rA, $rB", RotateShift,
2947 [/* see patterns below - $rB must be negated */]>;
2948
Scott Michel97872d32008-02-23 18:41:37 +00002949def : Pat<(SPUvec_sra VECREG:$rA, R32C:$rB),
Scott Michel8b6b4202007-12-04 22:35:58 +00002950 (ROTMAv4i32 (v4i32 VECREG:$rA), (SFIr32 R32C:$rB, 0))>;
2951
Scott Michel97872d32008-02-23 18:41:37 +00002952def : Pat<(SPUvec_sra VECREG:$rA, R16C:$rB),
Scott Michel8b6b4202007-12-04 22:35:58 +00002953 (ROTMAv4i32 (v4i32 VECREG:$rA),
2954 (SFIr32 (XSHWr16 R16C:$rB), 0))>;
2955
Scott Michel97872d32008-02-23 18:41:37 +00002956def : Pat<(SPUvec_sra VECREG:$rA, R8C:$rB),
Scott Michel438be252007-12-17 22:32:34 +00002957 (ROTMAv4i32 (v4i32 VECREG:$rA),
2958 (SFIr32 (XSHWr16 (XSBHr8 R8C:$rB)), 0))>;
2959
Scott Michel8b6b4202007-12-04 22:35:58 +00002960def ROTMAr32:
2961 RRForm<0b01011010000, (outs R32C:$rT), (ins R32C:$rA, R32C:$rB),
2962 "rotma\t$rT, $rA, $rB", RotateShift,
2963 [/* see patterns below - $rB must be negated */]>;
2964
2965def : Pat<(sra R32C:$rA, R32C:$rB),
2966 (ROTMAr32 R32C:$rA, (SFIr32 R32C:$rB, 0))>;
2967
2968def : Pat<(sra R32C:$rA, R16C:$rB),
2969 (ROTMAr32 R32C:$rA,
2970 (SFIr32 (XSHWr16 R16C:$rB), 0))>;
2971
Scott Michel438be252007-12-17 22:32:34 +00002972def : Pat<(sra R32C:$rA, R8C:$rB),
2973 (ROTMAr32 R32C:$rA,
2974 (SFIr32 (XSHWr16 (XSBHr8 R8C:$rB)), 0))>;
2975
Scott Michel67224b22008-06-02 22:18:03 +00002976class ROTMAIInst<dag OOL, dag IOL, list<dag> pattern>:
2977 RRForm<0b01011110000, OOL, IOL,
2978 "rotmai\t$rT, $rA, $val",
2979 RotateShift, pattern>;
Scott Michel8b6b4202007-12-04 22:35:58 +00002980
Scott Michel67224b22008-06-02 22:18:03 +00002981class ROTMAIVecInst<ValueType vectype, Operand intop, ValueType inttype>:
2982 ROTMAIInst<(outs VECREG:$rT), (ins VECREG:$rA, intop:$val),
2983 [(set (vectype VECREG:$rT),
2984 (SPUvec_sra VECREG:$rA, (inttype uimm7:$val)))]>;
Scott Michel8b6b4202007-12-04 22:35:58 +00002985
Scott Michel67224b22008-06-02 22:18:03 +00002986class ROTMAIRegInst<RegisterClass rclass, Operand intop, ValueType inttype>:
2987 ROTMAIInst<(outs rclass:$rT), (ins rclass:$rA, intop:$val),
2988 [(set rclass:$rT, (sra rclass:$rA, (inttype uimm7:$val)))]>;
Scott Michel8b6b4202007-12-04 22:35:58 +00002989
Scott Michel67224b22008-06-02 22:18:03 +00002990multiclass RotateMaskAlgebraicImm {
2991 def v2i64_i32 : ROTMAIVecInst<v2i64, rotNeg7imm, i32>;
2992 def v4i32_i32 : ROTMAIVecInst<v4i32, rotNeg7imm, i32>;
2993 def r64_i32 : ROTMAIRegInst<R64C, rotNeg7imm, i32>;
2994 def r32_i32 : ROTMAIRegInst<R32C, rotNeg7imm, i32>;
2995}
Scott Michel8b6b4202007-12-04 22:35:58 +00002996
Scott Michel67224b22008-06-02 22:18:03 +00002997defm ROTMAI : RotateMaskAlgebraicImm;
Scott Michel438be252007-12-17 22:32:34 +00002998
Scott Michel8b6b4202007-12-04 22:35:58 +00002999//===----------------------------------------------------------------------===//
3000// Branch and conditionals:
3001//===----------------------------------------------------------------------===//
3002
3003let isTerminator = 1, isBarrier = 1 in {
3004 // Halt If Equal (r32 preferred slot only, no vector form)
3005 def HEQr32:
3006 RRForm_3<0b00011011110, (outs), (ins R32C:$rA, R32C:$rB),
3007 "heq\t$rA, $rB", BranchResolv,
3008 [/* no pattern to match */]>;
3009
3010 def HEQIr32 :
3011 RI10Form_2<0b11111110, (outs), (ins R32C:$rA, s10imm:$val),
3012 "heqi\t$rA, $val", BranchResolv,
3013 [/* no pattern to match */]>;
3014
3015 // HGT/HGTI: These instructions use signed arithmetic for the comparison,
3016 // contrasting with HLGT/HLGTI, which use unsigned comparison:
3017 def HGTr32:
3018 RRForm_3<0b00011010010, (outs), (ins R32C:$rA, R32C:$rB),
3019 "hgt\t$rA, $rB", BranchResolv,
3020 [/* no pattern to match */]>;
3021
Scott Michel06eabde2008-12-27 04:51:36 +00003022 def HGTIr32:
Scott Michel8b6b4202007-12-04 22:35:58 +00003023 RI10Form_2<0b11110010, (outs), (ins R32C:$rA, s10imm:$val),
3024 "hgti\t$rA, $val", BranchResolv,
3025 [/* no pattern to match */]>;
3026
3027 def HLGTr32:
3028 RRForm_3<0b00011011010, (outs), (ins R32C:$rA, R32C:$rB),
3029 "hlgt\t$rA, $rB", BranchResolv,
3030 [/* no pattern to match */]>;
3031
3032 def HLGTIr32:
3033 RI10Form_2<0b11111010, (outs), (ins R32C:$rA, s10imm:$val),
3034 "hlgti\t$rA, $val", BranchResolv,
3035 [/* no pattern to match */]>;
3036}
3037
Scott Michel06eabde2008-12-27 04:51:36 +00003038//-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~
3039// Comparison operators for i8, i16 and i32:
3040//-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~
Scott Michel8b6b4202007-12-04 22:35:58 +00003041
Scott Michel97872d32008-02-23 18:41:37 +00003042class CEQBInst<dag OOL, dag IOL, list<dag> pattern> :
3043 RRForm<0b00001011110, OOL, IOL, "ceqb\t$rT, $rA, $rB",
3044 ByteOp, pattern>;
Scott Michel8b6b4202007-12-04 22:35:58 +00003045
Scott Michel97872d32008-02-23 18:41:37 +00003046multiclass CmpEqualByte
3047{
3048 def v16i8 :
3049 CEQBInst<(outs VECREG:$rT), (ins VECREG:$rA, VECREG:$rB),
3050 [(set (v16i8 VECREG:$rT), (seteq (v8i16 VECREG:$rA),
3051 (v8i16 VECREG:$rB)))]>;
Scott Michel438be252007-12-17 22:32:34 +00003052
Scott Michel97872d32008-02-23 18:41:37 +00003053 def r8 :
3054 CEQBInst<(outs R8C:$rT), (ins R8C:$rA, R8C:$rB),
3055 [(set R8C:$rT, (seteq R8C:$rA, R8C:$rB))]>;
3056}
Scott Michel8b6b4202007-12-04 22:35:58 +00003057
Scott Michel97872d32008-02-23 18:41:37 +00003058class CEQBIInst<dag OOL, dag IOL, list<dag> pattern> :
3059 RI10Form<0b01111110, OOL, IOL, "ceqbi\t$rT, $rA, $val",
3060 ByteOp, pattern>;
Scott Michel8b6b4202007-12-04 22:35:58 +00003061
Scott Michel97872d32008-02-23 18:41:37 +00003062multiclass CmpEqualByteImm
3063{
3064 def v16i8 :
3065 CEQBIInst<(outs VECREG:$rT), (ins VECREG:$rA, s10imm_i8:$val),
3066 [(set (v16i8 VECREG:$rT), (seteq (v16i8 VECREG:$rA),
3067 v16i8SExt8Imm:$val))]>;
3068 def r8:
3069 CEQBIInst<(outs R8C:$rT), (ins R8C:$rA, s10imm_i8:$val),
3070 [(set R8C:$rT, (seteq R8C:$rA, immSExt8:$val))]>;
3071}
Scott Michel8b6b4202007-12-04 22:35:58 +00003072
Scott Michel97872d32008-02-23 18:41:37 +00003073class CEQHInst<dag OOL, dag IOL, list<dag> pattern> :
3074 RRForm<0b00010011110, OOL, IOL, "ceqh\t$rT, $rA, $rB",
3075 ByteOp, pattern>;
Scott Michel8b6b4202007-12-04 22:35:58 +00003076
Scott Michel97872d32008-02-23 18:41:37 +00003077multiclass CmpEqualHalfword
3078{
3079 def v8i16 : CEQHInst<(outs VECREG:$rT), (ins VECREG:$rA, VECREG:$rB),
3080 [(set (v8i16 VECREG:$rT), (seteq (v8i16 VECREG:$rA),
3081 (v8i16 VECREG:$rB)))]>;
Scott Michel8b6b4202007-12-04 22:35:58 +00003082
Scott Michel97872d32008-02-23 18:41:37 +00003083 def r16 : CEQHInst<(outs R16C:$rT), (ins R16C:$rA, R16C:$rB),
3084 [(set R16C:$rT, (seteq R16C:$rA, R16C:$rB))]>;
3085}
Scott Michel8b6b4202007-12-04 22:35:58 +00003086
Scott Michel97872d32008-02-23 18:41:37 +00003087class CEQHIInst<dag OOL, dag IOL, list<dag> pattern> :
3088 RI10Form<0b10111110, OOL, IOL, "ceqhi\t$rT, $rA, $val",
3089 ByteOp, pattern>;
Scott Michel8b6b4202007-12-04 22:35:58 +00003090
Scott Michel97872d32008-02-23 18:41:37 +00003091multiclass CmpEqualHalfwordImm
3092{
3093 def v8i16 : CEQHIInst<(outs VECREG:$rT), (ins VECREG:$rA, s10imm:$val),
3094 [(set (v8i16 VECREG:$rT),
3095 (seteq (v8i16 VECREG:$rA),
3096 (v8i16 v8i16SExt10Imm:$val)))]>;
3097 def r16 : CEQHIInst<(outs R16C:$rT), (ins R16C:$rA, s10imm:$val),
3098 [(set R16C:$rT, (seteq R16C:$rA, i16ImmSExt10:$val))]>;
3099}
Scott Michel8b6b4202007-12-04 22:35:58 +00003100
Scott Michel97872d32008-02-23 18:41:37 +00003101class CEQInst<dag OOL, dag IOL, list<dag> pattern> :
3102 RRForm<0b00000011110, OOL, IOL, "ceq\t$rT, $rA, $rB",
3103 ByteOp, pattern>;
3104
3105multiclass CmpEqualWord
3106{
3107 def v4i32 : CEQInst<(outs VECREG:$rT), (ins VECREG:$rA, VECREG:$rB),
3108 [(set (v4i32 VECREG:$rT),
3109 (seteq (v4i32 VECREG:$rA), (v4i32 VECREG:$rB)))]>;
3110
3111 def r32 : CEQInst<(outs R32C:$rT), (ins R32C:$rA, R32C:$rB),
3112 [(set R32C:$rT, (seteq R32C:$rA, R32C:$rB))]>;
3113}
3114
3115class CEQIInst<dag OOL, dag IOL, list<dag> pattern> :
3116 RI10Form<0b00111110, OOL, IOL, "ceqi\t$rT, $rA, $val",
3117 ByteOp, pattern>;
3118
3119multiclass CmpEqualWordImm
3120{
3121 def v4i32 : CEQIInst<(outs VECREG:$rT), (ins VECREG:$rA, s10imm:$val),
3122 [(set (v4i32 VECREG:$rT),
3123 (seteq (v4i32 VECREG:$rA),
3124 (v4i32 v4i32SExt16Imm:$val)))]>;
3125
3126 def r32: CEQIInst<(outs R32C:$rT), (ins R32C:$rA, s10imm_i32:$val),
3127 [(set R32C:$rT, (seteq R32C:$rA, i32ImmSExt10:$val))]>;
3128}
3129
3130class CGTBInst<dag OOL, dag IOL, list<dag> pattern> :
3131 RRForm<0b00001010010, OOL, IOL, "cgtb\t$rT, $rA, $rB",
3132 ByteOp, pattern>;
3133
3134multiclass CmpGtrByte
3135{
3136 def v16i8 :
3137 CGTBInst<(outs VECREG:$rT), (ins VECREG:$rA, VECREG:$rB),
3138 [(set (v16i8 VECREG:$rT), (setgt (v8i16 VECREG:$rA),
3139 (v8i16 VECREG:$rB)))]>;
3140
3141 def r8 :
3142 CGTBInst<(outs R8C:$rT), (ins R8C:$rA, R8C:$rB),
3143 [(set R8C:$rT, (setgt R8C:$rA, R8C:$rB))]>;
3144}
3145
3146class CGTBIInst<dag OOL, dag IOL, list<dag> pattern> :
3147 RI10Form<0b01110010, OOL, IOL, "cgtbi\t$rT, $rA, $val",
3148 ByteOp, pattern>;
3149
3150multiclass CmpGtrByteImm
3151{
3152 def v16i8 :
3153 CGTBIInst<(outs VECREG:$rT), (ins VECREG:$rA, s10imm_i8:$val),
3154 [(set (v16i8 VECREG:$rT), (setgt (v16i8 VECREG:$rA),
3155 v16i8SExt8Imm:$val))]>;
3156 def r8:
3157 CGTBIInst<(outs R8C:$rT), (ins R8C:$rA, s10imm_i8:$val),
Scott Michel7833d472008-03-20 00:51:36 +00003158 [(set R8C:$rT, (setgt R8C:$rA, immSExt8:$val))]>;
Scott Michel97872d32008-02-23 18:41:37 +00003159}
3160
3161class CGTHInst<dag OOL, dag IOL, list<dag> pattern> :
3162 RRForm<0b00010010010, OOL, IOL, "cgth\t$rT, $rA, $rB",
3163 ByteOp, pattern>;
3164
3165multiclass CmpGtrHalfword
3166{
3167 def v8i16 : CGTHInst<(outs VECREG:$rT), (ins VECREG:$rA, VECREG:$rB),
3168 [(set (v8i16 VECREG:$rT), (setgt (v8i16 VECREG:$rA),
3169 (v8i16 VECREG:$rB)))]>;
3170
3171 def r16 : CGTHInst<(outs R16C:$rT), (ins R16C:$rA, R16C:$rB),
3172 [(set R16C:$rT, (setgt R16C:$rA, R16C:$rB))]>;
3173}
3174
3175class CGTHIInst<dag OOL, dag IOL, list<dag> pattern> :
3176 RI10Form<0b10110010, OOL, IOL, "cgthi\t$rT, $rA, $val",
3177 ByteOp, pattern>;
3178
3179multiclass CmpGtrHalfwordImm
3180{
3181 def v8i16 : CGTHIInst<(outs VECREG:$rT), (ins VECREG:$rA, s10imm:$val),
3182 [(set (v8i16 VECREG:$rT),
3183 (setgt (v8i16 VECREG:$rA),
3184 (v8i16 v8i16SExt10Imm:$val)))]>;
3185 def r16 : CGTHIInst<(outs R16C:$rT), (ins R16C:$rA, s10imm:$val),
3186 [(set R16C:$rT, (setgt R16C:$rA, i16ImmSExt10:$val))]>;
3187}
3188
3189class CGTInst<dag OOL, dag IOL, list<dag> pattern> :
3190 RRForm<0b00000010010, OOL, IOL, "cgt\t$rT, $rA, $rB",
3191 ByteOp, pattern>;
3192
3193multiclass CmpGtrWord
3194{
3195 def v4i32 : CGTInst<(outs VECREG:$rT), (ins VECREG:$rA, VECREG:$rB),
3196 [(set (v4i32 VECREG:$rT),
3197 (setgt (v4i32 VECREG:$rA), (v4i32 VECREG:$rB)))]>;
3198
3199 def r32 : CGTInst<(outs R32C:$rT), (ins R32C:$rA, R32C:$rB),
3200 [(set R32C:$rT, (setgt R32C:$rA, R32C:$rB))]>;
3201}
3202
3203class CGTIInst<dag OOL, dag IOL, list<dag> pattern> :
3204 RI10Form<0b00110010, OOL, IOL, "cgti\t$rT, $rA, $val",
3205 ByteOp, pattern>;
3206
3207multiclass CmpGtrWordImm
3208{
3209 def v4i32 : CGTIInst<(outs VECREG:$rT), (ins VECREG:$rA, s10imm:$val),
3210 [(set (v4i32 VECREG:$rT),
3211 (setgt (v4i32 VECREG:$rA),
3212 (v4i32 v4i32SExt16Imm:$val)))]>;
3213
3214 def r32: CGTIInst<(outs R32C:$rT), (ins R32C:$rA, s10imm_i32:$val),
3215 [(set R32C:$rT, (setgt R32C:$rA, i32ImmSExt10:$val))]>;
Scott Michel4d07fb72008-12-30 23:28:25 +00003216
3217 // CGTIv4f32, CGTIf32: These are used in the f32 fdiv instruction sequence:
3218 def v4f32: CGTIInst<(outs VECREG:$rT), (ins VECREG:$rA, s10imm:$val),
3219 [(set (v4i32 VECREG:$rT),
3220 (setgt (v4i32 (bitconvert (v4f32 VECREG:$rA))),
3221 (v4i32 v4i32SExt16Imm:$val)))]>;
3222
3223 def f32: CGTIInst<(outs R32C:$rT), (ins R32FP:$rA, s10imm_i32:$val),
3224 [/* no pattern */]>;
Scott Michel97872d32008-02-23 18:41:37 +00003225}
3226
3227class CLGTBInst<dag OOL, dag IOL, list<dag> pattern> :
Scott Michel6baba072008-03-05 23:02:02 +00003228 RRForm<0b00001011010, OOL, IOL, "clgtb\t$rT, $rA, $rB",
Scott Michel97872d32008-02-23 18:41:37 +00003229 ByteOp, pattern>;
3230
3231multiclass CmpLGtrByte
3232{
3233 def v16i8 :
3234 CLGTBInst<(outs VECREG:$rT), (ins VECREG:$rA, VECREG:$rB),
3235 [(set (v16i8 VECREG:$rT), (setugt (v8i16 VECREG:$rA),
3236 (v8i16 VECREG:$rB)))]>;
3237
3238 def r8 :
3239 CLGTBInst<(outs R8C:$rT), (ins R8C:$rA, R8C:$rB),
3240 [(set R8C:$rT, (setugt R8C:$rA, R8C:$rB))]>;
3241}
3242
3243class CLGTBIInst<dag OOL, dag IOL, list<dag> pattern> :
Scott Michel6baba072008-03-05 23:02:02 +00003244 RI10Form<0b01111010, OOL, IOL, "clgtbi\t$rT, $rA, $val",
Scott Michel97872d32008-02-23 18:41:37 +00003245 ByteOp, pattern>;
3246
3247multiclass CmpLGtrByteImm
3248{
3249 def v16i8 :
3250 CLGTBIInst<(outs VECREG:$rT), (ins VECREG:$rA, s10imm_i8:$val),
3251 [(set (v16i8 VECREG:$rT), (setugt (v16i8 VECREG:$rA),
3252 v16i8SExt8Imm:$val))]>;
3253 def r8:
3254 CLGTBIInst<(outs R8C:$rT), (ins R8C:$rA, s10imm_i8:$val),
3255 [(set R8C:$rT, (setugt R8C:$rA, immSExt8:$val))]>;
3256}
3257
3258class CLGTHInst<dag OOL, dag IOL, list<dag> pattern> :
Scott Michel6baba072008-03-05 23:02:02 +00003259 RRForm<0b00010011010, OOL, IOL, "clgth\t$rT, $rA, $rB",
Scott Michel97872d32008-02-23 18:41:37 +00003260 ByteOp, pattern>;
3261
3262multiclass CmpLGtrHalfword
3263{
3264 def v8i16 : CLGTHInst<(outs VECREG:$rT), (ins VECREG:$rA, VECREG:$rB),
3265 [(set (v8i16 VECREG:$rT), (setugt (v8i16 VECREG:$rA),
3266 (v8i16 VECREG:$rB)))]>;
3267
3268 def r16 : CLGTHInst<(outs R16C:$rT), (ins R16C:$rA, R16C:$rB),
3269 [(set R16C:$rT, (setugt R16C:$rA, R16C:$rB))]>;
3270}
3271
3272class CLGTHIInst<dag OOL, dag IOL, list<dag> pattern> :
Scott Michel6baba072008-03-05 23:02:02 +00003273 RI10Form<0b10111010, OOL, IOL, "clgthi\t$rT, $rA, $val",
Scott Michel97872d32008-02-23 18:41:37 +00003274 ByteOp, pattern>;
3275
3276multiclass CmpLGtrHalfwordImm
3277{
3278 def v8i16 : CLGTHIInst<(outs VECREG:$rT), (ins VECREG:$rA, s10imm:$val),
3279 [(set (v8i16 VECREG:$rT),
3280 (setugt (v8i16 VECREG:$rA),
3281 (v8i16 v8i16SExt10Imm:$val)))]>;
3282 def r16 : CLGTHIInst<(outs R16C:$rT), (ins R16C:$rA, s10imm:$val),
3283 [(set R16C:$rT, (setugt R16C:$rA, i16ImmSExt10:$val))]>;
3284}
3285
3286class CLGTInst<dag OOL, dag IOL, list<dag> pattern> :
Scott Michel6baba072008-03-05 23:02:02 +00003287 RRForm<0b00000011010, OOL, IOL, "clgt\t$rT, $rA, $rB",
Scott Michel97872d32008-02-23 18:41:37 +00003288 ByteOp, pattern>;
3289
3290multiclass CmpLGtrWord
3291{
3292 def v4i32 : CLGTInst<(outs VECREG:$rT), (ins VECREG:$rA, VECREG:$rB),
3293 [(set (v4i32 VECREG:$rT),
3294 (setugt (v4i32 VECREG:$rA), (v4i32 VECREG:$rB)))]>;
3295
3296 def r32 : CLGTInst<(outs R32C:$rT), (ins R32C:$rA, R32C:$rB),
3297 [(set R32C:$rT, (setugt R32C:$rA, R32C:$rB))]>;
3298}
3299
3300class CLGTIInst<dag OOL, dag IOL, list<dag> pattern> :
Scott Michel6baba072008-03-05 23:02:02 +00003301 RI10Form<0b00111010, OOL, IOL, "clgti\t$rT, $rA, $val",
Scott Michel97872d32008-02-23 18:41:37 +00003302 ByteOp, pattern>;
3303
3304multiclass CmpLGtrWordImm
3305{
3306 def v4i32 : CLGTIInst<(outs VECREG:$rT), (ins VECREG:$rA, s10imm:$val),
3307 [(set (v4i32 VECREG:$rT),
3308 (setugt (v4i32 VECREG:$rA),
3309 (v4i32 v4i32SExt16Imm:$val)))]>;
3310
3311 def r32: CLGTIInst<(outs R32C:$rT), (ins R32C:$rA, s10imm_i32:$val),
Scott Michel6baba072008-03-05 23:02:02 +00003312 [(set R32C:$rT, (setugt R32C:$rA, i32ImmSExt10:$val))]>;
Scott Michel97872d32008-02-23 18:41:37 +00003313}
3314
3315defm CEQB : CmpEqualByte;
3316defm CEQBI : CmpEqualByteImm;
3317defm CEQH : CmpEqualHalfword;
3318defm CEQHI : CmpEqualHalfwordImm;
3319defm CEQ : CmpEqualWord;
3320defm CEQI : CmpEqualWordImm;
3321defm CGTB : CmpGtrByte;
3322defm CGTBI : CmpGtrByteImm;
3323defm CGTH : CmpGtrHalfword;
3324defm CGTHI : CmpGtrHalfwordImm;
3325defm CGT : CmpGtrWord;
3326defm CGTI : CmpGtrWordImm;
3327defm CLGTB : CmpLGtrByte;
3328defm CLGTBI : CmpLGtrByteImm;
3329defm CLGTH : CmpLGtrHalfword;
3330defm CLGTHI : CmpLGtrHalfwordImm;
3331defm CLGT : CmpLGtrWord;
3332defm CLGTI : CmpLGtrWordImm;
3333
Scott Michel53ab7792008-03-10 16:58:52 +00003334//-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~
Scott Michel97872d32008-02-23 18:41:37 +00003335// For SETCC primitives not supported above (setlt, setle, setge, etc.)
3336// define a pattern to generate the right code, as a binary operator
3337// (in a manner of speaking.)
Scott Michel53ab7792008-03-10 16:58:52 +00003338//
Scott Michel06eabde2008-12-27 04:51:36 +00003339// Notes:
3340// 1. This only matches the setcc set of conditionals. Special pattern
3341// matching is used for select conditionals.
3342//
3343// 2. The "DAG" versions of these classes is almost exclusively used for
3344// i64 comparisons. See the tblgen fundamentals documentation for what
3345// ".ResultInstrs[0]" means; see TargetSelectionDAG.td and the Pattern
3346// class for where ResultInstrs originates.
Scott Michel53ab7792008-03-10 16:58:52 +00003347//-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~
Scott Michel97872d32008-02-23 18:41:37 +00003348
Scott Michel53ab7792008-03-10 16:58:52 +00003349class SETCCNegCondReg<PatFrag cond, RegisterClass rclass, ValueType inttype,
3350 SPUInstr xorinst, SPUInstr cmpare>:
3351 Pat<(cond rclass:$rA, rclass:$rB),
3352 (xorinst (cmpare rclass:$rA, rclass:$rB), (inttype -1))>;
3353
3354class SETCCNegCondImm<PatFrag cond, RegisterClass rclass, ValueType inttype,
3355 PatLeaf immpred, SPUInstr xorinst, SPUInstr cmpare>:
3356 Pat<(cond rclass:$rA, (inttype immpred:$imm)),
3357 (xorinst (cmpare rclass:$rA, (inttype immpred:$imm)), (inttype -1))>;
3358
Scott Michel06eabde2008-12-27 04:51:36 +00003359def : SETCCNegCondReg<setne, R8C, i8, XORBIr8, CEQBr8>;
Scott Michel53ab7792008-03-10 16:58:52 +00003360def : SETCCNegCondImm<setne, R8C, i8, immSExt8, XORBIr8, CEQBIr8>;
3361
Scott Michel06eabde2008-12-27 04:51:36 +00003362def : SETCCNegCondReg<setne, R16C, i16, XORHIr16, CEQHr16>;
Scott Michel53ab7792008-03-10 16:58:52 +00003363def : SETCCNegCondImm<setne, R16C, i16, i16ImmSExt10, XORHIr16, CEQHIr16>;
3364
3365def : SETCCNegCondReg<setne, R32C, i32, XORIr32, CEQr32>;
3366def : SETCCNegCondImm<setne, R32C, i32, i32ImmSExt10, XORIr32, CEQIr32>;
Scott Michel97872d32008-02-23 18:41:37 +00003367
3368class SETCCBinOpReg<PatFrag cond, RegisterClass rclass,
3369 SPUInstr binop, SPUInstr cmpOp1, SPUInstr cmpOp2>:
3370 Pat<(cond rclass:$rA, rclass:$rB),
3371 (binop (cmpOp1 rclass:$rA, rclass:$rB),
3372 (cmpOp2 rclass:$rA, rclass:$rB))>;
3373
3374class SETCCBinOpImm<PatFrag cond, RegisterClass rclass, PatLeaf immpred,
3375 ValueType immtype,
3376 SPUInstr binop, SPUInstr cmpOp1, SPUInstr cmpOp2>:
3377 Pat<(cond rclass:$rA, (immtype immpred:$imm)),
3378 (binop (cmpOp1 rclass:$rA, (immtype immpred:$imm)),
3379 (cmpOp2 rclass:$rA, (immtype immpred:$imm)))>;
3380
Scott Michel53ab7792008-03-10 16:58:52 +00003381def : SETCCBinOpReg<setge, R8C, ORr8, CGTBr8, CEQBr8>;
3382def : SETCCBinOpImm<setge, R8C, immSExt8, i8, ORr8, CGTBIr8, CEQBIr8>;
3383def : SETCCBinOpReg<setlt, R8C, NORr8, CGTBr8, CEQBr8>;
3384def : SETCCBinOpImm<setlt, R8C, immSExt8, i8, NORr8, CGTBIr8, CEQBIr8>;
3385def : Pat<(setle R8C:$rA, R8C:$rB),
3386 (XORBIr8 (CGTBr8 R8C:$rA, R8C:$rB), 0xff)>;
3387def : Pat<(setle R8C:$rA, immU8:$imm),
3388 (XORBIr8 (CGTBIr8 R8C:$rA, immU8:$imm), 0xff)>;
Scott Michel97872d32008-02-23 18:41:37 +00003389
Scott Michel53ab7792008-03-10 16:58:52 +00003390def : SETCCBinOpReg<setge, R16C, ORr16, CGTHr16, CEQHr16>;
3391def : SETCCBinOpImm<setge, R16C, i16ImmSExt10, i16,
3392 ORr16, CGTHIr16, CEQHIr16>;
3393def : SETCCBinOpReg<setlt, R16C, NORr16, CGTHr16, CEQHr16>;
3394def : SETCCBinOpImm<setlt, R16C, i16ImmSExt10, i16, NORr16, CGTHIr16, CEQHIr16>;
3395def : Pat<(setle R16C:$rA, R16C:$rB),
3396 (XORHIr16 (CGTHr16 R16C:$rA, R16C:$rB), 0xffff)>;
3397def : Pat<(setle R16C:$rA, i16ImmSExt10:$imm),
3398 (XORHIr16 (CGTHIr16 R16C:$rA, i16ImmSExt10:$imm), 0xffff)>;
Scott Michel97872d32008-02-23 18:41:37 +00003399
Scott Michel53ab7792008-03-10 16:58:52 +00003400def : SETCCBinOpReg<setge, R32C, ORr32, CGTr32, CEQr32>;
3401def : SETCCBinOpImm<setge, R32C, i32ImmSExt10, i32,
3402 ORr32, CGTIr32, CEQIr32>;
3403def : SETCCBinOpReg<setlt, R32C, NORr32, CGTr32, CEQr32>;
3404def : SETCCBinOpImm<setlt, R32C, i32ImmSExt10, i32, NORr32, CGTIr32, CEQIr32>;
3405def : Pat<(setle R32C:$rA, R32C:$rB),
3406 (XORIr32 (CGTr32 R32C:$rA, R32C:$rB), 0xffffffff)>;
3407def : Pat<(setle R32C:$rA, i32ImmSExt10:$imm),
3408 (XORIr32 (CGTIr32 R32C:$rA, i32ImmSExt10:$imm), 0xffffffff)>;
Scott Michel97872d32008-02-23 18:41:37 +00003409
Scott Michel53ab7792008-03-10 16:58:52 +00003410def : SETCCBinOpReg<setuge, R8C, ORr8, CLGTBr8, CEQBr8>;
3411def : SETCCBinOpImm<setuge, R8C, immSExt8, i8, ORr8, CLGTBIr8, CEQBIr8>;
3412def : SETCCBinOpReg<setult, R8C, NORr8, CLGTBr8, CEQBr8>;
3413def : SETCCBinOpImm<setult, R8C, immSExt8, i8, NORr8, CLGTBIr8, CEQBIr8>;
3414def : Pat<(setule R8C:$rA, R8C:$rB),
3415 (XORBIr8 (CLGTBr8 R8C:$rA, R8C:$rB), 0xff)>;
3416def : Pat<(setule R8C:$rA, immU8:$imm),
3417 (XORBIr8 (CLGTBIr8 R8C:$rA, immU8:$imm), 0xff)>;
Scott Michel97872d32008-02-23 18:41:37 +00003418
Scott Michel53ab7792008-03-10 16:58:52 +00003419def : SETCCBinOpReg<setuge, R16C, ORr16, CLGTHr16, CEQHr16>;
3420def : SETCCBinOpImm<setuge, R16C, i16ImmSExt10, i16,
3421 ORr16, CLGTHIr16, CEQHIr16>;
3422def : SETCCBinOpReg<setult, R16C, NORr16, CLGTHr16, CEQHr16>;
3423def : SETCCBinOpImm<setult, R16C, i16ImmSExt10, i16, NORr16,
3424 CLGTHIr16, CEQHIr16>;
3425def : Pat<(setule R16C:$rA, R16C:$rB),
3426 (XORHIr16 (CLGTHr16 R16C:$rA, R16C:$rB), 0xffff)>;
Scott Michel7833d472008-03-20 00:51:36 +00003427def : Pat<(setule R16C:$rA, i16ImmSExt10:$imm),
Scott Michel53ab7792008-03-10 16:58:52 +00003428 (XORHIr16 (CLGTHIr16 R16C:$rA, i16ImmSExt10:$imm), 0xffff)>;
Scott Michel97872d32008-02-23 18:41:37 +00003429
Scott Michel53ab7792008-03-10 16:58:52 +00003430def : SETCCBinOpReg<setuge, R32C, ORr32, CLGTr32, CEQr32>;
Scott Michel7833d472008-03-20 00:51:36 +00003431def : SETCCBinOpImm<setuge, R32C, i32ImmSExt10, i32,
Scott Michel53ab7792008-03-10 16:58:52 +00003432 ORr32, CLGTIr32, CEQIr32>;
3433def : SETCCBinOpReg<setult, R32C, NORr32, CLGTr32, CEQr32>;
Scott Michel7833d472008-03-20 00:51:36 +00003434def : SETCCBinOpImm<setult, R32C, i32ImmSExt10, i32, NORr32, CLGTIr32, CEQIr32>;
Scott Michel53ab7792008-03-10 16:58:52 +00003435def : Pat<(setule R32C:$rA, R32C:$rB),
3436 (XORIr32 (CLGTr32 R32C:$rA, R32C:$rB), 0xffffffff)>;
3437def : Pat<(setule R32C:$rA, i32ImmSExt10:$imm),
3438 (XORIr32 (CLGTIr32 R32C:$rA, i32ImmSExt10:$imm), 0xffffffff)>;
Scott Michel97872d32008-02-23 18:41:37 +00003439
Scott Michel53ab7792008-03-10 16:58:52 +00003440//-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~
3441// select conditional patterns:
3442//-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~
3443
3444class SELECTNegCondReg<PatFrag cond, RegisterClass rclass, ValueType inttype,
3445 SPUInstr selinstr, SPUInstr cmpare>:
3446 Pat<(select (inttype (cond rclass:$rA, rclass:$rB)),
3447 rclass:$rTrue, rclass:$rFalse),
3448 (selinstr rclass:$rTrue, rclass:$rFalse,
Bill Wendling8f6608b2008-07-22 08:50:44 +00003449 (cmpare rclass:$rA, rclass:$rB))>;
Scott Michel53ab7792008-03-10 16:58:52 +00003450
3451class SELECTNegCondImm<PatFrag cond, RegisterClass rclass, ValueType inttype,
3452 PatLeaf immpred, SPUInstr selinstr, SPUInstr cmpare>:
3453 Pat<(select (inttype (cond rclass:$rA, immpred:$imm)),
Bill Wendling8f6608b2008-07-22 08:50:44 +00003454 rclass:$rTrue, rclass:$rFalse),
Scott Michel53ab7792008-03-10 16:58:52 +00003455 (selinstr rclass:$rTrue, rclass:$rFalse,
3456 (cmpare rclass:$rA, immpred:$imm))>;
3457
3458def : SELECTNegCondReg<setne, R8C, i8, SELBr8, CEQBr8>;
3459def : SELECTNegCondImm<setne, R8C, i8, immSExt8, SELBr8, CEQBIr8>;
3460def : SELECTNegCondReg<setle, R8C, i8, SELBr8, CGTBr8>;
3461def : SELECTNegCondImm<setle, R8C, i8, immSExt8, SELBr8, CGTBr8>;
3462def : SELECTNegCondReg<setule, R8C, i8, SELBr8, CLGTBr8>;
3463def : SELECTNegCondImm<setule, R8C, i8, immU8, SELBr8, CLGTBIr8>;
3464
3465def : SELECTNegCondReg<setne, R16C, i16, SELBr16, CEQHr16>;
3466def : SELECTNegCondImm<setne, R16C, i16, i16ImmSExt10, SELBr16, CEQHIr16>;
3467def : SELECTNegCondReg<setle, R16C, i16, SELBr16, CGTHr16>;
3468def : SELECTNegCondImm<setle, R16C, i16, i16ImmSExt10, SELBr16, CGTHIr16>;
3469def : SELECTNegCondReg<setule, R16C, i16, SELBr16, CLGTHr16>;
3470def : SELECTNegCondImm<setule, R16C, i16, i16ImmSExt10, SELBr16, CLGTHIr16>;
3471
3472def : SELECTNegCondReg<setne, R32C, i32, SELBr32, CEQr32>;
3473def : SELECTNegCondImm<setne, R32C, i32, i32ImmSExt10, SELBr32, CEQIr32>;
3474def : SELECTNegCondReg<setle, R32C, i32, SELBr32, CGTr32>;
3475def : SELECTNegCondImm<setle, R32C, i32, i32ImmSExt10, SELBr32, CGTIr32>;
3476def : SELECTNegCondReg<setule, R32C, i32, SELBr32, CLGTr32>;
3477def : SELECTNegCondImm<setule, R32C, i32, i32ImmSExt10, SELBr32, CLGTIr32>;
3478
3479class SELECTBinOpReg<PatFrag cond, RegisterClass rclass, ValueType inttype,
3480 SPUInstr selinstr, SPUInstr binop, SPUInstr cmpOp1,
3481 SPUInstr cmpOp2>:
3482 Pat<(select (inttype (cond rclass:$rA, rclass:$rB)),
Scott Michel06eabde2008-12-27 04:51:36 +00003483 rclass:$rTrue, rclass:$rFalse),
3484 (selinstr rclass:$rFalse, rclass:$rTrue,
Scott Michel53ab7792008-03-10 16:58:52 +00003485 (binop (cmpOp1 rclass:$rA, rclass:$rB),
3486 (cmpOp2 rclass:$rA, rclass:$rB)))>;
3487
3488class SELECTBinOpImm<PatFrag cond, RegisterClass rclass, PatLeaf immpred,
3489 ValueType inttype,
3490 SPUInstr selinstr, SPUInstr binop, SPUInstr cmpOp1,
3491 SPUInstr cmpOp2>:
3492 Pat<(select (inttype (cond rclass:$rA, (inttype immpred:$imm))),
Bill Wendling8f6608b2008-07-22 08:50:44 +00003493 rclass:$rTrue, rclass:$rFalse),
Scott Michel53ab7792008-03-10 16:58:52 +00003494 (selinstr rclass:$rFalse, rclass:$rTrue,
3495 (binop (cmpOp1 rclass:$rA, (inttype immpred:$imm)),
3496 (cmpOp2 rclass:$rA, (inttype immpred:$imm))))>;
3497
3498def : SELECTBinOpReg<setge, R8C, i8, SELBr8, ORr8, CGTBr8, CEQBr8>;
3499def : SELECTBinOpImm<setge, R8C, immSExt8, i8,
3500 SELBr8, ORr8, CGTBIr8, CEQBIr8>;
3501
3502def : SELECTBinOpReg<setge, R16C, i16, SELBr16, ORr16, CGTHr16, CEQHr16>;
3503def : SELECTBinOpImm<setge, R16C, i16ImmSExt10, i16,
3504 SELBr16, ORr16, CGTHIr16, CEQHIr16>;
3505
3506def : SELECTBinOpReg<setge, R32C, i32, SELBr32, ORr32, CGTr32, CEQr32>;
3507def : SELECTBinOpImm<setge, R32C, i32ImmSExt10, i32,
3508 SELBr32, ORr32, CGTIr32, CEQIr32>;
3509
3510def : SELECTBinOpReg<setuge, R8C, i8, SELBr8, ORr8, CLGTBr8, CEQBr8>;
3511def : SELECTBinOpImm<setuge, R8C, immSExt8, i8,
3512 SELBr8, ORr8, CLGTBIr8, CEQBIr8>;
3513
3514def : SELECTBinOpReg<setuge, R16C, i16, SELBr16, ORr16, CLGTHr16, CEQHr16>;
3515def : SELECTBinOpImm<setuge, R16C, i16ImmUns10, i16,
3516 SELBr16, ORr16, CLGTHIr16, CEQHIr16>;
3517
3518def : SELECTBinOpReg<setuge, R32C, i32, SELBr32, ORr32, CLGTr32, CEQr32>;
3519def : SELECTBinOpImm<setuge, R32C, i32ImmUns10, i32,
3520 SELBr32, ORr32, CLGTIr32, CEQIr32>;
Scott Michel97872d32008-02-23 18:41:37 +00003521
3522//-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~
Scott Michel8b6b4202007-12-04 22:35:58 +00003523
3524let isCall = 1,
3525 // All calls clobber the non-callee-saved registers:
3526 Defs = [R0, R1, R2, R3, R4, R5, R6, R7, R8, R9,
3527 R10,R11,R12,R13,R14,R15,R16,R17,R18,R19,
3528 R20,R21,R22,R23,R24,R25,R26,R27,R28,R29,
3529 R30,R31,R32,R33,R34,R35,R36,R37,R38,R39,
3530 R40,R41,R42,R43,R44,R45,R46,R47,R48,R49,
3531 R50,R51,R52,R53,R54,R55,R56,R57,R58,R59,
3532 R60,R61,R62,R63,R64,R65,R66,R67,R68,R69,
3533 R70,R71,R72,R73,R74,R75,R76,R77,R78,R79],
3534 // All of these instructions use $lr (aka $0)
3535 Uses = [R0] in {
3536 // Branch relative and set link: Used if we actually know that the target
3537 // is within [-32768, 32767] bytes of the target
3538 def BRSL:
3539 BranchSetLink<0b011001100, (outs), (ins relcalltarget:$func, variable_ops),
3540 "brsl\t$$lr, $func",
3541 [(SPUcall (SPUpcrel tglobaladdr:$func, 0))]>;
3542
3543 // Branch absolute and set link: Used if we actually know that the target
3544 // is an absolute address
3545 def BRASL:
3546 BranchSetLink<0b011001100, (outs), (ins calltarget:$func, variable_ops),
3547 "brasl\t$$lr, $func",
Scott Micheldbac4cf2008-01-11 02:53:15 +00003548 [(SPUcall (SPUaform tglobaladdr:$func, 0))]>;
Scott Michel8b6b4202007-12-04 22:35:58 +00003549
3550 // Branch indirect and set link if external data. These instructions are not
3551 // actually generated, matched by an intrinsic:
3552 def BISLED_00: BISLEDForm<0b11, "bisled\t$$lr, $func", [/* empty pattern */]>;
3553 def BISLED_E0: BISLEDForm<0b10, "bisled\t$$lr, $func", [/* empty pattern */]>;
3554 def BISLED_0D: BISLEDForm<0b01, "bisled\t$$lr, $func", [/* empty pattern */]>;
3555 def BISLED_ED: BISLEDForm<0b00, "bisled\t$$lr, $func", [/* empty pattern */]>;
3556
3557 // Branch indirect and set link. This is the "X-form" address version of a
3558 // function call
3559 def BISL:
3560 BIForm<0b10010101100, "bisl\t$$lr, $func", [(SPUcall R32C:$func)]>;
3561}
3562
Scott Michelae5cbf52008-12-29 03:23:36 +00003563// Support calls to external symbols:
3564def : Pat<(SPUcall (SPUpcrel texternalsym:$func, 0)),
3565 (BRSL texternalsym:$func)>;
3566
3567def : Pat<(SPUcall (SPUaform texternalsym:$func, 0)),
3568 (BRASL texternalsym:$func)>;
3569
Scott Michel8b6b4202007-12-04 22:35:58 +00003570// Unconditional branches:
3571let isBranch = 1, isTerminator = 1, hasCtrlDep = 1, isBarrier = 1 in {
3572 def BR :
3573 UncondBranch<0b001001100, (outs), (ins brtarget:$dest),
3574 "br\t$dest",
3575 [(br bb:$dest)]>;
3576
3577 // Unconditional, absolute address branch
3578 def BRA:
3579 UncondBranch<0b001100000, (outs), (ins brtarget:$dest),
3580 "bra\t$dest",
3581 [/* no pattern */]>;
3582
3583 // Indirect branch
3584 def BI:
3585 BIForm<0b00010101100, "bi\t$func", [(brind R32C:$func)]>;
3586
Scott Michele0168c12009-01-05 01:34:35 +00003587 // Conditional branches:
Scott Michel06eabde2008-12-27 04:51:36 +00003588 class BRNZInst<dag IOL, list<dag> pattern>:
3589 RI16Form<0b010000100, (outs), IOL, "brnz\t$rCond,$dest",
3590 BranchResolv, pattern>;
Scott Michel8b6b4202007-12-04 22:35:58 +00003591
Scott Michel06eabde2008-12-27 04:51:36 +00003592 class BRNZRegInst<RegisterClass rclass>:
3593 BRNZInst<(ins rclass:$rCond, brtarget:$dest),
3594 [(brcond rclass:$rCond, bb:$dest)]>;
Scott Michel8b6b4202007-12-04 22:35:58 +00003595
Scott Michel06eabde2008-12-27 04:51:36 +00003596 class BRNZVecInst<ValueType vectype>:
3597 BRNZInst<(ins VECREG:$rCond, brtarget:$dest),
3598 [(brcond (vectype VECREG:$rCond), bb:$dest)]>;
Scott Michel8b6b4202007-12-04 22:35:58 +00003599
Scott Michel06eabde2008-12-27 04:51:36 +00003600 multiclass BranchNotZero {
3601 def v4i32 : BRNZVecInst<v4i32>;
3602 def r32 : BRNZRegInst<R32C>;
3603 }
Scott Michel8b6b4202007-12-04 22:35:58 +00003604
Scott Michel06eabde2008-12-27 04:51:36 +00003605 defm BRNZ : BranchNotZero;
3606
3607 class BRZInst<dag IOL, list<dag> pattern>:
3608 RI16Form<0b000000100, (outs), IOL, "brz\t$rT,$dest",
3609 BranchResolv, pattern>;
3610
3611 class BRZRegInst<RegisterClass rclass>:
3612 BRZInst<(ins rclass:$rT, brtarget:$dest), [/* no pattern */]>;
3613
3614 class BRZVecInst<ValueType vectype>:
3615 BRZInst<(ins VECREG:$rT, brtarget:$dest), [/* no pattern */]>;
3616
3617 multiclass BranchZero {
3618 def v4i32: BRZVecInst<v4i32>;
3619 def r32: BRZRegInst<R32C>;
3620 }
3621
3622 defm BRZ: BranchZero;
3623
3624 // Note: LLVM doesn't do branch conditional, indirect. Otherwise these would
3625 // be useful:
3626 /*
3627 class BINZInst<dag IOL, list<dag> pattern>:
3628 BICondForm<0b10010100100, (outs), IOL, "binz\t$rA, $dest", pattern>;
3629
3630 class BINZRegInst<RegisterClass rclass>:
3631 BINZInst<(ins rclass:$rA, brtarget:$dest),
3632 [(brcond rclass:$rA, R32C:$dest)]>;
3633
3634 class BINZVecInst<ValueType vectype>:
3635 BINZInst<(ins VECREG:$rA, R32C:$dest),
3636 [(brcond (vectype VECREG:$rA), R32C:$dest)]>;
3637
3638 multiclass BranchNotZeroIndirect {
3639 def v4i32: BINZVecInst<v4i32>;
3640 def r32: BINZRegInst<R32C>;
3641 }
3642
3643 defm BINZ: BranchNotZeroIndirect;
3644
3645 class BIZInst<dag IOL, list<dag> pattern>:
3646 BICondForm<0b00010100100, (outs), IOL, "biz\t$rA, $func", pattern>;
3647
3648 class BIZRegInst<RegisterClass rclass>:
3649 BIZInst<(ins rclass:$rA, R32C:$func), [/* no pattern */]>;
3650
3651 class BIZVecInst<ValueType vectype>:
3652 BIZInst<(ins VECREG:$rA, R32C:$func), [/* no pattern */]>;
3653
3654 multiclass BranchZeroIndirect {
3655 def v4i32: BIZVecInst<v4i32>;
3656 def r32: BIZRegInst<R32C>;
3657 }
3658
3659 defm BIZ: BranchZeroIndirect;
3660 */
3661
3662 class BRHNZInst<dag IOL, list<dag> pattern>:
3663 RI16Form<0b011000100, (outs), IOL, "brhnz\t$rCond,$dest", BranchResolv,
3664 pattern>;
3665
3666 class BRHNZRegInst<RegisterClass rclass>:
3667 BRHNZInst<(ins rclass:$rCond, brtarget:$dest),
3668 [(brcond rclass:$rCond, bb:$dest)]>;
3669
3670 class BRHNZVecInst<ValueType vectype>:
3671 BRHNZInst<(ins VECREG:$rCond, brtarget:$dest), [/* no pattern */]>;
3672
3673 multiclass BranchNotZeroHalfword {
3674 def v8i16: BRHNZVecInst<v8i16>;
3675 def r16: BRHNZRegInst<R16C>;
3676 }
3677
3678 defm BRHNZ: BranchNotZeroHalfword;
3679
3680 class BRHZInst<dag IOL, list<dag> pattern>:
3681 RI16Form<0b001000100, (outs), IOL, "brhz\t$rT,$dest", BranchResolv,
3682 pattern>;
3683
3684 class BRHZRegInst<RegisterClass rclass>:
3685 BRHZInst<(ins rclass:$rT, brtarget:$dest), [/* no pattern */]>;
3686
3687 class BRHZVecInst<ValueType vectype>:
3688 BRHZInst<(ins VECREG:$rT, brtarget:$dest), [/* no pattern */]>;
3689
3690 multiclass BranchZeroHalfword {
3691 def v8i16: BRHZVecInst<v8i16>;
3692 def r16: BRHZRegInst<R16C>;
3693 }
3694
3695 defm BRHZ: BranchZeroHalfword;
Scott Michel8b6b4202007-12-04 22:35:58 +00003696}
3697
Scott Michel394e26d2008-01-17 20:38:41 +00003698//===----------------------------------------------------------------------===//
Scott Michelf9f42e62008-01-29 02:16:57 +00003699// setcc and brcond patterns:
Scott Michel394e26d2008-01-17 20:38:41 +00003700//===----------------------------------------------------------------------===//
Scott Michelf9f42e62008-01-29 02:16:57 +00003701
Scott Michel06eabde2008-12-27 04:51:36 +00003702def : Pat<(brcond (i16 (seteq R16C:$rA, 0)), bb:$dest),
3703 (BRHZr16 R16C:$rA, bb:$dest)>;
3704def : Pat<(brcond (i16 (setne R16C:$rA, 0)), bb:$dest),
3705 (BRHNZr16 R16C:$rA, bb:$dest)>;
Scott Michel97872d32008-02-23 18:41:37 +00003706
Scott Michel06eabde2008-12-27 04:51:36 +00003707def : Pat<(brcond (i32 (seteq R32C:$rA, 0)), bb:$dest),
3708 (BRZr32 R32C:$rA, bb:$dest)>;
3709def : Pat<(brcond (i32 (setne R32C:$rA, 0)), bb:$dest),
3710 (BRNZr32 R32C:$rA, bb:$dest)>;
Scott Michel8b6b4202007-12-04 22:35:58 +00003711
Scott Michel97872d32008-02-23 18:41:37 +00003712multiclass BranchCondEQ<PatFrag cond, SPUInstr brinst16, SPUInstr brinst32>
3713{
3714 def r16imm: Pat<(brcond (i16 (cond R16C:$rA, i16ImmSExt10:$val)), bb:$dest),
3715 (brinst16 (CEQHIr16 R16C:$rA, i16ImmSExt10:$val), bb:$dest)>;
Scott Michelf9f42e62008-01-29 02:16:57 +00003716
Scott Michel97872d32008-02-23 18:41:37 +00003717 def r16 : Pat<(brcond (i16 (cond R16C:$rA, R16C:$rB)), bb:$dest),
3718 (brinst16 (CEQHr16 R16C:$rA, R16:$rB), bb:$dest)>;
3719
3720 def r32imm : Pat<(brcond (i32 (cond R32C:$rA, i32ImmSExt10:$val)), bb:$dest),
3721 (brinst32 (CEQIr32 R32C:$rA, i32ImmSExt10:$val), bb:$dest)>;
3722
3723 def r32 : Pat<(brcond (i32 (cond R32C:$rA, R32C:$rB)), bb:$dest),
3724 (brinst32 (CEQr32 R32C:$rA, R32C:$rB), bb:$dest)>;
3725}
3726
Scott Michele0168c12009-01-05 01:34:35 +00003727defm BRCONDeq : BranchCondEQ<seteq, BRHNZr16, BRNZr32>;
3728defm BRCONDne : BranchCondEQ<setne, BRHZr16, BRZr32>;
Scott Michel97872d32008-02-23 18:41:37 +00003729
3730multiclass BranchCondLGT<PatFrag cond, SPUInstr brinst16, SPUInstr brinst32>
3731{
3732 def r16imm : Pat<(brcond (i16 (cond R16C:$rA, i16ImmSExt10:$val)), bb:$dest),
3733 (brinst16 (CLGTHIr16 R16C:$rA, i16ImmSExt10:$val), bb:$dest)>;
3734
3735 def r16 : Pat<(brcond (i16 (cond R16C:$rA, R16C:$rB)), bb:$dest),
3736 (brinst16 (CLGTHr16 R16C:$rA, R16:$rB), bb:$dest)>;
3737
3738 def r32imm : Pat<(brcond (i32 (cond R32C:$rA, i32ImmSExt10:$val)), bb:$dest),
3739 (brinst32 (CLGTIr32 R32C:$rA, i32ImmSExt10:$val), bb:$dest)>;
3740
3741 def r32 : Pat<(brcond (i32 (cond R32C:$rA, R32C:$rB)), bb:$dest),
3742 (brinst32 (CLGTr32 R32C:$rA, R32C:$rB), bb:$dest)>;
3743}
3744
Scott Michel06eabde2008-12-27 04:51:36 +00003745defm BRCONDugt : BranchCondLGT<setugt, BRHNZr16, BRNZr32>;
3746defm BRCONDule : BranchCondLGT<setule, BRHZr16, BRZr32>;
Scott Michel97872d32008-02-23 18:41:37 +00003747
3748multiclass BranchCondLGTEQ<PatFrag cond, SPUInstr orinst16, SPUInstr brinst16,
3749 SPUInstr orinst32, SPUInstr brinst32>
3750{
3751 def r16imm: Pat<(brcond (i16 (cond R16C:$rA, i16ImmSExt10:$val)), bb:$dest),
3752 (brinst16 (orinst16 (CLGTHIr16 R16C:$rA, i16ImmSExt10:$val),
3753 (CEQHIr16 R16C:$rA, i16ImmSExt10:$val)),
3754 bb:$dest)>;
3755
3756 def r16: Pat<(brcond (i16 (cond R16C:$rA, R16C:$rB)), bb:$dest),
3757 (brinst16 (orinst16 (CLGTHr16 R16C:$rA, R16:$rB),
3758 (CEQHr16 R16C:$rA, R16:$rB)),
3759 bb:$dest)>;
3760
3761 def r32imm : Pat<(brcond (i32 (cond R32C:$rA, i32ImmSExt10:$val)), bb:$dest),
3762 (brinst32 (orinst32 (CLGTIr32 R32C:$rA, i32ImmSExt10:$val),
3763 (CEQIr32 R32C:$rA, i32ImmSExt10:$val)),
3764 bb:$dest)>;
3765
3766 def r32 : Pat<(brcond (i32 (cond R32C:$rA, R32C:$rB)), bb:$dest),
3767 (brinst32 (orinst32 (CLGTr32 R32C:$rA, R32C:$rB),
3768 (CEQr32 R32C:$rA, R32C:$rB)),
3769 bb:$dest)>;
3770}
3771
Scott Michel06eabde2008-12-27 04:51:36 +00003772defm BRCONDuge : BranchCondLGTEQ<setuge, ORr16, BRHNZr16, ORr32, BRNZr32>;
3773defm BRCONDult : BranchCondLGTEQ<setult, ORr16, BRHZr16, ORr32, BRZr32>;
Scott Michel97872d32008-02-23 18:41:37 +00003774
3775multiclass BranchCondGT<PatFrag cond, SPUInstr brinst16, SPUInstr brinst32>
3776{
3777 def r16imm : Pat<(brcond (i16 (cond R16C:$rA, i16ImmSExt10:$val)), bb:$dest),
3778 (brinst16 (CGTHIr16 R16C:$rA, i16ImmSExt10:$val), bb:$dest)>;
3779
3780 def r16 : Pat<(brcond (i16 (cond R16C:$rA, R16C:$rB)), bb:$dest),
3781 (brinst16 (CGTHr16 R16C:$rA, R16:$rB), bb:$dest)>;
3782
3783 def r32imm : Pat<(brcond (i32 (cond R32C:$rA, i32ImmSExt10:$val)), bb:$dest),
3784 (brinst32 (CGTIr32 R32C:$rA, i32ImmSExt10:$val), bb:$dest)>;
3785
3786 def r32 : Pat<(brcond (i32 (cond R32C:$rA, R32C:$rB)), bb:$dest),
3787 (brinst32 (CGTr32 R32C:$rA, R32C:$rB), bb:$dest)>;
3788}
3789
Scott Michel06eabde2008-12-27 04:51:36 +00003790defm BRCONDgt : BranchCondGT<setgt, BRHNZr16, BRNZr32>;
3791defm BRCONDle : BranchCondGT<setle, BRHZr16, BRZr32>;
Scott Michel97872d32008-02-23 18:41:37 +00003792
3793multiclass BranchCondGTEQ<PatFrag cond, SPUInstr orinst16, SPUInstr brinst16,
3794 SPUInstr orinst32, SPUInstr brinst32>
3795{
3796 def r16imm: Pat<(brcond (i16 (cond R16C:$rA, i16ImmSExt10:$val)), bb:$dest),
3797 (brinst16 (orinst16 (CGTHIr16 R16C:$rA, i16ImmSExt10:$val),
3798 (CEQHIr16 R16C:$rA, i16ImmSExt10:$val)),
3799 bb:$dest)>;
3800
3801 def r16: Pat<(brcond (i16 (cond R16C:$rA, R16C:$rB)), bb:$dest),
3802 (brinst16 (orinst16 (CGTHr16 R16C:$rA, R16:$rB),
3803 (CEQHr16 R16C:$rA, R16:$rB)),
3804 bb:$dest)>;
3805
3806 def r32imm : Pat<(brcond (i32 (cond R32C:$rA, i32ImmSExt10:$val)), bb:$dest),
3807 (brinst32 (orinst32 (CGTIr32 R32C:$rA, i32ImmSExt10:$val),
3808 (CEQIr32 R32C:$rA, i32ImmSExt10:$val)),
3809 bb:$dest)>;
3810
3811 def r32 : Pat<(brcond (i32 (cond R32C:$rA, R32C:$rB)), bb:$dest),
3812 (brinst32 (orinst32 (CGTr32 R32C:$rA, R32C:$rB),
3813 (CEQr32 R32C:$rA, R32C:$rB)),
3814 bb:$dest)>;
3815}
3816
Scott Michel06eabde2008-12-27 04:51:36 +00003817defm BRCONDge : BranchCondGTEQ<setge, ORr16, BRHNZr16, ORr32, BRNZr32>;
3818defm BRCONDlt : BranchCondGTEQ<setlt, ORr16, BRHZr16, ORr32, BRZr32>;
Scott Michelf9f42e62008-01-29 02:16:57 +00003819
Scott Michel8b6b4202007-12-04 22:35:58 +00003820let isTerminator = 1, isBarrier = 1 in {
3821 let isReturn = 1 in {
3822 def RET:
3823 RETForm<"bi\t$$lr", [(retflag)]>;
3824 }
3825}
3826
3827//===----------------------------------------------------------------------===//
Scott Michel8b6b4202007-12-04 22:35:58 +00003828// Single precision floating point instructions
3829//===----------------------------------------------------------------------===//
3830
Scott Michel61895fe2008-12-10 00:15:19 +00003831class FAInst<dag OOL, dag IOL, list<dag> pattern>:
3832 RRForm<0b01011000100, OOL, IOL, "fa\t$rT, $rA, $rB",
Scott Michel4d07fb72008-12-30 23:28:25 +00003833 SPrecFP, pattern>;
Scott Michel06eabde2008-12-27 04:51:36 +00003834
Scott Michel61895fe2008-12-10 00:15:19 +00003835class FAVecInst<ValueType vectype>:
3836 FAInst<(outs VECREG:$rT), (ins VECREG:$rA, VECREG:$rB),
3837 [(set (vectype VECREG:$rT),
Scott Michel4d07fb72008-12-30 23:28:25 +00003838 (fadd (vectype VECREG:$rA), (vectype VECREG:$rB)))]>;
Scott Michel06eabde2008-12-27 04:51:36 +00003839
Scott Michel61895fe2008-12-10 00:15:19 +00003840multiclass SFPAdd
3841{
3842 def v4f32: FAVecInst<v4f32>;
Scott Michel4d07fb72008-12-30 23:28:25 +00003843 def f32: FAInst<(outs R32FP:$rT), (ins R32FP:$rA, R32FP:$rB),
3844 [(set R32FP:$rT, (fadd R32FP:$rA, R32FP:$rB))]>;
Scott Michel61895fe2008-12-10 00:15:19 +00003845}
Scott Michel8b6b4202007-12-04 22:35:58 +00003846
Scott Michel61895fe2008-12-10 00:15:19 +00003847defm FA : SFPAdd;
Scott Michel8b6b4202007-12-04 22:35:58 +00003848
Scott Michel61895fe2008-12-10 00:15:19 +00003849class FSInst<dag OOL, dag IOL, list<dag> pattern>:
3850 RRForm<0b01011000100, OOL, IOL, "fs\t$rT, $rA, $rB",
Scott Michel4d07fb72008-12-30 23:28:25 +00003851 SPrecFP, pattern>;
Scott Michel8b6b4202007-12-04 22:35:58 +00003852
Scott Michel61895fe2008-12-10 00:15:19 +00003853class FSVecInst<ValueType vectype>:
3854 FSInst<(outs VECREG:$rT), (ins VECREG:$rA, VECREG:$rB),
Scott Michel4d07fb72008-12-30 23:28:25 +00003855 [(set (vectype VECREG:$rT),
3856 (fsub (vectype VECREG:$rA), (vectype VECREG:$rB)))]>;
Scott Michel61895fe2008-12-10 00:15:19 +00003857
3858multiclass SFPSub
3859{
3860 def v4f32: FSVecInst<v4f32>;
Scott Michel4d07fb72008-12-30 23:28:25 +00003861 def f32: FSInst<(outs R32FP:$rT), (ins R32FP:$rA, R32FP:$rB),
3862 [(set R32FP:$rT, (fsub R32FP:$rA, R32FP:$rB))]>;
Scott Michel61895fe2008-12-10 00:15:19 +00003863}
3864
3865defm FS : SFPSub;
Scott Michel8b6b4202007-12-04 22:35:58 +00003866
3867// Floating point reciprocal estimate
Scott Michel8b6b4202007-12-04 22:35:58 +00003868
Scott Michel4d07fb72008-12-30 23:28:25 +00003869class FRESTInst<dag OOL, dag IOL>:
3870 RRForm_1<0b00110111000, OOL, IOL,
3871 "frest\t$rT, $rA", SPrecFP,
3872 [/* no pattern */]>;
3873
3874def FRESTv4f32 :
3875 FRESTInst<(outs VECREG:$rT), (ins VECREG:$rA)>;
3876
3877def FRESTf32 :
3878 FRESTInst<(outs R32FP:$rT), (ins R32FP:$rA)>;
Scott Michel8b6b4202007-12-04 22:35:58 +00003879
3880// Floating point interpolate (used in conjunction with reciprocal estimate)
3881def FIv4f32 :
3882 RRForm<0b00101011110, (outs VECREG:$rT), (ins VECREG:$rA, VECREG:$rB),
3883 "fi\t$rT, $rA, $rB", SPrecFP,
Scott Michel4d07fb72008-12-30 23:28:25 +00003884 [/* no pattern */]>;
Scott Michel8b6b4202007-12-04 22:35:58 +00003885
3886def FIf32 :
3887 RRForm<0b00101011110, (outs R32FP:$rT), (ins R32FP:$rA, R32FP:$rB),
3888 "fi\t$rT, $rA, $rB", SPrecFP,
Scott Michel4d07fb72008-12-30 23:28:25 +00003889 [/* no pattern */]>;
Scott Michel8b6b4202007-12-04 22:35:58 +00003890
Scott Michel33d73eb2008-11-21 02:56:16 +00003891//--------------------------------------------------------------------------
3892// Basic single precision floating point comparisons:
3893//
3894// Note: There is no support on SPU for single precision NaN. Consequently,
3895// ordered and unordered comparisons are the same.
3896//--------------------------------------------------------------------------
3897
Scott Michel8b6b4202007-12-04 22:35:58 +00003898def FCEQf32 :
3899 RRForm<0b01000011110, (outs R32C:$rT), (ins R32FP:$rA, R32FP:$rB),
3900 "fceq\t$rT, $rA, $rB", SPrecFP,
Scott Michel33d73eb2008-11-21 02:56:16 +00003901 [(set R32C:$rT, (setueq R32FP:$rA, R32FP:$rB))]>;
3902
3903def : Pat<(setoeq R32FP:$rA, R32FP:$rB),
3904 (FCEQf32 R32FP:$rA, R32FP:$rB)>;
Scott Michel8b6b4202007-12-04 22:35:58 +00003905
3906def FCMEQf32 :
3907 RRForm<0b01010011110, (outs R32C:$rT), (ins R32FP:$rA, R32FP:$rB),
3908 "fcmeq\t$rT, $rA, $rB", SPrecFP,
Scott Michel33d73eb2008-11-21 02:56:16 +00003909 [(set R32C:$rT, (setueq (fabs R32FP:$rA), (fabs R32FP:$rB)))]>;
3910
3911def : Pat<(setoeq (fabs R32FP:$rA), (fabs R32FP:$rB)),
3912 (FCMEQf32 R32FP:$rA, R32FP:$rB)>;
Scott Michel8b6b4202007-12-04 22:35:58 +00003913
3914def FCGTf32 :
3915 RRForm<0b01000011010, (outs R32C:$rT), (ins R32FP:$rA, R32FP:$rB),
3916 "fcgt\t$rT, $rA, $rB", SPrecFP,
Scott Michel33d73eb2008-11-21 02:56:16 +00003917 [(set R32C:$rT, (setugt R32FP:$rA, R32FP:$rB))]>;
3918
3919def : Pat<(setugt R32FP:$rA, R32FP:$rB),
3920 (FCGTf32 R32FP:$rA, R32FP:$rB)>;
Scott Michel8b6b4202007-12-04 22:35:58 +00003921
3922def FCMGTf32 :
3923 RRForm<0b01010011010, (outs R32C:$rT), (ins R32FP:$rA, R32FP:$rB),
3924 "fcmgt\t$rT, $rA, $rB", SPrecFP,
Scott Michel33d73eb2008-11-21 02:56:16 +00003925 [(set R32C:$rT, (setugt (fabs R32FP:$rA), (fabs R32FP:$rB)))]>;
3926
3927def : Pat<(setugt (fabs R32FP:$rA), (fabs R32FP:$rB)),
3928 (FCMGTf32 R32FP:$rA, R32FP:$rB)>;
3929
3930//--------------------------------------------------------------------------
3931// Single precision floating point comparisons and SETCC equivalents:
3932//--------------------------------------------------------------------------
3933
3934def : SETCCNegCondReg<setune, R32FP, i32, XORIr32, FCEQf32>;
3935def : SETCCNegCondReg<setone, R32FP, i32, XORIr32, FCEQf32>;
3936
3937def : SETCCBinOpReg<setuge, R32FP, ORr32, FCGTf32, FCEQf32>;
3938def : SETCCBinOpReg<setoge, R32FP, ORr32, FCGTf32, FCEQf32>;
3939
3940def : SETCCBinOpReg<setult, R32FP, NORr32, FCGTf32, FCEQf32>;
3941def : SETCCBinOpReg<setolt, R32FP, NORr32, FCGTf32, FCEQf32>;
3942
3943def : Pat<(setule R32FP:$rA, R32FP:$rB),
3944 (XORIr32 (FCGTf32 R32FP:$rA, R32FP:$rB), 0xffffffff)>;
3945def : Pat<(setole R32FP:$rA, R32FP:$rB),
3946 (XORIr32 (FCGTf32 R32FP:$rA, R32FP:$rB), 0xffffffff)>;
Scott Michel8b6b4202007-12-04 22:35:58 +00003947
3948// FP Status and Control Register Write
3949// Why isn't rT a don't care in the ISA?
3950// Should we create a special RRForm_3 for this guy and zero out the rT?
3951def FSCRWf32 :
3952 RRForm_1<0b01011101110, (outs R32FP:$rT), (ins R32FP:$rA),
3953 "fscrwr\t$rA", SPrecFP,
3954 [/* This instruction requires an intrinsic. Note: rT is unused. */]>;
3955
3956// FP Status and Control Register Read
3957def FSCRRf32 :
3958 RRForm_2<0b01011101110, (outs R32FP:$rT), (ins),
3959 "fscrrd\t$rT", SPrecFP,
3960 [/* This instruction requires an intrinsic */]>;
3961
3962// llvm instruction space
3963// How do these map onto cell instructions?
3964// fdiv rA rB
3965// frest rC rB # c = 1/b (both lines)
3966// fi rC rB rC
3967// fm rD rA rC # d = a * 1/b
3968// fnms rB rD rB rA # b = - (d * b - a) --should == 0 in a perfect world
3969// fma rB rB rC rD # b = b * c + d
3970// = -(d *b -a) * c + d
3971// = a * c - c ( a *b *c - a)
3972
3973// fcopysign (???)
3974
3975// Library calls:
3976// These llvm instructions will actually map to library calls.
3977// All that's needed, then, is to check that the appropriate library is
3978// imported and do a brsl to the proper function name.
3979// frem # fmod(x, y): x - (x/y) * y
3980// (Note: fmod(double, double), fmodf(float,float)
3981// fsqrt?
3982// fsin?
3983// fcos?
3984// Unimplemented SPU instruction space
3985// floating reciprocal absolute square root estimate (frsqest)
3986
3987// The following are probably just intrinsics
Scott Michel06eabde2008-12-27 04:51:36 +00003988// status and control register write
Scott Michel8b6b4202007-12-04 22:35:58 +00003989// status and control register read
3990
3991//--------------------------------------
3992// Floating point multiply instructions
3993//--------------------------------------
3994
3995def FMv4f32:
3996 RRForm<0b00100011010, (outs VECREG:$rT), (ins VECREG:$rA, VECREG:$rB),
3997 "fm\t$rT, $rA, $rB", SPrecFP,
3998 [(set (v4f32 VECREG:$rT), (fmul (v4f32 VECREG:$rA),
3999 (v4f32 VECREG:$rB)))]>;
4000
4001def FMf32 :
4002 RRForm<0b01100011010, (outs R32FP:$rT), (ins R32FP:$rA, R32FP:$rB),
4003 "fm\t$rT, $rA, $rB", SPrecFP,
4004 [(set R32FP:$rT, (fmul R32FP:$rA, R32FP:$rB))]>;
4005
4006// Floating point multiply and add
4007// e.g. d = c + (a * b)
4008def FMAv4f32:
4009 RRRForm<0b0111, (outs VECREG:$rT), (ins VECREG:$rA, VECREG:$rB, VECREG:$rC),
4010 "fma\t$rT, $rA, $rB, $rC", SPrecFP,
4011 [(set (v4f32 VECREG:$rT),
4012 (fadd (v4f32 VECREG:$rC),
4013 (fmul (v4f32 VECREG:$rA), (v4f32 VECREG:$rB))))]>;
4014
4015def FMAf32:
4016 RRRForm<0b0111, (outs R32FP:$rT), (ins R32FP:$rA, R32FP:$rB, R32FP:$rC),
4017 "fma\t$rT, $rA, $rB, $rC", SPrecFP,
4018 [(set R32FP:$rT, (fadd R32FP:$rC, (fmul R32FP:$rA, R32FP:$rB)))]>;
4019
4020// FP multiply and subtract
4021// Subtracts value in rC from product
4022// res = a * b - c
4023def FMSv4f32 :
4024 RRRForm<0b0111, (outs VECREG:$rT), (ins VECREG:$rA, VECREG:$rB, VECREG:$rC),
4025 "fms\t$rT, $rA, $rB, $rC", SPrecFP,
4026 [(set (v4f32 VECREG:$rT),
4027 (fsub (fmul (v4f32 VECREG:$rA), (v4f32 VECREG:$rB)),
4028 (v4f32 VECREG:$rC)))]>;
4029
4030def FMSf32 :
4031 RRRForm<0b0111, (outs R32FP:$rT), (ins R32FP:$rA, R32FP:$rB, R32FP:$rC),
4032 "fms\t$rT, $rA, $rB, $rC", SPrecFP,
4033 [(set R32FP:$rT,
4034 (fsub (fmul R32FP:$rA, R32FP:$rB), R32FP:$rC))]>;
4035
4036// Floating Negative Mulitply and Subtract
4037// Subtracts product from value in rC
4038// res = fneg(fms a b c)
4039// = - (a * b - c)
4040// = c - a * b
4041// NOTE: subtraction order
4042// fsub a b = a - b
Scott Michel06eabde2008-12-27 04:51:36 +00004043// fs a b = b - a?
Scott Michel8b6b4202007-12-04 22:35:58 +00004044def FNMSf32 :
4045 RRRForm<0b1101, (outs R32FP:$rT), (ins R32FP:$rA, R32FP:$rB, R32FP:$rC),
4046 "fnms\t$rT, $rA, $rB, $rC", SPrecFP,
4047 [(set R32FP:$rT, (fsub R32FP:$rC, (fmul R32FP:$rA, R32FP:$rB)))]>;
4048
4049def FNMSv4f32 :
4050 RRRForm<0b1101, (outs VECREG:$rT), (ins VECREG:$rA, VECREG:$rB, VECREG:$rC),
4051 "fnms\t$rT, $rA, $rB, $rC", SPrecFP,
Scott Michel06eabde2008-12-27 04:51:36 +00004052 [(set (v4f32 VECREG:$rT),
4053 (fsub (v4f32 VECREG:$rC),
4054 (fmul (v4f32 VECREG:$rA),
Scott Michel8b6b4202007-12-04 22:35:58 +00004055 (v4f32 VECREG:$rB))))]>;
4056
4057//--------------------------------------
4058// Floating Point Conversions
4059// Signed conversions:
4060def CSiFv4f32:
4061 CVTIntFPForm<0b0101101110, (outs VECREG:$rT), (ins VECREG:$rA),
4062 "csflt\t$rT, $rA, 0", SPrecFP,
4063 [(set (v4f32 VECREG:$rT), (sint_to_fp (v4i32 VECREG:$rA)))]>;
4064
Scott Michel06eabde2008-12-27 04:51:36 +00004065// Convert signed integer to floating point
Scott Michel8b6b4202007-12-04 22:35:58 +00004066def CSiFf32 :
4067 CVTIntFPForm<0b0101101110, (outs R32FP:$rT), (ins R32C:$rA),
4068 "csflt\t$rT, $rA, 0", SPrecFP,
4069 [(set R32FP:$rT, (sint_to_fp R32C:$rA))]>;
4070
4071// Convert unsigned into to float
4072def CUiFv4f32 :
4073 CVTIntFPForm<0b1101101110, (outs VECREG:$rT), (ins VECREG:$rA),
4074 "cuflt\t$rT, $rA, 0", SPrecFP,
4075 [(set (v4f32 VECREG:$rT), (uint_to_fp (v4i32 VECREG:$rA)))]>;
4076
4077def CUiFf32 :
4078 CVTIntFPForm<0b1101101110, (outs R32FP:$rT), (ins R32C:$rA),
4079 "cuflt\t$rT, $rA, 0", SPrecFP,
4080 [(set R32FP:$rT, (uint_to_fp R32C:$rA))]>;
4081
Scott Michel06eabde2008-12-27 04:51:36 +00004082// Convert float to unsigned int
Scott Michel8b6b4202007-12-04 22:35:58 +00004083// Assume that scale = 0
4084
4085def CFUiv4f32 :
4086 CVTIntFPForm<0b1101101110, (outs VECREG:$rT), (ins VECREG:$rA),
4087 "cfltu\t$rT, $rA, 0", SPrecFP,
4088 [(set (v4i32 VECREG:$rT), (fp_to_uint (v4f32 VECREG:$rA)))]>;
4089
4090def CFUif32 :
4091 CVTIntFPForm<0b1101101110, (outs R32C:$rT), (ins R32FP:$rA),
4092 "cfltu\t$rT, $rA, 0", SPrecFP,
4093 [(set R32C:$rT, (fp_to_uint R32FP:$rA))]>;
4094
Scott Michel06eabde2008-12-27 04:51:36 +00004095// Convert float to signed int
Scott Michel8b6b4202007-12-04 22:35:58 +00004096// Assume that scale = 0
4097
4098def CFSiv4f32 :
4099 CVTIntFPForm<0b1101101110, (outs VECREG:$rT), (ins VECREG:$rA),
4100 "cflts\t$rT, $rA, 0", SPrecFP,
4101 [(set (v4i32 VECREG:$rT), (fp_to_sint (v4f32 VECREG:$rA)))]>;
4102
4103def CFSif32 :
4104 CVTIntFPForm<0b1101101110, (outs R32C:$rT), (ins R32FP:$rA),
4105 "cflts\t$rT, $rA, 0", SPrecFP,
4106 [(set R32C:$rT, (fp_to_sint R32FP:$rA))]>;
4107
4108//===----------------------------------------------------------------------==//
4109// Single<->Double precision conversions
4110//===----------------------------------------------------------------------==//
4111
4112// NOTE: We use "vec" name suffix here to avoid confusion (e.g. input is a
4113// v4f32, output is v2f64--which goes in the name?)
4114
4115// Floating point extend single to double
4116// NOTE: Not sure if passing in v4f32 to FESDvec is correct since it
4117// operates on two double-word slots (i.e. 1st and 3rd fp numbers
4118// are ignored).
4119def FESDvec :
4120 RRForm_1<0b00011101110, (outs VECREG:$rT), (ins VECREG:$rA),
4121 "fesd\t$rT, $rA", SPrecFP,
4122 [(set (v2f64 VECREG:$rT), (fextend (v4f32 VECREG:$rA)))]>;
4123
4124def FESDf32 :
4125 RRForm_1<0b00011101110, (outs R64FP:$rT), (ins R32FP:$rA),
4126 "fesd\t$rT, $rA", SPrecFP,
4127 [(set R64FP:$rT, (fextend R32FP:$rA))]>;
4128
4129// Floating point round double to single
4130//def FRDSvec :
4131// RRForm_1<0b10011101110, (outs VECREG:$rT), (ins VECREG:$rA),
4132// "frds\t$rT, $rA,", SPrecFP,
4133// [(set (v4f32 R32FP:$rT), (fround (v2f64 R64FP:$rA)))]>;
4134
4135def FRDSf64 :
4136 RRForm_1<0b10011101110, (outs R32FP:$rT), (ins R64FP:$rA),
4137 "frds\t$rT, $rA", SPrecFP,
4138 [(set R32FP:$rT, (fround R64FP:$rA))]>;
4139
4140//ToDo include anyextend?
4141
4142//===----------------------------------------------------------------------==//
4143// Double precision floating point instructions
4144//===----------------------------------------------------------------------==//
4145def FAf64 :
4146 RRForm<0b00110011010, (outs R64FP:$rT), (ins R64FP:$rA, R64FP:$rB),
4147 "dfa\t$rT, $rA, $rB", DPrecFP,
4148 [(set R64FP:$rT, (fadd R64FP:$rA, R64FP:$rB))]>;
4149
4150def FAv2f64 :
4151 RRForm<0b00110011010, (outs VECREG:$rT), (ins VECREG:$rA, VECREG:$rB),
4152 "dfa\t$rT, $rA, $rB", DPrecFP,
4153 [(set (v2f64 VECREG:$rT), (fadd (v2f64 VECREG:$rA), (v2f64 VECREG:$rB)))]>;
4154
4155def FSf64 :
4156 RRForm<0b10100011010, (outs R64FP:$rT), (ins R64FP:$rA, R64FP:$rB),
4157 "dfs\t$rT, $rA, $rB", DPrecFP,
4158 [(set R64FP:$rT, (fsub R64FP:$rA, R64FP:$rB))]>;
4159
4160def FSv2f64 :
4161 RRForm<0b10100011010, (outs VECREG:$rT), (ins VECREG:$rA, VECREG:$rB),
4162 "dfs\t$rT, $rA, $rB", DPrecFP,
4163 [(set (v2f64 VECREG:$rT),
4164 (fsub (v2f64 VECREG:$rA), (v2f64 VECREG:$rB)))]>;
4165
4166def FMf64 :
4167 RRForm<0b01100011010, (outs R64FP:$rT), (ins R64FP:$rA, R64FP:$rB),
4168 "dfm\t$rT, $rA, $rB", DPrecFP,
4169 [(set R64FP:$rT, (fmul R64FP:$rA, R64FP:$rB))]>;
4170
4171def FMv2f64:
4172 RRForm<0b00100011010, (outs VECREG:$rT), (ins VECREG:$rA, VECREG:$rB),
4173 "dfm\t$rT, $rA, $rB", DPrecFP,
4174 [(set (v2f64 VECREG:$rT),
4175 (fmul (v2f64 VECREG:$rA), (v2f64 VECREG:$rB)))]>;
4176
4177def FMAf64:
4178 RRForm<0b00111010110, (outs R64FP:$rT),
4179 (ins R64FP:$rA, R64FP:$rB, R64FP:$rC),
4180 "dfma\t$rT, $rA, $rB", DPrecFP,
4181 [(set R64FP:$rT, (fadd R64FP:$rC, (fmul R64FP:$rA, R64FP:$rB)))]>,
4182 RegConstraint<"$rC = $rT">,
4183 NoEncode<"$rC">;
4184
4185def FMAv2f64:
4186 RRForm<0b00111010110, (outs VECREG:$rT),
4187 (ins VECREG:$rA, VECREG:$rB, VECREG:$rC),
4188 "dfma\t$rT, $rA, $rB", DPrecFP,
4189 [(set (v2f64 VECREG:$rT),
4190 (fadd (v2f64 VECREG:$rC),
4191 (fmul (v2f64 VECREG:$rA), (v2f64 VECREG:$rB))))]>,
4192 RegConstraint<"$rC = $rT">,
4193 NoEncode<"$rC">;
4194
4195def FMSf64 :
4196 RRForm<0b10111010110, (outs R64FP:$rT),
4197 (ins R64FP:$rA, R64FP:$rB, R64FP:$rC),
4198 "dfms\t$rT, $rA, $rB", DPrecFP,
4199 [(set R64FP:$rT, (fsub (fmul R64FP:$rA, R64FP:$rB), R64FP:$rC))]>,
4200 RegConstraint<"$rC = $rT">,
4201 NoEncode<"$rC">;
4202
4203def FMSv2f64 :
4204 RRForm<0b10111010110, (outs VECREG:$rT),
4205 (ins VECREG:$rA, VECREG:$rB, VECREG:$rC),
4206 "dfms\t$rT, $rA, $rB", DPrecFP,
4207 [(set (v2f64 VECREG:$rT),
4208 (fsub (fmul (v2f64 VECREG:$rA), (v2f64 VECREG:$rB)),
4209 (v2f64 VECREG:$rC)))]>;
4210
4211// FNMS: - (a * b - c)
4212// - (a * b) + c => c - (a * b)
4213def FNMSf64 :
4214 RRForm<0b01111010110, (outs R64FP:$rT),
4215 (ins R64FP:$rA, R64FP:$rB, R64FP:$rC),
4216 "dfnms\t$rT, $rA, $rB", DPrecFP,
4217 [(set R64FP:$rT, (fsub R64FP:$rC, (fmul R64FP:$rA, R64FP:$rB)))]>,
4218 RegConstraint<"$rC = $rT">,
4219 NoEncode<"$rC">;
4220
4221def : Pat<(fneg (fsub (fmul R64FP:$rA, R64FP:$rB), R64FP:$rC)),
4222 (FNMSf64 R64FP:$rA, R64FP:$rB, R64FP:$rC)>;
4223
4224def FNMSv2f64 :
4225 RRForm<0b01111010110, (outs VECREG:$rT),
4226 (ins VECREG:$rA, VECREG:$rB, VECREG:$rC),
4227 "dfnms\t$rT, $rA, $rB", DPrecFP,
Scott Michel06eabde2008-12-27 04:51:36 +00004228 [(set (v2f64 VECREG:$rT),
4229 (fsub (v2f64 VECREG:$rC),
4230 (fmul (v2f64 VECREG:$rA),
Scott Michel8b6b4202007-12-04 22:35:58 +00004231 (v2f64 VECREG:$rB))))]>,
4232 RegConstraint<"$rC = $rT">,
4233 NoEncode<"$rC">;
4234
4235def : Pat<(fneg (fsub (fmul (v2f64 VECREG:$rA), (v2f64 VECREG:$rB)),
4236 (v2f64 VECREG:$rC))),
4237 (FNMSv2f64 VECREG:$rA, VECREG:$rB, VECREG:$rC)>;
4238
4239// - (a * b + c)
4240// - (a * b) - c
4241def FNMAf64 :
4242 RRForm<0b11111010110, (outs R64FP:$rT),
4243 (ins R64FP:$rA, R64FP:$rB, R64FP:$rC),
4244 "dfnma\t$rT, $rA, $rB", DPrecFP,
4245 [(set R64FP:$rT, (fneg (fadd R64FP:$rC, (fmul R64FP:$rA, R64FP:$rB))))]>,
4246 RegConstraint<"$rC = $rT">,
4247 NoEncode<"$rC">;
4248
4249def FNMAv2f64 :
4250 RRForm<0b11111010110, (outs VECREG:$rT),
4251 (ins VECREG:$rA, VECREG:$rB, VECREG:$rC),
4252 "dfnma\t$rT, $rA, $rB", DPrecFP,
Scott Michel06eabde2008-12-27 04:51:36 +00004253 [(set (v2f64 VECREG:$rT),
4254 (fneg (fadd (v2f64 VECREG:$rC),
4255 (fmul (v2f64 VECREG:$rA),
Scott Michel8b6b4202007-12-04 22:35:58 +00004256 (v2f64 VECREG:$rB)))))]>,
4257 RegConstraint<"$rC = $rT">,
4258 NoEncode<"$rC">;
4259
4260//===----------------------------------------------------------------------==//
4261// Floating point negation and absolute value
4262//===----------------------------------------------------------------------==//
4263
4264def : Pat<(fneg (v4f32 VECREG:$rA)),
Scott Michel06eabde2008-12-27 04:51:36 +00004265 (XORfnegvec (v4f32 VECREG:$rA),
Scott Michel8b6b4202007-12-04 22:35:58 +00004266 (v4f32 (ILHUv4i32 0x8000)))>;
4267
4268def : Pat<(fneg R32FP:$rA),
4269 (XORfneg32 R32FP:$rA, (ILHUr32 0x8000))>;
4270
4271def : Pat<(fneg (v2f64 VECREG:$rA)),
4272 (XORfnegvec (v2f64 VECREG:$rA),
4273 (v2f64 (ANDBIv16i8 (FSMBIv16i8 0x8080), 0x80)))>;
4274
4275def : Pat<(fneg R64FP:$rA),
4276 (XORfneg64 R64FP:$rA,
4277 (ANDBIv16i8 (FSMBIv16i8 0x8080), 0x80))>;
4278
4279// Floating point absolute value
4280
4281def : Pat<(fabs R32FP:$rA),
4282 (ANDfabs32 R32FP:$rA, (IOHLr32 (ILHUr32 0x7fff), 0xffff))>;
4283
4284def : Pat<(fabs (v4f32 VECREG:$rA)),
4285 (ANDfabsvec (v4f32 VECREG:$rA),
4286 (v4f32 (ANDBIv16i8 (FSMBIv16i8 0xffff), 0x7f)))>;
4287
4288def : Pat<(fabs R64FP:$rA),
4289 (ANDfabs64 R64FP:$rA, (ANDBIv16i8 (FSMBIv16i8 0xffff), 0x7f))>;
4290
4291def : Pat<(fabs (v2f64 VECREG:$rA)),
4292 (ANDfabsvec (v2f64 VECREG:$rA),
4293 (v2f64 (ANDBIv16i8 (FSMBIv16i8 0xffff), 0x7f)))>;
4294
4295//===----------------------------------------------------------------------===//
Scott Michel61895fe2008-12-10 00:15:19 +00004296// Hint for branch instructions:
4297//===----------------------------------------------------------------------===//
4298
4299/* def HBR : SPUInstr<(outs), (ins), "hbr\t" */
4300
4301//===----------------------------------------------------------------------===//
Scott Michel8b6b4202007-12-04 22:35:58 +00004302// Execution, Load NOP (execute NOPs belong in even pipeline, load NOPs belong
4303// in the odd pipeline)
4304//===----------------------------------------------------------------------===//
4305
Scott Michel97872d32008-02-23 18:41:37 +00004306def ENOP : SPUInstr<(outs), (ins), "enop", ExecNOP> {
Scott Michel8b6b4202007-12-04 22:35:58 +00004307 let Pattern = [];
4308
4309 let Inst{0-10} = 0b10000000010;
4310 let Inst{11-17} = 0;
4311 let Inst{18-24} = 0;
4312 let Inst{25-31} = 0;
4313}
4314
Scott Michel97872d32008-02-23 18:41:37 +00004315def LNOP : SPUInstr<(outs), (ins), "lnop", LoadNOP> {
Scott Michel8b6b4202007-12-04 22:35:58 +00004316 let Pattern = [];
4317
4318 let Inst{0-10} = 0b10000000000;
4319 let Inst{11-17} = 0;
4320 let Inst{18-24} = 0;
4321 let Inst{25-31} = 0;
4322}
4323
4324//===----------------------------------------------------------------------===//
4325// Bit conversions (type conversions between vector/packed types)
4326// NOTE: Promotions are handled using the XS* instructions. Truncation
4327// is not handled.
4328//===----------------------------------------------------------------------===//
4329def : Pat<(v16i8 (bitconvert (v8i16 VECREG:$src))), (v16i8 VECREG:$src)>;
4330def : Pat<(v16i8 (bitconvert (v4i32 VECREG:$src))), (v16i8 VECREG:$src)>;
4331def : Pat<(v16i8 (bitconvert (v2i64 VECREG:$src))), (v16i8 VECREG:$src)>;
4332def : Pat<(v16i8 (bitconvert (v4f32 VECREG:$src))), (v16i8 VECREG:$src)>;
4333def : Pat<(v16i8 (bitconvert (v2f64 VECREG:$src))), (v16i8 VECREG:$src)>;
4334
4335def : Pat<(v8i16 (bitconvert (v16i8 VECREG:$src))), (v8i16 VECREG:$src)>;
4336def : Pat<(v8i16 (bitconvert (v4i32 VECREG:$src))), (v8i16 VECREG:$src)>;
4337def : Pat<(v8i16 (bitconvert (v2i64 VECREG:$src))), (v8i16 VECREG:$src)>;
4338def : Pat<(v8i16 (bitconvert (v4f32 VECREG:$src))), (v8i16 VECREG:$src)>;
4339def : Pat<(v8i16 (bitconvert (v2f64 VECREG:$src))), (v8i16 VECREG:$src)>;
4340
4341def : Pat<(v4i32 (bitconvert (v16i8 VECREG:$src))), (v4i32 VECREG:$src)>;
4342def : Pat<(v4i32 (bitconvert (v8i16 VECREG:$src))), (v4i32 VECREG:$src)>;
4343def : Pat<(v4i32 (bitconvert (v2i64 VECREG:$src))), (v4i32 VECREG:$src)>;
4344def : Pat<(v4i32 (bitconvert (v4f32 VECREG:$src))), (v4i32 VECREG:$src)>;
4345def : Pat<(v4i32 (bitconvert (v2f64 VECREG:$src))), (v4i32 VECREG:$src)>;
4346
4347def : Pat<(v2i64 (bitconvert (v16i8 VECREG:$src))), (v2i64 VECREG:$src)>;
4348def : Pat<(v2i64 (bitconvert (v8i16 VECREG:$src))), (v2i64 VECREG:$src)>;
4349def : Pat<(v2i64 (bitconvert (v4i32 VECREG:$src))), (v2i64 VECREG:$src)>;
4350def : Pat<(v2i64 (bitconvert (v4f32 VECREG:$src))), (v2i64 VECREG:$src)>;
4351def : Pat<(v2i64 (bitconvert (v2f64 VECREG:$src))), (v2i64 VECREG:$src)>;
4352
4353def : Pat<(v4f32 (bitconvert (v16i8 VECREG:$src))), (v4f32 VECREG:$src)>;
4354def : Pat<(v4f32 (bitconvert (v8i16 VECREG:$src))), (v4f32 VECREG:$src)>;
4355def : Pat<(v4f32 (bitconvert (v2i64 VECREG:$src))), (v4f32 VECREG:$src)>;
4356def : Pat<(v4f32 (bitconvert (v4i32 VECREG:$src))), (v4f32 VECREG:$src)>;
4357def : Pat<(v4f32 (bitconvert (v2f64 VECREG:$src))), (v4f32 VECREG:$src)>;
4358
4359def : Pat<(v2f64 (bitconvert (v16i8 VECREG:$src))), (v2f64 VECREG:$src)>;
4360def : Pat<(v2f64 (bitconvert (v8i16 VECREG:$src))), (v2f64 VECREG:$src)>;
4361def : Pat<(v2f64 (bitconvert (v4i32 VECREG:$src))), (v2f64 VECREG:$src)>;
4362def : Pat<(v2f64 (bitconvert (v2i64 VECREG:$src))), (v2f64 VECREG:$src)>;
4363def : Pat<(v2f64 (bitconvert (v2f64 VECREG:$src))), (v2f64 VECREG:$src)>;
4364
4365def : Pat<(f32 (bitconvert (i32 R32C:$src))), (f32 R32FP:$src)>;
Scott Michel754d8662007-12-20 00:44:13 +00004366def : Pat<(f64 (bitconvert (i64 R64C:$src))), (f64 R64FP:$src)>;
Scott Michel8b6b4202007-12-04 22:35:58 +00004367
4368//===----------------------------------------------------------------------===//
4369// Instruction patterns:
4370//===----------------------------------------------------------------------===//
4371
4372// General 32-bit constants:
4373def : Pat<(i32 imm:$imm),
4374 (IOHLr32 (ILHUr32 (HI16 imm:$imm)), (LO16 imm:$imm))>;
4375
4376// Single precision float constants:
Nate Begeman78125042008-02-14 18:43:04 +00004377def : Pat<(f32 fpimm:$imm),
Scott Michel8b6b4202007-12-04 22:35:58 +00004378 (IOHLf32 (ILHUf32 (HI16_f32 fpimm:$imm)), (LO16_f32 fpimm:$imm))>;
4379
4380// General constant 32-bit vectors
4381def : Pat<(v4i32 v4i32Imm:$imm),
Scott Michel6baba072008-03-05 23:02:02 +00004382 (IOHLv4i32 (v4i32 (ILHUv4i32 (HI16_vec v4i32Imm:$imm))),
4383 (LO16_vec v4i32Imm:$imm))>;
Scott Michel06eabde2008-12-27 04:51:36 +00004384
Scott Michel438be252007-12-17 22:32:34 +00004385// 8-bit constants
4386def : Pat<(i8 imm:$imm),
4387 (ILHr8 imm:$imm)>;
Scott Michel8b6b4202007-12-04 22:35:58 +00004388
4389//===----------------------------------------------------------------------===//
4390// Call instruction patterns:
4391//===----------------------------------------------------------------------===//
4392// Return void
4393def : Pat<(ret),
4394 (RET)>;
4395
4396//===----------------------------------------------------------------------===//
4397// Zero/Any/Sign extensions
4398//===----------------------------------------------------------------------===//
4399
Scott Michel8b6b4202007-12-04 22:35:58 +00004400// sext 8->32: Sign extend bytes to words
4401def : Pat<(sext_inreg R32C:$rSrc, i8),
4402 (XSHWr32 (XSBHr32 R32C:$rSrc))>;
4403
Scott Michel438be252007-12-17 22:32:34 +00004404def : Pat<(i32 (sext R8C:$rSrc)),
4405 (XSHWr16 (XSBHr8 R8C:$rSrc))>;
4406
Scott Michel2ef773a2009-01-06 03:36:14 +00004407// sext 8->64: Sign extend bytes to double word
4408def : Pat<(sext_inreg R64C:$rSrc, i8),
4409 (XSWDr64_inreg (XSHWr64 (XSBHr64 R64C:$rSrc)))>;
4410
4411def : Pat<(i64 (sext R8C:$rSrc)),
4412 (XSWDr64 (XSHWr16 (XSBHr8 R8C:$rSrc)))>;
4413
Scott Michel438be252007-12-17 22:32:34 +00004414// zext 8->16: Zero extend bytes to halfwords
4415def : Pat<(i16 (zext R8C:$rSrc)),
Scott Michel97872d32008-02-23 18:41:37 +00004416 (ANDHIi8i16 R8C:$rSrc, 0xff)>;
Scott Michel438be252007-12-17 22:32:34 +00004417
Scott Michel438be252007-12-17 22:32:34 +00004418// zext 8->32: Zero extend bytes to words
4419def : Pat<(i32 (zext R8C:$rSrc)),
Scott Michel97872d32008-02-23 18:41:37 +00004420 (ANDIi8i32 R8C:$rSrc, 0xff)>;
Scott Michel438be252007-12-17 22:32:34 +00004421
Scott Michel2ef773a2009-01-06 03:36:14 +00004422// zext 8->64: Zero extend bytes to double words
4423def : Pat<(i64 (zext R8C:$rSrc)),
4424 (ORi64_v2i64 (SELBv4i32 (ROTQMBYv4i32
4425 (ORv4i32_i32 (ANDIi8i32 R8C:$rSrc, 0xff)),
4426 0x4),
4427 (ILv4i32 0x0),
4428 (FSMBIv4i32 0x0f0f)))>;
4429
4430// anyext 8->16: Extend 8->16 bits, irrespective of sign, preserves high bits
Scott Michel438be252007-12-17 22:32:34 +00004431def : Pat<(i16 (anyext R8C:$rSrc)),
Scott Michel97872d32008-02-23 18:41:37 +00004432 (ORHIi8i16 R8C:$rSrc, 0)>;
Scott Michel438be252007-12-17 22:32:34 +00004433
Scott Michel2ef773a2009-01-06 03:36:14 +00004434// anyext 8->32: Extend 8->32 bits, irrespective of sign, preserves high bits
Scott Michel438be252007-12-17 22:32:34 +00004435def : Pat<(i32 (anyext R8C:$rSrc)),
Scott Michel97872d32008-02-23 18:41:37 +00004436 (ORIi8i32 R8C:$rSrc, 0)>;
Scott Michel438be252007-12-17 22:32:34 +00004437
Scott Michel2ef773a2009-01-06 03:36:14 +00004438// sext 16->64: Sign extend halfword to double word
4439def : Pat<(sext_inreg R64C:$rSrc, i16),
4440 (XSWDr64_inreg (XSHWr64 R64C:$rSrc))>;
4441
4442def : Pat<(sext R16C:$rSrc),
4443 (XSWDr64 (XSHWr16 R16C:$rSrc))>;
4444
Scott Michel97872d32008-02-23 18:41:37 +00004445// zext 16->32: Zero extend halfwords to words
Scott Michel8b6b4202007-12-04 22:35:58 +00004446def : Pat<(i32 (zext R16C:$rSrc)),
Scott Michel97872d32008-02-23 18:41:37 +00004447 (ANDi16i32 R16C:$rSrc, (ILAr32 0xffff))>;
Scott Michel8b6b4202007-12-04 22:35:58 +00004448
4449def : Pat<(i32 (zext (and R16C:$rSrc, 0xf))),
Scott Michel97872d32008-02-23 18:41:37 +00004450 (ANDIi16i32 R16C:$rSrc, 0xf)>;
Scott Michel8b6b4202007-12-04 22:35:58 +00004451
4452def : Pat<(i32 (zext (and R16C:$rSrc, 0xff))),
Scott Michel97872d32008-02-23 18:41:37 +00004453 (ANDIi16i32 R16C:$rSrc, 0xff)>;
Scott Michel8b6b4202007-12-04 22:35:58 +00004454
4455def : Pat<(i32 (zext (and R16C:$rSrc, 0xfff))),
Scott Michel97872d32008-02-23 18:41:37 +00004456 (ANDIi16i32 R16C:$rSrc, 0xfff)>;
Scott Michel8b6b4202007-12-04 22:35:58 +00004457
4458// anyext 16->32: Extend 16->32 bits, irrespective of sign
4459def : Pat<(i32 (anyext R16C:$rSrc)),
Scott Michel97872d32008-02-23 18:41:37 +00004460 (ORIi16i32 R16C:$rSrc, 0)>;
Scott Michel8b6b4202007-12-04 22:35:58 +00004461
4462//===----------------------------------------------------------------------===//
Scott Michel06eabde2008-12-27 04:51:36 +00004463// Truncates:
4464// These truncates are for the SPU's supported types (i8, i16, i32). i64 and
4465// above are custom lowered.
4466//===----------------------------------------------------------------------===//
4467
4468def : Pat<(i8 (trunc GPRC:$src)),
4469 (ORi8_v16i8
4470 (SHUFBgprc GPRC:$src, GPRC:$src,
4471 (IOHLv4i32 (ILHUv4i32 0x0f0f), 0x0f0f)))>;
4472
4473def : Pat<(i8 (trunc R64C:$src)),
4474 (ORi8_v16i8
4475 (SHUFBv2i64_m32
4476 (ORv2i64_i64 R64C:$src),
4477 (ORv2i64_i64 R64C:$src),
4478 (IOHLv4i32 (ILHUv4i32 0x0707), 0x0707)))>;
4479
4480def : Pat<(i8 (trunc R32C:$src)),
4481 (ORi8_v16i8
4482 (SHUFBv4i32_m32
4483 (ORv4i32_i32 R32C:$src),
4484 (ORv4i32_i32 R32C:$src),
4485 (IOHLv4i32 (ILHUv4i32 0x0303), 0x0303)))>;
4486
4487def : Pat<(i8 (trunc R16C:$src)),
4488 (ORi8_v16i8
4489 (SHUFBv4i32_m32
4490 (ORv8i16_i16 R16C:$src),
4491 (ORv8i16_i16 R16C:$src),
4492 (IOHLv4i32 (ILHUv4i32 0x0303), 0x0303)))>;
4493
4494def : Pat<(i16 (trunc GPRC:$src)),
4495 (ORi16_v8i16
4496 (SHUFBgprc GPRC:$src, GPRC:$src,
4497 (IOHLv4i32 (ILHUv4i32 0x0e0f), 0x0e0f)))>;
4498
4499def : Pat<(i16 (trunc R64C:$src)),
4500 (ORi16_v8i16
4501 (SHUFBv2i64_m32
4502 (ORv2i64_i64 R64C:$src),
4503 (ORv2i64_i64 R64C:$src),
4504 (IOHLv4i32 (ILHUv4i32 0x0607), 0x0607)))>;
4505
4506def : Pat<(i16 (trunc R32C:$src)),
4507 (ORi16_v8i16
4508 (SHUFBv4i32_m32
4509 (ORv4i32_i32 R32C:$src),
4510 (ORv4i32_i32 R32C:$src),
4511 (IOHLv4i32 (ILHUv4i32 0x0203), 0x0203)))>;
4512
4513def : Pat<(i32 (trunc GPRC:$src)),
4514 (ORi32_v4i32
4515 (SHUFBgprc GPRC:$src, GPRC:$src,
4516 (IOHLv4i32 (ILHUv4i32 0x0c0d), 0x0e0f)))>;
4517
4518def : Pat<(i32 (trunc R64C:$src)),
4519 (ORi32_v4i32
4520 (SHUFBv2i64_m32
4521 (ORv2i64_i64 R64C:$src),
4522 (ORv2i64_i64 R64C:$src),
4523 (IOHLv4i32 (ILHUv4i32 0x0405), 0x0607)))>;
4524
4525//===----------------------------------------------------------------------===//
Scott Michelf9f42e62008-01-29 02:16:57 +00004526// Address generation: SPU, like PPC, has to split addresses into high and
Scott Michel8b6b4202007-12-04 22:35:58 +00004527// low parts in order to load them into a register.
4528//===----------------------------------------------------------------------===//
4529
Scott Michelf9f42e62008-01-29 02:16:57 +00004530def : Pat<(SPUaform tglobaladdr:$in, 0), (ILAlsa tglobaladdr:$in)>;
4531def : Pat<(SPUaform texternalsym:$in, 0), (ILAlsa texternalsym:$in)>;
4532def : Pat<(SPUaform tjumptable:$in, 0), (ILAlsa tjumptable:$in)>;
4533def : Pat<(SPUaform tconstpool:$in, 0), (ILAlsa tconstpool:$in)>;
4534
4535def : Pat<(SPUindirect (SPUhi tglobaladdr:$in, 0),
4536 (SPUlo tglobaladdr:$in, 0)),
Scott Micheldbac4cf2008-01-11 02:53:15 +00004537 (IOHLlo (ILHUhi tglobaladdr:$in), tglobaladdr:$in)>;
Scott Michel394e26d2008-01-17 20:38:41 +00004538
Scott Michelf9f42e62008-01-29 02:16:57 +00004539def : Pat<(SPUindirect (SPUhi texternalsym:$in, 0),
4540 (SPUlo texternalsym:$in, 0)),
4541 (IOHLlo (ILHUhi texternalsym:$in), texternalsym:$in)>;
4542
4543def : Pat<(SPUindirect (SPUhi tjumptable:$in, 0),
4544 (SPUlo tjumptable:$in, 0)),
Scott Micheldbac4cf2008-01-11 02:53:15 +00004545 (IOHLlo (ILHUhi tjumptable:$in), tjumptable:$in)>;
Scott Michel394e26d2008-01-17 20:38:41 +00004546
Scott Michelf9f42e62008-01-29 02:16:57 +00004547def : Pat<(SPUindirect (SPUhi tconstpool:$in, 0),
4548 (SPUlo tconstpool:$in, 0)),
4549 (IOHLlo (ILHUhi tconstpool:$in), tconstpool:$in)>;
4550
4551def : Pat<(add (SPUhi tglobaladdr:$in, 0), (SPUlo tglobaladdr:$in, 0)),
4552 (IOHLlo (ILHUhi tglobaladdr:$in), tglobaladdr:$in)>;
4553
4554def : Pat<(add (SPUhi texternalsym:$in, 0), (SPUlo texternalsym:$in, 0)),
4555 (IOHLlo (ILHUhi texternalsym:$in), texternalsym:$in)>;
4556
4557def : Pat<(add (SPUhi tjumptable:$in, 0), (SPUlo tjumptable:$in, 0)),
4558 (IOHLlo (ILHUhi tjumptable:$in), tjumptable:$in)>;
4559
4560def : Pat<(add (SPUhi tconstpool:$in, 0), (SPUlo tconstpool:$in, 0)),
4561 (IOHLlo (ILHUhi tconstpool:$in), tconstpool:$in)>;
Scott Michel8b6b4202007-12-04 22:35:58 +00004562
Scott Michel8b6b4202007-12-04 22:35:58 +00004563// Instrinsics:
4564include "CellSDKIntrinsics.td"
Scott Michel4d07fb72008-12-30 23:28:25 +00004565// Various math operator instruction sequences
4566include "SPUMathInstr.td"
Scott Michel06eabde2008-12-27 04:51:36 +00004567// 64-bit "instructions"/support
4568include "SPU64InstrInfo.td"
Scott Michel2ef773a2009-01-06 03:36:14 +00004569// 128-bit "instructions"/support
4570include "SPU128InstrInfo.td"