blob: 6c8fc0c2a3224bdc8b87990964a924f7e14775de [file] [log] [blame]
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +00001//===-- RegAllocLinearScan.cpp - Linear Scan register allocator -----------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file implements a linear scan register allocator.
11//
12//===----------------------------------------------------------------------===//
Alkis Evlogimenos0d6c5b62004-02-24 08:58:30 +000013
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000014#define DEBUG_TYPE "regalloc"
Chris Lattnerb9805782005-08-23 22:27:31 +000015#include "VirtRegMap.h"
Lang Hames87e3bca2009-05-06 02:36:21 +000016#include "VirtRegRewriter.h"
Lang Hamese2b201b2009-05-18 19:03:16 +000017#include "Spiller.h"
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000018#include "llvm/Function.h"
Lang Hamesa937f222009-12-14 06:49:42 +000019#include "llvm/CodeGen/CalcSpillWeights.h"
Evan Cheng3f32d652008-06-04 09:18:41 +000020#include "llvm/CodeGen/LiveIntervalAnalysis.h"
21#include "llvm/CodeGen/LiveStackAnalysis.h"
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000022#include "llvm/CodeGen/MachineFunctionPass.h"
23#include "llvm/CodeGen/MachineInstr.h"
Evan Cheng22f07ff2007-12-11 02:09:15 +000024#include "llvm/CodeGen/MachineLoopInfo.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000025#include "llvm/CodeGen/MachineRegisterInfo.h"
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000026#include "llvm/CodeGen/Passes.h"
Jim Laskeyeb577ba2006-08-02 12:30:23 +000027#include "llvm/CodeGen/RegAllocRegistry.h"
David Greene2c17c4d2007-09-06 16:18:45 +000028#include "llvm/CodeGen/RegisterCoalescer.h"
Dan Gohman6f0d0242008-02-10 18:45:23 +000029#include "llvm/Target/TargetRegisterInfo.h"
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000030#include "llvm/Target/TargetMachine.h"
Owen Anderson95dad832008-10-07 20:22:28 +000031#include "llvm/Target/TargetOptions.h"
Evan Chengc92da382007-11-03 07:20:12 +000032#include "llvm/Target/TargetInstrInfo.h"
Chris Lattnerb9805782005-08-23 22:27:31 +000033#include "llvm/ADT/EquivalenceClasses.h"
Dan Gohmand68a0762009-01-05 17:59:02 +000034#include "llvm/ADT/SmallSet.h"
Reid Spencer551ccae2004-09-01 22:55:40 +000035#include "llvm/ADT/Statistic.h"
36#include "llvm/ADT/STLExtras.h"
Bill Wendlingc3115a02009-08-22 20:30:53 +000037#include "llvm/Support/Debug.h"
Torok Edwin7d696d82009-07-11 13:10:19 +000038#include "llvm/Support/ErrorHandling.h"
Daniel Dunbarce63ffb2009-07-25 00:23:56 +000039#include "llvm/Support/raw_ostream.h"
Alkis Evlogimenos843b1602004-02-15 10:24:21 +000040#include <algorithm>
Alkis Evlogimenos26f5a692004-05-30 07:24:39 +000041#include <set>
Alkis Evlogimenos53eb3732004-07-22 08:14:44 +000042#include <queue>
Duraid Madina30059612005-12-28 04:55:42 +000043#include <memory>
Jeff Cohen97af7512006-12-02 02:22:01 +000044#include <cmath>
Lang Hamesf41538d2009-06-02 16:53:25 +000045
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000046using namespace llvm;
47
Chris Lattnercd3245a2006-12-19 22:41:21 +000048STATISTIC(NumIters , "Number of iterations performed");
49STATISTIC(NumBacktracks, "Number of times we had to backtrack");
Evan Chengc92da382007-11-03 07:20:12 +000050STATISTIC(NumCoalesce, "Number of copies coalesced");
Evan Cheng206d1852009-04-20 08:01:12 +000051STATISTIC(NumDowngrade, "Number of registers downgraded");
Chris Lattnercd3245a2006-12-19 22:41:21 +000052
Evan Cheng3e172252008-06-20 21:45:16 +000053static cl::opt<bool>
54NewHeuristic("new-spilling-heuristic",
55 cl::desc("Use new spilling heuristic"),
56 cl::init(false), cl::Hidden);
57
Evan Chengf5cd4f02008-10-23 20:43:13 +000058static cl::opt<bool>
59PreSplitIntervals("pre-alloc-split",
60 cl::desc("Pre-register allocation live interval splitting"),
61 cl::init(false), cl::Hidden);
62
Jakob Stoklund Olesencf970362009-12-10 17:48:32 +000063static cl::opt<bool>
64TrivCoalesceEnds("trivial-coalesce-ends",
65 cl::desc("Attempt trivial coalescing of interval ends"),
66 cl::init(false), cl::Hidden);
67
Chris Lattnercd3245a2006-12-19 22:41:21 +000068static RegisterRegAlloc
Dan Gohmanb8cab922008-10-14 20:25:08 +000069linearscanRegAlloc("linearscan", "linear scan register allocator",
Chris Lattnercd3245a2006-12-19 22:41:21 +000070 createLinearScanRegisterAllocator);
71
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000072namespace {
David Greene7cfd3362009-11-19 15:55:49 +000073 // When we allocate a register, add it to a fixed-size queue of
74 // registers to skip in subsequent allocations. This trades a small
75 // amount of register pressure and increased spills for flexibility in
76 // the post-pass scheduler.
77 //
78 // Note that in a the number of registers used for reloading spills
79 // will be one greater than the value of this option.
80 //
81 // One big limitation of this is that it doesn't differentiate between
82 // different register classes. So on x86-64, if there is xmm register
83 // pressure, it can caused fewer GPRs to be held in the queue.
84 static cl::opt<unsigned>
85 NumRecentlyUsedRegs("linearscan-skip-count",
86 cl::desc("Number of registers for linearscan to remember to skip."),
87 cl::init(0),
88 cl::Hidden);
89
Nick Lewycky6726b6d2009-10-25 06:33:48 +000090 struct RALinScan : public MachineFunctionPass {
Devang Patel19974732007-05-03 01:11:54 +000091 static char ID;
David Greene7cfd3362009-11-19 15:55:49 +000092 RALinScan() : MachineFunctionPass(&ID) {
93 // Initialize the queue to record recently-used registers.
94 if (NumRecentlyUsedRegs > 0)
95 RecentRegs.resize(NumRecentlyUsedRegs, 0);
David Greenea96fc2f2009-11-20 21:13:27 +000096 RecentNext = RecentRegs.begin();
David Greene7cfd3362009-11-19 15:55:49 +000097 }
Devang Patel794fd752007-05-01 21:15:47 +000098
Chris Lattnercbb56252004-11-18 02:42:27 +000099 typedef std::pair<LiveInterval*, LiveInterval::iterator> IntervalPtr;
Owen Andersoncd1dcbd2008-08-15 18:49:41 +0000100 typedef SmallVector<IntervalPtr, 32> IntervalPtrs;
Chris Lattnercbb56252004-11-18 02:42:27 +0000101 private:
Chris Lattnerb9805782005-08-23 22:27:31 +0000102 /// RelatedRegClasses - This structure is built the first time a function is
103 /// compiled, and keeps track of which register classes have registers that
104 /// belong to multiple classes or have aliases that are in other classes.
105 EquivalenceClasses<const TargetRegisterClass*> RelatedRegClasses;
Owen Anderson97382162008-08-13 23:36:23 +0000106 DenseMap<unsigned, const TargetRegisterClass*> OneClassForEachPhysReg;
Chris Lattnerb9805782005-08-23 22:27:31 +0000107
Evan Cheng206d1852009-04-20 08:01:12 +0000108 // NextReloadMap - For each register in the map, it maps to the another
109 // register which is defined by a reload from the same stack slot and
110 // both reloads are in the same basic block.
111 DenseMap<unsigned, unsigned> NextReloadMap;
112
113 // DowngradedRegs - A set of registers which are being "downgraded", i.e.
114 // un-favored for allocation.
115 SmallSet<unsigned, 8> DowngradedRegs;
116
117 // DowngradeMap - A map from virtual registers to physical registers being
118 // downgraded for the virtual registers.
119 DenseMap<unsigned, unsigned> DowngradeMap;
120
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000121 MachineFunction* mf_;
Evan Cheng3e172252008-06-20 21:45:16 +0000122 MachineRegisterInfo* mri_;
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000123 const TargetMachine* tm_;
Dan Gohman6f0d0242008-02-10 18:45:23 +0000124 const TargetRegisterInfo* tri_;
Evan Chengc92da382007-11-03 07:20:12 +0000125 const TargetInstrInfo* tii_;
Evan Chengc92da382007-11-03 07:20:12 +0000126 BitVector allocatableRegs_;
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000127 LiveIntervals* li_;
Evan Cheng3f32d652008-06-04 09:18:41 +0000128 LiveStacks* ls_;
Evan Cheng22f07ff2007-12-11 02:09:15 +0000129 const MachineLoopInfo *loopInfo;
Chris Lattnercbb56252004-11-18 02:42:27 +0000130
131 /// handled_ - Intervals are added to the handled_ set in the order of their
132 /// start value. This is uses for backtracking.
133 std::vector<LiveInterval*> handled_;
134
135 /// fixed_ - Intervals that correspond to machine registers.
136 ///
137 IntervalPtrs fixed_;
138
139 /// active_ - Intervals that are currently being processed, and which have a
140 /// live range active for the current point.
141 IntervalPtrs active_;
142
143 /// inactive_ - Intervals that are currently being processed, but which have
144 /// a hold at the current point.
145 IntervalPtrs inactive_;
146
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000147 typedef std::priority_queue<LiveInterval*,
Owen Andersoncd1dcbd2008-08-15 18:49:41 +0000148 SmallVector<LiveInterval*, 64>,
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000149 greater_ptr<LiveInterval> > IntervalHeap;
150 IntervalHeap unhandled_;
Evan Cheng5b16cd22009-05-01 01:03:49 +0000151
152 /// regUse_ - Tracks register usage.
153 SmallVector<unsigned, 32> regUse_;
154 SmallVector<unsigned, 32> regUseBackUp_;
155
156 /// vrm_ - Tracks register assignments.
Owen Anderson49c8aa02009-03-13 05:55:11 +0000157 VirtRegMap* vrm_;
Evan Cheng5b16cd22009-05-01 01:03:49 +0000158
Lang Hames87e3bca2009-05-06 02:36:21 +0000159 std::auto_ptr<VirtRegRewriter> rewriter_;
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000160
Lang Hamese2b201b2009-05-18 19:03:16 +0000161 std::auto_ptr<Spiller> spiller_;
162
David Greene7cfd3362009-11-19 15:55:49 +0000163 // The queue of recently-used registers.
David Greenea96fc2f2009-11-20 21:13:27 +0000164 SmallVector<unsigned, 4> RecentRegs;
165 SmallVector<unsigned, 4>::iterator RecentNext;
David Greene7cfd3362009-11-19 15:55:49 +0000166
167 // Record that we just picked this register.
168 void recordRecentlyUsed(unsigned reg) {
169 assert(reg != 0 && "Recently used register is NOREG!");
170 if (!RecentRegs.empty()) {
David Greenea96fc2f2009-11-20 21:13:27 +0000171 *RecentNext++ = reg;
172 if (RecentNext == RecentRegs.end())
173 RecentNext = RecentRegs.begin();
David Greene7cfd3362009-11-19 15:55:49 +0000174 }
175 }
176
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000177 public:
178 virtual const char* getPassName() const {
179 return "Linear Scan Register Allocator";
180 }
181
182 virtual void getAnalysisUsage(AnalysisUsage &AU) const {
Dan Gohman845012e2009-07-31 23:37:33 +0000183 AU.setPreservesCFG();
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000184 AU.addRequired<LiveIntervals>();
Lang Hames233a60e2009-11-03 23:52:08 +0000185 AU.addPreserved<SlotIndexes>();
Owen Anderson95dad832008-10-07 20:22:28 +0000186 if (StrongPHIElim)
187 AU.addRequiredID(StrongPHIEliminationID);
David Greene2c17c4d2007-09-06 16:18:45 +0000188 // Make sure PassManager knows which analyses to make available
189 // to coalescing and which analyses coalescing invalidates.
190 AU.addRequiredTransitive<RegisterCoalescer>();
Lang Hamesa937f222009-12-14 06:49:42 +0000191 AU.addRequired<CalculateSpillWeights>();
Evan Chengf5cd4f02008-10-23 20:43:13 +0000192 if (PreSplitIntervals)
193 AU.addRequiredID(PreAllocSplittingID);
Evan Cheng3f32d652008-06-04 09:18:41 +0000194 AU.addRequired<LiveStacks>();
195 AU.addPreserved<LiveStacks>();
Evan Cheng22f07ff2007-12-11 02:09:15 +0000196 AU.addRequired<MachineLoopInfo>();
Bill Wendling67d65bb2008-01-04 20:54:55 +0000197 AU.addPreserved<MachineLoopInfo>();
Owen Anderson49c8aa02009-03-13 05:55:11 +0000198 AU.addRequired<VirtRegMap>();
199 AU.addPreserved<VirtRegMap>();
Bill Wendling67d65bb2008-01-04 20:54:55 +0000200 AU.addPreservedID(MachineDominatorsID);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000201 MachineFunctionPass::getAnalysisUsage(AU);
202 }
203
204 /// runOnMachineFunction - register allocate the whole function
205 bool runOnMachineFunction(MachineFunction&);
206
David Greene7cfd3362009-11-19 15:55:49 +0000207 // Determine if we skip this register due to its being recently used.
208 bool isRecentlyUsed(unsigned reg) const {
209 return std::find(RecentRegs.begin(), RecentRegs.end(), reg) !=
210 RecentRegs.end();
211 }
212
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000213 private:
214 /// linearScan - the linear scan algorithm
215 void linearScan();
216
Chris Lattnercbb56252004-11-18 02:42:27 +0000217 /// initIntervalSets - initialize the interval sets.
218 ///
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000219 void initIntervalSets();
220
Chris Lattnercbb56252004-11-18 02:42:27 +0000221 /// processActiveIntervals - expire old intervals and move non-overlapping
222 /// ones to the inactive list.
Lang Hames233a60e2009-11-03 23:52:08 +0000223 void processActiveIntervals(SlotIndex CurPoint);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000224
Chris Lattnercbb56252004-11-18 02:42:27 +0000225 /// processInactiveIntervals - expire old intervals and move overlapping
226 /// ones to the active list.
Lang Hames233a60e2009-11-03 23:52:08 +0000227 void processInactiveIntervals(SlotIndex CurPoint);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000228
Evan Cheng206d1852009-04-20 08:01:12 +0000229 /// hasNextReloadInterval - Return the next liveinterval that's being
230 /// defined by a reload from the same SS as the specified one.
231 LiveInterval *hasNextReloadInterval(LiveInterval *cur);
232
233 /// DowngradeRegister - Downgrade a register for allocation.
234 void DowngradeRegister(LiveInterval *li, unsigned Reg);
235
236 /// UpgradeRegister - Upgrade a register for allocation.
237 void UpgradeRegister(unsigned Reg);
238
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000239 /// assignRegOrStackSlotAtInterval - assign a register if one
240 /// is available, or spill.
241 void assignRegOrStackSlotAtInterval(LiveInterval* cur);
242
Evan Cheng5d088fe2009-03-23 22:57:19 +0000243 void updateSpillWeights(std::vector<float> &Weights,
244 unsigned reg, float weight,
245 const TargetRegisterClass *RC);
246
Evan Cheng3e172252008-06-20 21:45:16 +0000247 /// findIntervalsToSpill - Determine the intervals to spill for the
248 /// specified interval. It's passed the physical registers whose spill
249 /// weight is the lowest among all the registers whose live intervals
250 /// conflict with the interval.
251 void findIntervalsToSpill(LiveInterval *cur,
252 std::vector<std::pair<unsigned,float> > &Candidates,
253 unsigned NumCands,
254 SmallVector<LiveInterval*, 8> &SpillIntervals);
255
Evan Chengc92da382007-11-03 07:20:12 +0000256 /// attemptTrivialCoalescing - If a simple interval is defined by a copy,
257 /// try allocate the definition the same register as the source register
258 /// if the register is not defined during live time of the interval. This
259 /// eliminate a copy. This is used to coalesce copies which were not
260 /// coalesced away before allocation either due to dest and src being in
261 /// different register classes or because the coalescer was overly
262 /// conservative.
263 unsigned attemptTrivialCoalescing(LiveInterval &cur, unsigned Reg);
264
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000265 ///
Evan Cheng5b16cd22009-05-01 01:03:49 +0000266 /// Register usage / availability tracking helpers.
267 ///
268
269 void initRegUses() {
270 regUse_.resize(tri_->getNumRegs(), 0);
271 regUseBackUp_.resize(tri_->getNumRegs(), 0);
272 }
273
274 void finalizeRegUses() {
Evan Chengc781a242009-05-03 18:32:42 +0000275#ifndef NDEBUG
276 // Verify all the registers are "freed".
277 bool Error = false;
278 for (unsigned i = 0, e = tri_->getNumRegs(); i != e; ++i) {
279 if (regUse_[i] != 0) {
David Greene37277762010-01-05 01:25:20 +0000280 dbgs() << tri_->getName(i) << " is still in use!\n";
Evan Chengc781a242009-05-03 18:32:42 +0000281 Error = true;
282 }
283 }
284 if (Error)
Torok Edwinc23197a2009-07-14 16:55:14 +0000285 llvm_unreachable(0);
Evan Chengc781a242009-05-03 18:32:42 +0000286#endif
Evan Cheng5b16cd22009-05-01 01:03:49 +0000287 regUse_.clear();
288 regUseBackUp_.clear();
289 }
290
291 void addRegUse(unsigned physReg) {
292 assert(TargetRegisterInfo::isPhysicalRegister(physReg) &&
293 "should be physical register!");
294 ++regUse_[physReg];
295 for (const unsigned* as = tri_->getAliasSet(physReg); *as; ++as)
296 ++regUse_[*as];
297 }
298
299 void delRegUse(unsigned physReg) {
300 assert(TargetRegisterInfo::isPhysicalRegister(physReg) &&
301 "should be physical register!");
302 assert(regUse_[physReg] != 0);
303 --regUse_[physReg];
304 for (const unsigned* as = tri_->getAliasSet(physReg); *as; ++as) {
305 assert(regUse_[*as] != 0);
306 --regUse_[*as];
307 }
308 }
309
310 bool isRegAvail(unsigned physReg) const {
311 assert(TargetRegisterInfo::isPhysicalRegister(physReg) &&
312 "should be physical register!");
313 return regUse_[physReg] == 0;
314 }
315
316 void backUpRegUses() {
317 regUseBackUp_ = regUse_;
318 }
319
320 void restoreRegUses() {
321 regUse_ = regUseBackUp_;
322 }
323
324 ///
325 /// Register handling helpers.
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000326 ///
327
Chris Lattnercbb56252004-11-18 02:42:27 +0000328 /// getFreePhysReg - return a free physical register for this virtual
329 /// register interval if we have one, otherwise return 0.
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000330 unsigned getFreePhysReg(LiveInterval* cur);
Evan Cheng358dec52009-06-15 08:28:29 +0000331 unsigned getFreePhysReg(LiveInterval* cur,
332 const TargetRegisterClass *RC,
Evan Cheng206d1852009-04-20 08:01:12 +0000333 unsigned MaxInactiveCount,
334 SmallVector<unsigned, 256> &inactiveCounts,
335 bool SkipDGRegs);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000336
Chris Lattnerb9805782005-08-23 22:27:31 +0000337 void ComputeRelatedRegClasses();
338
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000339 template <typename ItTy>
340 void printIntervals(const char* const str, ItTy i, ItTy e) const {
Bill Wendlingc3115a02009-08-22 20:30:53 +0000341 DEBUG({
342 if (str)
David Greene37277762010-01-05 01:25:20 +0000343 dbgs() << str << " intervals:\n";
Bill Wendlingc3115a02009-08-22 20:30:53 +0000344
345 for (; i != e; ++i) {
David Greene37277762010-01-05 01:25:20 +0000346 dbgs() << "\t" << *i->first << " -> ";
Bill Wendlingc3115a02009-08-22 20:30:53 +0000347
348 unsigned reg = i->first->reg;
349 if (TargetRegisterInfo::isVirtualRegister(reg))
350 reg = vrm_->getPhys(reg);
351
David Greene37277762010-01-05 01:25:20 +0000352 dbgs() << tri_->getName(reg) << '\n';
Bill Wendlingc3115a02009-08-22 20:30:53 +0000353 }
354 });
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000355 }
356 };
Bill Wendlinge23e00d2007-05-08 19:02:46 +0000357 char RALinScan::ID = 0;
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000358}
359
Evan Cheng3f32d652008-06-04 09:18:41 +0000360static RegisterPass<RALinScan>
361X("linearscan-regalloc", "Linear Scan Register Allocator");
362
Bill Wendlinge23e00d2007-05-08 19:02:46 +0000363void RALinScan::ComputeRelatedRegClasses() {
Chris Lattnerb9805782005-08-23 22:27:31 +0000364 // First pass, add all reg classes to the union, and determine at least one
365 // reg class that each register is in.
366 bool HasAliases = false;
Evan Cheng206d1852009-04-20 08:01:12 +0000367 for (TargetRegisterInfo::regclass_iterator RCI = tri_->regclass_begin(),
368 E = tri_->regclass_end(); RCI != E; ++RCI) {
Chris Lattnerb9805782005-08-23 22:27:31 +0000369 RelatedRegClasses.insert(*RCI);
370 for (TargetRegisterClass::iterator I = (*RCI)->begin(), E = (*RCI)->end();
371 I != E; ++I) {
Evan Cheng206d1852009-04-20 08:01:12 +0000372 HasAliases = HasAliases || *tri_->getAliasSet(*I) != 0;
Chris Lattnerb9805782005-08-23 22:27:31 +0000373
374 const TargetRegisterClass *&PRC = OneClassForEachPhysReg[*I];
375 if (PRC) {
376 // Already processed this register. Just make sure we know that
377 // multiple register classes share a register.
378 RelatedRegClasses.unionSets(PRC, *RCI);
379 } else {
380 PRC = *RCI;
381 }
382 }
383 }
384
385 // Second pass, now that we know conservatively what register classes each reg
386 // belongs to, add info about aliases. We don't need to do this for targets
387 // without register aliases.
388 if (HasAliases)
Owen Anderson97382162008-08-13 23:36:23 +0000389 for (DenseMap<unsigned, const TargetRegisterClass*>::iterator
Chris Lattnerb9805782005-08-23 22:27:31 +0000390 I = OneClassForEachPhysReg.begin(), E = OneClassForEachPhysReg.end();
391 I != E; ++I)
Evan Cheng206d1852009-04-20 08:01:12 +0000392 for (const unsigned *AS = tri_->getAliasSet(I->first); *AS; ++AS)
Chris Lattnerb9805782005-08-23 22:27:31 +0000393 RelatedRegClasses.unionSets(I->second, OneClassForEachPhysReg[*AS]);
394}
395
Jakob Stoklund Olesencf970362009-12-10 17:48:32 +0000396/// attemptTrivialCoalescing - If a simple interval is defined by a copy, try
397/// allocate the definition the same register as the source register if the
398/// register is not defined during live time of the interval. If the interval is
399/// killed by a copy, try to use the destination register. This eliminates a
400/// copy. This is used to coalesce copies which were not coalesced away before
401/// allocation either due to dest and src being in different register classes or
402/// because the coalescer was overly conservative.
Evan Chengc92da382007-11-03 07:20:12 +0000403unsigned RALinScan::attemptTrivialCoalescing(LiveInterval &cur, unsigned Reg) {
Evan Cheng90f95f82009-06-14 20:22:55 +0000404 unsigned Preference = vrm_->getRegAllocPref(cur.reg);
405 if ((Preference && Preference == Reg) || !cur.containsOneValue())
Evan Chengc92da382007-11-03 07:20:12 +0000406 return Reg;
407
Jakob Stoklund Olesencf970362009-12-10 17:48:32 +0000408 // We cannot handle complicated live ranges. Simple linear stuff only.
409 if (cur.ranges.size() != 1)
Evan Chengc92da382007-11-03 07:20:12 +0000410 return Reg;
Jakob Stoklund Olesencf970362009-12-10 17:48:32 +0000411
412 const LiveRange &range = cur.ranges.front();
413
414 VNInfo *vni = range.valno;
415 if (vni->isUnused())
Bill Wendlingdc492e02009-12-05 07:30:23 +0000416 return Reg;
Jakob Stoklund Olesencf970362009-12-10 17:48:32 +0000417
418 unsigned CandReg;
419 {
420 MachineInstr *CopyMI;
421 unsigned SrcReg, DstReg, SrcSubReg, DstSubReg;
422 if (vni->def != SlotIndex() && vni->isDefAccurate() &&
423 (CopyMI = li_->getInstructionFromIndex(vni->def)) &&
424 tii_->isMoveInstr(*CopyMI, SrcReg, DstReg, SrcSubReg, DstSubReg))
425 // Defined by a copy, try to extend SrcReg forward
426 CandReg = SrcReg;
427 else if (TrivCoalesceEnds &&
428 (CopyMI =
429 li_->getInstructionFromIndex(range.end.getBaseIndex())) &&
430 tii_->isMoveInstr(*CopyMI, SrcReg, DstReg, SrcSubReg, DstSubReg) &&
431 cur.reg == SrcReg)
432 // Only used by a copy, try to extend DstReg backwards
433 CandReg = DstReg;
434 else
Evan Chengc92da382007-11-03 07:20:12 +0000435 return Reg;
Anton Korobeynikov4aefd6b2008-02-20 12:07:57 +0000436 }
Jakob Stoklund Olesencf970362009-12-10 17:48:32 +0000437
438 if (TargetRegisterInfo::isVirtualRegister(CandReg)) {
439 if (!vrm_->isAssignedReg(CandReg))
440 return Reg;
441 CandReg = vrm_->getPhys(CandReg);
442 }
443 if (Reg == CandReg)
Evan Chengc92da382007-11-03 07:20:12 +0000444 return Reg;
445
Evan Cheng841ee1a2008-09-18 22:38:47 +0000446 const TargetRegisterClass *RC = mri_->getRegClass(cur.reg);
Jakob Stoklund Olesencf970362009-12-10 17:48:32 +0000447 if (!RC->contains(CandReg))
448 return Reg;
449
450 if (li_->conflictsWithPhysReg(cur, *vrm_, CandReg))
Evan Chengc92da382007-11-03 07:20:12 +0000451 return Reg;
452
Bill Wendlingdc492e02009-12-05 07:30:23 +0000453 // Try to coalesce.
David Greene37277762010-01-05 01:25:20 +0000454 DEBUG(dbgs() << "Coalescing: " << cur << " -> " << tri_->getName(CandReg)
Jakob Stoklund Olesencf970362009-12-10 17:48:32 +0000455 << '\n');
456 vrm_->clearVirt(cur.reg);
457 vrm_->assignVirt2Phys(cur.reg, CandReg);
Bill Wendlingdc492e02009-12-05 07:30:23 +0000458
Jakob Stoklund Olesencf970362009-12-10 17:48:32 +0000459 ++NumCoalesce;
460 return CandReg;
Evan Chengc92da382007-11-03 07:20:12 +0000461}
462
Bill Wendlinge23e00d2007-05-08 19:02:46 +0000463bool RALinScan::runOnMachineFunction(MachineFunction &fn) {
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000464 mf_ = &fn;
Evan Cheng3e172252008-06-20 21:45:16 +0000465 mri_ = &fn.getRegInfo();
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000466 tm_ = &fn.getTarget();
Dan Gohman6f0d0242008-02-10 18:45:23 +0000467 tri_ = tm_->getRegisterInfo();
Evan Chengc92da382007-11-03 07:20:12 +0000468 tii_ = tm_->getInstrInfo();
Dan Gohman6f0d0242008-02-10 18:45:23 +0000469 allocatableRegs_ = tri_->getAllocatableSet(fn);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000470 li_ = &getAnalysis<LiveIntervals>();
Evan Cheng3f32d652008-06-04 09:18:41 +0000471 ls_ = &getAnalysis<LiveStacks>();
Evan Cheng22f07ff2007-12-11 02:09:15 +0000472 loopInfo = &getAnalysis<MachineLoopInfo>();
Chris Lattnerf348e3a2004-11-18 04:33:31 +0000473
David Greene2c17c4d2007-09-06 16:18:45 +0000474 // We don't run the coalescer here because we have no reason to
475 // interact with it. If the coalescer requires interaction, it
476 // won't do anything. If it doesn't require interaction, we assume
477 // it was run as a separate pass.
478
Chris Lattnerb9805782005-08-23 22:27:31 +0000479 // If this is the first function compiled, compute the related reg classes.
480 if (RelatedRegClasses.empty())
481 ComputeRelatedRegClasses();
Evan Cheng5b16cd22009-05-01 01:03:49 +0000482
483 // Also resize register usage trackers.
484 initRegUses();
485
Owen Anderson49c8aa02009-03-13 05:55:11 +0000486 vrm_ = &getAnalysis<VirtRegMap>();
Lang Hames87e3bca2009-05-06 02:36:21 +0000487 if (!rewriter_.get()) rewriter_.reset(createVirtRegRewriter());
Lang Hamese2b201b2009-05-18 19:03:16 +0000488
Lang Hames8783e402009-11-20 00:53:30 +0000489 spiller_.reset(createSpiller(mf_, li_, loopInfo, vrm_));
Lang Hamesf41538d2009-06-02 16:53:25 +0000490
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000491 initIntervalSets();
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000492
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000493 linearScan();
Alkis Evlogimenos0d6c5b62004-02-24 08:58:30 +0000494
Chris Lattnerb0f31bf2005-01-23 22:45:13 +0000495 // Rewrite spill code and update the PhysRegsUsed set.
Lang Hames87e3bca2009-05-06 02:36:21 +0000496 rewriter_->runOnMachineFunction(*mf_, *vrm_, li_);
Chris Lattnercbb56252004-11-18 02:42:27 +0000497
Dan Gohman51cd9d62008-06-23 23:51:16 +0000498 assert(unhandled_.empty() && "Unhandled live intervals remain!");
Evan Cheng5b16cd22009-05-01 01:03:49 +0000499
500 finalizeRegUses();
501
Chris Lattnercbb56252004-11-18 02:42:27 +0000502 fixed_.clear();
503 active_.clear();
504 inactive_.clear();
505 handled_.clear();
Evan Cheng206d1852009-04-20 08:01:12 +0000506 NextReloadMap.clear();
507 DowngradedRegs.clear();
508 DowngradeMap.clear();
Lang Hamesf41538d2009-06-02 16:53:25 +0000509 spiller_.reset(0);
Chris Lattnercbb56252004-11-18 02:42:27 +0000510
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000511 return true;
Alkis Evlogimenos0d6c5b62004-02-24 08:58:30 +0000512}
513
Chris Lattnerc8b9f332004-11-18 06:01:45 +0000514/// initIntervalSets - initialize the interval sets.
515///
Bill Wendlinge23e00d2007-05-08 19:02:46 +0000516void RALinScan::initIntervalSets()
Chris Lattnerc8b9f332004-11-18 06:01:45 +0000517{
518 assert(unhandled_.empty() && fixed_.empty() &&
519 active_.empty() && inactive_.empty() &&
520 "interval sets should be empty on initialization");
521
Owen Andersoncd1dcbd2008-08-15 18:49:41 +0000522 handled_.reserve(li_->getNumIntervals());
523
Chris Lattnerc8b9f332004-11-18 06:01:45 +0000524 for (LiveIntervals::iterator i = li_->begin(), e = li_->end(); i != e; ++i) {
Owen Anderson03857b22008-08-13 21:49:13 +0000525 if (TargetRegisterInfo::isPhysicalRegister(i->second->reg)) {
Lang Hames233a60e2009-11-03 23:52:08 +0000526 if (!i->second->empty()) {
527 mri_->setPhysRegUsed(i->second->reg);
528 fixed_.push_back(std::make_pair(i->second, i->second->begin()));
529 }
530 } else {
531 if (i->second->empty()) {
532 assignRegOrStackSlotAtInterval(i->second);
533 }
534 else
535 unhandled_.push(i->second);
536 }
Chris Lattnerc8b9f332004-11-18 06:01:45 +0000537 }
538}
539
Bill Wendlingc3115a02009-08-22 20:30:53 +0000540void RALinScan::linearScan() {
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000541 // linear scan algorithm
Bill Wendlingc3115a02009-08-22 20:30:53 +0000542 DEBUG({
David Greene37277762010-01-05 01:25:20 +0000543 dbgs() << "********** LINEAR SCAN **********\n"
Bill Wendlingc3115a02009-08-22 20:30:53 +0000544 << "********** Function: "
545 << mf_->getFunction()->getName() << '\n';
546 printIntervals("fixed", fixed_.begin(), fixed_.end());
547 });
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000548
549 while (!unhandled_.empty()) {
550 // pick the interval with the earliest start point
551 LiveInterval* cur = unhandled_.top();
552 unhandled_.pop();
Evan Cheng11923cc2007-10-16 21:09:14 +0000553 ++NumIters;
David Greene37277762010-01-05 01:25:20 +0000554 DEBUG(dbgs() << "\n*** CURRENT ***: " << *cur << '\n');
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000555
Lang Hames233a60e2009-11-03 23:52:08 +0000556 assert(!cur->empty() && "Empty interval in unhandled set.");
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000557
Lang Hames233a60e2009-11-03 23:52:08 +0000558 processActiveIntervals(cur->beginIndex());
559 processInactiveIntervals(cur->beginIndex());
560
561 assert(TargetRegisterInfo::isVirtualRegister(cur->reg) &&
562 "Can only allocate virtual registers!");
Misha Brukmanedf128a2005-04-21 22:36:52 +0000563
Chris Lattnerc8b9f332004-11-18 06:01:45 +0000564 // Allocating a virtual register. try to find a free
565 // physical register or spill an interval (possibly this one) in order to
566 // assign it one.
567 assignRegOrStackSlotAtInterval(cur);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000568
Bill Wendlingc3115a02009-08-22 20:30:53 +0000569 DEBUG({
570 printIntervals("active", active_.begin(), active_.end());
571 printIntervals("inactive", inactive_.begin(), inactive_.end());
572 });
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000573 }
Alkis Evlogimenos7d629b52004-01-07 09:20:58 +0000574
Evan Cheng5b16cd22009-05-01 01:03:49 +0000575 // Expire any remaining active intervals
Evan Cheng11923cc2007-10-16 21:09:14 +0000576 while (!active_.empty()) {
577 IntervalPtr &IP = active_.back();
578 unsigned reg = IP.first->reg;
David Greene37277762010-01-05 01:25:20 +0000579 DEBUG(dbgs() << "\tinterval " << *IP.first << " expired\n");
Dan Gohman6f0d0242008-02-10 18:45:23 +0000580 assert(TargetRegisterInfo::isVirtualRegister(reg) &&
Chris Lattnerc8b9f332004-11-18 06:01:45 +0000581 "Can only allocate virtual registers!");
582 reg = vrm_->getPhys(reg);
Evan Cheng5b16cd22009-05-01 01:03:49 +0000583 delRegUse(reg);
Evan Cheng11923cc2007-10-16 21:09:14 +0000584 active_.pop_back();
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000585 }
Alkis Evlogimenos7d629b52004-01-07 09:20:58 +0000586
Evan Cheng5b16cd22009-05-01 01:03:49 +0000587 // Expire any remaining inactive intervals
Bill Wendlingc3115a02009-08-22 20:30:53 +0000588 DEBUG({
589 for (IntervalPtrs::reverse_iterator
590 i = inactive_.rbegin(); i != inactive_.rend(); ++i)
David Greene37277762010-01-05 01:25:20 +0000591 dbgs() << "\tinterval " << *i->first << " expired\n";
Bill Wendlingc3115a02009-08-22 20:30:53 +0000592 });
Evan Cheng11923cc2007-10-16 21:09:14 +0000593 inactive_.clear();
Alkis Evlogimenosb7be1152004-01-13 20:42:08 +0000594
Evan Cheng81a03822007-11-17 00:40:40 +0000595 // Add live-ins to every BB except for entry. Also perform trivial coalescing.
Evan Cheng3f4b80e2007-10-17 02:12:22 +0000596 MachineFunction::iterator EntryMBB = mf_->begin();
Evan Chenga5bfc972007-10-17 06:53:44 +0000597 SmallVector<MachineBasicBlock*, 8> LiveInMBBs;
Evan Cheng3f4b80e2007-10-17 02:12:22 +0000598 for (LiveIntervals::iterator i = li_->begin(), e = li_->end(); i != e; ++i) {
Owen Anderson03857b22008-08-13 21:49:13 +0000599 LiveInterval &cur = *i->second;
Evan Cheng3f4b80e2007-10-17 02:12:22 +0000600 unsigned Reg = 0;
Dan Gohman6f0d0242008-02-10 18:45:23 +0000601 bool isPhys = TargetRegisterInfo::isPhysicalRegister(cur.reg);
Evan Cheng81a03822007-11-17 00:40:40 +0000602 if (isPhys)
Owen Anderson03857b22008-08-13 21:49:13 +0000603 Reg = cur.reg;
Evan Cheng3f4b80e2007-10-17 02:12:22 +0000604 else if (vrm_->isAssignedReg(cur.reg))
Evan Chengc92da382007-11-03 07:20:12 +0000605 Reg = attemptTrivialCoalescing(cur, vrm_->getPhys(cur.reg));
Evan Cheng3f4b80e2007-10-17 02:12:22 +0000606 if (!Reg)
607 continue;
Evan Cheng81a03822007-11-17 00:40:40 +0000608 // Ignore splited live intervals.
609 if (!isPhys && vrm_->getPreSplitReg(cur.reg))
610 continue;
Evan Cheng550aacb2009-06-04 20:28:22 +0000611
Evan Cheng3f4b80e2007-10-17 02:12:22 +0000612 for (LiveInterval::Ranges::const_iterator I = cur.begin(), E = cur.end();
613 I != E; ++I) {
614 const LiveRange &LR = *I;
Evan Chengd0e32c52008-10-29 05:06:14 +0000615 if (li_->findLiveInMBBs(LR.start, LR.end, LiveInMBBs)) {
Evan Cheng3f4b80e2007-10-17 02:12:22 +0000616 for (unsigned i = 0, e = LiveInMBBs.size(); i != e; ++i)
Evan Cheng073e7e52009-06-04 20:53:36 +0000617 if (LiveInMBBs[i] != EntryMBB) {
618 assert(TargetRegisterInfo::isPhysicalRegister(Reg) &&
619 "Adding a virtual register to livein set?");
Evan Cheng3f4b80e2007-10-17 02:12:22 +0000620 LiveInMBBs[i]->addLiveIn(Reg);
Evan Cheng073e7e52009-06-04 20:53:36 +0000621 }
Evan Chenga5bfc972007-10-17 06:53:44 +0000622 LiveInMBBs.clear();
Evan Cheng9fc508f2007-02-16 09:05:02 +0000623 }
624 }
625 }
626
David Greene37277762010-01-05 01:25:20 +0000627 DEBUG(dbgs() << *vrm_);
Evan Chengc781a242009-05-03 18:32:42 +0000628
629 // Look for physical registers that end up not being allocated even though
630 // register allocator had to spill other registers in its register class.
631 if (ls_->getNumIntervals() == 0)
632 return;
Evan Cheng90f95f82009-06-14 20:22:55 +0000633 if (!vrm_->FindUnusedRegisters(li_))
Evan Chengc781a242009-05-03 18:32:42 +0000634 return;
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000635}
636
Chris Lattnercbb56252004-11-18 02:42:27 +0000637/// processActiveIntervals - expire old intervals and move non-overlapping ones
638/// to the inactive list.
Lang Hames233a60e2009-11-03 23:52:08 +0000639void RALinScan::processActiveIntervals(SlotIndex CurPoint)
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000640{
David Greene37277762010-01-05 01:25:20 +0000641 DEBUG(dbgs() << "\tprocessing active intervals:\n");
Chris Lattner23b71c12004-11-18 01:29:39 +0000642
Chris Lattnercbb56252004-11-18 02:42:27 +0000643 for (unsigned i = 0, e = active_.size(); i != e; ++i) {
644 LiveInterval *Interval = active_[i].first;
645 LiveInterval::iterator IntervalPos = active_[i].second;
646 unsigned reg = Interval->reg;
Alkis Evlogimenosed543732004-09-01 22:52:29 +0000647
Chris Lattnercbb56252004-11-18 02:42:27 +0000648 IntervalPos = Interval->advanceTo(IntervalPos, CurPoint);
649
650 if (IntervalPos == Interval->end()) { // Remove expired intervals.
David Greene37277762010-01-05 01:25:20 +0000651 DEBUG(dbgs() << "\t\tinterval " << *Interval << " expired\n");
Dan Gohman6f0d0242008-02-10 18:45:23 +0000652 assert(TargetRegisterInfo::isVirtualRegister(reg) &&
Chris Lattnerc8b9f332004-11-18 06:01:45 +0000653 "Can only allocate virtual registers!");
654 reg = vrm_->getPhys(reg);
Evan Cheng5b16cd22009-05-01 01:03:49 +0000655 delRegUse(reg);
Chris Lattnercbb56252004-11-18 02:42:27 +0000656
657 // Pop off the end of the list.
658 active_[i] = active_.back();
659 active_.pop_back();
660 --i; --e;
Misha Brukmanedf128a2005-04-21 22:36:52 +0000661
Chris Lattnercbb56252004-11-18 02:42:27 +0000662 } else if (IntervalPos->start > CurPoint) {
663 // Move inactive intervals to inactive list.
David Greene37277762010-01-05 01:25:20 +0000664 DEBUG(dbgs() << "\t\tinterval " << *Interval << " inactive\n");
Dan Gohman6f0d0242008-02-10 18:45:23 +0000665 assert(TargetRegisterInfo::isVirtualRegister(reg) &&
Chris Lattnerc8b9f332004-11-18 06:01:45 +0000666 "Can only allocate virtual registers!");
667 reg = vrm_->getPhys(reg);
Evan Cheng5b16cd22009-05-01 01:03:49 +0000668 delRegUse(reg);
Chris Lattnercbb56252004-11-18 02:42:27 +0000669 // add to inactive.
670 inactive_.push_back(std::make_pair(Interval, IntervalPos));
671
672 // Pop off the end of the list.
673 active_[i] = active_.back();
674 active_.pop_back();
675 --i; --e;
676 } else {
677 // Otherwise, just update the iterator position.
678 active_[i].second = IntervalPos;
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000679 }
680 }
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000681}
682
Chris Lattnercbb56252004-11-18 02:42:27 +0000683/// processInactiveIntervals - expire old intervals and move overlapping
684/// ones to the active list.
Lang Hames233a60e2009-11-03 23:52:08 +0000685void RALinScan::processInactiveIntervals(SlotIndex CurPoint)
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000686{
David Greene37277762010-01-05 01:25:20 +0000687 DEBUG(dbgs() << "\tprocessing inactive intervals:\n");
Chris Lattner365b95f2004-11-18 04:13:02 +0000688
Chris Lattnercbb56252004-11-18 02:42:27 +0000689 for (unsigned i = 0, e = inactive_.size(); i != e; ++i) {
690 LiveInterval *Interval = inactive_[i].first;
691 LiveInterval::iterator IntervalPos = inactive_[i].second;
692 unsigned reg = Interval->reg;
Chris Lattner23b71c12004-11-18 01:29:39 +0000693
Chris Lattnercbb56252004-11-18 02:42:27 +0000694 IntervalPos = Interval->advanceTo(IntervalPos, CurPoint);
Misha Brukmanedf128a2005-04-21 22:36:52 +0000695
Chris Lattnercbb56252004-11-18 02:42:27 +0000696 if (IntervalPos == Interval->end()) { // remove expired intervals.
David Greene37277762010-01-05 01:25:20 +0000697 DEBUG(dbgs() << "\t\tinterval " << *Interval << " expired\n");
Alkis Evlogimenos169cfd02003-12-21 05:43:40 +0000698
Chris Lattnercbb56252004-11-18 02:42:27 +0000699 // Pop off the end of the list.
700 inactive_[i] = inactive_.back();
701 inactive_.pop_back();
702 --i; --e;
703 } else if (IntervalPos->start <= CurPoint) {
704 // move re-activated intervals in active list
David Greene37277762010-01-05 01:25:20 +0000705 DEBUG(dbgs() << "\t\tinterval " << *Interval << " active\n");
Dan Gohman6f0d0242008-02-10 18:45:23 +0000706 assert(TargetRegisterInfo::isVirtualRegister(reg) &&
Chris Lattnerc8b9f332004-11-18 06:01:45 +0000707 "Can only allocate virtual registers!");
708 reg = vrm_->getPhys(reg);
Evan Cheng5b16cd22009-05-01 01:03:49 +0000709 addRegUse(reg);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000710 // add to active
Chris Lattnercbb56252004-11-18 02:42:27 +0000711 active_.push_back(std::make_pair(Interval, IntervalPos));
712
713 // Pop off the end of the list.
714 inactive_[i] = inactive_.back();
715 inactive_.pop_back();
716 --i; --e;
717 } else {
718 // Otherwise, just update the iterator position.
719 inactive_[i].second = IntervalPos;
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000720 }
721 }
Alkis Evlogimenos169cfd02003-12-21 05:43:40 +0000722}
723
Chris Lattnercbb56252004-11-18 02:42:27 +0000724/// updateSpillWeights - updates the spill weights of the specifed physical
725/// register and its weight.
Evan Cheng5d088fe2009-03-23 22:57:19 +0000726void RALinScan::updateSpillWeights(std::vector<float> &Weights,
727 unsigned reg, float weight,
728 const TargetRegisterClass *RC) {
729 SmallSet<unsigned, 4> Processed;
730 SmallSet<unsigned, 4> SuperAdded;
731 SmallVector<unsigned, 4> Supers;
Chris Lattnerc8b9f332004-11-18 06:01:45 +0000732 Weights[reg] += weight;
Evan Cheng5d088fe2009-03-23 22:57:19 +0000733 Processed.insert(reg);
734 for (const unsigned* as = tri_->getAliasSet(reg); *as; ++as) {
Chris Lattnerc8b9f332004-11-18 06:01:45 +0000735 Weights[*as] += weight;
Evan Cheng5d088fe2009-03-23 22:57:19 +0000736 Processed.insert(*as);
737 if (tri_->isSubRegister(*as, reg) &&
738 SuperAdded.insert(*as) &&
739 RC->contains(*as)) {
740 Supers.push_back(*as);
741 }
742 }
743
744 // If the alias is a super-register, and the super-register is in the
745 // register class we are trying to allocate. Then add the weight to all
746 // sub-registers of the super-register even if they are not aliases.
747 // e.g. allocating for GR32, bh is not used, updating bl spill weight.
748 // bl should get the same spill weight otherwise it will be choosen
749 // as a spill candidate since spilling bh doesn't make ebx available.
750 for (unsigned i = 0, e = Supers.size(); i != e; ++i) {
Evan Chengc781a242009-05-03 18:32:42 +0000751 for (const unsigned *sr = tri_->getSubRegisters(Supers[i]); *sr; ++sr)
752 if (!Processed.count(*sr))
753 Weights[*sr] += weight;
Evan Cheng5d088fe2009-03-23 22:57:19 +0000754 }
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000755}
756
Bill Wendlinge23e00d2007-05-08 19:02:46 +0000757static
758RALinScan::IntervalPtrs::iterator
759FindIntervalInVector(RALinScan::IntervalPtrs &IP, LiveInterval *LI) {
760 for (RALinScan::IntervalPtrs::iterator I = IP.begin(), E = IP.end();
761 I != E; ++I)
Chris Lattnercbb56252004-11-18 02:42:27 +0000762 if (I->first == LI) return I;
763 return IP.end();
764}
765
Lang Hames233a60e2009-11-03 23:52:08 +0000766static void RevertVectorIteratorsTo(RALinScan::IntervalPtrs &V, SlotIndex Point){
Chris Lattner19828d42004-11-18 03:49:30 +0000767 for (unsigned i = 0, e = V.size(); i != e; ++i) {
Bill Wendlinge23e00d2007-05-08 19:02:46 +0000768 RALinScan::IntervalPtr &IP = V[i];
Chris Lattner19828d42004-11-18 03:49:30 +0000769 LiveInterval::iterator I = std::upper_bound(IP.first->begin(),
770 IP.second, Point);
771 if (I != IP.first->begin()) --I;
772 IP.second = I;
773 }
774}
Chris Lattnercbb56252004-11-18 02:42:27 +0000775
Evan Cheng3f32d652008-06-04 09:18:41 +0000776/// addStackInterval - Create a LiveInterval for stack if the specified live
777/// interval has been spilled.
778static void addStackInterval(LiveInterval *cur, LiveStacks *ls_,
Evan Chengc781a242009-05-03 18:32:42 +0000779 LiveIntervals *li_,
780 MachineRegisterInfo* mri_, VirtRegMap &vrm_) {
Evan Cheng3f32d652008-06-04 09:18:41 +0000781 int SS = vrm_.getStackSlot(cur->reg);
782 if (SS == VirtRegMap::NO_STACK_SLOT)
783 return;
Evan Chengc781a242009-05-03 18:32:42 +0000784
785 const TargetRegisterClass *RC = mri_->getRegClass(cur->reg);
786 LiveInterval &SI = ls_->getOrCreateInterval(SS, RC);
Evan Cheng9c3c2212008-06-06 07:54:39 +0000787
Evan Cheng3f32d652008-06-04 09:18:41 +0000788 VNInfo *VNI;
Evan Cheng54898932008-10-29 08:39:34 +0000789 if (SI.hasAtLeastOneValue())
Evan Cheng3f32d652008-06-04 09:18:41 +0000790 VNI = SI.getValNumInfo(0);
791 else
Lang Hames233a60e2009-11-03 23:52:08 +0000792 VNI = SI.getNextValue(SlotIndex(), 0, false,
Lang Hames86511252009-09-04 20:41:11 +0000793 ls_->getVNInfoAllocator());
Evan Cheng3f32d652008-06-04 09:18:41 +0000794
795 LiveInterval &RI = li_->getInterval(cur->reg);
796 // FIXME: This may be overly conservative.
797 SI.MergeRangesInAsValue(RI, VNI);
Evan Cheng3f32d652008-06-04 09:18:41 +0000798}
799
Evan Cheng3e172252008-06-20 21:45:16 +0000800/// getConflictWeight - Return the number of conflicts between cur
801/// live interval and defs and uses of Reg weighted by loop depthes.
Evan Chengc781a242009-05-03 18:32:42 +0000802static
803float getConflictWeight(LiveInterval *cur, unsigned Reg, LiveIntervals *li_,
804 MachineRegisterInfo *mri_,
805 const MachineLoopInfo *loopInfo) {
Evan Cheng3e172252008-06-20 21:45:16 +0000806 float Conflicts = 0;
807 for (MachineRegisterInfo::reg_iterator I = mri_->reg_begin(Reg),
808 E = mri_->reg_end(); I != E; ++I) {
809 MachineInstr *MI = &*I;
810 if (cur->liveAt(li_->getInstructionIndex(MI))) {
811 unsigned loopDepth = loopInfo->getLoopDepth(MI->getParent());
812 Conflicts += powf(10.0f, (float)loopDepth);
813 }
814 }
815 return Conflicts;
816}
817
818/// findIntervalsToSpill - Determine the intervals to spill for the
819/// specified interval. It's passed the physical registers whose spill
820/// weight is the lowest among all the registers whose live intervals
821/// conflict with the interval.
822void RALinScan::findIntervalsToSpill(LiveInterval *cur,
823 std::vector<std::pair<unsigned,float> > &Candidates,
824 unsigned NumCands,
825 SmallVector<LiveInterval*, 8> &SpillIntervals) {
826 // We have figured out the *best* register to spill. But there are other
827 // registers that are pretty good as well (spill weight within 3%). Spill
828 // the one that has fewest defs and uses that conflict with cur.
829 float Conflicts[3] = { 0.0f, 0.0f, 0.0f };
830 SmallVector<LiveInterval*, 8> SLIs[3];
831
Bill Wendlingc3115a02009-08-22 20:30:53 +0000832 DEBUG({
David Greene37277762010-01-05 01:25:20 +0000833 dbgs() << "\tConsidering " << NumCands << " candidates: ";
Bill Wendlingc3115a02009-08-22 20:30:53 +0000834 for (unsigned i = 0; i != NumCands; ++i)
David Greene37277762010-01-05 01:25:20 +0000835 dbgs() << tri_->getName(Candidates[i].first) << " ";
836 dbgs() << "\n";
Bill Wendlingc3115a02009-08-22 20:30:53 +0000837 });
Evan Cheng3e172252008-06-20 21:45:16 +0000838
839 // Calculate the number of conflicts of each candidate.
840 for (IntervalPtrs::iterator i = active_.begin(); i != active_.end(); ++i) {
841 unsigned Reg = i->first->reg;
842 unsigned PhysReg = vrm_->getPhys(Reg);
843 if (!cur->overlapsFrom(*i->first, i->second))
844 continue;
845 for (unsigned j = 0; j < NumCands; ++j) {
846 unsigned Candidate = Candidates[j].first;
847 if (tri_->regsOverlap(PhysReg, Candidate)) {
848 if (NumCands > 1)
849 Conflicts[j] += getConflictWeight(cur, Reg, li_, mri_, loopInfo);
850 SLIs[j].push_back(i->first);
851 }
852 }
853 }
854
855 for (IntervalPtrs::iterator i = inactive_.begin(); i != inactive_.end(); ++i){
856 unsigned Reg = i->first->reg;
857 unsigned PhysReg = vrm_->getPhys(Reg);
858 if (!cur->overlapsFrom(*i->first, i->second-1))
859 continue;
860 for (unsigned j = 0; j < NumCands; ++j) {
861 unsigned Candidate = Candidates[j].first;
862 if (tri_->regsOverlap(PhysReg, Candidate)) {
863 if (NumCands > 1)
864 Conflicts[j] += getConflictWeight(cur, Reg, li_, mri_, loopInfo);
865 SLIs[j].push_back(i->first);
866 }
867 }
868 }
869
870 // Which is the best candidate?
871 unsigned BestCandidate = 0;
872 float MinConflicts = Conflicts[0];
873 for (unsigned i = 1; i != NumCands; ++i) {
874 if (Conflicts[i] < MinConflicts) {
875 BestCandidate = i;
876 MinConflicts = Conflicts[i];
877 }
878 }
879
880 std::copy(SLIs[BestCandidate].begin(), SLIs[BestCandidate].end(),
881 std::back_inserter(SpillIntervals));
882}
883
884namespace {
885 struct WeightCompare {
David Greene7cfd3362009-11-19 15:55:49 +0000886 private:
887 const RALinScan &Allocator;
888
889 public:
Douglas Gregorcabdd742009-12-19 07:05:23 +0000890 WeightCompare(const RALinScan &Alloc) : Allocator(Alloc) {}
David Greene7cfd3362009-11-19 15:55:49 +0000891
Evan Cheng3e172252008-06-20 21:45:16 +0000892 typedef std::pair<unsigned, float> RegWeightPair;
893 bool operator()(const RegWeightPair &LHS, const RegWeightPair &RHS) const {
David Greene7cfd3362009-11-19 15:55:49 +0000894 return LHS.second < RHS.second && !Allocator.isRecentlyUsed(LHS.first);
Evan Cheng3e172252008-06-20 21:45:16 +0000895 }
896 };
897}
898
899static bool weightsAreClose(float w1, float w2) {
900 if (!NewHeuristic)
901 return false;
902
903 float diff = w1 - w2;
904 if (diff <= 0.02f) // Within 0.02f
905 return true;
906 return (diff / w2) <= 0.05f; // Within 5%.
907}
908
Evan Cheng206d1852009-04-20 08:01:12 +0000909LiveInterval *RALinScan::hasNextReloadInterval(LiveInterval *cur) {
910 DenseMap<unsigned, unsigned>::iterator I = NextReloadMap.find(cur->reg);
911 if (I == NextReloadMap.end())
912 return 0;
913 return &li_->getInterval(I->second);
914}
915
916void RALinScan::DowngradeRegister(LiveInterval *li, unsigned Reg) {
917 bool isNew = DowngradedRegs.insert(Reg);
918 isNew = isNew; // Silence compiler warning.
919 assert(isNew && "Multiple reloads holding the same register?");
920 DowngradeMap.insert(std::make_pair(li->reg, Reg));
921 for (const unsigned *AS = tri_->getAliasSet(Reg); *AS; ++AS) {
922 isNew = DowngradedRegs.insert(*AS);
923 isNew = isNew; // Silence compiler warning.
924 assert(isNew && "Multiple reloads holding the same register?");
925 DowngradeMap.insert(std::make_pair(li->reg, *AS));
926 }
927 ++NumDowngrade;
928}
929
930void RALinScan::UpgradeRegister(unsigned Reg) {
931 if (Reg) {
932 DowngradedRegs.erase(Reg);
933 for (const unsigned *AS = tri_->getAliasSet(Reg); *AS; ++AS)
934 DowngradedRegs.erase(*AS);
935 }
936}
937
938namespace {
939 struct LISorter {
940 bool operator()(LiveInterval* A, LiveInterval* B) {
Lang Hames86511252009-09-04 20:41:11 +0000941 return A->beginIndex() < B->beginIndex();
Evan Cheng206d1852009-04-20 08:01:12 +0000942 }
943 };
944}
945
Chris Lattnercbb56252004-11-18 02:42:27 +0000946/// assignRegOrStackSlotAtInterval - assign a register if one is available, or
947/// spill.
Bill Wendlingc3115a02009-08-22 20:30:53 +0000948void RALinScan::assignRegOrStackSlotAtInterval(LiveInterval* cur) {
David Greene37277762010-01-05 01:25:20 +0000949 DEBUG(dbgs() << "\tallocating current interval: ");
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000950
Evan Chengf30a49d2008-04-03 16:40:27 +0000951 // This is an implicitly defined live interval, just assign any register.
Evan Cheng841ee1a2008-09-18 22:38:47 +0000952 const TargetRegisterClass *RC = mri_->getRegClass(cur->reg);
Evan Chengf30a49d2008-04-03 16:40:27 +0000953 if (cur->empty()) {
Evan Cheng90f95f82009-06-14 20:22:55 +0000954 unsigned physReg = vrm_->getRegAllocPref(cur->reg);
Evan Chengf30a49d2008-04-03 16:40:27 +0000955 if (!physReg)
956 physReg = *RC->allocation_order_begin(*mf_);
David Greene37277762010-01-05 01:25:20 +0000957 DEBUG(dbgs() << tri_->getName(physReg) << '\n');
Evan Chengf30a49d2008-04-03 16:40:27 +0000958 // Note the register is not really in use.
959 vrm_->assignVirt2Phys(cur->reg, physReg);
Evan Chengf30a49d2008-04-03 16:40:27 +0000960 return;
961 }
962
Evan Cheng5b16cd22009-05-01 01:03:49 +0000963 backUpRegUses();
Alkis Evlogimenos169cfd02003-12-21 05:43:40 +0000964
Chris Lattnera6c17502005-08-22 20:20:42 +0000965 std::vector<std::pair<unsigned, float> > SpillWeightsToAdd;
Lang Hames233a60e2009-11-03 23:52:08 +0000966 SlotIndex StartPosition = cur->beginIndex();
Chris Lattnerb9805782005-08-23 22:27:31 +0000967 const TargetRegisterClass *RCLeader = RelatedRegClasses.getLeaderValue(RC);
Evan Chengc92da382007-11-03 07:20:12 +0000968
Evan Chengd0deec22009-01-20 00:16:18 +0000969 // If start of this live interval is defined by a move instruction and its
970 // source is assigned a physical register that is compatible with the target
971 // register class, then we should try to assign it the same register.
Evan Chengc92da382007-11-03 07:20:12 +0000972 // This can happen when the move is from a larger register class to a smaller
973 // one, e.g. X86::mov32to32_. These move instructions are not coalescable.
Evan Cheng90f95f82009-06-14 20:22:55 +0000974 if (!vrm_->getRegAllocPref(cur->reg) && cur->hasAtLeastOneValue()) {
Evan Chengd0deec22009-01-20 00:16:18 +0000975 VNInfo *vni = cur->begin()->valno;
Lang Hames233a60e2009-11-03 23:52:08 +0000976 if ((vni->def != SlotIndex()) && !vni->isUnused() &&
Lang Hames86511252009-09-04 20:41:11 +0000977 vni->isDefAccurate()) {
Evan Chengc92da382007-11-03 07:20:12 +0000978 MachineInstr *CopyMI = li_->getInstructionFromIndex(vni->def);
Evan Cheng04ee5a12009-01-20 19:12:24 +0000979 unsigned SrcReg, DstReg, SrcSubReg, DstSubReg;
980 if (CopyMI &&
981 tii_->isMoveInstr(*CopyMI, SrcReg, DstReg, SrcSubReg, DstSubReg)) {
Evan Chengc92da382007-11-03 07:20:12 +0000982 unsigned Reg = 0;
Dan Gohman6f0d0242008-02-10 18:45:23 +0000983 if (TargetRegisterInfo::isPhysicalRegister(SrcReg))
Evan Chengc92da382007-11-03 07:20:12 +0000984 Reg = SrcReg;
985 else if (vrm_->isAssignedReg(SrcReg))
986 Reg = vrm_->getPhys(SrcReg);
Evan Cheng1c2f6da2009-04-29 00:42:27 +0000987 if (Reg) {
988 if (SrcSubReg)
989 Reg = tri_->getSubReg(Reg, SrcSubReg);
990 if (DstSubReg)
991 Reg = tri_->getMatchingSuperReg(Reg, DstSubReg, RC);
992 if (Reg && allocatableRegs_[Reg] && RC->contains(Reg))
Evan Cheng358dec52009-06-15 08:28:29 +0000993 mri_->setRegAllocationHint(cur->reg, 0, Reg);
Evan Cheng1c2f6da2009-04-29 00:42:27 +0000994 }
Evan Chengc92da382007-11-03 07:20:12 +0000995 }
996 }
997 }
998
Evan Cheng5b16cd22009-05-01 01:03:49 +0000999 // For every interval in inactive we overlap with, mark the
Chris Lattnera6c17502005-08-22 20:20:42 +00001000 // register as not free and update spill weights.
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001001 for (IntervalPtrs::const_iterator i = inactive_.begin(),
1002 e = inactive_.end(); i != e; ++i) {
Chris Lattnerb9805782005-08-23 22:27:31 +00001003 unsigned Reg = i->first->reg;
Dan Gohman6f0d0242008-02-10 18:45:23 +00001004 assert(TargetRegisterInfo::isVirtualRegister(Reg) &&
Chris Lattnerb9805782005-08-23 22:27:31 +00001005 "Can only allocate virtual registers!");
Evan Cheng841ee1a2008-09-18 22:38:47 +00001006 const TargetRegisterClass *RegRC = mri_->getRegClass(Reg);
Chris Lattnerb9805782005-08-23 22:27:31 +00001007 // If this is not in a related reg class to the register we're allocating,
1008 // don't check it.
1009 if (RelatedRegClasses.getLeaderValue(RegRC) == RCLeader &&
1010 cur->overlapsFrom(*i->first, i->second-1)) {
1011 Reg = vrm_->getPhys(Reg);
Evan Cheng5b16cd22009-05-01 01:03:49 +00001012 addRegUse(Reg);
Chris Lattnerb9805782005-08-23 22:27:31 +00001013 SpillWeightsToAdd.push_back(std::make_pair(Reg, i->first->weight));
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +00001014 }
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001015 }
Chris Lattnera411cbc2005-08-22 20:59:30 +00001016
1017 // Speculatively check to see if we can get a register right now. If not,
1018 // we know we won't be able to by adding more constraints. If so, we can
1019 // check to see if it is valid. Doing an exhaustive search of the fixed_ list
1020 // is very bad (it contains all callee clobbered registers for any functions
1021 // with a call), so we want to avoid doing that if possible.
1022 unsigned physReg = getFreePhysReg(cur);
Evan Cheng676dd7c2008-03-11 07:19:34 +00001023 unsigned BestPhysReg = physReg;
Chris Lattnera411cbc2005-08-22 20:59:30 +00001024 if (physReg) {
1025 // We got a register. However, if it's in the fixed_ list, we might
Chris Lattnere836ad62005-08-30 21:03:36 +00001026 // conflict with it. Check to see if we conflict with it or any of its
1027 // aliases.
Evan Chengc92da382007-11-03 07:20:12 +00001028 SmallSet<unsigned, 8> RegAliases;
Dan Gohman6f0d0242008-02-10 18:45:23 +00001029 for (const unsigned *AS = tri_->getAliasSet(physReg); *AS; ++AS)
Chris Lattnere836ad62005-08-30 21:03:36 +00001030 RegAliases.insert(*AS);
1031
Chris Lattnera411cbc2005-08-22 20:59:30 +00001032 bool ConflictsWithFixed = false;
1033 for (unsigned i = 0, e = fixed_.size(); i != e; ++i) {
Jim Laskeye719d9f2006-10-24 14:35:25 +00001034 IntervalPtr &IP = fixed_[i];
1035 if (physReg == IP.first->reg || RegAliases.count(IP.first->reg)) {
Chris Lattnera411cbc2005-08-22 20:59:30 +00001036 // Okay, this reg is on the fixed list. Check to see if we actually
1037 // conflict.
Chris Lattnera411cbc2005-08-22 20:59:30 +00001038 LiveInterval *I = IP.first;
Lang Hames86511252009-09-04 20:41:11 +00001039 if (I->endIndex() > StartPosition) {
Chris Lattnera411cbc2005-08-22 20:59:30 +00001040 LiveInterval::iterator II = I->advanceTo(IP.second, StartPosition);
1041 IP.second = II;
1042 if (II != I->begin() && II->start > StartPosition)
1043 --II;
Chris Lattnere836ad62005-08-30 21:03:36 +00001044 if (cur->overlapsFrom(*I, II)) {
Chris Lattnera411cbc2005-08-22 20:59:30 +00001045 ConflictsWithFixed = true;
Chris Lattnere836ad62005-08-30 21:03:36 +00001046 break;
1047 }
Chris Lattnera411cbc2005-08-22 20:59:30 +00001048 }
Chris Lattnerf348e3a2004-11-18 04:33:31 +00001049 }
Alkis Evlogimenos169cfd02003-12-21 05:43:40 +00001050 }
Chris Lattnera411cbc2005-08-22 20:59:30 +00001051
1052 // Okay, the register picked by our speculative getFreePhysReg call turned
1053 // out to be in use. Actually add all of the conflicting fixed registers to
Evan Cheng5b16cd22009-05-01 01:03:49 +00001054 // regUse_ so we can do an accurate query.
Chris Lattnera411cbc2005-08-22 20:59:30 +00001055 if (ConflictsWithFixed) {
Chris Lattnerb9805782005-08-23 22:27:31 +00001056 // For every interval in fixed we overlap with, mark the register as not
1057 // free and update spill weights.
Chris Lattnera411cbc2005-08-22 20:59:30 +00001058 for (unsigned i = 0, e = fixed_.size(); i != e; ++i) {
1059 IntervalPtr &IP = fixed_[i];
1060 LiveInterval *I = IP.first;
Chris Lattnerb9805782005-08-23 22:27:31 +00001061
1062 const TargetRegisterClass *RegRC = OneClassForEachPhysReg[I->reg];
1063 if (RelatedRegClasses.getLeaderValue(RegRC) == RCLeader &&
Lang Hames86511252009-09-04 20:41:11 +00001064 I->endIndex() > StartPosition) {
Chris Lattnera411cbc2005-08-22 20:59:30 +00001065 LiveInterval::iterator II = I->advanceTo(IP.second, StartPosition);
1066 IP.second = II;
1067 if (II != I->begin() && II->start > StartPosition)
1068 --II;
1069 if (cur->overlapsFrom(*I, II)) {
1070 unsigned reg = I->reg;
Evan Cheng5b16cd22009-05-01 01:03:49 +00001071 addRegUse(reg);
Chris Lattnera411cbc2005-08-22 20:59:30 +00001072 SpillWeightsToAdd.push_back(std::make_pair(reg, I->weight));
1073 }
1074 }
1075 }
Alkis Evlogimenos169cfd02003-12-21 05:43:40 +00001076
Evan Cheng5b16cd22009-05-01 01:03:49 +00001077 // Using the newly updated regUse_ object, which includes conflicts in the
Chris Lattnera411cbc2005-08-22 20:59:30 +00001078 // future, see if there are any registers available.
1079 physReg = getFreePhysReg(cur);
1080 }
1081 }
1082
Chris Lattnera6c17502005-08-22 20:20:42 +00001083 // Restore the physical register tracker, removing information about the
1084 // future.
Evan Cheng5b16cd22009-05-01 01:03:49 +00001085 restoreRegUses();
Chris Lattnera6c17502005-08-22 20:20:42 +00001086
Evan Cheng5b16cd22009-05-01 01:03:49 +00001087 // If we find a free register, we are done: assign this virtual to
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001088 // the free physical register and add this interval to the active
1089 // list.
1090 if (physReg) {
David Greene37277762010-01-05 01:25:20 +00001091 DEBUG(dbgs() << tri_->getName(physReg) << '\n');
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001092 vrm_->assignVirt2Phys(cur->reg, physReg);
Evan Cheng5b16cd22009-05-01 01:03:49 +00001093 addRegUse(physReg);
Chris Lattnercbb56252004-11-18 02:42:27 +00001094 active_.push_back(std::make_pair(cur, cur->begin()));
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001095 handled_.push_back(cur);
Evan Cheng206d1852009-04-20 08:01:12 +00001096
1097 // "Upgrade" the physical register since it has been allocated.
1098 UpgradeRegister(physReg);
1099 if (LiveInterval *NextReloadLI = hasNextReloadInterval(cur)) {
1100 // "Downgrade" physReg to try to keep physReg from being allocated until
1101 // the next reload from the same SS is allocated.
Evan Cheng358dec52009-06-15 08:28:29 +00001102 mri_->setRegAllocationHint(NextReloadLI->reg, 0, physReg);
Evan Cheng206d1852009-04-20 08:01:12 +00001103 DowngradeRegister(cur, physReg);
1104 }
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001105 return;
1106 }
David Greene37277762010-01-05 01:25:20 +00001107 DEBUG(dbgs() << "no free registers\n");
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001108
Chris Lattnera6c17502005-08-22 20:20:42 +00001109 // Compile the spill weights into an array that is better for scanning.
Evan Cheng3e172252008-06-20 21:45:16 +00001110 std::vector<float> SpillWeights(tri_->getNumRegs(), 0.0f);
Chris Lattnera6c17502005-08-22 20:20:42 +00001111 for (std::vector<std::pair<unsigned, float> >::iterator
1112 I = SpillWeightsToAdd.begin(), E = SpillWeightsToAdd.end(); I != E; ++I)
Evan Cheng5d088fe2009-03-23 22:57:19 +00001113 updateSpillWeights(SpillWeights, I->first, I->second, RC);
Chris Lattnera6c17502005-08-22 20:20:42 +00001114
1115 // for each interval in active, update spill weights.
1116 for (IntervalPtrs::const_iterator i = active_.begin(), e = active_.end();
1117 i != e; ++i) {
1118 unsigned reg = i->first->reg;
Dan Gohman6f0d0242008-02-10 18:45:23 +00001119 assert(TargetRegisterInfo::isVirtualRegister(reg) &&
Chris Lattnera6c17502005-08-22 20:20:42 +00001120 "Can only allocate virtual registers!");
1121 reg = vrm_->getPhys(reg);
Evan Cheng5d088fe2009-03-23 22:57:19 +00001122 updateSpillWeights(SpillWeights, reg, i->first->weight, RC);
Chris Lattnera6c17502005-08-22 20:20:42 +00001123 }
1124
David Greene37277762010-01-05 01:25:20 +00001125 DEBUG(dbgs() << "\tassigning stack slot at interval "<< *cur << ":\n");
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001126
Chris Lattnerc8e2c552006-03-25 23:00:56 +00001127 // Find a register to spill.
Jim Laskey7902c752006-11-07 12:25:45 +00001128 float minWeight = HUGE_VALF;
Evan Cheng90f95f82009-06-14 20:22:55 +00001129 unsigned minReg = 0;
Evan Cheng3e172252008-06-20 21:45:16 +00001130
1131 bool Found = false;
1132 std::vector<std::pair<unsigned,float> > RegsWeights;
Evan Cheng20b0abc2007-04-17 20:32:26 +00001133 if (!minReg || SpillWeights[minReg] == HUGE_VALF)
1134 for (TargetRegisterClass::iterator i = RC->allocation_order_begin(*mf_),
1135 e = RC->allocation_order_end(*mf_); i != e; ++i) {
1136 unsigned reg = *i;
Evan Cheng3e172252008-06-20 21:45:16 +00001137 float regWeight = SpillWeights[reg];
David Greene7cfd3362009-11-19 15:55:49 +00001138 // Skip recently allocated registers.
1139 if (minWeight > regWeight && !isRecentlyUsed(reg))
Evan Cheng3e172252008-06-20 21:45:16 +00001140 Found = true;
1141 RegsWeights.push_back(std::make_pair(reg, regWeight));
Alkis Evlogimenos3bf564a2003-12-23 18:00:33 +00001142 }
Chris Lattnerc8e2c552006-03-25 23:00:56 +00001143
1144 // If we didn't find a register that is spillable, try aliases?
Evan Cheng3e172252008-06-20 21:45:16 +00001145 if (!Found) {
Evan Cheng3b6d56c2006-05-12 19:07:46 +00001146 for (TargetRegisterClass::iterator i = RC->allocation_order_begin(*mf_),
1147 e = RC->allocation_order_end(*mf_); i != e; ++i) {
1148 unsigned reg = *i;
1149 // No need to worry about if the alias register size < regsize of RC.
1150 // We are going to spill all registers that alias it anyway.
Evan Cheng3e172252008-06-20 21:45:16 +00001151 for (const unsigned* as = tri_->getAliasSet(reg); *as; ++as)
1152 RegsWeights.push_back(std::make_pair(*as, SpillWeights[*as]));
Evan Cheng676dd7c2008-03-11 07:19:34 +00001153 }
Evan Cheng3b6d56c2006-05-12 19:07:46 +00001154 }
Evan Cheng3e172252008-06-20 21:45:16 +00001155
1156 // Sort all potential spill candidates by weight.
David Greene7cfd3362009-11-19 15:55:49 +00001157 std::sort(RegsWeights.begin(), RegsWeights.end(), WeightCompare(*this));
Evan Cheng3e172252008-06-20 21:45:16 +00001158 minReg = RegsWeights[0].first;
1159 minWeight = RegsWeights[0].second;
1160 if (minWeight == HUGE_VALF) {
1161 // All registers must have inf weight. Just grab one!
1162 minReg = BestPhysReg ? BestPhysReg : *RC->allocation_order_begin(*mf_);
Owen Andersona1566f22008-07-22 22:46:49 +00001163 if (cur->weight == HUGE_VALF ||
Evan Cheng5e8d9de2008-09-20 01:28:05 +00001164 li_->getApproximateInstructionCount(*cur) == 0) {
Evan Cheng3e172252008-06-20 21:45:16 +00001165 // Spill a physical register around defs and uses.
Evan Cheng206d1852009-04-20 08:01:12 +00001166 if (li_->spillPhysRegAroundRegDefsUses(*cur, minReg, *vrm_)) {
Evan Cheng96f3fd92009-04-29 07:16:34 +00001167 // spillPhysRegAroundRegDefsUses may have invalidated iterator stored
1168 // in fixed_. Reset them.
1169 for (unsigned i = 0, e = fixed_.size(); i != e; ++i) {
1170 IntervalPtr &IP = fixed_[i];
1171 LiveInterval *I = IP.first;
1172 if (I->reg == minReg || tri_->isSubRegister(minReg, I->reg))
1173 IP.second = I->advanceTo(I->begin(), StartPosition);
1174 }
1175
Evan Cheng206d1852009-04-20 08:01:12 +00001176 DowngradedRegs.clear();
Evan Cheng2824a652009-03-23 18:24:37 +00001177 assignRegOrStackSlotAtInterval(cur);
Evan Cheng206d1852009-04-20 08:01:12 +00001178 } else {
Lang Hames233a60e2009-11-03 23:52:08 +00001179 assert(false && "Ran out of registers during register allocation!");
Chris Lattner75361b62010-04-07 22:58:41 +00001180 report_fatal_error("Ran out of registers during register allocation!");
Evan Cheng2824a652009-03-23 18:24:37 +00001181 }
Evan Cheng5e8d9de2008-09-20 01:28:05 +00001182 return;
1183 }
Evan Cheng3e172252008-06-20 21:45:16 +00001184 }
1185
1186 // Find up to 3 registers to consider as spill candidates.
1187 unsigned LastCandidate = RegsWeights.size() >= 3 ? 3 : 1;
1188 while (LastCandidate > 1) {
1189 if (weightsAreClose(RegsWeights[LastCandidate-1].second, minWeight))
1190 break;
1191 --LastCandidate;
1192 }
1193
Bill Wendlingc3115a02009-08-22 20:30:53 +00001194 DEBUG({
David Greene37277762010-01-05 01:25:20 +00001195 dbgs() << "\t\tregister(s) with min weight(s): ";
Bill Wendlingc3115a02009-08-22 20:30:53 +00001196
1197 for (unsigned i = 0; i != LastCandidate; ++i)
David Greene37277762010-01-05 01:25:20 +00001198 dbgs() << tri_->getName(RegsWeights[i].first)
Bill Wendlingc3115a02009-08-22 20:30:53 +00001199 << " (" << RegsWeights[i].second << ")\n";
1200 });
Alkis Evlogimenos3bf564a2003-12-23 18:00:33 +00001201
Evan Cheng206d1852009-04-20 08:01:12 +00001202 // If the current has the minimum weight, we need to spill it and
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001203 // add any added intervals back to unhandled, and restart
1204 // linearscan.
Jim Laskey7902c752006-11-07 12:25:45 +00001205 if (cur->weight != HUGE_VALF && cur->weight <= minWeight) {
David Greene37277762010-01-05 01:25:20 +00001206 DEBUG(dbgs() << "\t\t\tspilling(c): " << *cur << '\n');
Evan Chengdc377862008-09-30 15:44:16 +00001207 SmallVector<LiveInterval*, 8> spillIs;
Lang Hamese2b201b2009-05-18 19:03:16 +00001208 std::vector<LiveInterval*> added;
1209
Lang Hames835ca072009-11-19 04:15:33 +00001210 added = spiller_->spill(cur, spillIs);
Lang Hamese2b201b2009-05-18 19:03:16 +00001211
Evan Cheng206d1852009-04-20 08:01:12 +00001212 std::sort(added.begin(), added.end(), LISorter());
Evan Chengc781a242009-05-03 18:32:42 +00001213 addStackInterval(cur, ls_, li_, mri_, *vrm_);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001214 if (added.empty())
1215 return; // Early exit if all spills were folded.
Alkis Evlogimenosf5eaf162004-02-06 18:08:18 +00001216
Evan Cheng206d1852009-04-20 08:01:12 +00001217 // Merge added with unhandled. Note that we have already sorted
1218 // intervals returned by addIntervalsForSpills by their starting
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001219 // point.
Evan Chengc4f718a2009-04-20 17:23:48 +00001220 // This also update the NextReloadMap. That is, it adds mapping from a
1221 // register defined by a reload from SS to the next reload from SS in the
1222 // same basic block.
1223 MachineBasicBlock *LastReloadMBB = 0;
1224 LiveInterval *LastReload = 0;
1225 int LastReloadSS = VirtRegMap::NO_STACK_SLOT;
1226 for (unsigned i = 0, e = added.size(); i != e; ++i) {
1227 LiveInterval *ReloadLi = added[i];
1228 if (ReloadLi->weight == HUGE_VALF &&
1229 li_->getApproximateInstructionCount(*ReloadLi) == 0) {
Lang Hames233a60e2009-11-03 23:52:08 +00001230 SlotIndex ReloadIdx = ReloadLi->beginIndex();
Evan Chengc4f718a2009-04-20 17:23:48 +00001231 MachineBasicBlock *ReloadMBB = li_->getMBBFromIndex(ReloadIdx);
1232 int ReloadSS = vrm_->getStackSlot(ReloadLi->reg);
1233 if (LastReloadMBB == ReloadMBB && LastReloadSS == ReloadSS) {
1234 // Last reload of same SS is in the same MBB. We want to try to
1235 // allocate both reloads the same register and make sure the reg
1236 // isn't clobbered in between if at all possible.
Lang Hames86511252009-09-04 20:41:11 +00001237 assert(LastReload->beginIndex() < ReloadIdx);
Evan Chengc4f718a2009-04-20 17:23:48 +00001238 NextReloadMap.insert(std::make_pair(LastReload->reg, ReloadLi->reg));
1239 }
1240 LastReloadMBB = ReloadMBB;
1241 LastReload = ReloadLi;
1242 LastReloadSS = ReloadSS;
1243 }
1244 unhandled_.push(ReloadLi);
1245 }
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001246 return;
1247 }
1248
Chris Lattner19828d42004-11-18 03:49:30 +00001249 ++NumBacktracks;
1250
Evan Cheng206d1852009-04-20 08:01:12 +00001251 // Push the current interval back to unhandled since we are going
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001252 // to re-run at least this iteration. Since we didn't modify it it
1253 // should go back right in the front of the list
1254 unhandled_.push(cur);
1255
Dan Gohman6f0d0242008-02-10 18:45:23 +00001256 assert(TargetRegisterInfo::isPhysicalRegister(minReg) &&
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001257 "did not choose a register to spill?");
Chris Lattner19828d42004-11-18 03:49:30 +00001258
Evan Cheng3e172252008-06-20 21:45:16 +00001259 // We spill all intervals aliasing the register with
1260 // minimum weight, rollback to the interval with the earliest
1261 // start point and let the linear scan algorithm run again
1262 SmallVector<LiveInterval*, 8> spillIs;
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001263
Evan Cheng3e172252008-06-20 21:45:16 +00001264 // Determine which intervals have to be spilled.
1265 findIntervalsToSpill(cur, RegsWeights, LastCandidate, spillIs);
1266
1267 // Set of spilled vregs (used later to rollback properly)
1268 SmallSet<unsigned, 8> spilled;
1269
1270 // The earliest start of a Spilled interval indicates up to where
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001271 // in handled we need to roll back
Lang Hames61945692009-12-09 05:39:12 +00001272 assert(!spillIs.empty() && "No spill intervals?");
1273 SlotIndex earliestStart = spillIs[0]->beginIndex();
Lang Hamesf41538d2009-06-02 16:53:25 +00001274
Evan Cheng3e172252008-06-20 21:45:16 +00001275 // Spill live intervals of virtual regs mapped to the physical register we
Chris Lattner19828d42004-11-18 03:49:30 +00001276 // want to clear (and its aliases). We only spill those that overlap with the
1277 // current interval as the rest do not affect its allocation. we also keep
1278 // track of the earliest start of all spilled live intervals since this will
1279 // mark our rollback point.
Evan Cheng3e172252008-06-20 21:45:16 +00001280 std::vector<LiveInterval*> added;
1281 while (!spillIs.empty()) {
1282 LiveInterval *sli = spillIs.back();
1283 spillIs.pop_back();
David Greene37277762010-01-05 01:25:20 +00001284 DEBUG(dbgs() << "\t\t\tspilling(a): " << *sli << '\n');
Lang Hames61945692009-12-09 05:39:12 +00001285 if (sli->beginIndex() < earliestStart)
1286 earliestStart = sli->beginIndex();
Lang Hamesfcad1722009-06-04 01:04:22 +00001287
Lang Hamesf41538d2009-06-02 16:53:25 +00001288 std::vector<LiveInterval*> newIs;
Lang Hames61945692009-12-09 05:39:12 +00001289 newIs = spiller_->spill(sli, spillIs, &earliestStart);
Evan Chengc781a242009-05-03 18:32:42 +00001290 addStackInterval(sli, ls_, li_, mri_, *vrm_);
Evan Cheng3e172252008-06-20 21:45:16 +00001291 std::copy(newIs.begin(), newIs.end(), std::back_inserter(added));
1292 spilled.insert(sli->reg);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001293 }
1294
David Greene37277762010-01-05 01:25:20 +00001295 DEBUG(dbgs() << "\t\trolling back to: " << earliestStart << '\n');
Chris Lattnercbb56252004-11-18 02:42:27 +00001296
1297 // Scan handled in reverse order up to the earliest start of a
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001298 // spilled live interval and undo each one, restoring the state of
Chris Lattnercbb56252004-11-18 02:42:27 +00001299 // unhandled.
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001300 while (!handled_.empty()) {
1301 LiveInterval* i = handled_.back();
Chris Lattnercbb56252004-11-18 02:42:27 +00001302 // If this interval starts before t we are done.
Lang Hames61945692009-12-09 05:39:12 +00001303 if (!i->empty() && i->beginIndex() < earliestStart)
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001304 break;
David Greene37277762010-01-05 01:25:20 +00001305 DEBUG(dbgs() << "\t\t\tundo changes for: " << *i << '\n');
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001306 handled_.pop_back();
Chris Lattnercbb56252004-11-18 02:42:27 +00001307
1308 // When undoing a live interval allocation we must know if it is active or
Evan Cheng5b16cd22009-05-01 01:03:49 +00001309 // inactive to properly update regUse_ and the VirtRegMap.
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001310 IntervalPtrs::iterator it;
Chris Lattnercbb56252004-11-18 02:42:27 +00001311 if ((it = FindIntervalInVector(active_, i)) != active_.end()) {
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001312 active_.erase(it);
Dan Gohman6f0d0242008-02-10 18:45:23 +00001313 assert(!TargetRegisterInfo::isPhysicalRegister(i->reg));
Chris Lattnerffab4222006-02-23 06:44:17 +00001314 if (!spilled.count(i->reg))
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001315 unhandled_.push(i);
Evan Cheng5b16cd22009-05-01 01:03:49 +00001316 delRegUse(vrm_->getPhys(i->reg));
Chris Lattnerffab4222006-02-23 06:44:17 +00001317 vrm_->clearVirt(i->reg);
Chris Lattnercbb56252004-11-18 02:42:27 +00001318 } else if ((it = FindIntervalInVector(inactive_, i)) != inactive_.end()) {
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001319 inactive_.erase(it);
Dan Gohman6f0d0242008-02-10 18:45:23 +00001320 assert(!TargetRegisterInfo::isPhysicalRegister(i->reg));
Chris Lattnerffab4222006-02-23 06:44:17 +00001321 if (!spilled.count(i->reg))
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001322 unhandled_.push(i);
Chris Lattnerffab4222006-02-23 06:44:17 +00001323 vrm_->clearVirt(i->reg);
Chris Lattnerc8b9f332004-11-18 06:01:45 +00001324 } else {
Dan Gohman6f0d0242008-02-10 18:45:23 +00001325 assert(TargetRegisterInfo::isVirtualRegister(i->reg) &&
Chris Lattnerc8b9f332004-11-18 06:01:45 +00001326 "Can only allocate virtual registers!");
1327 vrm_->clearVirt(i->reg);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001328 unhandled_.push(i);
1329 }
Evan Cheng9aeaf752007-11-04 08:32:21 +00001330
Evan Cheng206d1852009-04-20 08:01:12 +00001331 DenseMap<unsigned, unsigned>::iterator ii = DowngradeMap.find(i->reg);
1332 if (ii == DowngradeMap.end())
1333 // It interval has a preference, it must be defined by a copy. Clear the
1334 // preference now since the source interval allocation may have been
1335 // undone as well.
Evan Cheng358dec52009-06-15 08:28:29 +00001336 mri_->setRegAllocationHint(i->reg, 0, 0);
Evan Cheng206d1852009-04-20 08:01:12 +00001337 else {
1338 UpgradeRegister(ii->second);
1339 }
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001340 }
1341
Chris Lattner19828d42004-11-18 03:49:30 +00001342 // Rewind the iterators in the active, inactive, and fixed lists back to the
1343 // point we reverted to.
1344 RevertVectorIteratorsTo(active_, earliestStart);
1345 RevertVectorIteratorsTo(inactive_, earliestStart);
1346 RevertVectorIteratorsTo(fixed_, earliestStart);
1347
Evan Cheng206d1852009-04-20 08:01:12 +00001348 // Scan the rest and undo each interval that expired after t and
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001349 // insert it in active (the next iteration of the algorithm will
1350 // put it in inactive if required)
Chris Lattnercbb56252004-11-18 02:42:27 +00001351 for (unsigned i = 0, e = handled_.size(); i != e; ++i) {
1352 LiveInterval *HI = handled_[i];
1353 if (!HI->expiredAt(earliestStart) &&
Lang Hames86511252009-09-04 20:41:11 +00001354 HI->expiredAt(cur->beginIndex())) {
David Greene37277762010-01-05 01:25:20 +00001355 DEBUG(dbgs() << "\t\t\tundo changes for: " << *HI << '\n');
Chris Lattnercbb56252004-11-18 02:42:27 +00001356 active_.push_back(std::make_pair(HI, HI->begin()));
Dan Gohman6f0d0242008-02-10 18:45:23 +00001357 assert(!TargetRegisterInfo::isPhysicalRegister(HI->reg));
Evan Cheng5b16cd22009-05-01 01:03:49 +00001358 addRegUse(vrm_->getPhys(HI->reg));
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001359 }
1360 }
1361
Evan Cheng206d1852009-04-20 08:01:12 +00001362 // Merge added with unhandled.
1363 // This also update the NextReloadMap. That is, it adds mapping from a
1364 // register defined by a reload from SS to the next reload from SS in the
1365 // same basic block.
1366 MachineBasicBlock *LastReloadMBB = 0;
1367 LiveInterval *LastReload = 0;
1368 int LastReloadSS = VirtRegMap::NO_STACK_SLOT;
1369 std::sort(added.begin(), added.end(), LISorter());
1370 for (unsigned i = 0, e = added.size(); i != e; ++i) {
1371 LiveInterval *ReloadLi = added[i];
1372 if (ReloadLi->weight == HUGE_VALF &&
1373 li_->getApproximateInstructionCount(*ReloadLi) == 0) {
Lang Hames233a60e2009-11-03 23:52:08 +00001374 SlotIndex ReloadIdx = ReloadLi->beginIndex();
Evan Cheng206d1852009-04-20 08:01:12 +00001375 MachineBasicBlock *ReloadMBB = li_->getMBBFromIndex(ReloadIdx);
1376 int ReloadSS = vrm_->getStackSlot(ReloadLi->reg);
1377 if (LastReloadMBB == ReloadMBB && LastReloadSS == ReloadSS) {
1378 // Last reload of same SS is in the same MBB. We want to try to
1379 // allocate both reloads the same register and make sure the reg
1380 // isn't clobbered in between if at all possible.
Lang Hames86511252009-09-04 20:41:11 +00001381 assert(LastReload->beginIndex() < ReloadIdx);
Evan Cheng206d1852009-04-20 08:01:12 +00001382 NextReloadMap.insert(std::make_pair(LastReload->reg, ReloadLi->reg));
1383 }
1384 LastReloadMBB = ReloadMBB;
1385 LastReload = ReloadLi;
1386 LastReloadSS = ReloadSS;
1387 }
1388 unhandled_.push(ReloadLi);
1389 }
1390}
1391
Evan Cheng358dec52009-06-15 08:28:29 +00001392unsigned RALinScan::getFreePhysReg(LiveInterval* cur,
1393 const TargetRegisterClass *RC,
Evan Cheng206d1852009-04-20 08:01:12 +00001394 unsigned MaxInactiveCount,
1395 SmallVector<unsigned, 256> &inactiveCounts,
1396 bool SkipDGRegs) {
1397 unsigned FreeReg = 0;
1398 unsigned FreeRegInactiveCount = 0;
1399
Evan Chengf9f1da12009-06-18 02:04:01 +00001400 std::pair<unsigned, unsigned> Hint = mri_->getRegAllocationHint(cur->reg);
1401 // Resolve second part of the hint (if possible) given the current allocation.
1402 unsigned physReg = Hint.second;
1403 if (physReg &&
1404 TargetRegisterInfo::isVirtualRegister(physReg) && vrm_->hasPhys(physReg))
1405 physReg = vrm_->getPhys(physReg);
1406
Evan Cheng358dec52009-06-15 08:28:29 +00001407 TargetRegisterClass::iterator I, E;
Evan Chengf9f1da12009-06-18 02:04:01 +00001408 tie(I, E) = tri_->getAllocationOrder(RC, Hint.first, physReg, *mf_);
Evan Cheng206d1852009-04-20 08:01:12 +00001409 assert(I != E && "No allocatable register in this register class!");
1410
1411 // Scan for the first available register.
1412 for (; I != E; ++I) {
1413 unsigned Reg = *I;
1414 // Ignore "downgraded" registers.
1415 if (SkipDGRegs && DowngradedRegs.count(Reg))
1416 continue;
David Greene7cfd3362009-11-19 15:55:49 +00001417 // Skip recently allocated registers.
1418 if (isRegAvail(Reg) && !isRecentlyUsed(Reg)) {
Evan Cheng206d1852009-04-20 08:01:12 +00001419 FreeReg = Reg;
1420 if (FreeReg < inactiveCounts.size())
1421 FreeRegInactiveCount = inactiveCounts[FreeReg];
1422 else
1423 FreeRegInactiveCount = 0;
1424 break;
1425 }
1426 }
1427
1428 // If there are no free regs, or if this reg has the max inactive count,
1429 // return this register.
David Greene7cfd3362009-11-19 15:55:49 +00001430 if (FreeReg == 0 || FreeRegInactiveCount == MaxInactiveCount) {
1431 // Remember what register we picked so we can skip it next time.
1432 if (FreeReg != 0) recordRecentlyUsed(FreeReg);
Evan Cheng206d1852009-04-20 08:01:12 +00001433 return FreeReg;
David Greene7cfd3362009-11-19 15:55:49 +00001434 }
1435
Evan Cheng206d1852009-04-20 08:01:12 +00001436 // Continue scanning the registers, looking for the one with the highest
1437 // inactive count. Alkis found that this reduced register pressure very
1438 // slightly on X86 (in rev 1.94 of this file), though this should probably be
1439 // reevaluated now.
1440 for (; I != E; ++I) {
1441 unsigned Reg = *I;
1442 // Ignore "downgraded" registers.
1443 if (SkipDGRegs && DowngradedRegs.count(Reg))
1444 continue;
Evan Cheng5b16cd22009-05-01 01:03:49 +00001445 if (isRegAvail(Reg) && Reg < inactiveCounts.size() &&
David Greenefeb5bfb2009-11-19 19:09:39 +00001446 FreeRegInactiveCount < inactiveCounts[Reg] && !isRecentlyUsed(Reg)) {
Evan Cheng206d1852009-04-20 08:01:12 +00001447 FreeReg = Reg;
1448 FreeRegInactiveCount = inactiveCounts[Reg];
1449 if (FreeRegInactiveCount == MaxInactiveCount)
1450 break; // We found the one with the max inactive count.
1451 }
1452 }
1453
David Greene7cfd3362009-11-19 15:55:49 +00001454 // Remember what register we picked so we can skip it next time.
1455 recordRecentlyUsed(FreeReg);
1456
Evan Cheng206d1852009-04-20 08:01:12 +00001457 return FreeReg;
Alkis Evlogimenos843b1602004-02-15 10:24:21 +00001458}
Alkis Evlogimenosf5eaf162004-02-06 18:08:18 +00001459
Chris Lattnercbb56252004-11-18 02:42:27 +00001460/// getFreePhysReg - return a free physical register for this virtual register
1461/// interval if we have one, otherwise return 0.
Bill Wendlinge23e00d2007-05-08 19:02:46 +00001462unsigned RALinScan::getFreePhysReg(LiveInterval *cur) {
Chris Lattnerfe424622008-02-26 22:08:41 +00001463 SmallVector<unsigned, 256> inactiveCounts;
Chris Lattnerf8355d92005-08-22 16:55:22 +00001464 unsigned MaxInactiveCount = 0;
1465
Evan Cheng841ee1a2008-09-18 22:38:47 +00001466 const TargetRegisterClass *RC = mri_->getRegClass(cur->reg);
Chris Lattnerb9805782005-08-23 22:27:31 +00001467 const TargetRegisterClass *RCLeader = RelatedRegClasses.getLeaderValue(RC);
1468
Alkis Evlogimenos84f5bcb2004-09-02 21:23:32 +00001469 for (IntervalPtrs::iterator i = inactive_.begin(), e = inactive_.end();
1470 i != e; ++i) {
Chris Lattnercbb56252004-11-18 02:42:27 +00001471 unsigned reg = i->first->reg;
Dan Gohman6f0d0242008-02-10 18:45:23 +00001472 assert(TargetRegisterInfo::isVirtualRegister(reg) &&
Chris Lattnerc8b9f332004-11-18 06:01:45 +00001473 "Can only allocate virtual registers!");
Chris Lattnerb9805782005-08-23 22:27:31 +00001474
1475 // If this is not in a related reg class to the register we're allocating,
1476 // don't check it.
Evan Cheng841ee1a2008-09-18 22:38:47 +00001477 const TargetRegisterClass *RegRC = mri_->getRegClass(reg);
Chris Lattnerb9805782005-08-23 22:27:31 +00001478 if (RelatedRegClasses.getLeaderValue(RegRC) == RCLeader) {
1479 reg = vrm_->getPhys(reg);
Chris Lattnerfe424622008-02-26 22:08:41 +00001480 if (inactiveCounts.size() <= reg)
1481 inactiveCounts.resize(reg+1);
Chris Lattnerb9805782005-08-23 22:27:31 +00001482 ++inactiveCounts[reg];
1483 MaxInactiveCount = std::max(MaxInactiveCount, inactiveCounts[reg]);
1484 }
Alkis Evlogimenos84f5bcb2004-09-02 21:23:32 +00001485 }
1486
Evan Cheng20b0abc2007-04-17 20:32:26 +00001487 // If copy coalescer has assigned a "preferred" register, check if it's
Dale Johannesen86b49f82008-09-24 01:07:17 +00001488 // available first.
Evan Cheng90f95f82009-06-14 20:22:55 +00001489 unsigned Preference = vrm_->getRegAllocPref(cur->reg);
1490 if (Preference) {
David Greene37277762010-01-05 01:25:20 +00001491 DEBUG(dbgs() << "(preferred: " << tri_->getName(Preference) << ") ");
Evan Cheng90f95f82009-06-14 20:22:55 +00001492 if (isRegAvail(Preference) &&
1493 RC->contains(Preference))
1494 return Preference;
Anton Korobeynikov4aefd6b2008-02-20 12:07:57 +00001495 }
Evan Cheng20b0abc2007-04-17 20:32:26 +00001496
Evan Cheng206d1852009-04-20 08:01:12 +00001497 if (!DowngradedRegs.empty()) {
Evan Cheng358dec52009-06-15 08:28:29 +00001498 unsigned FreeReg = getFreePhysReg(cur, RC, MaxInactiveCount, inactiveCounts,
Evan Cheng206d1852009-04-20 08:01:12 +00001499 true);
1500 if (FreeReg)
1501 return FreeReg;
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001502 }
Evan Cheng358dec52009-06-15 08:28:29 +00001503 return getFreePhysReg(cur, RC, MaxInactiveCount, inactiveCounts, false);
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +00001504}
1505
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +00001506FunctionPass* llvm::createLinearScanRegisterAllocator() {
Bill Wendlinge23e00d2007-05-08 19:02:46 +00001507 return new RALinScan();
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +00001508}