blob: b8dd6632ad6867857ea13973c7aba01e4149accf [file] [log] [blame]
Bob Wilsone60fee02009-06-22 23:27:02 +00001//===- ARMInstrNEON.td - NEON support for ARM -----------------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the ARM NEON instruction set.
11//
12//===----------------------------------------------------------------------===//
13
14//===----------------------------------------------------------------------===//
15// NEON-specific DAG Nodes.
16//===----------------------------------------------------------------------===//
17
18def SDTARMVCMP : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisSameAs<1, 2>]>;
19
20def NEONvceq : SDNode<"ARMISD::VCEQ", SDTARMVCMP>;
21def NEONvcge : SDNode<"ARMISD::VCGE", SDTARMVCMP>;
22def NEONvcgeu : SDNode<"ARMISD::VCGEU", SDTARMVCMP>;
23def NEONvcgt : SDNode<"ARMISD::VCGT", SDTARMVCMP>;
24def NEONvcgtu : SDNode<"ARMISD::VCGTU", SDTARMVCMP>;
25def NEONvtst : SDNode<"ARMISD::VTST", SDTARMVCMP>;
26
27// Types for vector shift by immediates. The "SHX" version is for long and
28// narrow operations where the source and destination vectors have different
29// types. The "SHINS" version is for shift and insert operations.
30def SDTARMVSH : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisSameAs<0, 1>,
31 SDTCisVT<2, i32>]>;
32def SDTARMVSHX : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisInt<1>,
33 SDTCisVT<2, i32>]>;
34def SDTARMVSHINS : SDTypeProfile<1, 3, [SDTCisInt<0>, SDTCisSameAs<0, 1>,
35 SDTCisSameAs<0, 2>, SDTCisVT<3, i32>]>;
36
37def NEONvshl : SDNode<"ARMISD::VSHL", SDTARMVSH>;
38def NEONvshrs : SDNode<"ARMISD::VSHRs", SDTARMVSH>;
39def NEONvshru : SDNode<"ARMISD::VSHRu", SDTARMVSH>;
40def NEONvshlls : SDNode<"ARMISD::VSHLLs", SDTARMVSHX>;
41def NEONvshllu : SDNode<"ARMISD::VSHLLu", SDTARMVSHX>;
42def NEONvshlli : SDNode<"ARMISD::VSHLLi", SDTARMVSHX>;
43def NEONvshrn : SDNode<"ARMISD::VSHRN", SDTARMVSHX>;
44
45def NEONvrshrs : SDNode<"ARMISD::VRSHRs", SDTARMVSH>;
46def NEONvrshru : SDNode<"ARMISD::VRSHRu", SDTARMVSH>;
47def NEONvrshrn : SDNode<"ARMISD::VRSHRN", SDTARMVSHX>;
48
49def NEONvqshls : SDNode<"ARMISD::VQSHLs", SDTARMVSH>;
50def NEONvqshlu : SDNode<"ARMISD::VQSHLu", SDTARMVSH>;
51def NEONvqshlsu : SDNode<"ARMISD::VQSHLsu", SDTARMVSH>;
52def NEONvqshrns : SDNode<"ARMISD::VQSHRNs", SDTARMVSHX>;
53def NEONvqshrnu : SDNode<"ARMISD::VQSHRNu", SDTARMVSHX>;
54def NEONvqshrnsu : SDNode<"ARMISD::VQSHRNsu", SDTARMVSHX>;
55
56def NEONvqrshrns : SDNode<"ARMISD::VQRSHRNs", SDTARMVSHX>;
57def NEONvqrshrnu : SDNode<"ARMISD::VQRSHRNu", SDTARMVSHX>;
58def NEONvqrshrnsu : SDNode<"ARMISD::VQRSHRNsu", SDTARMVSHX>;
59
60def NEONvsli : SDNode<"ARMISD::VSLI", SDTARMVSHINS>;
61def NEONvsri : SDNode<"ARMISD::VSRI", SDTARMVSHINS>;
62
63def SDTARMVGETLN : SDTypeProfile<1, 2, [SDTCisVT<0, i32>, SDTCisInt<1>,
64 SDTCisVT<2, i32>]>;
65def NEONvgetlaneu : SDNode<"ARMISD::VGETLANEu", SDTARMVGETLN>;
66def NEONvgetlanes : SDNode<"ARMISD::VGETLANEs", SDTARMVGETLN>;
67
Bob Wilsonf4f1a272009-08-14 05:13:08 +000068def NEONvdup : SDNode<"ARMISD::VDUP", SDTypeProfile<1, 1, [SDTCisVec<0>]>>;
69
Bob Wilson206f6c42009-08-14 05:08:32 +000070// VDUPLANE can produce a quad-register result from a double-register source,
71// so the result is not constrained to match the source.
72def NEONvduplane : SDNode<"ARMISD::VDUPLANE",
73 SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisVec<1>,
74 SDTCisVT<2, i32>]>>;
Bob Wilsone60fee02009-06-22 23:27:02 +000075
Bob Wilson3ac39132009-08-19 17:03:43 +000076def SDTARMVEXT : SDTypeProfile<1, 3, [SDTCisVec<0>, SDTCisSameAs<0, 1>,
77 SDTCisSameAs<0, 2>, SDTCisVT<3, i32>]>;
78def NEONvext : SDNode<"ARMISD::VEXT", SDTARMVEXT>;
79
Bob Wilson08479272009-08-12 22:31:50 +000080def SDTARMVSHUF : SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisSameAs<0, 1>]>;
81def NEONvrev64 : SDNode<"ARMISD::VREV64", SDTARMVSHUF>;
82def NEONvrev32 : SDNode<"ARMISD::VREV32", SDTARMVSHUF>;
83def NEONvrev16 : SDNode<"ARMISD::VREV16", SDTARMVSHUF>;
84
Anton Korobeynikovbe262ae2009-08-21 12:40:50 +000085def SDTARMVSHUF2 : SDTypeProfile<2, 2, [SDTCisVec<0>, SDTCisSameAs<0, 1>,
86 SDTCisSameAs<0, 2>, SDTCisSameAs<0, 3>]>;
Anton Korobeynikov394bbb82009-08-21 12:41:42 +000087def NEONzip : SDNode<"ARMISD::VZIP", SDTARMVSHUF2>;
88def NEONuzp : SDNode<"ARMISD::VUZP", SDTARMVSHUF2>;
89def NEONtrn : SDNode<"ARMISD::VTRN", SDTARMVSHUF2>;
Anton Korobeynikovbe262ae2009-08-21 12:40:50 +000090
Bob Wilsone60fee02009-06-22 23:27:02 +000091//===----------------------------------------------------------------------===//
92// NEON operand definitions
93//===----------------------------------------------------------------------===//
94
95// addrmode_neonldstm := reg
96//
97/* TODO: Take advantage of vldm.
98def addrmode_neonldstm : Operand<i32>,
99 ComplexPattern<i32, 2, "SelectAddrModeNeonLdStM", []> {
100 let PrintMethod = "printAddrNeonLdStMOperand";
101 let MIOperandInfo = (ops GPR, i32imm);
102}
103*/
104
105//===----------------------------------------------------------------------===//
106// NEON load / store instructions
107//===----------------------------------------------------------------------===//
108
Bob Wilsonee27bec2009-08-12 00:49:01 +0000109/* TODO: Take advantage of vldm.
Evan Cheng7c8d5ea2009-10-01 08:22:27 +0000110let mayLoad = 1, hasExtraDefRegAllocReq = 1 in {
Bob Wilsone60fee02009-06-22 23:27:02 +0000111def VLDMD : NI<(outs),
112 (ins addrmode_neonldstm:$addr, reglist:$dst1, variable_ops),
David Goodwin78caa122009-09-23 21:38:08 +0000113 IIC_fpLoadm,
Bob Wilsone60fee02009-06-22 23:27:02 +0000114 "vldm${addr:submode} ${addr:base}, $dst1",
Evan Chengdabc6c02009-07-08 22:51:32 +0000115 []> {
116 let Inst{27-25} = 0b110;
117 let Inst{20} = 1;
118 let Inst{11-9} = 0b101;
119}
Bob Wilsone60fee02009-06-22 23:27:02 +0000120
121def VLDMS : NI<(outs),
122 (ins addrmode_neonldstm:$addr, reglist:$dst1, variable_ops),
David Goodwin78caa122009-09-23 21:38:08 +0000123 IIC_fpLoadm,
Bob Wilsone60fee02009-06-22 23:27:02 +0000124 "vldm${addr:submode} ${addr:base}, $dst1",
Evan Chengdabc6c02009-07-08 22:51:32 +0000125 []> {
126 let Inst{27-25} = 0b110;
127 let Inst{20} = 1;
128 let Inst{11-9} = 0b101;
129}
Bob Wilson66b34002009-08-12 17:04:56 +0000130}
Bob Wilsone60fee02009-06-22 23:27:02 +0000131*/
132
133// Use vldmia to load a Q register as a D register pair.
Anton Korobeynikov3f087662009-08-08 13:35:48 +0000134def VLDRQ : NI4<(outs QPR:$dst), (ins addrmode4:$addr),
David Goodwin78caa122009-09-23 21:38:08 +0000135 IIC_fpLoadm,
Bob Wilsone60fee02009-06-22 23:27:02 +0000136 "vldmia $addr, ${dst:dregpair}",
Anton Korobeynikov3f087662009-08-08 13:35:48 +0000137 [(set QPR:$dst, (v2f64 (load addrmode4:$addr)))]> {
Evan Chengdabc6c02009-07-08 22:51:32 +0000138 let Inst{27-25} = 0b110;
139 let Inst{24} = 0; // P bit
140 let Inst{23} = 1; // U bit
141 let Inst{20} = 1;
142 let Inst{11-9} = 0b101;
143}
Bob Wilsone60fee02009-06-22 23:27:02 +0000144
Bob Wilson66b34002009-08-12 17:04:56 +0000145// Use vstmia to store a Q register as a D register pair.
146def VSTRQ : NI4<(outs), (ins QPR:$src, addrmode4:$addr),
David Goodwin78caa122009-09-23 21:38:08 +0000147 IIC_fpStorem,
Bob Wilson66b34002009-08-12 17:04:56 +0000148 "vstmia $addr, ${src:dregpair}",
149 [(store (v2f64 QPR:$src), addrmode4:$addr)]> {
150 let Inst{27-25} = 0b110;
151 let Inst{24} = 0; // P bit
152 let Inst{23} = 1; // U bit
153 let Inst{20} = 0;
154 let Inst{11-9} = 0b101;
155}
156
Bob Wilsoned592c02009-07-08 18:11:30 +0000157// VLD1 : Vector Load (multiple single elements)
Bob Wilsonb1721162009-10-07 21:53:04 +0000158class VLD1D<bits<4> op7_4, string OpcodeStr, ValueType Ty, Intrinsic IntOp>
159 : NLdSt<0,0b10,0b0111,op7_4, (outs DPR:$dst), (ins addrmode6:$addr), IIC_VLD1,
Bob Wilson316062a2009-08-25 17:46:06 +0000160 !strconcat(OpcodeStr, "\t\\{$dst\\}, $addr"), "",
Bob Wilsond3902f72009-07-29 16:39:22 +0000161 [(set DPR:$dst, (Ty (IntOp addrmode6:$addr)))]>;
Bob Wilsonb1721162009-10-07 21:53:04 +0000162class VLD1Q<bits<4> op7_4, string OpcodeStr, ValueType Ty, Intrinsic IntOp>
163 : NLdSt<0,0b10,0b1010,op7_4, (outs QPR:$dst), (ins addrmode6:$addr), IIC_VLD1,
Bob Wilson316062a2009-08-25 17:46:06 +0000164 !strconcat(OpcodeStr, "\t${dst:dregpair}, $addr"), "",
Bob Wilsond3902f72009-07-29 16:39:22 +0000165 [(set QPR:$dst, (Ty (IntOp addrmode6:$addr)))]>;
Bob Wilsoned592c02009-07-08 18:11:30 +0000166
Bob Wilsonb1721162009-10-07 21:53:04 +0000167def VLD1d8 : VLD1D<0b0000, "vld1.8", v8i8, int_arm_neon_vld1>;
168def VLD1d16 : VLD1D<0b0100, "vld1.16", v4i16, int_arm_neon_vld1>;
169def VLD1d32 : VLD1D<0b1000, "vld1.32", v2i32, int_arm_neon_vld1>;
170def VLD1df : VLD1D<0b1000, "vld1.32", v2f32, int_arm_neon_vld1>;
171def VLD1d64 : VLD1D<0b1100, "vld1.64", v1i64, int_arm_neon_vld1>;
Bob Wilsoned592c02009-07-08 18:11:30 +0000172
Bob Wilsonb1721162009-10-07 21:53:04 +0000173def VLD1q8 : VLD1Q<0b0000, "vld1.8", v16i8, int_arm_neon_vld1>;
174def VLD1q16 : VLD1Q<0b0100, "vld1.16", v8i16, int_arm_neon_vld1>;
175def VLD1q32 : VLD1Q<0b1000, "vld1.32", v4i32, int_arm_neon_vld1>;
176def VLD1qf : VLD1Q<0b1000, "vld1.32", v4f32, int_arm_neon_vld1>;
177def VLD1q64 : VLD1Q<0b1100, "vld1.64", v2i64, int_arm_neon_vld1>;
Bob Wilsoned592c02009-07-08 18:11:30 +0000178
Evan Cheng7c8d5ea2009-10-01 08:22:27 +0000179let mayLoad = 1, hasExtraDefRegAllocReq = 1 in {
Bob Wilson66b34002009-08-12 17:04:56 +0000180
Bob Wilson055a90d2009-08-05 00:49:09 +0000181// VLD2 : Vector Load (multiple 2-element structures)
Bob Wilsonb1721162009-10-07 21:53:04 +0000182class VLD2D<bits<4> op7_4, string OpcodeStr>
183 : NLdSt<0,0b10,0b1000,op7_4, (outs DPR:$dst1, DPR:$dst2),
184 (ins addrmode6:$addr), IIC_VLD2,
Bob Wilson316062a2009-08-25 17:46:06 +0000185 !strconcat(OpcodeStr, "\t\\{$dst1,$dst2\\}, $addr"), "", []>;
Bob Wilsonb1721162009-10-07 21:53:04 +0000186class VLD2Q<bits<4> op7_4, string OpcodeStr>
187 : NLdSt<0,0b10,0b0011,op7_4,
188 (outs DPR:$dst1, DPR:$dst2, DPR:$dst3, DPR:$dst4),
Bob Wilsone9829ca2009-10-06 22:01:59 +0000189 (ins addrmode6:$addr), IIC_VLD2,
190 !strconcat(OpcodeStr, "\t\\{$dst1,$dst2,$dst3,$dst4\\}, $addr"),
191 "", []>;
Bob Wilson055a90d2009-08-05 00:49:09 +0000192
Bob Wilsonb1721162009-10-07 21:53:04 +0000193def VLD2d8 : VLD2D<0b0000, "vld2.8">;
194def VLD2d16 : VLD2D<0b0100, "vld2.16">;
195def VLD2d32 : VLD2D<0b1000, "vld2.32">;
Bob Wilson8c3be582009-10-07 22:57:01 +0000196def VLD2d64 : NLdSt<0,0b10,0b1010,0b1100, (outs DPR:$dst1, DPR:$dst2),
197 (ins addrmode6:$addr), IIC_VLD1,
198 "vld1.64\t\\{$dst1,$dst2\\}, $addr", "", []>;
Bob Wilson055a90d2009-08-05 00:49:09 +0000199
Bob Wilsonb1721162009-10-07 21:53:04 +0000200def VLD2q8 : VLD2Q<0b0000, "vld2.8">;
201def VLD2q16 : VLD2Q<0b0100, "vld2.16">;
202def VLD2q32 : VLD2Q<0b1000, "vld2.32">;
Bob Wilsone9829ca2009-10-06 22:01:59 +0000203
Bob Wilson055a90d2009-08-05 00:49:09 +0000204// VLD3 : Vector Load (multiple 3-element structures)
Bob Wilsonb1721162009-10-07 21:53:04 +0000205class VLD3D<bits<4> op7_4, string OpcodeStr>
206 : NLdSt<0,0b10,0b0100,op7_4, (outs DPR:$dst1, DPR:$dst2, DPR:$dst3),
207 (ins addrmode6:$addr), IIC_VLD3,
Bob Wilson316062a2009-08-25 17:46:06 +0000208 !strconcat(OpcodeStr, "\t\\{$dst1,$dst2,$dst3\\}, $addr"), "", []>;
Bob Wilsonb1721162009-10-07 21:53:04 +0000209class VLD3WB<bits<4> op7_4, string OpcodeStr>
210 : NLdSt<0,0b10,0b0101,op7_4, (outs DPR:$dst1, DPR:$dst2, DPR:$dst3, GPR:$wb),
Bob Wilsona8b43622009-10-07 17:24:55 +0000211 (ins addrmode6:$addr), IIC_VLD3,
212 !strconcat(OpcodeStr, "\t\\{$dst1,$dst2,$dst3\\}, $addr"),
213 "$addr.addr = $wb", []>;
Bob Wilson055a90d2009-08-05 00:49:09 +0000214
Bob Wilsonb1721162009-10-07 21:53:04 +0000215def VLD3d8 : VLD3D<0b0000, "vld3.8">;
216def VLD3d16 : VLD3D<0b0100, "vld3.16">;
217def VLD3d32 : VLD3D<0b1000, "vld3.32">;
Bob Wilsonda8cacc2009-10-07 23:39:57 +0000218def VLD3d64 : NLdSt<0,0b10,0b0110,0b1100,
219 (outs DPR:$dst1, DPR:$dst2, DPR:$dst3),
220 (ins addrmode6:$addr), IIC_VLD1,
221 "vld1.64\t\\{$dst1,$dst2,$dst3\\}, $addr", "", []>;
Bob Wilson055a90d2009-08-05 00:49:09 +0000222
Bob Wilsona8b43622009-10-07 17:24:55 +0000223// vld3 to double-spaced even registers.
Bob Wilsonb1721162009-10-07 21:53:04 +0000224def VLD3q8a : VLD3WB<0b0000, "vld3.8">;
225def VLD3q16a : VLD3WB<0b0100, "vld3.16">;
226def VLD3q32a : VLD3WB<0b1000, "vld3.32">;
Bob Wilsona8b43622009-10-07 17:24:55 +0000227
228// vld3 to double-spaced odd registers.
Bob Wilsonb1721162009-10-07 21:53:04 +0000229def VLD3q8b : VLD3WB<0b0000, "vld3.8">;
230def VLD3q16b : VLD3WB<0b0100, "vld3.16">;
231def VLD3q32b : VLD3WB<0b1000, "vld3.32">;
Bob Wilsona8b43622009-10-07 17:24:55 +0000232
Bob Wilson055a90d2009-08-05 00:49:09 +0000233// VLD4 : Vector Load (multiple 4-element structures)
Bob Wilsonb1721162009-10-07 21:53:04 +0000234class VLD4D<bits<4> op7_4, string OpcodeStr>
235 : NLdSt<0,0b10,0b0000,op7_4,
236 (outs DPR:$dst1, DPR:$dst2, DPR:$dst3, DPR:$dst4),
David Goodwin78caa122009-09-23 21:38:08 +0000237 (ins addrmode6:$addr), IIC_VLD4,
Bob Wilson316062a2009-08-25 17:46:06 +0000238 !strconcat(OpcodeStr, "\t\\{$dst1,$dst2,$dst3,$dst4\\}, $addr"),
239 "", []>;
Bob Wilsonb1721162009-10-07 21:53:04 +0000240class VLD4WB<bits<4> op7_4, string OpcodeStr>
241 : NLdSt<0,0b10,0b0001,op7_4,
242 (outs DPR:$dst1, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb),
Bob Wilson004a2e12009-10-07 18:09:32 +0000243 (ins addrmode6:$addr), IIC_VLD4,
244 !strconcat(OpcodeStr, "\t\\{$dst1,$dst2,$dst3,$dst4\\}, $addr"),
245 "$addr.addr = $wb", []>;
Bob Wilson055a90d2009-08-05 00:49:09 +0000246
Bob Wilsonb1721162009-10-07 21:53:04 +0000247def VLD4d8 : VLD4D<0b0000, "vld4.8">;
248def VLD4d16 : VLD4D<0b0100, "vld4.16">;
249def VLD4d32 : VLD4D<0b1000, "vld4.32">;
Bob Wilson7ce47502009-10-07 23:54:04 +0000250def VLD4d64 : NLdSt<0,0b10,0b0010,0b1100,
251 (outs DPR:$dst1, DPR:$dst2, DPR:$dst3, DPR:$dst4),
252 (ins addrmode6:$addr), IIC_VLD1,
253 "vld1.64\t\\{$dst1,$dst2,$dst3,$dst4\\}, $addr", "", []>;
Bob Wilsond14b8b62009-09-01 04:26:28 +0000254
Bob Wilson004a2e12009-10-07 18:09:32 +0000255// vld4 to double-spaced even registers.
Bob Wilsonb1721162009-10-07 21:53:04 +0000256def VLD4q8a : VLD4WB<0b0000, "vld4.8">;
257def VLD4q16a : VLD4WB<0b0100, "vld4.16">;
258def VLD4q32a : VLD4WB<0b1000, "vld4.32">;
Bob Wilson004a2e12009-10-07 18:09:32 +0000259
260// vld4 to double-spaced odd registers.
Bob Wilsonb1721162009-10-07 21:53:04 +0000261def VLD4q8b : VLD4WB<0b0000, "vld4.8">;
262def VLD4q16b : VLD4WB<0b0100, "vld4.16">;
263def VLD4q32b : VLD4WB<0b1000, "vld4.32">;
264
265// VLD1LN : Vector Load (single element to one lane)
266// FIXME: Not yet implemented.
Bob Wilson004a2e12009-10-07 18:09:32 +0000267
Bob Wilsond14b8b62009-09-01 04:26:28 +0000268// VLD2LN : Vector Load (single 2-element structure to one lane)
Bob Wilson5687d8a2009-10-08 18:56:10 +0000269class VLD2LN<bits<4> op11_8, string OpcodeStr>
Bob Wilsonb1721162009-10-07 21:53:04 +0000270 : NLdSt<1,0b10,op11_8,0b0000, (outs DPR:$dst1, DPR:$dst2),
Bob Wilsond14b8b62009-09-01 04:26:28 +0000271 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, nohash_imm:$lane),
David Goodwin78caa122009-09-23 21:38:08 +0000272 IIC_VLD2,
Bob Wilsond14b8b62009-09-01 04:26:28 +0000273 !strconcat(OpcodeStr, "\t\\{$dst1[$lane],$dst2[$lane]\\}, $addr"),
274 "$src1 = $dst1, $src2 = $dst2", []>;
275
Bob Wilson5687d8a2009-10-08 18:56:10 +0000276def VLD2LNd8 : VLD2LN<0b0001, "vld2.8">;
277def VLD2LNd16 : VLD2LN<0b0101, "vld2.16">;
278def VLD2LNd32 : VLD2LN<0b1001, "vld2.32">;
279
280// vld2 to double-spaced even registers.
281def VLD2LNq16a: VLD2LN<0b0101, "vld2.16">;
282def VLD2LNq32a: VLD2LN<0b1001, "vld2.32">;
283
284// vld2 to double-spaced odd registers.
285def VLD2LNq16b: VLD2LN<0b0101, "vld2.16">;
286def VLD2LNq32b: VLD2LN<0b1001, "vld2.32">;
Bob Wilsond14b8b62009-09-01 04:26:28 +0000287
288// VLD3LN : Vector Load (single 3-element structure to one lane)
Bob Wilson47a1ff62009-10-08 22:27:33 +0000289class VLD3LN<bits<4> op11_8, string OpcodeStr>
Bob Wilsonb1721162009-10-07 21:53:04 +0000290 : NLdSt<1,0b10,op11_8,0b0000, (outs DPR:$dst1, DPR:$dst2, DPR:$dst3),
Bob Wilsond14b8b62009-09-01 04:26:28 +0000291 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3,
David Goodwin78caa122009-09-23 21:38:08 +0000292 nohash_imm:$lane), IIC_VLD3,
Bob Wilsond14b8b62009-09-01 04:26:28 +0000293 !strconcat(OpcodeStr,
294 "\t\\{$dst1[$lane],$dst2[$lane],$dst3[$lane]\\}, $addr"),
295 "$src1 = $dst1, $src2 = $dst2, $src3 = $dst3", []>;
296
Bob Wilson47a1ff62009-10-08 22:27:33 +0000297def VLD3LNd8 : VLD3LN<0b0010, "vld3.8">;
298def VLD3LNd16 : VLD3LN<0b0110, "vld3.16">;
299def VLD3LNd32 : VLD3LN<0b1010, "vld3.32">;
300
301// vld3 to double-spaced even registers.
Bob Wilson7a8c6df2009-10-08 22:53:57 +0000302def VLD3LNq16a: VLD3LN<0b0110, "vld3.16">;
303def VLD3LNq32a: VLD3LN<0b1010, "vld3.32">;
Bob Wilson47a1ff62009-10-08 22:27:33 +0000304
305// vld3 to double-spaced odd registers.
Bob Wilson7a8c6df2009-10-08 22:53:57 +0000306def VLD3LNq16b: VLD3LN<0b0110, "vld3.16">;
307def VLD3LNq32b: VLD3LN<0b1010, "vld3.32">;
Bob Wilsond14b8b62009-09-01 04:26:28 +0000308
309// VLD4LN : Vector Load (single 4-element structure to one lane)
Bob Wilson7a8c6df2009-10-08 22:53:57 +0000310class VLD4LN<bits<4> op11_8, string OpcodeStr>
Bob Wilsonb1721162009-10-07 21:53:04 +0000311 : NLdSt<1,0b10,op11_8,0b0000,
312 (outs DPR:$dst1, DPR:$dst2, DPR:$dst3, DPR:$dst4),
Bob Wilsond14b8b62009-09-01 04:26:28 +0000313 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4,
David Goodwin78caa122009-09-23 21:38:08 +0000314 nohash_imm:$lane), IIC_VLD4,
Bob Wilsond14b8b62009-09-01 04:26:28 +0000315 !strconcat(OpcodeStr,
316 "\t\\{$dst1[$lane],$dst2[$lane],$dst3[$lane],$dst4[$lane]\\}, $addr"),
317 "$src1 = $dst1, $src2 = $dst2, $src3 = $dst3, $src4 = $dst4", []>;
318
Bob Wilson7a8c6df2009-10-08 22:53:57 +0000319def VLD4LNd8 : VLD4LN<0b0011, "vld4.8">;
320def VLD4LNd16 : VLD4LN<0b0111, "vld4.16">;
321def VLD4LNd32 : VLD4LN<0b1011, "vld4.32">;
322
323// vld4 to double-spaced even registers.
324def VLD4LNq16a: VLD4LN<0b0111, "vld4.16">;
325def VLD4LNq32a: VLD4LN<0b1011, "vld4.32">;
326
327// vld4 to double-spaced odd registers.
328def VLD4LNq16b: VLD4LN<0b0111, "vld4.16">;
329def VLD4LNq32b: VLD4LN<0b1011, "vld4.32">;
Bob Wilsonb1721162009-10-07 21:53:04 +0000330
331// VLD1DUP : Vector Load (single element to all lanes)
332// VLD2DUP : Vector Load (single 2-element structure to all lanes)
333// VLD3DUP : Vector Load (single 3-element structure to all lanes)
334// VLD4DUP : Vector Load (single 4-element structure to all lanes)
335// FIXME: Not yet implemented.
Evan Cheng7c8d5ea2009-10-01 08:22:27 +0000336} // mayLoad = 1, hasExtraDefRegAllocReq = 1
Bob Wilsonee27bec2009-08-12 00:49:01 +0000337
Bob Wilson6a209cd2009-08-06 18:47:44 +0000338// VST1 : Vector Store (multiple single elements)
Bob Wilsonb1721162009-10-07 21:53:04 +0000339class VST1D<bits<4> op7_4, string OpcodeStr, ValueType Ty, Intrinsic IntOp>
340 : NLdSt<0,0b00,0b0111,op7_4, (outs), (ins addrmode6:$addr, DPR:$src), IIC_VST,
Bob Wilson316062a2009-08-25 17:46:06 +0000341 !strconcat(OpcodeStr, "\t\\{$src\\}, $addr"), "",
Bob Wilson6a209cd2009-08-06 18:47:44 +0000342 [(IntOp addrmode6:$addr, (Ty DPR:$src))]>;
Bob Wilsonb1721162009-10-07 21:53:04 +0000343class VST1Q<bits<4> op7_4, string OpcodeStr, ValueType Ty, Intrinsic IntOp>
344 : NLdSt<0,0b00,0b1010,op7_4, (outs), (ins addrmode6:$addr, QPR:$src), IIC_VST,
Bob Wilson316062a2009-08-25 17:46:06 +0000345 !strconcat(OpcodeStr, "\t${src:dregpair}, $addr"), "",
Bob Wilson6a209cd2009-08-06 18:47:44 +0000346 [(IntOp addrmode6:$addr, (Ty QPR:$src))]>;
347
Evan Cheng7c8d5ea2009-10-01 08:22:27 +0000348let hasExtraSrcRegAllocReq = 1 in {
Bob Wilsonb1721162009-10-07 21:53:04 +0000349def VST1d8 : VST1D<0b0000, "vst1.8", v8i8, int_arm_neon_vst1>;
350def VST1d16 : VST1D<0b0100, "vst1.16", v4i16, int_arm_neon_vst1>;
351def VST1d32 : VST1D<0b1000, "vst1.32", v2i32, int_arm_neon_vst1>;
352def VST1df : VST1D<0b1000, "vst1.32", v2f32, int_arm_neon_vst1>;
353def VST1d64 : VST1D<0b1100, "vst1.64", v1i64, int_arm_neon_vst1>;
Bob Wilson6a209cd2009-08-06 18:47:44 +0000354
Bob Wilsonb1721162009-10-07 21:53:04 +0000355def VST1q8 : VST1Q<0b0000, "vst1.8", v16i8, int_arm_neon_vst1>;
356def VST1q16 : VST1Q<0b0100, "vst1.16", v8i16, int_arm_neon_vst1>;
357def VST1q32 : VST1Q<0b1000, "vst1.32", v4i32, int_arm_neon_vst1>;
358def VST1qf : VST1Q<0b1000, "vst1.32", v4f32, int_arm_neon_vst1>;
359def VST1q64 : VST1Q<0b1100, "vst1.64", v2i64, int_arm_neon_vst1>;
Evan Cheng7c8d5ea2009-10-01 08:22:27 +0000360} // hasExtraSrcRegAllocReq
Bob Wilson6a209cd2009-08-06 18:47:44 +0000361
Evan Cheng7c8d5ea2009-10-01 08:22:27 +0000362let mayStore = 1, hasExtraSrcRegAllocReq = 1 in {
Bob Wilson66b34002009-08-12 17:04:56 +0000363
Bob Wilson6a209cd2009-08-06 18:47:44 +0000364// VST2 : Vector Store (multiple 2-element structures)
Bob Wilsonb1721162009-10-07 21:53:04 +0000365class VST2D<bits<4> op7_4, string OpcodeStr>
366 : NLdSt<0,0b00,0b1000,op7_4, (outs),
367 (ins addrmode6:$addr, DPR:$src1, DPR:$src2), IIC_VST,
Bob Wilson316062a2009-08-25 17:46:06 +0000368 !strconcat(OpcodeStr, "\t\\{$src1,$src2\\}, $addr"), "", []>;
Bob Wilsonb1721162009-10-07 21:53:04 +0000369class VST2Q<bits<4> op7_4, string OpcodeStr>
370 : NLdSt<0,0b00,0b0011,op7_4, (outs),
371 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4),
372 IIC_VST,
Bob Wilson5fa67d352009-10-07 18:47:39 +0000373 !strconcat(OpcodeStr, "\t\\{$src1,$src2,$src3,$src4\\}, $addr"),
374 "", []>;
Bob Wilson6a209cd2009-08-06 18:47:44 +0000375
Bob Wilsonb1721162009-10-07 21:53:04 +0000376def VST2d8 : VST2D<0b0000, "vst2.8">;
377def VST2d16 : VST2D<0b0100, "vst2.16">;
378def VST2d32 : VST2D<0b1000, "vst2.32">;
Bob Wilsondd43d1e2009-10-08 00:21:01 +0000379def VST2d64 : NLdSt<0,0b00,0b1010,0b1100, (outs),
380 (ins addrmode6:$addr, DPR:$src1, DPR:$src2), IIC_VST,
381 "vst1.64\t\\{$src1,$src2\\}, $addr", "", []>;
Bob Wilson6a209cd2009-08-06 18:47:44 +0000382
Bob Wilsonb1721162009-10-07 21:53:04 +0000383def VST2q8 : VST2Q<0b0000, "vst2.8">;
384def VST2q16 : VST2Q<0b0100, "vst2.16">;
385def VST2q32 : VST2Q<0b1000, "vst2.32">;
Bob Wilson5fa67d352009-10-07 18:47:39 +0000386
Bob Wilson6a209cd2009-08-06 18:47:44 +0000387// VST3 : Vector Store (multiple 3-element structures)
Bob Wilsonb1721162009-10-07 21:53:04 +0000388class VST3D<bits<4> op7_4, string OpcodeStr>
389 : NLdSt<0,0b00,0b0100,op7_4, (outs),
390 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3), IIC_VST,
Bob Wilson316062a2009-08-25 17:46:06 +0000391 !strconcat(OpcodeStr, "\t\\{$src1,$src2,$src3\\}, $addr"), "", []>;
Bob Wilsonb1721162009-10-07 21:53:04 +0000392class VST3WB<bits<4> op7_4, string OpcodeStr>
393 : NLdSt<0,0b00,0b0101,op7_4, (outs GPR:$wb),
394 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3), IIC_VST,
Bob Wilson2a85bd12009-10-07 20:30:08 +0000395 !strconcat(OpcodeStr, "\t\\{$src1,$src2,$src3\\}, $addr"),
396 "$addr.addr = $wb", []>;
Bob Wilson6a209cd2009-08-06 18:47:44 +0000397
Bob Wilsonb1721162009-10-07 21:53:04 +0000398def VST3d8 : VST3D<0b0000, "vst3.8">;
399def VST3d16 : VST3D<0b0100, "vst3.16">;
400def VST3d32 : VST3D<0b1000, "vst3.32">;
Bob Wilson7200e5d2009-10-08 00:28:28 +0000401def VST3d64 : NLdSt<0,0b00,0b0110,0b1100, (outs),
402 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3),
403 IIC_VST,
404 "vst1.64\t\\{$src1,$src2,$src3\\}, $addr", "", []>;
Bob Wilson6a209cd2009-08-06 18:47:44 +0000405
Bob Wilson2a85bd12009-10-07 20:30:08 +0000406// vst3 to double-spaced even registers.
Bob Wilsonb1721162009-10-07 21:53:04 +0000407def VST3q8a : VST3WB<0b0000, "vst3.8">;
408def VST3q16a : VST3WB<0b0100, "vst3.16">;
409def VST3q32a : VST3WB<0b1000, "vst3.32">;
Bob Wilson2a85bd12009-10-07 20:30:08 +0000410
411// vst3 to double-spaced odd registers.
Bob Wilsonb1721162009-10-07 21:53:04 +0000412def VST3q8b : VST3WB<0b0000, "vst3.8">;
413def VST3q16b : VST3WB<0b0100, "vst3.16">;
414def VST3q32b : VST3WB<0b1000, "vst3.32">;
Bob Wilson2a85bd12009-10-07 20:30:08 +0000415
Bob Wilson6a209cd2009-08-06 18:47:44 +0000416// VST4 : Vector Store (multiple 4-element structures)
Bob Wilsonb1721162009-10-07 21:53:04 +0000417class VST4D<bits<4> op7_4, string OpcodeStr>
418 : NLdSt<0,0b00,0b0000,op7_4, (outs),
419 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4),
420 IIC_VST,
Bob Wilson316062a2009-08-25 17:46:06 +0000421 !strconcat(OpcodeStr, "\t\\{$src1,$src2,$src3,$src4\\}, $addr"),
422 "", []>;
Bob Wilsonb1721162009-10-07 21:53:04 +0000423class VST4WB<bits<4> op7_4, string OpcodeStr>
424 : NLdSt<0,0b00,0b0001,op7_4, (outs GPR:$wb),
425 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4),
426 IIC_VST,
Bob Wilson931c76b2009-10-07 20:49:18 +0000427 !strconcat(OpcodeStr, "\t\\{$src1,$src2,$src3,$src4\\}, $addr"),
428 "$addr.addr = $wb", []>;
Bob Wilson6a209cd2009-08-06 18:47:44 +0000429
Bob Wilsonb1721162009-10-07 21:53:04 +0000430def VST4d8 : VST4D<0b0000, "vst4.8">;
431def VST4d16 : VST4D<0b0100, "vst4.16">;
432def VST4d32 : VST4D<0b1000, "vst4.32">;
Bob Wilson94b5d432009-10-08 05:18:18 +0000433def VST4d64 : NLdSt<0,0b00,0b0010,0b1100, (outs),
434 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3,
435 DPR:$src4), IIC_VST,
436 "vst1.64\t\\{$src1,$src2,$src3,$src4\\}, $addr", "", []>;
Bob Wilsonc2d65852009-09-01 18:51:56 +0000437
Bob Wilson931c76b2009-10-07 20:49:18 +0000438// vst4 to double-spaced even registers.
Bob Wilsonb1721162009-10-07 21:53:04 +0000439def VST4q8a : VST4WB<0b0000, "vst4.8">;
440def VST4q16a : VST4WB<0b0100, "vst4.16">;
441def VST4q32a : VST4WB<0b1000, "vst4.32">;
Bob Wilson931c76b2009-10-07 20:49:18 +0000442
443// vst4 to double-spaced odd registers.
Bob Wilsonb1721162009-10-07 21:53:04 +0000444def VST4q8b : VST4WB<0b0000, "vst4.8">;
445def VST4q16b : VST4WB<0b0100, "vst4.16">;
446def VST4q32b : VST4WB<0b1000, "vst4.32">;
447
448// VST1LN : Vector Store (single element from one lane)
449// FIXME: Not yet implemented.
Bob Wilson931c76b2009-10-07 20:49:18 +0000450
Bob Wilsonc2d65852009-09-01 18:51:56 +0000451// VST2LN : Vector Store (single 2-element structure from one lane)
Bob Wilsonb1721162009-10-07 21:53:04 +0000452class VST2LND<bits<4> op11_8, string OpcodeStr>
453 : NLdSt<1,0b00,op11_8,0b0000, (outs),
454 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, nohash_imm:$lane),
David Goodwin78caa122009-09-23 21:38:08 +0000455 IIC_VST,
Bob Wilsonc2d65852009-09-01 18:51:56 +0000456 !strconcat(OpcodeStr, "\t\\{$src1[$lane],$src2[$lane]\\}, $addr"),
457 "", []>;
458
Bob Wilsonb1721162009-10-07 21:53:04 +0000459def VST2LNd8 : VST2LND<0b0000, "vst2.8">;
460def VST2LNd16 : VST2LND<0b0100, "vst2.16">;
461def VST2LNd32 : VST2LND<0b1000, "vst2.32">;
Bob Wilsonc2d65852009-09-01 18:51:56 +0000462
463// VST3LN : Vector Store (single 3-element structure from one lane)
Bob Wilsonb1721162009-10-07 21:53:04 +0000464class VST3LND<bits<4> op11_8, string OpcodeStr>
465 : NLdSt<1,0b00,op11_8,0b0000, (outs),
466 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3,
467 nohash_imm:$lane), IIC_VST,
Bob Wilsonc2d65852009-09-01 18:51:56 +0000468 !strconcat(OpcodeStr,
469 "\t\\{$src1[$lane],$src2[$lane],$src3[$lane]\\}, $addr"), "", []>;
470
Bob Wilsonb1721162009-10-07 21:53:04 +0000471def VST3LNd8 : VST3LND<0b0010, "vst3.8">;
472def VST3LNd16 : VST3LND<0b0110, "vst3.16">;
473def VST3LNd32 : VST3LND<0b1010, "vst3.32">;
Bob Wilsonc2d65852009-09-01 18:51:56 +0000474
475// VST4LN : Vector Store (single 4-element structure from one lane)
Bob Wilsonb1721162009-10-07 21:53:04 +0000476class VST4LND<bits<4> op11_8, string OpcodeStr>
477 : NLdSt<1,0b00,op11_8,0b0000, (outs),
478 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4,
479 nohash_imm:$lane), IIC_VST,
Bob Wilsonc2d65852009-09-01 18:51:56 +0000480 !strconcat(OpcodeStr,
481 "\t\\{$src1[$lane],$src2[$lane],$src3[$lane],$src4[$lane]\\}, $addr"),
482 "", []>;
483
Bob Wilsonb1721162009-10-07 21:53:04 +0000484def VST4LNd8 : VST4LND<0b0011, "vst4.8">;
485def VST4LNd16 : VST4LND<0b0111, "vst4.16">;
486def VST4LNd32 : VST4LND<0b1011, "vst4.32">;
Evan Cheng7c8d5ea2009-10-01 08:22:27 +0000487} // mayStore = 1, hasExtraSrcRegAllocReq = 1
Bob Wilson6a209cd2009-08-06 18:47:44 +0000488
Bob Wilsoned592c02009-07-08 18:11:30 +0000489
Bob Wilsone60fee02009-06-22 23:27:02 +0000490//===----------------------------------------------------------------------===//
491// NEON pattern fragments
492//===----------------------------------------------------------------------===//
493
494// Extract D sub-registers of Q registers.
495// (arm_dsubreg_0 is 5; arm_dsubreg_1 is 6)
Anton Korobeynikov49284e72009-08-08 14:06:07 +0000496def DSubReg_i8_reg : SDNodeXForm<imm, [{
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000497 return CurDAG->getTargetConstant(5 + N->getZExtValue() / 8, MVT::i32);
Bob Wilsone60fee02009-06-22 23:27:02 +0000498}]>;
Anton Korobeynikov49284e72009-08-08 14:06:07 +0000499def DSubReg_i16_reg : SDNodeXForm<imm, [{
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000500 return CurDAG->getTargetConstant(5 + N->getZExtValue() / 4, MVT::i32);
Bob Wilsone60fee02009-06-22 23:27:02 +0000501}]>;
Anton Korobeynikov49284e72009-08-08 14:06:07 +0000502def DSubReg_i32_reg : SDNodeXForm<imm, [{
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000503 return CurDAG->getTargetConstant(5 + N->getZExtValue() / 2, MVT::i32);
Bob Wilsone60fee02009-06-22 23:27:02 +0000504}]>;
Anton Korobeynikov49284e72009-08-08 14:06:07 +0000505def DSubReg_f64_reg : SDNodeXForm<imm, [{
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000506 return CurDAG->getTargetConstant(5 + N->getZExtValue(), MVT::i32);
Bob Wilsone60fee02009-06-22 23:27:02 +0000507}]>;
Anton Korobeynikovb261a192009-09-02 21:21:28 +0000508def DSubReg_f64_other_reg : SDNodeXForm<imm, [{
509 return CurDAG->getTargetConstant(5 + (1 - N->getZExtValue()), MVT::i32);
510}]>;
Bob Wilsone60fee02009-06-22 23:27:02 +0000511
Anton Korobeynikov44e0a6c2009-08-28 23:41:26 +0000512// Extract S sub-registers of Q/D registers.
Anton Korobeynikov49284e72009-08-08 14:06:07 +0000513// (arm_ssubreg_0 is 1; arm_ssubreg_1 is 2; etc.)
514def SSubReg_f32_reg : SDNodeXForm<imm, [{
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000515 return CurDAG->getTargetConstant(1 + N->getZExtValue(), MVT::i32);
Anton Korobeynikov49284e72009-08-08 14:06:07 +0000516}]>;
517
Bob Wilsone60fee02009-06-22 23:27:02 +0000518// Translate lane numbers from Q registers to D subregs.
519def SubReg_i8_lane : SDNodeXForm<imm, [{
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000520 return CurDAG->getTargetConstant(N->getZExtValue() & 7, MVT::i32);
Bob Wilsone60fee02009-06-22 23:27:02 +0000521}]>;
522def SubReg_i16_lane : SDNodeXForm<imm, [{
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000523 return CurDAG->getTargetConstant(N->getZExtValue() & 3, MVT::i32);
Bob Wilsone60fee02009-06-22 23:27:02 +0000524}]>;
525def SubReg_i32_lane : SDNodeXForm<imm, [{
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000526 return CurDAG->getTargetConstant(N->getZExtValue() & 1, MVT::i32);
Bob Wilsone60fee02009-06-22 23:27:02 +0000527}]>;
528
529//===----------------------------------------------------------------------===//
530// Instruction Classes
531//===----------------------------------------------------------------------===//
532
533// Basic 2-register operations, both double- and quad-register.
534class N2VD<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
535 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
536 ValueType ResTy, ValueType OpTy, SDNode OpNode>
537 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$dst),
David Goodwin78caa122009-09-23 21:38:08 +0000538 (ins DPR:$src), IIC_VUNAD, !strconcat(OpcodeStr, "\t$dst, $src"), "",
Bob Wilsone60fee02009-06-22 23:27:02 +0000539 [(set DPR:$dst, (ResTy (OpNode (OpTy DPR:$src))))]>;
540class N2VQ<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
541 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
542 ValueType ResTy, ValueType OpTy, SDNode OpNode>
543 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$dst),
David Goodwin78caa122009-09-23 21:38:08 +0000544 (ins QPR:$src), IIC_VUNAQ, !strconcat(OpcodeStr, "\t$dst, $src"), "",
Bob Wilsone60fee02009-06-22 23:27:02 +0000545 [(set QPR:$dst, (ResTy (OpNode (OpTy QPR:$src))))]>;
546
David Goodwin4b358db2009-08-10 22:17:39 +0000547// Basic 2-register operations, scalar single-precision.
548class N2VDs<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
549 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
550 ValueType ResTy, ValueType OpTy, SDNode OpNode>
551 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4,
552 (outs DPR_VFP2:$dst), (ins DPR_VFP2:$src),
David Goodwin78caa122009-09-23 21:38:08 +0000553 IIC_VUNAD, !strconcat(OpcodeStr, "\t$dst, $src"), "", []>;
David Goodwin4b358db2009-08-10 22:17:39 +0000554
555class N2VDsPat<SDNode OpNode, ValueType ResTy, ValueType OpTy, NeonI Inst>
556 : NEONFPPat<(ResTy (OpNode SPR:$a)),
557 (EXTRACT_SUBREG
558 (Inst (INSERT_SUBREG (OpTy (IMPLICIT_DEF)), SPR:$a, arm_ssubreg_0)),
559 arm_ssubreg_0)>;
560
Bob Wilsone60fee02009-06-22 23:27:02 +0000561// Basic 2-register intrinsics, both double- and quad-register.
562class N2VDInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
David Goodwin78caa122009-09-23 21:38:08 +0000563 bits<2> op17_16, bits<5> op11_7, bit op4,
564 InstrItinClass itin, string OpcodeStr,
Bob Wilsone60fee02009-06-22 23:27:02 +0000565 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
566 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$dst),
David Goodwin78caa122009-09-23 21:38:08 +0000567 (ins DPR:$src), itin, !strconcat(OpcodeStr, "\t$dst, $src"), "",
Bob Wilsone60fee02009-06-22 23:27:02 +0000568 [(set DPR:$dst, (ResTy (IntOp (OpTy DPR:$src))))]>;
569class N2VQInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
David Goodwin78caa122009-09-23 21:38:08 +0000570 bits<2> op17_16, bits<5> op11_7, bit op4,
571 InstrItinClass itin, string OpcodeStr,
Bob Wilsone60fee02009-06-22 23:27:02 +0000572 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
573 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$dst),
David Goodwin78caa122009-09-23 21:38:08 +0000574 (ins QPR:$src), itin, !strconcat(OpcodeStr, "\t$dst, $src"), "",
Bob Wilsone60fee02009-06-22 23:27:02 +0000575 [(set QPR:$dst, (ResTy (IntOp (OpTy QPR:$src))))]>;
576
David Goodwin4b358db2009-08-10 22:17:39 +0000577// Basic 2-register intrinsics, scalar single-precision
Evan Cheng46961d82009-08-07 19:30:41 +0000578class N2VDInts<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
David Goodwin78caa122009-09-23 21:38:08 +0000579 bits<2> op17_16, bits<5> op11_7, bit op4,
580 InstrItinClass itin, string OpcodeStr,
Evan Cheng46961d82009-08-07 19:30:41 +0000581 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
582 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4,
David Goodwin78caa122009-09-23 21:38:08 +0000583 (outs DPR_VFP2:$dst), (ins DPR_VFP2:$src), itin,
Evan Cheng46961d82009-08-07 19:30:41 +0000584 !strconcat(OpcodeStr, "\t$dst, $src"), "", []>;
585
586class N2VDIntsPat<SDNode OpNode, NeonI Inst>
David Goodwinbc7c05e2009-08-04 20:39:05 +0000587 : NEONFPPat<(f32 (OpNode SPR:$a)),
Evan Cheng46961d82009-08-07 19:30:41 +0000588 (EXTRACT_SUBREG
589 (Inst (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)), SPR:$a, arm_ssubreg_0)),
590 arm_ssubreg_0)>;
David Goodwinbc7c05e2009-08-04 20:39:05 +0000591
Bob Wilsone60fee02009-06-22 23:27:02 +0000592// Narrow 2-register intrinsics.
593class N2VNInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
594 bits<2> op17_16, bits<5> op11_7, bit op6, bit op4,
David Goodwin78caa122009-09-23 21:38:08 +0000595 InstrItinClass itin, string OpcodeStr,
596 ValueType TyD, ValueType TyQ, Intrinsic IntOp>
Bob Wilsone60fee02009-06-22 23:27:02 +0000597 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs DPR:$dst),
David Goodwin78caa122009-09-23 21:38:08 +0000598 (ins QPR:$src), itin, !strconcat(OpcodeStr, "\t$dst, $src"), "",
Bob Wilsone60fee02009-06-22 23:27:02 +0000599 [(set DPR:$dst, (TyD (IntOp (TyQ QPR:$src))))]>;
600
601// Long 2-register intrinsics. (This is currently only used for VMOVL and is
602// derived from N2VImm instead of N2V because of the way the size is encoded.)
603class N2VLInt<bit op24, bit op23, bits<6> op21_16, bits<4> op11_8, bit op7,
David Goodwin78caa122009-09-23 21:38:08 +0000604 bit op6, bit op4, InstrItinClass itin, string OpcodeStr,
605 ValueType TyQ, ValueType TyD, Intrinsic IntOp>
Bob Wilsone60fee02009-06-22 23:27:02 +0000606 : N2VImm<op24, op23, op21_16, op11_8, op7, op6, op4, (outs QPR:$dst),
David Goodwin78caa122009-09-23 21:38:08 +0000607 (ins DPR:$src), itin, !strconcat(OpcodeStr, "\t$dst, $src"), "",
Bob Wilsone60fee02009-06-22 23:27:02 +0000608 [(set QPR:$dst, (TyQ (IntOp (TyD DPR:$src))))]>;
609
Bob Wilsonc1eaa4d2009-08-08 06:13:25 +0000610// 2-register shuffles (VTRN/VZIP/VUZP), both double- and quad-register.
611class N2VDShuffle<bits<2> op19_18, bits<5> op11_7, string OpcodeStr>
612 : N2V<0b11, 0b11, op19_18, 0b10, op11_7, 0, 0, (outs DPR:$dst1, DPR:$dst2),
David Goodwin78caa122009-09-23 21:38:08 +0000613 (ins DPR:$src1, DPR:$src2), IIC_VPERMD,
Bob Wilsonc1eaa4d2009-08-08 06:13:25 +0000614 !strconcat(OpcodeStr, "\t$dst1, $dst2"),
615 "$src1 = $dst1, $src2 = $dst2", []>;
David Goodwin78caa122009-09-23 21:38:08 +0000616class N2VQShuffle<bits<2> op19_18, bits<5> op11_7,
617 InstrItinClass itin, string OpcodeStr>
Bob Wilsonc1eaa4d2009-08-08 06:13:25 +0000618 : N2V<0b11, 0b11, op19_18, 0b10, op11_7, 1, 0, (outs QPR:$dst1, QPR:$dst2),
David Goodwin78caa122009-09-23 21:38:08 +0000619 (ins QPR:$src1, QPR:$src2), itin,
Bob Wilsonc1eaa4d2009-08-08 06:13:25 +0000620 !strconcat(OpcodeStr, "\t$dst1, $dst2"),
621 "$src1 = $dst1, $src2 = $dst2", []>;
622
Bob Wilsone60fee02009-06-22 23:27:02 +0000623// Basic 3-register operations, both double- and quad-register.
624class N3VD<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
David Goodwin78caa122009-09-23 21:38:08 +0000625 InstrItinClass itin, string OpcodeStr, ValueType ResTy, ValueType OpTy,
Bob Wilsone60fee02009-06-22 23:27:02 +0000626 SDNode OpNode, bit Commutable>
627 : N3V<op24, op23, op21_20, op11_8, 0, op4,
David Goodwin78caa122009-09-23 21:38:08 +0000628 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2), itin,
Bob Wilsone60fee02009-06-22 23:27:02 +0000629 !strconcat(OpcodeStr, "\t$dst, $src1, $src2"), "",
630 [(set DPR:$dst, (ResTy (OpNode (OpTy DPR:$src1), (OpTy DPR:$src2))))]> {
631 let isCommutable = Commutable;
632}
Anton Korobeynikovdd528192009-09-08 15:22:32 +0000633class N3VDSL<bits<2> op21_20, bits<4> op11_8,
David Goodwin36bff0c2009-09-25 18:38:29 +0000634 InstrItinClass itin, string OpcodeStr, ValueType Ty, SDNode ShOp>
Anton Korobeynikovdd528192009-09-08 15:22:32 +0000635 : N3V<0, 1, op21_20, op11_8, 1, 0,
636 (outs DPR:$dst), (ins DPR:$src1, DPR_VFP2:$src2, nohash_imm:$lane),
David Goodwin36bff0c2009-09-25 18:38:29 +0000637 itin, !strconcat(OpcodeStr, "\t$dst, $src1, $src2[$lane]"), "",
Anton Korobeynikovdd528192009-09-08 15:22:32 +0000638 [(set (Ty DPR:$dst),
639 (Ty (ShOp (Ty DPR:$src1),
640 (Ty (NEONvduplane (Ty DPR_VFP2:$src2),
641 imm:$lane)))))]> {
642 let isCommutable = 0;
643}
644class N3VDSL16<bits<2> op21_20, bits<4> op11_8,
645 string OpcodeStr, ValueType Ty, SDNode ShOp>
646 : N3V<0, 1, op21_20, op11_8, 1, 0,
647 (outs DPR:$dst), (ins DPR:$src1, DPR_8:$src2, nohash_imm:$lane),
David Goodwin36bff0c2009-09-25 18:38:29 +0000648 IIC_VMULi16D,
Anton Korobeynikovdd528192009-09-08 15:22:32 +0000649 !strconcat(OpcodeStr, "\t$dst, $src1, $src2[$lane]"), "",
650 [(set (Ty DPR:$dst),
651 (Ty (ShOp (Ty DPR:$src1),
652 (Ty (NEONvduplane (Ty DPR_8:$src2),
653 imm:$lane)))))]> {
654 let isCommutable = 0;
655}
656
Bob Wilsone60fee02009-06-22 23:27:02 +0000657class N3VQ<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
David Goodwin78caa122009-09-23 21:38:08 +0000658 InstrItinClass itin, string OpcodeStr, ValueType ResTy, ValueType OpTy,
Bob Wilsone60fee02009-06-22 23:27:02 +0000659 SDNode OpNode, bit Commutable>
660 : N3V<op24, op23, op21_20, op11_8, 1, op4,
David Goodwin78caa122009-09-23 21:38:08 +0000661 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2), itin,
Bob Wilsone60fee02009-06-22 23:27:02 +0000662 !strconcat(OpcodeStr, "\t$dst, $src1, $src2"), "",
663 [(set QPR:$dst, (ResTy (OpNode (OpTy QPR:$src1), (OpTy QPR:$src2))))]> {
664 let isCommutable = Commutable;
665}
Anton Korobeynikovdd528192009-09-08 15:22:32 +0000666class N3VQSL<bits<2> op21_20, bits<4> op11_8,
David Goodwin36bff0c2009-09-25 18:38:29 +0000667 InstrItinClass itin, string OpcodeStr,
668 ValueType ResTy, ValueType OpTy, SDNode ShOp>
Anton Korobeynikovdd528192009-09-08 15:22:32 +0000669 : N3V<1, 1, op21_20, op11_8, 1, 0,
670 (outs QPR:$dst), (ins QPR:$src1, DPR_VFP2:$src2, nohash_imm:$lane),
David Goodwin36bff0c2009-09-25 18:38:29 +0000671 itin, !strconcat(OpcodeStr, "\t$dst, $src1, $src2[$lane]"), "",
Anton Korobeynikovdd528192009-09-08 15:22:32 +0000672 [(set (ResTy QPR:$dst),
673 (ResTy (ShOp (ResTy QPR:$src1),
674 (ResTy (NEONvduplane (OpTy DPR_VFP2:$src2),
675 imm:$lane)))))]> {
676 let isCommutable = 0;
677}
678class N3VQSL16<bits<2> op21_20, bits<4> op11_8,
679 string OpcodeStr, ValueType ResTy, ValueType OpTy, SDNode ShOp>
680 : N3V<1, 1, op21_20, op11_8, 1, 0,
681 (outs QPR:$dst), (ins QPR:$src1, DPR_8:$src2, nohash_imm:$lane),
David Goodwin36bff0c2009-09-25 18:38:29 +0000682 IIC_VMULi16Q,
Anton Korobeynikovdd528192009-09-08 15:22:32 +0000683 !strconcat(OpcodeStr, "\t$dst, $src1, $src2[$lane]"), "",
684 [(set (ResTy QPR:$dst),
685 (ResTy (ShOp (ResTy QPR:$src1),
686 (ResTy (NEONvduplane (OpTy DPR_8:$src2),
687 imm:$lane)))))]> {
688 let isCommutable = 0;
689}
Bob Wilsone60fee02009-06-22 23:27:02 +0000690
David Goodwindd19ce42009-08-04 17:53:06 +0000691// Basic 3-register operations, scalar single-precision
Evan Cheng46961d82009-08-07 19:30:41 +0000692class N3VDs<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
693 string OpcodeStr, ValueType ResTy, ValueType OpTy,
694 SDNode OpNode, bit Commutable>
695 : N3V<op24, op23, op21_20, op11_8, 0, op4,
David Goodwin36bff0c2009-09-25 18:38:29 +0000696 (outs DPR_VFP2:$dst), (ins DPR_VFP2:$src1, DPR_VFP2:$src2), IIC_VBIND,
Evan Cheng46961d82009-08-07 19:30:41 +0000697 !strconcat(OpcodeStr, "\t$dst, $src1, $src2"), "", []> {
698 let isCommutable = Commutable;
699}
700class N3VDsPat<SDNode OpNode, NeonI Inst>
David Goodwindd19ce42009-08-04 17:53:06 +0000701 : NEONFPPat<(f32 (OpNode SPR:$a, SPR:$b)),
Evan Cheng46961d82009-08-07 19:30:41 +0000702 (EXTRACT_SUBREG
703 (Inst (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)), SPR:$a, arm_ssubreg_0),
704 (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)), SPR:$b, arm_ssubreg_0)),
705 arm_ssubreg_0)>;
David Goodwindd19ce42009-08-04 17:53:06 +0000706
Bob Wilsone60fee02009-06-22 23:27:02 +0000707// Basic 3-register intrinsics, both double- and quad-register.
708class N3VDInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
David Goodwin36bff0c2009-09-25 18:38:29 +0000709 InstrItinClass itin, string OpcodeStr, ValueType ResTy, ValueType OpTy,
Bob Wilsone60fee02009-06-22 23:27:02 +0000710 Intrinsic IntOp, bit Commutable>
711 : N3V<op24, op23, op21_20, op11_8, 0, op4,
David Goodwin36bff0c2009-09-25 18:38:29 +0000712 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2), itin,
Bob Wilsone60fee02009-06-22 23:27:02 +0000713 !strconcat(OpcodeStr, "\t$dst, $src1, $src2"), "",
714 [(set DPR:$dst, (ResTy (IntOp (OpTy DPR:$src1), (OpTy DPR:$src2))))]> {
715 let isCommutable = Commutable;
716}
David Goodwin36bff0c2009-09-25 18:38:29 +0000717class N3VDIntSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Anton Korobeynikovdd528192009-09-08 15:22:32 +0000718 string OpcodeStr, ValueType Ty, Intrinsic IntOp>
719 : N3V<0, 1, op21_20, op11_8, 1, 0,
720 (outs DPR:$dst), (ins DPR:$src1, DPR_VFP2:$src2, nohash_imm:$lane),
David Goodwin36bff0c2009-09-25 18:38:29 +0000721 itin, !strconcat(OpcodeStr, "\t$dst, $src1, $src2[$lane]"), "",
Anton Korobeynikovdd528192009-09-08 15:22:32 +0000722 [(set (Ty DPR:$dst),
723 (Ty (IntOp (Ty DPR:$src1),
724 (Ty (NEONvduplane (Ty DPR_VFP2:$src2),
725 imm:$lane)))))]> {
726 let isCommutable = 0;
727}
David Goodwin36bff0c2009-09-25 18:38:29 +0000728class N3VDIntSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Anton Korobeynikovdd528192009-09-08 15:22:32 +0000729 string OpcodeStr, ValueType Ty, Intrinsic IntOp>
730 : N3V<0, 1, op21_20, op11_8, 1, 0,
731 (outs DPR:$dst), (ins DPR:$src1, DPR_8:$src2, nohash_imm:$lane),
David Goodwin36bff0c2009-09-25 18:38:29 +0000732 itin, !strconcat(OpcodeStr, "\t$dst, $src1, $src2[$lane]"), "",
Anton Korobeynikovdd528192009-09-08 15:22:32 +0000733 [(set (Ty DPR:$dst),
734 (Ty (IntOp (Ty DPR:$src1),
735 (Ty (NEONvduplane (Ty DPR_8:$src2),
736 imm:$lane)))))]> {
737 let isCommutable = 0;
738}
739
Bob Wilsone60fee02009-06-22 23:27:02 +0000740class N3VQInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
David Goodwin36bff0c2009-09-25 18:38:29 +0000741 InstrItinClass itin, string OpcodeStr, ValueType ResTy, ValueType OpTy,
Bob Wilsone60fee02009-06-22 23:27:02 +0000742 Intrinsic IntOp, bit Commutable>
743 : N3V<op24, op23, op21_20, op11_8, 1, op4,
David Goodwin36bff0c2009-09-25 18:38:29 +0000744 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2), itin,
Bob Wilsone60fee02009-06-22 23:27:02 +0000745 !strconcat(OpcodeStr, "\t$dst, $src1, $src2"), "",
746 [(set QPR:$dst, (ResTy (IntOp (OpTy QPR:$src1), (OpTy QPR:$src2))))]> {
747 let isCommutable = Commutable;
748}
David Goodwin36bff0c2009-09-25 18:38:29 +0000749class N3VQIntSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Anton Korobeynikovdd528192009-09-08 15:22:32 +0000750 string OpcodeStr, ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
751 : N3V<1, 1, op21_20, op11_8, 1, 0,
752 (outs QPR:$dst), (ins QPR:$src1, DPR_VFP2:$src2, nohash_imm:$lane),
David Goodwin36bff0c2009-09-25 18:38:29 +0000753 itin, !strconcat(OpcodeStr, "\t$dst, $src1, $src2[$lane]"), "",
Anton Korobeynikovdd528192009-09-08 15:22:32 +0000754 [(set (ResTy QPR:$dst),
755 (ResTy (IntOp (ResTy QPR:$src1),
756 (ResTy (NEONvduplane (OpTy DPR_VFP2:$src2),
757 imm:$lane)))))]> {
758 let isCommutable = 0;
759}
David Goodwin36bff0c2009-09-25 18:38:29 +0000760class N3VQIntSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Anton Korobeynikovdd528192009-09-08 15:22:32 +0000761 string OpcodeStr, ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
762 : N3V<1, 1, op21_20, op11_8, 1, 0,
763 (outs QPR:$dst), (ins QPR:$src1, DPR_8:$src2, nohash_imm:$lane),
David Goodwin36bff0c2009-09-25 18:38:29 +0000764 itin, !strconcat(OpcodeStr, "\t$dst, $src1, $src2[$lane]"), "",
Anton Korobeynikovdd528192009-09-08 15:22:32 +0000765 [(set (ResTy QPR:$dst),
766 (ResTy (IntOp (ResTy QPR:$src1),
767 (ResTy (NEONvduplane (OpTy DPR_8:$src2),
768 imm:$lane)))))]> {
769 let isCommutable = 0;
770}
Bob Wilsone60fee02009-06-22 23:27:02 +0000771
772// Multiply-Add/Sub operations, both double- and quad-register.
773class N3VDMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
David Goodwin36bff0c2009-09-25 18:38:29 +0000774 InstrItinClass itin, string OpcodeStr,
775 ValueType Ty, SDNode MulOp, SDNode OpNode>
Bob Wilsone60fee02009-06-22 23:27:02 +0000776 : N3V<op24, op23, op21_20, op11_8, 0, op4,
David Goodwin36bff0c2009-09-25 18:38:29 +0000777 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2, DPR:$src3), itin,
Bob Wilsone60fee02009-06-22 23:27:02 +0000778 !strconcat(OpcodeStr, "\t$dst, $src2, $src3"), "$src1 = $dst",
779 [(set DPR:$dst, (Ty (OpNode DPR:$src1,
780 (Ty (MulOp DPR:$src2, DPR:$src3)))))]>;
David Goodwin36bff0c2009-09-25 18:38:29 +0000781class N3VDMulOpSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Anton Korobeynikovdd528192009-09-08 15:22:32 +0000782 string OpcodeStr, ValueType Ty, SDNode MulOp, SDNode ShOp>
783 : N3V<0, 1, op21_20, op11_8, 1, 0,
784 (outs DPR:$dst),
David Goodwin36bff0c2009-09-25 18:38:29 +0000785 (ins DPR:$src1, DPR:$src2, DPR_VFP2:$src3, nohash_imm:$lane), itin,
Anton Korobeynikovdd528192009-09-08 15:22:32 +0000786 !strconcat(OpcodeStr, "\t$dst, $src2, $src3[$lane]"), "$src1 = $dst",
787 [(set (Ty DPR:$dst),
788 (Ty (ShOp (Ty DPR:$src1),
789 (Ty (MulOp DPR:$src2,
790 (Ty (NEONvduplane (Ty DPR_VFP2:$src3),
791 imm:$lane)))))))]>;
David Goodwin36bff0c2009-09-25 18:38:29 +0000792class N3VDMulOpSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Anton Korobeynikovdd528192009-09-08 15:22:32 +0000793 string OpcodeStr, ValueType Ty, SDNode MulOp, SDNode ShOp>
794 : N3V<0, 1, op21_20, op11_8, 1, 0,
795 (outs DPR:$dst),
David Goodwin36bff0c2009-09-25 18:38:29 +0000796 (ins DPR:$src1, DPR:$src2, DPR_8:$src3, nohash_imm:$lane), itin,
Anton Korobeynikovdd528192009-09-08 15:22:32 +0000797 !strconcat(OpcodeStr, "\t$dst, $src2, $src3[$lane]"), "$src1 = $dst",
798 [(set (Ty DPR:$dst),
799 (Ty (ShOp (Ty DPR:$src1),
800 (Ty (MulOp DPR:$src2,
801 (Ty (NEONvduplane (Ty DPR_8:$src3),
802 imm:$lane)))))))]>;
803
Bob Wilsone60fee02009-06-22 23:27:02 +0000804class N3VQMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
David Goodwin36bff0c2009-09-25 18:38:29 +0000805 InstrItinClass itin, string OpcodeStr, ValueType Ty,
806 SDNode MulOp, SDNode OpNode>
Bob Wilsone60fee02009-06-22 23:27:02 +0000807 : N3V<op24, op23, op21_20, op11_8, 1, op4,
David Goodwin36bff0c2009-09-25 18:38:29 +0000808 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2, QPR:$src3), itin,
Bob Wilsone60fee02009-06-22 23:27:02 +0000809 !strconcat(OpcodeStr, "\t$dst, $src2, $src3"), "$src1 = $dst",
810 [(set QPR:$dst, (Ty (OpNode QPR:$src1,
811 (Ty (MulOp QPR:$src2, QPR:$src3)))))]>;
David Goodwin36bff0c2009-09-25 18:38:29 +0000812class N3VQMulOpSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Anton Korobeynikovdd528192009-09-08 15:22:32 +0000813 string OpcodeStr, ValueType ResTy, ValueType OpTy,
814 SDNode MulOp, SDNode ShOp>
815 : N3V<1, 1, op21_20, op11_8, 1, 0,
816 (outs QPR:$dst),
David Goodwin36bff0c2009-09-25 18:38:29 +0000817 (ins QPR:$src1, QPR:$src2, DPR_VFP2:$src3, nohash_imm:$lane), itin,
Anton Korobeynikovdd528192009-09-08 15:22:32 +0000818 !strconcat(OpcodeStr, "\t$dst, $src2, $src3[$lane]"), "$src1 = $dst",
819 [(set (ResTy QPR:$dst),
820 (ResTy (ShOp (ResTy QPR:$src1),
821 (ResTy (MulOp QPR:$src2,
822 (ResTy (NEONvduplane (OpTy DPR_VFP2:$src3),
823 imm:$lane)))))))]>;
David Goodwin36bff0c2009-09-25 18:38:29 +0000824class N3VQMulOpSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Anton Korobeynikovdd528192009-09-08 15:22:32 +0000825 string OpcodeStr, ValueType ResTy, ValueType OpTy,
826 SDNode MulOp, SDNode ShOp>
827 : N3V<1, 1, op21_20, op11_8, 1, 0,
828 (outs QPR:$dst),
David Goodwin36bff0c2009-09-25 18:38:29 +0000829 (ins QPR:$src1, QPR:$src2, DPR_8:$src3, nohash_imm:$lane), itin,
Anton Korobeynikovdd528192009-09-08 15:22:32 +0000830 !strconcat(OpcodeStr, "\t$dst, $src2, $src3[$lane]"), "$src1 = $dst",
831 [(set (ResTy QPR:$dst),
832 (ResTy (ShOp (ResTy QPR:$src1),
833 (ResTy (MulOp QPR:$src2,
834 (ResTy (NEONvduplane (OpTy DPR_8:$src3),
835 imm:$lane)))))))]>;
Bob Wilsone60fee02009-06-22 23:27:02 +0000836
David Goodwindd19ce42009-08-04 17:53:06 +0000837// Multiply-Add/Sub operations, scalar single-precision
Evan Cheng46961d82009-08-07 19:30:41 +0000838class N3VDMulOps<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
David Goodwin36bff0c2009-09-25 18:38:29 +0000839 InstrItinClass itin, string OpcodeStr,
840 ValueType Ty, SDNode MulOp, SDNode OpNode>
Evan Cheng46961d82009-08-07 19:30:41 +0000841 : N3V<op24, op23, op21_20, op11_8, 0, op4,
842 (outs DPR_VFP2:$dst),
David Goodwin36bff0c2009-09-25 18:38:29 +0000843 (ins DPR_VFP2:$src1, DPR_VFP2:$src2, DPR_VFP2:$src3), itin,
Evan Cheng46961d82009-08-07 19:30:41 +0000844 !strconcat(OpcodeStr, "\t$dst, $src2, $src3"), "$src1 = $dst", []>;
845
846class N3VDMulOpsPat<SDNode MulNode, SDNode OpNode, NeonI Inst>
847 : NEONFPPat<(f32 (OpNode SPR:$acc, (f32 (MulNode SPR:$a, SPR:$b)))),
848 (EXTRACT_SUBREG
849 (Inst (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)), SPR:$acc, arm_ssubreg_0),
850 (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)), SPR:$a, arm_ssubreg_0),
851 (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)), SPR:$b, arm_ssubreg_0)),
852 arm_ssubreg_0)>;
David Goodwindd19ce42009-08-04 17:53:06 +0000853
Bob Wilsone60fee02009-06-22 23:27:02 +0000854// Neon 3-argument intrinsics, both double- and quad-register.
855// The destination register is also used as the first source operand register.
856class N3VDInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
David Goodwin36bff0c2009-09-25 18:38:29 +0000857 InstrItinClass itin, string OpcodeStr,
858 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilsone60fee02009-06-22 23:27:02 +0000859 : N3V<op24, op23, op21_20, op11_8, 0, op4,
David Goodwin36bff0c2009-09-25 18:38:29 +0000860 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2, DPR:$src3), itin,
Bob Wilsone60fee02009-06-22 23:27:02 +0000861 !strconcat(OpcodeStr, "\t$dst, $src2, $src3"), "$src1 = $dst",
862 [(set DPR:$dst, (ResTy (IntOp (OpTy DPR:$src1),
863 (OpTy DPR:$src2), (OpTy DPR:$src3))))]>;
864class N3VQInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
David Goodwin36bff0c2009-09-25 18:38:29 +0000865 InstrItinClass itin, string OpcodeStr,
866 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilsone60fee02009-06-22 23:27:02 +0000867 : N3V<op24, op23, op21_20, op11_8, 1, op4,
David Goodwin36bff0c2009-09-25 18:38:29 +0000868 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2, QPR:$src3), itin,
Bob Wilsone60fee02009-06-22 23:27:02 +0000869 !strconcat(OpcodeStr, "\t$dst, $src2, $src3"), "$src1 = $dst",
870 [(set QPR:$dst, (ResTy (IntOp (OpTy QPR:$src1),
871 (OpTy QPR:$src2), (OpTy QPR:$src3))))]>;
872
873// Neon Long 3-argument intrinsic. The destination register is
874// a quad-register and is also used as the first source operand register.
875class N3VLInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
David Goodwin36bff0c2009-09-25 18:38:29 +0000876 InstrItinClass itin, string OpcodeStr,
877 ValueType TyQ, ValueType TyD, Intrinsic IntOp>
Bob Wilsone60fee02009-06-22 23:27:02 +0000878 : N3V<op24, op23, op21_20, op11_8, 0, op4,
David Goodwin36bff0c2009-09-25 18:38:29 +0000879 (outs QPR:$dst), (ins QPR:$src1, DPR:$src2, DPR:$src3), itin,
Bob Wilsone60fee02009-06-22 23:27:02 +0000880 !strconcat(OpcodeStr, "\t$dst, $src2, $src3"), "$src1 = $dst",
881 [(set QPR:$dst,
882 (TyQ (IntOp (TyQ QPR:$src1), (TyD DPR:$src2), (TyD DPR:$src3))))]>;
David Goodwin36bff0c2009-09-25 18:38:29 +0000883class N3VLInt3SL<bit op24, bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Anton Korobeynikovdd528192009-09-08 15:22:32 +0000884 string OpcodeStr, ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
885 : N3V<op24, 1, op21_20, op11_8, 1, 0,
886 (outs QPR:$dst),
David Goodwin36bff0c2009-09-25 18:38:29 +0000887 (ins QPR:$src1, DPR:$src2, DPR_VFP2:$src3, nohash_imm:$lane), itin,
Anton Korobeynikovdd528192009-09-08 15:22:32 +0000888 !strconcat(OpcodeStr, "\t$dst, $src2, $src3[$lane]"), "$src1 = $dst",
889 [(set (ResTy QPR:$dst),
890 (ResTy (IntOp (ResTy QPR:$src1),
891 (OpTy DPR:$src2),
892 (OpTy (NEONvduplane (OpTy DPR_VFP2:$src3),
893 imm:$lane)))))]>;
David Goodwin36bff0c2009-09-25 18:38:29 +0000894class N3VLInt3SL16<bit op24, bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Anton Korobeynikovdd528192009-09-08 15:22:32 +0000895 string OpcodeStr, ValueType ResTy, ValueType OpTy,
896 Intrinsic IntOp>
897 : N3V<op24, 1, op21_20, op11_8, 1, 0,
898 (outs QPR:$dst),
David Goodwin36bff0c2009-09-25 18:38:29 +0000899 (ins QPR:$src1, DPR:$src2, DPR_8:$src3, nohash_imm:$lane), itin,
Anton Korobeynikovdd528192009-09-08 15:22:32 +0000900 !strconcat(OpcodeStr, "\t$dst, $src2, $src3[$lane]"), "$src1 = $dst",
901 [(set (ResTy QPR:$dst),
902 (ResTy (IntOp (ResTy QPR:$src1),
903 (OpTy DPR:$src2),
904 (OpTy (NEONvduplane (OpTy DPR_8:$src3),
905 imm:$lane)))))]>;
906
Bob Wilsone60fee02009-06-22 23:27:02 +0000907
908// Narrowing 3-register intrinsics.
909class N3VNInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
910 string OpcodeStr, ValueType TyD, ValueType TyQ,
911 Intrinsic IntOp, bit Commutable>
912 : N3V<op24, op23, op21_20, op11_8, 0, op4,
David Goodwin36bff0c2009-09-25 18:38:29 +0000913 (outs DPR:$dst), (ins QPR:$src1, QPR:$src2), IIC_VBINi4D,
Bob Wilsone60fee02009-06-22 23:27:02 +0000914 !strconcat(OpcodeStr, "\t$dst, $src1, $src2"), "",
915 [(set DPR:$dst, (TyD (IntOp (TyQ QPR:$src1), (TyQ QPR:$src2))))]> {
916 let isCommutable = Commutable;
917}
918
919// Long 3-register intrinsics.
920class N3VLInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
David Goodwin36bff0c2009-09-25 18:38:29 +0000921 InstrItinClass itin, string OpcodeStr, ValueType TyQ, ValueType TyD,
Bob Wilsone60fee02009-06-22 23:27:02 +0000922 Intrinsic IntOp, bit Commutable>
923 : N3V<op24, op23, op21_20, op11_8, 0, op4,
David Goodwin36bff0c2009-09-25 18:38:29 +0000924 (outs QPR:$dst), (ins DPR:$src1, DPR:$src2), itin,
Bob Wilsone60fee02009-06-22 23:27:02 +0000925 !strconcat(OpcodeStr, "\t$dst, $src1, $src2"), "",
926 [(set QPR:$dst, (TyQ (IntOp (TyD DPR:$src1), (TyD DPR:$src2))))]> {
927 let isCommutable = Commutable;
928}
David Goodwin36bff0c2009-09-25 18:38:29 +0000929class N3VLIntSL<bit op24, bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Anton Korobeynikovdd528192009-09-08 15:22:32 +0000930 string OpcodeStr, ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
931 : N3V<op24, 1, op21_20, op11_8, 1, 0,
932 (outs QPR:$dst), (ins DPR:$src1, DPR_VFP2:$src2, nohash_imm:$lane),
David Goodwin36bff0c2009-09-25 18:38:29 +0000933 itin, !strconcat(OpcodeStr, "\t$dst, $src1, $src2[$lane]"), "",
Anton Korobeynikovdd528192009-09-08 15:22:32 +0000934 [(set (ResTy QPR:$dst),
935 (ResTy (IntOp (OpTy DPR:$src1),
936 (OpTy (NEONvduplane (OpTy DPR_VFP2:$src2),
937 imm:$lane)))))]>;
David Goodwin36bff0c2009-09-25 18:38:29 +0000938class N3VLIntSL16<bit op24, bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Anton Korobeynikovdd528192009-09-08 15:22:32 +0000939 string OpcodeStr, ValueType ResTy, ValueType OpTy,
940 Intrinsic IntOp>
941 : N3V<op24, 1, op21_20, op11_8, 1, 0,
942 (outs QPR:$dst), (ins DPR:$src1, DPR_8:$src2, nohash_imm:$lane),
David Goodwin36bff0c2009-09-25 18:38:29 +0000943 itin, !strconcat(OpcodeStr, "\t$dst, $src1, $src2[$lane]"), "",
Anton Korobeynikovdd528192009-09-08 15:22:32 +0000944 [(set (ResTy QPR:$dst),
945 (ResTy (IntOp (OpTy DPR:$src1),
946 (OpTy (NEONvduplane (OpTy DPR_8:$src2),
947 imm:$lane)))))]>;
Bob Wilsone60fee02009-06-22 23:27:02 +0000948
949// Wide 3-register intrinsics.
950class N3VWInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
951 string OpcodeStr, ValueType TyQ, ValueType TyD,
952 Intrinsic IntOp, bit Commutable>
953 : N3V<op24, op23, op21_20, op11_8, 0, op4,
David Goodwin36bff0c2009-09-25 18:38:29 +0000954 (outs QPR:$dst), (ins QPR:$src1, DPR:$src2), IIC_VSUBiD,
Bob Wilsone60fee02009-06-22 23:27:02 +0000955 !strconcat(OpcodeStr, "\t$dst, $src1, $src2"), "",
956 [(set QPR:$dst, (TyQ (IntOp (TyQ QPR:$src1), (TyD DPR:$src2))))]> {
957 let isCommutable = Commutable;
958}
959
960// Pairwise long 2-register intrinsics, both double- and quad-register.
961class N2VDPLInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
962 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
963 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
964 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$dst),
David Goodwin36bff0c2009-09-25 18:38:29 +0000965 (ins DPR:$src), IIC_VSHLiD, !strconcat(OpcodeStr, "\t$dst, $src"), "",
Bob Wilsone60fee02009-06-22 23:27:02 +0000966 [(set DPR:$dst, (ResTy (IntOp (OpTy DPR:$src))))]>;
967class N2VQPLInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
968 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
969 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
970 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$dst),
David Goodwin36bff0c2009-09-25 18:38:29 +0000971 (ins QPR:$src), IIC_VSHLiD, !strconcat(OpcodeStr, "\t$dst, $src"), "",
Bob Wilsone60fee02009-06-22 23:27:02 +0000972 [(set QPR:$dst, (ResTy (IntOp (OpTy QPR:$src))))]>;
973
974// Pairwise long 2-register accumulate intrinsics,
975// both double- and quad-register.
976// The destination register is also used as the first source operand register.
977class N2VDPLInt2<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
978 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
979 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
980 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4,
David Goodwin36bff0c2009-09-25 18:38:29 +0000981 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2), IIC_VPALiD,
Bob Wilsone60fee02009-06-22 23:27:02 +0000982 !strconcat(OpcodeStr, "\t$dst, $src2"), "$src1 = $dst",
983 [(set DPR:$dst, (ResTy (IntOp (ResTy DPR:$src1), (OpTy DPR:$src2))))]>;
984class N2VQPLInt2<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
985 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
986 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
987 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4,
David Goodwin36bff0c2009-09-25 18:38:29 +0000988 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2), IIC_VPALiQ,
Bob Wilsone60fee02009-06-22 23:27:02 +0000989 !strconcat(OpcodeStr, "\t$dst, $src2"), "$src1 = $dst",
990 [(set QPR:$dst, (ResTy (IntOp (ResTy QPR:$src1), (OpTy QPR:$src2))))]>;
991
992// Shift by immediate,
993// both double- and quad-register.
994class N2VDSh<bit op24, bit op23, bits<6> op21_16, bits<4> op11_8, bit op7,
David Goodwin36bff0c2009-09-25 18:38:29 +0000995 bit op4, InstrItinClass itin, string OpcodeStr,
996 ValueType Ty, SDNode OpNode>
Bob Wilsone60fee02009-06-22 23:27:02 +0000997 : N2VImm<op24, op23, op21_16, op11_8, op7, 0, op4,
David Goodwin36bff0c2009-09-25 18:38:29 +0000998 (outs DPR:$dst), (ins DPR:$src, i32imm:$SIMM), itin,
Bob Wilsone60fee02009-06-22 23:27:02 +0000999 !strconcat(OpcodeStr, "\t$dst, $src, $SIMM"), "",
1000 [(set DPR:$dst, (Ty (OpNode (Ty DPR:$src), (i32 imm:$SIMM))))]>;
1001class N2VQSh<bit op24, bit op23, bits<6> op21_16, bits<4> op11_8, bit op7,
David Goodwin36bff0c2009-09-25 18:38:29 +00001002 bit op4, InstrItinClass itin, string OpcodeStr,
1003 ValueType Ty, SDNode OpNode>
Bob Wilsone60fee02009-06-22 23:27:02 +00001004 : N2VImm<op24, op23, op21_16, op11_8, op7, 1, op4,
David Goodwin36bff0c2009-09-25 18:38:29 +00001005 (outs QPR:$dst), (ins QPR:$src, i32imm:$SIMM), itin,
Bob Wilsone60fee02009-06-22 23:27:02 +00001006 !strconcat(OpcodeStr, "\t$dst, $src, $SIMM"), "",
1007 [(set QPR:$dst, (Ty (OpNode (Ty QPR:$src), (i32 imm:$SIMM))))]>;
1008
1009// Long shift by immediate.
1010class N2VLSh<bit op24, bit op23, bits<6> op21_16, bits<4> op11_8, bit op7,
1011 bit op6, bit op4, string OpcodeStr, ValueType ResTy,
1012 ValueType OpTy, SDNode OpNode>
1013 : N2VImm<op24, op23, op21_16, op11_8, op7, op6, op4,
David Goodwin36bff0c2009-09-25 18:38:29 +00001014 (outs QPR:$dst), (ins DPR:$src, i32imm:$SIMM), IIC_VSHLiD,
Bob Wilsone60fee02009-06-22 23:27:02 +00001015 !strconcat(OpcodeStr, "\t$dst, $src, $SIMM"), "",
1016 [(set QPR:$dst, (ResTy (OpNode (OpTy DPR:$src),
1017 (i32 imm:$SIMM))))]>;
1018
1019// Narrow shift by immediate.
1020class N2VNSh<bit op24, bit op23, bits<6> op21_16, bits<4> op11_8, bit op7,
David Goodwin36bff0c2009-09-25 18:38:29 +00001021 bit op6, bit op4, InstrItinClass itin, string OpcodeStr,
1022 ValueType ResTy, ValueType OpTy, SDNode OpNode>
Bob Wilsone60fee02009-06-22 23:27:02 +00001023 : N2VImm<op24, op23, op21_16, op11_8, op7, op6, op4,
David Goodwin36bff0c2009-09-25 18:38:29 +00001024 (outs DPR:$dst), (ins QPR:$src, i32imm:$SIMM), itin,
Bob Wilsone60fee02009-06-22 23:27:02 +00001025 !strconcat(OpcodeStr, "\t$dst, $src, $SIMM"), "",
1026 [(set DPR:$dst, (ResTy (OpNode (OpTy QPR:$src),
1027 (i32 imm:$SIMM))))]>;
1028
1029// Shift right by immediate and accumulate,
1030// both double- and quad-register.
1031class N2VDShAdd<bit op24, bit op23, bits<6> op21_16, bits<4> op11_8, bit op7,
1032 bit op4, string OpcodeStr, ValueType Ty, SDNode ShOp>
1033 : N2VImm<op24, op23, op21_16, op11_8, op7, 0, op4,
1034 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2, i32imm:$SIMM),
David Goodwin36bff0c2009-09-25 18:38:29 +00001035 IIC_VPALiD,
Bob Wilsone60fee02009-06-22 23:27:02 +00001036 !strconcat(OpcodeStr, "\t$dst, $src2, $SIMM"), "$src1 = $dst",
1037 [(set DPR:$dst, (Ty (add DPR:$src1,
1038 (Ty (ShOp DPR:$src2, (i32 imm:$SIMM))))))]>;
1039class N2VQShAdd<bit op24, bit op23, bits<6> op21_16, bits<4> op11_8, bit op7,
1040 bit op4, string OpcodeStr, ValueType Ty, SDNode ShOp>
1041 : N2VImm<op24, op23, op21_16, op11_8, op7, 1, op4,
1042 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2, i32imm:$SIMM),
David Goodwin36bff0c2009-09-25 18:38:29 +00001043 IIC_VPALiD,
Bob Wilsone60fee02009-06-22 23:27:02 +00001044 !strconcat(OpcodeStr, "\t$dst, $src2, $SIMM"), "$src1 = $dst",
1045 [(set QPR:$dst, (Ty (add QPR:$src1,
1046 (Ty (ShOp QPR:$src2, (i32 imm:$SIMM))))))]>;
1047
1048// Shift by immediate and insert,
1049// both double- and quad-register.
1050class N2VDShIns<bit op24, bit op23, bits<6> op21_16, bits<4> op11_8, bit op7,
1051 bit op4, string OpcodeStr, ValueType Ty, SDNode ShOp>
1052 : N2VImm<op24, op23, op21_16, op11_8, op7, 0, op4,
1053 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2, i32imm:$SIMM),
David Goodwin36bff0c2009-09-25 18:38:29 +00001054 IIC_VSHLiD,
Bob Wilsone60fee02009-06-22 23:27:02 +00001055 !strconcat(OpcodeStr, "\t$dst, $src2, $SIMM"), "$src1 = $dst",
1056 [(set DPR:$dst, (Ty (ShOp DPR:$src1, DPR:$src2, (i32 imm:$SIMM))))]>;
1057class N2VQShIns<bit op24, bit op23, bits<6> op21_16, bits<4> op11_8, bit op7,
1058 bit op4, string OpcodeStr, ValueType Ty, SDNode ShOp>
1059 : N2VImm<op24, op23, op21_16, op11_8, op7, 1, op4,
1060 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2, i32imm:$SIMM),
David Goodwin36bff0c2009-09-25 18:38:29 +00001061 IIC_VSHLiQ,
Bob Wilsone60fee02009-06-22 23:27:02 +00001062 !strconcat(OpcodeStr, "\t$dst, $src2, $SIMM"), "$src1 = $dst",
1063 [(set QPR:$dst, (Ty (ShOp QPR:$src1, QPR:$src2, (i32 imm:$SIMM))))]>;
1064
1065// Convert, with fractional bits immediate,
1066// both double- and quad-register.
1067class N2VCvtD<bit op24, bit op23, bits<6> op21_16, bits<4> op11_8, bit op7,
1068 bit op4, string OpcodeStr, ValueType ResTy, ValueType OpTy,
1069 Intrinsic IntOp>
1070 : N2VImm<op24, op23, op21_16, op11_8, op7, 0, op4,
David Goodwin36bff0c2009-09-25 18:38:29 +00001071 (outs DPR:$dst), (ins DPR:$src, i32imm:$SIMM), IIC_VUNAD,
Bob Wilsone60fee02009-06-22 23:27:02 +00001072 !strconcat(OpcodeStr, "\t$dst, $src, $SIMM"), "",
1073 [(set DPR:$dst, (ResTy (IntOp (OpTy DPR:$src), (i32 imm:$SIMM))))]>;
1074class N2VCvtQ<bit op24, bit op23, bits<6> op21_16, bits<4> op11_8, bit op7,
1075 bit op4, string OpcodeStr, ValueType ResTy, ValueType OpTy,
1076 Intrinsic IntOp>
1077 : N2VImm<op24, op23, op21_16, op11_8, op7, 1, op4,
David Goodwin36bff0c2009-09-25 18:38:29 +00001078 (outs QPR:$dst), (ins QPR:$src, i32imm:$SIMM), IIC_VUNAQ,
Bob Wilsone60fee02009-06-22 23:27:02 +00001079 !strconcat(OpcodeStr, "\t$dst, $src, $SIMM"), "",
1080 [(set QPR:$dst, (ResTy (IntOp (OpTy QPR:$src), (i32 imm:$SIMM))))]>;
1081
1082//===----------------------------------------------------------------------===//
1083// Multiclasses
1084//===----------------------------------------------------------------------===//
1085
Bob Wilson8af7b532009-10-03 04:44:16 +00001086// Abbreviations used in multiclass suffixes:
1087// Q = quarter int (8 bit) elements
1088// H = half int (16 bit) elements
1089// S = single int (32 bit) elements
1090// D = double int (64 bit) elements
1091
Bob Wilsone60fee02009-06-22 23:27:02 +00001092// Neon 3-register vector operations.
1093
1094// First with only element sizes of 8, 16 and 32 bits:
1095multiclass N3V_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin78caa122009-09-23 21:38:08 +00001096 InstrItinClass itinD16, InstrItinClass itinD32,
1097 InstrItinClass itinQ16, InstrItinClass itinQ32,
Bob Wilsone60fee02009-06-22 23:27:02 +00001098 string OpcodeStr, SDNode OpNode, bit Commutable = 0> {
1099 // 64-bit vector types.
David Goodwin78caa122009-09-23 21:38:08 +00001100 def v8i8 : N3VD<op24, op23, 0b00, op11_8, op4, itinD16,
1101 !strconcat(OpcodeStr, "8"), v8i8, v8i8, OpNode, Commutable>;
1102 def v4i16 : N3VD<op24, op23, 0b01, op11_8, op4, itinD16,
1103 !strconcat(OpcodeStr, "16"), v4i16, v4i16, OpNode, Commutable>;
1104 def v2i32 : N3VD<op24, op23, 0b10, op11_8, op4, itinD32,
1105 !strconcat(OpcodeStr, "32"), v2i32, v2i32, OpNode, Commutable>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001106
1107 // 128-bit vector types.
David Goodwin78caa122009-09-23 21:38:08 +00001108 def v16i8 : N3VQ<op24, op23, 0b00, op11_8, op4, itinQ16,
1109 !strconcat(OpcodeStr, "8"), v16i8, v16i8, OpNode, Commutable>;
1110 def v8i16 : N3VQ<op24, op23, 0b01, op11_8, op4, itinQ16,
1111 !strconcat(OpcodeStr, "16"), v8i16, v8i16, OpNode, Commutable>;
1112 def v4i32 : N3VQ<op24, op23, 0b10, op11_8, op4, itinQ32,
1113 !strconcat(OpcodeStr, "32"), v4i32, v4i32, OpNode, Commutable>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001114}
1115
Anton Korobeynikovdd528192009-09-08 15:22:32 +00001116multiclass N3VSL_HS<bits<4> op11_8, string OpcodeStr, SDNode ShOp> {
1117 def v4i16 : N3VDSL16<0b01, op11_8, !strconcat(OpcodeStr, "16"), v4i16, ShOp>;
David Goodwin36bff0c2009-09-25 18:38:29 +00001118 def v2i32 : N3VDSL<0b10, op11_8, IIC_VMULi32D, !strconcat(OpcodeStr, "32"), v2i32, ShOp>;
Anton Korobeynikovdd528192009-09-08 15:22:32 +00001119 def v8i16 : N3VQSL16<0b01, op11_8, !strconcat(OpcodeStr, "16"), v8i16, v4i16, ShOp>;
David Goodwin36bff0c2009-09-25 18:38:29 +00001120 def v4i32 : N3VQSL<0b10, op11_8, IIC_VMULi32Q, !strconcat(OpcodeStr, "32"), v4i32, v2i32, ShOp>;
Anton Korobeynikovdd528192009-09-08 15:22:32 +00001121}
1122
Bob Wilsone60fee02009-06-22 23:27:02 +00001123// ....then also with element size 64 bits:
1124multiclass N3V_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin78caa122009-09-23 21:38:08 +00001125 InstrItinClass itinD, InstrItinClass itinQ,
Bob Wilsone60fee02009-06-22 23:27:02 +00001126 string OpcodeStr, SDNode OpNode, bit Commutable = 0>
David Goodwin78caa122009-09-23 21:38:08 +00001127 : N3V_QHS<op24, op23, op11_8, op4, itinD, itinD, itinQ, itinQ,
1128 OpcodeStr, OpNode, Commutable> {
1129 def v1i64 : N3VD<op24, op23, 0b11, op11_8, op4, itinD,
1130 !strconcat(OpcodeStr, "64"), v1i64, v1i64, OpNode, Commutable>;
1131 def v2i64 : N3VQ<op24, op23, 0b11, op11_8, op4, itinQ,
1132 !strconcat(OpcodeStr, "64"), v2i64, v2i64, OpNode, Commutable>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001133}
1134
1135
1136// Neon Narrowing 2-register vector intrinsics,
1137// source operand element sizes of 16, 32 and 64 bits:
1138multiclass N2VNInt_HSD<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
David Goodwin78caa122009-09-23 21:38:08 +00001139 bits<5> op11_7, bit op6, bit op4,
1140 InstrItinClass itin, string OpcodeStr,
Bob Wilsone60fee02009-06-22 23:27:02 +00001141 Intrinsic IntOp> {
1142 def v8i8 : N2VNInt<op24_23, op21_20, 0b00, op17_16, op11_7, op6, op4,
David Goodwin78caa122009-09-23 21:38:08 +00001143 itin, !strconcat(OpcodeStr, "16"), v8i8, v8i16, IntOp>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001144 def v4i16 : N2VNInt<op24_23, op21_20, 0b01, op17_16, op11_7, op6, op4,
David Goodwin78caa122009-09-23 21:38:08 +00001145 itin, !strconcat(OpcodeStr, "32"), v4i16, v4i32, IntOp>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001146 def v2i32 : N2VNInt<op24_23, op21_20, 0b10, op17_16, op11_7, op6, op4,
David Goodwin78caa122009-09-23 21:38:08 +00001147 itin, !strconcat(OpcodeStr, "64"), v2i32, v2i64, IntOp>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001148}
1149
1150
1151// Neon Lengthening 2-register vector intrinsic (currently specific to VMOVL).
1152// source operand element sizes of 16, 32 and 64 bits:
1153multiclass N2VLInt_QHS<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6,
1154 bit op4, string OpcodeStr, Intrinsic IntOp> {
1155 def v8i16 : N2VLInt<op24, op23, 0b001000, op11_8, op7, op6, op4,
David Goodwin78caa122009-09-23 21:38:08 +00001156 IIC_VQUNAiD, !strconcat(OpcodeStr, "8"), v8i16, v8i8, IntOp>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001157 def v4i32 : N2VLInt<op24, op23, 0b010000, op11_8, op7, op6, op4,
David Goodwin78caa122009-09-23 21:38:08 +00001158 IIC_VQUNAiD, !strconcat(OpcodeStr, "16"), v4i32, v4i16, IntOp>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001159 def v2i64 : N2VLInt<op24, op23, 0b100000, op11_8, op7, op6, op4,
David Goodwin78caa122009-09-23 21:38:08 +00001160 IIC_VQUNAiD, !strconcat(OpcodeStr, "32"), v2i64, v2i32, IntOp>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001161}
1162
1163
1164// Neon 3-register vector intrinsics.
1165
1166// First with only element sizes of 16 and 32 bits:
1167multiclass N3VInt_HS<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin36bff0c2009-09-25 18:38:29 +00001168 InstrItinClass itinD16, InstrItinClass itinD32,
1169 InstrItinClass itinQ16, InstrItinClass itinQ32,
Bob Wilsone60fee02009-06-22 23:27:02 +00001170 string OpcodeStr, Intrinsic IntOp, bit Commutable = 0> {
1171 // 64-bit vector types.
David Goodwin36bff0c2009-09-25 18:38:29 +00001172 def v4i16 : N3VDInt<op24, op23, 0b01, op11_8, op4, itinD16, !strconcat(OpcodeStr,"16"),
Bob Wilsone60fee02009-06-22 23:27:02 +00001173 v4i16, v4i16, IntOp, Commutable>;
David Goodwin36bff0c2009-09-25 18:38:29 +00001174 def v2i32 : N3VDInt<op24, op23, 0b10, op11_8, op4, itinD32, !strconcat(OpcodeStr,"32"),
Bob Wilsone60fee02009-06-22 23:27:02 +00001175 v2i32, v2i32, IntOp, Commutable>;
1176
1177 // 128-bit vector types.
David Goodwin36bff0c2009-09-25 18:38:29 +00001178 def v8i16 : N3VQInt<op24, op23, 0b01, op11_8, op4, itinQ16, !strconcat(OpcodeStr,"16"),
Bob Wilsone60fee02009-06-22 23:27:02 +00001179 v8i16, v8i16, IntOp, Commutable>;
David Goodwin36bff0c2009-09-25 18:38:29 +00001180 def v4i32 : N3VQInt<op24, op23, 0b10, op11_8, op4, itinQ32, !strconcat(OpcodeStr,"32"),
Bob Wilsone60fee02009-06-22 23:27:02 +00001181 v4i32, v4i32, IntOp, Commutable>;
1182}
1183
David Goodwin36bff0c2009-09-25 18:38:29 +00001184multiclass N3VIntSL_HS<bits<4> op11_8,
1185 InstrItinClass itinD16, InstrItinClass itinD32,
1186 InstrItinClass itinQ16, InstrItinClass itinQ32,
1187 string OpcodeStr, Intrinsic IntOp> {
1188 def v4i16 : N3VDIntSL16<0b01, op11_8, itinD16, !strconcat(OpcodeStr, "16"), v4i16, IntOp>;
1189 def v2i32 : N3VDIntSL<0b10, op11_8, itinD32, !strconcat(OpcodeStr, "32"), v2i32, IntOp>;
1190 def v8i16 : N3VQIntSL16<0b01, op11_8, itinQ16, !strconcat(OpcodeStr, "16"), v8i16, v4i16, IntOp>;
1191 def v4i32 : N3VQIntSL<0b10, op11_8, itinQ32, !strconcat(OpcodeStr, "32"), v4i32, v2i32, IntOp>;
Anton Korobeynikovdd528192009-09-08 15:22:32 +00001192}
1193
Bob Wilsone60fee02009-06-22 23:27:02 +00001194// ....then also with element size of 8 bits:
1195multiclass N3VInt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin36bff0c2009-09-25 18:38:29 +00001196 InstrItinClass itinD16, InstrItinClass itinD32,
1197 InstrItinClass itinQ16, InstrItinClass itinQ32,
Bob Wilsone60fee02009-06-22 23:27:02 +00001198 string OpcodeStr, Intrinsic IntOp, bit Commutable = 0>
David Goodwin36bff0c2009-09-25 18:38:29 +00001199 : N3VInt_HS<op24, op23, op11_8, op4, itinD16, itinD32, itinQ16, itinQ32,
1200 OpcodeStr, IntOp, Commutable> {
1201 def v8i8 : N3VDInt<op24, op23, 0b00, op11_8, op4, itinD16,
1202 !strconcat(OpcodeStr, "8"), v8i8, v8i8, IntOp, Commutable>;
1203 def v16i8 : N3VQInt<op24, op23, 0b00, op11_8, op4, itinQ16,
1204 !strconcat(OpcodeStr, "8"), v16i8, v16i8, IntOp, Commutable>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001205}
1206
1207// ....then also with element size of 64 bits:
1208multiclass N3VInt_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin36bff0c2009-09-25 18:38:29 +00001209 InstrItinClass itinD16, InstrItinClass itinD32,
1210 InstrItinClass itinQ16, InstrItinClass itinQ32,
Bob Wilsone60fee02009-06-22 23:27:02 +00001211 string OpcodeStr, Intrinsic IntOp, bit Commutable = 0>
David Goodwin36bff0c2009-09-25 18:38:29 +00001212 : N3VInt_QHS<op24, op23, op11_8, op4, itinD16, itinD32, itinQ16, itinQ32,
1213 OpcodeStr, IntOp, Commutable> {
1214 def v1i64 : N3VDInt<op24, op23, 0b11, op11_8, op4, itinD32,
1215 !strconcat(OpcodeStr,"64"), v1i64, v1i64, IntOp, Commutable>;
1216 def v2i64 : N3VQInt<op24, op23, 0b11, op11_8, op4, itinQ32,
1217 !strconcat(OpcodeStr,"64"), v2i64, v2i64, IntOp, Commutable>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001218}
1219
1220
1221// Neon Narrowing 3-register vector intrinsics,
1222// source operand element sizes of 16, 32 and 64 bits:
1223multiclass N3VNInt_HSD<bit op24, bit op23, bits<4> op11_8, bit op4,
1224 string OpcodeStr, Intrinsic IntOp, bit Commutable = 0> {
1225 def v8i8 : N3VNInt<op24, op23, 0b00, op11_8, op4, !strconcat(OpcodeStr,"16"),
1226 v8i8, v8i16, IntOp, Commutable>;
1227 def v4i16 : N3VNInt<op24, op23, 0b01, op11_8, op4, !strconcat(OpcodeStr,"32"),
1228 v4i16, v4i32, IntOp, Commutable>;
1229 def v2i32 : N3VNInt<op24, op23, 0b10, op11_8, op4, !strconcat(OpcodeStr,"64"),
1230 v2i32, v2i64, IntOp, Commutable>;
1231}
1232
1233
1234// Neon Long 3-register vector intrinsics.
1235
1236// First with only element sizes of 16 and 32 bits:
1237multiclass N3VLInt_HS<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin36bff0c2009-09-25 18:38:29 +00001238 InstrItinClass itin, string OpcodeStr,
1239 Intrinsic IntOp, bit Commutable = 0> {
1240 def v4i32 : N3VLInt<op24, op23, 0b01, op11_8, op4, itin,
1241 !strconcat(OpcodeStr,"16"), v4i32, v4i16, IntOp, Commutable>;
1242 def v2i64 : N3VLInt<op24, op23, 0b10, op11_8, op4, itin,
1243 !strconcat(OpcodeStr,"32"), v2i64, v2i32, IntOp, Commutable>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001244}
1245
Anton Korobeynikovdd528192009-09-08 15:22:32 +00001246multiclass N3VLIntSL_HS<bit op24, bits<4> op11_8,
David Goodwin36bff0c2009-09-25 18:38:29 +00001247 InstrItinClass itin, string OpcodeStr, Intrinsic IntOp> {
1248 def v4i16 : N3VLIntSL16<op24, 0b01, op11_8, itin,
Anton Korobeynikovdd528192009-09-08 15:22:32 +00001249 !strconcat(OpcodeStr, "16"), v4i32, v4i16, IntOp>;
David Goodwin36bff0c2009-09-25 18:38:29 +00001250 def v2i32 : N3VLIntSL<op24, 0b10, op11_8, itin,
Anton Korobeynikovdd528192009-09-08 15:22:32 +00001251 !strconcat(OpcodeStr, "32"), v2i64, v2i32, IntOp>;
1252}
1253
Bob Wilsone60fee02009-06-22 23:27:02 +00001254// ....then also with element size of 8 bits:
1255multiclass N3VLInt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin36bff0c2009-09-25 18:38:29 +00001256 InstrItinClass itin, string OpcodeStr,
1257 Intrinsic IntOp, bit Commutable = 0>
1258 : N3VLInt_HS<op24, op23, op11_8, op4, itin, OpcodeStr, IntOp, Commutable> {
1259 def v8i16 : N3VLInt<op24, op23, 0b00, op11_8, op4, itin,
1260 !strconcat(OpcodeStr, "8"), v8i16, v8i8, IntOp, Commutable>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001261}
1262
1263
1264// Neon Wide 3-register vector intrinsics,
1265// source operand element sizes of 8, 16 and 32 bits:
1266multiclass N3VWInt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
1267 string OpcodeStr, Intrinsic IntOp, bit Commutable = 0> {
1268 def v8i16 : N3VWInt<op24, op23, 0b00, op11_8, op4, !strconcat(OpcodeStr, "8"),
1269 v8i16, v8i8, IntOp, Commutable>;
1270 def v4i32 : N3VWInt<op24, op23, 0b01, op11_8, op4, !strconcat(OpcodeStr,"16"),
1271 v4i32, v4i16, IntOp, Commutable>;
1272 def v2i64 : N3VWInt<op24, op23, 0b10, op11_8, op4, !strconcat(OpcodeStr,"32"),
1273 v2i64, v2i32, IntOp, Commutable>;
1274}
1275
1276
1277// Neon Multiply-Op vector operations,
1278// element sizes of 8, 16 and 32 bits:
1279multiclass N3VMulOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin36bff0c2009-09-25 18:38:29 +00001280 InstrItinClass itinD16, InstrItinClass itinD32,
1281 InstrItinClass itinQ16, InstrItinClass itinQ32,
Bob Wilsone60fee02009-06-22 23:27:02 +00001282 string OpcodeStr, SDNode OpNode> {
1283 // 64-bit vector types.
David Goodwin36bff0c2009-09-25 18:38:29 +00001284 def v8i8 : N3VDMulOp<op24, op23, 0b00, op11_8, op4, itinD16,
Bob Wilsone60fee02009-06-22 23:27:02 +00001285 !strconcat(OpcodeStr, "8"), v8i8, mul, OpNode>;
David Goodwin36bff0c2009-09-25 18:38:29 +00001286 def v4i16 : N3VDMulOp<op24, op23, 0b01, op11_8, op4, itinD16,
Bob Wilsone60fee02009-06-22 23:27:02 +00001287 !strconcat(OpcodeStr, "16"), v4i16, mul, OpNode>;
David Goodwin36bff0c2009-09-25 18:38:29 +00001288 def v2i32 : N3VDMulOp<op24, op23, 0b10, op11_8, op4, itinD32,
Bob Wilsone60fee02009-06-22 23:27:02 +00001289 !strconcat(OpcodeStr, "32"), v2i32, mul, OpNode>;
1290
1291 // 128-bit vector types.
David Goodwin36bff0c2009-09-25 18:38:29 +00001292 def v16i8 : N3VQMulOp<op24, op23, 0b00, op11_8, op4, itinQ16,
Bob Wilsone60fee02009-06-22 23:27:02 +00001293 !strconcat(OpcodeStr, "8"), v16i8, mul, OpNode>;
David Goodwin36bff0c2009-09-25 18:38:29 +00001294 def v8i16 : N3VQMulOp<op24, op23, 0b01, op11_8, op4, itinQ16,
Bob Wilsone60fee02009-06-22 23:27:02 +00001295 !strconcat(OpcodeStr, "16"), v8i16, mul, OpNode>;
David Goodwin36bff0c2009-09-25 18:38:29 +00001296 def v4i32 : N3VQMulOp<op24, op23, 0b10, op11_8, op4, itinQ32,
Bob Wilsone60fee02009-06-22 23:27:02 +00001297 !strconcat(OpcodeStr, "32"), v4i32, mul, OpNode>;
1298}
1299
David Goodwin36bff0c2009-09-25 18:38:29 +00001300multiclass N3VMulOpSL_HS<bits<4> op11_8,
1301 InstrItinClass itinD16, InstrItinClass itinD32,
1302 InstrItinClass itinQ16, InstrItinClass itinQ32,
1303 string OpcodeStr, SDNode ShOp> {
1304 def v4i16 : N3VDMulOpSL16<0b01, op11_8, itinD16,
Anton Korobeynikovdd528192009-09-08 15:22:32 +00001305 !strconcat(OpcodeStr, "16"), v4i16, mul, ShOp>;
David Goodwin36bff0c2009-09-25 18:38:29 +00001306 def v2i32 : N3VDMulOpSL<0b10, op11_8, itinD32,
Anton Korobeynikovdd528192009-09-08 15:22:32 +00001307 !strconcat(OpcodeStr, "32"), v2i32, mul, ShOp>;
David Goodwin36bff0c2009-09-25 18:38:29 +00001308 def v8i16 : N3VQMulOpSL16<0b01, op11_8, itinQ16,
Anton Korobeynikovdd528192009-09-08 15:22:32 +00001309 !strconcat(OpcodeStr, "16"), v8i16, v4i16, mul, ShOp>;
David Goodwin36bff0c2009-09-25 18:38:29 +00001310 def v4i32 : N3VQMulOpSL<0b10, op11_8, itinQ32,
Anton Korobeynikovdd528192009-09-08 15:22:32 +00001311 !strconcat(OpcodeStr, "32"), v4i32, v2i32, mul, ShOp>;
1312}
Bob Wilsone60fee02009-06-22 23:27:02 +00001313
1314// Neon 3-argument intrinsics,
1315// element sizes of 8, 16 and 32 bits:
1316multiclass N3VInt3_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
1317 string OpcodeStr, Intrinsic IntOp> {
1318 // 64-bit vector types.
David Goodwin36bff0c2009-09-25 18:38:29 +00001319 def v8i8 : N3VDInt3<op24, op23, 0b00, op11_8, op4, IIC_VMACi16D,
Bob Wilsone60fee02009-06-22 23:27:02 +00001320 !strconcat(OpcodeStr, "8"), v8i8, v8i8, IntOp>;
David Goodwin36bff0c2009-09-25 18:38:29 +00001321 def v4i16 : N3VDInt3<op24, op23, 0b01, op11_8, op4, IIC_VMACi16D,
Bob Wilsone60fee02009-06-22 23:27:02 +00001322 !strconcat(OpcodeStr, "16"), v4i16, v4i16, IntOp>;
David Goodwin36bff0c2009-09-25 18:38:29 +00001323 def v2i32 : N3VDInt3<op24, op23, 0b10, op11_8, op4, IIC_VMACi32D,
Bob Wilsone60fee02009-06-22 23:27:02 +00001324 !strconcat(OpcodeStr, "32"), v2i32, v2i32, IntOp>;
1325
1326 // 128-bit vector types.
David Goodwin36bff0c2009-09-25 18:38:29 +00001327 def v16i8 : N3VQInt3<op24, op23, 0b00, op11_8, op4, IIC_VMACi16Q,
Bob Wilsone60fee02009-06-22 23:27:02 +00001328 !strconcat(OpcodeStr, "8"), v16i8, v16i8, IntOp>;
David Goodwin36bff0c2009-09-25 18:38:29 +00001329 def v8i16 : N3VQInt3<op24, op23, 0b01, op11_8, op4, IIC_VMACi16Q,
Bob Wilsone60fee02009-06-22 23:27:02 +00001330 !strconcat(OpcodeStr, "16"), v8i16, v8i16, IntOp>;
David Goodwin36bff0c2009-09-25 18:38:29 +00001331 def v4i32 : N3VQInt3<op24, op23, 0b10, op11_8, op4, IIC_VMACi32Q,
Bob Wilsone60fee02009-06-22 23:27:02 +00001332 !strconcat(OpcodeStr, "32"), v4i32, v4i32, IntOp>;
1333}
1334
1335
1336// Neon Long 3-argument intrinsics.
1337
1338// First with only element sizes of 16 and 32 bits:
1339multiclass N3VLInt3_HS<bit op24, bit op23, bits<4> op11_8, bit op4,
1340 string OpcodeStr, Intrinsic IntOp> {
David Goodwin36bff0c2009-09-25 18:38:29 +00001341 def v4i32 : N3VLInt3<op24, op23, 0b01, op11_8, op4, IIC_VMACi16D,
Bob Wilsone60fee02009-06-22 23:27:02 +00001342 !strconcat(OpcodeStr, "16"), v4i32, v4i16, IntOp>;
David Goodwin36bff0c2009-09-25 18:38:29 +00001343 def v2i64 : N3VLInt3<op24, op23, 0b10, op11_8, op4, IIC_VMACi16D,
Bob Wilsone60fee02009-06-22 23:27:02 +00001344 !strconcat(OpcodeStr, "32"), v2i64, v2i32, IntOp>;
1345}
1346
Anton Korobeynikovdd528192009-09-08 15:22:32 +00001347multiclass N3VLInt3SL_HS<bit op24, bits<4> op11_8,
1348 string OpcodeStr, Intrinsic IntOp> {
David Goodwin36bff0c2009-09-25 18:38:29 +00001349 def v4i16 : N3VLInt3SL16<op24, 0b01, op11_8, IIC_VMACi16D,
Anton Korobeynikovdd528192009-09-08 15:22:32 +00001350 !strconcat(OpcodeStr, "16"), v4i32, v4i16, IntOp>;
David Goodwin36bff0c2009-09-25 18:38:29 +00001351 def v2i32 : N3VLInt3SL<op24, 0b10, op11_8, IIC_VMACi32D,
Anton Korobeynikovdd528192009-09-08 15:22:32 +00001352 !strconcat(OpcodeStr, "32"), v2i64, v2i32, IntOp>;
1353}
1354
Bob Wilsone60fee02009-06-22 23:27:02 +00001355// ....then also with element size of 8 bits:
1356multiclass N3VLInt3_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
1357 string OpcodeStr, Intrinsic IntOp>
1358 : N3VLInt3_HS<op24, op23, op11_8, op4, OpcodeStr, IntOp> {
David Goodwin36bff0c2009-09-25 18:38:29 +00001359 def v8i16 : N3VLInt3<op24, op23, 0b01, op11_8, op4, IIC_VMACi16D,
Bob Wilsone60fee02009-06-22 23:27:02 +00001360 !strconcat(OpcodeStr, "8"), v8i16, v8i8, IntOp>;
1361}
1362
1363
1364// Neon 2-register vector intrinsics,
1365// element sizes of 8, 16 and 32 bits:
1366multiclass N2VInt_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
David Goodwin78caa122009-09-23 21:38:08 +00001367 bits<5> op11_7, bit op4,
1368 InstrItinClass itinD, InstrItinClass itinQ,
1369 string OpcodeStr, Intrinsic IntOp> {
Bob Wilsone60fee02009-06-22 23:27:02 +00001370 // 64-bit vector types.
1371 def v8i8 : N2VDInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
David Goodwin78caa122009-09-23 21:38:08 +00001372 itinD, !strconcat(OpcodeStr, "8"), v8i8, v8i8, IntOp>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001373 def v4i16 : N2VDInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
David Goodwin78caa122009-09-23 21:38:08 +00001374 itinD, !strconcat(OpcodeStr, "16"), v4i16, v4i16, IntOp>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001375 def v2i32 : N2VDInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
David Goodwin78caa122009-09-23 21:38:08 +00001376 itinD, !strconcat(OpcodeStr, "32"), v2i32, v2i32, IntOp>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001377
1378 // 128-bit vector types.
1379 def v16i8 : N2VQInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
David Goodwin78caa122009-09-23 21:38:08 +00001380 itinQ, !strconcat(OpcodeStr, "8"), v16i8, v16i8, IntOp>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001381 def v8i16 : N2VQInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
David Goodwin78caa122009-09-23 21:38:08 +00001382 itinQ, !strconcat(OpcodeStr, "16"), v8i16, v8i16, IntOp>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001383 def v4i32 : N2VQInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
David Goodwin78caa122009-09-23 21:38:08 +00001384 itinQ, !strconcat(OpcodeStr, "32"), v4i32, v4i32, IntOp>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001385}
1386
1387
1388// Neon Pairwise long 2-register intrinsics,
1389// element sizes of 8, 16 and 32 bits:
1390multiclass N2VPLInt_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
1391 bits<5> op11_7, bit op4,
1392 string OpcodeStr, Intrinsic IntOp> {
1393 // 64-bit vector types.
1394 def v8i8 : N2VDPLInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
1395 !strconcat(OpcodeStr, "8"), v4i16, v8i8, IntOp>;
1396 def v4i16 : N2VDPLInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
1397 !strconcat(OpcodeStr, "16"), v2i32, v4i16, IntOp>;
1398 def v2i32 : N2VDPLInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
1399 !strconcat(OpcodeStr, "32"), v1i64, v2i32, IntOp>;
1400
1401 // 128-bit vector types.
1402 def v16i8 : N2VQPLInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
1403 !strconcat(OpcodeStr, "8"), v8i16, v16i8, IntOp>;
1404 def v8i16 : N2VQPLInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
1405 !strconcat(OpcodeStr, "16"), v4i32, v8i16, IntOp>;
1406 def v4i32 : N2VQPLInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
1407 !strconcat(OpcodeStr, "32"), v2i64, v4i32, IntOp>;
1408}
1409
1410
1411// Neon Pairwise long 2-register accumulate intrinsics,
1412// element sizes of 8, 16 and 32 bits:
1413multiclass N2VPLInt2_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
1414 bits<5> op11_7, bit op4,
1415 string OpcodeStr, Intrinsic IntOp> {
1416 // 64-bit vector types.
1417 def v8i8 : N2VDPLInt2<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
1418 !strconcat(OpcodeStr, "8"), v4i16, v8i8, IntOp>;
1419 def v4i16 : N2VDPLInt2<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
1420 !strconcat(OpcodeStr, "16"), v2i32, v4i16, IntOp>;
1421 def v2i32 : N2VDPLInt2<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
1422 !strconcat(OpcodeStr, "32"), v1i64, v2i32, IntOp>;
1423
1424 // 128-bit vector types.
1425 def v16i8 : N2VQPLInt2<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
1426 !strconcat(OpcodeStr, "8"), v8i16, v16i8, IntOp>;
1427 def v8i16 : N2VQPLInt2<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
1428 !strconcat(OpcodeStr, "16"), v4i32, v8i16, IntOp>;
1429 def v4i32 : N2VQPLInt2<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
1430 !strconcat(OpcodeStr, "32"), v2i64, v4i32, IntOp>;
1431}
1432
1433
1434// Neon 2-register vector shift by immediate,
1435// element sizes of 8, 16, 32 and 64 bits:
1436multiclass N2VSh_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin36bff0c2009-09-25 18:38:29 +00001437 InstrItinClass itin, string OpcodeStr, SDNode OpNode> {
Bob Wilsone60fee02009-06-22 23:27:02 +00001438 // 64-bit vector types.
David Goodwin36bff0c2009-09-25 18:38:29 +00001439 def v8i8 : N2VDSh<op24, op23, 0b001000, op11_8, 0, op4, itin,
Bob Wilsone60fee02009-06-22 23:27:02 +00001440 !strconcat(OpcodeStr, "8"), v8i8, OpNode>;
David Goodwin36bff0c2009-09-25 18:38:29 +00001441 def v4i16 : N2VDSh<op24, op23, 0b010000, op11_8, 0, op4, itin,
Bob Wilsone60fee02009-06-22 23:27:02 +00001442 !strconcat(OpcodeStr, "16"), v4i16, OpNode>;
David Goodwin36bff0c2009-09-25 18:38:29 +00001443 def v2i32 : N2VDSh<op24, op23, 0b100000, op11_8, 0, op4, itin,
Bob Wilsone60fee02009-06-22 23:27:02 +00001444 !strconcat(OpcodeStr, "32"), v2i32, OpNode>;
David Goodwin36bff0c2009-09-25 18:38:29 +00001445 def v1i64 : N2VDSh<op24, op23, 0b000000, op11_8, 1, op4, itin,
Bob Wilsone60fee02009-06-22 23:27:02 +00001446 !strconcat(OpcodeStr, "64"), v1i64, OpNode>;
1447
1448 // 128-bit vector types.
David Goodwin36bff0c2009-09-25 18:38:29 +00001449 def v16i8 : N2VQSh<op24, op23, 0b001000, op11_8, 0, op4, itin,
Bob Wilsone60fee02009-06-22 23:27:02 +00001450 !strconcat(OpcodeStr, "8"), v16i8, OpNode>;
David Goodwin36bff0c2009-09-25 18:38:29 +00001451 def v8i16 : N2VQSh<op24, op23, 0b010000, op11_8, 0, op4, itin,
Bob Wilsone60fee02009-06-22 23:27:02 +00001452 !strconcat(OpcodeStr, "16"), v8i16, OpNode>;
David Goodwin36bff0c2009-09-25 18:38:29 +00001453 def v4i32 : N2VQSh<op24, op23, 0b100000, op11_8, 0, op4, itin,
Bob Wilsone60fee02009-06-22 23:27:02 +00001454 !strconcat(OpcodeStr, "32"), v4i32, OpNode>;
David Goodwin36bff0c2009-09-25 18:38:29 +00001455 def v2i64 : N2VQSh<op24, op23, 0b000000, op11_8, 1, op4, itin,
Bob Wilsone60fee02009-06-22 23:27:02 +00001456 !strconcat(OpcodeStr, "64"), v2i64, OpNode>;
1457}
1458
1459
1460// Neon Shift-Accumulate vector operations,
1461// element sizes of 8, 16, 32 and 64 bits:
1462multiclass N2VShAdd_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
1463 string OpcodeStr, SDNode ShOp> {
1464 // 64-bit vector types.
1465 def v8i8 : N2VDShAdd<op24, op23, 0b001000, op11_8, 0, op4,
1466 !strconcat(OpcodeStr, "8"), v8i8, ShOp>;
1467 def v4i16 : N2VDShAdd<op24, op23, 0b010000, op11_8, 0, op4,
1468 !strconcat(OpcodeStr, "16"), v4i16, ShOp>;
1469 def v2i32 : N2VDShAdd<op24, op23, 0b100000, op11_8, 0, op4,
1470 !strconcat(OpcodeStr, "32"), v2i32, ShOp>;
1471 def v1i64 : N2VDShAdd<op24, op23, 0b000000, op11_8, 1, op4,
1472 !strconcat(OpcodeStr, "64"), v1i64, ShOp>;
1473
1474 // 128-bit vector types.
1475 def v16i8 : N2VQShAdd<op24, op23, 0b001000, op11_8, 0, op4,
1476 !strconcat(OpcodeStr, "8"), v16i8, ShOp>;
1477 def v8i16 : N2VQShAdd<op24, op23, 0b010000, op11_8, 0, op4,
1478 !strconcat(OpcodeStr, "16"), v8i16, ShOp>;
1479 def v4i32 : N2VQShAdd<op24, op23, 0b100000, op11_8, 0, op4,
1480 !strconcat(OpcodeStr, "32"), v4i32, ShOp>;
1481 def v2i64 : N2VQShAdd<op24, op23, 0b000000, op11_8, 1, op4,
1482 !strconcat(OpcodeStr, "64"), v2i64, ShOp>;
1483}
1484
1485
1486// Neon Shift-Insert vector operations,
1487// element sizes of 8, 16, 32 and 64 bits:
1488multiclass N2VShIns_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
1489 string OpcodeStr, SDNode ShOp> {
1490 // 64-bit vector types.
1491 def v8i8 : N2VDShIns<op24, op23, 0b001000, op11_8, 0, op4,
1492 !strconcat(OpcodeStr, "8"), v8i8, ShOp>;
1493 def v4i16 : N2VDShIns<op24, op23, 0b010000, op11_8, 0, op4,
1494 !strconcat(OpcodeStr, "16"), v4i16, ShOp>;
1495 def v2i32 : N2VDShIns<op24, op23, 0b100000, op11_8, 0, op4,
1496 !strconcat(OpcodeStr, "32"), v2i32, ShOp>;
1497 def v1i64 : N2VDShIns<op24, op23, 0b000000, op11_8, 1, op4,
1498 !strconcat(OpcodeStr, "64"), v1i64, ShOp>;
1499
1500 // 128-bit vector types.
1501 def v16i8 : N2VQShIns<op24, op23, 0b001000, op11_8, 0, op4,
1502 !strconcat(OpcodeStr, "8"), v16i8, ShOp>;
1503 def v8i16 : N2VQShIns<op24, op23, 0b010000, op11_8, 0, op4,
1504 !strconcat(OpcodeStr, "16"), v8i16, ShOp>;
1505 def v4i32 : N2VQShIns<op24, op23, 0b100000, op11_8, 0, op4,
1506 !strconcat(OpcodeStr, "32"), v4i32, ShOp>;
1507 def v2i64 : N2VQShIns<op24, op23, 0b000000, op11_8, 1, op4,
1508 !strconcat(OpcodeStr, "64"), v2i64, ShOp>;
1509}
1510
1511//===----------------------------------------------------------------------===//
1512// Instruction Definitions.
1513//===----------------------------------------------------------------------===//
1514
1515// Vector Add Operations.
1516
1517// VADD : Vector Add (integer and floating-point)
David Goodwin78caa122009-09-23 21:38:08 +00001518defm VADD : N3V_QHSD<0, 0, 0b1000, 0, IIC_VBINiD, IIC_VBINiQ, "vadd.i", add, 1>;
1519def VADDfd : N3VD<0, 0, 0b00, 0b1101, 0, IIC_VBIND, "vadd.f32", v2f32, v2f32, fadd, 1>;
1520def VADDfq : N3VQ<0, 0, 0b00, 0b1101, 0, IIC_VBINQ, "vadd.f32", v4f32, v4f32, fadd, 1>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001521// VADDL : Vector Add Long (Q = D + D)
David Goodwin36bff0c2009-09-25 18:38:29 +00001522defm VADDLs : N3VLInt_QHS<0,1,0b0000,0, IIC_VSHLiD, "vaddl.s", int_arm_neon_vaddls, 1>;
1523defm VADDLu : N3VLInt_QHS<1,1,0b0000,0, IIC_VSHLiD, "vaddl.u", int_arm_neon_vaddlu, 1>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001524// VADDW : Vector Add Wide (Q = Q + D)
1525defm VADDWs : N3VWInt_QHS<0,1,0b0001,0, "vaddw.s", int_arm_neon_vaddws, 0>;
1526defm VADDWu : N3VWInt_QHS<1,1,0b0001,0, "vaddw.u", int_arm_neon_vaddwu, 0>;
1527// VHADD : Vector Halving Add
David Goodwin36bff0c2009-09-25 18:38:29 +00001528defm VHADDs : N3VInt_QHS<0,0,0b0000,0, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
1529 IIC_VBINi4Q, "vhadd.s", int_arm_neon_vhadds, 1>;
1530defm VHADDu : N3VInt_QHS<1,0,0b0000,0, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
1531 IIC_VBINi4Q, "vhadd.u", int_arm_neon_vhaddu, 1>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001532// VRHADD : Vector Rounding Halving Add
David Goodwin36bff0c2009-09-25 18:38:29 +00001533defm VRHADDs : N3VInt_QHS<0,0,0b0001,0, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
1534 IIC_VBINi4Q, "vrhadd.s", int_arm_neon_vrhadds, 1>;
1535defm VRHADDu : N3VInt_QHS<1,0,0b0001,0, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
1536 IIC_VBINi4Q, "vrhadd.u", int_arm_neon_vrhaddu, 1>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001537// VQADD : Vector Saturating Add
David Goodwin36bff0c2009-09-25 18:38:29 +00001538defm VQADDs : N3VInt_QHSD<0,0,0b0000,1, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
1539 IIC_VBINi4Q, "vqadd.s", int_arm_neon_vqadds, 1>;
1540defm VQADDu : N3VInt_QHSD<1,0,0b0000,1, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
1541 IIC_VBINi4Q, "vqadd.u", int_arm_neon_vqaddu, 1>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001542// VADDHN : Vector Add and Narrow Returning High Half (D = Q + Q)
1543defm VADDHN : N3VNInt_HSD<0,1,0b0100,0, "vaddhn.i", int_arm_neon_vaddhn, 1>;
1544// VRADDHN : Vector Rounding Add and Narrow Returning High Half (D = Q + Q)
1545defm VRADDHN : N3VNInt_HSD<1,1,0b0100,0, "vraddhn.i", int_arm_neon_vraddhn, 1>;
1546
1547// Vector Multiply Operations.
1548
1549// VMUL : Vector Multiply (integer, polynomial and floating-point)
David Goodwin78caa122009-09-23 21:38:08 +00001550defm VMUL : N3V_QHS<0, 0, 0b1001, 1, IIC_VMULi16D, IIC_VMULi32D, IIC_VMULi16Q,
1551 IIC_VMULi32Q, "vmul.i", mul, 1>;
David Goodwin36bff0c2009-09-25 18:38:29 +00001552def VMULpd : N3VDInt<1, 0, 0b00, 0b1001, 1, IIC_VMULi16D, "vmul.p8", v8i8, v8i8,
Bob Wilsone60fee02009-06-22 23:27:02 +00001553 int_arm_neon_vmulp, 1>;
David Goodwin36bff0c2009-09-25 18:38:29 +00001554def VMULpq : N3VQInt<1, 0, 0b00, 0b1001, 1, IIC_VMULi16Q, "vmul.p8", v16i8, v16i8,
Bob Wilsone60fee02009-06-22 23:27:02 +00001555 int_arm_neon_vmulp, 1>;
David Goodwin78caa122009-09-23 21:38:08 +00001556def VMULfd : N3VD<1, 0, 0b00, 0b1101, 1, IIC_VBIND, "vmul.f32", v2f32, v2f32, fmul, 1>;
1557def VMULfq : N3VQ<1, 0, 0b00, 0b1101, 1, IIC_VBINQ, "vmul.f32", v4f32, v4f32, fmul, 1>;
Anton Korobeynikovdd528192009-09-08 15:22:32 +00001558defm VMULsl : N3VSL_HS<0b1000, "vmul.i", mul>;
David Goodwin36bff0c2009-09-25 18:38:29 +00001559def VMULslfd : N3VDSL<0b10, 0b1001, IIC_VBIND, "vmul.f32", v2f32, fmul>;
1560def VMULslfq : N3VQSL<0b10, 0b1001, IIC_VBINQ, "vmul.f32", v4f32, v2f32, fmul>;
Anton Korobeynikovdd528192009-09-08 15:22:32 +00001561def : Pat<(v8i16 (mul (v8i16 QPR:$src1),
1562 (v8i16 (NEONvduplane (v8i16 QPR:$src2), imm:$lane)))),
1563 (v8i16 (VMULslv8i16 (v8i16 QPR:$src1),
1564 (v4i16 (EXTRACT_SUBREG QPR:$src2,
1565 (DSubReg_i16_reg imm:$lane))),
1566 (SubReg_i16_lane imm:$lane)))>;
1567def : Pat<(v4i32 (mul (v4i32 QPR:$src1),
1568 (v4i32 (NEONvduplane (v4i32 QPR:$src2), imm:$lane)))),
1569 (v4i32 (VMULslv4i32 (v4i32 QPR:$src1),
1570 (v2i32 (EXTRACT_SUBREG QPR:$src2,
1571 (DSubReg_i32_reg imm:$lane))),
1572 (SubReg_i32_lane imm:$lane)))>;
1573def : Pat<(v4f32 (fmul (v4f32 QPR:$src1),
1574 (v4f32 (NEONvduplane (v4f32 QPR:$src2), imm:$lane)))),
1575 (v4f32 (VMULslfq (v4f32 QPR:$src1),
1576 (v2f32 (EXTRACT_SUBREG QPR:$src2,
1577 (DSubReg_i32_reg imm:$lane))),
1578 (SubReg_i32_lane imm:$lane)))>;
1579
Bob Wilsone60fee02009-06-22 23:27:02 +00001580// VQDMULH : Vector Saturating Doubling Multiply Returning High Half
David Goodwin36bff0c2009-09-25 18:38:29 +00001581defm VQDMULH : N3VInt_HS<0, 0, 0b1011, 0, IIC_VMULi16D, IIC_VMULi32D,
1582 IIC_VMULi16Q, IIC_VMULi32Q,
1583 "vqdmulh.s", int_arm_neon_vqdmulh, 1>;
1584defm VQDMULHsl: N3VIntSL_HS<0b1100, IIC_VMULi16D, IIC_VMULi32D,
1585 IIC_VMULi16Q, IIC_VMULi32Q,
1586 "vqdmulh.s", int_arm_neon_vqdmulh>;
Anton Korobeynikovdd528192009-09-08 15:22:32 +00001587def : Pat<(v8i16 (int_arm_neon_vqdmulh (v8i16 QPR:$src1),
1588 (v8i16 (NEONvduplane (v8i16 QPR:$src2), imm:$lane)))),
1589 (v8i16 (VQDMULHslv8i16 (v8i16 QPR:$src1),
1590 (v4i16 (EXTRACT_SUBREG QPR:$src2,
1591 (DSubReg_i16_reg imm:$lane))),
1592 (SubReg_i16_lane imm:$lane)))>;
1593def : Pat<(v4i32 (int_arm_neon_vqdmulh (v4i32 QPR:$src1),
1594 (v4i32 (NEONvduplane (v4i32 QPR:$src2), imm:$lane)))),
1595 (v4i32 (VQDMULHslv4i32 (v4i32 QPR:$src1),
1596 (v2i32 (EXTRACT_SUBREG QPR:$src2,
1597 (DSubReg_i32_reg imm:$lane))),
1598 (SubReg_i32_lane imm:$lane)))>;
1599
Bob Wilsone60fee02009-06-22 23:27:02 +00001600// VQRDMULH : Vector Rounding Saturating Doubling Multiply Returning High Half
David Goodwin36bff0c2009-09-25 18:38:29 +00001601defm VQRDMULH : N3VInt_HS<1, 0, 0b1011, 0, IIC_VMULi16D, IIC_VMULi32D,
1602 IIC_VMULi16Q, IIC_VMULi32Q,
1603 "vqrdmulh.s", int_arm_neon_vqrdmulh, 1>;
1604defm VQRDMULHsl : N3VIntSL_HS<0b1101, IIC_VMULi16D, IIC_VMULi32D,
1605 IIC_VMULi16Q, IIC_VMULi32Q,
1606 "vqrdmulh.s", int_arm_neon_vqrdmulh>;
Anton Korobeynikovdd528192009-09-08 15:22:32 +00001607def : Pat<(v8i16 (int_arm_neon_vqrdmulh (v8i16 QPR:$src1),
1608 (v8i16 (NEONvduplane (v8i16 QPR:$src2), imm:$lane)))),
1609 (v8i16 (VQRDMULHslv8i16 (v8i16 QPR:$src1),
1610 (v4i16 (EXTRACT_SUBREG QPR:$src2,
1611 (DSubReg_i16_reg imm:$lane))),
1612 (SubReg_i16_lane imm:$lane)))>;
1613def : Pat<(v4i32 (int_arm_neon_vqrdmulh (v4i32 QPR:$src1),
1614 (v4i32 (NEONvduplane (v4i32 QPR:$src2), imm:$lane)))),
1615 (v4i32 (VQRDMULHslv4i32 (v4i32 QPR:$src1),
1616 (v2i32 (EXTRACT_SUBREG QPR:$src2,
1617 (DSubReg_i32_reg imm:$lane))),
1618 (SubReg_i32_lane imm:$lane)))>;
1619
Bob Wilsone60fee02009-06-22 23:27:02 +00001620// VMULL : Vector Multiply Long (integer and polynomial) (Q = D * D)
David Goodwin36bff0c2009-09-25 18:38:29 +00001621defm VMULLs : N3VLInt_QHS<0,1,0b1100,0, IIC_VMULi16D, "vmull.s", int_arm_neon_vmulls, 1>;
1622defm VMULLu : N3VLInt_QHS<1,1,0b1100,0, IIC_VMULi16D, "vmull.u", int_arm_neon_vmullu, 1>;
1623def VMULLp : N3VLInt<0, 1, 0b00, 0b1110, 0, IIC_VMULi16D, "vmull.p8", v8i16, v8i8,
Bob Wilsone60fee02009-06-22 23:27:02 +00001624 int_arm_neon_vmullp, 1>;
David Goodwin36bff0c2009-09-25 18:38:29 +00001625defm VMULLsls : N3VLIntSL_HS<0, 0b1010, IIC_VMULi16D, "vmull.s", int_arm_neon_vmulls>;
1626defm VMULLslu : N3VLIntSL_HS<1, 0b1010, IIC_VMULi16D, "vmull.u", int_arm_neon_vmullu>;
Anton Korobeynikovdd528192009-09-08 15:22:32 +00001627
Bob Wilsone60fee02009-06-22 23:27:02 +00001628// VQDMULL : Vector Saturating Doubling Multiply Long (Q = D * D)
David Goodwin36bff0c2009-09-25 18:38:29 +00001629defm VQDMULL : N3VLInt_HS<0,1,0b1101,0, IIC_VMULi16D, "vqdmull.s", int_arm_neon_vqdmull, 1>;
1630defm VQDMULLsl: N3VLIntSL_HS<0, 0b1011, IIC_VMULi16D, "vqdmull.s", int_arm_neon_vqdmull>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001631
1632// Vector Multiply-Accumulate and Multiply-Subtract Operations.
1633
1634// VMLA : Vector Multiply Accumulate (integer and floating-point)
David Goodwin36bff0c2009-09-25 18:38:29 +00001635defm VMLA : N3VMulOp_QHS<0, 0, 0b1001, 0, IIC_VMACi16D, IIC_VMACi32D,
1636 IIC_VMACi16Q, IIC_VMACi32Q, "vmla.i", add>;
1637def VMLAfd : N3VDMulOp<0, 0, 0b00, 0b1101, 1, IIC_VMACD, "vmla.f32", v2f32, fmul, fadd>;
1638def VMLAfq : N3VQMulOp<0, 0, 0b00, 0b1101, 1, IIC_VMACQ, "vmla.f32", v4f32, fmul, fadd>;
1639defm VMLAsl : N3VMulOpSL_HS<0b0000, IIC_VMACi16D, IIC_VMACi32D,
1640 IIC_VMACi16Q, IIC_VMACi32Q, "vmla.i", add>;
1641def VMLAslfd : N3VDMulOpSL<0b10, 0b0001, IIC_VMACD, "vmla.f32", v2f32, fmul, fadd>;
1642def VMLAslfq : N3VQMulOpSL<0b10, 0b0001, IIC_VMACQ, "vmla.f32", v4f32, v2f32, fmul, fadd>;
Anton Korobeynikovdd528192009-09-08 15:22:32 +00001643
1644def : Pat<(v8i16 (add (v8i16 QPR:$src1),
1645 (mul (v8i16 QPR:$src2),
1646 (v8i16 (NEONvduplane (v8i16 QPR:$src3), imm:$lane))))),
1647 (v8i16 (VMLAslv8i16 (v8i16 QPR:$src1),
1648 (v8i16 QPR:$src2),
1649 (v4i16 (EXTRACT_SUBREG QPR:$src3,
1650 (DSubReg_i16_reg imm:$lane))),
1651 (SubReg_i16_lane imm:$lane)))>;
1652
1653def : Pat<(v4i32 (add (v4i32 QPR:$src1),
1654 (mul (v4i32 QPR:$src2),
1655 (v4i32 (NEONvduplane (v4i32 QPR:$src3), imm:$lane))))),
1656 (v4i32 (VMLAslv4i32 (v4i32 QPR:$src1),
1657 (v4i32 QPR:$src2),
1658 (v2i32 (EXTRACT_SUBREG QPR:$src3,
1659 (DSubReg_i32_reg imm:$lane))),
1660 (SubReg_i32_lane imm:$lane)))>;
1661
1662def : Pat<(v4f32 (fadd (v4f32 QPR:$src1),
1663 (fmul (v4f32 QPR:$src2),
1664 (v4f32 (NEONvduplane (v4f32 QPR:$src3), imm:$lane))))),
1665 (v4f32 (VMLAslfq (v4f32 QPR:$src1),
1666 (v4f32 QPR:$src2),
1667 (v2f32 (EXTRACT_SUBREG QPR:$src3,
1668 (DSubReg_i32_reg imm:$lane))),
1669 (SubReg_i32_lane imm:$lane)))>;
1670
Bob Wilsone60fee02009-06-22 23:27:02 +00001671// VMLAL : Vector Multiply Accumulate Long (Q += D * D)
1672defm VMLALs : N3VLInt3_QHS<0,1,0b1000,0, "vmlal.s", int_arm_neon_vmlals>;
1673defm VMLALu : N3VLInt3_QHS<1,1,0b1000,0, "vmlal.u", int_arm_neon_vmlalu>;
Anton Korobeynikovdd528192009-09-08 15:22:32 +00001674
1675defm VMLALsls : N3VLInt3SL_HS<0, 0b0010, "vmlal.s", int_arm_neon_vmlals>;
1676defm VMLALslu : N3VLInt3SL_HS<1, 0b0010, "vmlal.u", int_arm_neon_vmlalu>;
1677
Bob Wilsone60fee02009-06-22 23:27:02 +00001678// VQDMLAL : Vector Saturating Doubling Multiply Accumulate Long (Q += D * D)
1679defm VQDMLAL : N3VLInt3_HS<0, 1, 0b1001, 0, "vqdmlal.s", int_arm_neon_vqdmlal>;
Anton Korobeynikovdd528192009-09-08 15:22:32 +00001680defm VQDMLALsl: N3VLInt3SL_HS<0, 0b0011, "vqdmlal.s", int_arm_neon_vqdmlal>;
1681
Bob Wilsone60fee02009-06-22 23:27:02 +00001682// VMLS : Vector Multiply Subtract (integer and floating-point)
Bob Wilson64c60912009-10-03 04:41:21 +00001683defm VMLS : N3VMulOp_QHS<1, 0, 0b1001, 0, IIC_VMACi16D, IIC_VMACi32D,
David Goodwin36bff0c2009-09-25 18:38:29 +00001684 IIC_VMACi16Q, IIC_VMACi32Q, "vmls.i", sub>;
1685def VMLSfd : N3VDMulOp<0, 0, 0b10, 0b1101, 1, IIC_VMACD, "vmls.f32", v2f32, fmul, fsub>;
1686def VMLSfq : N3VQMulOp<0, 0, 0b10, 0b1101, 1, IIC_VMACQ, "vmls.f32", v4f32, fmul, fsub>;
1687defm VMLSsl : N3VMulOpSL_HS<0b0100, IIC_VMACi16D, IIC_VMACi32D,
1688 IIC_VMACi16Q, IIC_VMACi32Q, "vmls.i", sub>;
1689def VMLSslfd : N3VDMulOpSL<0b10, 0b0101, IIC_VMACD, "vmls.f32", v2f32, fmul, fsub>;
1690def VMLSslfq : N3VQMulOpSL<0b10, 0b0101, IIC_VMACQ, "vmls.f32", v4f32, v2f32, fmul, fsub>;
Anton Korobeynikovdd528192009-09-08 15:22:32 +00001691
1692def : Pat<(v8i16 (sub (v8i16 QPR:$src1),
1693 (mul (v8i16 QPR:$src2),
1694 (v8i16 (NEONvduplane (v8i16 QPR:$src3), imm:$lane))))),
1695 (v8i16 (VMLSslv8i16 (v8i16 QPR:$src1),
1696 (v8i16 QPR:$src2),
1697 (v4i16 (EXTRACT_SUBREG QPR:$src3,
1698 (DSubReg_i16_reg imm:$lane))),
1699 (SubReg_i16_lane imm:$lane)))>;
1700
1701def : Pat<(v4i32 (sub (v4i32 QPR:$src1),
1702 (mul (v4i32 QPR:$src2),
1703 (v4i32 (NEONvduplane (v4i32 QPR:$src3), imm:$lane))))),
1704 (v4i32 (VMLSslv4i32 (v4i32 QPR:$src1),
1705 (v4i32 QPR:$src2),
1706 (v2i32 (EXTRACT_SUBREG QPR:$src3,
1707 (DSubReg_i32_reg imm:$lane))),
1708 (SubReg_i32_lane imm:$lane)))>;
1709
1710def : Pat<(v4f32 (fsub (v4f32 QPR:$src1),
1711 (fmul (v4f32 QPR:$src2),
1712 (v4f32 (NEONvduplane (v4f32 QPR:$src3), imm:$lane))))),
1713 (v4f32 (VMLSslfq (v4f32 QPR:$src1),
1714 (v4f32 QPR:$src2),
1715 (v2f32 (EXTRACT_SUBREG QPR:$src3,
1716 (DSubReg_i32_reg imm:$lane))),
1717 (SubReg_i32_lane imm:$lane)))>;
1718
Bob Wilsone60fee02009-06-22 23:27:02 +00001719// VMLSL : Vector Multiply Subtract Long (Q -= D * D)
1720defm VMLSLs : N3VLInt3_QHS<0,1,0b1010,0, "vmlsl.s", int_arm_neon_vmlsls>;
1721defm VMLSLu : N3VLInt3_QHS<1,1,0b1010,0, "vmlsl.u", int_arm_neon_vmlslu>;
Anton Korobeynikovdd528192009-09-08 15:22:32 +00001722
1723defm VMLSLsls : N3VLInt3SL_HS<0, 0b0110, "vmlsl.s", int_arm_neon_vmlsls>;
1724defm VMLSLslu : N3VLInt3SL_HS<1, 0b0110, "vmlsl.u", int_arm_neon_vmlslu>;
1725
Bob Wilsone60fee02009-06-22 23:27:02 +00001726// VQDMLSL : Vector Saturating Doubling Multiply Subtract Long (Q -= D * D)
1727defm VQDMLSL : N3VLInt3_HS<0, 1, 0b1011, 0, "vqdmlsl.s", int_arm_neon_vqdmlsl>;
Anton Korobeynikovdd528192009-09-08 15:22:32 +00001728defm VQDMLSLsl: N3VLInt3SL_HS<0, 0b111, "vqdmlsl.s", int_arm_neon_vqdmlsl>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001729
1730// Vector Subtract Operations.
1731
1732// VSUB : Vector Subtract (integer and floating-point)
David Goodwin78caa122009-09-23 21:38:08 +00001733defm VSUB : N3V_QHSD<1, 0, 0b1000, 0, IIC_VSUBiD, IIC_VSUBiQ, "vsub.i", sub, 0>;
1734def VSUBfd : N3VD<0, 0, 0b10, 0b1101, 0, IIC_VBIND, "vsub.f32", v2f32, v2f32, fsub, 0>;
1735def VSUBfq : N3VQ<0, 0, 0b10, 0b1101, 0, IIC_VBINQ, "vsub.f32", v4f32, v4f32, fsub, 0>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001736// VSUBL : Vector Subtract Long (Q = D - D)
David Goodwin36bff0c2009-09-25 18:38:29 +00001737defm VSUBLs : N3VLInt_QHS<0,1,0b0010,0, IIC_VSHLiD, "vsubl.s", int_arm_neon_vsubls, 1>;
1738defm VSUBLu : N3VLInt_QHS<1,1,0b0010,0, IIC_VSHLiD, "vsubl.u", int_arm_neon_vsublu, 1>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001739// VSUBW : Vector Subtract Wide (Q = Q - D)
1740defm VSUBWs : N3VWInt_QHS<0,1,0b0011,0, "vsubw.s", int_arm_neon_vsubws, 0>;
1741defm VSUBWu : N3VWInt_QHS<1,1,0b0011,0, "vsubw.u", int_arm_neon_vsubwu, 0>;
1742// VHSUB : Vector Halving Subtract
David Goodwin36bff0c2009-09-25 18:38:29 +00001743defm VHSUBs : N3VInt_QHS<0, 0, 0b0010, 0, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
1744 IIC_VBINi4Q, "vhsub.s", int_arm_neon_vhsubs, 0>;
1745defm VHSUBu : N3VInt_QHS<1, 0, 0b0010, 0, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
1746 IIC_VBINi4Q, "vhsub.u", int_arm_neon_vhsubu, 0>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001747// VQSUB : Vector Saturing Subtract
David Goodwin36bff0c2009-09-25 18:38:29 +00001748defm VQSUBs : N3VInt_QHSD<0, 0, 0b0010, 1, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
1749 IIC_VBINi4Q, "vqsub.s", int_arm_neon_vqsubs, 0>;
1750defm VQSUBu : N3VInt_QHSD<1, 0, 0b0010, 1, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
1751 IIC_VBINi4Q, "vqsub.u", int_arm_neon_vqsubu, 0>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001752// VSUBHN : Vector Subtract and Narrow Returning High Half (D = Q - Q)
1753defm VSUBHN : N3VNInt_HSD<0,1,0b0110,0, "vsubhn.i", int_arm_neon_vsubhn, 0>;
1754// VRSUBHN : Vector Rounding Subtract and Narrow Returning High Half (D=Q-Q)
1755defm VRSUBHN : N3VNInt_HSD<1,1,0b0110,0, "vrsubhn.i", int_arm_neon_vrsubhn, 0>;
1756
1757// Vector Comparisons.
1758
1759// VCEQ : Vector Compare Equal
David Goodwin78caa122009-09-23 21:38:08 +00001760defm VCEQ : N3V_QHS<1, 0, 0b1000, 1, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
1761 IIC_VBINi4Q, "vceq.i", NEONvceq, 1>;
1762def VCEQfd : N3VD<0,0,0b00,0b1110,0, IIC_VBIND, "vceq.f32", v2i32, v2f32, NEONvceq, 1>;
1763def VCEQfq : N3VQ<0,0,0b00,0b1110,0, IIC_VBINQ, "vceq.f32", v4i32, v4f32, NEONvceq, 1>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001764// VCGE : Vector Compare Greater Than or Equal
David Goodwin78caa122009-09-23 21:38:08 +00001765defm VCGEs : N3V_QHS<0, 0, 0b0011, 1, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
1766 IIC_VBINi4Q, "vcge.s", NEONvcge, 0>;
1767defm VCGEu : N3V_QHS<1, 0, 0b0011, 1, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
1768 IIC_VBINi4Q, "vcge.u", NEONvcgeu, 0>;
1769def VCGEfd : N3VD<1,0,0b00,0b1110,0, IIC_VBIND, "vcge.f32", v2i32, v2f32, NEONvcge, 0>;
1770def VCGEfq : N3VQ<1,0,0b00,0b1110,0, IIC_VBINQ, "vcge.f32", v4i32, v4f32, NEONvcge, 0>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001771// VCGT : Vector Compare Greater Than
David Goodwin78caa122009-09-23 21:38:08 +00001772defm VCGTs : N3V_QHS<0, 0, 0b0011, 0, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
1773 IIC_VBINi4Q, "vcgt.s", NEONvcgt, 0>;
1774defm VCGTu : N3V_QHS<1, 0, 0b0011, 0, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
1775 IIC_VBINi4Q, "vcgt.u", NEONvcgtu, 0>;
1776def VCGTfd : N3VD<1,0,0b10,0b1110,0, IIC_VBIND, "vcgt.f32", v2i32, v2f32, NEONvcgt, 0>;
1777def VCGTfq : N3VQ<1,0,0b10,0b1110,0, IIC_VBINQ, "vcgt.f32", v4i32, v4f32, NEONvcgt, 0>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001778// VACGE : Vector Absolute Compare Greater Than or Equal (aka VCAGE)
David Goodwin36bff0c2009-09-25 18:38:29 +00001779def VACGEd : N3VDInt<1, 0, 0b00, 0b1110, 1, IIC_VBIND, "vacge.f32", v2i32, v2f32,
Bob Wilsone60fee02009-06-22 23:27:02 +00001780 int_arm_neon_vacged, 0>;
David Goodwin36bff0c2009-09-25 18:38:29 +00001781def VACGEq : N3VQInt<1, 0, 0b00, 0b1110, 1, IIC_VBINQ, "vacge.f32", v4i32, v4f32,
Bob Wilsone60fee02009-06-22 23:27:02 +00001782 int_arm_neon_vacgeq, 0>;
1783// VACGT : Vector Absolute Compare Greater Than (aka VCAGT)
David Goodwin36bff0c2009-09-25 18:38:29 +00001784def VACGTd : N3VDInt<1, 0, 0b10, 0b1110, 1, IIC_VBIND, "vacgt.f32", v2i32, v2f32,
Bob Wilsone60fee02009-06-22 23:27:02 +00001785 int_arm_neon_vacgtd, 0>;
David Goodwin36bff0c2009-09-25 18:38:29 +00001786def VACGTq : N3VQInt<1, 0, 0b10, 0b1110, 1, IIC_VBINQ, "vacgt.f32", v4i32, v4f32,
Bob Wilsone60fee02009-06-22 23:27:02 +00001787 int_arm_neon_vacgtq, 0>;
1788// VTST : Vector Test Bits
David Goodwin78caa122009-09-23 21:38:08 +00001789defm VTST : N3V_QHS<0, 0, 0b1000, 1, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
1790 IIC_VBINi4Q, "vtst.i", NEONvtst, 1>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001791
1792// Vector Bitwise Operations.
1793
1794// VAND : Vector Bitwise AND
David Goodwin78caa122009-09-23 21:38:08 +00001795def VANDd : N3VD<0, 0, 0b00, 0b0001, 1, IIC_VBINiD, "vand", v2i32, v2i32, and, 1>;
1796def VANDq : N3VQ<0, 0, 0b00, 0b0001, 1, IIC_VBINiQ, "vand", v4i32, v4i32, and, 1>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001797
1798// VEOR : Vector Bitwise Exclusive OR
David Goodwin78caa122009-09-23 21:38:08 +00001799def VEORd : N3VD<1, 0, 0b00, 0b0001, 1, IIC_VBINiD, "veor", v2i32, v2i32, xor, 1>;
1800def VEORq : N3VQ<1, 0, 0b00, 0b0001, 1, IIC_VBINiQ, "veor", v4i32, v4i32, xor, 1>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001801
1802// VORR : Vector Bitwise OR
David Goodwin78caa122009-09-23 21:38:08 +00001803def VORRd : N3VD<0, 0, 0b10, 0b0001, 1, IIC_VBINiD, "vorr", v2i32, v2i32, or, 1>;
1804def VORRq : N3VQ<0, 0, 0b10, 0b0001, 1, IIC_VBINiQ, "vorr", v4i32, v4i32, or, 1>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001805
1806// VBIC : Vector Bitwise Bit Clear (AND NOT)
1807def VBICd : N3V<0, 0, 0b01, 0b0001, 0, 1, (outs DPR:$dst),
David Goodwin78caa122009-09-23 21:38:08 +00001808 (ins DPR:$src1, DPR:$src2), IIC_VBINiD,
David Goodwincfd67652009-08-06 16:52:47 +00001809 "vbic\t$dst, $src1, $src2", "",
Anton Korobeynikov14636a52009-09-08 22:51:43 +00001810 [(set DPR:$dst, (v2i32 (and DPR:$src1,
1811 (vnot_conv DPR:$src2))))]>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001812def VBICq : N3V<0, 0, 0b01, 0b0001, 1, 1, (outs QPR:$dst),
David Goodwin36bff0c2009-09-25 18:38:29 +00001813 (ins QPR:$src1, QPR:$src2), IIC_VBINiQ,
David Goodwincfd67652009-08-06 16:52:47 +00001814 "vbic\t$dst, $src1, $src2", "",
Anton Korobeynikov14636a52009-09-08 22:51:43 +00001815 [(set QPR:$dst, (v4i32 (and QPR:$src1,
1816 (vnot_conv QPR:$src2))))]>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001817
1818// VORN : Vector Bitwise OR NOT
1819def VORNd : N3V<0, 0, 0b11, 0b0001, 0, 1, (outs DPR:$dst),
David Goodwin78caa122009-09-23 21:38:08 +00001820 (ins DPR:$src1, DPR:$src2), IIC_VBINiD,
David Goodwincfd67652009-08-06 16:52:47 +00001821 "vorn\t$dst, $src1, $src2", "",
Anton Korobeynikov14636a52009-09-08 22:51:43 +00001822 [(set DPR:$dst, (v2i32 (or DPR:$src1,
1823 (vnot_conv DPR:$src2))))]>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001824def VORNq : N3V<0, 0, 0b11, 0b0001, 1, 1, (outs QPR:$dst),
David Goodwin36bff0c2009-09-25 18:38:29 +00001825 (ins QPR:$src1, QPR:$src2), IIC_VBINiQ,
David Goodwincfd67652009-08-06 16:52:47 +00001826 "vorn\t$dst, $src1, $src2", "",
Anton Korobeynikov14636a52009-09-08 22:51:43 +00001827 [(set QPR:$dst, (v4i32 (or QPR:$src1,
1828 (vnot_conv QPR:$src2))))]>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001829
1830// VMVN : Vector Bitwise NOT
1831def VMVNd : N2V<0b11, 0b11, 0b00, 0b00, 0b01011, 0, 0,
David Goodwin36bff0c2009-09-25 18:38:29 +00001832 (outs DPR:$dst), (ins DPR:$src), IIC_VSHLiD,
David Goodwincfd67652009-08-06 16:52:47 +00001833 "vmvn\t$dst, $src", "",
Bob Wilsone60fee02009-06-22 23:27:02 +00001834 [(set DPR:$dst, (v2i32 (vnot DPR:$src)))]>;
1835def VMVNq : N2V<0b11, 0b11, 0b00, 0b00, 0b01011, 1, 0,
David Goodwin36bff0c2009-09-25 18:38:29 +00001836 (outs QPR:$dst), (ins QPR:$src), IIC_VSHLiD,
David Goodwincfd67652009-08-06 16:52:47 +00001837 "vmvn\t$dst, $src", "",
Bob Wilsone60fee02009-06-22 23:27:02 +00001838 [(set QPR:$dst, (v4i32 (vnot QPR:$src)))]>;
1839def : Pat<(v2i32 (vnot_conv DPR:$src)), (VMVNd DPR:$src)>;
1840def : Pat<(v4i32 (vnot_conv QPR:$src)), (VMVNq QPR:$src)>;
1841
1842// VBSL : Vector Bitwise Select
1843def VBSLd : N3V<1, 0, 0b01, 0b0001, 0, 1, (outs DPR:$dst),
David Goodwin36bff0c2009-09-25 18:38:29 +00001844 (ins DPR:$src1, DPR:$src2, DPR:$src3), IIC_VCNTiD,
Bob Wilsone60fee02009-06-22 23:27:02 +00001845 "vbsl\t$dst, $src2, $src3", "$src1 = $dst",
1846 [(set DPR:$dst,
1847 (v2i32 (or (and DPR:$src2, DPR:$src1),
Anton Korobeynikov14636a52009-09-08 22:51:43 +00001848 (and DPR:$src3, (vnot_conv DPR:$src1)))))]>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001849def VBSLq : N3V<1, 0, 0b01, 0b0001, 1, 1, (outs QPR:$dst),
David Goodwin36bff0c2009-09-25 18:38:29 +00001850 (ins QPR:$src1, QPR:$src2, QPR:$src3), IIC_VCNTiQ,
Bob Wilsone60fee02009-06-22 23:27:02 +00001851 "vbsl\t$dst, $src2, $src3", "$src1 = $dst",
1852 [(set QPR:$dst,
1853 (v4i32 (or (and QPR:$src2, QPR:$src1),
Anton Korobeynikov14636a52009-09-08 22:51:43 +00001854 (and QPR:$src3, (vnot_conv QPR:$src1)))))]>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001855
1856// VBIF : Vector Bitwise Insert if False
1857// like VBSL but with: "vbif\t$dst, $src3, $src1", "$src2 = $dst",
1858// VBIT : Vector Bitwise Insert if True
1859// like VBSL but with: "vbit\t$dst, $src2, $src1", "$src3 = $dst",
1860// These are not yet implemented. The TwoAddress pass will not go looking
1861// for equivalent operations with different register constraints; it just
1862// inserts copies.
1863
1864// Vector Absolute Differences.
1865
1866// VABD : Vector Absolute Difference
David Goodwin36bff0c2009-09-25 18:38:29 +00001867defm VABDs : N3VInt_QHS<0, 0, 0b0111, 0, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
1868 IIC_VBINi4Q, "vabd.s", int_arm_neon_vabds, 0>;
1869defm VABDu : N3VInt_QHS<1, 0, 0b0111, 0, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
1870 IIC_VBINi4Q, "vabd.u", int_arm_neon_vabdu, 0>;
1871def VABDfd : N3VDInt<1, 0, 0b10, 0b1101, 0, IIC_VBIND, "vabd.f32", v2f32, v2f32,
Bob Wilson8f10b3f2009-08-11 05:39:44 +00001872 int_arm_neon_vabds, 0>;
David Goodwin36bff0c2009-09-25 18:38:29 +00001873def VABDfq : N3VQInt<1, 0, 0b10, 0b1101, 0, IIC_VBINQ, "vabd.f32", v4f32, v4f32,
Bob Wilson8f10b3f2009-08-11 05:39:44 +00001874 int_arm_neon_vabds, 0>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001875
1876// VABDL : Vector Absolute Difference Long (Q = | D - D |)
David Goodwin36bff0c2009-09-25 18:38:29 +00001877defm VABDLs : N3VLInt_QHS<0,1,0b0111,0, IIC_VBINi4Q, "vabdl.s", int_arm_neon_vabdls, 0>;
1878defm VABDLu : N3VLInt_QHS<1,1,0b0111,0, IIC_VBINi4Q, "vabdl.u", int_arm_neon_vabdlu, 0>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001879
1880// VABA : Vector Absolute Difference and Accumulate
1881defm VABAs : N3VInt3_QHS<0,1,0b0101,0, "vaba.s", int_arm_neon_vabas>;
1882defm VABAu : N3VInt3_QHS<1,1,0b0101,0, "vaba.u", int_arm_neon_vabau>;
1883
1884// VABAL : Vector Absolute Difference and Accumulate Long (Q += | D - D |)
1885defm VABALs : N3VLInt3_QHS<0,1,0b0101,0, "vabal.s", int_arm_neon_vabals>;
1886defm VABALu : N3VLInt3_QHS<1,1,0b0101,0, "vabal.u", int_arm_neon_vabalu>;
1887
1888// Vector Maximum and Minimum.
1889
1890// VMAX : Vector Maximum
David Goodwin36bff0c2009-09-25 18:38:29 +00001891defm VMAXs : N3VInt_QHS<0, 0, 0b0110, 0, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
1892 IIC_VBINi4Q, "vmax.s", int_arm_neon_vmaxs, 1>;
1893defm VMAXu : N3VInt_QHS<1, 0, 0b0110, 0, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
1894 IIC_VBINi4Q, "vmax.u", int_arm_neon_vmaxu, 1>;
1895def VMAXfd : N3VDInt<0, 0, 0b00, 0b1111, 0, IIC_VBIND, "vmax.f32", v2f32, v2f32,
Bob Wilson8f10b3f2009-08-11 05:39:44 +00001896 int_arm_neon_vmaxs, 1>;
David Goodwin36bff0c2009-09-25 18:38:29 +00001897def VMAXfq : N3VQInt<0, 0, 0b00, 0b1111, 0, IIC_VBINQ, "vmax.f32", v4f32, v4f32,
Bob Wilson8f10b3f2009-08-11 05:39:44 +00001898 int_arm_neon_vmaxs, 1>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001899
1900// VMIN : Vector Minimum
David Goodwin36bff0c2009-09-25 18:38:29 +00001901defm VMINs : N3VInt_QHS<0, 0, 0b0110, 1, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
1902 IIC_VBINi4Q, "vmin.s", int_arm_neon_vmins, 1>;
1903defm VMINu : N3VInt_QHS<1, 0, 0b0110, 1, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
1904 IIC_VBINi4Q, "vmin.u", int_arm_neon_vminu, 1>;
1905def VMINfd : N3VDInt<0, 0, 0b10, 0b1111, 0, IIC_VBIND, "vmin.f32", v2f32, v2f32,
Bob Wilson8f10b3f2009-08-11 05:39:44 +00001906 int_arm_neon_vmins, 1>;
David Goodwin36bff0c2009-09-25 18:38:29 +00001907def VMINfq : N3VQInt<0, 0, 0b10, 0b1111, 0, IIC_VBINQ, "vmin.f32", v4f32, v4f32,
Bob Wilson8f10b3f2009-08-11 05:39:44 +00001908 int_arm_neon_vmins, 1>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001909
1910// Vector Pairwise Operations.
1911
1912// VPADD : Vector Pairwise Add
David Goodwin36bff0c2009-09-25 18:38:29 +00001913def VPADDi8 : N3VDInt<0, 0, 0b00, 0b1011, 1, IIC_VBINiD, "vpadd.i8", v8i8, v8i8,
Bob Wilson1c2660e2009-08-11 01:15:26 +00001914 int_arm_neon_vpadd, 0>;
David Goodwin36bff0c2009-09-25 18:38:29 +00001915def VPADDi16 : N3VDInt<0, 0, 0b01, 0b1011, 1, IIC_VBINiD, "vpadd.i16", v4i16, v4i16,
Bob Wilson1c2660e2009-08-11 01:15:26 +00001916 int_arm_neon_vpadd, 0>;
David Goodwin36bff0c2009-09-25 18:38:29 +00001917def VPADDi32 : N3VDInt<0, 0, 0b10, 0b1011, 1, IIC_VBINiD, "vpadd.i32", v2i32, v2i32,
Bob Wilson1c2660e2009-08-11 01:15:26 +00001918 int_arm_neon_vpadd, 0>;
David Goodwin36bff0c2009-09-25 18:38:29 +00001919def VPADDf : N3VDInt<1, 0, 0b00, 0b1101, 0, IIC_VBIND, "vpadd.f32", v2f32, v2f32,
Bob Wilson1c2660e2009-08-11 01:15:26 +00001920 int_arm_neon_vpadd, 0>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001921
1922// VPADDL : Vector Pairwise Add Long
1923defm VPADDLs : N2VPLInt_QHS<0b11, 0b11, 0b00, 0b00100, 0, "vpaddl.s",
1924 int_arm_neon_vpaddls>;
1925defm VPADDLu : N2VPLInt_QHS<0b11, 0b11, 0b00, 0b00101, 0, "vpaddl.u",
1926 int_arm_neon_vpaddlu>;
1927
1928// VPADAL : Vector Pairwise Add and Accumulate Long
1929defm VPADALs : N2VPLInt2_QHS<0b11, 0b11, 0b00, 0b00100, 0, "vpadal.s",
1930 int_arm_neon_vpadals>;
1931defm VPADALu : N2VPLInt2_QHS<0b11, 0b11, 0b00, 0b00101, 0, "vpadal.u",
1932 int_arm_neon_vpadalu>;
1933
1934// VPMAX : Vector Pairwise Maximum
David Goodwin36bff0c2009-09-25 18:38:29 +00001935def VPMAXs8 : N3VDInt<0, 0, 0b00, 0b1010, 0, IIC_VBINi4D, "vpmax.s8", v8i8, v8i8,
Bob Wilsone60fee02009-06-22 23:27:02 +00001936 int_arm_neon_vpmaxs, 0>;
David Goodwin36bff0c2009-09-25 18:38:29 +00001937def VPMAXs16 : N3VDInt<0, 0, 0b01, 0b1010, 0, IIC_VBINi4D, "vpmax.s16", v4i16, v4i16,
Bob Wilsone60fee02009-06-22 23:27:02 +00001938 int_arm_neon_vpmaxs, 0>;
David Goodwin36bff0c2009-09-25 18:38:29 +00001939def VPMAXs32 : N3VDInt<0, 0, 0b10, 0b1010, 0, IIC_VBINi4D, "vpmax.s32", v2i32, v2i32,
Bob Wilsone60fee02009-06-22 23:27:02 +00001940 int_arm_neon_vpmaxs, 0>;
David Goodwin36bff0c2009-09-25 18:38:29 +00001941def VPMAXu8 : N3VDInt<1, 0, 0b00, 0b1010, 0, IIC_VBINi4D, "vpmax.u8", v8i8, v8i8,
Bob Wilsone60fee02009-06-22 23:27:02 +00001942 int_arm_neon_vpmaxu, 0>;
David Goodwin36bff0c2009-09-25 18:38:29 +00001943def VPMAXu16 : N3VDInt<1, 0, 0b01, 0b1010, 0, IIC_VBINi4D, "vpmax.u16", v4i16, v4i16,
Bob Wilsone60fee02009-06-22 23:27:02 +00001944 int_arm_neon_vpmaxu, 0>;
David Goodwin36bff0c2009-09-25 18:38:29 +00001945def VPMAXu32 : N3VDInt<1, 0, 0b10, 0b1010, 0, IIC_VBINi4D, "vpmax.u32", v2i32, v2i32,
Bob Wilsone60fee02009-06-22 23:27:02 +00001946 int_arm_neon_vpmaxu, 0>;
David Goodwin36bff0c2009-09-25 18:38:29 +00001947def VPMAXf : N3VDInt<1, 0, 0b00, 0b1111, 0, IIC_VBINi4D, "vpmax.f32", v2f32, v2f32,
Bob Wilson8f10b3f2009-08-11 05:39:44 +00001948 int_arm_neon_vpmaxs, 0>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001949
1950// VPMIN : Vector Pairwise Minimum
David Goodwin36bff0c2009-09-25 18:38:29 +00001951def VPMINs8 : N3VDInt<0, 0, 0b00, 0b1010, 1, IIC_VBINi4D, "vpmin.s8", v8i8, v8i8,
Bob Wilsone60fee02009-06-22 23:27:02 +00001952 int_arm_neon_vpmins, 0>;
David Goodwin36bff0c2009-09-25 18:38:29 +00001953def VPMINs16 : N3VDInt<0, 0, 0b01, 0b1010, 1, IIC_VBINi4D, "vpmin.s16", v4i16, v4i16,
Bob Wilsone60fee02009-06-22 23:27:02 +00001954 int_arm_neon_vpmins, 0>;
David Goodwin36bff0c2009-09-25 18:38:29 +00001955def VPMINs32 : N3VDInt<0, 0, 0b10, 0b1010, 1, IIC_VBINi4D, "vpmin.s32", v2i32, v2i32,
Bob Wilsone60fee02009-06-22 23:27:02 +00001956 int_arm_neon_vpmins, 0>;
David Goodwin36bff0c2009-09-25 18:38:29 +00001957def VPMINu8 : N3VDInt<1, 0, 0b00, 0b1010, 1, IIC_VBINi4D, "vpmin.u8", v8i8, v8i8,
Bob Wilsone60fee02009-06-22 23:27:02 +00001958 int_arm_neon_vpminu, 0>;
David Goodwin36bff0c2009-09-25 18:38:29 +00001959def VPMINu16 : N3VDInt<1, 0, 0b01, 0b1010, 1, IIC_VBINi4D, "vpmin.u16", v4i16, v4i16,
Bob Wilsone60fee02009-06-22 23:27:02 +00001960 int_arm_neon_vpminu, 0>;
David Goodwin36bff0c2009-09-25 18:38:29 +00001961def VPMINu32 : N3VDInt<1, 0, 0b10, 0b1010, 1, IIC_VBINi4D, "vpmin.u32", v2i32, v2i32,
Bob Wilsone60fee02009-06-22 23:27:02 +00001962 int_arm_neon_vpminu, 0>;
David Goodwin36bff0c2009-09-25 18:38:29 +00001963def VPMINf : N3VDInt<1, 0, 0b10, 0b1111, 0, IIC_VBINi4D, "vpmin.f32", v2f32, v2f32,
Bob Wilson8f10b3f2009-08-11 05:39:44 +00001964 int_arm_neon_vpmins, 0>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001965
1966// Vector Reciprocal and Reciprocal Square Root Estimate and Step.
1967
1968// VRECPE : Vector Reciprocal Estimate
David Goodwin78caa122009-09-23 21:38:08 +00001969def VRECPEd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01000, 0,
1970 IIC_VUNAD, "vrecpe.u32",
Bob Wilsone60fee02009-06-22 23:27:02 +00001971 v2i32, v2i32, int_arm_neon_vrecpe>;
David Goodwin78caa122009-09-23 21:38:08 +00001972def VRECPEq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01000, 0,
1973 IIC_VUNAQ, "vrecpe.u32",
Bob Wilsone60fee02009-06-22 23:27:02 +00001974 v4i32, v4i32, int_arm_neon_vrecpe>;
David Goodwin78caa122009-09-23 21:38:08 +00001975def VRECPEfd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01010, 0,
1976 IIC_VUNAD, "vrecpe.f32",
Bob Wilson8f10b3f2009-08-11 05:39:44 +00001977 v2f32, v2f32, int_arm_neon_vrecpe>;
David Goodwin78caa122009-09-23 21:38:08 +00001978def VRECPEfq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01010, 0,
1979 IIC_VUNAQ, "vrecpe.f32",
Bob Wilson8f10b3f2009-08-11 05:39:44 +00001980 v4f32, v4f32, int_arm_neon_vrecpe>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001981
1982// VRECPS : Vector Reciprocal Step
David Goodwin36bff0c2009-09-25 18:38:29 +00001983def VRECPSfd : N3VDInt<0, 0, 0b00, 0b1111, 1, IIC_VRECSD, "vrecps.f32", v2f32, v2f32,
Bob Wilsone60fee02009-06-22 23:27:02 +00001984 int_arm_neon_vrecps, 1>;
David Goodwin36bff0c2009-09-25 18:38:29 +00001985def VRECPSfq : N3VQInt<0, 0, 0b00, 0b1111, 1, IIC_VRECSQ, "vrecps.f32", v4f32, v4f32,
Bob Wilsone60fee02009-06-22 23:27:02 +00001986 int_arm_neon_vrecps, 1>;
1987
1988// VRSQRTE : Vector Reciprocal Square Root Estimate
David Goodwin78caa122009-09-23 21:38:08 +00001989def VRSQRTEd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01001, 0,
1990 IIC_VUNAD, "vrsqrte.u32",
1991 v2i32, v2i32, int_arm_neon_vrsqrte>;
1992def VRSQRTEq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01001, 0,
1993 IIC_VUNAQ, "vrsqrte.u32",
1994 v4i32, v4i32, int_arm_neon_vrsqrte>;
1995def VRSQRTEfd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01011, 0,
1996 IIC_VUNAD, "vrsqrte.f32",
1997 v2f32, v2f32, int_arm_neon_vrsqrte>;
1998def VRSQRTEfq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01011, 0,
1999 IIC_VUNAQ, "vrsqrte.f32",
2000 v4f32, v4f32, int_arm_neon_vrsqrte>;
Bob Wilsone60fee02009-06-22 23:27:02 +00002001
2002// VRSQRTS : Vector Reciprocal Square Root Step
David Goodwin36bff0c2009-09-25 18:38:29 +00002003def VRSQRTSfd : N3VDInt<0, 0, 0b10, 0b1111, 1, IIC_VRECSD, "vrsqrts.f32", v2f32, v2f32,
Bob Wilsone60fee02009-06-22 23:27:02 +00002004 int_arm_neon_vrsqrts, 1>;
David Goodwin36bff0c2009-09-25 18:38:29 +00002005def VRSQRTSfq : N3VQInt<0, 0, 0b10, 0b1111, 1, IIC_VRECSQ, "vrsqrts.f32", v4f32, v4f32,
Bob Wilsone60fee02009-06-22 23:27:02 +00002006 int_arm_neon_vrsqrts, 1>;
2007
2008// Vector Shifts.
2009
2010// VSHL : Vector Shift
David Goodwin36bff0c2009-09-25 18:38:29 +00002011defm VSHLs : N3VInt_QHSD<0, 0, 0b0100, 0, IIC_VSHLiD, IIC_VSHLiD, IIC_VSHLiQ,
2012 IIC_VSHLiQ, "vshl.s", int_arm_neon_vshifts, 0>;
2013defm VSHLu : N3VInt_QHSD<1, 0, 0b0100, 0, IIC_VSHLiD, IIC_VSHLiD, IIC_VSHLiQ,
2014 IIC_VSHLiQ, "vshl.u", int_arm_neon_vshiftu, 0>;
Bob Wilsone60fee02009-06-22 23:27:02 +00002015// VSHL : Vector Shift Left (Immediate)
David Goodwin36bff0c2009-09-25 18:38:29 +00002016defm VSHLi : N2VSh_QHSD<0, 1, 0b0111, 1, IIC_VSHLiD, "vshl.i", NEONvshl>;
Bob Wilsone60fee02009-06-22 23:27:02 +00002017// VSHR : Vector Shift Right (Immediate)
David Goodwin36bff0c2009-09-25 18:38:29 +00002018defm VSHRs : N2VSh_QHSD<0, 1, 0b0000, 1, IIC_VSHLiD, "vshr.s", NEONvshrs>;
2019defm VSHRu : N2VSh_QHSD<1, 1, 0b0000, 1, IIC_VSHLiD, "vshr.u", NEONvshru>;
Bob Wilsone60fee02009-06-22 23:27:02 +00002020
2021// VSHLL : Vector Shift Left Long
2022def VSHLLs8 : N2VLSh<0, 1, 0b001000, 0b1010, 0, 0, 1, "vshll.s8",
2023 v8i16, v8i8, NEONvshlls>;
2024def VSHLLs16 : N2VLSh<0, 1, 0b010000, 0b1010, 0, 0, 1, "vshll.s16",
2025 v4i32, v4i16, NEONvshlls>;
2026def VSHLLs32 : N2VLSh<0, 1, 0b100000, 0b1010, 0, 0, 1, "vshll.s32",
2027 v2i64, v2i32, NEONvshlls>;
2028def VSHLLu8 : N2VLSh<1, 1, 0b001000, 0b1010, 0, 0, 1, "vshll.u8",
2029 v8i16, v8i8, NEONvshllu>;
2030def VSHLLu16 : N2VLSh<1, 1, 0b010000, 0b1010, 0, 0, 1, "vshll.u16",
2031 v4i32, v4i16, NEONvshllu>;
2032def VSHLLu32 : N2VLSh<1, 1, 0b100000, 0b1010, 0, 0, 1, "vshll.u32",
2033 v2i64, v2i32, NEONvshllu>;
2034
2035// VSHLL : Vector Shift Left Long (with maximum shift count)
2036def VSHLLi8 : N2VLSh<1, 1, 0b110010, 0b0011, 0, 0, 0, "vshll.i8",
2037 v8i16, v8i8, NEONvshlli>;
2038def VSHLLi16 : N2VLSh<1, 1, 0b110110, 0b0011, 0, 0, 0, "vshll.i16",
2039 v4i32, v4i16, NEONvshlli>;
2040def VSHLLi32 : N2VLSh<1, 1, 0b111010, 0b0011, 0, 0, 0, "vshll.i32",
2041 v2i64, v2i32, NEONvshlli>;
2042
2043// VSHRN : Vector Shift Right and Narrow
David Goodwin36bff0c2009-09-25 18:38:29 +00002044def VSHRN16 : N2VNSh<0, 1, 0b001000, 0b1000, 0, 0, 1,
2045 IIC_VSHLiD, "vshrn.i16", v8i8, v8i16, NEONvshrn>;
2046def VSHRN32 : N2VNSh<0, 1, 0b010000, 0b1000, 0, 0, 1,
2047 IIC_VSHLiD, "vshrn.i32", v4i16, v4i32, NEONvshrn>;
2048def VSHRN64 : N2VNSh<0, 1, 0b100000, 0b1000, 0, 0, 1,
2049 IIC_VSHLiD, "vshrn.i64", v2i32, v2i64, NEONvshrn>;
Bob Wilsone60fee02009-06-22 23:27:02 +00002050
2051// VRSHL : Vector Rounding Shift
David Goodwin36bff0c2009-09-25 18:38:29 +00002052defm VRSHLs : N3VInt_QHSD<0,0,0b0101,0, IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q,
2053 IIC_VSHLi4Q, "vrshl.s", int_arm_neon_vrshifts, 0>;
2054defm VRSHLu : N3VInt_QHSD<1,0,0b0101,0, IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q,
2055 IIC_VSHLi4Q, "vrshl.u", int_arm_neon_vrshiftu, 0>;
Bob Wilsone60fee02009-06-22 23:27:02 +00002056// VRSHR : Vector Rounding Shift Right
David Goodwin36bff0c2009-09-25 18:38:29 +00002057defm VRSHRs : N2VSh_QHSD<0, 1, 0b0010, 1, IIC_VSHLi4D, "vrshr.s", NEONvrshrs>;
2058defm VRSHRu : N2VSh_QHSD<1, 1, 0b0010, 1, IIC_VSHLi4D, "vrshr.u", NEONvrshru>;
Bob Wilsone60fee02009-06-22 23:27:02 +00002059
2060// VRSHRN : Vector Rounding Shift Right and Narrow
David Goodwin36bff0c2009-09-25 18:38:29 +00002061def VRSHRN16 : N2VNSh<0, 1, 0b001000, 0b1000, 0, 1, 1,
2062 IIC_VSHLi4D, "vrshrn.i16", v8i8, v8i16, NEONvrshrn>;
2063def VRSHRN32 : N2VNSh<0, 1, 0b010000, 0b1000, 0, 1, 1,
2064 IIC_VSHLi4D, "vrshrn.i32", v4i16, v4i32, NEONvrshrn>;
2065def VRSHRN64 : N2VNSh<0, 1, 0b100000, 0b1000, 0, 1, 1,
2066 IIC_VSHLi4D, "vrshrn.i64", v2i32, v2i64, NEONvrshrn>;
Bob Wilsone60fee02009-06-22 23:27:02 +00002067
2068// VQSHL : Vector Saturating Shift
David Goodwin36bff0c2009-09-25 18:38:29 +00002069defm VQSHLs : N3VInt_QHSD<0,0,0b0100,1, IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q,
2070 IIC_VSHLi4Q, "vqshl.s", int_arm_neon_vqshifts, 0>;
2071defm VQSHLu : N3VInt_QHSD<1,0,0b0100,1, IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q,
2072 IIC_VSHLi4Q, "vqshl.u", int_arm_neon_vqshiftu, 0>;
Bob Wilsone60fee02009-06-22 23:27:02 +00002073// VQSHL : Vector Saturating Shift Left (Immediate)
David Goodwin36bff0c2009-09-25 18:38:29 +00002074defm VQSHLsi : N2VSh_QHSD<0, 1, 0b0111, 1, IIC_VSHLi4D, "vqshl.s", NEONvqshls>;
2075defm VQSHLui : N2VSh_QHSD<1, 1, 0b0111, 1, IIC_VSHLi4D, "vqshl.u", NEONvqshlu>;
Bob Wilsone60fee02009-06-22 23:27:02 +00002076// VQSHLU : Vector Saturating Shift Left (Immediate, Unsigned)
David Goodwin36bff0c2009-09-25 18:38:29 +00002077defm VQSHLsu : N2VSh_QHSD<1, 1, 0b0110, 1, IIC_VSHLi4D, "vqshlu.s", NEONvqshlsu>;
Bob Wilsone60fee02009-06-22 23:27:02 +00002078
2079// VQSHRN : Vector Saturating Shift Right and Narrow
David Goodwin36bff0c2009-09-25 18:38:29 +00002080def VQSHRNs16 : N2VNSh<0, 1, 0b001000, 0b1001, 0, 0, 1,
2081 IIC_VSHLi4D, "vqshrn.s16", v8i8, v8i16, NEONvqshrns>;
2082def VQSHRNs32 : N2VNSh<0, 1, 0b010000, 0b1001, 0, 0, 1,
2083 IIC_VSHLi4D, "vqshrn.s32", v4i16, v4i32, NEONvqshrns>;
2084def VQSHRNs64 : N2VNSh<0, 1, 0b100000, 0b1001, 0, 0, 1,
2085 IIC_VSHLi4D, "vqshrn.s64", v2i32, v2i64, NEONvqshrns>;
2086def VQSHRNu16 : N2VNSh<1, 1, 0b001000, 0b1001, 0, 0, 1,
2087 IIC_VSHLi4D, "vqshrn.u16", v8i8, v8i16, NEONvqshrnu>;
2088def VQSHRNu32 : N2VNSh<1, 1, 0b010000, 0b1001, 0, 0, 1,
2089 IIC_VSHLi4D, "vqshrn.u32", v4i16, v4i32, NEONvqshrnu>;
2090def VQSHRNu64 : N2VNSh<1, 1, 0b100000, 0b1001, 0, 0, 1,
2091 IIC_VSHLi4D, "vqshrn.u64", v2i32, v2i64, NEONvqshrnu>;
Bob Wilsone60fee02009-06-22 23:27:02 +00002092
2093// VQSHRUN : Vector Saturating Shift Right and Narrow (Unsigned)
David Goodwin36bff0c2009-09-25 18:38:29 +00002094def VQSHRUN16 : N2VNSh<1, 1, 0b001000, 0b1000, 0, 0, 1,
2095 IIC_VSHLi4D, "vqshrun.s16", v8i8, v8i16, NEONvqshrnsu>;
2096def VQSHRUN32 : N2VNSh<1, 1, 0b010000, 0b1000, 0, 0, 1,
2097 IIC_VSHLi4D, "vqshrun.s32", v4i16, v4i32, NEONvqshrnsu>;
2098def VQSHRUN64 : N2VNSh<1, 1, 0b100000, 0b1000, 0, 0, 1,
2099 IIC_VSHLi4D, "vqshrun.s64", v2i32, v2i64, NEONvqshrnsu>;
Bob Wilsone60fee02009-06-22 23:27:02 +00002100
2101// VQRSHL : Vector Saturating Rounding Shift
David Goodwin36bff0c2009-09-25 18:38:29 +00002102defm VQRSHLs : N3VInt_QHSD<0, 0, 0b0101, 1, IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q,
2103 IIC_VSHLi4Q, "vqrshl.s", int_arm_neon_vqrshifts, 0>;
2104defm VQRSHLu : N3VInt_QHSD<1, 0, 0b0101, 1, IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q,
2105 IIC_VSHLi4Q, "vqrshl.u", int_arm_neon_vqrshiftu, 0>;
Bob Wilsone60fee02009-06-22 23:27:02 +00002106
2107// VQRSHRN : Vector Saturating Rounding Shift Right and Narrow
David Goodwin36bff0c2009-09-25 18:38:29 +00002108def VQRSHRNs16: N2VNSh<0, 1, 0b001000, 0b1001, 0, 1, 1,
2109 IIC_VSHLi4D, "vqrshrn.s16", v8i8, v8i16, NEONvqrshrns>;
2110def VQRSHRNs32: N2VNSh<0, 1, 0b010000, 0b1001, 0, 1, 1,
2111 IIC_VSHLi4D, "vqrshrn.s32", v4i16, v4i32, NEONvqrshrns>;
2112def VQRSHRNs64: N2VNSh<0, 1, 0b100000, 0b1001, 0, 1, 1,
2113 IIC_VSHLi4D, "vqrshrn.s64", v2i32, v2i64, NEONvqrshrns>;
2114def VQRSHRNu16: N2VNSh<1, 1, 0b001000, 0b1001, 0, 1, 1,
2115 IIC_VSHLi4D, "vqrshrn.u16", v8i8, v8i16, NEONvqrshrnu>;
2116def VQRSHRNu32: N2VNSh<1, 1, 0b010000, 0b1001, 0, 1, 1,
2117 IIC_VSHLi4D, "vqrshrn.u32", v4i16, v4i32, NEONvqrshrnu>;
2118def VQRSHRNu64: N2VNSh<1, 1, 0b100000, 0b1001, 0, 1, 1,
2119 IIC_VSHLi4D, "vqrshrn.u64", v2i32, v2i64, NEONvqrshrnu>;
Bob Wilsone60fee02009-06-22 23:27:02 +00002120
2121// VQRSHRUN : Vector Saturating Rounding Shift Right and Narrow (Unsigned)
David Goodwin36bff0c2009-09-25 18:38:29 +00002122def VQRSHRUN16: N2VNSh<1, 1, 0b001000, 0b1000, 0, 1, 1,
2123 IIC_VSHLi4D, "vqrshrun.s16", v8i8, v8i16, NEONvqrshrnsu>;
2124def VQRSHRUN32: N2VNSh<1, 1, 0b010000, 0b1000, 0, 1, 1,
2125 IIC_VSHLi4D, "vqrshrun.s32", v4i16, v4i32, NEONvqrshrnsu>;
2126def VQRSHRUN64: N2VNSh<1, 1, 0b100000, 0b1000, 0, 1, 1,
2127 IIC_VSHLi4D, "vqrshrun.s64", v2i32, v2i64, NEONvqrshrnsu>;
Bob Wilsone60fee02009-06-22 23:27:02 +00002128
2129// VSRA : Vector Shift Right and Accumulate
2130defm VSRAs : N2VShAdd_QHSD<0, 1, 0b0001, 1, "vsra.s", NEONvshrs>;
2131defm VSRAu : N2VShAdd_QHSD<1, 1, 0b0001, 1, "vsra.u", NEONvshru>;
2132// VRSRA : Vector Rounding Shift Right and Accumulate
2133defm VRSRAs : N2VShAdd_QHSD<0, 1, 0b0011, 1, "vrsra.s", NEONvrshrs>;
2134defm VRSRAu : N2VShAdd_QHSD<1, 1, 0b0011, 1, "vrsra.u", NEONvrshru>;
2135
2136// VSLI : Vector Shift Left and Insert
2137defm VSLI : N2VShIns_QHSD<1, 1, 0b0101, 1, "vsli.", NEONvsli>;
2138// VSRI : Vector Shift Right and Insert
2139defm VSRI : N2VShIns_QHSD<1, 1, 0b0100, 1, "vsri.", NEONvsri>;
2140
2141// Vector Absolute and Saturating Absolute.
2142
2143// VABS : Vector Absolute Value
David Goodwin78caa122009-09-23 21:38:08 +00002144defm VABS : N2VInt_QHS<0b11, 0b11, 0b01, 0b00110, 0,
2145 IIC_VUNAiD, IIC_VUNAiQ, "vabs.s",
Bob Wilsone60fee02009-06-22 23:27:02 +00002146 int_arm_neon_vabs>;
David Goodwin78caa122009-09-23 21:38:08 +00002147def VABSfd : N2VDInt<0b11, 0b11, 0b10, 0b01, 0b01110, 0,
2148 IIC_VUNAD, "vabs.f32",
Bob Wilson8f10b3f2009-08-11 05:39:44 +00002149 v2f32, v2f32, int_arm_neon_vabs>;
David Goodwin78caa122009-09-23 21:38:08 +00002150def VABSfq : N2VQInt<0b11, 0b11, 0b10, 0b01, 0b01110, 0,
2151 IIC_VUNAQ, "vabs.f32",
Bob Wilson8f10b3f2009-08-11 05:39:44 +00002152 v4f32, v4f32, int_arm_neon_vabs>;
Bob Wilsone60fee02009-06-22 23:27:02 +00002153
2154// VQABS : Vector Saturating Absolute Value
David Goodwin78caa122009-09-23 21:38:08 +00002155defm VQABS : N2VInt_QHS<0b11, 0b11, 0b00, 0b01110, 0,
2156 IIC_VQUNAiD, IIC_VQUNAiQ, "vqabs.s",
Bob Wilsone60fee02009-06-22 23:27:02 +00002157 int_arm_neon_vqabs>;
2158
2159// Vector Negate.
2160
2161def vneg : PatFrag<(ops node:$in), (sub immAllZerosV, node:$in)>;
2162def vneg_conv : PatFrag<(ops node:$in), (sub immAllZerosV_bc, node:$in)>;
2163
2164class VNEGD<bits<2> size, string OpcodeStr, ValueType Ty>
2165 : N2V<0b11, 0b11, size, 0b01, 0b00111, 0, 0, (outs DPR:$dst), (ins DPR:$src),
David Goodwin36bff0c2009-09-25 18:38:29 +00002166 IIC_VSHLiD, !strconcat(OpcodeStr, "\t$dst, $src"), "",
Bob Wilsone60fee02009-06-22 23:27:02 +00002167 [(set DPR:$dst, (Ty (vneg DPR:$src)))]>;
2168class VNEGQ<bits<2> size, string OpcodeStr, ValueType Ty>
2169 : N2V<0b11, 0b11, size, 0b01, 0b00111, 1, 0, (outs QPR:$dst), (ins QPR:$src),
David Goodwin36bff0c2009-09-25 18:38:29 +00002170 IIC_VSHLiD, !strconcat(OpcodeStr, "\t$dst, $src"), "",
Bob Wilsone60fee02009-06-22 23:27:02 +00002171 [(set QPR:$dst, (Ty (vneg QPR:$src)))]>;
2172
2173// VNEG : Vector Negate
2174def VNEGs8d : VNEGD<0b00, "vneg.s8", v8i8>;
2175def VNEGs16d : VNEGD<0b01, "vneg.s16", v4i16>;
2176def VNEGs32d : VNEGD<0b10, "vneg.s32", v2i32>;
2177def VNEGs8q : VNEGQ<0b00, "vneg.s8", v16i8>;
2178def VNEGs16q : VNEGQ<0b01, "vneg.s16", v8i16>;
2179def VNEGs32q : VNEGQ<0b10, "vneg.s32", v4i32>;
2180
2181// VNEG : Vector Negate (floating-point)
2182def VNEGf32d : N2V<0b11, 0b11, 0b10, 0b01, 0b01111, 0, 0,
David Goodwin36bff0c2009-09-25 18:38:29 +00002183 (outs DPR:$dst), (ins DPR:$src), IIC_VUNAD,
David Goodwincfd67652009-08-06 16:52:47 +00002184 "vneg.f32\t$dst, $src", "",
Bob Wilsone60fee02009-06-22 23:27:02 +00002185 [(set DPR:$dst, (v2f32 (fneg DPR:$src)))]>;
2186def VNEGf32q : N2V<0b11, 0b11, 0b10, 0b01, 0b01111, 1, 0,
David Goodwin36bff0c2009-09-25 18:38:29 +00002187 (outs QPR:$dst), (ins QPR:$src), IIC_VUNAQ,
David Goodwincfd67652009-08-06 16:52:47 +00002188 "vneg.f32\t$dst, $src", "",
Bob Wilsone60fee02009-06-22 23:27:02 +00002189 [(set QPR:$dst, (v4f32 (fneg QPR:$src)))]>;
2190
2191def : Pat<(v8i8 (vneg_conv DPR:$src)), (VNEGs8d DPR:$src)>;
2192def : Pat<(v4i16 (vneg_conv DPR:$src)), (VNEGs16d DPR:$src)>;
2193def : Pat<(v2i32 (vneg_conv DPR:$src)), (VNEGs32d DPR:$src)>;
2194def : Pat<(v16i8 (vneg_conv QPR:$src)), (VNEGs8q QPR:$src)>;
2195def : Pat<(v8i16 (vneg_conv QPR:$src)), (VNEGs16q QPR:$src)>;
2196def : Pat<(v4i32 (vneg_conv QPR:$src)), (VNEGs32q QPR:$src)>;
2197
2198// VQNEG : Vector Saturating Negate
David Goodwin78caa122009-09-23 21:38:08 +00002199defm VQNEG : N2VInt_QHS<0b11, 0b11, 0b00, 0b01111, 0,
2200 IIC_VQUNAiD, IIC_VQUNAiQ, "vqneg.s",
Bob Wilsone60fee02009-06-22 23:27:02 +00002201 int_arm_neon_vqneg>;
2202
2203// Vector Bit Counting Operations.
2204
2205// VCLS : Vector Count Leading Sign Bits
David Goodwin78caa122009-09-23 21:38:08 +00002206defm VCLS : N2VInt_QHS<0b11, 0b11, 0b00, 0b01000, 0,
2207 IIC_VCNTiD, IIC_VCNTiQ, "vcls.s",
Bob Wilsone60fee02009-06-22 23:27:02 +00002208 int_arm_neon_vcls>;
2209// VCLZ : Vector Count Leading Zeros
David Goodwin78caa122009-09-23 21:38:08 +00002210defm VCLZ : N2VInt_QHS<0b11, 0b11, 0b00, 0b01001, 0,
2211 IIC_VCNTiD, IIC_VCNTiQ, "vclz.i",
Bob Wilsone60fee02009-06-22 23:27:02 +00002212 int_arm_neon_vclz>;
2213// VCNT : Vector Count One Bits
David Goodwin78caa122009-09-23 21:38:08 +00002214def VCNTd : N2VDInt<0b11, 0b11, 0b00, 0b00, 0b01010, 0,
2215 IIC_VCNTiD, "vcnt.8",
Bob Wilsone60fee02009-06-22 23:27:02 +00002216 v8i8, v8i8, int_arm_neon_vcnt>;
David Goodwin78caa122009-09-23 21:38:08 +00002217def VCNTq : N2VQInt<0b11, 0b11, 0b00, 0b00, 0b01010, 0,
2218 IIC_VCNTiQ, "vcnt.8",
Bob Wilsone60fee02009-06-22 23:27:02 +00002219 v16i8, v16i8, int_arm_neon_vcnt>;
2220
2221// Vector Move Operations.
2222
2223// VMOV : Vector Move (Register)
2224
2225def VMOVD : N3V<0, 0, 0b10, 0b0001, 0, 1, (outs DPR:$dst), (ins DPR:$src),
David Goodwin36bff0c2009-09-25 18:38:29 +00002226 IIC_VMOVD, "vmov\t$dst, $src", "", []>;
Bob Wilsone60fee02009-06-22 23:27:02 +00002227def VMOVQ : N3V<0, 0, 0b10, 0b0001, 1, 1, (outs QPR:$dst), (ins QPR:$src),
David Goodwin36bff0c2009-09-25 18:38:29 +00002228 IIC_VMOVD, "vmov\t$dst, $src", "", []>;
Bob Wilsone60fee02009-06-22 23:27:02 +00002229
2230// VMOV : Vector Move (Immediate)
2231
2232// VMOV_get_imm8 xform function: convert build_vector to VMOV.i8 imm.
2233def VMOV_get_imm8 : SDNodeXForm<build_vector, [{
2234 return ARM::getVMOVImm(N, 1, *CurDAG);
2235}]>;
2236def vmovImm8 : PatLeaf<(build_vector), [{
2237 return ARM::getVMOVImm(N, 1, *CurDAG).getNode() != 0;
2238}], VMOV_get_imm8>;
2239
2240// VMOV_get_imm16 xform function: convert build_vector to VMOV.i16 imm.
2241def VMOV_get_imm16 : SDNodeXForm<build_vector, [{
2242 return ARM::getVMOVImm(N, 2, *CurDAG);
2243}]>;
2244def vmovImm16 : PatLeaf<(build_vector), [{
2245 return ARM::getVMOVImm(N, 2, *CurDAG).getNode() != 0;
2246}], VMOV_get_imm16>;
2247
2248// VMOV_get_imm32 xform function: convert build_vector to VMOV.i32 imm.
2249def VMOV_get_imm32 : SDNodeXForm<build_vector, [{
2250 return ARM::getVMOVImm(N, 4, *CurDAG);
2251}]>;
2252def vmovImm32 : PatLeaf<(build_vector), [{
2253 return ARM::getVMOVImm(N, 4, *CurDAG).getNode() != 0;
2254}], VMOV_get_imm32>;
2255
2256// VMOV_get_imm64 xform function: convert build_vector to VMOV.i64 imm.
2257def VMOV_get_imm64 : SDNodeXForm<build_vector, [{
2258 return ARM::getVMOVImm(N, 8, *CurDAG);
2259}]>;
2260def vmovImm64 : PatLeaf<(build_vector), [{
2261 return ARM::getVMOVImm(N, 8, *CurDAG).getNode() != 0;
2262}], VMOV_get_imm64>;
2263
2264// Note: Some of the cmode bits in the following VMOV instructions need to
2265// be encoded based on the immed values.
2266
2267def VMOVv8i8 : N1ModImm<1, 0b000, 0b1110, 0, 0, 0, 1, (outs DPR:$dst),
David Goodwin36bff0c2009-09-25 18:38:29 +00002268 (ins i8imm:$SIMM), IIC_VMOVImm,
David Goodwincfd67652009-08-06 16:52:47 +00002269 "vmov.i8\t$dst, $SIMM", "",
Bob Wilsone60fee02009-06-22 23:27:02 +00002270 [(set DPR:$dst, (v8i8 vmovImm8:$SIMM))]>;
2271def VMOVv16i8 : N1ModImm<1, 0b000, 0b1110, 0, 1, 0, 1, (outs QPR:$dst),
David Goodwin36bff0c2009-09-25 18:38:29 +00002272 (ins i8imm:$SIMM), IIC_VMOVImm,
David Goodwincfd67652009-08-06 16:52:47 +00002273 "vmov.i8\t$dst, $SIMM", "",
Bob Wilsone60fee02009-06-22 23:27:02 +00002274 [(set QPR:$dst, (v16i8 vmovImm8:$SIMM))]>;
2275
2276def VMOVv4i16 : N1ModImm<1, 0b000, 0b1000, 0, 0, 0, 1, (outs DPR:$dst),
David Goodwin36bff0c2009-09-25 18:38:29 +00002277 (ins i16imm:$SIMM), IIC_VMOVImm,
David Goodwincfd67652009-08-06 16:52:47 +00002278 "vmov.i16\t$dst, $SIMM", "",
Bob Wilsone60fee02009-06-22 23:27:02 +00002279 [(set DPR:$dst, (v4i16 vmovImm16:$SIMM))]>;
2280def VMOVv8i16 : N1ModImm<1, 0b000, 0b1000, 0, 1, 0, 1, (outs QPR:$dst),
David Goodwin36bff0c2009-09-25 18:38:29 +00002281 (ins i16imm:$SIMM), IIC_VMOVImm,
David Goodwincfd67652009-08-06 16:52:47 +00002282 "vmov.i16\t$dst, $SIMM", "",
Bob Wilsone60fee02009-06-22 23:27:02 +00002283 [(set QPR:$dst, (v8i16 vmovImm16:$SIMM))]>;
2284
2285def VMOVv2i32 : N1ModImm<1, 0b000, 0b0000, 0, 0, 0, 1, (outs DPR:$dst),
David Goodwin36bff0c2009-09-25 18:38:29 +00002286 (ins i32imm:$SIMM), IIC_VMOVImm,
David Goodwincfd67652009-08-06 16:52:47 +00002287 "vmov.i32\t$dst, $SIMM", "",
Bob Wilsone60fee02009-06-22 23:27:02 +00002288 [(set DPR:$dst, (v2i32 vmovImm32:$SIMM))]>;
2289def VMOVv4i32 : N1ModImm<1, 0b000, 0b0000, 0, 1, 0, 1, (outs QPR:$dst),
David Goodwin36bff0c2009-09-25 18:38:29 +00002290 (ins i32imm:$SIMM), IIC_VMOVImm,
David Goodwincfd67652009-08-06 16:52:47 +00002291 "vmov.i32\t$dst, $SIMM", "",
Bob Wilsone60fee02009-06-22 23:27:02 +00002292 [(set QPR:$dst, (v4i32 vmovImm32:$SIMM))]>;
2293
2294def VMOVv1i64 : N1ModImm<1, 0b000, 0b1110, 0, 0, 1, 1, (outs DPR:$dst),
David Goodwin36bff0c2009-09-25 18:38:29 +00002295 (ins i64imm:$SIMM), IIC_VMOVImm,
David Goodwincfd67652009-08-06 16:52:47 +00002296 "vmov.i64\t$dst, $SIMM", "",
Bob Wilsone60fee02009-06-22 23:27:02 +00002297 [(set DPR:$dst, (v1i64 vmovImm64:$SIMM))]>;
2298def VMOVv2i64 : N1ModImm<1, 0b000, 0b1110, 0, 1, 1, 1, (outs QPR:$dst),
David Goodwin36bff0c2009-09-25 18:38:29 +00002299 (ins i64imm:$SIMM), IIC_VMOVImm,
David Goodwincfd67652009-08-06 16:52:47 +00002300 "vmov.i64\t$dst, $SIMM", "",
Bob Wilsone60fee02009-06-22 23:27:02 +00002301 [(set QPR:$dst, (v2i64 vmovImm64:$SIMM))]>;
2302
2303// VMOV : Vector Get Lane (move scalar to ARM core register)
2304
2305def VGETLNs8 : NVGetLane<0b11100101, 0b1011, 0b00,
Bob Wilson30ff4492009-08-21 21:58:55 +00002306 (outs GPR:$dst), (ins DPR:$src, nohash_imm:$lane),
David Goodwin36bff0c2009-09-25 18:38:29 +00002307 IIC_VMOVSI, "vmov", ".s8\t$dst, $src[$lane]",
Bob Wilsone60fee02009-06-22 23:27:02 +00002308 [(set GPR:$dst, (NEONvgetlanes (v8i8 DPR:$src),
2309 imm:$lane))]>;
2310def VGETLNs16 : NVGetLane<0b11100001, 0b1011, 0b01,
Bob Wilson30ff4492009-08-21 21:58:55 +00002311 (outs GPR:$dst), (ins DPR:$src, nohash_imm:$lane),
David Goodwin36bff0c2009-09-25 18:38:29 +00002312 IIC_VMOVSI, "vmov", ".s16\t$dst, $src[$lane]",
Bob Wilsone60fee02009-06-22 23:27:02 +00002313 [(set GPR:$dst, (NEONvgetlanes (v4i16 DPR:$src),
2314 imm:$lane))]>;
2315def VGETLNu8 : NVGetLane<0b11101101, 0b1011, 0b00,
Bob Wilson30ff4492009-08-21 21:58:55 +00002316 (outs GPR:$dst), (ins DPR:$src, nohash_imm:$lane),
David Goodwin36bff0c2009-09-25 18:38:29 +00002317 IIC_VMOVSI, "vmov", ".u8\t$dst, $src[$lane]",
Bob Wilsone60fee02009-06-22 23:27:02 +00002318 [(set GPR:$dst, (NEONvgetlaneu (v8i8 DPR:$src),
2319 imm:$lane))]>;
2320def VGETLNu16 : NVGetLane<0b11101001, 0b1011, 0b01,
Bob Wilson30ff4492009-08-21 21:58:55 +00002321 (outs GPR:$dst), (ins DPR:$src, nohash_imm:$lane),
David Goodwin36bff0c2009-09-25 18:38:29 +00002322 IIC_VMOVSI, "vmov", ".u16\t$dst, $src[$lane]",
Bob Wilsone60fee02009-06-22 23:27:02 +00002323 [(set GPR:$dst, (NEONvgetlaneu (v4i16 DPR:$src),
2324 imm:$lane))]>;
2325def VGETLNi32 : NVGetLane<0b11100001, 0b1011, 0b00,
Bob Wilson30ff4492009-08-21 21:58:55 +00002326 (outs GPR:$dst), (ins DPR:$src, nohash_imm:$lane),
David Goodwin36bff0c2009-09-25 18:38:29 +00002327 IIC_VMOVSI, "vmov", ".32\t$dst, $src[$lane]",
Bob Wilsone60fee02009-06-22 23:27:02 +00002328 [(set GPR:$dst, (extractelt (v2i32 DPR:$src),
2329 imm:$lane))]>;
2330// def VGETLNf32: see FMRDH and FMRDL in ARMInstrVFP.td
2331def : Pat<(NEONvgetlanes (v16i8 QPR:$src), imm:$lane),
2332 (VGETLNs8 (v8i8 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov49284e72009-08-08 14:06:07 +00002333 (DSubReg_i8_reg imm:$lane))),
Bob Wilsone60fee02009-06-22 23:27:02 +00002334 (SubReg_i8_lane imm:$lane))>;
2335def : Pat<(NEONvgetlanes (v8i16 QPR:$src), imm:$lane),
2336 (VGETLNs16 (v4i16 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov49284e72009-08-08 14:06:07 +00002337 (DSubReg_i16_reg imm:$lane))),
Bob Wilsone60fee02009-06-22 23:27:02 +00002338 (SubReg_i16_lane imm:$lane))>;
2339def : Pat<(NEONvgetlaneu (v16i8 QPR:$src), imm:$lane),
2340 (VGETLNu8 (v8i8 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov49284e72009-08-08 14:06:07 +00002341 (DSubReg_i8_reg imm:$lane))),
Bob Wilsone60fee02009-06-22 23:27:02 +00002342 (SubReg_i8_lane imm:$lane))>;
2343def : Pat<(NEONvgetlaneu (v8i16 QPR:$src), imm:$lane),
2344 (VGETLNu16 (v4i16 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov49284e72009-08-08 14:06:07 +00002345 (DSubReg_i16_reg imm:$lane))),
Bob Wilsone60fee02009-06-22 23:27:02 +00002346 (SubReg_i16_lane imm:$lane))>;
2347def : Pat<(extractelt (v4i32 QPR:$src), imm:$lane),
2348 (VGETLNi32 (v2i32 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov49284e72009-08-08 14:06:07 +00002349 (DSubReg_i32_reg imm:$lane))),
Bob Wilsone60fee02009-06-22 23:27:02 +00002350 (SubReg_i32_lane imm:$lane))>;
Anton Korobeynikov44e0a6c2009-08-28 23:41:26 +00002351def : Pat<(extractelt (v2f32 DPR:$src1), imm:$src2),
Anton Korobeynikov3600d162009-09-12 22:21:08 +00002352 (EXTRACT_SUBREG (COPY_TO_REGCLASS DPR:$src1, DPR_VFP2),
2353 (SSubReg_f32_reg imm:$src2))>;
Anton Korobeynikov49284e72009-08-08 14:06:07 +00002354def : Pat<(extractelt (v4f32 QPR:$src1), imm:$src2),
Anton Korobeynikov3600d162009-09-12 22:21:08 +00002355 (EXTRACT_SUBREG (COPY_TO_REGCLASS QPR:$src1, QPR_VFP2),
2356 (SSubReg_f32_reg imm:$src2))>;
Bob Wilsone60fee02009-06-22 23:27:02 +00002357//def : Pat<(extractelt (v2i64 QPR:$src1), imm:$src2),
Anton Korobeynikov49284e72009-08-08 14:06:07 +00002358// (EXTRACT_SUBREG QPR:$src1, (DSubReg_f64_reg imm:$src2))>;
Bob Wilsone60fee02009-06-22 23:27:02 +00002359def : Pat<(extractelt (v2f64 QPR:$src1), imm:$src2),
Anton Korobeynikov49284e72009-08-08 14:06:07 +00002360 (EXTRACT_SUBREG QPR:$src1, (DSubReg_f64_reg imm:$src2))>;
Bob Wilsone60fee02009-06-22 23:27:02 +00002361
2362
2363// VMOV : Vector Set Lane (move ARM core register to scalar)
2364
2365let Constraints = "$src1 = $dst" in {
2366def VSETLNi8 : NVSetLane<0b11100100, 0b1011, 0b00, (outs DPR:$dst),
Bob Wilson30ff4492009-08-21 21:58:55 +00002367 (ins DPR:$src1, GPR:$src2, nohash_imm:$lane),
David Goodwin36bff0c2009-09-25 18:38:29 +00002368 IIC_VMOVISL, "vmov", ".8\t$dst[$lane], $src2",
Bob Wilsone60fee02009-06-22 23:27:02 +00002369 [(set DPR:$dst, (vector_insert (v8i8 DPR:$src1),
2370 GPR:$src2, imm:$lane))]>;
2371def VSETLNi16 : NVSetLane<0b11100000, 0b1011, 0b01, (outs DPR:$dst),
Bob Wilson30ff4492009-08-21 21:58:55 +00002372 (ins DPR:$src1, GPR:$src2, nohash_imm:$lane),
David Goodwin36bff0c2009-09-25 18:38:29 +00002373 IIC_VMOVISL, "vmov", ".16\t$dst[$lane], $src2",
Bob Wilsone60fee02009-06-22 23:27:02 +00002374 [(set DPR:$dst, (vector_insert (v4i16 DPR:$src1),
2375 GPR:$src2, imm:$lane))]>;
2376def VSETLNi32 : NVSetLane<0b11100000, 0b1011, 0b00, (outs DPR:$dst),
Bob Wilson30ff4492009-08-21 21:58:55 +00002377 (ins DPR:$src1, GPR:$src2, nohash_imm:$lane),
David Goodwin36bff0c2009-09-25 18:38:29 +00002378 IIC_VMOVISL, "vmov", ".32\t$dst[$lane], $src2",
Bob Wilsone60fee02009-06-22 23:27:02 +00002379 [(set DPR:$dst, (insertelt (v2i32 DPR:$src1),
2380 GPR:$src2, imm:$lane))]>;
2381}
2382def : Pat<(vector_insert (v16i8 QPR:$src1), GPR:$src2, imm:$lane),
2383 (v16i8 (INSERT_SUBREG QPR:$src1,
2384 (VSETLNi8 (v8i8 (EXTRACT_SUBREG QPR:$src1,
Anton Korobeynikov49284e72009-08-08 14:06:07 +00002385 (DSubReg_i8_reg imm:$lane))),
Bob Wilsone60fee02009-06-22 23:27:02 +00002386 GPR:$src2, (SubReg_i8_lane imm:$lane)),
Anton Korobeynikov49284e72009-08-08 14:06:07 +00002387 (DSubReg_i8_reg imm:$lane)))>;
Bob Wilsone60fee02009-06-22 23:27:02 +00002388def : Pat<(vector_insert (v8i16 QPR:$src1), GPR:$src2, imm:$lane),
2389 (v8i16 (INSERT_SUBREG QPR:$src1,
2390 (VSETLNi16 (v4i16 (EXTRACT_SUBREG QPR:$src1,
Anton Korobeynikov49284e72009-08-08 14:06:07 +00002391 (DSubReg_i16_reg imm:$lane))),
Bob Wilsone60fee02009-06-22 23:27:02 +00002392 GPR:$src2, (SubReg_i16_lane imm:$lane)),
Anton Korobeynikov49284e72009-08-08 14:06:07 +00002393 (DSubReg_i16_reg imm:$lane)))>;
Bob Wilsone60fee02009-06-22 23:27:02 +00002394def : Pat<(insertelt (v4i32 QPR:$src1), GPR:$src2, imm:$lane),
2395 (v4i32 (INSERT_SUBREG QPR:$src1,
2396 (VSETLNi32 (v2i32 (EXTRACT_SUBREG QPR:$src1,
Anton Korobeynikov49284e72009-08-08 14:06:07 +00002397 (DSubReg_i32_reg imm:$lane))),
Bob Wilsone60fee02009-06-22 23:27:02 +00002398 GPR:$src2, (SubReg_i32_lane imm:$lane)),
Anton Korobeynikov49284e72009-08-08 14:06:07 +00002399 (DSubReg_i32_reg imm:$lane)))>;
2400
Anton Korobeynikovd3352772009-08-30 19:06:39 +00002401def : Pat<(v2f32 (insertelt DPR:$src1, SPR:$src2, imm:$src3)),
Anton Korobeynikov3600d162009-09-12 22:21:08 +00002402 (INSERT_SUBREG (COPY_TO_REGCLASS DPR:$src1, DPR_VFP2),
2403 SPR:$src2, (SSubReg_f32_reg imm:$src3))>;
Anton Korobeynikov49284e72009-08-08 14:06:07 +00002404def : Pat<(v4f32 (insertelt QPR:$src1, SPR:$src2, imm:$src3)),
Anton Korobeynikov3600d162009-09-12 22:21:08 +00002405 (INSERT_SUBREG (COPY_TO_REGCLASS QPR:$src1, QPR_VFP2),
2406 SPR:$src2, (SSubReg_f32_reg imm:$src3))>;
Bob Wilsone60fee02009-06-22 23:27:02 +00002407
2408//def : Pat<(v2i64 (insertelt QPR:$src1, DPR:$src2, imm:$src3)),
Anton Korobeynikov49284e72009-08-08 14:06:07 +00002409// (INSERT_SUBREG QPR:$src1, DPR:$src2, (DSubReg_f64_reg imm:$src3))>;
Bob Wilsone60fee02009-06-22 23:27:02 +00002410def : Pat<(v2f64 (insertelt QPR:$src1, DPR:$src2, imm:$src3)),
Anton Korobeynikov49284e72009-08-08 14:06:07 +00002411 (INSERT_SUBREG QPR:$src1, DPR:$src2, (DSubReg_f64_reg imm:$src3))>;
Bob Wilsone60fee02009-06-22 23:27:02 +00002412
Anton Korobeynikovbaee7b22009-08-27 14:38:44 +00002413def : Pat<(v2f32 (scalar_to_vector SPR:$src)),
2414 (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)), SPR:$src, arm_ssubreg_0)>;
2415def : Pat<(v2f64 (scalar_to_vector DPR:$src)),
2416 (INSERT_SUBREG (v2f64 (IMPLICIT_DEF)), DPR:$src, arm_dsubreg_0)>;
2417def : Pat<(v4f32 (scalar_to_vector SPR:$src)),
2418 (INSERT_SUBREG (v4f32 (IMPLICIT_DEF)), SPR:$src, arm_ssubreg_0)>;
2419
Anton Korobeynikov872393c2009-08-27 16:10:17 +00002420def : Pat<(v8i8 (scalar_to_vector GPR:$src)),
2421 (VSETLNi8 (v8i8 (IMPLICIT_DEF)), GPR:$src, (i32 0))>;
2422def : Pat<(v4i16 (scalar_to_vector GPR:$src)),
2423 (VSETLNi16 (v4i16 (IMPLICIT_DEF)), GPR:$src, (i32 0))>;
2424def : Pat<(v2i32 (scalar_to_vector GPR:$src)),
2425 (VSETLNi32 (v2i32 (IMPLICIT_DEF)), GPR:$src, (i32 0))>;
2426
2427def : Pat<(v16i8 (scalar_to_vector GPR:$src)),
2428 (INSERT_SUBREG (v16i8 (IMPLICIT_DEF)),
2429 (VSETLNi8 (v8i8 (IMPLICIT_DEF)), GPR:$src, (i32 0)),
2430 arm_dsubreg_0)>;
2431def : Pat<(v8i16 (scalar_to_vector GPR:$src)),
2432 (INSERT_SUBREG (v8i16 (IMPLICIT_DEF)),
2433 (VSETLNi16 (v4i16 (IMPLICIT_DEF)), GPR:$src, (i32 0)),
2434 arm_dsubreg_0)>;
2435def : Pat<(v4i32 (scalar_to_vector GPR:$src)),
2436 (INSERT_SUBREG (v4i32 (IMPLICIT_DEF)),
2437 (VSETLNi32 (v2i32 (IMPLICIT_DEF)), GPR:$src, (i32 0)),
2438 arm_dsubreg_0)>;
2439
Bob Wilsone60fee02009-06-22 23:27:02 +00002440// VDUP : Vector Duplicate (from ARM core register to all elements)
2441
Bob Wilsone60fee02009-06-22 23:27:02 +00002442class VDUPD<bits<8> opcod1, bits<2> opcod3, string asmSize, ValueType Ty>
2443 : NVDup<opcod1, 0b1011, opcod3, (outs DPR:$dst), (ins GPR:$src),
David Goodwin36bff0c2009-09-25 18:38:29 +00002444 IIC_VMOVIS, "vdup", !strconcat(asmSize, "\t$dst, $src"),
Bob Wilsonf4f1a272009-08-14 05:13:08 +00002445 [(set DPR:$dst, (Ty (NEONvdup (i32 GPR:$src))))]>;
Bob Wilsone60fee02009-06-22 23:27:02 +00002446class VDUPQ<bits<8> opcod1, bits<2> opcod3, string asmSize, ValueType Ty>
2447 : NVDup<opcod1, 0b1011, opcod3, (outs QPR:$dst), (ins GPR:$src),
David Goodwin36bff0c2009-09-25 18:38:29 +00002448 IIC_VMOVIS, "vdup", !strconcat(asmSize, "\t$dst, $src"),
Bob Wilsonf4f1a272009-08-14 05:13:08 +00002449 [(set QPR:$dst, (Ty (NEONvdup (i32 GPR:$src))))]>;
Bob Wilsone60fee02009-06-22 23:27:02 +00002450
2451def VDUP8d : VDUPD<0b11101100, 0b00, ".8", v8i8>;
2452def VDUP16d : VDUPD<0b11101000, 0b01, ".16", v4i16>;
2453def VDUP32d : VDUPD<0b11101000, 0b00, ".32", v2i32>;
2454def VDUP8q : VDUPQ<0b11101110, 0b00, ".8", v16i8>;
2455def VDUP16q : VDUPQ<0b11101010, 0b01, ".16", v8i16>;
2456def VDUP32q : VDUPQ<0b11101010, 0b00, ".32", v4i32>;
2457
2458def VDUPfd : NVDup<0b11101000, 0b1011, 0b00, (outs DPR:$dst), (ins GPR:$src),
David Goodwin36bff0c2009-09-25 18:38:29 +00002459 IIC_VMOVIS, "vdup", ".32\t$dst, $src",
Bob Wilsonf4f1a272009-08-14 05:13:08 +00002460 [(set DPR:$dst, (v2f32 (NEONvdup
2461 (f32 (bitconvert GPR:$src)))))]>;
Bob Wilsone60fee02009-06-22 23:27:02 +00002462def VDUPfq : NVDup<0b11101010, 0b1011, 0b00, (outs QPR:$dst), (ins GPR:$src),
David Goodwin36bff0c2009-09-25 18:38:29 +00002463 IIC_VMOVIS, "vdup", ".32\t$dst, $src",
Bob Wilsonf4f1a272009-08-14 05:13:08 +00002464 [(set QPR:$dst, (v4f32 (NEONvdup
2465 (f32 (bitconvert GPR:$src)))))]>;
Bob Wilsone60fee02009-06-22 23:27:02 +00002466
2467// VDUP : Vector Duplicate Lane (from scalar to all elements)
2468
Bob Wilsone60fee02009-06-22 23:27:02 +00002469class VDUPLND<bits<2> op19_18, bits<2> op17_16, string OpcodeStr, ValueType Ty>
2470 : N2V<0b11, 0b11, op19_18, op17_16, 0b11000, 0, 0,
David Goodwin36bff0c2009-09-25 18:38:29 +00002471 (outs DPR:$dst), (ins DPR:$src, nohash_imm:$lane), IIC_VMOVD,
Anton Korobeynikove2be3382009-08-08 23:10:41 +00002472 !strconcat(OpcodeStr, "\t$dst, $src[$lane]"), "",
Bob Wilson206f6c42009-08-14 05:08:32 +00002473 [(set DPR:$dst, (Ty (NEONvduplane (Ty DPR:$src), imm:$lane)))]>;
Bob Wilsone60fee02009-06-22 23:27:02 +00002474
Bob Wilsone60fee02009-06-22 23:27:02 +00002475class VDUPLNQ<bits<2> op19_18, bits<2> op17_16, string OpcodeStr,
2476 ValueType ResTy, ValueType OpTy>
2477 : N2V<0b11, 0b11, op19_18, op17_16, 0b11000, 1, 0,
David Goodwin36bff0c2009-09-25 18:38:29 +00002478 (outs QPR:$dst), (ins DPR:$src, nohash_imm:$lane), IIC_VMOVD,
Anton Korobeynikove2be3382009-08-08 23:10:41 +00002479 !strconcat(OpcodeStr, "\t$dst, $src[$lane]"), "",
Bob Wilson206f6c42009-08-14 05:08:32 +00002480 [(set QPR:$dst, (ResTy (NEONvduplane (OpTy DPR:$src), imm:$lane)))]>;
Bob Wilsone60fee02009-06-22 23:27:02 +00002481
2482def VDUPLN8d : VDUPLND<0b00, 0b01, "vdup.8", v8i8>;
2483def VDUPLN16d : VDUPLND<0b00, 0b10, "vdup.16", v4i16>;
2484def VDUPLN32d : VDUPLND<0b01, 0b00, "vdup.32", v2i32>;
2485def VDUPLNfd : VDUPLND<0b01, 0b00, "vdup.32", v2f32>;
2486def VDUPLN8q : VDUPLNQ<0b00, 0b01, "vdup.8", v16i8, v8i8>;
2487def VDUPLN16q : VDUPLNQ<0b00, 0b10, "vdup.16", v8i16, v4i16>;
2488def VDUPLN32q : VDUPLNQ<0b01, 0b00, "vdup.32", v4i32, v2i32>;
2489def VDUPLNfq : VDUPLNQ<0b01, 0b00, "vdup.32", v4f32, v2f32>;
2490
Bob Wilson206f6c42009-08-14 05:08:32 +00002491def : Pat<(v16i8 (NEONvduplane (v16i8 QPR:$src), imm:$lane)),
2492 (v16i8 (VDUPLN8q (v8i8 (EXTRACT_SUBREG QPR:$src,
2493 (DSubReg_i8_reg imm:$lane))),
2494 (SubReg_i8_lane imm:$lane)))>;
2495def : Pat<(v8i16 (NEONvduplane (v8i16 QPR:$src), imm:$lane)),
2496 (v8i16 (VDUPLN16q (v4i16 (EXTRACT_SUBREG QPR:$src,
2497 (DSubReg_i16_reg imm:$lane))),
2498 (SubReg_i16_lane imm:$lane)))>;
2499def : Pat<(v4i32 (NEONvduplane (v4i32 QPR:$src), imm:$lane)),
2500 (v4i32 (VDUPLN32q (v2i32 (EXTRACT_SUBREG QPR:$src,
2501 (DSubReg_i32_reg imm:$lane))),
2502 (SubReg_i32_lane imm:$lane)))>;
2503def : Pat<(v4f32 (NEONvduplane (v4f32 QPR:$src), imm:$lane)),
2504 (v4f32 (VDUPLNfq (v2f32 (EXTRACT_SUBREG QPR:$src,
2505 (DSubReg_i32_reg imm:$lane))),
2506 (SubReg_i32_lane imm:$lane)))>;
2507
Anton Korobeynikov9c913fb2009-08-07 22:36:50 +00002508def VDUPfdf : N2V<0b11, 0b11, 0b01, 0b00, 0b11000, 0, 0,
2509 (outs DPR:$dst), (ins SPR:$src),
David Goodwin36bff0c2009-09-25 18:38:29 +00002510 IIC_VMOVD, "vdup.32\t$dst, ${src:lane}", "",
Bob Wilsonf4f1a272009-08-14 05:13:08 +00002511 [(set DPR:$dst, (v2f32 (NEONvdup (f32 SPR:$src))))]>;
Anton Korobeynikov9c913fb2009-08-07 22:36:50 +00002512
2513def VDUPfqf : N2V<0b11, 0b11, 0b01, 0b00, 0b11000, 1, 0,
2514 (outs QPR:$dst), (ins SPR:$src),
David Goodwin36bff0c2009-09-25 18:38:29 +00002515 IIC_VMOVD, "vdup.32\t$dst, ${src:lane}", "",
Bob Wilsonf4f1a272009-08-14 05:13:08 +00002516 [(set QPR:$dst, (v4f32 (NEONvdup (f32 SPR:$src))))]>;
Anton Korobeynikov9c913fb2009-08-07 22:36:50 +00002517
Anton Korobeynikovb261a192009-09-02 21:21:28 +00002518def : Pat<(v2i64 (NEONvduplane (v2i64 QPR:$src), imm:$lane)),
2519 (INSERT_SUBREG QPR:$src,
2520 (i64 (EXTRACT_SUBREG QPR:$src, (DSubReg_f64_reg imm:$lane))),
2521 (DSubReg_f64_other_reg imm:$lane))>;
2522def : Pat<(v2f64 (NEONvduplane (v2f64 QPR:$src), imm:$lane)),
2523 (INSERT_SUBREG QPR:$src,
2524 (f64 (EXTRACT_SUBREG QPR:$src, (DSubReg_f64_reg imm:$lane))),
2525 (DSubReg_f64_other_reg imm:$lane))>;
2526
Bob Wilsone60fee02009-06-22 23:27:02 +00002527// VMOVN : Vector Narrowing Move
David Goodwin78caa122009-09-23 21:38:08 +00002528defm VMOVN : N2VNInt_HSD<0b11,0b11,0b10,0b00100,0,0, IIC_VMOVD, "vmovn.i",
Bob Wilsone60fee02009-06-22 23:27:02 +00002529 int_arm_neon_vmovn>;
2530// VQMOVN : Vector Saturating Narrowing Move
David Goodwin78caa122009-09-23 21:38:08 +00002531defm VQMOVNs : N2VNInt_HSD<0b11,0b11,0b10,0b00101,0,0, IIC_VQUNAiD, "vqmovn.s",
Bob Wilsone60fee02009-06-22 23:27:02 +00002532 int_arm_neon_vqmovns>;
David Goodwin78caa122009-09-23 21:38:08 +00002533defm VQMOVNu : N2VNInt_HSD<0b11,0b11,0b10,0b00101,1,0, IIC_VQUNAiD, "vqmovn.u",
Bob Wilsone60fee02009-06-22 23:27:02 +00002534 int_arm_neon_vqmovnu>;
David Goodwin78caa122009-09-23 21:38:08 +00002535defm VQMOVNsu : N2VNInt_HSD<0b11,0b11,0b10,0b00100,1,0, IIC_VQUNAiD, "vqmovun.s",
Bob Wilsone60fee02009-06-22 23:27:02 +00002536 int_arm_neon_vqmovnsu>;
2537// VMOVL : Vector Lengthening Move
2538defm VMOVLs : N2VLInt_QHS<0,1,0b1010,0,0,1, "vmovl.s", int_arm_neon_vmovls>;
2539defm VMOVLu : N2VLInt_QHS<1,1,0b1010,0,0,1, "vmovl.u", int_arm_neon_vmovlu>;
2540
2541// Vector Conversions.
2542
2543// VCVT : Vector Convert Between Floating-Point and Integers
2544def VCVTf2sd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01110, 0, "vcvt.s32.f32",
2545 v2i32, v2f32, fp_to_sint>;
2546def VCVTf2ud : N2VD<0b11, 0b11, 0b10, 0b11, 0b01111, 0, "vcvt.u32.f32",
2547 v2i32, v2f32, fp_to_uint>;
2548def VCVTs2fd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01100, 0, "vcvt.f32.s32",
2549 v2f32, v2i32, sint_to_fp>;
2550def VCVTu2fd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01101, 0, "vcvt.f32.u32",
2551 v2f32, v2i32, uint_to_fp>;
2552
2553def VCVTf2sq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01110, 0, "vcvt.s32.f32",
2554 v4i32, v4f32, fp_to_sint>;
2555def VCVTf2uq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01111, 0, "vcvt.u32.f32",
2556 v4i32, v4f32, fp_to_uint>;
2557def VCVTs2fq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01100, 0, "vcvt.f32.s32",
2558 v4f32, v4i32, sint_to_fp>;
2559def VCVTu2fq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01101, 0, "vcvt.f32.u32",
2560 v4f32, v4i32, uint_to_fp>;
2561
2562// VCVT : Vector Convert Between Floating-Point and Fixed-Point.
2563// Note: Some of the opcode bits in the following VCVT instructions need to
2564// be encoded based on the immed values.
2565def VCVTf2xsd : N2VCvtD<0, 1, 0b000000, 0b1111, 0, 1, "vcvt.s32.f32",
2566 v2i32, v2f32, int_arm_neon_vcvtfp2fxs>;
2567def VCVTf2xud : N2VCvtD<1, 1, 0b000000, 0b1111, 0, 1, "vcvt.u32.f32",
2568 v2i32, v2f32, int_arm_neon_vcvtfp2fxu>;
2569def VCVTxs2fd : N2VCvtD<0, 1, 0b000000, 0b1110, 0, 1, "vcvt.f32.s32",
2570 v2f32, v2i32, int_arm_neon_vcvtfxs2fp>;
2571def VCVTxu2fd : N2VCvtD<1, 1, 0b000000, 0b1110, 0, 1, "vcvt.f32.u32",
2572 v2f32, v2i32, int_arm_neon_vcvtfxu2fp>;
2573
2574def VCVTf2xsq : N2VCvtQ<0, 1, 0b000000, 0b1111, 0, 1, "vcvt.s32.f32",
2575 v4i32, v4f32, int_arm_neon_vcvtfp2fxs>;
2576def VCVTf2xuq : N2VCvtQ<1, 1, 0b000000, 0b1111, 0, 1, "vcvt.u32.f32",
2577 v4i32, v4f32, int_arm_neon_vcvtfp2fxu>;
2578def VCVTxs2fq : N2VCvtQ<0, 1, 0b000000, 0b1110, 0, 1, "vcvt.f32.s32",
2579 v4f32, v4i32, int_arm_neon_vcvtfxs2fp>;
2580def VCVTxu2fq : N2VCvtQ<1, 1, 0b000000, 0b1110, 0, 1, "vcvt.f32.u32",
2581 v4f32, v4i32, int_arm_neon_vcvtfxu2fp>;
2582
Bob Wilson08479272009-08-12 22:31:50 +00002583// Vector Reverse.
Bob Wilsonc1cd72e2009-07-26 00:39:34 +00002584
2585// VREV64 : Vector Reverse elements within 64-bit doublewords
2586
2587class VREV64D<bits<2> op19_18, string OpcodeStr, ValueType Ty>
2588 : N2V<0b11, 0b11, op19_18, 0b00, 0b00000, 0, 0, (outs DPR:$dst),
David Goodwin36bff0c2009-09-25 18:38:29 +00002589 (ins DPR:$src), IIC_VMOVD,
David Goodwincfd67652009-08-06 16:52:47 +00002590 !strconcat(OpcodeStr, "\t$dst, $src"), "",
Bob Wilson08479272009-08-12 22:31:50 +00002591 [(set DPR:$dst, (Ty (NEONvrev64 (Ty DPR:$src))))]>;
Bob Wilsonc1cd72e2009-07-26 00:39:34 +00002592class VREV64Q<bits<2> op19_18, string OpcodeStr, ValueType Ty>
2593 : N2V<0b11, 0b11, op19_18, 0b00, 0b00000, 1, 0, (outs QPR:$dst),
David Goodwin36bff0c2009-09-25 18:38:29 +00002594 (ins QPR:$src), IIC_VMOVD,
David Goodwincfd67652009-08-06 16:52:47 +00002595 !strconcat(OpcodeStr, "\t$dst, $src"), "",
Bob Wilson08479272009-08-12 22:31:50 +00002596 [(set QPR:$dst, (Ty (NEONvrev64 (Ty QPR:$src))))]>;
Bob Wilsonc1cd72e2009-07-26 00:39:34 +00002597
2598def VREV64d8 : VREV64D<0b00, "vrev64.8", v8i8>;
2599def VREV64d16 : VREV64D<0b01, "vrev64.16", v4i16>;
2600def VREV64d32 : VREV64D<0b10, "vrev64.32", v2i32>;
2601def VREV64df : VREV64D<0b10, "vrev64.32", v2f32>;
2602
2603def VREV64q8 : VREV64Q<0b00, "vrev64.8", v16i8>;
2604def VREV64q16 : VREV64Q<0b01, "vrev64.16", v8i16>;
2605def VREV64q32 : VREV64Q<0b10, "vrev64.32", v4i32>;
2606def VREV64qf : VREV64Q<0b10, "vrev64.32", v4f32>;
2607
2608// VREV32 : Vector Reverse elements within 32-bit words
2609
2610class VREV32D<bits<2> op19_18, string OpcodeStr, ValueType Ty>
2611 : N2V<0b11, 0b11, op19_18, 0b00, 0b00001, 0, 0, (outs DPR:$dst),
David Goodwin36bff0c2009-09-25 18:38:29 +00002612 (ins DPR:$src), IIC_VMOVD,
David Goodwincfd67652009-08-06 16:52:47 +00002613 !strconcat(OpcodeStr, "\t$dst, $src"), "",
Bob Wilson08479272009-08-12 22:31:50 +00002614 [(set DPR:$dst, (Ty (NEONvrev32 (Ty DPR:$src))))]>;
Bob Wilsonc1cd72e2009-07-26 00:39:34 +00002615class VREV32Q<bits<2> op19_18, string OpcodeStr, ValueType Ty>
2616 : N2V<0b11, 0b11, op19_18, 0b00, 0b00001, 1, 0, (outs QPR:$dst),
David Goodwin36bff0c2009-09-25 18:38:29 +00002617 (ins QPR:$src), IIC_VMOVD,
David Goodwincfd67652009-08-06 16:52:47 +00002618 !strconcat(OpcodeStr, "\t$dst, $src"), "",
Bob Wilson08479272009-08-12 22:31:50 +00002619 [(set QPR:$dst, (Ty (NEONvrev32 (Ty QPR:$src))))]>;
Bob Wilsonc1cd72e2009-07-26 00:39:34 +00002620
2621def VREV32d8 : VREV32D<0b00, "vrev32.8", v8i8>;
2622def VREV32d16 : VREV32D<0b01, "vrev32.16", v4i16>;
2623
2624def VREV32q8 : VREV32Q<0b00, "vrev32.8", v16i8>;
2625def VREV32q16 : VREV32Q<0b01, "vrev32.16", v8i16>;
2626
2627// VREV16 : Vector Reverse elements within 16-bit halfwords
2628
2629class VREV16D<bits<2> op19_18, string OpcodeStr, ValueType Ty>
2630 : N2V<0b11, 0b11, op19_18, 0b00, 0b00010, 0, 0, (outs DPR:$dst),
David Goodwin36bff0c2009-09-25 18:38:29 +00002631 (ins DPR:$src), IIC_VMOVD,
David Goodwincfd67652009-08-06 16:52:47 +00002632 !strconcat(OpcodeStr, "\t$dst, $src"), "",
Bob Wilson08479272009-08-12 22:31:50 +00002633 [(set DPR:$dst, (Ty (NEONvrev16 (Ty DPR:$src))))]>;
Bob Wilsonc1cd72e2009-07-26 00:39:34 +00002634class VREV16Q<bits<2> op19_18, string OpcodeStr, ValueType Ty>
2635 : N2V<0b11, 0b11, op19_18, 0b00, 0b00010, 1, 0, (outs QPR:$dst),
David Goodwin36bff0c2009-09-25 18:38:29 +00002636 (ins QPR:$src), IIC_VMOVD,
David Goodwincfd67652009-08-06 16:52:47 +00002637 !strconcat(OpcodeStr, "\t$dst, $src"), "",
Bob Wilson08479272009-08-12 22:31:50 +00002638 [(set QPR:$dst, (Ty (NEONvrev16 (Ty QPR:$src))))]>;
Bob Wilsonc1cd72e2009-07-26 00:39:34 +00002639
2640def VREV16d8 : VREV16D<0b00, "vrev16.8", v8i8>;
2641def VREV16q8 : VREV16Q<0b00, "vrev16.8", v16i8>;
2642
Bob Wilson3ac39132009-08-19 17:03:43 +00002643// Other Vector Shuffles.
2644
2645// VEXT : Vector Extract
2646
Anton Korobeynikov6c28c002009-08-21 12:40:21 +00002647class VEXTd<string OpcodeStr, ValueType Ty>
2648 : N3V<0,1,0b11,0b0000,0,0, (outs DPR:$dst),
David Goodwin36bff0c2009-09-25 18:38:29 +00002649 (ins DPR:$lhs, DPR:$rhs, i32imm:$index), IIC_VEXTD,
Anton Korobeynikov6c28c002009-08-21 12:40:21 +00002650 !strconcat(OpcodeStr, "\t$dst, $lhs, $rhs, $index"), "",
2651 [(set DPR:$dst, (Ty (NEONvext (Ty DPR:$lhs),
2652 (Ty DPR:$rhs), imm:$index)))]>;
2653
2654class VEXTq<string OpcodeStr, ValueType Ty>
2655 : N3V<0,1,0b11,0b0000,1,0, (outs QPR:$dst),
David Goodwin36bff0c2009-09-25 18:38:29 +00002656 (ins QPR:$lhs, QPR:$rhs, i32imm:$index), IIC_VEXTQ,
Anton Korobeynikov6c28c002009-08-21 12:40:21 +00002657 !strconcat(OpcodeStr, "\t$dst, $lhs, $rhs, $index"), "",
2658 [(set QPR:$dst, (Ty (NEONvext (Ty QPR:$lhs),
2659 (Ty QPR:$rhs), imm:$index)))]>;
2660
2661def VEXTd8 : VEXTd<"vext.8", v8i8>;
2662def VEXTd16 : VEXTd<"vext.16", v4i16>;
2663def VEXTd32 : VEXTd<"vext.32", v2i32>;
2664def VEXTdf : VEXTd<"vext.32", v2f32>;
2665
2666def VEXTq8 : VEXTq<"vext.8", v16i8>;
2667def VEXTq16 : VEXTq<"vext.16", v8i16>;
2668def VEXTq32 : VEXTq<"vext.32", v4i32>;
2669def VEXTqf : VEXTq<"vext.32", v4f32>;
Bob Wilson3ac39132009-08-19 17:03:43 +00002670
Bob Wilson3b169332009-08-08 05:53:00 +00002671// VTRN : Vector Transpose
2672
Bob Wilsonc1eaa4d2009-08-08 06:13:25 +00002673def VTRNd8 : N2VDShuffle<0b00, 0b00001, "vtrn.8">;
2674def VTRNd16 : N2VDShuffle<0b01, 0b00001, "vtrn.16">;
2675def VTRNd32 : N2VDShuffle<0b10, 0b00001, "vtrn.32">;
Bob Wilson3b169332009-08-08 05:53:00 +00002676
David Goodwin78caa122009-09-23 21:38:08 +00002677def VTRNq8 : N2VQShuffle<0b00, 0b00001, IIC_VPERMQ, "vtrn.8">;
2678def VTRNq16 : N2VQShuffle<0b01, 0b00001, IIC_VPERMQ, "vtrn.16">;
2679def VTRNq32 : N2VQShuffle<0b10, 0b00001, IIC_VPERMQ, "vtrn.32">;
Bob Wilson3b169332009-08-08 05:53:00 +00002680
Bob Wilsonc1eaa4d2009-08-08 06:13:25 +00002681// VUZP : Vector Unzip (Deinterleave)
2682
2683def VUZPd8 : N2VDShuffle<0b00, 0b00010, "vuzp.8">;
2684def VUZPd16 : N2VDShuffle<0b01, 0b00010, "vuzp.16">;
2685def VUZPd32 : N2VDShuffle<0b10, 0b00010, "vuzp.32">;
2686
David Goodwin78caa122009-09-23 21:38:08 +00002687def VUZPq8 : N2VQShuffle<0b00, 0b00010, IIC_VPERMQ3, "vuzp.8">;
2688def VUZPq16 : N2VQShuffle<0b01, 0b00010, IIC_VPERMQ3, "vuzp.16">;
2689def VUZPq32 : N2VQShuffle<0b10, 0b00010, IIC_VPERMQ3, "vuzp.32">;
Bob Wilsonc1eaa4d2009-08-08 06:13:25 +00002690
2691// VZIP : Vector Zip (Interleave)
2692
2693def VZIPd8 : N2VDShuffle<0b00, 0b00011, "vzip.8">;
2694def VZIPd16 : N2VDShuffle<0b01, 0b00011, "vzip.16">;
2695def VZIPd32 : N2VDShuffle<0b10, 0b00011, "vzip.32">;
2696
David Goodwin78caa122009-09-23 21:38:08 +00002697def VZIPq8 : N2VQShuffle<0b00, 0b00011, IIC_VPERMQ3, "vzip.8">;
2698def VZIPq16 : N2VQShuffle<0b01, 0b00011, IIC_VPERMQ3, "vzip.16">;
2699def VZIPq32 : N2VQShuffle<0b10, 0b00011, IIC_VPERMQ3, "vzip.32">;
Bob Wilson3b169332009-08-08 05:53:00 +00002700
Bob Wilson5ef42ed2009-08-12 20:51:55 +00002701// Vector Table Lookup and Table Extension.
2702
2703// VTBL : Vector Table Lookup
2704def VTBL1
2705 : N3V<1,1,0b11,0b1000,0,0, (outs DPR:$dst),
David Goodwin36bff0c2009-09-25 18:38:29 +00002706 (ins DPR:$tbl1, DPR:$src), IIC_VTB1,
Bob Wilson5ef42ed2009-08-12 20:51:55 +00002707 "vtbl.8\t$dst, \\{$tbl1\\}, $src", "",
2708 [(set DPR:$dst, (v8i8 (int_arm_neon_vtbl1 DPR:$tbl1, DPR:$src)))]>;
Evan Cheng7c8d5ea2009-10-01 08:22:27 +00002709let hasExtraSrcRegAllocReq = 1 in {
Bob Wilson5ef42ed2009-08-12 20:51:55 +00002710def VTBL2
2711 : N3V<1,1,0b11,0b1001,0,0, (outs DPR:$dst),
David Goodwin36bff0c2009-09-25 18:38:29 +00002712 (ins DPR:$tbl1, DPR:$tbl2, DPR:$src), IIC_VTB2,
Bob Wilson5ef42ed2009-08-12 20:51:55 +00002713 "vtbl.8\t$dst, \\{$tbl1,$tbl2\\}, $src", "",
2714 [(set DPR:$dst, (v8i8 (int_arm_neon_vtbl2
2715 DPR:$tbl1, DPR:$tbl2, DPR:$src)))]>;
2716def VTBL3
2717 : N3V<1,1,0b11,0b1010,0,0, (outs DPR:$dst),
David Goodwin36bff0c2009-09-25 18:38:29 +00002718 (ins DPR:$tbl1, DPR:$tbl2, DPR:$tbl3, DPR:$src), IIC_VTB3,
Bob Wilson5ef42ed2009-08-12 20:51:55 +00002719 "vtbl.8\t$dst, \\{$tbl1,$tbl2,$tbl3\\}, $src", "",
2720 [(set DPR:$dst, (v8i8 (int_arm_neon_vtbl3
2721 DPR:$tbl1, DPR:$tbl2, DPR:$tbl3, DPR:$src)))]>;
2722def VTBL4
2723 : N3V<1,1,0b11,0b1011,0,0, (outs DPR:$dst),
David Goodwin36bff0c2009-09-25 18:38:29 +00002724 (ins DPR:$tbl1, DPR:$tbl2, DPR:$tbl3, DPR:$tbl4, DPR:$src), IIC_VTB4,
Bob Wilson5ef42ed2009-08-12 20:51:55 +00002725 "vtbl.8\t$dst, \\{$tbl1,$tbl2,$tbl3,$tbl4\\}, $src", "",
2726 [(set DPR:$dst, (v8i8 (int_arm_neon_vtbl4 DPR:$tbl1, DPR:$tbl2,
2727 DPR:$tbl3, DPR:$tbl4, DPR:$src)))]>;
Evan Cheng7c8d5ea2009-10-01 08:22:27 +00002728} // hasExtraSrcRegAllocReq = 1
Bob Wilson5ef42ed2009-08-12 20:51:55 +00002729
2730// VTBX : Vector Table Extension
2731def VTBX1
2732 : N3V<1,1,0b11,0b1000,1,0, (outs DPR:$dst),
David Goodwin36bff0c2009-09-25 18:38:29 +00002733 (ins DPR:$orig, DPR:$tbl1, DPR:$src), IIC_VTBX1,
Bob Wilson5ef42ed2009-08-12 20:51:55 +00002734 "vtbx.8\t$dst, \\{$tbl1\\}, $src", "$orig = $dst",
2735 [(set DPR:$dst, (v8i8 (int_arm_neon_vtbx1
2736 DPR:$orig, DPR:$tbl1, DPR:$src)))]>;
Evan Cheng7c8d5ea2009-10-01 08:22:27 +00002737let hasExtraSrcRegAllocReq = 1 in {
Bob Wilson5ef42ed2009-08-12 20:51:55 +00002738def VTBX2
2739 : N3V<1,1,0b11,0b1001,1,0, (outs DPR:$dst),
David Goodwin36bff0c2009-09-25 18:38:29 +00002740 (ins DPR:$orig, DPR:$tbl1, DPR:$tbl2, DPR:$src), IIC_VTBX2,
Bob Wilson5ef42ed2009-08-12 20:51:55 +00002741 "vtbx.8\t$dst, \\{$tbl1,$tbl2\\}, $src", "$orig = $dst",
2742 [(set DPR:$dst, (v8i8 (int_arm_neon_vtbx2
2743 DPR:$orig, DPR:$tbl1, DPR:$tbl2, DPR:$src)))]>;
2744def VTBX3
2745 : N3V<1,1,0b11,0b1010,1,0, (outs DPR:$dst),
David Goodwin36bff0c2009-09-25 18:38:29 +00002746 (ins DPR:$orig, DPR:$tbl1, DPR:$tbl2, DPR:$tbl3, DPR:$src), IIC_VTBX3,
Bob Wilson5ef42ed2009-08-12 20:51:55 +00002747 "vtbx.8\t$dst, \\{$tbl1,$tbl2,$tbl3\\}, $src", "$orig = $dst",
2748 [(set DPR:$dst, (v8i8 (int_arm_neon_vtbx3 DPR:$orig, DPR:$tbl1,
2749 DPR:$tbl2, DPR:$tbl3, DPR:$src)))]>;
2750def VTBX4
2751 : N3V<1,1,0b11,0b1011,1,0, (outs DPR:$dst), (ins DPR:$orig, DPR:$tbl1,
David Goodwin36bff0c2009-09-25 18:38:29 +00002752 DPR:$tbl2, DPR:$tbl3, DPR:$tbl4, DPR:$src), IIC_VTBX4,
Bob Wilson5ef42ed2009-08-12 20:51:55 +00002753 "vtbx.8\t$dst, \\{$tbl1,$tbl2,$tbl3,$tbl4\\}, $src", "$orig = $dst",
2754 [(set DPR:$dst, (v8i8 (int_arm_neon_vtbx4 DPR:$orig, DPR:$tbl1,
2755 DPR:$tbl2, DPR:$tbl3, DPR:$tbl4, DPR:$src)))]>;
Evan Cheng7c8d5ea2009-10-01 08:22:27 +00002756} // hasExtraSrcRegAllocReq = 1
Bob Wilson5ef42ed2009-08-12 20:51:55 +00002757
Bob Wilsone60fee02009-06-22 23:27:02 +00002758//===----------------------------------------------------------------------===//
Evan Cheng46961d82009-08-07 19:30:41 +00002759// NEON instructions for single-precision FP math
2760//===----------------------------------------------------------------------===//
2761
2762// These need separate instructions because they must use DPR_VFP2 register
2763// class which have SPR sub-registers.
2764
2765// Vector Add Operations used for single-precision FP
2766let neverHasSideEffects = 1 in
2767def VADDfd_sfp : N3VDs<0, 0, 0b00, 0b1101, 0, "vadd.f32", v2f32, v2f32, fadd,1>;
2768def : N3VDsPat<fadd, VADDfd_sfp>;
2769
David Goodwin4b358db2009-08-10 22:17:39 +00002770// Vector Sub Operations used for single-precision FP
2771let neverHasSideEffects = 1 in
2772def VSUBfd_sfp : N3VDs<0, 0, 0b10, 0b1101, 0, "vsub.f32", v2f32, v2f32, fsub,0>;
2773def : N3VDsPat<fsub, VSUBfd_sfp>;
2774
Evan Cheng46961d82009-08-07 19:30:41 +00002775// Vector Multiply Operations used for single-precision FP
2776let neverHasSideEffects = 1 in
2777def VMULfd_sfp : N3VDs<1, 0, 0b00, 0b1101, 1, "vmul.f32", v2f32, v2f32, fmul,1>;
2778def : N3VDsPat<fmul, VMULfd_sfp>;
2779
2780// Vector Multiply-Accumulate/Subtract used for single-precision FP
2781let neverHasSideEffects = 1 in
David Goodwin36bff0c2009-09-25 18:38:29 +00002782def VMLAfd_sfp : N3VDMulOps<0, 0, 0b00, 0b1101, 1, IIC_VMACD, "vmla.f32", v2f32,fmul,fadd>;
David Goodwin4b358db2009-08-10 22:17:39 +00002783def : N3VDMulOpsPat<fmul, fadd, VMLAfd_sfp>;
Evan Cheng46961d82009-08-07 19:30:41 +00002784
2785let neverHasSideEffects = 1 in
David Goodwin36bff0c2009-09-25 18:38:29 +00002786def VMLSfd_sfp : N3VDMulOps<0, 0, 0b10, 0b1101, 1, IIC_VMACD, "vmls.f32", v2f32,fmul,fsub>;
David Goodwin4b358db2009-08-10 22:17:39 +00002787def : N3VDMulOpsPat<fmul, fsub, VMLSfd_sfp>;
Evan Cheng46961d82009-08-07 19:30:41 +00002788
David Goodwin4b358db2009-08-10 22:17:39 +00002789// Vector Absolute used for single-precision FP
Evan Cheng46961d82009-08-07 19:30:41 +00002790let neverHasSideEffects = 1 in
David Goodwin78caa122009-09-23 21:38:08 +00002791def VABSfd_sfp : N2VDInts<0b11, 0b11, 0b10, 0b01, 0b01110, 0,
2792 IIC_VUNAD, "vabs.f32",
Bob Wilson8f10b3f2009-08-11 05:39:44 +00002793 v2f32, v2f32, int_arm_neon_vabs>;
Evan Cheng46961d82009-08-07 19:30:41 +00002794def : N2VDIntsPat<fabs, VABSfd_sfp>;
2795
David Goodwin4b358db2009-08-10 22:17:39 +00002796// Vector Negate used for single-precision FP
Evan Cheng46961d82009-08-07 19:30:41 +00002797let neverHasSideEffects = 1 in
2798def VNEGf32d_sfp : N2V<0b11, 0b11, 0b10, 0b01, 0b01111, 0, 0,
David Goodwin78caa122009-09-23 21:38:08 +00002799 (outs DPR_VFP2:$dst), (ins DPR_VFP2:$src), IIC_VUNAD,
David Goodwin4b358db2009-08-10 22:17:39 +00002800 "vneg.f32\t$dst, $src", "", []>;
Evan Cheng46961d82009-08-07 19:30:41 +00002801def : N2VDIntsPat<fneg, VNEGf32d_sfp>;
2802
David Goodwin4b358db2009-08-10 22:17:39 +00002803// Vector Convert between single-precision FP and integer
2804let neverHasSideEffects = 1 in
2805def VCVTf2sd_sfp : N2VDs<0b11, 0b11, 0b10, 0b11, 0b01110, 0, "vcvt.s32.f32",
2806 v2i32, v2f32, fp_to_sint>;
2807def : N2VDsPat<arm_ftosi, f32, v2f32, VCVTf2sd_sfp>;
2808
2809let neverHasSideEffects = 1 in
2810def VCVTf2ud_sfp : N2VDs<0b11, 0b11, 0b10, 0b11, 0b01111, 0, "vcvt.u32.f32",
2811 v2i32, v2f32, fp_to_uint>;
2812def : N2VDsPat<arm_ftoui, f32, v2f32, VCVTf2ud_sfp>;
2813
2814let neverHasSideEffects = 1 in
David Goodwin2dc81462009-08-11 01:07:38 +00002815def VCVTs2fd_sfp : N2VDs<0b11, 0b11, 0b10, 0b11, 0b01100, 0, "vcvt.f32.s32",
2816 v2f32, v2i32, sint_to_fp>;
David Goodwin4b358db2009-08-10 22:17:39 +00002817def : N2VDsPat<arm_sitof, f32, v2i32, VCVTs2fd_sfp>;
2818
2819let neverHasSideEffects = 1 in
David Goodwin2dc81462009-08-11 01:07:38 +00002820def VCVTu2fd_sfp : N2VDs<0b11, 0b11, 0b10, 0b11, 0b01101, 0, "vcvt.f32.u32",
2821 v2f32, v2i32, uint_to_fp>;
David Goodwin4b358db2009-08-10 22:17:39 +00002822def : N2VDsPat<arm_uitof, f32, v2i32, VCVTu2fd_sfp>;
2823
Evan Cheng46961d82009-08-07 19:30:41 +00002824//===----------------------------------------------------------------------===//
Bob Wilsone60fee02009-06-22 23:27:02 +00002825// Non-Instruction Patterns
2826//===----------------------------------------------------------------------===//
2827
2828// bit_convert
2829def : Pat<(v1i64 (bitconvert (v2i32 DPR:$src))), (v1i64 DPR:$src)>;
2830def : Pat<(v1i64 (bitconvert (v4i16 DPR:$src))), (v1i64 DPR:$src)>;
2831def : Pat<(v1i64 (bitconvert (v8i8 DPR:$src))), (v1i64 DPR:$src)>;
2832def : Pat<(v1i64 (bitconvert (f64 DPR:$src))), (v1i64 DPR:$src)>;
2833def : Pat<(v1i64 (bitconvert (v2f32 DPR:$src))), (v1i64 DPR:$src)>;
2834def : Pat<(v2i32 (bitconvert (v1i64 DPR:$src))), (v2i32 DPR:$src)>;
2835def : Pat<(v2i32 (bitconvert (v4i16 DPR:$src))), (v2i32 DPR:$src)>;
2836def : Pat<(v2i32 (bitconvert (v8i8 DPR:$src))), (v2i32 DPR:$src)>;
2837def : Pat<(v2i32 (bitconvert (f64 DPR:$src))), (v2i32 DPR:$src)>;
2838def : Pat<(v2i32 (bitconvert (v2f32 DPR:$src))), (v2i32 DPR:$src)>;
2839def : Pat<(v4i16 (bitconvert (v1i64 DPR:$src))), (v4i16 DPR:$src)>;
2840def : Pat<(v4i16 (bitconvert (v2i32 DPR:$src))), (v4i16 DPR:$src)>;
2841def : Pat<(v4i16 (bitconvert (v8i8 DPR:$src))), (v4i16 DPR:$src)>;
2842def : Pat<(v4i16 (bitconvert (f64 DPR:$src))), (v4i16 DPR:$src)>;
2843def : Pat<(v4i16 (bitconvert (v2f32 DPR:$src))), (v4i16 DPR:$src)>;
2844def : Pat<(v8i8 (bitconvert (v1i64 DPR:$src))), (v8i8 DPR:$src)>;
2845def : Pat<(v8i8 (bitconvert (v2i32 DPR:$src))), (v8i8 DPR:$src)>;
2846def : Pat<(v8i8 (bitconvert (v4i16 DPR:$src))), (v8i8 DPR:$src)>;
2847def : Pat<(v8i8 (bitconvert (f64 DPR:$src))), (v8i8 DPR:$src)>;
2848def : Pat<(v8i8 (bitconvert (v2f32 DPR:$src))), (v8i8 DPR:$src)>;
2849def : Pat<(f64 (bitconvert (v1i64 DPR:$src))), (f64 DPR:$src)>;
2850def : Pat<(f64 (bitconvert (v2i32 DPR:$src))), (f64 DPR:$src)>;
2851def : Pat<(f64 (bitconvert (v4i16 DPR:$src))), (f64 DPR:$src)>;
2852def : Pat<(f64 (bitconvert (v8i8 DPR:$src))), (f64 DPR:$src)>;
2853def : Pat<(f64 (bitconvert (v2f32 DPR:$src))), (f64 DPR:$src)>;
2854def : Pat<(v2f32 (bitconvert (f64 DPR:$src))), (v2f32 DPR:$src)>;
2855def : Pat<(v2f32 (bitconvert (v1i64 DPR:$src))), (v2f32 DPR:$src)>;
2856def : Pat<(v2f32 (bitconvert (v2i32 DPR:$src))), (v2f32 DPR:$src)>;
2857def : Pat<(v2f32 (bitconvert (v4i16 DPR:$src))), (v2f32 DPR:$src)>;
2858def : Pat<(v2f32 (bitconvert (v8i8 DPR:$src))), (v2f32 DPR:$src)>;
2859
2860def : Pat<(v2i64 (bitconvert (v4i32 QPR:$src))), (v2i64 QPR:$src)>;
2861def : Pat<(v2i64 (bitconvert (v8i16 QPR:$src))), (v2i64 QPR:$src)>;
2862def : Pat<(v2i64 (bitconvert (v16i8 QPR:$src))), (v2i64 QPR:$src)>;
2863def : Pat<(v2i64 (bitconvert (v2f64 QPR:$src))), (v2i64 QPR:$src)>;
2864def : Pat<(v2i64 (bitconvert (v4f32 QPR:$src))), (v2i64 QPR:$src)>;
2865def : Pat<(v4i32 (bitconvert (v2i64 QPR:$src))), (v4i32 QPR:$src)>;
2866def : Pat<(v4i32 (bitconvert (v8i16 QPR:$src))), (v4i32 QPR:$src)>;
2867def : Pat<(v4i32 (bitconvert (v16i8 QPR:$src))), (v4i32 QPR:$src)>;
2868def : Pat<(v4i32 (bitconvert (v2f64 QPR:$src))), (v4i32 QPR:$src)>;
2869def : Pat<(v4i32 (bitconvert (v4f32 QPR:$src))), (v4i32 QPR:$src)>;
2870def : Pat<(v8i16 (bitconvert (v2i64 QPR:$src))), (v8i16 QPR:$src)>;
2871def : Pat<(v8i16 (bitconvert (v4i32 QPR:$src))), (v8i16 QPR:$src)>;
2872def : Pat<(v8i16 (bitconvert (v16i8 QPR:$src))), (v8i16 QPR:$src)>;
2873def : Pat<(v8i16 (bitconvert (v2f64 QPR:$src))), (v8i16 QPR:$src)>;
2874def : Pat<(v8i16 (bitconvert (v4f32 QPR:$src))), (v8i16 QPR:$src)>;
2875def : Pat<(v16i8 (bitconvert (v2i64 QPR:$src))), (v16i8 QPR:$src)>;
2876def : Pat<(v16i8 (bitconvert (v4i32 QPR:$src))), (v16i8 QPR:$src)>;
2877def : Pat<(v16i8 (bitconvert (v8i16 QPR:$src))), (v16i8 QPR:$src)>;
2878def : Pat<(v16i8 (bitconvert (v2f64 QPR:$src))), (v16i8 QPR:$src)>;
2879def : Pat<(v16i8 (bitconvert (v4f32 QPR:$src))), (v16i8 QPR:$src)>;
2880def : Pat<(v4f32 (bitconvert (v2i64 QPR:$src))), (v4f32 QPR:$src)>;
2881def : Pat<(v4f32 (bitconvert (v4i32 QPR:$src))), (v4f32 QPR:$src)>;
2882def : Pat<(v4f32 (bitconvert (v8i16 QPR:$src))), (v4f32 QPR:$src)>;
2883def : Pat<(v4f32 (bitconvert (v16i8 QPR:$src))), (v4f32 QPR:$src)>;
2884def : Pat<(v4f32 (bitconvert (v2f64 QPR:$src))), (v4f32 QPR:$src)>;
2885def : Pat<(v2f64 (bitconvert (v2i64 QPR:$src))), (v2f64 QPR:$src)>;
2886def : Pat<(v2f64 (bitconvert (v4i32 QPR:$src))), (v2f64 QPR:$src)>;
2887def : Pat<(v2f64 (bitconvert (v8i16 QPR:$src))), (v2f64 QPR:$src)>;
2888def : Pat<(v2f64 (bitconvert (v16i8 QPR:$src))), (v2f64 QPR:$src)>;
2889def : Pat<(v2f64 (bitconvert (v4f32 QPR:$src))), (v2f64 QPR:$src)>;