blob: 352b0efe06c9cfa0c23ad674a9963eb7a68045ee [file] [log] [blame]
Chris Lattner1c08c712005-01-07 07:47:53 +00001//===-- SelectionDAGISel.cpp - Implement the SelectionDAGISel class -------===//
Misha Brukmanedf128a2005-04-21 22:36:52 +00002//
Chris Lattner1c08c712005-01-07 07:47:53 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Misha Brukmanedf128a2005-04-21 22:36:52 +00007//
Chris Lattner1c08c712005-01-07 07:47:53 +00008//===----------------------------------------------------------------------===//
9//
10// This implements the SelectionDAGISel class.
11//
12//===----------------------------------------------------------------------===//
13
14#define DEBUG_TYPE "isel"
Dan Gohman84fbac52009-02-06 17:22:58 +000015#include "ScheduleDAGSDNodes.h"
Dan Gohman2048b852009-11-23 18:04:58 +000016#include "SelectionDAGBuilder.h"
Dan Gohman6277eb22009-11-23 17:16:22 +000017#include "FunctionLoweringInfo.h"
Dan Gohman84fbac52009-02-06 17:22:58 +000018#include "llvm/CodeGen/SelectionDAGISel.h"
Jim Laskeyc7c3f112006-10-16 20:52:31 +000019#include "llvm/Analysis/AliasAnalysis.h"
Devang Patel713f0432009-09-16 21:09:07 +000020#include "llvm/Analysis/DebugInfo.h"
Anton Korobeynikov5502bf62007-04-04 21:14:49 +000021#include "llvm/Constants.h"
Chris Lattneradf6a962005-05-13 18:50:42 +000022#include "llvm/CallingConv.h"
Chris Lattner1c08c712005-01-07 07:47:53 +000023#include "llvm/DerivedTypes.h"
24#include "llvm/Function.h"
Chris Lattner36ce6912005-11-29 06:21:05 +000025#include "llvm/GlobalVariable.h"
Chris Lattnerce7518c2006-01-26 22:24:51 +000026#include "llvm/InlineAsm.h"
Chris Lattner1c08c712005-01-07 07:47:53 +000027#include "llvm/Instructions.h"
28#include "llvm/Intrinsics.h"
Jim Laskey43970fe2006-03-23 18:06:46 +000029#include "llvm/IntrinsicInst.h"
Chris Lattner75c478a2009-10-27 17:02:08 +000030#include "llvm/LLVMContext.h"
Dan Gohman78eca172008-08-19 22:33:34 +000031#include "llvm/CodeGen/FastISel.h"
Gordon Henriksen5a29c9e2008-08-17 12:56:54 +000032#include "llvm/CodeGen/GCStrategy.h"
Gordon Henriksen5eca0752008-08-17 18:44:35 +000033#include "llvm/CodeGen/GCMetadata.h"
Chris Lattner1c08c712005-01-07 07:47:53 +000034#include "llvm/CodeGen/MachineFunction.h"
Dan Gohmanad2afc22009-07-31 18:16:33 +000035#include "llvm/CodeGen/MachineFunctionAnalysis.h"
Chris Lattner1c08c712005-01-07 07:47:53 +000036#include "llvm/CodeGen/MachineFrameInfo.h"
37#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000038#include "llvm/CodeGen/MachineJumpTableInfo.h"
39#include "llvm/CodeGen/MachineModuleInfo.h"
40#include "llvm/CodeGen/MachineRegisterInfo.h"
Dan Gohmanfc54c552009-01-15 22:18:12 +000041#include "llvm/CodeGen/ScheduleHazardRecognizer.h"
Jim Laskeyeb577ba2006-08-02 12:30:23 +000042#include "llvm/CodeGen/SchedulerRegistry.h"
Chris Lattner1c08c712005-01-07 07:47:53 +000043#include "llvm/CodeGen/SelectionDAG.h"
Devang Patel6e7a1612009-01-09 19:11:50 +000044#include "llvm/CodeGen/DwarfWriter.h"
Dan Gohman6f0d0242008-02-10 18:45:23 +000045#include "llvm/Target/TargetRegisterInfo.h"
Chris Lattner1c08c712005-01-07 07:47:53 +000046#include "llvm/Target/TargetData.h"
47#include "llvm/Target/TargetFrameInfo.h"
Dan Gohmane1f188f2009-10-29 22:30:23 +000048#include "llvm/Target/TargetIntrinsicInfo.h"
Chris Lattner1c08c712005-01-07 07:47:53 +000049#include "llvm/Target/TargetInstrInfo.h"
50#include "llvm/Target/TargetLowering.h"
51#include "llvm/Target/TargetMachine.h"
Vladimir Prus12472912006-05-23 13:43:15 +000052#include "llvm/Target/TargetOptions.h"
Chris Lattnera4f0b3a2006-08-27 12:54:02 +000053#include "llvm/Support/Compiler.h"
Evan Chengdb8d56b2008-06-30 20:45:06 +000054#include "llvm/Support/Debug.h"
Torok Edwin7d696d82009-07-11 13:10:19 +000055#include "llvm/Support/ErrorHandling.h"
Evan Chengdb8d56b2008-06-30 20:45:06 +000056#include "llvm/Support/MathExtras.h"
57#include "llvm/Support/Timer.h"
Daniel Dunbarce63ffb2009-07-25 00:23:56 +000058#include "llvm/Support/raw_ostream.h"
Jeff Cohen7e881032006-02-24 02:52:40 +000059#include <algorithm>
Chris Lattner1c08c712005-01-07 07:47:53 +000060using namespace llvm;
61
Chris Lattneread0d882008-06-17 06:09:18 +000062static cl::opt<bool>
Dan Gohman293d5f82008-09-09 22:06:46 +000063EnableFastISelVerbose("fast-isel-verbose", cl::Hidden,
Dan Gohmand659d502008-10-20 21:30:12 +000064 cl::desc("Enable verbose messages in the \"fast\" "
Dan Gohman293d5f82008-09-09 22:06:46 +000065 "instruction selector"));
66static cl::opt<bool>
Dan Gohman4344a5d2008-09-09 23:05:00 +000067EnableFastISelAbort("fast-isel-abort", cl::Hidden,
68 cl::desc("Enable abort calls when \"fast\" instruction fails"));
Dan Gohman8a110532008-09-05 22:59:21 +000069static cl::opt<bool>
Evan Chengdf8ed022009-11-09 06:49:37 +000070SchedLiveInCopies("schedule-livein-copies", cl::Hidden,
Dan Gohman8a110532008-09-05 22:59:21 +000071 cl::desc("Schedule copies of livein registers"),
72 cl::init(false));
Chris Lattneread0d882008-06-17 06:09:18 +000073
Chris Lattnerda8abb02005-09-01 18:44:10 +000074#ifndef NDEBUG
Chris Lattner7944d9d2005-01-12 03:41:21 +000075static cl::opt<bool>
Dan Gohman462dc7f2008-07-21 20:00:07 +000076ViewDAGCombine1("view-dag-combine1-dags", cl::Hidden,
77 cl::desc("Pop up a window to show dags before the first "
78 "dag combine pass"));
79static cl::opt<bool>
80ViewLegalizeTypesDAGs("view-legalize-types-dags", cl::Hidden,
81 cl::desc("Pop up a window to show dags before legalize types"));
82static cl::opt<bool>
83ViewLegalizeDAGs("view-legalize-dags", cl::Hidden,
84 cl::desc("Pop up a window to show dags before legalize"));
85static cl::opt<bool>
86ViewDAGCombine2("view-dag-combine2-dags", cl::Hidden,
87 cl::desc("Pop up a window to show dags before the second "
88 "dag combine pass"));
89static cl::opt<bool>
Duncan Sands25cf2272008-11-24 14:53:14 +000090ViewDAGCombineLT("view-dag-combine-lt-dags", cl::Hidden,
91 cl::desc("Pop up a window to show dags before the post legalize types"
92 " dag combine pass"));
93static cl::opt<bool>
Evan Chenga9c20912006-01-21 02:32:06 +000094ViewISelDAGs("view-isel-dags", cl::Hidden,
95 cl::desc("Pop up a window to show isel dags as they are selected"));
96static cl::opt<bool>
97ViewSchedDAGs("view-sched-dags", cl::Hidden,
98 cl::desc("Pop up a window to show sched dags as they are processed"));
Dan Gohman3e1a7ae2007-08-28 20:32:58 +000099static cl::opt<bool>
100ViewSUnitDAGs("view-sunit-dags", cl::Hidden,
Chris Lattner5bab7852008-01-25 17:24:52 +0000101 cl::desc("Pop up a window to show SUnit dags after they are processed"));
Chris Lattner7944d9d2005-01-12 03:41:21 +0000102#else
Dan Gohman462dc7f2008-07-21 20:00:07 +0000103static const bool ViewDAGCombine1 = false,
104 ViewLegalizeTypesDAGs = false, ViewLegalizeDAGs = false,
105 ViewDAGCombine2 = false,
Duncan Sands25cf2272008-11-24 14:53:14 +0000106 ViewDAGCombineLT = false,
Dan Gohman462dc7f2008-07-21 20:00:07 +0000107 ViewISelDAGs = false, ViewSchedDAGs = false,
108 ViewSUnitDAGs = false;
Chris Lattner7944d9d2005-01-12 03:41:21 +0000109#endif
110
Jim Laskeyeb577ba2006-08-02 12:30:23 +0000111//===---------------------------------------------------------------------===//
112///
113/// RegisterScheduler class - Track the registration of instruction schedulers.
114///
115//===---------------------------------------------------------------------===//
116MachinePassRegistry RegisterScheduler::Registry;
117
118//===---------------------------------------------------------------------===//
119///
120/// ISHeuristic command line option for instruction schedulers.
121///
122//===---------------------------------------------------------------------===//
Dan Gohman844731a2008-05-13 00:00:25 +0000123static cl::opt<RegisterScheduler::FunctionPassCtor, false,
124 RegisterPassParser<RegisterScheduler> >
125ISHeuristic("pre-RA-sched",
126 cl::init(&createDefaultScheduler),
127 cl::desc("Instruction schedulers available (before register"
128 " allocation):"));
Jim Laskey13ec7022006-08-01 14:21:23 +0000129
Dan Gohman844731a2008-05-13 00:00:25 +0000130static RegisterScheduler
Dan Gohmanb8cab922008-10-14 20:25:08 +0000131defaultListDAGScheduler("default", "Best scheduler for the target",
Dan Gohman844731a2008-05-13 00:00:25 +0000132 createDefaultScheduler);
Evan Cheng4ef10862006-01-23 07:01:07 +0000133
Chris Lattner1c08c712005-01-07 07:47:53 +0000134namespace llvm {
135 //===--------------------------------------------------------------------===//
Jim Laskey9373beb2006-08-01 19:14:14 +0000136 /// createDefaultScheduler - This creates an instruction scheduler appropriate
137 /// for the target.
Dan Gohman47ac0f02009-02-11 04:27:20 +0000138 ScheduleDAGSDNodes* createDefaultScheduler(SelectionDAGISel *IS,
Bill Wendling98a366d2009-04-29 23:29:43 +0000139 CodeGenOpt::Level OptLevel) {
Dan Gohmane9530ec2009-01-15 16:58:17 +0000140 const TargetLowering &TLI = IS->getTargetLowering();
141
Bill Wendling98a366d2009-04-29 23:29:43 +0000142 if (OptLevel == CodeGenOpt::None)
Bill Wendlingbe8cc2a2009-04-29 00:15:41 +0000143 return createFastDAGScheduler(IS, OptLevel);
Dan Gohman9e76fea2008-11-20 03:11:19 +0000144 if (TLI.getSchedulingPreference() == TargetLowering::SchedulingForLatency)
Bill Wendlingbe8cc2a2009-04-29 00:15:41 +0000145 return createTDListDAGScheduler(IS, OptLevel);
Dan Gohman9e76fea2008-11-20 03:11:19 +0000146 assert(TLI.getSchedulingPreference() ==
147 TargetLowering::SchedulingForRegPressure && "Unknown sched type!");
Bill Wendlingbe8cc2a2009-04-29 00:15:41 +0000148 return createBURRListDAGScheduler(IS, OptLevel);
Jim Laskey9373beb2006-08-01 19:14:14 +0000149 }
Chris Lattner1c08c712005-01-07 07:47:53 +0000150}
151
Evan Chengff9b3732008-01-30 18:18:23 +0000152// EmitInstrWithCustomInserter - This method should be implemented by targets
Dan Gohman533297b2009-10-29 18:10:34 +0000153// that mark instructions with the 'usesCustomInserter' flag. These
Chris Lattner025c39b2005-08-26 20:54:47 +0000154// instructions are special in various ways, which require special support to
155// insert. The specified MachineInstr is created but not inserted into any
Dan Gohman533297b2009-10-29 18:10:34 +0000156// basic blocks, and this method is called to expand it into a sequence of
157// instructions, potentially also creating new basic blocks and control flow.
158// When new basic blocks are inserted and the edges from MBB to its successors
159// are modified, the method should insert pairs of <OldSucc, NewSucc> into the
160// DenseMap.
Evan Chengff9b3732008-01-30 18:18:23 +0000161MachineBasicBlock *TargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Evan Chengfb2e7522009-09-18 21:02:19 +0000162 MachineBasicBlock *MBB,
163 DenseMap<MachineBasicBlock*, MachineBasicBlock*> *EM) const {
Torok Edwinf3689232009-07-12 20:07:01 +0000164#ifndef NDEBUG
David Greene1a053232010-01-05 01:26:11 +0000165 dbgs() << "If a target marks an instruction with "
Dan Gohman533297b2009-10-29 18:10:34 +0000166 "'usesCustomInserter', it must implement "
Torok Edwinf3689232009-07-12 20:07:01 +0000167 "TargetLowering::EmitInstrWithCustomInserter!";
168#endif
Torok Edwinc23197a2009-07-14 16:55:14 +0000169 llvm_unreachable(0);
Daniel Dunbara279bc32009-09-20 02:20:51 +0000170 return 0;
Chris Lattner025c39b2005-08-26 20:54:47 +0000171}
172
Dan Gohman8a110532008-09-05 22:59:21 +0000173/// EmitLiveInCopy - Emit a copy for a live in physical register. If the
174/// physical register has only a single copy use, then coalesced the copy
175/// if possible.
176static void EmitLiveInCopy(MachineBasicBlock *MBB,
177 MachineBasicBlock::iterator &InsertPos,
178 unsigned VirtReg, unsigned PhysReg,
179 const TargetRegisterClass *RC,
180 DenseMap<MachineInstr*, unsigned> &CopyRegMap,
181 const MachineRegisterInfo &MRI,
182 const TargetRegisterInfo &TRI,
183 const TargetInstrInfo &TII) {
184 unsigned NumUses = 0;
185 MachineInstr *UseMI = NULL;
186 for (MachineRegisterInfo::use_iterator UI = MRI.use_begin(VirtReg),
187 UE = MRI.use_end(); UI != UE; ++UI) {
188 UseMI = &*UI;
189 if (++NumUses > 1)
190 break;
191 }
192
193 // If the number of uses is not one, or the use is not a move instruction,
194 // don't coalesce. Also, only coalesce away a virtual register to virtual
195 // register copy.
196 bool Coalesced = false;
Evan Cheng04ee5a12009-01-20 19:12:24 +0000197 unsigned SrcReg, DstReg, SrcSubReg, DstSubReg;
Dan Gohman8a110532008-09-05 22:59:21 +0000198 if (NumUses == 1 &&
Evan Cheng04ee5a12009-01-20 19:12:24 +0000199 TII.isMoveInstr(*UseMI, SrcReg, DstReg, SrcSubReg, DstSubReg) &&
Dan Gohman8a110532008-09-05 22:59:21 +0000200 TargetRegisterInfo::isVirtualRegister(DstReg)) {
201 VirtReg = DstReg;
202 Coalesced = true;
203 }
204
205 // Now find an ideal location to insert the copy.
206 MachineBasicBlock::iterator Pos = InsertPos;
207 while (Pos != MBB->begin()) {
208 MachineInstr *PrevMI = prior(Pos);
209 DenseMap<MachineInstr*, unsigned>::iterator RI = CopyRegMap.find(PrevMI);
210 // copyRegToReg might emit multiple instructions to do a copy.
211 unsigned CopyDstReg = (RI == CopyRegMap.end()) ? 0 : RI->second;
212 if (CopyDstReg && !TRI.regsOverlap(CopyDstReg, PhysReg))
213 // This is what the BB looks like right now:
214 // r1024 = mov r0
215 // ...
216 // r1 = mov r1024
217 //
218 // We want to insert "r1025 = mov r1". Inserting this copy below the
219 // move to r1024 makes it impossible for that move to be coalesced.
220 //
221 // r1025 = mov r1
222 // r1024 = mov r0
223 // ...
224 // r1 = mov 1024
225 // r2 = mov 1025
226 break; // Woot! Found a good location.
227 --Pos;
228 }
229
David Goodwinf1daf7d2009-07-08 23:10:31 +0000230 bool Emitted = TII.copyRegToReg(*MBB, Pos, VirtReg, PhysReg, RC, RC);
231 assert(Emitted && "Unable to issue a live-in copy instruction!\n");
232 (void) Emitted;
Daniel Dunbara279bc32009-09-20 02:20:51 +0000233
Zhongxing Xu931424a2009-10-16 05:42:28 +0000234 CopyRegMap.insert(std::make_pair(prior(Pos), VirtReg));
Dan Gohman8a110532008-09-05 22:59:21 +0000235 if (Coalesced) {
236 if (&*InsertPos == UseMI) ++InsertPos;
237 MBB->erase(UseMI);
238 }
239}
240
241/// EmitLiveInCopies - If this is the first basic block in the function,
242/// and if it has live ins that need to be copied into vregs, emit the
243/// copies into the block.
244static void EmitLiveInCopies(MachineBasicBlock *EntryMBB,
245 const MachineRegisterInfo &MRI,
246 const TargetRegisterInfo &TRI,
247 const TargetInstrInfo &TII) {
248 if (SchedLiveInCopies) {
249 // Emit the copies at a heuristically-determined location in the block.
250 DenseMap<MachineInstr*, unsigned> CopyRegMap;
251 MachineBasicBlock::iterator InsertPos = EntryMBB->begin();
252 for (MachineRegisterInfo::livein_iterator LI = MRI.livein_begin(),
253 E = MRI.livein_end(); LI != E; ++LI)
254 if (LI->second) {
255 const TargetRegisterClass *RC = MRI.getRegClass(LI->second);
256 EmitLiveInCopy(EntryMBB, InsertPos, LI->second, LI->first,
257 RC, CopyRegMap, MRI, TRI, TII);
258 }
259 } else {
260 // Emit the copies into the top of the block.
261 for (MachineRegisterInfo::livein_iterator LI = MRI.livein_begin(),
262 E = MRI.livein_end(); LI != E; ++LI)
263 if (LI->second) {
264 const TargetRegisterClass *RC = MRI.getRegClass(LI->second);
David Goodwinf1daf7d2009-07-08 23:10:31 +0000265 bool Emitted = TII.copyRegToReg(*EntryMBB, EntryMBB->begin(),
266 LI->second, LI->first, RC, RC);
267 assert(Emitted && "Unable to issue a live-in copy instruction!\n");
268 (void) Emitted;
Dan Gohman8a110532008-09-05 22:59:21 +0000269 }
270 }
271}
272
Chris Lattner7041ee32005-01-11 05:56:49 +0000273//===----------------------------------------------------------------------===//
274// SelectionDAGISel code
275//===----------------------------------------------------------------------===//
Chris Lattner1c08c712005-01-07 07:47:53 +0000276
Bill Wendling98a366d2009-04-29 23:29:43 +0000277SelectionDAGISel::SelectionDAGISel(TargetMachine &tm, CodeGenOpt::Level OL) :
Dan Gohmanad2afc22009-07-31 18:16:33 +0000278 MachineFunctionPass(&ID), TM(tm), TLI(*tm.getTargetLowering()),
Dan Gohman7c3234c2008-08-27 23:52:12 +0000279 FuncInfo(new FunctionLoweringInfo(TLI)),
280 CurDAG(new SelectionDAG(TLI, *FuncInfo)),
Dan Gohman2048b852009-11-23 18:04:58 +0000281 SDB(new SelectionDAGBuilder(*CurDAG, TLI, *FuncInfo, OL)),
Dan Gohman7c3234c2008-08-27 23:52:12 +0000282 GFI(),
Bill Wendlingbe8cc2a2009-04-29 00:15:41 +0000283 OptLevel(OL),
Dan Gohman7c3234c2008-08-27 23:52:12 +0000284 DAGSize(0)
285{}
286
287SelectionDAGISel::~SelectionDAGISel() {
Dan Gohman2048b852009-11-23 18:04:58 +0000288 delete SDB;
Dan Gohman7c3234c2008-08-27 23:52:12 +0000289 delete CurDAG;
290 delete FuncInfo;
291}
292
Owen Andersone50ed302009-08-10 22:56:29 +0000293unsigned SelectionDAGISel::MakeReg(EVT VT) {
Chris Lattner84bc5422007-12-31 04:13:23 +0000294 return RegInfo->createVirtualRegister(TLI.getRegClassFor(VT));
Chris Lattner1c08c712005-01-07 07:47:53 +0000295}
296
Chris Lattner495a0b52005-08-17 06:37:43 +0000297void SelectionDAGISel::getAnalysisUsage(AnalysisUsage &AU) const {
Jim Laskeyc7c3f112006-10-16 20:52:31 +0000298 AU.addRequired<AliasAnalysis>();
Dan Gohmana3477fe2009-07-31 23:36:22 +0000299 AU.addPreserved<AliasAnalysis>();
Gordon Henriksen5eca0752008-08-17 18:44:35 +0000300 AU.addRequired<GCModuleInfo>();
Dan Gohmana3477fe2009-07-31 23:36:22 +0000301 AU.addPreserved<GCModuleInfo>();
Devang Patel6e7a1612009-01-09 19:11:50 +0000302 AU.addRequired<DwarfWriter>();
Dan Gohmana3477fe2009-07-31 23:36:22 +0000303 AU.addPreserved<DwarfWriter>();
Dan Gohmanad2afc22009-07-31 18:16:33 +0000304 MachineFunctionPass::getAnalysisUsage(AU);
Chris Lattner495a0b52005-08-17 06:37:43 +0000305}
Chris Lattner1c08c712005-01-07 07:47:53 +0000306
Dan Gohmanad2afc22009-07-31 18:16:33 +0000307bool SelectionDAGISel::runOnMachineFunction(MachineFunction &mf) {
308 Function &Fn = *mf.getFunction();
309
Dan Gohman4344a5d2008-09-09 23:05:00 +0000310 // Do some sanity-checking on the command-line options.
311 assert((!EnableFastISelVerbose || EnableFastISel) &&
312 "-fast-isel-verbose requires -fast-isel");
313 assert((!EnableFastISelAbort || EnableFastISel) &&
314 "-fast-isel-abort requires -fast-isel");
315
Dan Gohman5f43f922007-08-27 16:26:13 +0000316 // Get alias analysis for load/store combining.
317 AA = &getAnalysis<AliasAnalysis>();
318
Dan Gohmanad2afc22009-07-31 18:16:33 +0000319 MF = &mf;
Dan Gohman8a110532008-09-05 22:59:21 +0000320 const TargetInstrInfo &TII = *TM.getInstrInfo();
321 const TargetRegisterInfo &TRI = *TM.getRegisterInfo();
322
Dan Gohmanf7d6cd42009-08-01 03:51:09 +0000323 if (Fn.hasGC())
324 GFI = &getAnalysis<GCModuleInfo>().getFunctionInfo(Fn);
Gordon Henriksence224772008-01-07 01:30:38 +0000325 else
Gordon Henriksen5eca0752008-08-17 18:44:35 +0000326 GFI = 0;
Dan Gohman79ce2762009-01-15 19:20:50 +0000327 RegInfo = &MF->getRegInfo();
David Greene1a053232010-01-05 01:26:11 +0000328 DEBUG(dbgs() << "\n\n\n=== " << Fn.getName() << "\n");
Chris Lattner1c08c712005-01-07 07:47:53 +0000329
Duncan Sands1465d612009-01-28 13:14:17 +0000330 MachineModuleInfo *MMI = getAnalysisIfAvailable<MachineModuleInfo>();
331 DwarfWriter *DW = getAnalysisIfAvailable<DwarfWriter>();
Owen Anderson5dcaceb2009-07-09 18:44:09 +0000332 CurDAG->init(*MF, MMI, DW);
Dan Gohman6277eb22009-11-23 17:16:22 +0000333 FuncInfo->set(Fn, *MF, EnableFastISel);
Dan Gohman2048b852009-11-23 18:04:58 +0000334 SDB->init(GFI, *AA);
Chris Lattner1c08c712005-01-07 07:47:53 +0000335
Dale Johannesen1532f3d2008-04-02 00:25:04 +0000336 for (Function::iterator I = Fn.begin(), E = Fn.end(); I != E; ++I)
337 if (InvokeInst *Invoke = dyn_cast<InvokeInst>(I->getTerminator()))
338 // Mark landing pad.
Dan Gohman7c3234c2008-08-27 23:52:12 +0000339 FuncInfo->MBBMap[Invoke->getSuccessor(1)]->setIsLandingPad();
Duncan Sands9fac0b52007-06-06 10:05:18 +0000340
Dan Gohman79ce2762009-01-15 19:20:50 +0000341 SelectAllBasicBlocks(Fn, *MF, MMI, DW, TII);
Misha Brukmanedf128a2005-04-21 22:36:52 +0000342
Dan Gohman8a110532008-09-05 22:59:21 +0000343 // If the first basic block in the function has live ins that need to be
344 // copied into vregs, emit the copies into the top of the block before
345 // emitting the code for the block.
Dan Gohman79ce2762009-01-15 19:20:50 +0000346 EmitLiveInCopies(MF->begin(), *RegInfo, TRI, TII);
Dan Gohman8a110532008-09-05 22:59:21 +0000347
Evan Chengad2070c2007-02-10 02:43:39 +0000348 // Add function live-ins to entry block live-in set.
Dan Gohman8a110532008-09-05 22:59:21 +0000349 for (MachineRegisterInfo::livein_iterator I = RegInfo->livein_begin(),
350 E = RegInfo->livein_end(); I != E; ++I)
Dan Gohman79ce2762009-01-15 19:20:50 +0000351 MF->begin()->addLiveIn(I->first);
Evan Chengad2070c2007-02-10 02:43:39 +0000352
Duncan Sandsf4070822007-06-15 19:04:19 +0000353#ifndef NDEBUG
Dan Gohman7c3234c2008-08-27 23:52:12 +0000354 assert(FuncInfo->CatchInfoFound.size() == FuncInfo->CatchInfoLost.size() &&
Duncan Sandsf4070822007-06-15 19:04:19 +0000355 "Not all catch info was assigned to a landing pad!");
356#endif
357
Dan Gohman7c3234c2008-08-27 23:52:12 +0000358 FuncInfo->clear();
359
Chris Lattner1c08c712005-01-07 07:47:53 +0000360 return true;
361}
362
Dan Gohman07f111e2009-12-05 00:27:08 +0000363/// SetDebugLoc - Update MF's and SDB's DebugLocs if debug information is
364/// attached with this instruction.
Chris Lattner3990b122009-12-28 23:41:32 +0000365static void SetDebugLoc(unsigned MDDbgKind, Instruction *I,
366 SelectionDAGBuilder *SDB,
Chris Lattner0eb41982009-12-28 20:45:51 +0000367 FastISel *FastIS, MachineFunction *MF) {
368 if (isa<DbgInfoIntrinsic>(I)) return;
369
Chris Lattner3990b122009-12-28 23:41:32 +0000370 if (MDNode *Dbg = I->getMetadata(MDDbgKind)) {
Chris Lattner0eb41982009-12-28 20:45:51 +0000371 DILocation DILoc(Dbg);
372 DebugLoc Loc = ExtractDebugLocation(DILoc, MF->getDebugLocInfo());
Dan Gohman07f111e2009-12-05 00:27:08 +0000373
Chris Lattner0eb41982009-12-28 20:45:51 +0000374 SDB->setCurDebugLoc(Loc);
Dan Gohman07f111e2009-12-05 00:27:08 +0000375
Chris Lattner0eb41982009-12-28 20:45:51 +0000376 if (FastIS)
377 FastIS->setCurDebugLoc(Loc);
Dan Gohman07f111e2009-12-05 00:27:08 +0000378
Chris Lattner0eb41982009-12-28 20:45:51 +0000379 // If the function doesn't have a default debug location yet, set
380 // it. This is kind of a hack.
381 if (MF->getDefaultDebugLoc().isUnknown())
382 MF->setDefaultDebugLoc(Loc);
383 }
Dan Gohman07f111e2009-12-05 00:27:08 +0000384}
385
386/// ResetDebugLoc - Set MF's and SDB's DebugLocs to Unknown.
Chris Lattner3990b122009-12-28 23:41:32 +0000387static void ResetDebugLoc(SelectionDAGBuilder *SDB, FastISel *FastIS) {
Dan Gohman07f111e2009-12-05 00:27:08 +0000388 SDB->setCurDebugLoc(DebugLoc::getUnknownLoc());
389 if (FastIS)
Dan Gohman688fb802009-12-14 23:08:09 +0000390 FastIS->setCurDebugLoc(DebugLoc::getUnknownLoc());
Dan Gohman07f111e2009-12-05 00:27:08 +0000391}
392
Dan Gohmanf350b272008-08-23 02:25:05 +0000393void SelectionDAGISel::SelectBasicBlock(BasicBlock *LLVMBB,
394 BasicBlock::iterator Begin,
Dan Gohmanb4afb132009-11-20 02:51:26 +0000395 BasicBlock::iterator End,
396 bool &HadTailCall) {
Dan Gohman2048b852009-11-23 18:04:58 +0000397 SDB->setCurrentBasicBlock(BB);
Chris Lattner08113472009-12-29 09:01:33 +0000398 unsigned MDDbgKind = LLVMBB->getContext().getMDKindID("dbg");
Dan Gohmanf350b272008-08-23 02:25:05 +0000399
Dan Gohman98ca4f22009-08-05 01:29:28 +0000400 // Lower all of the non-terminator instructions. If a call is emitted
401 // as a tail call, cease emitting nodes for this block.
Dan Gohman2048b852009-11-23 18:04:58 +0000402 for (BasicBlock::iterator I = Begin; I != End && !SDB->HasTailCall; ++I) {
Chris Lattner3990b122009-12-28 23:41:32 +0000403 SetDebugLoc(MDDbgKind, I, SDB, 0, MF);
Dan Gohman07f111e2009-12-05 00:27:08 +0000404
405 if (!isa<TerminatorInst>(I)) {
Dan Gohman2048b852009-11-23 18:04:58 +0000406 SDB->visit(*I);
Dan Gohman07f111e2009-12-05 00:27:08 +0000407
408 // Set the current debug location back to "unknown" so that it doesn't
409 // spuriously apply to subsequent instructions.
410 ResetDebugLoc(SDB, 0);
411 }
Devang Patel123eaa72009-09-16 20:39:11 +0000412 }
Dan Gohmanf350b272008-08-23 02:25:05 +0000413
Dan Gohman2048b852009-11-23 18:04:58 +0000414 if (!SDB->HasTailCall) {
Dan Gohman98ca4f22009-08-05 01:29:28 +0000415 // Ensure that all instructions which are used outside of their defining
416 // blocks are available as virtual registers. Invoke is handled elsewhere.
417 for (BasicBlock::iterator I = Begin; I != End; ++I)
418 if (!isa<PHINode>(I) && !isa<InvokeInst>(I))
Dan Gohman2048b852009-11-23 18:04:58 +0000419 SDB->CopyToExportRegsIfNeeded(I);
Dan Gohmanf350b272008-08-23 02:25:05 +0000420
Dan Gohman98ca4f22009-08-05 01:29:28 +0000421 // Handle PHI nodes in successor blocks.
422 if (End == LLVMBB->end()) {
423 HandlePHINodesInSuccessorBlocks(LLVMBB);
Dan Gohman3df24e62008-09-03 23:12:08 +0000424
Dan Gohman98ca4f22009-08-05 01:29:28 +0000425 // Lower the terminator after the copies are emitted.
Chris Lattner3990b122009-12-28 23:41:32 +0000426 SetDebugLoc(MDDbgKind, LLVMBB->getTerminator(), SDB, 0, MF);
Dan Gohman2048b852009-11-23 18:04:58 +0000427 SDB->visit(*LLVMBB->getTerminator());
Dan Gohman07f111e2009-12-05 00:27:08 +0000428 ResetDebugLoc(SDB, 0);
Dan Gohman98ca4f22009-08-05 01:29:28 +0000429 }
Dan Gohman3df24e62008-09-03 23:12:08 +0000430 }
Daniel Dunbara279bc32009-09-20 02:20:51 +0000431
Chris Lattnera651cf62005-01-17 19:43:36 +0000432 // Make sure the root of the DAG is up-to-date.
Dan Gohman2048b852009-11-23 18:04:58 +0000433 CurDAG->setRoot(SDB->getControlRoot());
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +0000434
Dan Gohmanf350b272008-08-23 02:25:05 +0000435 // Final step, emit the lowered DAG as machine code.
436 CodeGenAndEmitDAG();
Dan Gohman2048b852009-11-23 18:04:58 +0000437 HadTailCall = SDB->HasTailCall;
438 SDB->clear();
Chris Lattner1c08c712005-01-07 07:47:53 +0000439}
440
Evan Cheng54eb4c22010-01-06 19:43:21 +0000441/// ShrinkDemandedOps - A late transformation pass that shrink expressions
442/// using TargetLowering::TargetLoweringOpt::ShrinkDemandedOp. It converts
443/// x+y to (VT)((SmallVT)x+(SmallVT)y) if the casts are free.
Evan Chengd40d03e2010-01-06 19:38:29 +0000444void SelectionDAGISel::ShrinkDemandedOps() {
445 SmallVector<SDNode*, 128> Worklist;
446
447 // Add all the dag nodes to the worklist.
448 Worklist.reserve(CurDAG->allnodes_size());
449 for (SelectionDAG::allnodes_iterator I = CurDAG->allnodes_begin(),
450 E = CurDAG->allnodes_end(); I != E; ++I)
451 Worklist.push_back(I);
452
453 APInt Mask;
454 APInt KnownZero;
455 APInt KnownOne;
456
457 TargetLowering::TargetLoweringOpt TLO(*CurDAG, true);
458 while (!Worklist.empty()) {
459 SDNode *N = Worklist.back();
460 Worklist.pop_back();
461
462 if (N->use_empty() && N != CurDAG->getRoot().getNode()) {
463 CurDAG->DeleteNode(N);
464 continue;
465 }
466
467 // Run ShrinkDemandedOp on scalar binary operations.
468 if (N->getNumValues() == 1 &&
469 N->getValueType(0).isSimple() && N->getValueType(0).isInteger()) {
470 DebugLoc dl = N->getDebugLoc();
471 unsigned BitWidth = N->getValueType(0).getScalarType().getSizeInBits();
472 APInt Demanded = APInt::getAllOnesValue(BitWidth);
473 APInt KnownZero, KnownOne;
474 if (TLI.SimplifyDemandedBits(SDValue(N, 0), Demanded,
475 KnownZero, KnownOne, TLO)) {
476 // Revisit the node.
477 Worklist.erase(std::remove(Worklist.begin(), Worklist.end(), N),
478 Worklist.end());
479 Worklist.push_back(N);
480
481 // Replace the old value with the new one.
482 DEBUG(errs() << "\nReplacing ";
483 TLO.Old.getNode()->dump(CurDAG);
484 errs() << "\nWith: ";
485 TLO.New.getNode()->dump(CurDAG);
486 errs() << '\n');
487
488 Worklist.push_back(TLO.New.getNode());
489 CurDAG->ReplaceAllUsesOfValueWith(TLO.Old, TLO.New);
490
491 if (TLO.Old.getNode()->use_empty()) {
492 for (unsigned i = 0, e = TLO.Old.getNode()->getNumOperands();
493 i != e; ++i) {
494 SDNode *OpNode = TLO.Old.getNode()->getOperand(i).getNode();
495 if (OpNode->hasOneUse()) {
496 Worklist.erase(std::remove(Worklist.begin(), Worklist.end(),
497 OpNode),
498 Worklist.end());
499 Worklist.push_back(TLO.Old.getNode()->getOperand(i).getNode());
500 }
501 }
502
503 Worklist.erase(std::remove(Worklist.begin(), Worklist.end(),
504 TLO.Old.getNode()),
505 Worklist.end());
506 CurDAG->DeleteNode(TLO.Old.getNode());
507 }
508 }
509 }
510 }
511}
512
Dan Gohmanf350b272008-08-23 02:25:05 +0000513void SelectionDAGISel::ComputeLiveOutVRegInfo() {
Chris Lattneread0d882008-06-17 06:09:18 +0000514 SmallPtrSet<SDNode*, 128> VisitedNodes;
515 SmallVector<SDNode*, 128> Worklist;
Daniel Dunbara279bc32009-09-20 02:20:51 +0000516
Gabor Greifba36cb52008-08-28 21:40:38 +0000517 Worklist.push_back(CurDAG->getRoot().getNode());
Daniel Dunbara279bc32009-09-20 02:20:51 +0000518
Chris Lattneread0d882008-06-17 06:09:18 +0000519 APInt Mask;
520 APInt KnownZero;
521 APInt KnownOne;
Daniel Dunbara279bc32009-09-20 02:20:51 +0000522
Chris Lattneread0d882008-06-17 06:09:18 +0000523 while (!Worklist.empty()) {
524 SDNode *N = Worklist.back();
525 Worklist.pop_back();
Daniel Dunbara279bc32009-09-20 02:20:51 +0000526
Chris Lattneread0d882008-06-17 06:09:18 +0000527 // If we've already seen this node, ignore it.
528 if (!VisitedNodes.insert(N))
529 continue;
Daniel Dunbara279bc32009-09-20 02:20:51 +0000530
Chris Lattneread0d882008-06-17 06:09:18 +0000531 // Otherwise, add all chain operands to the worklist.
532 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i)
Owen Anderson825b72b2009-08-11 20:47:22 +0000533 if (N->getOperand(i).getValueType() == MVT::Other)
Gabor Greifba36cb52008-08-28 21:40:38 +0000534 Worklist.push_back(N->getOperand(i).getNode());
Daniel Dunbara279bc32009-09-20 02:20:51 +0000535
Chris Lattneread0d882008-06-17 06:09:18 +0000536 // If this is a CopyToReg with a vreg dest, process it.
537 if (N->getOpcode() != ISD::CopyToReg)
538 continue;
Daniel Dunbara279bc32009-09-20 02:20:51 +0000539
Chris Lattneread0d882008-06-17 06:09:18 +0000540 unsigned DestReg = cast<RegisterSDNode>(N->getOperand(1))->getReg();
541 if (!TargetRegisterInfo::isVirtualRegister(DestReg))
542 continue;
Daniel Dunbara279bc32009-09-20 02:20:51 +0000543
Chris Lattneread0d882008-06-17 06:09:18 +0000544 // Ignore non-scalar or non-integer values.
Dan Gohman475871a2008-07-27 21:46:04 +0000545 SDValue Src = N->getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +0000546 EVT SrcVT = Src.getValueType();
Chris Lattneread0d882008-06-17 06:09:18 +0000547 if (!SrcVT.isInteger() || SrcVT.isVector())
548 continue;
Daniel Dunbara279bc32009-09-20 02:20:51 +0000549
Dan Gohmanf350b272008-08-23 02:25:05 +0000550 unsigned NumSignBits = CurDAG->ComputeNumSignBits(Src);
Chris Lattneread0d882008-06-17 06:09:18 +0000551 Mask = APInt::getAllOnesValue(SrcVT.getSizeInBits());
Dan Gohmanf350b272008-08-23 02:25:05 +0000552 CurDAG->ComputeMaskedBits(Src, Mask, KnownZero, KnownOne);
Daniel Dunbara279bc32009-09-20 02:20:51 +0000553
Chris Lattneread0d882008-06-17 06:09:18 +0000554 // Only install this information if it tells us something.
555 if (NumSignBits != 1 || KnownZero != 0 || KnownOne != 0) {
556 DestReg -= TargetRegisterInfo::FirstVirtualRegister;
Dan Gohmanf7d6cd42009-08-01 03:51:09 +0000557 if (DestReg >= FuncInfo->LiveOutRegInfo.size())
558 FuncInfo->LiveOutRegInfo.resize(DestReg+1);
559 FunctionLoweringInfo::LiveOutInfo &LOI =
560 FuncInfo->LiveOutRegInfo[DestReg];
Chris Lattneread0d882008-06-17 06:09:18 +0000561 LOI.NumSignBits = NumSignBits;
Dan Gohmana80efce2009-03-27 23:55:04 +0000562 LOI.KnownOne = KnownOne;
563 LOI.KnownZero = KnownZero;
Chris Lattneread0d882008-06-17 06:09:18 +0000564 }
565 }
566}
567
Dan Gohmanf350b272008-08-23 02:25:05 +0000568void SelectionDAGISel::CodeGenAndEmitDAG() {
Dan Gohman462dc7f2008-07-21 20:00:07 +0000569 std::string GroupName;
570 if (TimePassesIsEnabled)
571 GroupName = "Instruction Selection and Scheduling";
572 std::string BlockName;
573 if (ViewDAGCombine1 || ViewLegalizeTypesDAGs || ViewLegalizeDAGs ||
Duncan Sands25cf2272008-11-24 14:53:14 +0000574 ViewDAGCombine2 || ViewDAGCombineLT || ViewISelDAGs || ViewSchedDAGs ||
575 ViewSUnitDAGs)
Dan Gohmanf7d6cd42009-08-01 03:51:09 +0000576 BlockName = MF->getFunction()->getNameStr() + ":" +
Daniel Dunbarf6ccee52009-07-24 08:24:36 +0000577 BB->getBasicBlock()->getNameStr();
Dan Gohman462dc7f2008-07-21 20:00:07 +0000578
David Greene1a053232010-01-05 01:26:11 +0000579 DEBUG(dbgs() << "Initial selection DAG:\n");
Dan Gohmanf350b272008-08-23 02:25:05 +0000580 DEBUG(CurDAG->dump());
Dan Gohman462dc7f2008-07-21 20:00:07 +0000581
Dan Gohmanf350b272008-08-23 02:25:05 +0000582 if (ViewDAGCombine1) CurDAG->viewGraph("dag-combine1 input for " + BlockName);
Dan Gohman417e11b2007-10-08 15:12:17 +0000583
Chris Lattneraf21d552005-10-10 16:47:10 +0000584 // Run the DAG combiner in pre-legalize mode.
Evan Chengebffb662008-07-01 17:59:20 +0000585 if (TimePassesIsEnabled) {
Dan Gohman5e843682008-07-14 18:19:29 +0000586 NamedRegionTimer T("DAG Combining 1", GroupName);
Bill Wendlingbe8cc2a2009-04-29 00:15:41 +0000587 CurDAG->Combine(Unrestricted, *AA, OptLevel);
Evan Chengebffb662008-07-01 17:59:20 +0000588 } else {
Bill Wendlingbe8cc2a2009-04-29 00:15:41 +0000589 CurDAG->Combine(Unrestricted, *AA, OptLevel);
Evan Chengebffb662008-07-01 17:59:20 +0000590 }
Daniel Dunbara279bc32009-09-20 02:20:51 +0000591
David Greene1a053232010-01-05 01:26:11 +0000592 DEBUG(dbgs() << "Optimized lowered selection DAG:\n");
Dan Gohmanf350b272008-08-23 02:25:05 +0000593 DEBUG(CurDAG->dump());
Daniel Dunbara279bc32009-09-20 02:20:51 +0000594
Chris Lattner1c08c712005-01-07 07:47:53 +0000595 // Second step, hack on the DAG until it only uses operations and types that
596 // the target supports.
Dan Gohman714efc62009-12-05 17:51:33 +0000597 if (ViewLegalizeTypesDAGs) CurDAG->viewGraph("legalize-types input for " +
598 BlockName);
Dan Gohman462dc7f2008-07-21 20:00:07 +0000599
Dan Gohman714efc62009-12-05 17:51:33 +0000600 bool Changed;
601 if (TimePassesIsEnabled) {
602 NamedRegionTimer T("Type Legalization", GroupName);
603 Changed = CurDAG->LegalizeTypes();
604 } else {
605 Changed = CurDAG->LegalizeTypes();
606 }
607
David Greene1a053232010-01-05 01:26:11 +0000608 DEBUG(dbgs() << "Type-legalized selection DAG:\n");
Dan Gohman714efc62009-12-05 17:51:33 +0000609 DEBUG(CurDAG->dump());
610
611 if (Changed) {
612 if (ViewDAGCombineLT)
613 CurDAG->viewGraph("dag-combine-lt input for " + BlockName);
614
615 // Run the DAG combiner in post-type-legalize mode.
Dan Gohman462dc7f2008-07-21 20:00:07 +0000616 if (TimePassesIsEnabled) {
Dan Gohman714efc62009-12-05 17:51:33 +0000617 NamedRegionTimer T("DAG Combining after legalize types", GroupName);
618 CurDAG->Combine(NoIllegalTypes, *AA, OptLevel);
Dan Gohman462dc7f2008-07-21 20:00:07 +0000619 } else {
Dan Gohman714efc62009-12-05 17:51:33 +0000620 CurDAG->Combine(NoIllegalTypes, *AA, OptLevel);
Dan Gohman462dc7f2008-07-21 20:00:07 +0000621 }
622
David Greene1a053232010-01-05 01:26:11 +0000623 DEBUG(dbgs() << "Optimized type-legalized selection DAG:\n");
Dan Gohmanf350b272008-08-23 02:25:05 +0000624 DEBUG(CurDAG->dump());
Dan Gohman714efc62009-12-05 17:51:33 +0000625 }
Dan Gohman462dc7f2008-07-21 20:00:07 +0000626
Dan Gohman714efc62009-12-05 17:51:33 +0000627 if (TimePassesIsEnabled) {
628 NamedRegionTimer T("Vector Legalization", GroupName);
629 Changed = CurDAG->LegalizeVectors();
630 } else {
631 Changed = CurDAG->LegalizeVectors();
632 }
Duncan Sands25cf2272008-11-24 14:53:14 +0000633
Dan Gohman714efc62009-12-05 17:51:33 +0000634 if (Changed) {
Eli Friedman5c22c802009-05-23 12:35:30 +0000635 if (TimePassesIsEnabled) {
Dan Gohman714efc62009-12-05 17:51:33 +0000636 NamedRegionTimer T("Type Legalization 2", GroupName);
Bill Wendling98820072009-12-28 01:51:30 +0000637 CurDAG->LegalizeTypes();
Eli Friedman5c22c802009-05-23 12:35:30 +0000638 } else {
Bill Wendling98820072009-12-28 01:51:30 +0000639 CurDAG->LegalizeTypes();
Eli Friedman5c22c802009-05-23 12:35:30 +0000640 }
641
Dan Gohman714efc62009-12-05 17:51:33 +0000642 if (ViewDAGCombineLT)
643 CurDAG->viewGraph("dag-combine-lv input for " + BlockName);
Eli Friedman5c22c802009-05-23 12:35:30 +0000644
Dan Gohman714efc62009-12-05 17:51:33 +0000645 // Run the DAG combiner in post-type-legalize mode.
646 if (TimePassesIsEnabled) {
647 NamedRegionTimer T("DAG Combining after legalize vectors", GroupName);
648 CurDAG->Combine(NoIllegalOperations, *AA, OptLevel);
649 } else {
650 CurDAG->Combine(NoIllegalOperations, *AA, OptLevel);
Eli Friedman5c22c802009-05-23 12:35:30 +0000651 }
Dan Gohman714efc62009-12-05 17:51:33 +0000652
David Greene1a053232010-01-05 01:26:11 +0000653 DEBUG(dbgs() << "Optimized vector-legalized selection DAG:\n");
Dan Gohman714efc62009-12-05 17:51:33 +0000654 DEBUG(CurDAG->dump());
Chris Lattner70587ea2008-07-10 23:37:50 +0000655 }
Daniel Dunbara279bc32009-09-20 02:20:51 +0000656
Dan Gohmanf350b272008-08-23 02:25:05 +0000657 if (ViewLegalizeDAGs) CurDAG->viewGraph("legalize input for " + BlockName);
Dan Gohman462dc7f2008-07-21 20:00:07 +0000658
Evan Chengebffb662008-07-01 17:59:20 +0000659 if (TimePassesIsEnabled) {
Dan Gohman5e843682008-07-14 18:19:29 +0000660 NamedRegionTimer T("DAG Legalization", GroupName);
Dan Gohman714efc62009-12-05 17:51:33 +0000661 CurDAG->Legalize(OptLevel);
Evan Chengebffb662008-07-01 17:59:20 +0000662 } else {
Dan Gohman714efc62009-12-05 17:51:33 +0000663 CurDAG->Legalize(OptLevel);
Evan Chengebffb662008-07-01 17:59:20 +0000664 }
Daniel Dunbara279bc32009-09-20 02:20:51 +0000665
David Greene1a053232010-01-05 01:26:11 +0000666 DEBUG(dbgs() << "Legalized selection DAG:\n");
Dan Gohmanf350b272008-08-23 02:25:05 +0000667 DEBUG(CurDAG->dump());
Daniel Dunbara279bc32009-09-20 02:20:51 +0000668
Dan Gohmanf350b272008-08-23 02:25:05 +0000669 if (ViewDAGCombine2) CurDAG->viewGraph("dag-combine2 input for " + BlockName);
Dan Gohman462dc7f2008-07-21 20:00:07 +0000670
Chris Lattneraf21d552005-10-10 16:47:10 +0000671 // Run the DAG combiner in post-legalize mode.
Evan Chengebffb662008-07-01 17:59:20 +0000672 if (TimePassesIsEnabled) {
Dan Gohman5e843682008-07-14 18:19:29 +0000673 NamedRegionTimer T("DAG Combining 2", GroupName);
Bill Wendlingbe8cc2a2009-04-29 00:15:41 +0000674 CurDAG->Combine(NoIllegalOperations, *AA, OptLevel);
Evan Chengebffb662008-07-01 17:59:20 +0000675 } else {
Bill Wendlingbe8cc2a2009-04-29 00:15:41 +0000676 CurDAG->Combine(NoIllegalOperations, *AA, OptLevel);
Evan Chengebffb662008-07-01 17:59:20 +0000677 }
Daniel Dunbara279bc32009-09-20 02:20:51 +0000678
David Greene1a053232010-01-05 01:26:11 +0000679 DEBUG(dbgs() << "Optimized legalized selection DAG:\n");
Dan Gohmanf350b272008-08-23 02:25:05 +0000680 DEBUG(CurDAG->dump());
Dan Gohman417e11b2007-10-08 15:12:17 +0000681
Dan Gohmanf350b272008-08-23 02:25:05 +0000682 if (ViewISelDAGs) CurDAG->viewGraph("isel input for " + BlockName);
Daniel Dunbara279bc32009-09-20 02:20:51 +0000683
Evan Chengd40d03e2010-01-06 19:38:29 +0000684 if (OptLevel != CodeGenOpt::None) {
685 ShrinkDemandedOps();
Dan Gohmanf350b272008-08-23 02:25:05 +0000686 ComputeLiveOutVRegInfo();
Evan Chengd40d03e2010-01-06 19:38:29 +0000687 }
Evan Cheng552c4a82006-04-28 02:09:19 +0000688
Chris Lattnera33ef482005-03-30 01:10:47 +0000689 // Third, instruction select all of the operations to machine code, adding the
690 // code to the MachineBasicBlock.
Evan Chengebffb662008-07-01 17:59:20 +0000691 if (TimePassesIsEnabled) {
Dan Gohman5e843682008-07-14 18:19:29 +0000692 NamedRegionTimer T("Instruction Selection", GroupName);
Dan Gohmanf350b272008-08-23 02:25:05 +0000693 InstructionSelect();
Evan Chengebffb662008-07-01 17:59:20 +0000694 } else {
Dan Gohmanf350b272008-08-23 02:25:05 +0000695 InstructionSelect();
Evan Chengebffb662008-07-01 17:59:20 +0000696 }
Evan Chengdb8d56b2008-06-30 20:45:06 +0000697
David Greene1a053232010-01-05 01:26:11 +0000698 DEBUG(dbgs() << "Selected selection DAG:\n");
Dan Gohmanf350b272008-08-23 02:25:05 +0000699 DEBUG(CurDAG->dump());
Dan Gohman462dc7f2008-07-21 20:00:07 +0000700
Dan Gohmanf350b272008-08-23 02:25:05 +0000701 if (ViewSchedDAGs) CurDAG->viewGraph("scheduler input for " + BlockName);
Dan Gohman462dc7f2008-07-21 20:00:07 +0000702
Dan Gohman5e843682008-07-14 18:19:29 +0000703 // Schedule machine code.
Dan Gohman47ac0f02009-02-11 04:27:20 +0000704 ScheduleDAGSDNodes *Scheduler = CreateScheduler();
Dan Gohman5e843682008-07-14 18:19:29 +0000705 if (TimePassesIsEnabled) {
706 NamedRegionTimer T("Instruction Scheduling", GroupName);
Dan Gohman47ac0f02009-02-11 04:27:20 +0000707 Scheduler->Run(CurDAG, BB, BB->end());
Dan Gohman5e843682008-07-14 18:19:29 +0000708 } else {
Dan Gohman47ac0f02009-02-11 04:27:20 +0000709 Scheduler->Run(CurDAG, BB, BB->end());
Dan Gohman5e843682008-07-14 18:19:29 +0000710 }
711
Dan Gohman462dc7f2008-07-21 20:00:07 +0000712 if (ViewSUnitDAGs) Scheduler->viewGraph();
713
Daniel Dunbara279bc32009-09-20 02:20:51 +0000714 // Emit machine code to BB. This can change 'BB' to the last block being
Evan Chengdb8d56b2008-06-30 20:45:06 +0000715 // inserted into.
Evan Chengebffb662008-07-01 17:59:20 +0000716 if (TimePassesIsEnabled) {
Dan Gohman5e843682008-07-14 18:19:29 +0000717 NamedRegionTimer T("Instruction Creation", GroupName);
Dan Gohman2048b852009-11-23 18:04:58 +0000718 BB = Scheduler->EmitSchedule(&SDB->EdgeMapping);
Evan Chengebffb662008-07-01 17:59:20 +0000719 } else {
Dan Gohman2048b852009-11-23 18:04:58 +0000720 BB = Scheduler->EmitSchedule(&SDB->EdgeMapping);
Dan Gohman5e843682008-07-14 18:19:29 +0000721 }
722
723 // Free the scheduler state.
724 if (TimePassesIsEnabled) {
725 NamedRegionTimer T("Instruction Scheduling Cleanup", GroupName);
726 delete Scheduler;
727 } else {
728 delete Scheduler;
Evan Chengebffb662008-07-01 17:59:20 +0000729 }
Evan Chengdb8d56b2008-06-30 20:45:06 +0000730
David Greene1a053232010-01-05 01:26:11 +0000731 DEBUG(dbgs() << "Selected machine code:\n");
Chris Lattner1c08c712005-01-07 07:47:53 +0000732 DEBUG(BB->dump());
Daniel Dunbara279bc32009-09-20 02:20:51 +0000733}
Chris Lattner1c08c712005-01-07 07:47:53 +0000734
Dan Gohman79ce2762009-01-15 19:20:50 +0000735void SelectionDAGISel::SelectAllBasicBlocks(Function &Fn,
736 MachineFunction &MF,
Dan Gohmandd5b58a2008-10-14 23:54:11 +0000737 MachineModuleInfo *MMI,
Devang Patel83489bb2009-01-13 00:35:13 +0000738 DwarfWriter *DW,
Dan Gohmandd5b58a2008-10-14 23:54:11 +0000739 const TargetInstrInfo &TII) {
Dan Gohmana43abd12008-09-29 21:55:50 +0000740 // Initialize the Fast-ISel state, if needed.
741 FastISel *FastIS = 0;
742 if (EnableFastISel)
Dan Gohman79ce2762009-01-15 19:20:50 +0000743 FastIS = TLI.createFastISel(MF, MMI, DW,
Dan Gohmana43abd12008-09-29 21:55:50 +0000744 FuncInfo->ValueMap,
745 FuncInfo->MBBMap,
Dan Gohmandd5b58a2008-10-14 23:54:11 +0000746 FuncInfo->StaticAllocaMap
747#ifndef NDEBUG
748 , FuncInfo->CatchInfoLost
749#endif
750 );
Dan Gohmana43abd12008-09-29 21:55:50 +0000751
Chris Lattner08113472009-12-29 09:01:33 +0000752 unsigned MDDbgKind = Fn.getContext().getMDKindID("dbg");
Devang Patel123eaa72009-09-16 20:39:11 +0000753
Dan Gohmana43abd12008-09-29 21:55:50 +0000754 // Iterate over all basic blocks in the function.
Evan Cheng39fd6e82008-08-07 00:43:25 +0000755 for (Function::iterator I = Fn.begin(), E = Fn.end(); I != E; ++I) {
756 BasicBlock *LLVMBB = &*I;
Dan Gohman7c3234c2008-08-27 23:52:12 +0000757 BB = FuncInfo->MBBMap[LLVMBB];
Dan Gohmanf350b272008-08-23 02:25:05 +0000758
Dan Gohman3df24e62008-09-03 23:12:08 +0000759 BasicBlock::iterator const Begin = LLVMBB->begin();
760 BasicBlock::iterator const End = LLVMBB->end();
Evan Cheng9f118502008-09-08 16:01:27 +0000761 BasicBlock::iterator BI = Begin;
Dan Gohman5edd3612008-08-28 20:28:56 +0000762
763 // Lower any arguments needed in this block if this is the entry block.
Dan Gohman33134c42008-09-25 17:05:24 +0000764 bool SuppressFastISel = false;
765 if (LLVMBB == &Fn.getEntryBlock()) {
Dan Gohman5edd3612008-08-28 20:28:56 +0000766 LowerArguments(LLVMBB);
Dan Gohmanf350b272008-08-23 02:25:05 +0000767
Dan Gohman33134c42008-09-25 17:05:24 +0000768 // If any of the arguments has the byval attribute, forgo
769 // fast-isel in the entry block.
Dan Gohmana43abd12008-09-29 21:55:50 +0000770 if (FastIS) {
Dan Gohman33134c42008-09-25 17:05:24 +0000771 unsigned j = 1;
772 for (Function::arg_iterator I = Fn.arg_begin(), E = Fn.arg_end();
773 I != E; ++I, ++j)
Devang Patel05988662008-09-25 21:00:45 +0000774 if (Fn.paramHasAttr(j, Attribute::ByVal)) {
Dan Gohman77ca41e2008-09-25 17:21:42 +0000775 if (EnableFastISelVerbose || EnableFastISelAbort)
David Greene1a053232010-01-05 01:26:11 +0000776 dbgs() << "FastISel skips entry block due to byval argument\n";
Dan Gohman33134c42008-09-25 17:05:24 +0000777 SuppressFastISel = true;
778 break;
779 }
780 }
781 }
782
Dan Gohmandd5b58a2008-10-14 23:54:11 +0000783 if (MMI && BB->isLandingPad()) {
784 // Add a label to mark the beginning of the landing pad. Deletion of the
785 // landing pad can thus be detected via the MachineModuleInfo.
786 unsigned LabelID = MMI->addLandingPad(BB);
787
788 const TargetInstrDesc &II = TII.get(TargetInstrInfo::EH_LABEL);
Dan Gohman2048b852009-11-23 18:04:58 +0000789 BuildMI(BB, SDB->getCurDebugLoc(), II).addImm(LabelID);
Dan Gohmandd5b58a2008-10-14 23:54:11 +0000790
791 // Mark exception register as live in.
792 unsigned Reg = TLI.getExceptionAddressRegister();
793 if (Reg) BB->addLiveIn(Reg);
794
795 // Mark exception selector register as live in.
796 Reg = TLI.getExceptionSelectorRegister();
797 if (Reg) BB->addLiveIn(Reg);
798
799 // FIXME: Hack around an exception handling flaw (PR1508): the personality
800 // function and list of typeids logically belong to the invoke (or, if you
801 // like, the basic block containing the invoke), and need to be associated
802 // with it in the dwarf exception handling tables. Currently however the
803 // information is provided by an intrinsic (eh.selector) that can be moved
804 // to unexpected places by the optimizers: if the unwind edge is critical,
805 // then breaking it can result in the intrinsics being in the successor of
806 // the landing pad, not the landing pad itself. This results in exceptions
807 // not being caught because no typeids are associated with the invoke.
808 // This may not be the only way things can go wrong, but it is the only way
809 // we try to work around for the moment.
810 BranchInst *Br = dyn_cast<BranchInst>(LLVMBB->getTerminator());
811
812 if (Br && Br->isUnconditional()) { // Critical edge?
813 BasicBlock::iterator I, E;
814 for (I = LLVMBB->begin(), E = --LLVMBB->end(); I != E; ++I)
815 if (isa<EHSelectorInst>(I))
816 break;
817
818 if (I == E)
819 // No catch info found - try to extract some from the successor.
Dan Gohman5fca8b12009-11-23 18:12:11 +0000820 CopyCatchInfo(Br->getSuccessor(0), LLVMBB, MMI, *FuncInfo);
Dan Gohmandd5b58a2008-10-14 23:54:11 +0000821 }
822 }
823
Dan Gohmanf350b272008-08-23 02:25:05 +0000824 // Before doing SelectionDAG ISel, see if FastISel has been requested.
Dan Gohmandd5b58a2008-10-14 23:54:11 +0000825 if (FastIS && !SuppressFastISel) {
Dan Gohmana43abd12008-09-29 21:55:50 +0000826 // Emit code for any incoming arguments. This must happen before
827 // beginning FastISel on the entry block.
828 if (LLVMBB == &Fn.getEntryBlock()) {
Dan Gohman2048b852009-11-23 18:04:58 +0000829 CurDAG->setRoot(SDB->getControlRoot());
Dan Gohmana43abd12008-09-29 21:55:50 +0000830 CodeGenAndEmitDAG();
Dan Gohman2048b852009-11-23 18:04:58 +0000831 SDB->clear();
Dan Gohmana43abd12008-09-29 21:55:50 +0000832 }
Dan Gohman241f4642008-10-04 00:56:36 +0000833 FastIS->startNewBlock(BB);
Dan Gohmana43abd12008-09-29 21:55:50 +0000834 // Do FastISel on as many instructions as possible.
835 for (; BI != End; ++BI) {
836 // Just before the terminator instruction, insert instructions to
837 // feed PHI nodes in successor blocks.
838 if (isa<TerminatorInst>(BI))
839 if (!HandlePHINodesInSuccessorBlocksFast(LLVMBB, FastIS)) {
Dan Gohman07f111e2009-12-05 00:27:08 +0000840 ResetDebugLoc(SDB, FastIS);
Dan Gohman4344a5d2008-09-09 23:05:00 +0000841 if (EnableFastISelVerbose || EnableFastISelAbort) {
David Greene1a053232010-01-05 01:26:11 +0000842 dbgs() << "FastISel miss: ";
Dan Gohman293d5f82008-09-09 22:06:46 +0000843 BI->dump();
844 }
Daniel Dunbara279bc32009-09-20 02:20:51 +0000845 assert(!EnableFastISelAbort &&
Torok Edwinf3689232009-07-12 20:07:01 +0000846 "FastISel didn't handle a PHI in a successor");
Dan Gohmana43abd12008-09-29 21:55:50 +0000847 break;
Dan Gohmanf350b272008-08-23 02:25:05 +0000848 }
Dan Gohmana43abd12008-09-29 21:55:50 +0000849
Chris Lattner3990b122009-12-28 23:41:32 +0000850 SetDebugLoc(MDDbgKind, BI, SDB, FastIS, &MF);
Dan Gohman381ca552009-12-05 01:29:04 +0000851
Dan Gohmana43abd12008-09-29 21:55:50 +0000852 // First try normal tablegen-generated "fast" selection.
Dan Gohman07f111e2009-12-05 00:27:08 +0000853 if (FastIS->SelectInstruction(BI)) {
854 ResetDebugLoc(SDB, FastIS);
Dan Gohmana43abd12008-09-29 21:55:50 +0000855 continue;
Dan Gohman07f111e2009-12-05 00:27:08 +0000856 }
Dan Gohmana43abd12008-09-29 21:55:50 +0000857
Dan Gohman07f111e2009-12-05 00:27:08 +0000858 // Clear out the debug location so that it doesn't carry over to
859 // unrelated instructions.
860 ResetDebugLoc(SDB, FastIS);
Dan Gohmana43abd12008-09-29 21:55:50 +0000861
862 // Then handle certain instructions as single-LLVM-Instruction blocks.
863 if (isa<CallInst>(BI)) {
864 if (EnableFastISelVerbose || EnableFastISelAbort) {
David Greene1a053232010-01-05 01:26:11 +0000865 dbgs() << "FastISel missed call: ";
Dan Gohmana43abd12008-09-29 21:55:50 +0000866 BI->dump();
867 }
868
Benjamin Kramerf0127052010-01-05 13:12:22 +0000869 if (!BI->getType()->isVoidTy()) {
Dan Gohmana43abd12008-09-29 21:55:50 +0000870 unsigned &R = FuncInfo->ValueMap[BI];
871 if (!R)
872 R = FuncInfo->CreateRegForValue(BI);
873 }
874
Dan Gohmanb4afb132009-11-20 02:51:26 +0000875 bool HadTailCall = false;
Chris Lattner7896c9f2009-12-03 00:50:42 +0000876 SelectBasicBlock(LLVMBB, BI, llvm::next(BI), HadTailCall);
Dan Gohmanb4afb132009-11-20 02:51:26 +0000877
878 // If the call was emitted as a tail call, we're done with the block.
879 if (HadTailCall) {
880 BI = End;
881 break;
882 }
883
Dan Gohman241f4642008-10-04 00:56:36 +0000884 // If the instruction was codegen'd with multiple blocks,
885 // inform the FastISel object where to resume inserting.
886 FastIS->setCurrentBlock(BB);
Dan Gohmana43abd12008-09-29 21:55:50 +0000887 continue;
Dan Gohmanf350b272008-08-23 02:25:05 +0000888 }
Dan Gohmana43abd12008-09-29 21:55:50 +0000889
890 // Otherwise, give up on FastISel for the rest of the block.
891 // For now, be a little lenient about non-branch terminators.
892 if (!isa<TerminatorInst>(BI) || isa<BranchInst>(BI)) {
893 if (EnableFastISelVerbose || EnableFastISelAbort) {
David Greene1a053232010-01-05 01:26:11 +0000894 dbgs() << "FastISel miss: ";
Dan Gohmana43abd12008-09-29 21:55:50 +0000895 BI->dump();
896 }
897 if (EnableFastISelAbort)
898 // The "fast" selector couldn't handle something and bailed.
899 // For the purpose of debugging, just abort.
Torok Edwinc23197a2009-07-14 16:55:14 +0000900 llvm_unreachable("FastISel didn't select the entire block");
Dan Gohmana43abd12008-09-29 21:55:50 +0000901 }
902 break;
Dan Gohmanf350b272008-08-23 02:25:05 +0000903 }
904 }
905
Dan Gohmand2ff6472008-09-02 20:17:56 +0000906 // Run SelectionDAG instruction selection on the remainder of the block
907 // not handled by FastISel. If FastISel is not run, this is the entire
Dan Gohman3df24e62008-09-03 23:12:08 +0000908 // block.
Devang Patel390f3ac2009-04-16 01:33:10 +0000909 if (BI != End) {
Dan Gohmanb4afb132009-11-20 02:51:26 +0000910 bool HadTailCall;
911 SelectBasicBlock(LLVMBB, BI, End, HadTailCall);
Devang Patel390f3ac2009-04-16 01:33:10 +0000912 }
Dan Gohmanf350b272008-08-23 02:25:05 +0000913
Dan Gohman7c3234c2008-08-27 23:52:12 +0000914 FinishBasicBlock();
Evan Cheng39fd6e82008-08-07 00:43:25 +0000915 }
Dan Gohmana43abd12008-09-29 21:55:50 +0000916
917 delete FastIS;
Dan Gohman0e5f1302008-07-07 23:02:41 +0000918}
919
Dan Gohmanfed90b62008-07-28 21:51:04 +0000920void
Dan Gohman7c3234c2008-08-27 23:52:12 +0000921SelectionDAGISel::FinishBasicBlock() {
Dan Gohmanf350b272008-08-23 02:25:05 +0000922
David Greene1a053232010-01-05 01:26:11 +0000923 DEBUG(dbgs() << "Target-post-processed machine code:\n");
Dan Gohmanf350b272008-08-23 02:25:05 +0000924 DEBUG(BB->dump());
Nate Begemanf15485a2006-03-27 01:32:24 +0000925
David Greene1a053232010-01-05 01:26:11 +0000926 DEBUG(dbgs() << "Total amount of phi nodes to update: "
Dan Gohman2048b852009-11-23 18:04:58 +0000927 << SDB->PHINodesToUpdate.size() << "\n");
928 DEBUG(for (unsigned i = 0, e = SDB->PHINodesToUpdate.size(); i != e; ++i)
David Greene1a053232010-01-05 01:26:11 +0000929 dbgs() << "Node " << i << " : ("
Dan Gohman2048b852009-11-23 18:04:58 +0000930 << SDB->PHINodesToUpdate[i].first
931 << ", " << SDB->PHINodesToUpdate[i].second << ")\n");
Daniel Dunbara279bc32009-09-20 02:20:51 +0000932
Chris Lattnera33ef482005-03-30 01:10:47 +0000933 // Next, now that we know what the last MBB the LLVM BB expanded is, update
Chris Lattner1c08c712005-01-07 07:47:53 +0000934 // PHI nodes in successors.
Dan Gohman2048b852009-11-23 18:04:58 +0000935 if (SDB->SwitchCases.empty() &&
936 SDB->JTCases.empty() &&
937 SDB->BitTestCases.empty()) {
938 for (unsigned i = 0, e = SDB->PHINodesToUpdate.size(); i != e; ++i) {
939 MachineInstr *PHI = SDB->PHINodesToUpdate[i].first;
Nate Begemanf15485a2006-03-27 01:32:24 +0000940 assert(PHI->getOpcode() == TargetInstrInfo::PHI &&
941 "This is not a machine PHI node that we are updating!");
Dan Gohman2048b852009-11-23 18:04:58 +0000942 PHI->addOperand(MachineOperand::CreateReg(SDB->PHINodesToUpdate[i].second,
Chris Lattner9ce2e9d2007-12-30 00:57:42 +0000943 false));
944 PHI->addOperand(MachineOperand::CreateMBB(BB));
Nate Begemanf15485a2006-03-27 01:32:24 +0000945 }
Dan Gohman2048b852009-11-23 18:04:58 +0000946 SDB->PHINodesToUpdate.clear();
Nate Begemanf15485a2006-03-27 01:32:24 +0000947 return;
Chris Lattner1c08c712005-01-07 07:47:53 +0000948 }
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000949
Dan Gohman2048b852009-11-23 18:04:58 +0000950 for (unsigned i = 0, e = SDB->BitTestCases.size(); i != e; ++i) {
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000951 // Lower header first, if it wasn't already lowered
Dan Gohman2048b852009-11-23 18:04:58 +0000952 if (!SDB->BitTestCases[i].Emitted) {
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000953 // Set the current basic block to the mbb we wish to insert the code into
Dan Gohman2048b852009-11-23 18:04:58 +0000954 BB = SDB->BitTestCases[i].Parent;
955 SDB->setCurrentBasicBlock(BB);
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000956 // Emit the code
Dan Gohman2048b852009-11-23 18:04:58 +0000957 SDB->visitBitTestHeader(SDB->BitTestCases[i]);
958 CurDAG->setRoot(SDB->getRoot());
Dan Gohmanf350b272008-08-23 02:25:05 +0000959 CodeGenAndEmitDAG();
Dan Gohman2048b852009-11-23 18:04:58 +0000960 SDB->clear();
Daniel Dunbara279bc32009-09-20 02:20:51 +0000961 }
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000962
Dan Gohman2048b852009-11-23 18:04:58 +0000963 for (unsigned j = 0, ej = SDB->BitTestCases[i].Cases.size(); j != ej; ++j) {
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000964 // Set the current basic block to the mbb we wish to insert the code into
Dan Gohman2048b852009-11-23 18:04:58 +0000965 BB = SDB->BitTestCases[i].Cases[j].ThisBB;
966 SDB->setCurrentBasicBlock(BB);
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000967 // Emit the code
968 if (j+1 != ej)
Dan Gohman2048b852009-11-23 18:04:58 +0000969 SDB->visitBitTestCase(SDB->BitTestCases[i].Cases[j+1].ThisBB,
970 SDB->BitTestCases[i].Reg,
971 SDB->BitTestCases[i].Cases[j]);
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000972 else
Dan Gohman2048b852009-11-23 18:04:58 +0000973 SDB->visitBitTestCase(SDB->BitTestCases[i].Default,
974 SDB->BitTestCases[i].Reg,
975 SDB->BitTestCases[i].Cases[j]);
Daniel Dunbara279bc32009-09-20 02:20:51 +0000976
977
Dan Gohman2048b852009-11-23 18:04:58 +0000978 CurDAG->setRoot(SDB->getRoot());
Dan Gohmanf350b272008-08-23 02:25:05 +0000979 CodeGenAndEmitDAG();
Dan Gohman2048b852009-11-23 18:04:58 +0000980 SDB->clear();
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000981 }
982
983 // Update PHI Nodes
Dan Gohman2048b852009-11-23 18:04:58 +0000984 for (unsigned pi = 0, pe = SDB->PHINodesToUpdate.size(); pi != pe; ++pi) {
985 MachineInstr *PHI = SDB->PHINodesToUpdate[pi].first;
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000986 MachineBasicBlock *PHIBB = PHI->getParent();
987 assert(PHI->getOpcode() == TargetInstrInfo::PHI &&
988 "This is not a machine PHI node that we are updating!");
989 // This is "default" BB. We have two jumps to it. From "header" BB and
990 // from last "case" BB.
Dan Gohman2048b852009-11-23 18:04:58 +0000991 if (PHIBB == SDB->BitTestCases[i].Default) {
992 PHI->addOperand(MachineOperand::CreateReg(SDB->PHINodesToUpdate[pi].second,
Chris Lattner9ce2e9d2007-12-30 00:57:42 +0000993 false));
Dan Gohman2048b852009-11-23 18:04:58 +0000994 PHI->addOperand(MachineOperand::CreateMBB(SDB->BitTestCases[i].Parent));
995 PHI->addOperand(MachineOperand::CreateReg(SDB->PHINodesToUpdate[pi].second,
Chris Lattner9ce2e9d2007-12-30 00:57:42 +0000996 false));
Dan Gohman2048b852009-11-23 18:04:58 +0000997 PHI->addOperand(MachineOperand::CreateMBB(SDB->BitTestCases[i].Cases.
Chris Lattner9ce2e9d2007-12-30 00:57:42 +0000998 back().ThisBB));
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000999 }
1000 // One of "cases" BB.
Dan Gohman2048b852009-11-23 18:04:58 +00001001 for (unsigned j = 0, ej = SDB->BitTestCases[i].Cases.size();
Dan Gohman7c3234c2008-08-27 23:52:12 +00001002 j != ej; ++j) {
Dan Gohman2048b852009-11-23 18:04:58 +00001003 MachineBasicBlock* cBB = SDB->BitTestCases[i].Cases[j].ThisBB;
Anton Korobeynikov4198c582007-04-09 12:31:58 +00001004 if (cBB->succ_end() !=
1005 std::find(cBB->succ_begin(),cBB->succ_end(), PHIBB)) {
Dan Gohman2048b852009-11-23 18:04:58 +00001006 PHI->addOperand(MachineOperand::CreateReg(SDB->PHINodesToUpdate[pi].second,
Chris Lattner9ce2e9d2007-12-30 00:57:42 +00001007 false));
1008 PHI->addOperand(MachineOperand::CreateMBB(cBB));
Anton Korobeynikov4198c582007-04-09 12:31:58 +00001009 }
1010 }
1011 }
1012 }
Dan Gohman2048b852009-11-23 18:04:58 +00001013 SDB->BitTestCases.clear();
Anton Korobeynikov4198c582007-04-09 12:31:58 +00001014
Nate Begeman9453eea2006-04-23 06:26:20 +00001015 // If the JumpTable record is filled in, then we need to emit a jump table.
1016 // Updating the PHI nodes is tricky in this case, since we need to determine
1017 // whether the PHI is a successor of the range check MBB or the jump table MBB
Dan Gohman2048b852009-11-23 18:04:58 +00001018 for (unsigned i = 0, e = SDB->JTCases.size(); i != e; ++i) {
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +00001019 // Lower header first, if it wasn't already lowered
Dan Gohman2048b852009-11-23 18:04:58 +00001020 if (!SDB->JTCases[i].first.Emitted) {
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +00001021 // Set the current basic block to the mbb we wish to insert the code into
Dan Gohman2048b852009-11-23 18:04:58 +00001022 BB = SDB->JTCases[i].first.HeaderBB;
1023 SDB->setCurrentBasicBlock(BB);
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +00001024 // Emit the code
Dan Gohman2048b852009-11-23 18:04:58 +00001025 SDB->visitJumpTableHeader(SDB->JTCases[i].second, SDB->JTCases[i].first);
1026 CurDAG->setRoot(SDB->getRoot());
Dan Gohmanf350b272008-08-23 02:25:05 +00001027 CodeGenAndEmitDAG();
Dan Gohman2048b852009-11-23 18:04:58 +00001028 SDB->clear();
Anton Korobeynikov4198c582007-04-09 12:31:58 +00001029 }
Daniel Dunbara279bc32009-09-20 02:20:51 +00001030
Nate Begeman37efe672006-04-22 18:53:45 +00001031 // Set the current basic block to the mbb we wish to insert the code into
Dan Gohman2048b852009-11-23 18:04:58 +00001032 BB = SDB->JTCases[i].second.MBB;
1033 SDB->setCurrentBasicBlock(BB);
Nate Begeman37efe672006-04-22 18:53:45 +00001034 // Emit the code
Dan Gohman2048b852009-11-23 18:04:58 +00001035 SDB->visitJumpTable(SDB->JTCases[i].second);
1036 CurDAG->setRoot(SDB->getRoot());
Dan Gohmanf350b272008-08-23 02:25:05 +00001037 CodeGenAndEmitDAG();
Dan Gohman2048b852009-11-23 18:04:58 +00001038 SDB->clear();
Daniel Dunbara279bc32009-09-20 02:20:51 +00001039
Nate Begeman37efe672006-04-22 18:53:45 +00001040 // Update PHI Nodes
Dan Gohman2048b852009-11-23 18:04:58 +00001041 for (unsigned pi = 0, pe = SDB->PHINodesToUpdate.size(); pi != pe; ++pi) {
1042 MachineInstr *PHI = SDB->PHINodesToUpdate[pi].first;
Nate Begeman37efe672006-04-22 18:53:45 +00001043 MachineBasicBlock *PHIBB = PHI->getParent();
1044 assert(PHI->getOpcode() == TargetInstrInfo::PHI &&
1045 "This is not a machine PHI node that we are updating!");
Anton Korobeynikov4198c582007-04-09 12:31:58 +00001046 // "default" BB. We can go there only from header BB.
Dan Gohman2048b852009-11-23 18:04:58 +00001047 if (PHIBB == SDB->JTCases[i].second.Default) {
Evan Chengce319102009-09-19 09:51:03 +00001048 PHI->addOperand
Dan Gohman2048b852009-11-23 18:04:58 +00001049 (MachineOperand::CreateReg(SDB->PHINodesToUpdate[pi].second, false));
Evan Chengce319102009-09-19 09:51:03 +00001050 PHI->addOperand
Dan Gohman2048b852009-11-23 18:04:58 +00001051 (MachineOperand::CreateMBB(SDB->JTCases[i].first.HeaderBB));
Nate Begemanf4360a42006-05-03 03:48:02 +00001052 }
Anton Korobeynikov4198c582007-04-09 12:31:58 +00001053 // JT BB. Just iterate over successors here
Nate Begemanf4360a42006-05-03 03:48:02 +00001054 if (BB->succ_end() != std::find(BB->succ_begin(),BB->succ_end(), PHIBB)) {
Evan Chengce319102009-09-19 09:51:03 +00001055 PHI->addOperand
Dan Gohman2048b852009-11-23 18:04:58 +00001056 (MachineOperand::CreateReg(SDB->PHINodesToUpdate[pi].second, false));
Chris Lattner9ce2e9d2007-12-30 00:57:42 +00001057 PHI->addOperand(MachineOperand::CreateMBB(BB));
Nate Begeman37efe672006-04-22 18:53:45 +00001058 }
1059 }
Nate Begeman37efe672006-04-22 18:53:45 +00001060 }
Dan Gohman2048b852009-11-23 18:04:58 +00001061 SDB->JTCases.clear();
Daniel Dunbara279bc32009-09-20 02:20:51 +00001062
Chris Lattnerb2e806e2006-10-22 23:00:53 +00001063 // If the switch block involved a branch to one of the actual successors, we
1064 // need to update PHI nodes in that block.
Dan Gohman2048b852009-11-23 18:04:58 +00001065 for (unsigned i = 0, e = SDB->PHINodesToUpdate.size(); i != e; ++i) {
1066 MachineInstr *PHI = SDB->PHINodesToUpdate[i].first;
Chris Lattnerb2e806e2006-10-22 23:00:53 +00001067 assert(PHI->getOpcode() == TargetInstrInfo::PHI &&
1068 "This is not a machine PHI node that we are updating!");
1069 if (BB->isSuccessor(PHI->getParent())) {
Dan Gohman2048b852009-11-23 18:04:58 +00001070 PHI->addOperand(MachineOperand::CreateReg(SDB->PHINodesToUpdate[i].second,
Chris Lattner9ce2e9d2007-12-30 00:57:42 +00001071 false));
1072 PHI->addOperand(MachineOperand::CreateMBB(BB));
Chris Lattnerb2e806e2006-10-22 23:00:53 +00001073 }
1074 }
Daniel Dunbara279bc32009-09-20 02:20:51 +00001075
Nate Begemanf15485a2006-03-27 01:32:24 +00001076 // If we generated any switch lowering information, build and codegen any
1077 // additional DAGs necessary.
Dan Gohman2048b852009-11-23 18:04:58 +00001078 for (unsigned i = 0, e = SDB->SwitchCases.size(); i != e; ++i) {
Nate Begemanf15485a2006-03-27 01:32:24 +00001079 // Set the current basic block to the mbb we wish to insert the code into
Dan Gohman2048b852009-11-23 18:04:58 +00001080 MachineBasicBlock *ThisBB = BB = SDB->SwitchCases[i].ThisBB;
1081 SDB->setCurrentBasicBlock(BB);
Daniel Dunbara279bc32009-09-20 02:20:51 +00001082
Nate Begemanf15485a2006-03-27 01:32:24 +00001083 // Emit the code
Dan Gohman2048b852009-11-23 18:04:58 +00001084 SDB->visitSwitchCase(SDB->SwitchCases[i]);
1085 CurDAG->setRoot(SDB->getRoot());
Dan Gohmanf350b272008-08-23 02:25:05 +00001086 CodeGenAndEmitDAG();
Daniel Dunbara279bc32009-09-20 02:20:51 +00001087
Chris Lattnerd5e93c02006-09-07 01:59:34 +00001088 // Handle any PHI nodes in successors of this chunk, as if we were coming
1089 // from the original BB before switch expansion. Note that PHI nodes can
1090 // occur multiple times in PHINodesToUpdate. We have to be very careful to
1091 // handle them the right number of times.
Dan Gohman2048b852009-11-23 18:04:58 +00001092 while ((BB = SDB->SwitchCases[i].TrueBB)) { // Handle LHS and RHS.
Evan Chengfb2e7522009-09-18 21:02:19 +00001093 // If new BB's are created during scheduling, the edges may have been
Evan Chengce319102009-09-19 09:51:03 +00001094 // updated. That is, the edge from ThisBB to BB may have been split and
1095 // BB's predecessor is now another block.
Evan Chengfb2e7522009-09-18 21:02:19 +00001096 DenseMap<MachineBasicBlock*, MachineBasicBlock*>::iterator EI =
Dan Gohman2048b852009-11-23 18:04:58 +00001097 SDB->EdgeMapping.find(BB);
1098 if (EI != SDB->EdgeMapping.end())
Evan Chengfb2e7522009-09-18 21:02:19 +00001099 ThisBB = EI->second;
Chris Lattnerd5e93c02006-09-07 01:59:34 +00001100 for (MachineBasicBlock::iterator Phi = BB->begin();
1101 Phi != BB->end() && Phi->getOpcode() == TargetInstrInfo::PHI; ++Phi){
1102 // This value for this PHI node is recorded in PHINodesToUpdate, get it.
1103 for (unsigned pn = 0; ; ++pn) {
Dan Gohman2048b852009-11-23 18:04:58 +00001104 assert(pn != SDB->PHINodesToUpdate.size() &&
Dan Gohman7c3234c2008-08-27 23:52:12 +00001105 "Didn't find PHI entry!");
Dan Gohman2048b852009-11-23 18:04:58 +00001106 if (SDB->PHINodesToUpdate[pn].first == Phi) {
1107 Phi->addOperand(MachineOperand::CreateReg(SDB->PHINodesToUpdate[pn].
Evan Cheng8be58a12009-09-18 08:26:06 +00001108 second, false));
Evan Chengfb2e7522009-09-18 21:02:19 +00001109 Phi->addOperand(MachineOperand::CreateMBB(ThisBB));
Chris Lattnerd5e93c02006-09-07 01:59:34 +00001110 break;
Evan Cheng8be58a12009-09-18 08:26:06 +00001111 }
Chris Lattnerd5e93c02006-09-07 01:59:34 +00001112 }
Nate Begemanf15485a2006-03-27 01:32:24 +00001113 }
Daniel Dunbara279bc32009-09-20 02:20:51 +00001114
Chris Lattnerd5e93c02006-09-07 01:59:34 +00001115 // Don't process RHS if same block as LHS.
Dan Gohman2048b852009-11-23 18:04:58 +00001116 if (BB == SDB->SwitchCases[i].FalseBB)
1117 SDB->SwitchCases[i].FalseBB = 0;
Daniel Dunbara279bc32009-09-20 02:20:51 +00001118
Chris Lattnerd5e93c02006-09-07 01:59:34 +00001119 // If we haven't handled the RHS, do so now. Otherwise, we're done.
Dan Gohman2048b852009-11-23 18:04:58 +00001120 SDB->SwitchCases[i].TrueBB = SDB->SwitchCases[i].FalseBB;
1121 SDB->SwitchCases[i].FalseBB = 0;
Nate Begemanf15485a2006-03-27 01:32:24 +00001122 }
Dan Gohman2048b852009-11-23 18:04:58 +00001123 assert(SDB->SwitchCases[i].TrueBB == 0 && SDB->SwitchCases[i].FalseBB == 0);
1124 SDB->clear();
Chris Lattnera33ef482005-03-30 01:10:47 +00001125 }
Dan Gohman2048b852009-11-23 18:04:58 +00001126 SDB->SwitchCases.clear();
Dan Gohman7c3234c2008-08-27 23:52:12 +00001127
Dan Gohman2048b852009-11-23 18:04:58 +00001128 SDB->PHINodesToUpdate.clear();
Chris Lattner1c08c712005-01-07 07:47:53 +00001129}
Evan Chenga9c20912006-01-21 02:32:06 +00001130
Jim Laskey13ec7022006-08-01 14:21:23 +00001131
Dan Gohman0a3776d2009-02-06 18:26:51 +00001132/// Create the scheduler. If a specific scheduler was specified
1133/// via the SchedulerRegistry, use it, otherwise select the
1134/// one preferred by the target.
Dan Gohman5e843682008-07-14 18:19:29 +00001135///
Dan Gohman47ac0f02009-02-11 04:27:20 +00001136ScheduleDAGSDNodes *SelectionDAGISel::CreateScheduler() {
Jim Laskeyeb577ba2006-08-02 12:30:23 +00001137 RegisterScheduler::FunctionPassCtor Ctor = RegisterScheduler::getDefault();
Daniel Dunbara279bc32009-09-20 02:20:51 +00001138
Jim Laskey13ec7022006-08-01 14:21:23 +00001139 if (!Ctor) {
Jim Laskeyeb577ba2006-08-02 12:30:23 +00001140 Ctor = ISHeuristic;
Jim Laskey9373beb2006-08-01 19:14:14 +00001141 RegisterScheduler::setDefault(Ctor);
Evan Cheng4ef10862006-01-23 07:01:07 +00001142 }
Daniel Dunbara279bc32009-09-20 02:20:51 +00001143
Bill Wendlingbe8cc2a2009-04-29 00:15:41 +00001144 return Ctor(this, OptLevel);
Evan Chenga9c20912006-01-21 02:32:06 +00001145}
Chris Lattner0e43f2b2006-02-24 02:13:54 +00001146
Dan Gohmanfc54c552009-01-15 22:18:12 +00001147ScheduleHazardRecognizer *SelectionDAGISel::CreateTargetHazardRecognizer() {
1148 return new ScheduleHazardRecognizer();
Jim Laskey9ff542f2006-08-01 18:29:48 +00001149}
1150
Chris Lattner75548062006-10-11 03:58:02 +00001151//===----------------------------------------------------------------------===//
1152// Helper functions used by the generated instruction selector.
1153//===----------------------------------------------------------------------===//
1154// Calls to these methods are generated by tblgen.
1155
1156/// CheckAndMask - The isel is trying to match something like (and X, 255). If
1157/// the dag combiner simplified the 255, we still want to match. RHS is the
1158/// actual value in the DAG on the RHS of an AND, and DesiredMaskS is the value
1159/// specified in the .td file (e.g. 255).
Daniel Dunbara279bc32009-09-20 02:20:51 +00001160bool SelectionDAGISel::CheckAndMask(SDValue LHS, ConstantSDNode *RHS,
Dan Gohmandc9b3d02007-07-24 23:00:27 +00001161 int64_t DesiredMaskS) const {
Dan Gohman2e68b6f2008-02-25 21:11:39 +00001162 const APInt &ActualMask = RHS->getAPIntValue();
1163 const APInt &DesiredMask = APInt(LHS.getValueSizeInBits(), DesiredMaskS);
Daniel Dunbara279bc32009-09-20 02:20:51 +00001164
Chris Lattner75548062006-10-11 03:58:02 +00001165 // If the actual mask exactly matches, success!
1166 if (ActualMask == DesiredMask)
1167 return true;
Daniel Dunbara279bc32009-09-20 02:20:51 +00001168
Chris Lattner75548062006-10-11 03:58:02 +00001169 // If the actual AND mask is allowing unallowed bits, this doesn't match.
Dan Gohman2e68b6f2008-02-25 21:11:39 +00001170 if (ActualMask.intersects(~DesiredMask))
Chris Lattner75548062006-10-11 03:58:02 +00001171 return false;
Daniel Dunbara279bc32009-09-20 02:20:51 +00001172
Chris Lattner75548062006-10-11 03:58:02 +00001173 // Otherwise, the DAG Combiner may have proven that the value coming in is
1174 // either already zero or is not demanded. Check for known zero input bits.
Dan Gohman2e68b6f2008-02-25 21:11:39 +00001175 APInt NeededMask = DesiredMask & ~ActualMask;
Dan Gohmanea859be2007-06-22 14:59:07 +00001176 if (CurDAG->MaskedValueIsZero(LHS, NeededMask))
Chris Lattner75548062006-10-11 03:58:02 +00001177 return true;
Daniel Dunbara279bc32009-09-20 02:20:51 +00001178
Chris Lattner75548062006-10-11 03:58:02 +00001179 // TODO: check to see if missing bits are just not demanded.
1180
1181 // Otherwise, this pattern doesn't match.
1182 return false;
1183}
1184
1185/// CheckOrMask - The isel is trying to match something like (or X, 255). If
1186/// the dag combiner simplified the 255, we still want to match. RHS is the
1187/// actual value in the DAG on the RHS of an OR, and DesiredMaskS is the value
1188/// specified in the .td file (e.g. 255).
Daniel Dunbara279bc32009-09-20 02:20:51 +00001189bool SelectionDAGISel::CheckOrMask(SDValue LHS, ConstantSDNode *RHS,
Dan Gohman2e68b6f2008-02-25 21:11:39 +00001190 int64_t DesiredMaskS) const {
1191 const APInt &ActualMask = RHS->getAPIntValue();
1192 const APInt &DesiredMask = APInt(LHS.getValueSizeInBits(), DesiredMaskS);
Daniel Dunbara279bc32009-09-20 02:20:51 +00001193
Chris Lattner75548062006-10-11 03:58:02 +00001194 // If the actual mask exactly matches, success!
1195 if (ActualMask == DesiredMask)
1196 return true;
Daniel Dunbara279bc32009-09-20 02:20:51 +00001197
Chris Lattner75548062006-10-11 03:58:02 +00001198 // If the actual AND mask is allowing unallowed bits, this doesn't match.
Dan Gohman2e68b6f2008-02-25 21:11:39 +00001199 if (ActualMask.intersects(~DesiredMask))
Chris Lattner75548062006-10-11 03:58:02 +00001200 return false;
Daniel Dunbara279bc32009-09-20 02:20:51 +00001201
Chris Lattner75548062006-10-11 03:58:02 +00001202 // Otherwise, the DAG Combiner may have proven that the value coming in is
1203 // either already zero or is not demanded. Check for known zero input bits.
Dan Gohman2e68b6f2008-02-25 21:11:39 +00001204 APInt NeededMask = DesiredMask & ~ActualMask;
Daniel Dunbara279bc32009-09-20 02:20:51 +00001205
Dan Gohman2e68b6f2008-02-25 21:11:39 +00001206 APInt KnownZero, KnownOne;
Dan Gohmanea859be2007-06-22 14:59:07 +00001207 CurDAG->ComputeMaskedBits(LHS, NeededMask, KnownZero, KnownOne);
Daniel Dunbara279bc32009-09-20 02:20:51 +00001208
Chris Lattner75548062006-10-11 03:58:02 +00001209 // If all the missing bits in the or are already known to be set, match!
1210 if ((NeededMask & KnownOne) == NeededMask)
1211 return true;
Daniel Dunbara279bc32009-09-20 02:20:51 +00001212
Chris Lattner75548062006-10-11 03:58:02 +00001213 // TODO: check to see if missing bits are just not demanded.
Daniel Dunbara279bc32009-09-20 02:20:51 +00001214
Chris Lattner75548062006-10-11 03:58:02 +00001215 // Otherwise, this pattern doesn't match.
1216 return false;
1217}
1218
Jim Laskey9ff542f2006-08-01 18:29:48 +00001219
Chris Lattner0e43f2b2006-02-24 02:13:54 +00001220/// SelectInlineAsmMemoryOperands - Calls to this are automatically generated
1221/// by tblgen. Others should not call it.
1222void SelectionDAGISel::
Dan Gohmanf350b272008-08-23 02:25:05 +00001223SelectInlineAsmMemoryOperands(std::vector<SDValue> &Ops) {
Dan Gohman475871a2008-07-27 21:46:04 +00001224 std::vector<SDValue> InOps;
Chris Lattner0e43f2b2006-02-24 02:13:54 +00001225 std::swap(InOps, Ops);
1226
1227 Ops.push_back(InOps[0]); // input chain.
1228 Ops.push_back(InOps[1]); // input asm string.
1229
Chris Lattner0e43f2b2006-02-24 02:13:54 +00001230 unsigned i = 2, e = InOps.size();
Owen Anderson825b72b2009-08-11 20:47:22 +00001231 if (InOps[e-1].getValueType() == MVT::Flag)
Chris Lattner0e43f2b2006-02-24 02:13:54 +00001232 --e; // Don't process a flag operand if it is here.
Daniel Dunbara279bc32009-09-20 02:20:51 +00001233
Chris Lattner0e43f2b2006-02-24 02:13:54 +00001234 while (i != e) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001235 unsigned Flags = cast<ConstantSDNode>(InOps[i])->getZExtValue();
Dale Johannesen86b49f82008-09-24 01:07:17 +00001236 if ((Flags & 7) != 4 /*MEM*/) {
Chris Lattner0e43f2b2006-02-24 02:13:54 +00001237 // Just skip over this operand, copying the operands verbatim.
Evan Cheng697cbbf2009-03-20 18:03:34 +00001238 Ops.insert(Ops.end(), InOps.begin()+i,
1239 InOps.begin()+i+InlineAsm::getNumOperandRegisters(Flags) + 1);
1240 i += InlineAsm::getNumOperandRegisters(Flags) + 1;
Chris Lattner0e43f2b2006-02-24 02:13:54 +00001241 } else {
Evan Cheng697cbbf2009-03-20 18:03:34 +00001242 assert(InlineAsm::getNumOperandRegisters(Flags) == 1 &&
1243 "Memory operand with multiple values?");
Chris Lattner0e43f2b2006-02-24 02:13:54 +00001244 // Otherwise, this is a memory operand. Ask the target to select it.
Dan Gohman475871a2008-07-27 21:46:04 +00001245 std::vector<SDValue> SelOps;
Dan Gohmanf350b272008-08-23 02:25:05 +00001246 if (SelectInlineAsmMemoryOperand(InOps[i+1], 'm', SelOps)) {
Torok Edwin7d696d82009-07-11 13:10:19 +00001247 llvm_report_error("Could not match memory address. Inline asm"
1248 " failure!");
Chris Lattner0e43f2b2006-02-24 02:13:54 +00001249 }
Daniel Dunbara279bc32009-09-20 02:20:51 +00001250
Chris Lattner0e43f2b2006-02-24 02:13:54 +00001251 // Add this to the output node.
Dale Johannesen86b49f82008-09-24 01:07:17 +00001252 Ops.push_back(CurDAG->getTargetConstant(4/*MEM*/ | (SelOps.size()<< 3),
Dale Johannesen99499332009-12-23 07:32:51 +00001253 MVT::i32));
Chris Lattner0e43f2b2006-02-24 02:13:54 +00001254 Ops.insert(Ops.end(), SelOps.begin(), SelOps.end());
1255 i += 2;
1256 }
1257 }
Daniel Dunbara279bc32009-09-20 02:20:51 +00001258
Chris Lattner0e43f2b2006-02-24 02:13:54 +00001259 // Add the flag input back if present.
1260 if (e != InOps.size())
1261 Ops.push_back(InOps.back());
1262}
Devang Patel794fd752007-05-01 21:15:47 +00001263
Owen Andersone50ed302009-08-10 22:56:29 +00001264/// findFlagUse - Return use of EVT::Flag value produced by the specified
Anton Korobeynikovc1c6ef82009-05-08 18:51:58 +00001265/// SDNode.
1266///
1267static SDNode *findFlagUse(SDNode *N) {
1268 unsigned FlagResNo = N->getNumValues()-1;
1269 for (SDNode::use_iterator I = N->use_begin(), E = N->use_end(); I != E; ++I) {
1270 SDUse &Use = I.getUse();
1271 if (Use.getResNo() == FlagResNo)
1272 return Use.getUser();
1273 }
1274 return NULL;
1275}
1276
1277/// findNonImmUse - Return true if "Use" is a non-immediate use of "Def".
1278/// This function recursively traverses up the operand chain, ignoring
1279/// certain nodes.
1280static bool findNonImmUse(SDNode *Use, SDNode* Def, SDNode *ImmedUse,
1281 SDNode *Root,
1282 SmallPtrSet<SDNode*, 16> &Visited) {
1283 if (Use->getNodeId() < Def->getNodeId() ||
1284 !Visited.insert(Use))
1285 return false;
1286
1287 for (unsigned i = 0, e = Use->getNumOperands(); i != e; ++i) {
1288 SDNode *N = Use->getOperand(i).getNode();
1289 if (N == Def) {
1290 if (Use == ImmedUse || Use == Root)
1291 continue; // We are not looking for immediate use.
1292 assert(N != Root);
1293 return true;
1294 }
1295
1296 // Traverse up the operand chain.
1297 if (findNonImmUse(N, Def, ImmedUse, Root, Visited))
1298 return true;
1299 }
1300 return false;
1301}
1302
1303/// isNonImmUse - Start searching from Root up the DAG to check is Def can
1304/// be reached. Return true if that's the case. However, ignore direct uses
1305/// by ImmedUse (which would be U in the example illustrated in
1306/// IsLegalAndProfitableToFold) and by Root (which can happen in the store
1307/// case).
1308/// FIXME: to be really generic, we should allow direct use by any node
1309/// that is being folded. But realisticly since we only fold loads which
1310/// have one non-chain use, we only need to watch out for load/op/store
1311/// and load/op/cmp case where the root (store / cmp) may reach the load via
1312/// its chain operand.
1313static inline bool isNonImmUse(SDNode *Root, SDNode *Def, SDNode *ImmedUse) {
1314 SmallPtrSet<SDNode*, 16> Visited;
1315 return findNonImmUse(Root, Def, ImmedUse, Root, Visited);
1316}
1317
1318/// IsLegalAndProfitableToFold - Returns true if the specific operand node N of
1319/// U can be folded during instruction selection that starts at Root and
1320/// folding N is profitable.
1321bool SelectionDAGISel::IsLegalAndProfitableToFold(SDNode *N, SDNode *U,
1322 SDNode *Root) const {
1323 if (OptLevel == CodeGenOpt::None) return false;
1324
1325 // If Root use can somehow reach N through a path that that doesn't contain
1326 // U then folding N would create a cycle. e.g. In the following
1327 // diagram, Root can reach N through X. If N is folded into into Root, then
1328 // X is both a predecessor and a successor of U.
1329 //
1330 // [N*] //
1331 // ^ ^ //
1332 // / \ //
1333 // [U*] [X]? //
1334 // ^ ^ //
1335 // \ / //
1336 // \ / //
1337 // [Root*] //
1338 //
1339 // * indicates nodes to be folded together.
1340 //
1341 // If Root produces a flag, then it gets (even more) interesting. Since it
1342 // will be "glued" together with its flag use in the scheduler, we need to
1343 // check if it might reach N.
1344 //
1345 // [N*] //
1346 // ^ ^ //
1347 // / \ //
1348 // [U*] [X]? //
1349 // ^ ^ //
1350 // \ \ //
1351 // \ | //
1352 // [Root*] | //
1353 // ^ | //
1354 // f | //
1355 // | / //
1356 // [Y] / //
1357 // ^ / //
1358 // f / //
1359 // | / //
1360 // [FU] //
1361 //
1362 // If FU (flag use) indirectly reaches N (the load), and Root folds N
1363 // (call it Fold), then X is a predecessor of FU and a successor of
1364 // Fold. But since Fold and FU are flagged together, this will create
1365 // a cycle in the scheduling graph.
1366
Owen Andersone50ed302009-08-10 22:56:29 +00001367 EVT VT = Root->getValueType(Root->getNumValues()-1);
Owen Anderson825b72b2009-08-11 20:47:22 +00001368 while (VT == MVT::Flag) {
Anton Korobeynikovc1c6ef82009-05-08 18:51:58 +00001369 SDNode *FU = findFlagUse(Root);
1370 if (FU == NULL)
1371 break;
1372 Root = FU;
1373 VT = Root->getValueType(Root->getNumValues()-1);
1374 }
1375
1376 return !isNonImmUse(Root, N, U);
1377}
1378
Dan Gohmaneeb3a002010-01-05 01:24:18 +00001379SDNode *SelectionDAGISel::Select_INLINEASM(SDNode *N) {
1380 std::vector<SDValue> Ops(N->op_begin(), N->op_end());
Dan Gohmane1f188f2009-10-29 22:30:23 +00001381 SelectInlineAsmMemoryOperands(Ops);
1382
1383 std::vector<EVT> VTs;
1384 VTs.push_back(MVT::Other);
1385 VTs.push_back(MVT::Flag);
Dan Gohmaneeb3a002010-01-05 01:24:18 +00001386 SDValue New = CurDAG->getNode(ISD::INLINEASM, N->getDebugLoc(),
Dan Gohmane1f188f2009-10-29 22:30:23 +00001387 VTs, &Ops[0], Ops.size());
1388 return New.getNode();
1389}
1390
Dan Gohmaneeb3a002010-01-05 01:24:18 +00001391SDNode *SelectionDAGISel::Select_UNDEF(SDNode *N) {
1392 return CurDAG->SelectNodeTo(N, TargetInstrInfo::IMPLICIT_DEF,
1393 N->getValueType(0));
Dan Gohmane1f188f2009-10-29 22:30:23 +00001394}
1395
Dan Gohmaneeb3a002010-01-05 01:24:18 +00001396SDNode *SelectionDAGISel::Select_EH_LABEL(SDNode *N) {
1397 SDValue Chain = N->getOperand(0);
Dan Gohmane1f188f2009-10-29 22:30:23 +00001398 unsigned C = cast<LabelSDNode>(N)->getLabelID();
1399 SDValue Tmp = CurDAG->getTargetConstant(C, MVT::i32);
Dan Gohmaneeb3a002010-01-05 01:24:18 +00001400 return CurDAG->SelectNodeTo(N, TargetInstrInfo::EH_LABEL,
Dan Gohmane1f188f2009-10-29 22:30:23 +00001401 MVT::Other, Tmp, Chain);
1402}
1403
Dan Gohmaneeb3a002010-01-05 01:24:18 +00001404void SelectionDAGISel::CannotYetSelect(SDNode *N) {
Dan Gohmane1f188f2009-10-29 22:30:23 +00001405 std::string msg;
1406 raw_string_ostream Msg(msg);
1407 Msg << "Cannot yet select: ";
Dan Gohmaneeb3a002010-01-05 01:24:18 +00001408 N->print(Msg, CurDAG);
Dan Gohmane1f188f2009-10-29 22:30:23 +00001409 llvm_report_error(Msg.str());
1410}
1411
Dan Gohmaneeb3a002010-01-05 01:24:18 +00001412void SelectionDAGISel::CannotYetSelectIntrinsic(SDNode *N) {
David Greene1a053232010-01-05 01:26:11 +00001413 dbgs() << "Cannot yet select: ";
Dan Gohmane1f188f2009-10-29 22:30:23 +00001414 unsigned iid =
Dan Gohmaneeb3a002010-01-05 01:24:18 +00001415 cast<ConstantSDNode>(N->getOperand(N->getOperand(0).getValueType() == MVT::Other))->getZExtValue();
Dan Gohmane1f188f2009-10-29 22:30:23 +00001416 if (iid < Intrinsic::num_intrinsics)
1417 llvm_report_error("Cannot yet select: intrinsic %" + Intrinsic::getName((Intrinsic::ID)iid));
1418 else if (const TargetIntrinsicInfo *tii = TM.getIntrinsicInfo())
1419 llvm_report_error(Twine("Cannot yet select: target intrinsic %") +
1420 tii->getName(iid));
1421}
Anton Korobeynikovc1c6ef82009-05-08 18:51:58 +00001422
Devang Patel19974732007-05-03 01:11:54 +00001423char SelectionDAGISel::ID = 0;