blob: 7e871a737b46da42822ddce3013429f8d1a9603b [file] [log] [blame]
Andrew Trick96f678f2012-01-13 06:30:30 +00001//===- MachineScheduler.cpp - Machine Instruction Scheduler ---------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// MachineScheduler schedules machine instructions after phi elimination. It
11// preserves LiveIntervals so it can be invoked before register allocation.
12//
13//===----------------------------------------------------------------------===//
14
15#define DEBUG_TYPE "misched"
16
Andrew Trick86b7e2a2012-04-24 20:36:19 +000017#include "RegisterClassInfo.h"
Andrew Trick006e1ab2012-04-24 17:56:43 +000018#include "RegisterPressure.h"
Andrew Trick96f678f2012-01-13 06:30:30 +000019#include "llvm/CodeGen/LiveIntervalAnalysis.h"
Andrew Trickc174eaf2012-03-08 01:41:12 +000020#include "llvm/CodeGen/MachineScheduler.h"
Andrew Trick96f678f2012-01-13 06:30:30 +000021#include "llvm/CodeGen/Passes.h"
Andrew Tricked395c82012-03-07 23:01:06 +000022#include "llvm/CodeGen/ScheduleDAGInstrs.h"
Andrew Trick96f678f2012-01-13 06:30:30 +000023#include "llvm/Analysis/AliasAnalysis.h"
Andrew Tricke9ef4ed2012-01-14 02:17:09 +000024#include "llvm/Target/TargetInstrInfo.h"
Andrew Trick96f678f2012-01-13 06:30:30 +000025#include "llvm/Support/CommandLine.h"
26#include "llvm/Support/Debug.h"
27#include "llvm/Support/ErrorHandling.h"
28#include "llvm/Support/raw_ostream.h"
29#include "llvm/ADT/OwningPtr.h"
Andrew Trick17d35e52012-03-14 04:00:41 +000030#include "llvm/ADT/PriorityQueue.h"
Andrew Trick96f678f2012-01-13 06:30:30 +000031
Andrew Trickc6cf11b2012-01-17 06:55:07 +000032#include <queue>
33
Andrew Trick96f678f2012-01-13 06:30:30 +000034using namespace llvm;
35
Andrew Trick17d35e52012-03-14 04:00:41 +000036static cl::opt<bool> ForceTopDown("misched-topdown", cl::Hidden,
37 cl::desc("Force top-down list scheduling"));
38static cl::opt<bool> ForceBottomUp("misched-bottomup", cl::Hidden,
39 cl::desc("Force bottom-up list scheduling"));
40
Andrew Trick0df7f882012-03-07 00:18:25 +000041#ifndef NDEBUG
42static cl::opt<bool> ViewMISchedDAGs("view-misched-dags", cl::Hidden,
43 cl::desc("Pop up a window to show MISched dags after they are processed"));
Lang Hames23f1cbb2012-03-19 18:38:38 +000044
45static cl::opt<unsigned> MISchedCutoff("misched-cutoff", cl::Hidden,
46 cl::desc("Stop scheduling after N instructions"), cl::init(~0U));
Andrew Trick0df7f882012-03-07 00:18:25 +000047#else
48static bool ViewMISchedDAGs = false;
49#endif // NDEBUG
50
Andrew Trick5edf2f02012-01-14 02:17:06 +000051//===----------------------------------------------------------------------===//
52// Machine Instruction Scheduling Pass and Registry
53//===----------------------------------------------------------------------===//
54
Andrew Trick86b7e2a2012-04-24 20:36:19 +000055MachineSchedContext::MachineSchedContext():
56 MF(0), MLI(0), MDT(0), PassConfig(0), AA(0), LIS(0) {
57 RegClassInfo = new RegisterClassInfo();
58}
59
60MachineSchedContext::~MachineSchedContext() {
61 delete RegClassInfo;
62}
63
Andrew Trick96f678f2012-01-13 06:30:30 +000064namespace {
Andrew Trick42b7a712012-01-17 06:55:03 +000065/// MachineScheduler runs after coalescing and before register allocation.
Andrew Trickc174eaf2012-03-08 01:41:12 +000066class MachineScheduler : public MachineSchedContext,
67 public MachineFunctionPass {
Andrew Trick96f678f2012-01-13 06:30:30 +000068public:
Andrew Trick42b7a712012-01-17 06:55:03 +000069 MachineScheduler();
Andrew Trick96f678f2012-01-13 06:30:30 +000070
71 virtual void getAnalysisUsage(AnalysisUsage &AU) const;
72
73 virtual void releaseMemory() {}
74
75 virtual bool runOnMachineFunction(MachineFunction&);
76
77 virtual void print(raw_ostream &O, const Module* = 0) const;
78
79 static char ID; // Class identification, replacement for typeinfo
80};
81} // namespace
82
Andrew Trick42b7a712012-01-17 06:55:03 +000083char MachineScheduler::ID = 0;
Andrew Trick96f678f2012-01-13 06:30:30 +000084
Andrew Trick42b7a712012-01-17 06:55:03 +000085char &llvm::MachineSchedulerID = MachineScheduler::ID;
Andrew Trick96f678f2012-01-13 06:30:30 +000086
Andrew Trick42b7a712012-01-17 06:55:03 +000087INITIALIZE_PASS_BEGIN(MachineScheduler, "misched",
Andrew Trick96f678f2012-01-13 06:30:30 +000088 "Machine Instruction Scheduler", false, false)
89INITIALIZE_AG_DEPENDENCY(AliasAnalysis)
90INITIALIZE_PASS_DEPENDENCY(SlotIndexes)
91INITIALIZE_PASS_DEPENDENCY(LiveIntervals)
Andrew Trick42b7a712012-01-17 06:55:03 +000092INITIALIZE_PASS_END(MachineScheduler, "misched",
Andrew Trick96f678f2012-01-13 06:30:30 +000093 "Machine Instruction Scheduler", false, false)
94
Andrew Trick42b7a712012-01-17 06:55:03 +000095MachineScheduler::MachineScheduler()
Andrew Trickc174eaf2012-03-08 01:41:12 +000096: MachineFunctionPass(ID) {
Andrew Trick42b7a712012-01-17 06:55:03 +000097 initializeMachineSchedulerPass(*PassRegistry::getPassRegistry());
Andrew Trick96f678f2012-01-13 06:30:30 +000098}
99
Andrew Trick42b7a712012-01-17 06:55:03 +0000100void MachineScheduler::getAnalysisUsage(AnalysisUsage &AU) const {
Andrew Trick96f678f2012-01-13 06:30:30 +0000101 AU.setPreservesCFG();
102 AU.addRequiredID(MachineDominatorsID);
103 AU.addRequired<MachineLoopInfo>();
104 AU.addRequired<AliasAnalysis>();
Andrew Trickd04ec0c2012-03-09 00:52:20 +0000105 AU.addRequired<TargetPassConfig>();
Andrew Trick96f678f2012-01-13 06:30:30 +0000106 AU.addRequired<SlotIndexes>();
107 AU.addPreserved<SlotIndexes>();
108 AU.addRequired<LiveIntervals>();
109 AU.addPreserved<LiveIntervals>();
Andrew Trick96f678f2012-01-13 06:30:30 +0000110 MachineFunctionPass::getAnalysisUsage(AU);
111}
112
Andrew Trick96f678f2012-01-13 06:30:30 +0000113MachinePassRegistry MachineSchedRegistry::Registry;
114
Andrew Trickd04ec0c2012-03-09 00:52:20 +0000115/// A dummy default scheduler factory indicates whether the scheduler
116/// is overridden on the command line.
117static ScheduleDAGInstrs *useDefaultMachineSched(MachineSchedContext *C) {
118 return 0;
119}
Andrew Trick96f678f2012-01-13 06:30:30 +0000120
121/// MachineSchedOpt allows command line selection of the scheduler.
122static cl::opt<MachineSchedRegistry::ScheduleDAGCtor, false,
123 RegisterPassParser<MachineSchedRegistry> >
124MachineSchedOpt("misched",
Andrew Trickd04ec0c2012-03-09 00:52:20 +0000125 cl::init(&useDefaultMachineSched), cl::Hidden,
Andrew Trick96f678f2012-01-13 06:30:30 +0000126 cl::desc("Machine instruction scheduler to use"));
127
Andrew Trickd04ec0c2012-03-09 00:52:20 +0000128static MachineSchedRegistry
Andrew Trick17d35e52012-03-14 04:00:41 +0000129DefaultSchedRegistry("default", "Use the target's default scheduler choice.",
Andrew Trickd04ec0c2012-03-09 00:52:20 +0000130 useDefaultMachineSched);
131
Andrew Trick17d35e52012-03-14 04:00:41 +0000132/// Forward declare the standard machine scheduler. This will be used as the
Andrew Trickd04ec0c2012-03-09 00:52:20 +0000133/// default scheduler if the target does not set a default.
Andrew Trick17d35e52012-03-14 04:00:41 +0000134static ScheduleDAGInstrs *createConvergingSched(MachineSchedContext *C);
Andrew Trickd04ec0c2012-03-09 00:52:20 +0000135
Andrew Trickeb45ebb2012-04-24 18:04:34 +0000136
137/// Decrement this iterator until reaching the top or a non-debug instr.
138static MachineBasicBlock::iterator
139priorNonDebug(MachineBasicBlock::iterator I, MachineBasicBlock::iterator Beg) {
140 assert(I != Beg && "reached the top of the region, cannot decrement");
141 while (--I != Beg) {
142 if (!I->isDebugValue())
143 break;
144 }
145 return I;
146}
147
148/// If this iterator is a debug value, increment until reaching the End or a
149/// non-debug instruction.
150static MachineBasicBlock::iterator
151nextIfDebug(MachineBasicBlock::iterator I, MachineBasicBlock::iterator End) {
152 while(I != End) {
153 if (!I->isDebugValue())
154 break;
155 }
156 return I;
157}
158
Andrew Trickcb058d52012-03-14 04:00:38 +0000159/// Top-level MachineScheduler pass driver.
160///
161/// Visit blocks in function order. Divide each block into scheduling regions
Andrew Trick17d35e52012-03-14 04:00:41 +0000162/// and visit them bottom-up. Visiting regions bottom-up is not required, but is
163/// consistent with the DAG builder, which traverses the interior of the
164/// scheduling regions bottom-up.
Andrew Trickcb058d52012-03-14 04:00:38 +0000165///
166/// This design avoids exposing scheduling boundaries to the DAG builder,
Andrew Trick17d35e52012-03-14 04:00:41 +0000167/// simplifying the DAG builder's support for "special" target instructions.
168/// At the same time the design allows target schedulers to operate across
Andrew Trickcb058d52012-03-14 04:00:38 +0000169/// scheduling boundaries, for example to bundle the boudary instructions
170/// without reordering them. This creates complexity, because the target
171/// scheduler must update the RegionBegin and RegionEnd positions cached by
172/// ScheduleDAGInstrs whenever adding or removing instructions. A much simpler
173/// design would be to split blocks at scheduling boundaries, but LLVM has a
174/// general bias against block splitting purely for implementation simplicity.
Andrew Trick42b7a712012-01-17 06:55:03 +0000175bool MachineScheduler::runOnMachineFunction(MachineFunction &mf) {
Andrew Trick96f678f2012-01-13 06:30:30 +0000176 // Initialize the context of the pass.
177 MF = &mf;
178 MLI = &getAnalysis<MachineLoopInfo>();
179 MDT = &getAnalysis<MachineDominatorTree>();
Andrew Trickd04ec0c2012-03-09 00:52:20 +0000180 PassConfig = &getAnalysis<TargetPassConfig>();
Andrew Trickc174eaf2012-03-08 01:41:12 +0000181 AA = &getAnalysis<AliasAnalysis>();
182
Lang Hames907cc8f2012-01-27 22:36:19 +0000183 LIS = &getAnalysis<LiveIntervals>();
Andrew Trickc174eaf2012-03-08 01:41:12 +0000184 const TargetInstrInfo *TII = MF->getTarget().getInstrInfo();
Andrew Trick96f678f2012-01-13 06:30:30 +0000185
Andrew Trick86b7e2a2012-04-24 20:36:19 +0000186 RegClassInfo->runOnMachineFunction(*MF);
Andrew Trick006e1ab2012-04-24 17:56:43 +0000187
Andrew Trick96f678f2012-01-13 06:30:30 +0000188 // Select the scheduler, or set the default.
Andrew Trickd04ec0c2012-03-09 00:52:20 +0000189 MachineSchedRegistry::ScheduleDAGCtor Ctor = MachineSchedOpt;
190 if (Ctor == useDefaultMachineSched) {
191 // Get the default scheduler set by the target.
192 Ctor = MachineSchedRegistry::getDefault();
193 if (!Ctor) {
Andrew Trick17d35e52012-03-14 04:00:41 +0000194 Ctor = createConvergingSched;
Andrew Trickd04ec0c2012-03-09 00:52:20 +0000195 MachineSchedRegistry::setDefault(Ctor);
196 }
Andrew Trick96f678f2012-01-13 06:30:30 +0000197 }
198 // Instantiate the selected scheduler.
199 OwningPtr<ScheduleDAGInstrs> Scheduler(Ctor(this));
200
201 // Visit all machine basic blocks.
Andrew Trick006e1ab2012-04-24 17:56:43 +0000202 //
203 // TODO: Visit blocks in global postorder or postorder within the bottom-up
204 // loop tree. Then we can optionally compute global RegPressure.
Andrew Trick96f678f2012-01-13 06:30:30 +0000205 for (MachineFunction::iterator MBB = MF->begin(), MBBEnd = MF->end();
206 MBB != MBBEnd; ++MBB) {
207
Andrew Trick1fabd9f2012-03-09 08:02:51 +0000208 Scheduler->startBlock(MBB);
209
Andrew Tricke9ef4ed2012-01-14 02:17:09 +0000210 // Break the block into scheduling regions [I, RegionEnd), and schedule each
Andrew Trickfe4d6df2012-03-09 22:34:56 +0000211 // region as soon as it is discovered. RegionEnd points the the scheduling
212 // boundary at the bottom of the region. The DAG does not include RegionEnd,
213 // but the region does (i.e. the next RegionEnd is above the previous
214 // RegionBegin). If the current block has no terminator then RegionEnd ==
215 // MBB->end() for the bottom region.
216 //
217 // The Scheduler may insert instructions during either schedule() or
218 // exitRegion(), even for empty regions. So the local iterators 'I' and
219 // 'RegionEnd' are invalid across these calls.
Andrew Tricke9ef4ed2012-01-14 02:17:09 +0000220 unsigned RemainingCount = MBB->size();
Andrew Trick7799eb42012-03-09 03:46:39 +0000221 for(MachineBasicBlock::iterator RegionEnd = MBB->end();
Andrew Trickfe4d6df2012-03-09 22:34:56 +0000222 RegionEnd != MBB->begin(); RegionEnd = Scheduler->begin()) {
Andrew Trick006e1ab2012-04-24 17:56:43 +0000223
Andrew Trick1fabd9f2012-03-09 08:02:51 +0000224 // Avoid decrementing RegionEnd for blocks with no terminator.
225 if (RegionEnd != MBB->end()
226 || TII->isSchedulingBoundary(llvm::prior(RegionEnd), MBB, *MF)) {
227 --RegionEnd;
228 // Count the boundary instruction.
229 --RemainingCount;
230 }
231
Andrew Tricke9ef4ed2012-01-14 02:17:09 +0000232 // The next region starts above the previous region. Look backward in the
233 // instruction stream until we find the nearest boundary.
234 MachineBasicBlock::iterator I = RegionEnd;
Andrew Trick7799eb42012-03-09 03:46:39 +0000235 for(;I != MBB->begin(); --I, --RemainingCount) {
Andrew Tricke9ef4ed2012-01-14 02:17:09 +0000236 if (TII->isSchedulingBoundary(llvm::prior(I), MBB, *MF))
237 break;
238 }
Andrew Trick47c14452012-03-07 05:21:52 +0000239 // Notify the scheduler of the region, even if we may skip scheduling
240 // it. Perhaps it still needs to be bundled.
241 Scheduler->enterRegion(MBB, I, RegionEnd, RemainingCount);
242
243 // Skip empty scheduling regions (0 or 1 schedulable instructions).
244 if (I == RegionEnd || I == llvm::prior(RegionEnd)) {
Andrew Trick47c14452012-03-07 05:21:52 +0000245 // Close the current region. Bundle the terminator if needed.
Andrew Trickfe4d6df2012-03-09 22:34:56 +0000246 // This invalidates 'RegionEnd' and 'I'.
Andrew Trick47c14452012-03-07 05:21:52 +0000247 Scheduler->exitRegion();
Andrew Trickc6cf11b2012-01-17 06:55:07 +0000248 continue;
Andrew Trick3c58ba82012-01-14 02:17:18 +0000249 }
Andrew Trickc6cf11b2012-01-17 06:55:07 +0000250 DEBUG(dbgs() << "MachineScheduling " << MF->getFunction()->getName()
Andrew Trick291411c2012-02-08 02:17:21 +0000251 << ":BB#" << MBB->getNumber() << "\n From: " << *I << " To: ";
252 if (RegionEnd != MBB->end()) dbgs() << *RegionEnd;
253 else dbgs() << "End";
254 dbgs() << " Remaining: " << RemainingCount << "\n");
Andrew Trickc6cf11b2012-01-17 06:55:07 +0000255
Andrew Trickd24da972012-03-09 03:46:42 +0000256 // Schedule a region: possibly reorder instructions.
Andrew Trickfe4d6df2012-03-09 22:34:56 +0000257 // This invalidates 'RegionEnd' and 'I'.
Andrew Trick953be892012-03-07 23:00:49 +0000258 Scheduler->schedule();
Andrew Trickd24da972012-03-09 03:46:42 +0000259
260 // Close the current region.
Andrew Trick47c14452012-03-07 05:21:52 +0000261 Scheduler->exitRegion();
262
263 // Scheduling has invalidated the current iterator 'I'. Ask the
264 // scheduler for the top of it's scheduled region.
265 RegionEnd = Scheduler->begin();
Andrew Tricke9ef4ed2012-01-14 02:17:09 +0000266 }
267 assert(RemainingCount == 0 && "Instruction count mismatch!");
Andrew Trick953be892012-03-07 23:00:49 +0000268 Scheduler->finishBlock();
Andrew Trick96f678f2012-01-13 06:30:30 +0000269 }
Andrew Trick830da402012-04-01 07:24:23 +0000270 Scheduler->finalizeSchedule();
Andrew Trickaad37f12012-03-21 04:12:12 +0000271 DEBUG(LIS->print(dbgs()));
Andrew Trick96f678f2012-01-13 06:30:30 +0000272 return true;
273}
274
Andrew Trick42b7a712012-01-17 06:55:03 +0000275void MachineScheduler::print(raw_ostream &O, const Module* m) const {
Andrew Trick96f678f2012-01-13 06:30:30 +0000276 // unimplemented
277}
278
Andrew Trick5edf2f02012-01-14 02:17:06 +0000279//===----------------------------------------------------------------------===//
Andrew Trick17d35e52012-03-14 04:00:41 +0000280// MachineSchedStrategy - Interface to a machine scheduling algorithm.
281//===----------------------------------------------------------------------===//
Andrew Trickc174eaf2012-03-08 01:41:12 +0000282
283namespace {
Andrew Trick17d35e52012-03-14 04:00:41 +0000284class ScheduleDAGMI;
Andrew Trickc174eaf2012-03-08 01:41:12 +0000285
Andrew Trick17d35e52012-03-14 04:00:41 +0000286/// MachineSchedStrategy - Interface used by ScheduleDAGMI to drive the selected
287/// scheduling algorithm.
288///
289/// If this works well and targets wish to reuse ScheduleDAGMI, we may expose it
290/// in ScheduleDAGInstrs.h
291class MachineSchedStrategy {
292public:
293 virtual ~MachineSchedStrategy() {}
294
295 /// Initialize the strategy after building the DAG for a new region.
296 virtual void initialize(ScheduleDAGMI *DAG) = 0;
297
298 /// Pick the next node to schedule, or return NULL. Set IsTopNode to true to
299 /// schedule the node at the top of the unscheduled region. Otherwise it will
300 /// be scheduled at the bottom.
301 virtual SUnit *pickNode(bool &IsTopNode) = 0;
302
303 /// When all predecessor dependencies have been resolved, free this node for
304 /// top-down scheduling.
305 virtual void releaseTopNode(SUnit *SU) = 0;
306 /// When all successor dependencies have been resolved, free this node for
307 /// bottom-up scheduling.
308 virtual void releaseBottomNode(SUnit *SU) = 0;
309};
310} // namespace
311
312//===----------------------------------------------------------------------===//
313// ScheduleDAGMI - Base class for MachineInstr scheduling with LiveIntervals
314// preservation.
315//===----------------------------------------------------------------------===//
316
317namespace {
318/// ScheduleDAGMI is an implementation of ScheduleDAGInstrs that schedules
319/// machine instructions while updating LiveIntervals.
320class ScheduleDAGMI : public ScheduleDAGInstrs {
321 AliasAnalysis *AA;
Andrew Trick006e1ab2012-04-24 17:56:43 +0000322 RegisterClassInfo *RegClassInfo;
Andrew Trick17d35e52012-03-14 04:00:41 +0000323 MachineSchedStrategy *SchedImpl;
324
Andrew Trick7f8ab782012-05-10 21:06:10 +0000325 MachineBasicBlock::iterator LiveRegionEnd;
326
Andrew Trick006e1ab2012-04-24 17:56:43 +0000327 // Register pressure in this region computed by buildSchedGraph.
328 IntervalPressure RegPressure;
329 RegPressureTracker RPTracker;
330
Andrew Trick17d35e52012-03-14 04:00:41 +0000331 /// The top of the unscheduled zone.
332 MachineBasicBlock::iterator CurrentTop;
Andrew Trick7f8ab782012-05-10 21:06:10 +0000333 IntervalPressure TopPressure;
334 RegPressureTracker TopRPTracker;
Andrew Trick17d35e52012-03-14 04:00:41 +0000335
336 /// The bottom of the unscheduled zone.
337 MachineBasicBlock::iterator CurrentBottom;
Andrew Trick7f8ab782012-05-10 21:06:10 +0000338 IntervalPressure BotPressure;
339 RegPressureTracker BotRPTracker;
Lang Hames23f1cbb2012-03-19 18:38:38 +0000340
341 /// The number of instructions scheduled so far. Used to cut off the
342 /// scheduler at the point determined by misched-cutoff.
343 unsigned NumInstrsScheduled;
Andrew Trick17d35e52012-03-14 04:00:41 +0000344public:
345 ScheduleDAGMI(MachineSchedContext *C, MachineSchedStrategy *S):
346 ScheduleDAGInstrs(*C->MF, *C->MLI, *C->MDT, /*IsPostRA=*/false, C->LIS),
Andrew Trick86b7e2a2012-04-24 20:36:19 +0000347 AA(C->AA), RegClassInfo(C->RegClassInfo), SchedImpl(S),
Andrew Trick7f8ab782012-05-10 21:06:10 +0000348 RPTracker(RegPressure), CurrentTop(), TopRPTracker(TopPressure),
349 CurrentBottom(), BotRPTracker(BotPressure), NumInstrsScheduled(0) {}
Andrew Trick17d35e52012-03-14 04:00:41 +0000350
351 ~ScheduleDAGMI() {
352 delete SchedImpl;
353 }
354
355 MachineBasicBlock::iterator top() const { return CurrentTop; }
356 MachineBasicBlock::iterator bottom() const { return CurrentBottom; }
357
Andrew Trick7f8ab782012-05-10 21:06:10 +0000358 /// Get current register pressure for the top scheduled instructions.
359 const IntervalPressure &getTopPressure() const { return TopPressure; }
360
361 /// Get current register pressure for the bottom scheduled instructions.
362 const IntervalPressure &getBotPressure() const { return BotPressure; }
363
364 /// Get register pressure for the entire scheduling region before scheduling.
365 const IntervalPressure &getRegPressure() const { return RegPressure; }
366
Andrew Trick006e1ab2012-04-24 17:56:43 +0000367 /// Implement the ScheduleDAGInstrs interface for handling the next scheduling
368 /// region. This covers all instructions in a block, while schedule() may only
369 /// cover a subset.
370 void enterRegion(MachineBasicBlock *bb,
371 MachineBasicBlock::iterator begin,
372 MachineBasicBlock::iterator end,
373 unsigned endcount);
374
375 /// Implement ScheduleDAGInstrs interface for scheduling a sequence of
376 /// reorderable instructions.
Andrew Trickc174eaf2012-03-08 01:41:12 +0000377 void schedule();
378
Andrew Trickc174eaf2012-03-08 01:41:12 +0000379protected:
Andrew Trick7f8ab782012-05-10 21:06:10 +0000380 void initRegPressure();
381
Andrew Trick17d35e52012-03-14 04:00:41 +0000382 void moveInstruction(MachineInstr *MI, MachineBasicBlock::iterator InsertPos);
Andrew Trick0b0d8992012-03-21 04:12:07 +0000383 bool checkSchedLimit();
Andrew Trick17d35e52012-03-14 04:00:41 +0000384
Andrew Trickc174eaf2012-03-08 01:41:12 +0000385 void releaseSucc(SUnit *SU, SDep *SuccEdge);
386 void releaseSuccessors(SUnit *SU);
Andrew Trick17d35e52012-03-14 04:00:41 +0000387 void releasePred(SUnit *SU, SDep *PredEdge);
388 void releasePredecessors(SUnit *SU);
Andrew Trick000b2502012-04-24 18:04:37 +0000389
390 void placeDebugValues();
Andrew Trickc174eaf2012-03-08 01:41:12 +0000391};
392} // namespace
393
394/// ReleaseSucc - Decrement the NumPredsLeft count of a successor. When
395/// NumPredsLeft reaches zero, release the successor node.
Andrew Trick17d35e52012-03-14 04:00:41 +0000396void ScheduleDAGMI::releaseSucc(SUnit *SU, SDep *SuccEdge) {
Andrew Trickc174eaf2012-03-08 01:41:12 +0000397 SUnit *SuccSU = SuccEdge->getSUnit();
398
399#ifndef NDEBUG
400 if (SuccSU->NumPredsLeft == 0) {
401 dbgs() << "*** Scheduling failed! ***\n";
402 SuccSU->dump(this);
403 dbgs() << " has been released too many times!\n";
404 llvm_unreachable(0);
405 }
406#endif
407 --SuccSU->NumPredsLeft;
408 if (SuccSU->NumPredsLeft == 0 && SuccSU != &ExitSU)
Andrew Trick17d35e52012-03-14 04:00:41 +0000409 SchedImpl->releaseTopNode(SuccSU);
Andrew Trickc174eaf2012-03-08 01:41:12 +0000410}
411
412/// releaseSuccessors - Call releaseSucc on each of SU's successors.
Andrew Trick17d35e52012-03-14 04:00:41 +0000413void ScheduleDAGMI::releaseSuccessors(SUnit *SU) {
Andrew Trickc174eaf2012-03-08 01:41:12 +0000414 for (SUnit::succ_iterator I = SU->Succs.begin(), E = SU->Succs.end();
415 I != E; ++I) {
416 releaseSucc(SU, &*I);
417 }
418}
419
Andrew Trick17d35e52012-03-14 04:00:41 +0000420/// ReleasePred - Decrement the NumSuccsLeft count of a predecessor. When
421/// NumSuccsLeft reaches zero, release the predecessor node.
422void ScheduleDAGMI::releasePred(SUnit *SU, SDep *PredEdge) {
423 SUnit *PredSU = PredEdge->getSUnit();
424
425#ifndef NDEBUG
426 if (PredSU->NumSuccsLeft == 0) {
427 dbgs() << "*** Scheduling failed! ***\n";
428 PredSU->dump(this);
429 dbgs() << " has been released too many times!\n";
430 llvm_unreachable(0);
431 }
432#endif
433 --PredSU->NumSuccsLeft;
434 if (PredSU->NumSuccsLeft == 0 && PredSU != &EntrySU)
435 SchedImpl->releaseBottomNode(PredSU);
436}
437
438/// releasePredecessors - Call releasePred on each of SU's predecessors.
439void ScheduleDAGMI::releasePredecessors(SUnit *SU) {
440 for (SUnit::pred_iterator I = SU->Preds.begin(), E = SU->Preds.end();
441 I != E; ++I) {
442 releasePred(SU, &*I);
443 }
444}
445
446void ScheduleDAGMI::moveInstruction(MachineInstr *MI,
447 MachineBasicBlock::iterator InsertPos) {
Andrew Trick1ce062f2012-03-21 04:12:10 +0000448 // Fix RegionBegin if the first instruction moves down.
449 if (&*RegionBegin == MI)
450 RegionBegin = llvm::next(RegionBegin);
Andrew Trick17d35e52012-03-14 04:00:41 +0000451 BB->splice(InsertPos, BB, MI);
452 LIS->handleMove(MI);
Andrew Trick1ce062f2012-03-21 04:12:10 +0000453 // Fix RegionBegin if another instruction moves above the first instruction.
Andrew Trick17d35e52012-03-14 04:00:41 +0000454 if (RegionBegin == InsertPos)
455 RegionBegin = MI;
Andrew Trick7f8ab782012-05-10 21:06:10 +0000456 // Fix TopRPTracker if we move something above CurrentTop.
457 if (CurrentTop == InsertPos)
458 TopRPTracker.setPos(MI);
Andrew Trick17d35e52012-03-14 04:00:41 +0000459}
460
Andrew Trick0b0d8992012-03-21 04:12:07 +0000461bool ScheduleDAGMI::checkSchedLimit() {
462#ifndef NDEBUG
463 if (NumInstrsScheduled == MISchedCutoff && MISchedCutoff != ~0U) {
464 CurrentTop = CurrentBottom;
465 return false;
466 }
467 ++NumInstrsScheduled;
468#endif
469 return true;
470}
471
Andrew Trick006e1ab2012-04-24 17:56:43 +0000472/// enterRegion - Called back from MachineScheduler::runOnMachineFunction after
473/// crossing a scheduling boundary. [begin, end) includes all instructions in
474/// the region, including the boundary itself and single-instruction regions
475/// that don't get scheduled.
476void ScheduleDAGMI::enterRegion(MachineBasicBlock *bb,
477 MachineBasicBlock::iterator begin,
478 MachineBasicBlock::iterator end,
479 unsigned endcount)
480{
481 ScheduleDAGInstrs::enterRegion(bb, begin, end, endcount);
Andrew Trick7f8ab782012-05-10 21:06:10 +0000482
483 // For convenience remember the end of the liveness region.
484 LiveRegionEnd =
485 (RegionEnd == bb->end()) ? RegionEnd : llvm::next(RegionEnd);
486}
487
488// Setup the register pressure trackers for the top scheduled top and bottom
489// scheduled regions.
490void ScheduleDAGMI::initRegPressure() {
491 TopRPTracker.init(&MF, RegClassInfo, LIS, BB, RegionBegin);
492 BotRPTracker.init(&MF, RegClassInfo, LIS, BB, LiveRegionEnd);
493
494 // Close the RPTracker to finalize live ins.
495 RPTracker.closeRegion();
496
497 // Initialize the live ins and live outs.
498 TopRPTracker.addLiveRegs(RPTracker.getPressure().LiveInRegs);
499 BotRPTracker.addLiveRegs(RPTracker.getPressure().LiveOutRegs);
500
501 // Close one end of the tracker so we can call
502 // getMaxUpward/DownwardPressureDelta before advancing across any
503 // instructions. This converts currently live regs into live ins/outs.
504 TopRPTracker.closeTop();
505 BotRPTracker.closeBottom();
506
507 // Account for liveness generated by the region boundary.
508 if (LiveRegionEnd != RegionEnd)
509 BotRPTracker.recede();
510
511 assert(BotRPTracker.getPos() == RegionEnd && "Can't find the region bottom");
Andrew Trick006e1ab2012-04-24 17:56:43 +0000512}
513
Andrew Trick17d35e52012-03-14 04:00:41 +0000514/// schedule - Called back from MachineScheduler::runOnMachineFunction
Andrew Trick006e1ab2012-04-24 17:56:43 +0000515/// after setting up the current scheduling region. [RegionBegin, RegionEnd)
516/// only includes instructions that have DAG nodes, not scheduling boundaries.
Andrew Trick17d35e52012-03-14 04:00:41 +0000517void ScheduleDAGMI::schedule() {
Andrew Trick7f8ab782012-05-10 21:06:10 +0000518 // Initialize the register pressure tracker used by buildSchedGraph.
519 RPTracker.init(&MF, RegClassInfo, LIS, BB, LiveRegionEnd);
Andrew Trick006e1ab2012-04-24 17:56:43 +0000520
Andrew Trick7f8ab782012-05-10 21:06:10 +0000521 // Account for liveness generate by the region boundary.
522 if (LiveRegionEnd != RegionEnd)
523 RPTracker.recede();
524
525 // Build the DAG, and compute current register pressure.
Andrew Trick006e1ab2012-04-24 17:56:43 +0000526 buildSchedGraph(AA, &RPTracker);
Andrew Trickc174eaf2012-03-08 01:41:12 +0000527
Andrew Trick7f8ab782012-05-10 21:06:10 +0000528 // Initialize top/bottom trackers after computing region pressure.
529 initRegPressure();
530
Andrew Trickc174eaf2012-03-08 01:41:12 +0000531 DEBUG(dbgs() << "********** MI Scheduling **********\n");
532 DEBUG(for (unsigned su = 0, e = SUnits.size(); su != e; ++su)
533 SUnits[su].dumpAll(this));
534
535 if (ViewMISchedDAGs) viewGraph();
536
Andrew Trick17d35e52012-03-14 04:00:41 +0000537 SchedImpl->initialize(this);
538
539 // Release edges from the special Entry node or to the special Exit node.
Andrew Trickc174eaf2012-03-08 01:41:12 +0000540 releaseSuccessors(&EntrySU);
Andrew Trick17d35e52012-03-14 04:00:41 +0000541 releasePredecessors(&ExitSU);
Andrew Trickc174eaf2012-03-08 01:41:12 +0000542
543 // Release all DAG roots for scheduling.
544 for (std::vector<SUnit>::iterator I = SUnits.begin(), E = SUnits.end();
545 I != E; ++I) {
Andrew Trick17d35e52012-03-14 04:00:41 +0000546 // A SUnit is ready to top schedule if it has no predecessors.
Andrew Trickc174eaf2012-03-08 01:41:12 +0000547 if (I->Preds.empty())
Andrew Trick17d35e52012-03-14 04:00:41 +0000548 SchedImpl->releaseTopNode(&(*I));
549 // A SUnit is ready to bottom schedule if it has no successors.
550 if (I->Succs.empty())
551 SchedImpl->releaseBottomNode(&(*I));
Andrew Trickc174eaf2012-03-08 01:41:12 +0000552 }
553
Andrew Trickeb45ebb2012-04-24 18:04:34 +0000554 CurrentTop = nextIfDebug(RegionBegin, RegionEnd);
Andrew Trick17d35e52012-03-14 04:00:41 +0000555 CurrentBottom = RegionEnd;
556 bool IsTopNode = false;
557 while (SUnit *SU = SchedImpl->pickNode(IsTopNode)) {
558 DEBUG(dbgs() << "*** " << (IsTopNode ? "Top" : "Bottom")
559 << " Scheduling Instruction:\n"; SU->dump(this));
Andrew Trick0b0d8992012-03-21 04:12:07 +0000560 if (!checkSchedLimit())
561 break;
Andrew Trickc174eaf2012-03-08 01:41:12 +0000562
563 // Move the instruction to its new location in the instruction stream.
564 MachineInstr *MI = SU->getInstr();
Andrew Trickc174eaf2012-03-08 01:41:12 +0000565
Andrew Trick17d35e52012-03-14 04:00:41 +0000566 if (IsTopNode) {
567 assert(SU->isTopReady() && "node still has unscheduled dependencies");
568 if (&*CurrentTop == MI)
Andrew Trickeb45ebb2012-04-24 18:04:34 +0000569 CurrentTop = nextIfDebug(++CurrentTop, CurrentBottom);
Andrew Trick17d35e52012-03-14 04:00:41 +0000570 else
571 moveInstruction(MI, CurrentTop);
Andrew Trick7f8ab782012-05-10 21:06:10 +0000572
573 // Update top scheduled pressure.
574 TopRPTracker.advance();
575 assert(TopRPTracker.getPos() == CurrentTop && "out of sync");
576
Andrew Trick17d35e52012-03-14 04:00:41 +0000577 // Release dependent instructions for scheduling.
578 releaseSuccessors(SU);
579 }
580 else {
581 assert(SU->isBottomReady() && "node still has unscheduled dependencies");
Andrew Trickeb45ebb2012-04-24 18:04:34 +0000582 MachineBasicBlock::iterator priorII =
583 priorNonDebug(CurrentBottom, CurrentTop);
584 if (&*priorII == MI)
585 CurrentBottom = priorII;
Andrew Trick17d35e52012-03-14 04:00:41 +0000586 else {
Andrew Trick1ce062f2012-03-21 04:12:10 +0000587 if (&*CurrentTop == MI)
Andrew Trickeb45ebb2012-04-24 18:04:34 +0000588 CurrentTop = nextIfDebug(++CurrentTop, CurrentBottom);
Andrew Trick17d35e52012-03-14 04:00:41 +0000589 moveInstruction(MI, CurrentBottom);
590 CurrentBottom = MI;
591 }
Andrew Trick7f8ab782012-05-10 21:06:10 +0000592 // Update bottom scheduled pressure.
593 BotRPTracker.recede();
594 assert(BotRPTracker.getPos() == CurrentBottom && "out of sync");
595
Andrew Trick17d35e52012-03-14 04:00:41 +0000596 // Release dependent instructions for scheduling.
597 releasePredecessors(SU);
598 }
599 SU->isScheduled = true;
Andrew Trickc174eaf2012-03-08 01:41:12 +0000600 }
Andrew Trick17d35e52012-03-14 04:00:41 +0000601 assert(CurrentTop == CurrentBottom && "Nonempty unscheduled zone.");
Andrew Trick000b2502012-04-24 18:04:37 +0000602
603 placeDebugValues();
604}
605
606/// Reinsert any remaining debug_values, just like the PostRA scheduler.
607void ScheduleDAGMI::placeDebugValues() {
608 // If first instruction was a DBG_VALUE then put it back.
609 if (FirstDbgValue) {
610 BB->splice(RegionBegin, BB, FirstDbgValue);
611 RegionBegin = FirstDbgValue;
612 }
613
614 for (std::vector<std::pair<MachineInstr *, MachineInstr *> >::iterator
615 DI = DbgValues.end(), DE = DbgValues.begin(); DI != DE; --DI) {
616 std::pair<MachineInstr *, MachineInstr *> P = *prior(DI);
617 MachineInstr *DbgValue = P.first;
618 MachineBasicBlock::iterator OrigPrevMI = P.second;
619 BB->splice(++OrigPrevMI, BB, DbgValue);
620 if (OrigPrevMI == llvm::prior(RegionEnd))
621 RegionEnd = DbgValue;
622 }
623 DbgValues.clear();
624 FirstDbgValue = NULL;
Andrew Trickc174eaf2012-03-08 01:41:12 +0000625}
626
627//===----------------------------------------------------------------------===//
Andrew Trick17d35e52012-03-14 04:00:41 +0000628// ConvergingScheduler - Implementation of the standard MachineSchedStrategy.
Andrew Trick42b7a712012-01-17 06:55:03 +0000629//===----------------------------------------------------------------------===//
630
631namespace {
Andrew Trick17d35e52012-03-14 04:00:41 +0000632/// ConvergingScheduler shrinks the unscheduled zone using heuristics to balance
633/// the schedule.
634class ConvergingScheduler : public MachineSchedStrategy {
635 ScheduleDAGMI *DAG;
Andrew Trick42b7a712012-01-17 06:55:03 +0000636
Andrew Trick17d35e52012-03-14 04:00:41 +0000637 unsigned NumTopReady;
638 unsigned NumBottomReady;
639
640public:
641 virtual void initialize(ScheduleDAGMI *dag) {
642 DAG = dag;
643
Benjamin Kramer689e0b42012-03-14 11:26:37 +0000644 assert((!ForceTopDown || !ForceBottomUp) &&
Andrew Trick17d35e52012-03-14 04:00:41 +0000645 "-misched-topdown incompatible with -misched-bottomup");
646 }
647
648 virtual SUnit *pickNode(bool &IsTopNode) {
649 if (DAG->top() == DAG->bottom())
650 return NULL;
651
652 // As an initial placeholder heuristic, schedule in the direction that has
653 // the fewest choices.
654 SUnit *SU;
655 if (ForceTopDown || (!ForceBottomUp && NumTopReady <= NumBottomReady)) {
656 SU = DAG->getSUnit(DAG->top());
657 IsTopNode = true;
658 }
659 else {
Andrew Trickeb45ebb2012-04-24 18:04:34 +0000660 SU = DAG->getSUnit(priorNonDebug(DAG->bottom(), DAG->top()));
Andrew Trick17d35e52012-03-14 04:00:41 +0000661 IsTopNode = false;
662 }
663 if (SU->isTopReady()) {
664 assert(NumTopReady > 0 && "bad ready count");
665 --NumTopReady;
666 }
667 if (SU->isBottomReady()) {
668 assert(NumBottomReady > 0 && "bad ready count");
669 --NumBottomReady;
670 }
671 return SU;
672 }
673
674 virtual void releaseTopNode(SUnit *SU) {
675 ++NumTopReady;
676 }
677 virtual void releaseBottomNode(SUnit *SU) {
678 ++NumBottomReady;
679 }
Andrew Trick42b7a712012-01-17 06:55:03 +0000680};
681} // namespace
682
Andrew Trick17d35e52012-03-14 04:00:41 +0000683/// Create the standard converging machine scheduler. This will be used as the
684/// default scheduler if the target does not set a default.
685static ScheduleDAGInstrs *createConvergingSched(MachineSchedContext *C) {
Benjamin Kramer689e0b42012-03-14 11:26:37 +0000686 assert((!ForceTopDown || !ForceBottomUp) &&
Andrew Trick17d35e52012-03-14 04:00:41 +0000687 "-misched-topdown incompatible with -misched-bottomup");
688 return new ScheduleDAGMI(C, new ConvergingScheduler());
Andrew Trick42b7a712012-01-17 06:55:03 +0000689}
690static MachineSchedRegistry
Andrew Trick17d35e52012-03-14 04:00:41 +0000691ConvergingSchedRegistry("converge", "Standard converging scheduler.",
692 createConvergingSched);
Andrew Trick42b7a712012-01-17 06:55:03 +0000693
694//===----------------------------------------------------------------------===//
Andrew Trick5edf2f02012-01-14 02:17:06 +0000695// Machine Instruction Shuffler for Correctness Testing
696//===----------------------------------------------------------------------===//
697
Andrew Trick96f678f2012-01-13 06:30:30 +0000698#ifndef NDEBUG
699namespace {
Andrew Trick17d35e52012-03-14 04:00:41 +0000700/// Apply a less-than relation on the node order, which corresponds to the
701/// instruction order prior to scheduling. IsReverse implements greater-than.
702template<bool IsReverse>
703struct SUnitOrder {
Andrew Trickc6cf11b2012-01-17 06:55:07 +0000704 bool operator()(SUnit *A, SUnit *B) const {
Andrew Trick17d35e52012-03-14 04:00:41 +0000705 if (IsReverse)
706 return A->NodeNum > B->NodeNum;
707 else
708 return A->NodeNum < B->NodeNum;
Andrew Trickc6cf11b2012-01-17 06:55:07 +0000709 }
710};
711
Andrew Trick96f678f2012-01-13 06:30:30 +0000712/// Reorder instructions as much as possible.
Andrew Trick17d35e52012-03-14 04:00:41 +0000713class InstructionShuffler : public MachineSchedStrategy {
714 bool IsAlternating;
715 bool IsTopDown;
716
717 // Using a less-than relation (SUnitOrder<false>) for the TopQ priority
718 // gives nodes with a higher number higher priority causing the latest
719 // instructions to be scheduled first.
720 PriorityQueue<SUnit*, std::vector<SUnit*>, SUnitOrder<false> >
721 TopQ;
722 // When scheduling bottom-up, use greater-than as the queue priority.
723 PriorityQueue<SUnit*, std::vector<SUnit*>, SUnitOrder<true> >
724 BottomQ;
Andrew Trick96f678f2012-01-13 06:30:30 +0000725public:
Andrew Trick17d35e52012-03-14 04:00:41 +0000726 InstructionShuffler(bool alternate, bool topdown)
727 : IsAlternating(alternate), IsTopDown(topdown) {}
Andrew Trick96f678f2012-01-13 06:30:30 +0000728
Andrew Trick17d35e52012-03-14 04:00:41 +0000729 virtual void initialize(ScheduleDAGMI *) {
730 TopQ.clear();
731 BottomQ.clear();
732 }
Andrew Trickc6cf11b2012-01-17 06:55:07 +0000733
Andrew Trick17d35e52012-03-14 04:00:41 +0000734 /// Implement MachineSchedStrategy interface.
735 /// -----------------------------------------
736
737 virtual SUnit *pickNode(bool &IsTopNode) {
738 SUnit *SU;
739 if (IsTopDown) {
740 do {
741 if (TopQ.empty()) return NULL;
742 SU = TopQ.top();
743 TopQ.pop();
744 } while (SU->isScheduled);
745 IsTopNode = true;
746 }
747 else {
748 do {
749 if (BottomQ.empty()) return NULL;
750 SU = BottomQ.top();
751 BottomQ.pop();
752 } while (SU->isScheduled);
753 IsTopNode = false;
754 }
755 if (IsAlternating)
756 IsTopDown = !IsTopDown;
Andrew Trickc6cf11b2012-01-17 06:55:07 +0000757 return SU;
758 }
759
Andrew Trick17d35e52012-03-14 04:00:41 +0000760 virtual void releaseTopNode(SUnit *SU) {
761 TopQ.push(SU);
762 }
763 virtual void releaseBottomNode(SUnit *SU) {
764 BottomQ.push(SU);
Andrew Trick96f678f2012-01-13 06:30:30 +0000765 }
766};
767} // namespace
768
Andrew Trickc174eaf2012-03-08 01:41:12 +0000769static ScheduleDAGInstrs *createInstructionShuffler(MachineSchedContext *C) {
Andrew Trick17d35e52012-03-14 04:00:41 +0000770 bool Alternate = !ForceTopDown && !ForceBottomUp;
771 bool TopDown = !ForceBottomUp;
Benjamin Kramer689e0b42012-03-14 11:26:37 +0000772 assert((TopDown || !ForceTopDown) &&
Andrew Trick17d35e52012-03-14 04:00:41 +0000773 "-misched-topdown incompatible with -misched-bottomup");
774 return new ScheduleDAGMI(C, new InstructionShuffler(Alternate, TopDown));
Andrew Trick96f678f2012-01-13 06:30:30 +0000775}
Andrew Trick17d35e52012-03-14 04:00:41 +0000776static MachineSchedRegistry ShufflerRegistry(
777 "shuffle", "Shuffle machine instructions alternating directions",
778 createInstructionShuffler);
Andrew Trick96f678f2012-01-13 06:30:30 +0000779#endif // !NDEBUG