blob: d38584c9b2364b6ec6242063ebcae31293d9c28c [file] [log] [blame]
Jia Liubb481f82012-02-28 07:46:26 +00001//===-- MipsInstrFPU.td - Mips FPU Instruction Information -*- tablegen -*-===//
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00008//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00009//
Eric Christopher49ac3d72011-05-09 18:16:46 +000010// This file describes the Mips FPU instruction set.
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000011//
Akira Hatanaka4552c9a2011-04-15 21:51:11 +000012//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000013
Akira Hatanaka4552c9a2011-04-15 21:51:11 +000014//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes7b76da12008-07-09 04:45:36 +000015// Floating Point Instructions
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000016// ------------------------
17// * 64bit fp:
18// - 32 64-bit registers (default mode)
19// - 16 even 32-bit registers (32-bit compatible mode) for
20// single and double access.
21// * 32bit fp:
22// - 16 even 32-bit registers - single and double (aliased)
23// - 32 32-bit registers (within single-only mode)
Akira Hatanaka4552c9a2011-04-15 21:51:11 +000024//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000025
Bruno Cardoso Lopes7b76da12008-07-09 04:45:36 +000026// Floating Point Compare and Branch
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +000027def SDT_MipsFPBrcond : SDTypeProfile<0, 2, [SDTCisInt<0>,
28 SDTCisVT<1, OtherVT>]>;
29def SDT_MipsFPCmp : SDTypeProfile<0, 3, [SDTCisSameAs<0, 1>, SDTCisFP<1>,
Akira Hatanaka40eda462011-09-22 23:31:54 +000030 SDTCisVT<2, i32>]>;
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +000031def SDT_MipsCMovFP : SDTypeProfile<1, 2, [SDTCisSameAs<0, 1>,
32 SDTCisSameAs<1, 2>]>;
Akira Hatanaka99a2e982011-04-15 19:52:08 +000033def SDT_MipsBuildPairF64 : SDTypeProfile<1, 2, [SDTCisVT<0, f64>,
34 SDTCisVT<1, i32>,
35 SDTCisSameAs<1, 2>]>;
36def SDT_MipsExtractElementF64 : SDTypeProfile<1, 2, [SDTCisVT<0, i32>,
37 SDTCisVT<1, f64>,
Akira Hatanaka40eda462011-09-22 23:31:54 +000038 SDTCisVT<2, i32>]>;
Bruno Cardoso Lopesd3bdf192009-05-27 17:23:44 +000039
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +000040def MipsFPCmp : SDNode<"MipsISD::FPCmp", SDT_MipsFPCmp, [SDNPOutGlue]>;
41def MipsCMovFP_T : SDNode<"MipsISD::CMovFP_T", SDT_MipsCMovFP, [SDNPInGlue]>;
42def MipsCMovFP_F : SDNode<"MipsISD::CMovFP_F", SDT_MipsCMovFP, [SDNPInGlue]>;
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +000043def MipsFPBrcond : SDNode<"MipsISD::FPBrcond", SDT_MipsFPBrcond,
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +000044 [SDNPHasChain, SDNPOptInGlue]>;
Akira Hatanaka99a2e982011-04-15 19:52:08 +000045def MipsBuildPairF64 : SDNode<"MipsISD::BuildPairF64", SDT_MipsBuildPairF64>;
46def MipsExtractElementF64 : SDNode<"MipsISD::ExtractElementF64",
47 SDT_MipsExtractElementF64>;
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000048
49// Operand for printing out a condition code.
Akira Hatanakaecdc9d52012-04-17 18:03:21 +000050let PrintMethod = "printFCCOperand", DecoderMethod = "DecodeCondCode" in
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000051 def condcode : Operand<i32>;
52
Akira Hatanaka4552c9a2011-04-15 21:51:11 +000053//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000054// Feature predicates.
Akira Hatanaka4552c9a2011-04-15 21:51:11 +000055//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000056
Akira Hatanaka14180452012-06-14 21:03:23 +000057def IsFP64bit : Predicate<"Subtarget.isFP64bit()">,
58 AssemblerPredicate<"FeatureFP64Bit">;
59def NotFP64bit : Predicate<"!Subtarget.isFP64bit()">,
60 AssemblerPredicate<"!FeatureFP64Bit">;
61def IsSingleFloat : Predicate<"Subtarget.isSingleFloat()">,
62 AssemblerPredicate<"FeatureSingleFloat">;
63def IsNotSingleFloat : Predicate<"!Subtarget.isSingleFloat()">,
64 AssemblerPredicate<"!FeatureSingleFloat">;
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000065
Akira Hatanakae4ea2412012-02-25 00:21:52 +000066// FP immediate patterns.
67def fpimm0 : PatLeaf<(fpimm), [{
68 return N->isExactlyValue(+0.0);
69}]>;
70
71def fpimm0neg : PatLeaf<(fpimm), [{
72 return N->isExactlyValue(-0.0);
73}]>;
74
Akira Hatanaka4552c9a2011-04-15 21:51:11 +000075//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000076// Instruction Class Templates
77//
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +000078// A set of multiclasses is used to address the register usage.
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000079//
Jakob Stoklund Olesen5cd4ee72011-09-28 23:59:28 +000080// S32 - single precision in 16 32bit even fp registers
Bruno Cardoso Lopesbdfbb742009-03-21 00:05:07 +000081// single precision in 32 32bit fp registers in SingleOnly mode
Jakob Stoklund Olesen5cd4ee72011-09-28 23:59:28 +000082// S64 - single precision in 32 64bit fp registers (In64BitMode)
Bruno Cardoso Lopesbdfbb742009-03-21 00:05:07 +000083// D32 - double precision in 16 32bit even fp registers
84// D64 - double precision in 32 64bit fp registers (In64BitMode)
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000085//
Jakob Stoklund Olesen5cd4ee72011-09-28 23:59:28 +000086// Only S32 and D32 are supported right now.
Akira Hatanaka4552c9a2011-04-15 21:51:11 +000087//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000088
Akira Hatanaka10bd7262012-12-13 00:49:23 +000089// FP unary instructions without patterns.
90class FFR1<bits<6> funct, bits<5> fmt, string opstr, RegisterClass DstRC,
91 RegisterClass SrcRC> :
92 FFR<0x11, funct, fmt, (outs DstRC:$fd), (ins SrcRC:$fs),
93 !strconcat(opstr, "\t$fd, $fs"), []> {
94 let ft = 0;
95}
96
97// FP unary instructions with patterns.
98class FFR1P<bits<6> funct, bits<5> fmt, string opstr, RegisterClass DstRC,
99 RegisterClass SrcRC, SDNode OpNode> :
100 FFR<0x11, funct, fmt, (outs DstRC:$fd), (ins SrcRC:$fs),
101 !strconcat(opstr, "\t$fd, $fs"),
102 [(set DstRC:$fd, (OpNode SrcRC:$fs))]> {
103 let ft = 0;
104}
105
106class FFR2P<bits<6> funct, bits<5> fmt, string opstr, RegisterClass RC,
107 SDNode OpNode> :
108 FFR<0x11, funct, fmt, (outs RC:$fd), (ins RC:$fs, RC:$ft),
109 !strconcat(opstr, "\t$fd, $fs, $ft"),
110 [(set RC:$fd, (OpNode RC:$fs, RC:$ft))]>;
111
Akira Hatanaka1acb7df2011-10-11 01:12:52 +0000112// FP load.
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000113let DecoderMethod = "DecodeFMem" in {
Akira Hatanaka3d14b9e2012-02-27 19:17:53 +0000114class FPLoad<bits<6> op, string opstr, RegisterClass RC, Operand MemOpnd>:
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +0000115 FMem<op, (outs RC:$ft), (ins MemOpnd:$addr),
Akira Hatanaka5a7dd432012-09-15 01:52:08 +0000116 !strconcat(opstr, "\t$ft, $addr"), [(set RC:$ft, (load addr:$addr))],
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +0000117 IILoad>;
Akira Hatanaka1acb7df2011-10-11 01:12:52 +0000118
119// FP store.
Akira Hatanaka3d14b9e2012-02-27 19:17:53 +0000120class FPStore<bits<6> op, string opstr, RegisterClass RC, Operand MemOpnd>:
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +0000121 FMem<op, (outs), (ins RC:$ft, MemOpnd:$addr),
Akira Hatanaka5a7dd432012-09-15 01:52:08 +0000122 !strconcat(opstr, "\t$ft, $addr"), [(store RC:$ft, addr:$addr)],
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +0000123 IIStore>;
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000124}
Akira Hatanaka44b6c712012-02-28 02:55:02 +0000125// FP indexed load.
126class FPIdxLoad<bits<6> funct, string opstr, RegisterClass DRC,
Akira Hatanaka36bcc112012-07-31 18:16:49 +0000127 RegisterClass PRC, SDPatternOperator FOp = null_frag>:
Akira Hatanaka44b6c712012-02-28 02:55:02 +0000128 FFMemIdx<funct, (outs DRC:$fd), (ins PRC:$base, PRC:$index),
Akira Hatanaka72e9b6a2012-08-17 20:16:42 +0000129 !strconcat(opstr, "\t$fd, ${index}(${base})"),
Akira Hatanaka44b6c712012-02-28 02:55:02 +0000130 [(set DRC:$fd, (FOp (add PRC:$base, PRC:$index)))]> {
131 let fs = 0;
132}
133
134// FP indexed store.
135class FPIdxStore<bits<6> funct, string opstr, RegisterClass DRC,
Akira Hatanaka36bcc112012-07-31 18:16:49 +0000136 RegisterClass PRC, SDPatternOperator FOp= null_frag>:
Akira Hatanaka44b6c712012-02-28 02:55:02 +0000137 FFMemIdx<funct, (outs), (ins DRC:$fs, PRC:$base, PRC:$index),
Akira Hatanaka72e9b6a2012-08-17 20:16:42 +0000138 !strconcat(opstr, "\t$fs, ${index}(${base})"),
Akira Hatanaka44b6c712012-02-28 02:55:02 +0000139 [(FOp DRC:$fs, (add PRC:$base, PRC:$index))]> {
140 let fd = 0;
141}
142
Akira Hatanakaa8de1c12011-10-08 03:19:38 +0000143// Instructions that convert an FP value to 32-bit fixed point.
144multiclass FFR1_W_M<bits<6> funct, string opstr> {
Akira Hatanaka60857802012-12-13 00:29:29 +0000145 def _D32 : FFR1<funct, 17, opstr, FGR32, AFGR64>,
Akira Hatanaka249330e2012-12-07 03:06:09 +0000146 Requires<[NotFP64bit, HasStdEnc]>;
Akira Hatanaka60857802012-12-13 00:29:29 +0000147 def _D64 : FFR1<funct, 17, opstr, FGR32, FGR64>,
Akira Hatanaka249330e2012-12-07 03:06:09 +0000148 Requires<[IsFP64bit, HasStdEnc]> {
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000149 let DecoderNamespace = "Mips64";
150 }
Akira Hatanakaa8de1c12011-10-08 03:19:38 +0000151}
Jakob Stoklund Olesen5cd4ee72011-09-28 23:59:28 +0000152
Akira Hatanakabfca0792011-10-08 03:29:22 +0000153// FP-to-FP conversion instructions.
154multiclass FFR1P_M<bits<6> funct, string opstr, SDNode OpNode> {
Akira Hatanaka60857802012-12-13 00:29:29 +0000155 def _D32 : FFR1P<funct, 17, opstr, AFGR64, AFGR64, OpNode>,
Akira Hatanaka249330e2012-12-07 03:06:09 +0000156 Requires<[NotFP64bit, HasStdEnc]>;
Akira Hatanaka60857802012-12-13 00:29:29 +0000157 def _D64 : FFR1P<funct, 17, opstr, FGR64, FGR64, OpNode>,
Akira Hatanaka249330e2012-12-07 03:06:09 +0000158 Requires<[IsFP64bit, HasStdEnc]> {
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000159 let DecoderNamespace = "Mips64";
160 }
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000161}
162
Akira Hatanaka2f3e0632012-12-13 00:46:23 +0000163multiclass FFR2P_M<bits<6> funct, string opstr, SDNode OpNode> {
Akira Hatanaka625cb5a2012-12-13 00:35:54 +0000164 def _D32 : FFR2P<funct, 17, opstr, AFGR64, OpNode>,
Akira Hatanaka249330e2012-12-07 03:06:09 +0000165 Requires<[NotFP64bit, HasStdEnc]>;
Akira Hatanaka625cb5a2012-12-13 00:35:54 +0000166 def _D64 : FFR2P<funct, 17, opstr, FGR64, OpNode>,
Akira Hatanaka249330e2012-12-07 03:06:09 +0000167 Requires<[IsFP64bit, HasStdEnc]> {
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000168 let DecoderNamespace = "Mips64";
Jakob Stoklund Olesen5cd4ee72011-09-28 23:59:28 +0000169 }
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000170}
171
Akira Hatanakae4ea2412012-02-25 00:21:52 +0000172// FP madd/msub/nmadd/nmsub instruction classes.
Akira Hatanaka1c88a8d2012-12-13 00:38:59 +0000173class FMADDSUB<bits<3> funct, bits<3> fmt, string opstr,
Akira Hatanakae4ea2412012-02-25 00:21:52 +0000174 SDNode OpNode, RegisterClass RC> :
175 FFMADDSUB<funct, fmt, (outs RC:$fd), (ins RC:$fr, RC:$fs, RC:$ft),
Akira Hatanaka1c88a8d2012-12-13 00:38:59 +0000176 !strconcat(opstr, "\t$fd, $fr, $fs, $ft"),
Akira Hatanakae4ea2412012-02-25 00:21:52 +0000177 [(set RC:$fd, (OpNode (fmul RC:$fs, RC:$ft), RC:$fr))]>;
178
Akira Hatanaka1c88a8d2012-12-13 00:38:59 +0000179class FNMADDSUB<bits<3> funct, bits<3> fmt, string opstr,
Akira Hatanakae4ea2412012-02-25 00:21:52 +0000180 SDNode OpNode, RegisterClass RC> :
181 FFMADDSUB<funct, fmt, (outs RC:$fd), (ins RC:$fr, RC:$fs, RC:$ft),
Akira Hatanaka1c88a8d2012-12-13 00:38:59 +0000182 !strconcat(opstr, "\t$fd, $fr, $fs, $ft"),
Akira Hatanakae4ea2412012-02-25 00:21:52 +0000183 [(set RC:$fd, (fsub fpimm0, (OpNode (fmul RC:$fs, RC:$ft), RC:$fr)))]>;
184
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000185//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes7b76da12008-07-09 04:45:36 +0000186// Floating Point Instructions
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000187//===----------------------------------------------------------------------===//
Akira Hatanaka60857802012-12-13 00:29:29 +0000188def ROUND_W_S : FFR1<0xc, 16, "round.w.s", FGR32, FGR32>;
189def TRUNC_W_S : FFR1<0xd, 16, "trunc.w.s", FGR32, FGR32>;
190def CEIL_W_S : FFR1<0xe, 16, "ceil.w.s", FGR32, FGR32>;
191def FLOOR_W_S : FFR1<0xf, 16, "floor.w.s", FGR32, FGR32>;
192def CVT_W_S : FFR1<0x24, 16, "cvt.w.s", FGR32, FGR32>, NeverHasSideEffects;
Akira Hatanakaa8de1c12011-10-08 03:19:38 +0000193
Akira Hatanaka60857802012-12-13 00:29:29 +0000194defm ROUND_W : FFR1_W_M<0xc, "round.w.d">;
195defm TRUNC_W : FFR1_W_M<0xd, "trunc.w.d">;
196defm CEIL_W : FFR1_W_M<0xe, "ceil.w.d">;
197defm FLOOR_W : FFR1_W_M<0xf, "floor.w.d">;
198defm CVT_W : FFR1_W_M<0x24, "cvt.w.d">, NeverHasSideEffects;
199
200let Predicates = [IsFP64bit, HasStdEnc], DecoderNamespace = "Mips64" in {
201 def ROUND_L_S : FFR1<0x8, 16, "round.l.s", FGR64, FGR32>;
202 def ROUND_L_D64 : FFR1<0x8, 17, "round.l.d", FGR64, FGR64>;
203 def TRUNC_L_S : FFR1<0x9, 16, "trunc.l.s", FGR64, FGR32>;
204 def TRUNC_L_D64 : FFR1<0x9, 17, "trunc.l.d", FGR64, FGR64>;
205 def CEIL_L_S : FFR1<0xa, 16, "ceil.l.s", FGR64, FGR32>;
206 def CEIL_L_D64 : FFR1<0xa, 17, "ceil.l.d", FGR64, FGR64>;
207 def FLOOR_L_S : FFR1<0xb, 16, "floor.l.s", FGR64, FGR32>;
208 def FLOOR_L_D64 : FFR1<0xb, 17, "floor.l.d", FGR64, FGR64>;
209}
210
211def CVT_S_W : FFR1<0x20, 20, "cvt.s.w", FGR32, FGR32>, NeverHasSideEffects;
212def CVT_L_S : FFR1<0x25, 16, "cvt.l.s", FGR64, FGR32>, NeverHasSideEffects;
213def CVT_L_D64: FFR1<0x25, 17, "cvt.l.d", FGR64, FGR64>, NeverHasSideEffects;
Akira Hatanakaa8de1c12011-10-08 03:19:38 +0000214
Akira Hatanaka249330e2012-12-07 03:06:09 +0000215let Predicates = [NotFP64bit, HasStdEnc], neverHasSideEffects = 1 in {
Akira Hatanaka60857802012-12-13 00:29:29 +0000216 def CVT_S_D32 : FFR1<0x20, 17, "cvt.s.d", FGR32, AFGR64>;
217 def CVT_D32_W : FFR1<0x21, 20, "cvt.d.w", AFGR64, FGR32>;
218 def CVT_D32_S : FFR1<0x21, 16, "cvt.d.s", AFGR64, FGR32>;
Akira Hatanakaa8de1c12011-10-08 03:19:38 +0000219}
220
Akira Hatanaka249330e2012-12-07 03:06:09 +0000221let Predicates = [IsFP64bit, HasStdEnc], DecoderNamespace = "Mips64",
Akira Hatanaka3c770332012-11-03 00:53:12 +0000222 neverHasSideEffects = 1 in {
Akira Hatanaka60857802012-12-13 00:29:29 +0000223 def CVT_S_D64 : FFR1<0x20, 17, "cvt.s.d", FGR32, FGR64>;
224 def CVT_S_L : FFR1<0x20, 21, "cvt.s.l", FGR32, FGR64>;
225 def CVT_D64_W : FFR1<0x21, 20, "cvt.d.w", FGR64, FGR32>;
226 def CVT_D64_S : FFR1<0x21, 16, "cvt.d.s", FGR64, FGR32>;
227 def CVT_D64_L : FFR1<0x21, 21, "cvt.d.l", FGR64, FGR64>;
Akira Hatanakaa8de1c12011-10-08 03:19:38 +0000228}
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000229
Akira Hatanaka249330e2012-12-07 03:06:09 +0000230let Predicates = [NoNaNsFPMath, HasStdEnc] in {
Akira Hatanaka60857802012-12-13 00:29:29 +0000231 def FABS_S : FFR1P<0x5, 16, "abs.s", FGR32, FGR32, fabs>;
232 def FNEG_S : FFR1P<0x7, 16, "neg.s", FGR32, FGR32, fneg>;
233 defm FABS : FFR1P_M<0x5, "abs.d", fabs>;
234 defm FNEG : FFR1P_M<0x7, "neg.d", fneg>;
Akira Hatanaka1cc63332012-04-11 22:59:08 +0000235}
Akira Hatanaka60857802012-12-13 00:29:29 +0000236
237def FSQRT_S : FFR1P<0x4, 16, "sqrt.s", FGR32, FGR32, fsqrt>;
238defm FSQRT : FFR1P_M<0x4, "sqrt.d", fsqrt>;
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000239
240// The odd-numbered registers are only referenced when doing loads,
241// stores, and moves between floating-point and integer registers.
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +0000242// When defining instructions, we reference all 32-bit registers,
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000243// regardless of register aliasing.
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +0000244
245class FFRGPR<bits<5> _fmt, dag outs, dag ins, string asmstr, list<dag> pattern>:
246 FFR<0x11, 0x0, _fmt, outs, ins, asmstr, pattern> {
247 bits<5> rt;
248 let ft = rt;
249 let fd = 0;
250}
251
252/// Move Control Registers From/To CPU Registers
253def CFC1 : FFRGPR<0x2, (outs CPURegs:$rt), (ins CCR:$fs),
Akira Hatanakaffe9a712011-06-07 18:16:51 +0000254 "cfc1\t$rt, $fs", []>;
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000255
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +0000256def CTC1 : FFRGPR<0x6, (outs CCR:$fs), (ins CPURegs:$rt),
257 "ctc1\t$rt, $fs", []>;
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +0000258
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +0000259def MFC1 : FFRGPR<0x00, (outs CPURegs:$rt), (ins FGR32:$fs),
Akira Hatanaka8eea4612011-09-27 22:01:01 +0000260 "mfc1\t$rt, $fs",
261 [(set CPURegs:$rt, (bitconvert FGR32:$fs))]>;
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000262
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +0000263def MTC1 : FFRGPR<0x04, (outs FGR32:$fs), (ins CPURegs:$rt),
Akira Hatanaka8eea4612011-09-27 22:01:01 +0000264 "mtc1\t$rt, $fs",
265 [(set FGR32:$fs, (bitconvert CPURegs:$rt))]>;
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000266
Akira Hatanakae7126eb2011-11-07 21:32:58 +0000267def DMFC1 : FFRGPR<0x01, (outs CPU64Regs:$rt), (ins FGR64:$fs),
268 "dmfc1\t$rt, $fs",
269 [(set CPU64Regs:$rt, (bitconvert FGR64:$fs))]>;
270
271def DMTC1 : FFRGPR<0x05, (outs FGR64:$fs), (ins CPU64Regs:$rt),
272 "dmtc1\t$rt, $fs",
273 [(set FGR64:$fs, (bitconvert CPU64Regs:$rt))]>;
274
Akira Hatanaka60857802012-12-13 00:29:29 +0000275def FMOV_S : FFR1<0x6, 16, "mov.s", FGR32, FGR32>;
276def FMOV_D32 : FFR1<0x6, 17, "mov.d", AFGR64, AFGR64>,
Akira Hatanaka249330e2012-12-07 03:06:09 +0000277 Requires<[NotFP64bit, HasStdEnc]>;
Akira Hatanaka60857802012-12-13 00:29:29 +0000278def FMOV_D64 : FFR1<0x6, 17, "mov.d", FGR64, FGR64>,
Akira Hatanaka249330e2012-12-07 03:06:09 +0000279 Requires<[IsFP64bit, HasStdEnc]> {
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000280 let DecoderNamespace = "Mips64";
281}
Bruno Cardoso Lopes5e194602010-01-30 18:29:19 +0000282
Bruno Cardoso Lopes7b76da12008-07-09 04:45:36 +0000283/// Floating Point Memory Instructions
Akira Hatanaka249330e2012-12-07 03:06:09 +0000284let Predicates = [IsN64, HasStdEnc], DecoderNamespace = "Mips64" in {
Akira Hatanaka3d14b9e2012-02-27 19:17:53 +0000285 def LWC1_P8 : FPLoad<0x31, "lwc1", FGR32, mem64>;
286 def SWC1_P8 : FPStore<0x39, "swc1", FGR32, mem64>;
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000287 def LDC164_P8 : FPLoad<0x35, "ldc1", FGR64, mem64> {
288 let isCodeGenOnly =1;
289 }
290 def SDC164_P8 : FPStore<0x3d, "sdc1", FGR64, mem64> {
291 let isCodeGenOnly =1;
292 }
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000293}
294
Akira Hatanaka249330e2012-12-07 03:06:09 +0000295let Predicates = [NotN64, HasStdEnc] in {
Akira Hatanaka3d14b9e2012-02-27 19:17:53 +0000296 def LWC1 : FPLoad<0x31, "lwc1", FGR32, mem>;
297 def SWC1 : FPStore<0x39, "swc1", FGR32, mem>;
Akira Hatanakab90113a2012-02-27 19:09:08 +0000298}
299
Akira Hatanaka249330e2012-12-07 03:06:09 +0000300let Predicates = [NotN64, HasMips64, HasStdEnc],
Akira Hatanaka36bcc112012-07-31 18:16:49 +0000301 DecoderNamespace = "Mips64" in {
Akira Hatanaka3d14b9e2012-02-27 19:17:53 +0000302 def LDC164 : FPLoad<0x35, "ldc1", FGR64, mem>;
303 def SDC164 : FPStore<0x3d, "sdc1", FGR64, mem>;
Akira Hatanakab90113a2012-02-27 19:09:08 +0000304}
305
Akira Hatanaka249330e2012-12-07 03:06:09 +0000306let Predicates = [NotN64, NotMips64, HasStdEnc] in {
Akira Hatanaka3d14b9e2012-02-27 19:17:53 +0000307 def LDC1 : FPLoad<0x35, "ldc1", AFGR64, mem>;
308 def SDC1 : FPStore<0x3d, "sdc1", AFGR64, mem>;
Akira Hatanaka1acb7df2011-10-11 01:12:52 +0000309}
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000310
Akira Hatanaka44b6c712012-02-28 02:55:02 +0000311// Indexed loads and stores.
Akira Hatanaka249330e2012-12-07 03:06:09 +0000312let Predicates = [HasFPIdx, HasStdEnc] in {
Akira Hatanaka5a7dd432012-09-15 01:52:08 +0000313 def LWXC1 : FPIdxLoad<0x0, "lwxc1", FGR32, CPURegs, load>;
314 def SWXC1 : FPIdxStore<0x8, "swxc1", FGR32, CPURegs, store>;
Akira Hatanaka44b6c712012-02-28 02:55:02 +0000315}
316
Akira Hatanaka249330e2012-12-07 03:06:09 +0000317let Predicates = [HasMips32r2, NotMips64, HasStdEnc] in {
Akira Hatanaka5a7dd432012-09-15 01:52:08 +0000318 def LDXC1 : FPIdxLoad<0x1, "ldxc1", AFGR64, CPURegs, load>;
319 def SDXC1 : FPIdxStore<0x9, "sdxc1", AFGR64, CPURegs, store>;
Akira Hatanaka44b6c712012-02-28 02:55:02 +0000320}
321
Akira Hatanaka249330e2012-12-07 03:06:09 +0000322let Predicates = [HasMips64, NotN64, HasStdEnc], DecoderNamespace="Mips64" in {
Akira Hatanaka5a7dd432012-09-15 01:52:08 +0000323 def LDXC164 : FPIdxLoad<0x1, "ldxc1", FGR64, CPURegs, load>;
324 def SDXC164 : FPIdxStore<0x9, "sdxc1", FGR64, CPURegs, store>;
Akira Hatanaka44b6c712012-02-28 02:55:02 +0000325}
326
327// n64
Akira Hatanaka249330e2012-12-07 03:06:09 +0000328let Predicates = [IsN64, HasStdEnc], isCodeGenOnly=1 in {
Akira Hatanaka5a7dd432012-09-15 01:52:08 +0000329 def LWXC1_P8 : FPIdxLoad<0x0, "lwxc1", FGR32, CPU64Regs, load>;
330 def LDXC164_P8 : FPIdxLoad<0x1, "ldxc1", FGR64, CPU64Regs, load>;
331 def SWXC1_P8 : FPIdxStore<0x8, "swxc1", FGR32, CPU64Regs, store>;
332 def SDXC164_P8 : FPIdxStore<0x9, "sdxc1", FGR64, CPU64Regs, store>;
Akira Hatanaka44b6c712012-02-28 02:55:02 +0000333}
334
Akira Hatanaka36bcc112012-07-31 18:16:49 +0000335// Load/store doubleword indexed unaligned.
Akira Hatanaka249330e2012-12-07 03:06:09 +0000336let Predicates = [NotMips64, HasStdEnc] in {
Akira Hatanaka36bcc112012-07-31 18:16:49 +0000337 def LUXC1 : FPIdxLoad<0x5, "luxc1", AFGR64, CPURegs>;
338 def SUXC1 : FPIdxStore<0xd, "suxc1", AFGR64, CPURegs>;
339}
340
Akira Hatanaka249330e2012-12-07 03:06:09 +0000341let Predicates = [HasMips64, HasStdEnc],
Akira Hatanaka36bcc112012-07-31 18:16:49 +0000342 DecoderNamespace="Mips64" in {
343 def LUXC164 : FPIdxLoad<0x5, "luxc1", FGR64, CPURegs>;
344 def SUXC164 : FPIdxStore<0xd, "suxc1", FGR64, CPURegs>;
345}
346
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000347/// Floating-point Aritmetic
Akira Hatanaka625cb5a2012-12-13 00:35:54 +0000348def FADD_S : FFR2P<0x00, 16, "add.s", FGR32, fadd>, IsCommutable;
Akira Hatanaka2f3e0632012-12-13 00:46:23 +0000349defm FADD : FFR2P_M<0x00, "add.d", fadd>, IsCommutable;
Akira Hatanaka625cb5a2012-12-13 00:35:54 +0000350def FDIV_S : FFR2P<0x03, 16, "div.s", FGR32, fdiv>;
351defm FDIV : FFR2P_M<0x03, "div.d", fdiv>;
352def FMUL_S : FFR2P<0x02, 16, "mul.s", FGR32, fmul>, IsCommutable;
Akira Hatanaka2f3e0632012-12-13 00:46:23 +0000353defm FMUL : FFR2P_M<0x02, "mul.d", fmul>, IsCommutable;
Akira Hatanaka625cb5a2012-12-13 00:35:54 +0000354def FSUB_S : FFR2P<0x01, 16, "sub.s", FGR32, fsub>;
355defm FSUB : FFR2P_M<0x01, "sub.d", fsub>;
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000356
Akira Hatanaka249330e2012-12-07 03:06:09 +0000357let Predicates = [HasMips32r2, HasStdEnc] in {
Akira Hatanaka1c88a8d2012-12-13 00:38:59 +0000358 def MADD_S : FMADDSUB<0x4, 0, "madd.s", fadd, FGR32>;
359 def MSUB_S : FMADDSUB<0x5, 0, "msub.s", fsub, FGR32>;
Akira Hatanakae4ea2412012-02-25 00:21:52 +0000360}
361
Akira Hatanaka249330e2012-12-07 03:06:09 +0000362let Predicates = [HasMips32r2, NoNaNsFPMath, HasStdEnc] in {
Akira Hatanaka1c88a8d2012-12-13 00:38:59 +0000363 def NMADD_S : FNMADDSUB<0x6, 0, "nmadd.s", fadd, FGR32>;
364 def NMSUB_S : FNMADDSUB<0x7, 0, "nmsub.s", fsub, FGR32>;
Akira Hatanakae4ea2412012-02-25 00:21:52 +0000365}
366
Akira Hatanaka249330e2012-12-07 03:06:09 +0000367let Predicates = [HasMips32r2, NotFP64bit, HasStdEnc] in {
Akira Hatanaka1c88a8d2012-12-13 00:38:59 +0000368 def MADD_D32 : FMADDSUB<0x4, 1, "madd.d", fadd, AFGR64>;
369 def MSUB_D32 : FMADDSUB<0x5, 1, "msub.d", fsub, AFGR64>;
Akira Hatanakae4ea2412012-02-25 00:21:52 +0000370}
371
Akira Hatanaka249330e2012-12-07 03:06:09 +0000372let Predicates = [HasMips32r2, NotFP64bit, NoNaNsFPMath, HasStdEnc] in {
Akira Hatanaka1c88a8d2012-12-13 00:38:59 +0000373 def NMADD_D32 : FNMADDSUB<0x6, 1, "nmadd.d", fadd, AFGR64>;
374 def NMSUB_D32 : FNMADDSUB<0x7, 1, "nmsub.d", fsub, AFGR64>;
Akira Hatanakae4ea2412012-02-25 00:21:52 +0000375}
376
Akira Hatanaka249330e2012-12-07 03:06:09 +0000377let Predicates = [HasMips32r2, IsFP64bit, HasStdEnc], isCodeGenOnly=1 in {
Akira Hatanaka1c88a8d2012-12-13 00:38:59 +0000378 def MADD_D64 : FMADDSUB<0x4, 1, "madd.d", fadd, FGR64>;
379 def MSUB_D64 : FMADDSUB<0x5, 1, "msub.d", fsub, FGR64>;
Akira Hatanakae4ea2412012-02-25 00:21:52 +0000380}
381
Akira Hatanaka249330e2012-12-07 03:06:09 +0000382let Predicates = [HasMips32r2, IsFP64bit, NoNaNsFPMath, HasStdEnc],
Akira Hatanaka18f3c782012-05-22 03:10:09 +0000383 isCodeGenOnly=1 in {
Akira Hatanaka1c88a8d2012-12-13 00:38:59 +0000384 def NMADD_D64 : FNMADDSUB<0x6, 1, "nmadd.d", fadd, FGR64>;
385 def NMSUB_D64 : FNMADDSUB<0x7, 1, "nmsub.d", fsub, FGR64>;
Akira Hatanakae4ea2412012-02-25 00:21:52 +0000386}
387
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000388//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes7b76da12008-07-09 04:45:36 +0000389// Floating Point Branch Codes
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000390//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +0000391// Mips branch codes. These correspond to condcode in MipsInstrInfo.h.
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000392// They must be kept in synch.
393def MIPS_BRANCH_F : PatLeaf<(i32 0)>;
394def MIPS_BRANCH_T : PatLeaf<(i32 1)>;
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000395
Bruno Cardoso Lopes7b76da12008-07-09 04:45:36 +0000396/// Floating Point Branch of False/True (Likely)
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000397let isBranch=1, isTerminator=1, hasDelaySlot=1, base=0x8, Uses=[FCR31] in
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +0000398 class FBRANCH<bits<1> nd, bits<1> tf, PatLeaf op, string asmstr> :
399 FFI<0x11, (outs), (ins brtarget:$dst), !strconcat(asmstr, "\t$dst"),
400 [(MipsFPBrcond op, bb:$dst)]> {
401 let Inst{20-18} = 0;
402 let Inst{17} = nd;
403 let Inst{16} = tf;
404}
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000405
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000406let DecoderMethod = "DecodeBC1" in {
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +0000407def BC1F : FBRANCH<0, 0, MIPS_BRANCH_F, "bc1f">;
408def BC1T : FBRANCH<0, 1, MIPS_BRANCH_T, "bc1t">;
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000409}
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000410//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes7b76da12008-07-09 04:45:36 +0000411// Floating Point Flag Conditions
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000412//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +0000413// Mips condition codes. They must correspond to condcode in MipsInstrInfo.h.
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000414// They must be kept in synch.
415def MIPS_FCOND_F : PatLeaf<(i32 0)>;
416def MIPS_FCOND_UN : PatLeaf<(i32 1)>;
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000417def MIPS_FCOND_OEQ : PatLeaf<(i32 2)>;
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000418def MIPS_FCOND_UEQ : PatLeaf<(i32 3)>;
419def MIPS_FCOND_OLT : PatLeaf<(i32 4)>;
420def MIPS_FCOND_ULT : PatLeaf<(i32 5)>;
421def MIPS_FCOND_OLE : PatLeaf<(i32 6)>;
422def MIPS_FCOND_ULE : PatLeaf<(i32 7)>;
423def MIPS_FCOND_SF : PatLeaf<(i32 8)>;
424def MIPS_FCOND_NGLE : PatLeaf<(i32 9)>;
425def MIPS_FCOND_SEQ : PatLeaf<(i32 10)>;
426def MIPS_FCOND_NGL : PatLeaf<(i32 11)>;
427def MIPS_FCOND_LT : PatLeaf<(i32 12)>;
428def MIPS_FCOND_NGE : PatLeaf<(i32 13)>;
429def MIPS_FCOND_LE : PatLeaf<(i32 14)>;
430def MIPS_FCOND_NGT : PatLeaf<(i32 15)>;
431
Akira Hatanakac3706192011-11-07 21:37:33 +0000432class FCMP<bits<5> fmt, RegisterClass RC, string typestr> :
433 FCC<fmt, (outs), (ins RC:$fs, RC:$ft, condcode:$cc),
434 !strconcat("c.$cc.", typestr, "\t$fs, $ft"),
435 [(MipsFPCmp RC:$fs, RC:$ft, imm:$cc)]>;
436
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000437/// Floating Point Compare
Akira Hatanaka8ddf6532011-09-09 20:45:50 +0000438let Defs=[FCR31] in {
Akira Hatanakac3706192011-11-07 21:37:33 +0000439 def FCMP_S32 : FCMP<0x10, FGR32, "s">;
Akira Hatanaka18f3c782012-05-22 03:10:09 +0000440 def FCMP_D32 : FCMP<0x11, AFGR64, "d">,
Akira Hatanaka249330e2012-12-07 03:06:09 +0000441 Requires<[NotFP64bit, HasStdEnc]>;
Akira Hatanaka18f3c782012-05-22 03:10:09 +0000442 def FCMP_D64 : FCMP<0x11, FGR64, "d">,
Akira Hatanaka249330e2012-12-07 03:06:09 +0000443 Requires<[IsFP64bit, HasStdEnc]> {
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000444 let DecoderNamespace = "Mips64";
445 }
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000446}
447
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000448//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000449// Floating Point Pseudo-Instructions
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000450//===----------------------------------------------------------------------===//
Akira Hatanaka603f69d2012-07-31 19:13:07 +0000451def MOVCCRToCCR : PseudoSE<(outs CCR:$dst), (ins CCR:$src),
452 "# MOVCCRToCCR", []>;
Bruno Cardoso Lopesd3bdf192009-05-27 17:23:44 +0000453
Akira Hatanaka99a2e982011-04-15 19:52:08 +0000454// This pseudo instr gets expanded into 2 mtc1 instrs after register
455// allocation.
456def BuildPairF64 :
Akira Hatanaka603f69d2012-07-31 19:13:07 +0000457 PseudoSE<(outs AFGR64:$dst),
458 (ins CPURegs:$lo, CPURegs:$hi), "",
459 [(set AFGR64:$dst, (MipsBuildPairF64 CPURegs:$lo, CPURegs:$hi))]>;
Akira Hatanaka99a2e982011-04-15 19:52:08 +0000460
461// This pseudo instr gets expanded into 2 mfc1 instrs after register
462// allocation.
463// if n is 0, lower part of src is extracted.
464// if n is 1, higher part of src is extracted.
465def ExtractElementF64 :
Akira Hatanaka603f69d2012-07-31 19:13:07 +0000466 PseudoSE<(outs CPURegs:$dst), (ins AFGR64:$src, i32imm:$n), "",
467 [(set CPURegs:$dst, (MipsExtractElementF64 AFGR64:$src, imm:$n))]>;
Akira Hatanaka99a2e982011-04-15 19:52:08 +0000468
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000469//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes7b76da12008-07-09 04:45:36 +0000470// Floating Point Patterns
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000471//===----------------------------------------------------------------------===//
Akira Hatanaka14180452012-06-14 21:03:23 +0000472def : MipsPat<(f32 fpimm0), (MTC1 ZERO)>;
473def : MipsPat<(f32 fpimm0neg), (FNEG_S (MTC1 ZERO))>;
Bruno Cardoso Lopes7030ae72008-07-30 19:00:31 +0000474
Akira Hatanaka14180452012-06-14 21:03:23 +0000475def : MipsPat<(f32 (sint_to_fp CPURegs:$src)), (CVT_S_W (MTC1 CPURegs:$src))>;
476def : MipsPat<(i32 (fp_to_sint FGR32:$src)), (MFC1 (TRUNC_W_S FGR32:$src))>;
Bruno Cardoso Lopes7030ae72008-07-30 19:00:31 +0000477
Akira Hatanaka249330e2012-12-07 03:06:09 +0000478let Predicates = [NotFP64bit, HasStdEnc] in {
Akira Hatanaka14180452012-06-14 21:03:23 +0000479 def : MipsPat<(f64 (sint_to_fp CPURegs:$src)),
480 (CVT_D32_W (MTC1 CPURegs:$src))>;
481 def : MipsPat<(i32 (fp_to_sint AFGR64:$src)),
482 (MFC1 (TRUNC_W_D32 AFGR64:$src))>;
483 def : MipsPat<(f32 (fround AFGR64:$src)), (CVT_S_D32 AFGR64:$src)>;
484 def : MipsPat<(f64 (fextend FGR32:$src)), (CVT_D32_S FGR32:$src)>;
Bruno Cardoso Lopesd3bdf192009-05-27 17:23:44 +0000485}
486
Akira Hatanaka249330e2012-12-07 03:06:09 +0000487let Predicates = [IsFP64bit, HasStdEnc] in {
Akira Hatanaka14180452012-06-14 21:03:23 +0000488 def : MipsPat<(f64 fpimm0), (DMTC1 ZERO_64)>;
489 def : MipsPat<(f64 fpimm0neg), (FNEG_D64 (DMTC1 ZERO_64))>;
Akira Hatanaka4cae74b2011-11-07 21:38:58 +0000490
Akira Hatanaka14180452012-06-14 21:03:23 +0000491 def : MipsPat<(f64 (sint_to_fp CPURegs:$src)),
492 (CVT_D64_W (MTC1 CPURegs:$src))>;
493 def : MipsPat<(f32 (sint_to_fp CPU64Regs:$src)),
494 (CVT_S_L (DMTC1 CPU64Regs:$src))>;
495 def : MipsPat<(f64 (sint_to_fp CPU64Regs:$src)),
496 (CVT_D64_L (DMTC1 CPU64Regs:$src))>;
Akira Hatanaka4cae74b2011-11-07 21:38:58 +0000497
Akira Hatanaka14180452012-06-14 21:03:23 +0000498 def : MipsPat<(i32 (fp_to_sint FGR64:$src)),
499 (MFC1 (TRUNC_W_D64 FGR64:$src))>;
500 def : MipsPat<(i64 (fp_to_sint FGR32:$src)), (DMFC1 (TRUNC_L_S FGR32:$src))>;
501 def : MipsPat<(i64 (fp_to_sint FGR64:$src)),
502 (DMFC1 (TRUNC_L_D64 FGR64:$src))>;
Akira Hatanaka4cae74b2011-11-07 21:38:58 +0000503
Akira Hatanaka14180452012-06-14 21:03:23 +0000504 def : MipsPat<(f32 (fround FGR64:$src)), (CVT_S_D64 FGR64:$src)>;
505 def : MipsPat<(f64 (fextend FGR32:$src)), (CVT_D64_S FGR32:$src)>;
Akira Hatanakae3186772012-02-16 17:48:20 +0000506}