blob: 71a471dac3058b5525dfa2cb3c62aa48142120a9 [file] [log] [blame]
Chris Lattner97f06932009-10-19 20:20:46 +00001//===-- ARMAsmPrinter.cpp - Print machine code to an ARM .s file ----------===//
2//
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00006// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file contains a printer that converts from our internal representation
11// of machine-dependent LLVM code to GAS-format ARM assembly language.
12//
13//===----------------------------------------------------------------------===//
14
Chris Lattner95b2c7d2006-12-19 22:59:26 +000015#define DEBUG_TYPE "asm-printer"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000016#include "ARM.h"
Jim Grosbachbaf120f2010-12-01 03:45:07 +000017#include "ARMAsmPrinter.h"
Evan Chengb72d2a92011-01-11 21:46:47 +000018#include "ARMAddressingModes.h"
19#include "ARMBuildAttrs.h"
20#include "ARMBaseRegisterInfo.h"
21#include "ARMConstantPoolValue.h"
Chris Lattner97f06932009-10-19 20:20:46 +000022#include "ARMMachineFunctionInfo.h"
Evan Cheng5de5d4b2011-01-17 08:03:18 +000023#include "ARMMCExpr.h"
Chris Lattner97f06932009-10-19 20:20:46 +000024#include "ARMTargetMachine.h"
Jason W Kim17b443d2010-10-11 23:01:44 +000025#include "ARMTargetObjectFile.h"
Evan Chengb72d2a92011-01-11 21:46:47 +000026#include "InstPrinter/ARMInstPrinter.h"
Dale Johannesen3f282aa2010-04-26 20:07:31 +000027#include "llvm/Analysis/DebugInfo.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000028#include "llvm/Constants.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000029#include "llvm/Module.h"
Benjamin Kramere55b15f2009-12-28 12:27:56 +000030#include "llvm/Type.h"
Dan Gohmancf20ac42009-08-13 01:36:44 +000031#include "llvm/Assembly/Writer.h"
Chris Lattnerb0f294c2009-10-19 18:38:33 +000032#include "llvm/CodeGen/MachineModuleInfoImpls.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000033#include "llvm/CodeGen/MachineFunctionPass.h"
Evan Chenga8e29892007-01-19 07:51:42 +000034#include "llvm/CodeGen/MachineJumpTableInfo.h"
Chris Lattnerb0f294c2009-10-19 18:38:33 +000035#include "llvm/MC/MCAsmInfo.h"
Rafael Espindolacecbc3d2010-10-25 17:50:35 +000036#include "llvm/MC/MCAssembler.h"
Chris Lattnerb0f294c2009-10-19 18:38:33 +000037#include "llvm/MC/MCContext.h"
Bill Wendlingbecd83e2010-03-09 00:40:17 +000038#include "llvm/MC/MCExpr.h"
Chris Lattner97f06932009-10-19 20:20:46 +000039#include "llvm/MC/MCInst.h"
Chris Lattnerf9bdedd2009-08-10 18:15:01 +000040#include "llvm/MC/MCSectionMachO.h"
Rafael Espindolacecbc3d2010-10-25 17:50:35 +000041#include "llvm/MC/MCObjectStreamer.h"
Chris Lattner6c2f9e12009-08-19 05:49:37 +000042#include "llvm/MC/MCStreamer.h"
Chris Lattner325d3dc2009-09-13 17:14:04 +000043#include "llvm/MC/MCSymbol.h"
Chris Lattnerd62f1b42010-03-12 21:19:23 +000044#include "llvm/Target/Mangler.h"
Rafael Espindolab01c4bb2006-07-27 11:38:51 +000045#include "llvm/Target/TargetData.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000046#include "llvm/Target/TargetMachine.h"
Evan Cheng5be54b02007-01-19 19:25:36 +000047#include "llvm/Target/TargetOptions.h"
Daniel Dunbar51b198a2009-07-15 20:24:03 +000048#include "llvm/Target/TargetRegistry.h"
Evan Chengc324ecb2009-07-24 18:19:46 +000049#include "llvm/ADT/SmallPtrSet.h"
Jim Grosbachc40d9f92009-09-01 18:49:12 +000050#include "llvm/ADT/SmallString.h"
Bob Wilson54c78ef2009-11-06 23:33:28 +000051#include "llvm/ADT/StringExtras.h"
Chris Lattner97f06932009-10-19 20:20:46 +000052#include "llvm/Support/CommandLine.h"
Devang Patel59135f42010-08-04 22:39:39 +000053#include "llvm/Support/Debug.h"
Torok Edwin30464702009-07-08 20:55:50 +000054#include "llvm/Support/ErrorHandling.h"
Chris Lattnerb23569a2010-04-04 08:18:47 +000055#include "llvm/Support/raw_ostream.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000056#include <cctype>
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000057using namespace llvm;
58
Chris Lattner95b2c7d2006-12-19 22:59:26 +000059namespace {
Rafael Espindolacecbc3d2010-10-25 17:50:35 +000060
61 // Per section and per symbol attributes are not supported.
62 // To implement them we would need the ability to delay this emission
63 // until the assembly file is fully parsed/generated as only then do we
64 // know the symbol and section numbers.
65 class AttributeEmitter {
66 public:
67 virtual void MaybeSwitchVendor(StringRef Vendor) = 0;
68 virtual void EmitAttribute(unsigned Attribute, unsigned Value) = 0;
69 virtual void Finish() = 0;
Rafael Espindola4921e232010-10-25 18:38:32 +000070 virtual ~AttributeEmitter() {}
Rafael Espindolacecbc3d2010-10-25 17:50:35 +000071 };
72
73 class AsmAttributeEmitter : public AttributeEmitter {
74 MCStreamer &Streamer;
75
76 public:
77 AsmAttributeEmitter(MCStreamer &Streamer_) : Streamer(Streamer_) {}
78 void MaybeSwitchVendor(StringRef Vendor) { }
79
80 void EmitAttribute(unsigned Attribute, unsigned Value) {
81 Streamer.EmitRawText("\t.eabi_attribute " +
82 Twine(Attribute) + ", " + Twine(Value));
83 }
84
85 void Finish() { }
86 };
87
88 class ObjectAttributeEmitter : public AttributeEmitter {
89 MCObjectStreamer &Streamer;
Rafael Espindolacecbc3d2010-10-25 17:50:35 +000090 StringRef CurrentVendor;
91 SmallString<64> Contents;
92
93 public:
94 ObjectAttributeEmitter(MCObjectStreamer &Streamer_) :
95 Streamer(Streamer_), CurrentVendor("") { }
96
97 void MaybeSwitchVendor(StringRef Vendor) {
98 assert(!Vendor.empty() && "Vendor cannot be empty.");
99
100 if (CurrentVendor.empty())
101 CurrentVendor = Vendor;
102 else if (CurrentVendor == Vendor)
103 return;
104 else
105 Finish();
106
107 CurrentVendor = Vendor;
108
Rafael Espindola33363842010-10-25 22:26:55 +0000109 assert(Contents.size() == 0);
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000110 }
111
112 void EmitAttribute(unsigned Attribute, unsigned Value) {
113 // FIXME: should be ULEB
114 Contents += Attribute;
115 Contents += Value;
116 }
117
118 void Finish() {
Rafael Espindola33363842010-10-25 22:26:55 +0000119 const size_t ContentsSize = Contents.size();
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000120
Rafael Espindola33363842010-10-25 22:26:55 +0000121 // Vendor size + Vendor name + '\0'
122 const size_t VendorHeaderSize = 4 + CurrentVendor.size() + 1;
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000123
Rafael Espindola33363842010-10-25 22:26:55 +0000124 // Tag + Tag Size
125 const size_t TagHeaderSize = 1 + 4;
126
127 Streamer.EmitIntValue(VendorHeaderSize + TagHeaderSize + ContentsSize, 4);
128 Streamer.EmitBytes(CurrentVendor, 0);
129 Streamer.EmitIntValue(0, 1); // '\0'
130
131 Streamer.EmitIntValue(ARMBuildAttrs::File, 1);
132 Streamer.EmitIntValue(TagHeaderSize + ContentsSize, 4);
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000133
134 Streamer.EmitBytes(Contents, 0);
Rafael Espindola33363842010-10-25 22:26:55 +0000135
136 Contents.clear();
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000137 }
138 };
139
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000140} // end of anonymous namespace
141
Jim Grosbachbaf120f2010-12-01 03:45:07 +0000142MachineLocation ARMAsmPrinter::
143getDebugValueLocation(const MachineInstr *MI) const {
144 MachineLocation Location;
145 assert(MI->getNumOperands() == 4 && "Invalid no. of machine operands!");
146 // Frame address. Currently handles register +- offset only.
147 if (MI->getOperand(0).isReg() && MI->getOperand(1).isImm())
148 Location.set(MI->getOperand(0).getReg(), MI->getOperand(1).getImm());
149 else {
150 DEBUG(dbgs() << "DBG_VALUE instruction ignored! " << *MI << "\n");
151 }
152 return Location;
153}
154
Chris Lattner953ebb72010-01-27 23:58:11 +0000155void ARMAsmPrinter::EmitFunctionEntryLabel() {
156 if (AFI->isThumbFunction()) {
Jim Grosbachce792992010-11-05 22:08:08 +0000157 OutStreamer.EmitAssemblerFlag(MCAF_Code16);
158 OutStreamer.EmitThumbFunc(Subtarget->isTargetDarwin()? CurrentFnSym : 0);
Chris Lattner953ebb72010-01-27 23:58:11 +0000159 }
Jim Grosbachb0739b72010-09-02 01:02:06 +0000160
Chris Lattner953ebb72010-01-27 23:58:11 +0000161 OutStreamer.EmitLabel(CurrentFnSym);
162}
163
Jim Grosbach2317e402010-09-30 01:57:53 +0000164/// runOnMachineFunction - This uses the EmitInstruction()
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000165/// method to print assembly for each instruction.
166///
167bool ARMAsmPrinter::runOnMachineFunction(MachineFunction &MF) {
Evan Chenga8e29892007-01-19 07:51:42 +0000168 AFI = MF.getInfo<ARMFunctionInfo>();
Evan Cheng6d63a722008-09-18 07:27:23 +0000169 MCP = MF.getConstantPool();
Rafael Espindola4b442b52006-05-23 02:48:20 +0000170
Chris Lattnerd49fe1b2010-01-28 01:28:58 +0000171 return AsmPrinter::runOnMachineFunction(MF);
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000172}
173
Evan Cheng055b0312009-06-29 07:51:04 +0000174void ARMAsmPrinter::printOperand(const MachineInstr *MI, int OpNum,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000175 raw_ostream &O, const char *Modifier) {
Evan Cheng055b0312009-06-29 07:51:04 +0000176 const MachineOperand &MO = MI->getOperand(OpNum);
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000177 unsigned TF = MO.getTargetFlags();
178
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000179 switch (MO.getType()) {
Chris Lattner8bc86cb2009-10-19 20:59:55 +0000180 default:
181 assert(0 && "<unknown operand type>");
Bob Wilson5bafff32009-06-22 23:27:02 +0000182 case MachineOperand::MO_Register: {
183 unsigned Reg = MO.getReg();
Chris Lattner8bc86cb2009-10-19 20:59:55 +0000184 assert(TargetRegisterInfo::isPhysicalRegister(Reg));
Jim Grosbach35636282010-10-06 21:22:32 +0000185 assert(!MO.getSubReg() && "Subregs should be eliminated!");
186 O << ARMInstPrinter::getRegisterName(Reg);
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000187 break;
Bob Wilson5bafff32009-06-22 23:27:02 +0000188 }
Evan Chenga8e29892007-01-19 07:51:42 +0000189 case MachineOperand::MO_Immediate: {
Evan Cheng5adb66a2009-09-28 09:14:39 +0000190 int64_t Imm = MO.getImm();
Anton Korobeynikov632606c2009-10-08 20:43:22 +0000191 O << '#';
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000192 if ((Modifier && strcmp(Modifier, "lo16") == 0) ||
Jason W Kim650b7d72011-01-12 23:21:49 +0000193 (TF == ARMII::MO_LO16))
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000194 O << ":lower16:";
195 else if ((Modifier && strcmp(Modifier, "hi16") == 0) ||
Jason W Kim650b7d72011-01-12 23:21:49 +0000196 (TF == ARMII::MO_HI16))
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000197 O << ":upper16:";
Anton Korobeynikov632606c2009-10-08 20:43:22 +0000198 O << Imm;
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000199 break;
Evan Chenga8e29892007-01-19 07:51:42 +0000200 }
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000201 case MachineOperand::MO_MachineBasicBlock:
Chris Lattner1b2eb0e2010-03-13 21:04:28 +0000202 O << *MO.getMBB()->getSymbol();
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000203 return;
Rafael Espindola84b19be2006-07-16 01:02:57 +0000204 case MachineOperand::MO_GlobalAddress: {
Dan Gohman46510a72010-04-15 01:51:59 +0000205 const GlobalValue *GV = MO.getGlobal();
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000206 if ((Modifier && strcmp(Modifier, "lo16") == 0) ||
207 (TF & ARMII::MO_LO16))
208 O << ":lower16:";
209 else if ((Modifier && strcmp(Modifier, "hi16") == 0) ||
210 (TF & ARMII::MO_HI16))
211 O << ":upper16:";
Chris Lattnerd62f1b42010-03-12 21:19:23 +0000212 O << *Mang->getSymbol(GV);
Anton Korobeynikov7751ad92008-11-22 16:15:34 +0000213
Chris Lattner0c08d092010-04-03 22:28:33 +0000214 printOffset(MO.getOffset(), O);
Jim Grosbach1d6111c2010-10-06 21:36:43 +0000215 if (TF == ARMII::MO_PLT)
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +0000216 O << "(PLT)";
Evan Chenga8e29892007-01-19 07:51:42 +0000217 break;
Rafael Espindola84b19be2006-07-16 01:02:57 +0000218 }
Evan Chenga8e29892007-01-19 07:51:42 +0000219 case MachineOperand::MO_ExternalSymbol: {
Chris Lattner10b318b2010-01-17 21:43:43 +0000220 O << *GetExternalSymbolSymbol(MO.getSymbolName());
Jim Grosbach1d6111c2010-10-06 21:36:43 +0000221 if (TF == ARMII::MO_PLT)
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +0000222 O << "(PLT)";
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000223 break;
Evan Chenga8e29892007-01-19 07:51:42 +0000224 }
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000225 case MachineOperand::MO_ConstantPoolIndex:
Chris Lattner1b46f432010-01-23 07:00:21 +0000226 O << *GetCPISymbol(MO.getIndex());
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000227 break;
Evan Chenga8e29892007-01-19 07:51:42 +0000228 case MachineOperand::MO_JumpTableIndex:
Chris Lattner1b46f432010-01-23 07:00:21 +0000229 O << *GetJTISymbol(MO.getIndex());
Evan Chenga8e29892007-01-19 07:51:42 +0000230 break;
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000231 }
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000232}
233
Evan Cheng055b0312009-06-29 07:51:04 +0000234//===--------------------------------------------------------------------===//
235
Chris Lattner0890cf12010-01-25 19:51:38 +0000236MCSymbol *ARMAsmPrinter::
237GetARMSetPICJumpTableLabel2(unsigned uid, unsigned uid2,
238 const MachineBasicBlock *MBB) const {
239 SmallString<60> Name;
240 raw_svector_ostream(Name) << MAI->getPrivateGlobalPrefix()
Chris Lattnerbfcb0962010-01-25 19:39:52 +0000241 << getFunctionNumber() << '_' << uid << '_' << uid2
Chris Lattner0890cf12010-01-25 19:51:38 +0000242 << "_set_" << MBB->getNumber();
Chris Lattner9b97a732010-03-30 18:10:53 +0000243 return OutContext.GetOrCreateSymbol(Name.str());
Chris Lattner0890cf12010-01-25 19:51:38 +0000244}
245
246MCSymbol *ARMAsmPrinter::
247GetARMJTIPICJumpTableLabel2(unsigned uid, unsigned uid2) const {
248 SmallString<60> Name;
249 raw_svector_ostream(Name) << MAI->getPrivateGlobalPrefix() << "JTI"
Chris Lattner281e7762010-01-25 23:28:03 +0000250 << getFunctionNumber() << '_' << uid << '_' << uid2;
Chris Lattner9b97a732010-03-30 18:10:53 +0000251 return OutContext.GetOrCreateSymbol(Name.str());
Chris Lattnerbfcb0962010-01-25 19:39:52 +0000252}
253
Jim Grosbach433a5782010-09-24 20:47:58 +0000254
255MCSymbol *ARMAsmPrinter::GetARMSJLJEHLabel(void) const {
256 SmallString<60> Name;
257 raw_svector_ostream(Name) << MAI->getPrivateGlobalPrefix() << "SJLJEH"
258 << getFunctionNumber();
259 return OutContext.GetOrCreateSymbol(Name.str());
260}
261
Evan Cheng055b0312009-06-29 07:51:04 +0000262bool ARMAsmPrinter::PrintAsmOperand(const MachineInstr *MI, unsigned OpNum,
Chris Lattnerc75c0282010-04-04 05:29:35 +0000263 unsigned AsmVariant, const char *ExtraCode,
264 raw_ostream &O) {
Evan Chenga8e29892007-01-19 07:51:42 +0000265 // Does this asm operand have a single letter operand modifier?
266 if (ExtraCode && ExtraCode[0]) {
267 if (ExtraCode[1] != 0) return true; // Unknown modifier.
Anton Korobeynikov8e9ece72009-08-08 23:10:41 +0000268
Evan Chenga8e29892007-01-19 07:51:42 +0000269 switch (ExtraCode[0]) {
270 default: return true; // Unknown modifier.
Bob Wilson9b4b00a2009-07-09 23:54:51 +0000271 case 'a': // Print as a memory address.
272 if (MI->getOperand(OpNum).isReg()) {
Jim Grosbach2f24c4e2010-09-30 15:25:22 +0000273 O << "["
274 << ARMInstPrinter::getRegisterName(MI->getOperand(OpNum).getReg())
275 << "]";
Bob Wilson9b4b00a2009-07-09 23:54:51 +0000276 return false;
277 }
278 // Fallthrough
279 case 'c': // Don't print "#" before an immediate operand.
Bob Wilson4f38b382009-08-21 21:58:55 +0000280 if (!MI->getOperand(OpNum).isImm())
281 return true;
Jim Grosbach2317e402010-09-30 01:57:53 +0000282 O << MI->getOperand(OpNum).getImm();
Bob Wilson8f343462009-04-06 21:46:51 +0000283 return false;
Evan Chenge21e3962007-04-04 00:13:29 +0000284 case 'P': // Print a VFP double precision register.
Evan Chengd831cda2009-12-08 23:06:22 +0000285 case 'q': // Print a NEON quad precision register.
Chris Lattner35c33bd2010-04-04 04:47:45 +0000286 printOperand(MI, OpNum, O);
Evan Cheng23a95702007-03-08 22:42:46 +0000287 return false;
Evan Chenga8e29892007-01-19 07:51:42 +0000288 case 'Q':
Bob Wilsond984eb62010-05-27 20:23:42 +0000289 case 'R':
Bob Wilsond984eb62010-05-27 20:23:42 +0000290 case 'H':
Bob Wilson9bb43e12010-12-17 23:06:42 +0000291 // These modifiers are not yet supported.
Bob Wilsond984eb62010-05-27 20:23:42 +0000292 return true;
Evan Cheng84f60b72010-05-27 22:08:38 +0000293 }
Evan Chenga8e29892007-01-19 07:51:42 +0000294 }
Jim Grosbache9952212009-09-04 01:38:51 +0000295
Chris Lattner35c33bd2010-04-04 04:47:45 +0000296 printOperand(MI, OpNum, O);
Evan Chenga8e29892007-01-19 07:51:42 +0000297 return false;
298}
299
Bob Wilson224c2442009-05-19 05:53:42 +0000300bool ARMAsmPrinter::PrintAsmMemoryOperand(const MachineInstr *MI,
Evan Cheng055b0312009-06-29 07:51:04 +0000301 unsigned OpNum, unsigned AsmVariant,
Chris Lattnerc75c0282010-04-04 05:29:35 +0000302 const char *ExtraCode,
303 raw_ostream &O) {
Bob Wilson224c2442009-05-19 05:53:42 +0000304 if (ExtraCode && ExtraCode[0])
305 return true; // Unknown modifier.
Bob Wilson765cc0b2009-10-13 20:50:28 +0000306
307 const MachineOperand &MO = MI->getOperand(OpNum);
308 assert(MO.isReg() && "unexpected inline asm memory operand");
Jim Grosbach2317e402010-09-30 01:57:53 +0000309 O << "[" << ARMInstPrinter::getRegisterName(MO.getReg()) << "]";
Bob Wilson224c2442009-05-19 05:53:42 +0000310 return false;
311}
312
Bob Wilson812209a2009-09-30 22:06:26 +0000313void ARMAsmPrinter::EmitStartOfAsmFile(Module &M) {
Bob Wilson0fb34682009-09-30 00:23:42 +0000314 if (Subtarget->isTargetDarwin()) {
315 Reloc::Model RelocM = TM.getRelocationModel();
316 if (RelocM == Reloc::PIC_ || RelocM == Reloc::DynamicNoPIC) {
317 // Declare all the text sections up front (before the DWARF sections
318 // emitted by AsmPrinter::doInitialization) so the assembler will keep
319 // them together at the beginning of the object file. This helps
320 // avoid out-of-range branches that are due a fundamental limitation of
321 // the way symbol offsets are encoded with the current Darwin ARM
322 // relocations.
Jim Grosbachb0739b72010-09-02 01:02:06 +0000323 const TargetLoweringObjectFileMachO &TLOFMacho =
Dan Gohman0d805c32010-04-17 16:44:48 +0000324 static_cast<const TargetLoweringObjectFileMachO &>(
325 getObjFileLowering());
Bob Wilson29e06692009-09-30 22:25:37 +0000326 OutStreamer.SwitchSection(TLOFMacho.getTextSection());
327 OutStreamer.SwitchSection(TLOFMacho.getTextCoalSection());
328 OutStreamer.SwitchSection(TLOFMacho.getConstTextCoalSection());
329 if (RelocM == Reloc::DynamicNoPIC) {
330 const MCSection *sect =
Chris Lattner22772212010-04-08 20:40:11 +0000331 OutContext.getMachOSection("__TEXT", "__symbol_stub4",
332 MCSectionMachO::S_SYMBOL_STUBS,
333 12, SectionKind::getText());
Bob Wilson29e06692009-09-30 22:25:37 +0000334 OutStreamer.SwitchSection(sect);
335 } else {
336 const MCSection *sect =
Chris Lattner22772212010-04-08 20:40:11 +0000337 OutContext.getMachOSection("__TEXT", "__picsymbolstub4",
338 MCSectionMachO::S_SYMBOL_STUBS,
339 16, SectionKind::getText());
Bob Wilson29e06692009-09-30 22:25:37 +0000340 OutStreamer.SwitchSection(sect);
341 }
Bob Wilson63db5942010-07-30 19:55:47 +0000342 const MCSection *StaticInitSect =
343 OutContext.getMachOSection("__TEXT", "__StaticInit",
344 MCSectionMachO::S_REGULAR |
345 MCSectionMachO::S_ATTR_PURE_INSTRUCTIONS,
346 SectionKind::getText());
347 OutStreamer.SwitchSection(StaticInitSect);
Bob Wilson0fb34682009-09-30 00:23:42 +0000348 }
349 }
350
Jim Grosbache5165492009-11-09 00:11:35 +0000351 // Use unified assembler syntax.
Jason W Kimafd1cc22010-09-30 02:45:56 +0000352 OutStreamer.EmitAssemblerFlag(MCAF_SyntaxUnified);
Anton Korobeynikovd61eca52009-06-17 23:43:18 +0000353
Anton Korobeynikov88ce6672009-05-23 19:51:20 +0000354 // Emit ARM Build Attributes
355 if (Subtarget->isTargetELF()) {
Anton Korobeynikov88ce6672009-05-23 19:51:20 +0000356
Jason W Kimdef9ac42010-10-06 22:36:46 +0000357 emitAttributes();
Anton Korobeynikov88ce6672009-05-23 19:51:20 +0000358 }
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000359}
360
Anton Korobeynikov0f3cc652008-08-07 09:54:23 +0000361
Chris Lattner4a071d62009-10-19 17:59:19 +0000362void ARMAsmPrinter::EmitEndOfAsmFile(Module &M) {
Evan Cheng5be54b02007-01-19 19:25:36 +0000363 if (Subtarget->isTargetDarwin()) {
Chris Lattnerf61159b2009-08-03 22:18:15 +0000364 // All darwin targets use mach-o.
Dan Gohman0d805c32010-04-17 16:44:48 +0000365 const TargetLoweringObjectFileMachO &TLOFMacho =
366 static_cast<const TargetLoweringObjectFileMachO &>(getObjFileLowering());
Chris Lattnerb0f294c2009-10-19 18:38:33 +0000367 MachineModuleInfoMachO &MMIMacho =
368 MMI->getObjFileInfo<MachineModuleInfoMachO>();
Jim Grosbache9952212009-09-04 01:38:51 +0000369
Evan Chenga8e29892007-01-19 07:51:42 +0000370 // Output non-lazy-pointers for external and common global variables.
Chris Lattnerb0f294c2009-10-19 18:38:33 +0000371 MachineModuleInfoMachO::SymbolListTy Stubs = MMIMacho.GetGVStubList();
Bill Wendlingcebae362010-03-10 22:34:10 +0000372
Chris Lattnerb0f294c2009-10-19 18:38:33 +0000373 if (!Stubs.empty()) {
Chris Lattnerff4bc462009-08-10 01:39:42 +0000374 // Switch with ".non_lazy_symbol_pointer" directive.
Chris Lattner6c2f9e12009-08-19 05:49:37 +0000375 OutStreamer.SwitchSection(TLOFMacho.getNonLazySymbolPointerSection());
Chris Lattnerc076a972009-08-10 18:01:34 +0000376 EmitAlignment(2);
Chris Lattnerb0f294c2009-10-19 18:38:33 +0000377 for (unsigned i = 0, e = Stubs.size(); i != e; ++i) {
Bill Wendlingbecd83e2010-03-09 00:40:17 +0000378 // L_foo$stub:
379 OutStreamer.EmitLabel(Stubs[i].first);
380 // .indirect_symbol _foo
Bill Wendling52a50e52010-03-11 01:18:13 +0000381 MachineModuleInfoImpl::StubValueTy &MCSym = Stubs[i].second;
382 OutStreamer.EmitSymbolAttribute(MCSym.getPointer(),MCSA_IndirectSymbol);
Bill Wendlingcf6f28d2010-03-09 00:43:34 +0000383
Bill Wendling52a50e52010-03-11 01:18:13 +0000384 if (MCSym.getInt())
Bill Wendlingcf6f28d2010-03-09 00:43:34 +0000385 // External to current translation unit.
386 OutStreamer.EmitIntValue(0, 4/*size*/, 0/*addrspace*/);
387 else
388 // Internal to current translation unit.
Bill Wendling5e1b55d2010-03-31 18:47:10 +0000389 //
Jim Grosbach1b935a32010-09-22 16:45:13 +0000390 // When we place the LSDA into the TEXT section, the type info
391 // pointers need to be indirect and pc-rel. We accomplish this by
392 // using NLPs; however, sometimes the types are local to the file.
393 // We need to fill in the value for the NLP in those cases.
Bill Wendling52a50e52010-03-11 01:18:13 +0000394 OutStreamer.EmitValue(MCSymbolRefExpr::Create(MCSym.getPointer(),
395 OutContext),
Bill Wendlingcf6f28d2010-03-09 00:43:34 +0000396 4/*size*/, 0/*addrspace*/);
Evan Chengae94e592008-12-05 01:06:39 +0000397 }
Bill Wendlingbecd83e2010-03-09 00:40:17 +0000398
399 Stubs.clear();
400 OutStreamer.AddBlankLine();
Evan Chenga8e29892007-01-19 07:51:42 +0000401 }
402
Chris Lattnere4d9ea82009-10-19 18:44:38 +0000403 Stubs = MMIMacho.GetHiddenGVStubList();
404 if (!Stubs.empty()) {
Chris Lattner6c2f9e12009-08-19 05:49:37 +0000405 OutStreamer.SwitchSection(getObjFileLowering().getDataSection());
Chris Lattnerf3231de2009-08-10 18:02:16 +0000406 EmitAlignment(2);
Bill Wendlingbecd83e2010-03-09 00:40:17 +0000407 for (unsigned i = 0, e = Stubs.size(); i != e; ++i) {
408 // L_foo$stub:
409 OutStreamer.EmitLabel(Stubs[i].first);
410 // .long _foo
Bill Wendlingcebae362010-03-10 22:34:10 +0000411 OutStreamer.EmitValue(MCSymbolRefExpr::
412 Create(Stubs[i].second.getPointer(),
413 OutContext),
Bill Wendlingbecd83e2010-03-09 00:40:17 +0000414 4/*size*/, 0/*addrspace*/);
415 }
Bill Wendlingcf6f28d2010-03-09 00:43:34 +0000416
417 Stubs.clear();
418 OutStreamer.AddBlankLine();
Evan Chengae94e592008-12-05 01:06:39 +0000419 }
420
Evan Chenga8e29892007-01-19 07:51:42 +0000421 // Funny Darwin hack: This flag tells the linker that no global symbols
422 // contain code that falls through to other global symbols (e.g. the obvious
423 // implementation of multiple entry points). If this doesn't occur, the
424 // linker can safely perform dead code stripping. Since LLVM never
425 // generates code that does this, it is always safe to set.
Chris Lattnera5ad93a2010-01-23 06:39:22 +0000426 OutStreamer.EmitAssemblerFlag(MCAF_SubsectionsViaSymbols);
Rafael Espindolab01c4bb2006-07-27 11:38:51 +0000427 }
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000428}
Anton Korobeynikov0bd89712008-08-17 13:55:10 +0000429
Chris Lattner97f06932009-10-19 20:20:46 +0000430//===----------------------------------------------------------------------===//
Jason W Kimdef9ac42010-10-06 22:36:46 +0000431// Helper routines for EmitStartOfAsmFile() and EmitEndOfAsmFile()
432// FIXME:
433// The following seem like one-off assembler flags, but they actually need
Jim Grosbachfa7fb642010-10-06 22:46:47 +0000434// to appear in the .ARM.attributes section in ELF.
Jason W Kimdef9ac42010-10-06 22:36:46 +0000435// Instead of subclassing the MCELFStreamer, we do the work here.
436
437void ARMAsmPrinter::emitAttributes() {
Jim Grosbachfa7fb642010-10-06 22:46:47 +0000438
Jason W Kim17b443d2010-10-11 23:01:44 +0000439 emitARMAttributeSection();
440
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000441 AttributeEmitter *AttrEmitter;
442 if (OutStreamer.hasRawTextSupport())
443 AttrEmitter = new AsmAttributeEmitter(OutStreamer);
444 else {
445 MCObjectStreamer &O = static_cast<MCObjectStreamer&>(OutStreamer);
446 AttrEmitter = new ObjectAttributeEmitter(O);
447 }
448
449 AttrEmitter->MaybeSwitchVendor("aeabi");
450
Jason W Kimdef9ac42010-10-06 22:36:46 +0000451 std::string CPUString = Subtarget->getCPUString();
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000452 if (OutStreamer.hasRawTextSupport()) {
453 if (CPUString != "generic")
454 OutStreamer.EmitRawText(StringRef("\t.cpu ") + CPUString);
455 } else {
Dale Johannesen7179d1e2010-11-08 19:17:22 +0000456 assert(CPUString == "generic" && "Unsupported .cpu attribute for ELF/.o");
457 // FIXME: Why these defaults?
458 AttrEmitter->EmitAttribute(ARMBuildAttrs::CPU_arch, ARMBuildAttrs::v4T);
459 AttrEmitter->EmitAttribute(ARMBuildAttrs::ARM_ISA_use, 1);
460 AttrEmitter->EmitAttribute(ARMBuildAttrs::THUMB_ISA_use, 1);
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000461 }
Jason W Kimdef9ac42010-10-06 22:36:46 +0000462
463 // FIXME: Emit FPU type
464 if (Subtarget->hasVFP2())
Dale Johannesen7179d1e2010-11-08 19:17:22 +0000465 AttrEmitter->EmitAttribute(ARMBuildAttrs::VFP_arch, 2);
Jason W Kimdef9ac42010-10-06 22:36:46 +0000466
467 // Signal various FP modes.
468 if (!UnsafeFPMath) {
Dale Johannesen7179d1e2010-11-08 19:17:22 +0000469 AttrEmitter->EmitAttribute(ARMBuildAttrs::ABI_FP_denormal, 1);
470 AttrEmitter->EmitAttribute(ARMBuildAttrs::ABI_FP_exceptions, 1);
Jason W Kimdef9ac42010-10-06 22:36:46 +0000471 }
472
473 if (NoInfsFPMath && NoNaNsFPMath)
Dale Johannesen7179d1e2010-11-08 19:17:22 +0000474 AttrEmitter->EmitAttribute(ARMBuildAttrs::ABI_FP_number_model, 1);
Jason W Kimdef9ac42010-10-06 22:36:46 +0000475 else
Dale Johannesen7179d1e2010-11-08 19:17:22 +0000476 AttrEmitter->EmitAttribute(ARMBuildAttrs::ABI_FP_number_model, 3);
Jason W Kimdef9ac42010-10-06 22:36:46 +0000477
478 // 8-bytes alignment stuff.
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000479 AttrEmitter->EmitAttribute(ARMBuildAttrs::ABI_align8_needed, 1);
480 AttrEmitter->EmitAttribute(ARMBuildAttrs::ABI_align8_preserved, 1);
Jason W Kimdef9ac42010-10-06 22:36:46 +0000481
482 // Hard float. Use both S and D registers and conform to AAPCS-VFP.
483 if (Subtarget->isAAPCS_ABI() && FloatABIType == FloatABI::Hard) {
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000484 AttrEmitter->EmitAttribute(ARMBuildAttrs::ABI_HardFP_use, 3);
485 AttrEmitter->EmitAttribute(ARMBuildAttrs::ABI_VFP_args, 1);
Jason W Kimdef9ac42010-10-06 22:36:46 +0000486 }
487 // FIXME: Should we signal R9 usage?
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000488
489 AttrEmitter->EmitAttribute(ARMBuildAttrs::DIV_use, 1);
490
491 AttrEmitter->Finish();
492 delete AttrEmitter;
Jason W Kimdef9ac42010-10-06 22:36:46 +0000493}
494
Jason W Kim17b443d2010-10-11 23:01:44 +0000495void ARMAsmPrinter::emitARMAttributeSection() {
496 // <format-version>
497 // [ <section-length> "vendor-name"
498 // [ <file-tag> <size> <attribute>*
499 // | <section-tag> <size> <section-number>* 0 <attribute>*
500 // | <symbol-tag> <size> <symbol-number>* 0 <attribute>*
501 // ]+
502 // ]*
503
504 if (OutStreamer.hasRawTextSupport())
505 return;
506
507 const ARMElfTargetObjectFile &TLOFELF =
508 static_cast<const ARMElfTargetObjectFile &>
509 (getObjFileLowering());
510
511 OutStreamer.SwitchSection(TLOFELF.getAttributesSection());
Jason W Kim17b443d2010-10-11 23:01:44 +0000512
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000513 // Format version
514 OutStreamer.EmitIntValue(0x41, 1);
Jason W Kim17b443d2010-10-11 23:01:44 +0000515}
516
Jason W Kimdef9ac42010-10-06 22:36:46 +0000517//===----------------------------------------------------------------------===//
Chris Lattner97f06932009-10-19 20:20:46 +0000518
Jim Grosbach988ce092010-09-18 00:05:05 +0000519static MCSymbol *getPICLabel(const char *Prefix, unsigned FunctionNumber,
520 unsigned LabelId, MCContext &Ctx) {
521
522 MCSymbol *Label = Ctx.GetOrCreateSymbol(Twine(Prefix)
523 + "PC" + Twine(FunctionNumber) + "_" + Twine(LabelId));
524 return Label;
525}
526
Jim Grosbach2c4d5122010-11-10 03:26:07 +0000527static MCSymbolRefExpr::VariantKind
528getModifierVariantKind(ARMCP::ARMCPModifier Modifier) {
529 switch (Modifier) {
530 default: llvm_unreachable("Unknown modifier!");
531 case ARMCP::no_modifier: return MCSymbolRefExpr::VK_None;
532 case ARMCP::TLSGD: return MCSymbolRefExpr::VK_ARM_TLSGD;
533 case ARMCP::TPOFF: return MCSymbolRefExpr::VK_ARM_TPOFF;
534 case ARMCP::GOTTPOFF: return MCSymbolRefExpr::VK_ARM_GOTTPOFF;
535 case ARMCP::GOT: return MCSymbolRefExpr::VK_ARM_GOT;
536 case ARMCP::GOTOFF: return MCSymbolRefExpr::VK_ARM_GOTOFF;
537 }
538 return MCSymbolRefExpr::VK_None;
539}
540
Evan Cheng5de5d4b2011-01-17 08:03:18 +0000541MCSymbol *ARMAsmPrinter::GetARMGVSymbol(const GlobalValue *GV) {
542 bool isIndirect = Subtarget->isTargetDarwin() &&
543 Subtarget->GVIsIndirectSymbol(GV, TM.getRelocationModel());
544 if (!isIndirect)
545 return Mang->getSymbol(GV);
546
547 // FIXME: Remove this when Darwin transition to @GOT like syntax.
548 MCSymbol *MCSym = GetSymbolWithGlobalValueBase(GV, "$non_lazy_ptr");
549 MachineModuleInfoMachO &MMIMachO =
550 MMI->getObjFileInfo<MachineModuleInfoMachO>();
551 MachineModuleInfoImpl::StubValueTy &StubSym =
552 GV->hasHiddenVisibility() ? MMIMachO.getHiddenGVStubEntry(MCSym) :
553 MMIMachO.getGVStubEntry(MCSym);
554 if (StubSym.getPointer() == 0)
555 StubSym = MachineModuleInfoImpl::
556 StubValueTy(Mang->getSymbol(GV), !GV->hasInternalLinkage());
557 return MCSym;
558}
559
Jim Grosbach5df08d82010-11-09 18:45:04 +0000560void ARMAsmPrinter::
561EmitMachineConstantPoolValue(MachineConstantPoolValue *MCPV) {
562 int Size = TM.getTargetData()->getTypeAllocSize(MCPV->getType());
563
564 ARMConstantPoolValue *ACPV = static_cast<ARMConstantPoolValue*>(MCPV);
Jim Grosbach5df08d82010-11-09 18:45:04 +0000565
Jim Grosbach7c7ddb22010-11-10 17:59:10 +0000566 MCSymbol *MCSym;
Jim Grosbach5df08d82010-11-09 18:45:04 +0000567 if (ACPV->isLSDA()) {
Jim Grosbach7c7ddb22010-11-10 17:59:10 +0000568 SmallString<128> Str;
569 raw_svector_ostream OS(Str);
Jim Grosbach5df08d82010-11-09 18:45:04 +0000570 OS << MAI->getPrivateGlobalPrefix() << "_LSDA_" << getFunctionNumber();
Jim Grosbach7c7ddb22010-11-10 17:59:10 +0000571 MCSym = OutContext.GetOrCreateSymbol(OS.str());
Jim Grosbach5df08d82010-11-09 18:45:04 +0000572 } else if (ACPV->isBlockAddress()) {
Jim Grosbach7c7ddb22010-11-10 17:59:10 +0000573 MCSym = GetBlockAddressSymbol(ACPV->getBlockAddress());
Jim Grosbach5df08d82010-11-09 18:45:04 +0000574 } else if (ACPV->isGlobalValue()) {
575 const GlobalValue *GV = ACPV->getGV();
Evan Cheng5de5d4b2011-01-17 08:03:18 +0000576 MCSym = GetARMGVSymbol(GV);
Jim Grosbach5df08d82010-11-09 18:45:04 +0000577 } else {
578 assert(ACPV->isExtSymbol() && "unrecognized constant pool value");
Jim Grosbach7c7ddb22010-11-10 17:59:10 +0000579 MCSym = GetExternalSymbolSymbol(ACPV->getSymbol());
Jim Grosbach5df08d82010-11-09 18:45:04 +0000580 }
581
582 // Create an MCSymbol for the reference.
Jim Grosbach2c4d5122010-11-10 03:26:07 +0000583 const MCExpr *Expr =
584 MCSymbolRefExpr::Create(MCSym, getModifierVariantKind(ACPV->getModifier()),
585 OutContext);
Jim Grosbach5df08d82010-11-09 18:45:04 +0000586
Jim Grosbach2c4d5122010-11-10 03:26:07 +0000587 if (ACPV->getPCAdjustment()) {
588 MCSymbol *PCLabel = getPICLabel(MAI->getPrivateGlobalPrefix(),
589 getFunctionNumber(),
590 ACPV->getLabelId(),
591 OutContext);
592 const MCExpr *PCRelExpr = MCSymbolRefExpr::Create(PCLabel, OutContext);
593 PCRelExpr =
594 MCBinaryExpr::CreateAdd(PCRelExpr,
595 MCConstantExpr::Create(ACPV->getPCAdjustment(),
596 OutContext),
597 OutContext);
598 if (ACPV->mustAddCurrentAddress()) {
599 // We want "(<expr> - .)", but MC doesn't have a concept of the '.'
600 // label, so just emit a local label end reference that instead.
601 MCSymbol *DotSym = OutContext.CreateTempSymbol();
602 OutStreamer.EmitLabel(DotSym);
603 const MCExpr *DotExpr = MCSymbolRefExpr::Create(DotSym, OutContext);
604 PCRelExpr = MCBinaryExpr::CreateSub(PCRelExpr, DotExpr, OutContext);
Jim Grosbach5df08d82010-11-09 18:45:04 +0000605 }
Jim Grosbach2c4d5122010-11-10 03:26:07 +0000606 Expr = MCBinaryExpr::CreateSub(Expr, PCRelExpr, OutContext);
Jim Grosbach5df08d82010-11-09 18:45:04 +0000607 }
Jim Grosbach2c4d5122010-11-10 03:26:07 +0000608 OutStreamer.EmitValue(Expr, Size);
Jim Grosbach5df08d82010-11-09 18:45:04 +0000609}
610
Jim Grosbacha2244cb2010-09-22 17:39:48 +0000611void ARMAsmPrinter::EmitJumpTable(const MachineInstr *MI) {
612 unsigned Opcode = MI->getOpcode();
613 int OpNum = 1;
614 if (Opcode == ARM::BR_JTadd)
615 OpNum = 2;
616 else if (Opcode == ARM::BR_JTm)
617 OpNum = 3;
618
619 const MachineOperand &MO1 = MI->getOperand(OpNum);
620 const MachineOperand &MO2 = MI->getOperand(OpNum+1); // Unique Id
621 unsigned JTI = MO1.getIndex();
622
623 // Emit a label for the jump table.
624 MCSymbol *JTISymbol = GetARMJTIPICJumpTableLabel2(JTI, MO2.getImm());
625 OutStreamer.EmitLabel(JTISymbol);
626
627 // Emit each entry of the table.
628 const MachineJumpTableInfo *MJTI = MF->getJumpTableInfo();
629 const std::vector<MachineJumpTableEntry> &JT = MJTI->getJumpTables();
630 const std::vector<MachineBasicBlock*> &JTBBs = JT[JTI].MBBs;
631
632 for (unsigned i = 0, e = JTBBs.size(); i != e; ++i) {
633 MachineBasicBlock *MBB = JTBBs[i];
634 // Construct an MCExpr for the entry. We want a value of the form:
635 // (BasicBlockAddr - TableBeginAddr)
636 //
637 // For example, a table with entries jumping to basic blocks BB0 and BB1
638 // would look like:
639 // LJTI_0_0:
640 // .word (LBB0 - LJTI_0_0)
641 // .word (LBB1 - LJTI_0_0)
642 const MCExpr *Expr = MCSymbolRefExpr::Create(MBB->getSymbol(), OutContext);
643
644 if (TM.getRelocationModel() == Reloc::PIC_)
645 Expr = MCBinaryExpr::CreateSub(Expr, MCSymbolRefExpr::Create(JTISymbol,
646 OutContext),
647 OutContext);
648 OutStreamer.EmitValue(Expr, 4);
649 }
650}
651
Jim Grosbach882ef2b2010-09-21 23:28:16 +0000652void ARMAsmPrinter::EmitJump2Table(const MachineInstr *MI) {
653 unsigned Opcode = MI->getOpcode();
654 int OpNum = (Opcode == ARM::t2BR_JT) ? 2 : 1;
655 const MachineOperand &MO1 = MI->getOperand(OpNum);
656 const MachineOperand &MO2 = MI->getOperand(OpNum+1); // Unique Id
657 unsigned JTI = MO1.getIndex();
658
659 // Emit a label for the jump table.
660 MCSymbol *JTISymbol = GetARMJTIPICJumpTableLabel2(JTI, MO2.getImm());
661 OutStreamer.EmitLabel(JTISymbol);
662
663 // Emit each entry of the table.
664 const MachineJumpTableInfo *MJTI = MF->getJumpTableInfo();
665 const std::vector<MachineJumpTableEntry> &JT = MJTI->getJumpTables();
666 const std::vector<MachineBasicBlock*> &JTBBs = JT[JTI].MBBs;
Jim Grosbach205a5fa2010-09-22 17:15:35 +0000667 unsigned OffsetWidth = 4;
Jim Grosbachd092a872010-11-29 21:28:32 +0000668 if (MI->getOpcode() == ARM::t2TBB_JT)
Jim Grosbach205a5fa2010-09-22 17:15:35 +0000669 OffsetWidth = 1;
Jim Grosbachd092a872010-11-29 21:28:32 +0000670 else if (MI->getOpcode() == ARM::t2TBH_JT)
Jim Grosbach205a5fa2010-09-22 17:15:35 +0000671 OffsetWidth = 2;
Jim Grosbach882ef2b2010-09-21 23:28:16 +0000672
673 for (unsigned i = 0, e = JTBBs.size(); i != e; ++i) {
674 MachineBasicBlock *MBB = JTBBs[i];
Jim Grosbach205a5fa2010-09-22 17:15:35 +0000675 const MCExpr *MBBSymbolExpr = MCSymbolRefExpr::Create(MBB->getSymbol(),
676 OutContext);
Jim Grosbach882ef2b2010-09-21 23:28:16 +0000677 // If this isn't a TBB or TBH, the entries are direct branch instructions.
Jim Grosbach205a5fa2010-09-22 17:15:35 +0000678 if (OffsetWidth == 4) {
Jim Grosbach882ef2b2010-09-21 23:28:16 +0000679 MCInst BrInst;
680 BrInst.setOpcode(ARM::t2B);
Jim Grosbach205a5fa2010-09-22 17:15:35 +0000681 BrInst.addOperand(MCOperand::CreateExpr(MBBSymbolExpr));
Jim Grosbach882ef2b2010-09-21 23:28:16 +0000682 OutStreamer.EmitInstruction(BrInst);
683 continue;
684 }
685 // Otherwise it's an offset from the dispatch instruction. Construct an
Jim Grosbach205a5fa2010-09-22 17:15:35 +0000686 // MCExpr for the entry. We want a value of the form:
687 // (BasicBlockAddr - TableBeginAddr) / 2
688 //
689 // For example, a TBB table with entries jumping to basic blocks BB0 and BB1
690 // would look like:
691 // LJTI_0_0:
692 // .byte (LBB0 - LJTI_0_0) / 2
693 // .byte (LBB1 - LJTI_0_0) / 2
694 const MCExpr *Expr =
695 MCBinaryExpr::CreateSub(MBBSymbolExpr,
696 MCSymbolRefExpr::Create(JTISymbol, OutContext),
697 OutContext);
698 Expr = MCBinaryExpr::CreateDiv(Expr, MCConstantExpr::Create(2, OutContext),
699 OutContext);
700 OutStreamer.EmitValue(Expr, OffsetWidth);
Jim Grosbach882ef2b2010-09-21 23:28:16 +0000701 }
702}
703
Jim Grosbach2d0f53b2010-09-28 17:05:56 +0000704void ARMAsmPrinter::PrintDebugValueComment(const MachineInstr *MI,
705 raw_ostream &OS) {
706 unsigned NOps = MI->getNumOperands();
707 assert(NOps==4);
708 OS << '\t' << MAI->getCommentString() << "DEBUG_VALUE: ";
709 // cast away const; DIetc do not take const operands for some reason.
710 DIVariable V(const_cast<MDNode *>(MI->getOperand(NOps-1).getMetadata()));
711 OS << V.getName();
712 OS << " <- ";
713 // Frame address. Currently handles register +- offset only.
714 assert(MI->getOperand(0).isReg() && MI->getOperand(1).isImm());
715 OS << '['; printOperand(MI, 0, OS); OS << '+'; printOperand(MI, 1, OS);
716 OS << ']';
717 OS << "+";
718 printOperand(MI, NOps-2, OS);
719}
720
Jim Grosbach40edf732010-12-14 21:10:47 +0000721static void populateADROperands(MCInst &Inst, unsigned Dest,
722 const MCSymbol *Label,
723 unsigned pred, unsigned ccreg,
724 MCContext &Ctx) {
725 const MCExpr *SymbolExpr = MCSymbolRefExpr::Create(Label, Ctx);
726 Inst.addOperand(MCOperand::CreateReg(Dest));
727 Inst.addOperand(MCOperand::CreateExpr(SymbolExpr));
728 // Add predicate operands.
729 Inst.addOperand(MCOperand::CreateImm(pred));
730 Inst.addOperand(MCOperand::CreateReg(ccreg));
731}
732
Anton Korobeynikov4d728602011-01-01 20:38:38 +0000733void ARMAsmPrinter::EmitPatchedInstruction(const MachineInstr *MI,
734 unsigned Opcode) {
735 MCInst TmpInst;
736
737 // Emit the instruction as usual, just patch the opcode.
738 LowerARMMachineInstrToMCInst(MI, TmpInst, *this);
739 TmpInst.setOpcode(Opcode);
740 OutStreamer.EmitInstruction(TmpInst);
741}
742
Jim Grosbachb454cda2010-09-29 15:23:40 +0000743void ARMAsmPrinter::EmitInstruction(const MachineInstr *MI) {
Evan Cheng5de5d4b2011-01-17 08:03:18 +0000744 unsigned Opc = MI->getOpcode();
745 switch (Opc) {
Chris Lattner4d152222009-10-19 22:23:04 +0000746 default: break;
Jim Grosbach9702e602010-12-09 01:22:19 +0000747 case ARM::t2ADDrSPi:
748 case ARM::t2ADDrSPi12:
749 case ARM::t2SUBrSPi:
750 case ARM::t2SUBrSPi12:
Jim Grosbach766a63d2010-12-09 01:23:51 +0000751 assert ((MI->getOperand(1).getReg() == ARM::SP) &&
752 "Unexpected source register!");
Jim Grosbach9702e602010-12-09 01:22:19 +0000753 break;
754
Chris Lattner112f2392010-11-14 20:31:06 +0000755 case ARM::t2MOVi32imm: assert(0 && "Should be lowered by thumb2it pass");
Jim Grosbach2d0f53b2010-09-28 17:05:56 +0000756 case ARM::DBG_VALUE: {
757 if (isVerbose() && OutStreamer.hasRawTextSupport()) {
758 SmallString<128> TmpStr;
759 raw_svector_ostream OS(TmpStr);
760 PrintDebugValueComment(MI, OS);
761 OutStreamer.EmitRawText(StringRef(OS.str()));
762 }
763 return;
764 }
Jim Grosbach3efad8f2010-12-16 19:11:16 +0000765 case ARM::tBfar: {
766 MCInst TmpInst;
767 TmpInst.setOpcode(ARM::tBL);
768 TmpInst.addOperand(MCOperand::CreateExpr(MCSymbolRefExpr::Create(
769 MI->getOperand(0).getMBB()->getSymbol(), OutContext)));
770 OutStreamer.EmitInstruction(TmpInst);
771 return;
772 }
Jim Grosbach40edf732010-12-14 21:10:47 +0000773 case ARM::LEApcrel:
Jim Grosbachd40963c2010-12-14 22:28:03 +0000774 case ARM::tLEApcrel:
Jim Grosbach40edf732010-12-14 21:10:47 +0000775 case ARM::t2LEApcrel: {
Jim Grosbachdff84b02010-12-02 00:28:45 +0000776 // FIXME: Need to also handle globals and externals
Jim Grosbachdff84b02010-12-02 00:28:45 +0000777 MCInst TmpInst;
Jim Grosbachd40963c2010-12-14 22:28:03 +0000778 TmpInst.setOpcode(MI->getOpcode() == ARM::t2LEApcrel ? ARM::t2ADR
779 : (MI->getOpcode() == ARM::tLEApcrel ? ARM::tADR
780 : ARM::ADR));
Jim Grosbach40edf732010-12-14 21:10:47 +0000781 populateADROperands(TmpInst, MI->getOperand(0).getReg(),
782 GetCPISymbol(MI->getOperand(1).getIndex()),
783 MI->getOperand(2).getImm(), MI->getOperand(3).getReg(),
784 OutContext);
Jim Grosbachdff84b02010-12-02 00:28:45 +0000785 OutStreamer.EmitInstruction(TmpInst);
786 return;
787 }
Jim Grosbachd40963c2010-12-14 22:28:03 +0000788 case ARM::LEApcrelJT:
789 case ARM::tLEApcrelJT:
790 case ARM::t2LEApcrelJT: {
Jim Grosbach5d14f9b2010-12-01 19:47:31 +0000791 MCInst TmpInst;
Jim Grosbachd40963c2010-12-14 22:28:03 +0000792 TmpInst.setOpcode(MI->getOpcode() == ARM::t2LEApcrelJT ? ARM::t2ADR
793 : (MI->getOpcode() == ARM::tLEApcrelJT ? ARM::tADR
794 : ARM::ADR));
Jim Grosbach40edf732010-12-14 21:10:47 +0000795 populateADROperands(TmpInst, MI->getOperand(0).getReg(),
796 GetARMJTIPICJumpTableLabel2(MI->getOperand(1).getIndex(),
797 MI->getOperand(2).getImm()),
798 MI->getOperand(3).getImm(), MI->getOperand(4).getReg(),
799 OutContext);
Jim Grosbach5d14f9b2010-12-01 19:47:31 +0000800 OutStreamer.EmitInstruction(TmpInst);
801 return;
802 }
Jim Grosbach2e812e12010-11-30 18:56:36 +0000803 case ARM::MOVPCRX: {
804 MCInst TmpInst;
805 TmpInst.setOpcode(ARM::MOVr);
806 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
807 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
808 // Add predicate operands.
809 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
810 TmpInst.addOperand(MCOperand::CreateReg(0));
811 // Add 's' bit operand (always reg0 for this)
812 TmpInst.addOperand(MCOperand::CreateReg(0));
813 OutStreamer.EmitInstruction(TmpInst);
814 return;
815 }
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +0000816 case ARM::BXr9_CALL:
817 case ARM::BX_CALL: {
818 {
819 MCInst TmpInst;
820 TmpInst.setOpcode(ARM::MOVr);
821 TmpInst.addOperand(MCOperand::CreateReg(ARM::LR));
822 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
823 // Add predicate operands.
824 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
825 TmpInst.addOperand(MCOperand::CreateReg(0));
826 // Add 's' bit operand (always reg0 for this)
827 TmpInst.addOperand(MCOperand::CreateReg(0));
828 OutStreamer.EmitInstruction(TmpInst);
829 }
830 {
831 MCInst TmpInst;
832 TmpInst.setOpcode(ARM::BX);
833 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
834 OutStreamer.EmitInstruction(TmpInst);
835 }
836 return;
837 }
838 case ARM::BMOVPCRXr9_CALL:
839 case ARM::BMOVPCRX_CALL: {
840 {
841 MCInst TmpInst;
842 TmpInst.setOpcode(ARM::MOVr);
843 TmpInst.addOperand(MCOperand::CreateReg(ARM::LR));
844 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
845 // Add predicate operands.
846 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
847 TmpInst.addOperand(MCOperand::CreateReg(0));
848 // Add 's' bit operand (always reg0 for this)
849 TmpInst.addOperand(MCOperand::CreateReg(0));
850 OutStreamer.EmitInstruction(TmpInst);
851 }
852 {
853 MCInst TmpInst;
854 TmpInst.setOpcode(ARM::MOVr);
855 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
856 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
857 // Add predicate operands.
858 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
859 TmpInst.addOperand(MCOperand::CreateReg(0));
860 // Add 's' bit operand (always reg0 for this)
861 TmpInst.addOperand(MCOperand::CreateReg(0));
862 OutStreamer.EmitInstruction(TmpInst);
863 }
864 return;
865 }
Evan Cheng5de5d4b2011-01-17 08:03:18 +0000866 case ARM::MOVi16_pic_ga:
867 case ARM::t2MOVi16_pic_ga: {
868 MCInst TmpInst;
869 TmpInst.setOpcode(Opc == ARM::MOVi16_pic_ga ? ARM::MOVi16 : ARM::t2MOVi16);
870 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
871
872 const GlobalValue *GV = MI->getOperand(1).getGlobal();
873 MCSymbol *GVSym = GetARMGVSymbol(GV);
874 const MCExpr *GVSymExpr = MCSymbolRefExpr::Create(GVSym, OutContext);
875 MCSymbol *LabelSym = getPICLabel(MAI->getPrivateGlobalPrefix(),
876 getFunctionNumber(), MI->getOperand(2).getImm(),
877 OutContext);
878 const MCExpr *LabelSymExpr = MCSymbolRefExpr::Create(LabelSym, OutContext);
879 const MCExpr *PCRelExpr =
880 ARMMCExpr::CreateLower16(MCBinaryExpr::CreateSub(GVSymExpr,
881 MCBinaryExpr::CreateAdd(LabelSymExpr,
882 MCConstantExpr::Create(4, OutContext),
883 OutContext), OutContext), OutContext);
884 TmpInst.addOperand(MCOperand::CreateExpr(PCRelExpr));
885 // Add predicate operands.
886 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
887 TmpInst.addOperand(MCOperand::CreateReg(0));
888 // Add 's' bit operand (always reg0 for this)
889 TmpInst.addOperand(MCOperand::CreateReg(0));
890 OutStreamer.EmitInstruction(TmpInst);
891 return;
892 }
893 case ARM::MOVTi16_pic_ga:
894 case ARM::t2MOVTi16_pic_ga: {
895 MCInst TmpInst;
896 TmpInst.setOpcode(Opc==ARM::MOVTi16_pic_ga ? ARM::MOVTi16 : ARM::t2MOVTi16);
897 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
898 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(1).getReg()));
899
900 const GlobalValue *GV = MI->getOperand(2).getGlobal();
901 MCSymbol *GVSym = GetARMGVSymbol(GV);
902 const MCExpr *GVSymExpr = MCSymbolRefExpr::Create(GVSym, OutContext);
903 MCSymbol *LabelSym = getPICLabel(MAI->getPrivateGlobalPrefix(),
904 getFunctionNumber(), MI->getOperand(3).getImm(),
905 OutContext);
906 const MCExpr *LabelSymExpr = MCSymbolRefExpr::Create(LabelSym, OutContext);
907 const MCExpr *PCRelExpr =
908 ARMMCExpr::CreateUpper16(MCBinaryExpr::CreateSub(GVSymExpr,
909 MCBinaryExpr::CreateAdd(LabelSymExpr,
910 MCConstantExpr::Create(4, OutContext),
911 OutContext), OutContext), OutContext);
912 TmpInst.addOperand(MCOperand::CreateExpr(PCRelExpr));
913 // Add predicate operands.
914 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
915 TmpInst.addOperand(MCOperand::CreateReg(0));
916 // Add 's' bit operand (always reg0 for this)
917 TmpInst.addOperand(MCOperand::CreateReg(0));
918 OutStreamer.EmitInstruction(TmpInst);
919 return;
920 }
Jim Grosbachfbd18732010-09-17 23:41:53 +0000921 case ARM::tPICADD: {
922 // This is a pseudo op for a label + instruction sequence, which looks like:
923 // LPC0:
924 // add r0, pc
925 // This adds the address of LPC0 to r0.
926
927 // Emit the label.
Jim Grosbach988ce092010-09-18 00:05:05 +0000928 OutStreamer.EmitLabel(getPICLabel(MAI->getPrivateGlobalPrefix(),
929 getFunctionNumber(), MI->getOperand(2).getImm(),
930 OutContext));
Jim Grosbachfbd18732010-09-17 23:41:53 +0000931
932 // Form and emit the add.
933 MCInst AddInst;
934 AddInst.setOpcode(ARM::tADDhirr);
935 AddInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
936 AddInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
937 AddInst.addOperand(MCOperand::CreateReg(ARM::PC));
938 // Add predicate operands.
939 AddInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
940 AddInst.addOperand(MCOperand::CreateReg(0));
941 OutStreamer.EmitInstruction(AddInst);
942 return;
943 }
Jim Grosbacha3fbadf2010-09-30 19:53:58 +0000944 case ARM::PICADD: {
Chris Lattner4d152222009-10-19 22:23:04 +0000945 // This is a pseudo op for a label + instruction sequence, which looks like:
946 // LPC0:
947 // add r0, pc, r0
948 // This adds the address of LPC0 to r0.
Jim Grosbachb0739b72010-09-02 01:02:06 +0000949
Chris Lattner4d152222009-10-19 22:23:04 +0000950 // Emit the label.
Jim Grosbach988ce092010-09-18 00:05:05 +0000951 OutStreamer.EmitLabel(getPICLabel(MAI->getPrivateGlobalPrefix(),
952 getFunctionNumber(), MI->getOperand(2).getImm(),
953 OutContext));
Jim Grosbachb0739b72010-09-02 01:02:06 +0000954
Jim Grosbachf3f09522010-09-14 21:05:34 +0000955 // Form and emit the add.
Chris Lattner4d152222009-10-19 22:23:04 +0000956 MCInst AddInst;
957 AddInst.setOpcode(ARM::ADDrr);
958 AddInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
959 AddInst.addOperand(MCOperand::CreateReg(ARM::PC));
960 AddInst.addOperand(MCOperand::CreateReg(MI->getOperand(1).getReg()));
Jim Grosbach5b46d622010-09-14 21:28:17 +0000961 // Add predicate operands.
962 AddInst.addOperand(MCOperand::CreateImm(MI->getOperand(3).getImm()));
963 AddInst.addOperand(MCOperand::CreateReg(MI->getOperand(4).getReg()));
964 // Add 's' bit operand (always reg0 for this)
965 AddInst.addOperand(MCOperand::CreateReg(0));
Chris Lattner850d2e22010-02-03 01:16:28 +0000966 OutStreamer.EmitInstruction(AddInst);
Chris Lattner4d152222009-10-19 22:23:04 +0000967 return;
968 }
Jim Grosbacha28abbe2010-09-17 16:25:52 +0000969 case ARM::PICSTR:
970 case ARM::PICSTRB:
971 case ARM::PICSTRH:
972 case ARM::PICLDR:
973 case ARM::PICLDRB:
974 case ARM::PICLDRH:
975 case ARM::PICLDRSB:
976 case ARM::PICLDRSH: {
Jim Grosbachb74ca9d2010-09-16 17:43:25 +0000977 // This is a pseudo op for a label + instruction sequence, which looks like:
978 // LPC0:
Jim Grosbacha28abbe2010-09-17 16:25:52 +0000979 // OP r0, [pc, r0]
Jim Grosbachb74ca9d2010-09-16 17:43:25 +0000980 // The LCP0 label is referenced by a constant pool entry in order to get
981 // a PC-relative address at the ldr instruction.
982
983 // Emit the label.
Jim Grosbach988ce092010-09-18 00:05:05 +0000984 OutStreamer.EmitLabel(getPICLabel(MAI->getPrivateGlobalPrefix(),
985 getFunctionNumber(), MI->getOperand(2).getImm(),
986 OutContext));
Jim Grosbachb74ca9d2010-09-16 17:43:25 +0000987
988 // Form and emit the load
Jim Grosbacha28abbe2010-09-17 16:25:52 +0000989 unsigned Opcode;
990 switch (MI->getOpcode()) {
991 default:
992 llvm_unreachable("Unexpected opcode!");
Jim Grosbach7e3383c2010-10-27 23:12:14 +0000993 case ARM::PICSTR: Opcode = ARM::STRrs; break;
994 case ARM::PICSTRB: Opcode = ARM::STRBrs; break;
Jim Grosbacha28abbe2010-09-17 16:25:52 +0000995 case ARM::PICSTRH: Opcode = ARM::STRH; break;
Jim Grosbach3e556122010-10-26 22:37:02 +0000996 case ARM::PICLDR: Opcode = ARM::LDRrs; break;
Jim Grosbachc1d30212010-10-27 00:19:44 +0000997 case ARM::PICLDRB: Opcode = ARM::LDRBrs; break;
Jim Grosbacha28abbe2010-09-17 16:25:52 +0000998 case ARM::PICLDRH: Opcode = ARM::LDRH; break;
999 case ARM::PICLDRSB: Opcode = ARM::LDRSB; break;
1000 case ARM::PICLDRSH: Opcode = ARM::LDRSH; break;
1001 }
1002 MCInst LdStInst;
1003 LdStInst.setOpcode(Opcode);
1004 LdStInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1005 LdStInst.addOperand(MCOperand::CreateReg(ARM::PC));
1006 LdStInst.addOperand(MCOperand::CreateReg(MI->getOperand(1).getReg()));
1007 LdStInst.addOperand(MCOperand::CreateImm(0));
Jim Grosbachb74ca9d2010-09-16 17:43:25 +00001008 // Add predicate operands.
Jim Grosbacha28abbe2010-09-17 16:25:52 +00001009 LdStInst.addOperand(MCOperand::CreateImm(MI->getOperand(3).getImm()));
1010 LdStInst.addOperand(MCOperand::CreateReg(MI->getOperand(4).getReg()));
1011 OutStreamer.EmitInstruction(LdStInst);
Jim Grosbachb74ca9d2010-09-16 17:43:25 +00001012
1013 return;
1014 }
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001015 case ARM::CONSTPOOL_ENTRY: {
Chris Lattnera70e6442009-10-19 22:33:05 +00001016 /// CONSTPOOL_ENTRY - This instruction represents a floating constant pool
1017 /// in the function. The first operand is the ID# for this instruction, the
1018 /// second is the index into the MachineConstantPool that this is, the third
1019 /// is the size in bytes of this constant pool entry.
1020 unsigned LabelId = (unsigned)MI->getOperand(0).getImm();
1021 unsigned CPIdx = (unsigned)MI->getOperand(1).getIndex();
1022
1023 EmitAlignment(2);
Chris Lattner1b46f432010-01-23 07:00:21 +00001024 OutStreamer.EmitLabel(GetCPISymbol(LabelId));
Chris Lattnera70e6442009-10-19 22:33:05 +00001025
1026 const MachineConstantPoolEntry &MCPE = MCP->getConstants()[CPIdx];
1027 if (MCPE.isMachineConstantPoolEntry())
1028 EmitMachineConstantPoolValue(MCPE.Val.MachineCPVal);
1029 else
1030 EmitGlobalConstant(MCPE.Val.ConstVal);
Jim Grosbachb0739b72010-09-02 01:02:06 +00001031
Chris Lattnera70e6442009-10-19 22:33:05 +00001032 return;
1033 }
Jim Grosbach882ef2b2010-09-21 23:28:16 +00001034 case ARM::t2BR_JT: {
1035 // Lower and emit the instruction itself, then the jump table following it.
1036 MCInst TmpInst;
Jim Grosbach5ca66692010-11-29 22:37:40 +00001037 TmpInst.setOpcode(ARM::tMOVgpr2gpr);
1038 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1039 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1040 // Add predicate operands.
1041 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1042 TmpInst.addOperand(MCOperand::CreateReg(0));
Jim Grosbach882ef2b2010-09-21 23:28:16 +00001043 OutStreamer.EmitInstruction(TmpInst);
Jim Grosbach5ca66692010-11-29 22:37:40 +00001044 // Output the data for the jump table itself
1045 EmitJump2Table(MI);
1046 return;
1047 }
1048 case ARM::t2TBB_JT: {
1049 // Lower and emit the instruction itself, then the jump table following it.
1050 MCInst TmpInst;
1051
1052 TmpInst.setOpcode(ARM::t2TBB);
1053 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1054 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1055 // Add predicate operands.
1056 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1057 TmpInst.addOperand(MCOperand::CreateReg(0));
1058 OutStreamer.EmitInstruction(TmpInst);
1059 // Output the data for the jump table itself
1060 EmitJump2Table(MI);
1061 // Make sure the next instruction is 2-byte aligned.
1062 EmitAlignment(1);
1063 return;
1064 }
1065 case ARM::t2TBH_JT: {
1066 // Lower and emit the instruction itself, then the jump table following it.
1067 MCInst TmpInst;
1068
1069 TmpInst.setOpcode(ARM::t2TBH);
1070 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1071 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1072 // Add predicate operands.
1073 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1074 TmpInst.addOperand(MCOperand::CreateReg(0));
1075 OutStreamer.EmitInstruction(TmpInst);
1076 // Output the data for the jump table itself
Jim Grosbach882ef2b2010-09-21 23:28:16 +00001077 EmitJump2Table(MI);
1078 return;
1079 }
Jim Grosbachf1aa47d2010-11-29 19:32:47 +00001080 case ARM::tBR_JTr:
Jim Grosbach2dc77682010-11-29 18:37:44 +00001081 case ARM::BR_JTr: {
1082 // Lower and emit the instruction itself, then the jump table following it.
1083 // mov pc, target
1084 MCInst TmpInst;
Jim Grosbach5ca66692010-11-29 22:37:40 +00001085 unsigned Opc = MI->getOpcode() == ARM::BR_JTr ?
1086 ARM::MOVr : ARM::tMOVgpr2gpr;
Jim Grosbachf1aa47d2010-11-29 19:32:47 +00001087 TmpInst.setOpcode(Opc);
Jim Grosbach2dc77682010-11-29 18:37:44 +00001088 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1089 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1090 // Add predicate operands.
1091 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1092 TmpInst.addOperand(MCOperand::CreateReg(0));
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001093 // Add 's' bit operand (always reg0 for this)
1094 if (Opc == ARM::MOVr)
1095 TmpInst.addOperand(MCOperand::CreateReg(0));
Jim Grosbach2dc77682010-11-29 18:37:44 +00001096 OutStreamer.EmitInstruction(TmpInst);
1097
Jim Grosbachf1aa47d2010-11-29 19:32:47 +00001098 // Make sure the Thumb jump table is 4-byte aligned.
Bill Wendlinga68a4fd2010-12-18 02:13:59 +00001099 if (Opc == ARM::tMOVgpr2gpr)
Jim Grosbachf1aa47d2010-11-29 19:32:47 +00001100 EmitAlignment(2);
1101
Jim Grosbach2dc77682010-11-29 18:37:44 +00001102 // Output the data for the jump table itself
1103 EmitJumpTable(MI);
1104 return;
1105 }
1106 case ARM::BR_JTm: {
1107 // Lower and emit the instruction itself, then the jump table following it.
1108 // ldr pc, target
1109 MCInst TmpInst;
1110 if (MI->getOperand(1).getReg() == 0) {
1111 // literal offset
1112 TmpInst.setOpcode(ARM::LDRi12);
1113 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1114 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1115 TmpInst.addOperand(MCOperand::CreateImm(MI->getOperand(2).getImm()));
1116 } else {
1117 TmpInst.setOpcode(ARM::LDRrs);
1118 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1119 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1120 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(1).getReg()));
1121 TmpInst.addOperand(MCOperand::CreateImm(0));
1122 }
1123 // Add predicate operands.
1124 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1125 TmpInst.addOperand(MCOperand::CreateReg(0));
1126 OutStreamer.EmitInstruction(TmpInst);
1127
1128 // Output the data for the jump table itself
Jim Grosbacha2244cb2010-09-22 17:39:48 +00001129 EmitJumpTable(MI);
1130 return;
1131 }
Jim Grosbachf8dabac2010-11-17 21:05:55 +00001132 case ARM::BR_JTadd: {
1133 // Lower and emit the instruction itself, then the jump table following it.
1134 // add pc, target, idx
Jim Grosbach2dc77682010-11-29 18:37:44 +00001135 MCInst TmpInst;
1136 TmpInst.setOpcode(ARM::ADDrr);
1137 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1138 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1139 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(1).getReg()));
Jim Grosbachf8dabac2010-11-17 21:05:55 +00001140 // Add predicate operands.
Jim Grosbach2dc77682010-11-29 18:37:44 +00001141 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1142 TmpInst.addOperand(MCOperand::CreateReg(0));
Jim Grosbachf8dabac2010-11-17 21:05:55 +00001143 // Add 's' bit operand (always reg0 for this)
Jim Grosbach2dc77682010-11-29 18:37:44 +00001144 TmpInst.addOperand(MCOperand::CreateReg(0));
1145 OutStreamer.EmitInstruction(TmpInst);
Jim Grosbachf8dabac2010-11-17 21:05:55 +00001146
1147 // Output the data for the jump table itself
1148 EmitJumpTable(MI);
1149 return;
1150 }
Jim Grosbach2e6ae132010-09-23 18:05:37 +00001151 case ARM::TRAP: {
1152 // Non-Darwin binutils don't yet support the "trap" mnemonic.
1153 // FIXME: Remove this special case when they do.
1154 if (!Subtarget->isTargetDarwin()) {
Jim Grosbach78890f42010-10-01 23:21:38 +00001155 //.long 0xe7ffdefe @ trap
Jim Grosbachb2dda4b2010-09-23 19:42:17 +00001156 uint32_t Val = 0xe7ffdefeUL;
Jim Grosbach2e6ae132010-09-23 18:05:37 +00001157 OutStreamer.AddComment("trap");
1158 OutStreamer.EmitIntValue(Val, 4);
1159 return;
1160 }
1161 break;
1162 }
1163 case ARM::tTRAP: {
1164 // Non-Darwin binutils don't yet support the "trap" mnemonic.
1165 // FIXME: Remove this special case when they do.
1166 if (!Subtarget->isTargetDarwin()) {
Jim Grosbach78890f42010-10-01 23:21:38 +00001167 //.short 57086 @ trap
Benjamin Kramerc8ab9eb2010-09-23 18:57:26 +00001168 uint16_t Val = 0xdefe;
Jim Grosbach2e6ae132010-09-23 18:05:37 +00001169 OutStreamer.AddComment("trap");
1170 OutStreamer.EmitIntValue(Val, 2);
1171 return;
1172 }
1173 break;
1174 }
Jim Grosbach433a5782010-09-24 20:47:58 +00001175 case ARM::t2Int_eh_sjlj_setjmp:
1176 case ARM::t2Int_eh_sjlj_setjmp_nofp:
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001177 case ARM::tInt_eh_sjlj_setjmp: {
Jim Grosbach433a5782010-09-24 20:47:58 +00001178 // Two incoming args: GPR:$src, GPR:$val
1179 // mov $val, pc
1180 // adds $val, #7
1181 // str $val, [$src, #4]
1182 // movs r0, #0
1183 // b 1f
1184 // movs r0, #1
1185 // 1:
1186 unsigned SrcReg = MI->getOperand(0).getReg();
1187 unsigned ValReg = MI->getOperand(1).getReg();
1188 MCSymbol *Label = GetARMSJLJEHLabel();
1189 {
1190 MCInst TmpInst;
1191 TmpInst.setOpcode(ARM::tMOVgpr2tgpr);
1192 TmpInst.addOperand(MCOperand::CreateReg(ValReg));
1193 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1194 // 's' bit operand
1195 TmpInst.addOperand(MCOperand::CreateReg(ARM::CPSR));
1196 OutStreamer.AddComment("eh_setjmp begin");
1197 OutStreamer.EmitInstruction(TmpInst);
1198 }
1199 {
1200 MCInst TmpInst;
1201 TmpInst.setOpcode(ARM::tADDi3);
1202 TmpInst.addOperand(MCOperand::CreateReg(ValReg));
1203 // 's' bit operand
1204 TmpInst.addOperand(MCOperand::CreateReg(ARM::CPSR));
1205 TmpInst.addOperand(MCOperand::CreateReg(ValReg));
1206 TmpInst.addOperand(MCOperand::CreateImm(7));
1207 // Predicate.
1208 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1209 TmpInst.addOperand(MCOperand::CreateReg(0));
1210 OutStreamer.EmitInstruction(TmpInst);
1211 }
1212 {
1213 MCInst TmpInst;
Bill Wendlingf4caf692010-12-14 03:36:38 +00001214 TmpInst.setOpcode(ARM::tSTRi);
Jim Grosbach433a5782010-09-24 20:47:58 +00001215 TmpInst.addOperand(MCOperand::CreateReg(ValReg));
1216 TmpInst.addOperand(MCOperand::CreateReg(SrcReg));
1217 // The offset immediate is #4. The operand value is scaled by 4 for the
1218 // tSTR instruction.
1219 TmpInst.addOperand(MCOperand::CreateImm(1));
Jim Grosbach433a5782010-09-24 20:47:58 +00001220 // Predicate.
1221 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1222 TmpInst.addOperand(MCOperand::CreateReg(0));
1223 OutStreamer.EmitInstruction(TmpInst);
1224 }
1225 {
1226 MCInst TmpInst;
1227 TmpInst.setOpcode(ARM::tMOVi8);
1228 TmpInst.addOperand(MCOperand::CreateReg(ARM::R0));
1229 TmpInst.addOperand(MCOperand::CreateReg(ARM::CPSR));
1230 TmpInst.addOperand(MCOperand::CreateImm(0));
1231 // Predicate.
1232 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1233 TmpInst.addOperand(MCOperand::CreateReg(0));
1234 OutStreamer.EmitInstruction(TmpInst);
1235 }
1236 {
1237 const MCExpr *SymbolExpr = MCSymbolRefExpr::Create(Label, OutContext);
1238 MCInst TmpInst;
1239 TmpInst.setOpcode(ARM::tB);
1240 TmpInst.addOperand(MCOperand::CreateExpr(SymbolExpr));
1241 OutStreamer.EmitInstruction(TmpInst);
1242 }
1243 {
1244 MCInst TmpInst;
1245 TmpInst.setOpcode(ARM::tMOVi8);
1246 TmpInst.addOperand(MCOperand::CreateReg(ARM::R0));
1247 TmpInst.addOperand(MCOperand::CreateReg(ARM::CPSR));
1248 TmpInst.addOperand(MCOperand::CreateImm(1));
1249 // Predicate.
1250 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1251 TmpInst.addOperand(MCOperand::CreateReg(0));
1252 OutStreamer.AddComment("eh_setjmp end");
1253 OutStreamer.EmitInstruction(TmpInst);
1254 }
1255 OutStreamer.EmitLabel(Label);
1256 return;
1257 }
1258
Jim Grosbach45390082010-09-23 23:33:56 +00001259 case ARM::Int_eh_sjlj_setjmp_nofp:
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001260 case ARM::Int_eh_sjlj_setjmp: {
Jim Grosbach45390082010-09-23 23:33:56 +00001261 // Two incoming args: GPR:$src, GPR:$val
1262 // add $val, pc, #8
1263 // str $val, [$src, #+4]
1264 // mov r0, #0
1265 // add pc, pc, #0
1266 // mov r0, #1
1267 unsigned SrcReg = MI->getOperand(0).getReg();
1268 unsigned ValReg = MI->getOperand(1).getReg();
1269
1270 {
1271 MCInst TmpInst;
1272 TmpInst.setOpcode(ARM::ADDri);
1273 TmpInst.addOperand(MCOperand::CreateReg(ValReg));
1274 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1275 TmpInst.addOperand(MCOperand::CreateImm(8));
1276 // Predicate.
1277 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1278 TmpInst.addOperand(MCOperand::CreateReg(0));
1279 // 's' bit operand (always reg0 for this).
1280 TmpInst.addOperand(MCOperand::CreateReg(0));
1281 OutStreamer.AddComment("eh_setjmp begin");
1282 OutStreamer.EmitInstruction(TmpInst);
1283 }
1284 {
1285 MCInst TmpInst;
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001286 TmpInst.setOpcode(ARM::STRi12);
Jim Grosbach45390082010-09-23 23:33:56 +00001287 TmpInst.addOperand(MCOperand::CreateReg(ValReg));
1288 TmpInst.addOperand(MCOperand::CreateReg(SrcReg));
Jim Grosbach45390082010-09-23 23:33:56 +00001289 TmpInst.addOperand(MCOperand::CreateImm(4));
1290 // Predicate.
1291 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1292 TmpInst.addOperand(MCOperand::CreateReg(0));
1293 OutStreamer.EmitInstruction(TmpInst);
1294 }
1295 {
1296 MCInst TmpInst;
1297 TmpInst.setOpcode(ARM::MOVi);
1298 TmpInst.addOperand(MCOperand::CreateReg(ARM::R0));
1299 TmpInst.addOperand(MCOperand::CreateImm(0));
1300 // Predicate.
1301 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1302 TmpInst.addOperand(MCOperand::CreateReg(0));
1303 // 's' bit operand (always reg0 for this).
1304 TmpInst.addOperand(MCOperand::CreateReg(0));
1305 OutStreamer.EmitInstruction(TmpInst);
1306 }
1307 {
1308 MCInst TmpInst;
1309 TmpInst.setOpcode(ARM::ADDri);
1310 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1311 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1312 TmpInst.addOperand(MCOperand::CreateImm(0));
1313 // Predicate.
1314 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1315 TmpInst.addOperand(MCOperand::CreateReg(0));
1316 // 's' bit operand (always reg0 for this).
1317 TmpInst.addOperand(MCOperand::CreateReg(0));
1318 OutStreamer.EmitInstruction(TmpInst);
1319 }
1320 {
1321 MCInst TmpInst;
1322 TmpInst.setOpcode(ARM::MOVi);
1323 TmpInst.addOperand(MCOperand::CreateReg(ARM::R0));
1324 TmpInst.addOperand(MCOperand::CreateImm(1));
1325 // Predicate.
1326 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1327 TmpInst.addOperand(MCOperand::CreateReg(0));
1328 // 's' bit operand (always reg0 for this).
1329 TmpInst.addOperand(MCOperand::CreateReg(0));
1330 OutStreamer.AddComment("eh_setjmp end");
1331 OutStreamer.EmitInstruction(TmpInst);
1332 }
1333 return;
1334 }
Jim Grosbach5acb3de2010-09-27 21:47:04 +00001335 case ARM::Int_eh_sjlj_longjmp: {
1336 // ldr sp, [$src, #8]
1337 // ldr $scratch, [$src, #4]
1338 // ldr r7, [$src]
1339 // bx $scratch
1340 unsigned SrcReg = MI->getOperand(0).getReg();
1341 unsigned ScratchReg = MI->getOperand(1).getReg();
1342 {
1343 MCInst TmpInst;
Jim Grosbach3e556122010-10-26 22:37:02 +00001344 TmpInst.setOpcode(ARM::LDRi12);
Jim Grosbach5acb3de2010-09-27 21:47:04 +00001345 TmpInst.addOperand(MCOperand::CreateReg(ARM::SP));
1346 TmpInst.addOperand(MCOperand::CreateReg(SrcReg));
Jim Grosbach5acb3de2010-09-27 21:47:04 +00001347 TmpInst.addOperand(MCOperand::CreateImm(8));
1348 // Predicate.
1349 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1350 TmpInst.addOperand(MCOperand::CreateReg(0));
1351 OutStreamer.EmitInstruction(TmpInst);
1352 }
1353 {
1354 MCInst TmpInst;
Jim Grosbach3e556122010-10-26 22:37:02 +00001355 TmpInst.setOpcode(ARM::LDRi12);
Jim Grosbach5acb3de2010-09-27 21:47:04 +00001356 TmpInst.addOperand(MCOperand::CreateReg(ScratchReg));
1357 TmpInst.addOperand(MCOperand::CreateReg(SrcReg));
Jim Grosbach5acb3de2010-09-27 21:47:04 +00001358 TmpInst.addOperand(MCOperand::CreateImm(4));
1359 // Predicate.
1360 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1361 TmpInst.addOperand(MCOperand::CreateReg(0));
1362 OutStreamer.EmitInstruction(TmpInst);
1363 }
1364 {
1365 MCInst TmpInst;
Jim Grosbach3e556122010-10-26 22:37:02 +00001366 TmpInst.setOpcode(ARM::LDRi12);
Jim Grosbach5acb3de2010-09-27 21:47:04 +00001367 TmpInst.addOperand(MCOperand::CreateReg(ARM::R7));
1368 TmpInst.addOperand(MCOperand::CreateReg(SrcReg));
Jim Grosbach5acb3de2010-09-27 21:47:04 +00001369 TmpInst.addOperand(MCOperand::CreateImm(0));
1370 // Predicate.
1371 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1372 TmpInst.addOperand(MCOperand::CreateReg(0));
1373 OutStreamer.EmitInstruction(TmpInst);
1374 }
1375 {
1376 MCInst TmpInst;
Bill Wendling6e46d842010-11-30 00:48:15 +00001377 TmpInst.setOpcode(ARM::BX);
Jim Grosbach5acb3de2010-09-27 21:47:04 +00001378 TmpInst.addOperand(MCOperand::CreateReg(ScratchReg));
1379 // Predicate.
1380 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1381 TmpInst.addOperand(MCOperand::CreateReg(0));
1382 OutStreamer.EmitInstruction(TmpInst);
1383 }
1384 return;
1385 }
Jim Grosbach385cc5e2010-09-27 22:28:11 +00001386 case ARM::tInt_eh_sjlj_longjmp: {
1387 // ldr $scratch, [$src, #8]
1388 // mov sp, $scratch
1389 // ldr $scratch, [$src, #4]
1390 // ldr r7, [$src]
1391 // bx $scratch
1392 unsigned SrcReg = MI->getOperand(0).getReg();
1393 unsigned ScratchReg = MI->getOperand(1).getReg();
1394 {
1395 MCInst TmpInst;
Bill Wendlingf4caf692010-12-14 03:36:38 +00001396 TmpInst.setOpcode(ARM::tLDRi);
Jim Grosbach385cc5e2010-09-27 22:28:11 +00001397 TmpInst.addOperand(MCOperand::CreateReg(ScratchReg));
1398 TmpInst.addOperand(MCOperand::CreateReg(SrcReg));
1399 // The offset immediate is #8. The operand value is scaled by 4 for the
Bill Wendlingf4caf692010-12-14 03:36:38 +00001400 // tLDR instruction.
Jim Grosbach385cc5e2010-09-27 22:28:11 +00001401 TmpInst.addOperand(MCOperand::CreateImm(2));
Jim Grosbach385cc5e2010-09-27 22:28:11 +00001402 // Predicate.
1403 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1404 TmpInst.addOperand(MCOperand::CreateReg(0));
1405 OutStreamer.EmitInstruction(TmpInst);
1406 }
1407 {
1408 MCInst TmpInst;
1409 TmpInst.setOpcode(ARM::tMOVtgpr2gpr);
1410 TmpInst.addOperand(MCOperand::CreateReg(ARM::SP));
1411 TmpInst.addOperand(MCOperand::CreateReg(ScratchReg));
1412 // Predicate.
1413 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1414 TmpInst.addOperand(MCOperand::CreateReg(0));
1415 OutStreamer.EmitInstruction(TmpInst);
1416 }
1417 {
1418 MCInst TmpInst;
Bill Wendlingf4caf692010-12-14 03:36:38 +00001419 TmpInst.setOpcode(ARM::tLDRi);
Jim Grosbach385cc5e2010-09-27 22:28:11 +00001420 TmpInst.addOperand(MCOperand::CreateReg(ScratchReg));
1421 TmpInst.addOperand(MCOperand::CreateReg(SrcReg));
1422 TmpInst.addOperand(MCOperand::CreateImm(1));
Jim Grosbach385cc5e2010-09-27 22:28:11 +00001423 // Predicate.
1424 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1425 TmpInst.addOperand(MCOperand::CreateReg(0));
1426 OutStreamer.EmitInstruction(TmpInst);
1427 }
1428 {
1429 MCInst TmpInst;
Bill Wendlingf4caf692010-12-14 03:36:38 +00001430 TmpInst.setOpcode(ARM::tLDRr);
Jim Grosbach385cc5e2010-09-27 22:28:11 +00001431 TmpInst.addOperand(MCOperand::CreateReg(ARM::R7));
1432 TmpInst.addOperand(MCOperand::CreateReg(SrcReg));
Jim Grosbach385cc5e2010-09-27 22:28:11 +00001433 TmpInst.addOperand(MCOperand::CreateReg(0));
1434 // Predicate.
1435 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1436 TmpInst.addOperand(MCOperand::CreateReg(0));
1437 OutStreamer.EmitInstruction(TmpInst);
1438 }
1439 {
1440 MCInst TmpInst;
1441 TmpInst.setOpcode(ARM::tBX_RET_vararg);
1442 TmpInst.addOperand(MCOperand::CreateReg(ScratchReg));
1443 // Predicate.
1444 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1445 TmpInst.addOperand(MCOperand::CreateReg(0));
1446 OutStreamer.EmitInstruction(TmpInst);
1447 }
1448 return;
1449 }
Anton Korobeynikov4d728602011-01-01 20:38:38 +00001450 // These are the pseudos created to comply with stricter operand restrictions
1451 // on ARMv5. Lower them now to "normal" instructions, since all the
1452 // restrictions are already satisfied.
1453 case ARM::MULv5:
1454 EmitPatchedInstruction(MI, ARM::MUL);
1455 return;
1456 case ARM::MLAv5:
1457 EmitPatchedInstruction(MI, ARM::MLA);
1458 return;
1459 case ARM::SMULLv5:
1460 EmitPatchedInstruction(MI, ARM::SMULL);
1461 return;
1462 case ARM::UMULLv5:
1463 EmitPatchedInstruction(MI, ARM::UMULL);
1464 return;
1465 case ARM::SMLALv5:
1466 EmitPatchedInstruction(MI, ARM::SMLAL);
1467 return;
1468 case ARM::UMLALv5:
1469 EmitPatchedInstruction(MI, ARM::UMLAL);
1470 return;
1471 case ARM::UMAALv5:
1472 EmitPatchedInstruction(MI, ARM::UMAAL);
1473 return;
Chris Lattner97f06932009-10-19 20:20:46 +00001474 }
Jim Grosbachb0739b72010-09-02 01:02:06 +00001475
Chris Lattner97f06932009-10-19 20:20:46 +00001476 MCInst TmpInst;
Chris Lattner30e2cc22010-11-14 21:00:02 +00001477 LowerARMMachineInstrToMCInst(MI, TmpInst, *this);
Chris Lattner850d2e22010-02-03 01:16:28 +00001478 OutStreamer.EmitInstruction(TmpInst);
Chris Lattner97f06932009-10-19 20:20:46 +00001479}
Daniel Dunbar2685a292009-10-20 05:15:36 +00001480
1481//===----------------------------------------------------------------------===//
1482// Target Registry Stuff
1483//===----------------------------------------------------------------------===//
1484
1485static MCInstPrinter *createARMMCInstPrinter(const Target &T,
1486 unsigned SyntaxVariant,
Chris Lattnerd3740872010-04-04 05:04:31 +00001487 const MCAsmInfo &MAI) {
Daniel Dunbar2685a292009-10-20 05:15:36 +00001488 if (SyntaxVariant == 0)
Jim Grosbach74d7e6c2010-09-17 21:33:25 +00001489 return new ARMInstPrinter(MAI);
Daniel Dunbar2685a292009-10-20 05:15:36 +00001490 return 0;
1491}
1492
1493// Force static initialization.
1494extern "C" void LLVMInitializeARMAsmPrinter() {
1495 RegisterAsmPrinter<ARMAsmPrinter> X(TheARMTarget);
1496 RegisterAsmPrinter<ARMAsmPrinter> Y(TheThumbTarget);
1497
1498 TargetRegistry::RegisterMCInstPrinter(TheARMTarget, createARMMCInstPrinter);
1499 TargetRegistry::RegisterMCInstPrinter(TheThumbTarget, createARMMCInstPrinter);
1500}
1501