blob: ebf4a5756f5adebfd8cb023ce2540f007b068e8f [file] [log] [blame]
Misha Brukman91b5ca82004-07-26 18:45:48 +00001//===-- X86FloatingPoint.cpp - Floating point Reg -> Stack converter ------===//
Misha Brukman0e0a7a452005-04-21 23:38:14 +00002//
John Criswellb576c942003-10-20 19:43:21 +00003// The LLVM Compiler Infrastructure
4//
5// This file was developed by the LLVM research group and is distributed under
6// the University of Illinois Open Source License. See LICENSE.TXT for details.
Misha Brukman0e0a7a452005-04-21 23:38:14 +00007//
John Criswellb576c942003-10-20 19:43:21 +00008//===----------------------------------------------------------------------===//
Chris Lattnera960d952003-01-13 01:01:59 +00009//
10// This file defines the pass which converts floating point instructions from
Chris Lattner847df252004-01-30 22:25:18 +000011// virtual registers into register stack instructions. This pass uses live
12// variable information to indicate where the FPn registers are used and their
13// lifetimes.
14//
15// This pass is hampered by the lack of decent CFG manipulation routines for
16// machine code. In particular, this wants to be able to split critical edges
17// as necessary, traverse the machine basic block CFG in depth-first order, and
18// allow there to be multiple machine basic blocks for each LLVM basicblock
19// (needed for critical edge splitting).
20//
21// In particular, this pass currently barfs on critical edges. Because of this,
22// it requires the instruction selector to insert FP_REG_KILL instructions on
23// the exits of any basic block that has critical edges going from it, or which
24// branch to a critical basic block.
25//
26// FIXME: this is not implemented yet. The stackifier pass only works on local
27// basic blocks.
Chris Lattnera960d952003-01-13 01:01:59 +000028//
29//===----------------------------------------------------------------------===//
30
Chris Lattner95b2c7d2006-12-19 22:59:26 +000031#define DEBUG_TYPE "x86-codegen"
Chris Lattnera960d952003-01-13 01:01:59 +000032#include "X86.h"
33#include "X86InstrInfo.h"
34#include "llvm/CodeGen/MachineFunctionPass.h"
35#include "llvm/CodeGen/MachineInstrBuilder.h"
36#include "llvm/CodeGen/LiveVariables.h"
Alkis Evlogimenos359b65f2003-12-13 05:36:22 +000037#include "llvm/CodeGen/Passes.h"
Chris Lattner3501fea2003-01-14 22:00:31 +000038#include "llvm/Target/TargetInstrInfo.h"
Chris Lattnera960d952003-01-13 01:01:59 +000039#include "llvm/Target/TargetMachine.h"
Reid Spencer551ccae2004-09-01 22:55:40 +000040#include "llvm/Support/Debug.h"
Chris Lattnera4f0b3a2006-08-27 12:54:02 +000041#include "llvm/Support/Compiler.h"
Reid Spencer551ccae2004-09-01 22:55:40 +000042#include "llvm/ADT/DepthFirstIterator.h"
Evan Chengddd2a452006-11-15 20:56:39 +000043#include "llvm/ADT/SmallVector.h"
Reid Spencer551ccae2004-09-01 22:55:40 +000044#include "llvm/ADT/Statistic.h"
45#include "llvm/ADT/STLExtras.h"
Chris Lattnera960d952003-01-13 01:01:59 +000046#include <algorithm>
Chris Lattner847df252004-01-30 22:25:18 +000047#include <set>
Chris Lattnerf2e49d42003-12-20 09:58:55 +000048using namespace llvm;
Brian Gaeked0fde302003-11-11 22:41:34 +000049
Chris Lattner95b2c7d2006-12-19 22:59:26 +000050STATISTIC(NumFXCH, "Number of fxch instructions inserted");
51STATISTIC(NumFP , "Number of floating point instructions");
Chris Lattnera960d952003-01-13 01:01:59 +000052
Chris Lattner95b2c7d2006-12-19 22:59:26 +000053namespace {
Chris Lattner2c79de82006-06-28 23:27:49 +000054 struct VISIBILITY_HIDDEN FPS : public MachineFunctionPass {
Devang Patel19974732007-05-03 01:11:54 +000055 static char ID;
Devang Patel794fd752007-05-01 21:15:47 +000056 FPS() : MachineFunctionPass((intptr_t)&ID) {}
57
Chris Lattnera960d952003-01-13 01:01:59 +000058 virtual bool runOnMachineFunction(MachineFunction &MF);
59
60 virtual const char *getPassName() const { return "X86 FP Stackifier"; }
61
62 virtual void getAnalysisUsage(AnalysisUsage &AU) const {
63 AU.addRequired<LiveVariables>();
64 MachineFunctionPass::getAnalysisUsage(AU);
65 }
66 private:
Evan Cheng32644ac2006-12-01 10:11:51 +000067 const TargetInstrInfo *TII; // Machine instruction info.
68 LiveVariables *LV; // Live variable info for current function...
69 MachineBasicBlock *MBB; // Current basic block
70 unsigned Stack[8]; // FP<n> Registers in each stack slot...
71 unsigned RegMap[8]; // Track which stack slot contains each register
72 unsigned StackTop; // The current top of the FP stack.
Chris Lattnera960d952003-01-13 01:01:59 +000073
74 void dumpStack() const {
Bill Wendlingf5da1332006-12-07 22:21:48 +000075 cerr << "Stack contents:";
Chris Lattnera960d952003-01-13 01:01:59 +000076 for (unsigned i = 0; i != StackTop; ++i) {
Bill Wendlingf5da1332006-12-07 22:21:48 +000077 cerr << " FP" << Stack[i];
Misha Brukman0e0a7a452005-04-21 23:38:14 +000078 assert(RegMap[Stack[i]] == i && "Stack[] doesn't match RegMap[]!");
Chris Lattnera960d952003-01-13 01:01:59 +000079 }
Bill Wendlingf5da1332006-12-07 22:21:48 +000080 cerr << "\n";
Chris Lattnera960d952003-01-13 01:01:59 +000081 }
82 private:
83 // getSlot - Return the stack slot number a particular register number is
84 // in...
85 unsigned getSlot(unsigned RegNo) const {
86 assert(RegNo < 8 && "Regno out of range!");
87 return RegMap[RegNo];
88 }
89
90 // getStackEntry - Return the X86::FP<n> register in register ST(i)
91 unsigned getStackEntry(unsigned STi) const {
92 assert(STi < StackTop && "Access past stack top!");
93 return Stack[StackTop-1-STi];
94 }
95
96 // getSTReg - Return the X86::ST(i) register which contains the specified
97 // FP<RegNo> register
98 unsigned getSTReg(unsigned RegNo) const {
Brian Gaeked0fde302003-11-11 22:41:34 +000099 return StackTop - 1 - getSlot(RegNo) + llvm::X86::ST0;
Chris Lattnera960d952003-01-13 01:01:59 +0000100 }
101
Chris Lattner4a06f352004-02-02 19:23:15 +0000102 // pushReg - Push the specified FP<n> register onto the stack
Chris Lattnera960d952003-01-13 01:01:59 +0000103 void pushReg(unsigned Reg) {
104 assert(Reg < 8 && "Register number out of range!");
105 assert(StackTop < 8 && "Stack overflow!");
106 Stack[StackTop] = Reg;
107 RegMap[Reg] = StackTop++;
108 }
109
110 bool isAtTop(unsigned RegNo) const { return getSlot(RegNo) == StackTop-1; }
111 void moveToTop(unsigned RegNo, MachineBasicBlock::iterator &I) {
112 if (!isAtTop(RegNo)) {
Misha Brukman0e0a7a452005-04-21 23:38:14 +0000113 unsigned STReg = getSTReg(RegNo);
114 unsigned RegOnTop = getStackEntry(0);
Chris Lattnera960d952003-01-13 01:01:59 +0000115
Misha Brukman0e0a7a452005-04-21 23:38:14 +0000116 // Swap the slots the regs are in
117 std::swap(RegMap[RegNo], RegMap[RegOnTop]);
Chris Lattnera960d952003-01-13 01:01:59 +0000118
Misha Brukman0e0a7a452005-04-21 23:38:14 +0000119 // Swap stack slot contents
120 assert(RegMap[RegOnTop] < StackTop);
121 std::swap(Stack[RegMap[RegOnTop]], Stack[StackTop-1]);
Chris Lattnera960d952003-01-13 01:01:59 +0000122
Misha Brukman0e0a7a452005-04-21 23:38:14 +0000123 // Emit an fxch to update the runtime processors version of the state
Dale Johannesene377d4d2007-07-04 21:07:47 +0000124 BuildMI(*MBB, I, TII->get(X86::XCH_F)).addReg(STReg);
Misha Brukman0e0a7a452005-04-21 23:38:14 +0000125 NumFXCH++;
Chris Lattnera960d952003-01-13 01:01:59 +0000126 }
127 }
128
Chris Lattner0526f012004-04-01 04:06:09 +0000129 void duplicateToTop(unsigned RegNo, unsigned AsReg, MachineInstr *I) {
Chris Lattnera960d952003-01-13 01:01:59 +0000130 unsigned STReg = getSTReg(RegNo);
131 pushReg(AsReg); // New register on top of stack
132
Dale Johannesene377d4d2007-07-04 21:07:47 +0000133 BuildMI(*MBB, I, TII->get(X86::LD_Frr)).addReg(STReg);
Chris Lattnera960d952003-01-13 01:01:59 +0000134 }
135
136 // popStackAfter - Pop the current value off of the top of the FP stack
137 // after the specified instruction.
138 void popStackAfter(MachineBasicBlock::iterator &I);
139
Chris Lattner0526f012004-04-01 04:06:09 +0000140 // freeStackSlotAfter - Free the specified register from the register stack,
141 // so that it is no longer in a register. If the register is currently at
142 // the top of the stack, we just pop the current instruction, otherwise we
143 // store the current top-of-stack into the specified slot, then pop the top
144 // of stack.
145 void freeStackSlotAfter(MachineBasicBlock::iterator &I, unsigned Reg);
146
Chris Lattnera960d952003-01-13 01:01:59 +0000147 bool processBasicBlock(MachineFunction &MF, MachineBasicBlock &MBB);
148
149 void handleZeroArgFP(MachineBasicBlock::iterator &I);
150 void handleOneArgFP(MachineBasicBlock::iterator &I);
Chris Lattner4a06f352004-02-02 19:23:15 +0000151 void handleOneArgFPRW(MachineBasicBlock::iterator &I);
Chris Lattnera960d952003-01-13 01:01:59 +0000152 void handleTwoArgFP(MachineBasicBlock::iterator &I);
Chris Lattnerd62d5d72004-06-11 04:25:06 +0000153 void handleCompareFP(MachineBasicBlock::iterator &I);
Chris Lattnerc1bab322004-03-31 22:02:36 +0000154 void handleCondMovFP(MachineBasicBlock::iterator &I);
Chris Lattnera960d952003-01-13 01:01:59 +0000155 void handleSpecialFP(MachineBasicBlock::iterator &I);
156 };
Devang Patel19974732007-05-03 01:11:54 +0000157 char FPS::ID = 0;
Chris Lattnera960d952003-01-13 01:01:59 +0000158}
159
Chris Lattnerf2e49d42003-12-20 09:58:55 +0000160FunctionPass *llvm::createX86FloatingPointStackifierPass() { return new FPS(); }
Chris Lattnera960d952003-01-13 01:01:59 +0000161
162/// runOnMachineFunction - Loop over all of the basic blocks, transforming FP
163/// register references into FP stack references.
164///
165bool FPS::runOnMachineFunction(MachineFunction &MF) {
Chris Lattner42e25b32005-01-23 23:13:59 +0000166 // We only need to run this pass if there are any FP registers used in this
167 // function. If it is all integer, there is nothing for us to do!
Chris Lattner42e25b32005-01-23 23:13:59 +0000168 bool FPIsUsed = false;
169
170 assert(X86::FP6 == X86::FP0+6 && "Register enums aren't sorted right!");
171 for (unsigned i = 0; i <= 6; ++i)
Evan Cheng6c087e52007-04-25 22:13:27 +0000172 if (MF.isPhysRegUsed(X86::FP0+i)) {
Chris Lattner42e25b32005-01-23 23:13:59 +0000173 FPIsUsed = true;
174 break;
175 }
176
177 // Early exit.
178 if (!FPIsUsed) return false;
179
Evan Cheng32644ac2006-12-01 10:11:51 +0000180 TII = MF.getTarget().getInstrInfo();
Chris Lattnera960d952003-01-13 01:01:59 +0000181 LV = &getAnalysis<LiveVariables>();
182 StackTop = 0;
183
Chris Lattner847df252004-01-30 22:25:18 +0000184 // Process the function in depth first order so that we process at least one
185 // of the predecessors for every reachable block in the function.
Chris Lattner22686842004-05-01 21:27:53 +0000186 std::set<MachineBasicBlock*> Processed;
187 MachineBasicBlock *Entry = MF.begin();
Chris Lattner847df252004-01-30 22:25:18 +0000188
189 bool Changed = false;
Chris Lattner22686842004-05-01 21:27:53 +0000190 for (df_ext_iterator<MachineBasicBlock*, std::set<MachineBasicBlock*> >
Chris Lattner847df252004-01-30 22:25:18 +0000191 I = df_ext_begin(Entry, Processed), E = df_ext_end(Entry, Processed);
192 I != E; ++I)
Chris Lattner22686842004-05-01 21:27:53 +0000193 Changed |= processBasicBlock(MF, **I);
Chris Lattner847df252004-01-30 22:25:18 +0000194
Chris Lattnera960d952003-01-13 01:01:59 +0000195 return Changed;
196}
197
198/// processBasicBlock - Loop over all of the instructions in the basic block,
199/// transforming FP instructions into their stack form.
200///
201bool FPS::processBasicBlock(MachineFunction &MF, MachineBasicBlock &BB) {
Chris Lattnera960d952003-01-13 01:01:59 +0000202 bool Changed = false;
203 MBB = &BB;
Misha Brukman0e0a7a452005-04-21 23:38:14 +0000204
Chris Lattnera960d952003-01-13 01:01:59 +0000205 for (MachineBasicBlock::iterator I = BB.begin(); I != BB.end(); ++I) {
Alkis Evlogimenosc0b9dc52004-02-12 02:27:10 +0000206 MachineInstr *MI = I;
Evan Cheng12a44782006-11-30 07:12:03 +0000207 unsigned Flags = MI->getInstrDescriptor()->TSFlags;
Chris Lattner847df252004-01-30 22:25:18 +0000208 if ((Flags & X86II::FPTypeMask) == X86II::NotFP)
209 continue; // Efficiently ignore non-fp insts!
Chris Lattnera960d952003-01-13 01:01:59 +0000210
Alkis Evlogimenosc0b9dc52004-02-12 02:27:10 +0000211 MachineInstr *PrevMI = 0;
Alkis Evlogimenosf81af212004-02-14 01:18:34 +0000212 if (I != BB.begin())
213 PrevMI = prior(I);
Chris Lattnera960d952003-01-13 01:01:59 +0000214
215 ++NumFP; // Keep track of # of pseudo instrs
Chris Lattnerc5f8e4f2006-12-08 05:41:26 +0000216 DOUT << "\nFPInst:\t" << *MI;
Chris Lattnera960d952003-01-13 01:01:59 +0000217
218 // Get dead variables list now because the MI pointer may be deleted as part
219 // of processing!
Evan Chengddd2a452006-11-15 20:56:39 +0000220 SmallVector<unsigned, 8> DeadRegs;
221 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
222 const MachineOperand &MO = MI->getOperand(i);
223 if (MO.isReg() && MO.isDead())
224 DeadRegs.push_back(MO.getReg());
225 }
Chris Lattnera960d952003-01-13 01:01:59 +0000226
227 switch (Flags & X86II::FPTypeMask) {
Chris Lattner4a06f352004-02-02 19:23:15 +0000228 case X86II::ZeroArgFP: handleZeroArgFP(I); break;
Chris Lattnerc1bab322004-03-31 22:02:36 +0000229 case X86II::OneArgFP: handleOneArgFP(I); break; // fstp ST(0)
Chris Lattner4a06f352004-02-02 19:23:15 +0000230 case X86II::OneArgFPRW: handleOneArgFPRW(I); break; // ST(0) = fsqrt(ST(0))
Evan Cheng5cd3e9f2006-11-11 10:21:44 +0000231 case X86II::TwoArgFP: handleTwoArgFP(I); break;
Chris Lattnerab8decc2004-06-11 04:41:24 +0000232 case X86II::CompareFP: handleCompareFP(I); break;
Chris Lattnerc1bab322004-03-31 22:02:36 +0000233 case X86II::CondMovFP: handleCondMovFP(I); break;
Chris Lattner4a06f352004-02-02 19:23:15 +0000234 case X86II::SpecialFP: handleSpecialFP(I); break;
Chris Lattnera960d952003-01-13 01:01:59 +0000235 default: assert(0 && "Unknown FP Type!");
236 }
237
238 // Check to see if any of the values defined by this instruction are dead
239 // after definition. If so, pop them.
Evan Chengddd2a452006-11-15 20:56:39 +0000240 for (unsigned i = 0, e = DeadRegs.size(); i != e; ++i) {
241 unsigned Reg = DeadRegs[i];
Chris Lattnera960d952003-01-13 01:01:59 +0000242 if (Reg >= X86::FP0 && Reg <= X86::FP6) {
Bill Wendlingf5da1332006-12-07 22:21:48 +0000243 DOUT << "Register FP#" << Reg-X86::FP0 << " is dead!\n";
Chris Lattnerd62d5d72004-06-11 04:25:06 +0000244 freeStackSlotAfter(I, Reg-X86::FP0);
Chris Lattnera960d952003-01-13 01:01:59 +0000245 }
246 }
Misha Brukman0e0a7a452005-04-21 23:38:14 +0000247
Chris Lattnera960d952003-01-13 01:01:59 +0000248 // Print out all of the instructions expanded to if -debug
Alkis Evlogimenosb929bca2004-02-15 00:46:41 +0000249 DEBUG(
250 MachineBasicBlock::iterator PrevI(PrevMI);
251 if (I == PrevI) {
Bill Wendlingf5da1332006-12-07 22:21:48 +0000252 cerr << "Just deleted pseudo instruction\n";
Alkis Evlogimenosb929bca2004-02-15 00:46:41 +0000253 } else {
254 MachineBasicBlock::iterator Start = I;
255 // Rewind to first instruction newly inserted.
256 while (Start != BB.begin() && prior(Start) != PrevI) --Start;
Bill Wendlingf5da1332006-12-07 22:21:48 +0000257 cerr << "Inserted instructions:\n\t";
258 Start->print(*cerr.stream(), &MF.getTarget());
Alkis Evlogimenosb929bca2004-02-15 00:46:41 +0000259 while (++Start != next(I));
260 }
261 dumpStack();
262 );
Chris Lattnera960d952003-01-13 01:01:59 +0000263
264 Changed = true;
265 }
266
267 assert(StackTop == 0 && "Stack not empty at end of basic block?");
268 return Changed;
269}
270
271//===----------------------------------------------------------------------===//
272// Efficient Lookup Table Support
273//===----------------------------------------------------------------------===//
274
Chris Lattnerf2e49d42003-12-20 09:58:55 +0000275namespace {
276 struct TableEntry {
277 unsigned from;
278 unsigned to;
279 bool operator<(const TableEntry &TE) const { return from < TE.from; }
Jeff Cohen9471c8a2006-01-26 20:41:32 +0000280 friend bool operator<(const TableEntry &TE, unsigned V) {
281 return TE.from < V;
282 }
283 friend bool operator<(unsigned V, const TableEntry &TE) {
284 return V < TE.from;
285 }
Chris Lattnerf2e49d42003-12-20 09:58:55 +0000286 };
287}
Chris Lattnera960d952003-01-13 01:01:59 +0000288
289static bool TableIsSorted(const TableEntry *Table, unsigned NumEntries) {
290 for (unsigned i = 0; i != NumEntries-1; ++i)
291 if (!(Table[i] < Table[i+1])) return false;
292 return true;
293}
294
295static int Lookup(const TableEntry *Table, unsigned N, unsigned Opcode) {
296 const TableEntry *I = std::lower_bound(Table, Table+N, Opcode);
297 if (I != Table+N && I->from == Opcode)
298 return I->to;
299 return -1;
300}
301
302#define ARRAY_SIZE(TABLE) \
303 (sizeof(TABLE)/sizeof(TABLE[0]))
304
305#ifdef NDEBUG
306#define ASSERT_SORTED(TABLE)
307#else
308#define ASSERT_SORTED(TABLE) \
309 { static bool TABLE##Checked = false; \
Jim Laskeyc06fe8a2006-07-19 19:33:08 +0000310 if (!TABLE##Checked) { \
Chris Lattnera960d952003-01-13 01:01:59 +0000311 assert(TableIsSorted(TABLE, ARRAY_SIZE(TABLE)) && \
312 "All lookup tables must be sorted for efficient access!"); \
Jim Laskeyc06fe8a2006-07-19 19:33:08 +0000313 TABLE##Checked = true; \
314 } \
Chris Lattnera960d952003-01-13 01:01:59 +0000315 }
316#endif
317
Chris Lattner58fe4592005-12-21 07:47:04 +0000318//===----------------------------------------------------------------------===//
319// Register File -> Register Stack Mapping Methods
320//===----------------------------------------------------------------------===//
321
322// OpcodeTable - Sorted map of register instructions to their stack version.
323// The first element is an register file pseudo instruction, the second is the
324// concrete X86 instruction which uses the register stack.
325//
326static const TableEntry OpcodeTable[] = {
Dale Johannesene377d4d2007-07-04 21:07:47 +0000327 { X86::ABS_Fp32 , X86::ABS_F },
328 { X86::ABS_Fp64 , X86::ABS_F },
Dale Johannesen59a58732007-08-05 18:49:15 +0000329 { X86::ABS_Fp80 , X86::ABS_F },
Dale Johannesenafdc7fd2007-07-10 21:53:30 +0000330 { X86::ADD_Fp32m , X86::ADD_F32m },
331 { X86::ADD_Fp64m , X86::ADD_F64m },
332 { X86::ADD_Fp64m32 , X86::ADD_F32m },
Dale Johannesen59a58732007-08-05 18:49:15 +0000333 { X86::ADD_Fp80m32 , X86::ADD_F32m },
334 { X86::ADD_Fp80m64 , X86::ADD_F64m },
Dale Johannesene377d4d2007-07-04 21:07:47 +0000335 { X86::ADD_FpI16m32 , X86::ADD_FI16m },
336 { X86::ADD_FpI16m64 , X86::ADD_FI16m },
Dale Johannesen59a58732007-08-05 18:49:15 +0000337 { X86::ADD_FpI16m80 , X86::ADD_FI16m },
Dale Johannesene377d4d2007-07-04 21:07:47 +0000338 { X86::ADD_FpI32m32 , X86::ADD_FI32m },
339 { X86::ADD_FpI32m64 , X86::ADD_FI32m },
Dale Johannesen59a58732007-08-05 18:49:15 +0000340 { X86::ADD_FpI32m80 , X86::ADD_FI32m },
Dale Johannesene377d4d2007-07-04 21:07:47 +0000341 { X86::CHS_Fp32 , X86::CHS_F },
342 { X86::CHS_Fp64 , X86::CHS_F },
Dale Johannesen59a58732007-08-05 18:49:15 +0000343 { X86::CHS_Fp80 , X86::CHS_F },
Dale Johannesene377d4d2007-07-04 21:07:47 +0000344 { X86::CMOVBE_Fp32 , X86::CMOVBE_F },
345 { X86::CMOVBE_Fp64 , X86::CMOVBE_F },
Dale Johannesen59a58732007-08-05 18:49:15 +0000346 { X86::CMOVBE_Fp80 , X86::CMOVBE_F },
Dale Johannesene377d4d2007-07-04 21:07:47 +0000347 { X86::CMOVB_Fp32 , X86::CMOVB_F },
348 { X86::CMOVB_Fp64 , X86::CMOVB_F },
Dale Johannesen59a58732007-08-05 18:49:15 +0000349 { X86::CMOVB_Fp80 , X86::CMOVB_F },
Dale Johannesene377d4d2007-07-04 21:07:47 +0000350 { X86::CMOVE_Fp32 , X86::CMOVE_F },
351 { X86::CMOVE_Fp64 , X86::CMOVE_F },
Dale Johannesen59a58732007-08-05 18:49:15 +0000352 { X86::CMOVE_Fp80 , X86::CMOVE_F },
Dale Johannesene377d4d2007-07-04 21:07:47 +0000353 { X86::CMOVNBE_Fp32 , X86::CMOVNBE_F },
354 { X86::CMOVNBE_Fp64 , X86::CMOVNBE_F },
Dale Johannesen59a58732007-08-05 18:49:15 +0000355 { X86::CMOVNBE_Fp80 , X86::CMOVNBE_F },
Dale Johannesene377d4d2007-07-04 21:07:47 +0000356 { X86::CMOVNB_Fp32 , X86::CMOVNB_F },
357 { X86::CMOVNB_Fp64 , X86::CMOVNB_F },
Dale Johannesen59a58732007-08-05 18:49:15 +0000358 { X86::CMOVNB_Fp80 , X86::CMOVNB_F },
Dale Johannesene377d4d2007-07-04 21:07:47 +0000359 { X86::CMOVNE_Fp32 , X86::CMOVNE_F },
360 { X86::CMOVNE_Fp64 , X86::CMOVNE_F },
Dale Johannesen59a58732007-08-05 18:49:15 +0000361 { X86::CMOVNE_Fp80 , X86::CMOVNE_F },
Dale Johannesene377d4d2007-07-04 21:07:47 +0000362 { X86::CMOVNP_Fp32 , X86::CMOVNP_F },
363 { X86::CMOVNP_Fp64 , X86::CMOVNP_F },
Dale Johannesen59a58732007-08-05 18:49:15 +0000364 { X86::CMOVNP_Fp80 , X86::CMOVNP_F },
Dale Johannesene377d4d2007-07-04 21:07:47 +0000365 { X86::CMOVP_Fp32 , X86::CMOVP_F },
366 { X86::CMOVP_Fp64 , X86::CMOVP_F },
Dale Johannesen59a58732007-08-05 18:49:15 +0000367 { X86::CMOVP_Fp80 , X86::CMOVP_F },
Dale Johannesene377d4d2007-07-04 21:07:47 +0000368 { X86::COS_Fp32 , X86::COS_F },
369 { X86::COS_Fp64 , X86::COS_F },
Dale Johannesen59a58732007-08-05 18:49:15 +0000370 { X86::COS_Fp80 , X86::COS_F },
Dale Johannesene377d4d2007-07-04 21:07:47 +0000371 { X86::DIVR_Fp32m , X86::DIVR_F32m },
372 { X86::DIVR_Fp64m , X86::DIVR_F64m },
Dale Johannesenafdc7fd2007-07-10 21:53:30 +0000373 { X86::DIVR_Fp64m32 , X86::DIVR_F32m },
Dale Johannesen59a58732007-08-05 18:49:15 +0000374 { X86::DIVR_Fp80m32 , X86::DIVR_F32m },
375 { X86::DIVR_Fp80m64 , X86::DIVR_F64m },
Dale Johannesene377d4d2007-07-04 21:07:47 +0000376 { X86::DIVR_FpI16m32, X86::DIVR_FI16m},
377 { X86::DIVR_FpI16m64, X86::DIVR_FI16m},
Dale Johannesen59a58732007-08-05 18:49:15 +0000378 { X86::DIVR_FpI16m80, X86::DIVR_FI16m},
Dale Johannesene377d4d2007-07-04 21:07:47 +0000379 { X86::DIVR_FpI32m32, X86::DIVR_FI32m},
380 { X86::DIVR_FpI32m64, X86::DIVR_FI32m},
Dale Johannesen59a58732007-08-05 18:49:15 +0000381 { X86::DIVR_FpI32m80, X86::DIVR_FI32m},
Dale Johannesene377d4d2007-07-04 21:07:47 +0000382 { X86::DIV_Fp32m , X86::DIV_F32m },
383 { X86::DIV_Fp64m , X86::DIV_F64m },
Dale Johannesenafdc7fd2007-07-10 21:53:30 +0000384 { X86::DIV_Fp64m32 , X86::DIV_F32m },
Dale Johannesen59a58732007-08-05 18:49:15 +0000385 { X86::DIV_Fp80m32 , X86::DIV_F32m },
386 { X86::DIV_Fp80m64 , X86::DIV_F64m },
Dale Johannesene377d4d2007-07-04 21:07:47 +0000387 { X86::DIV_FpI16m32 , X86::DIV_FI16m },
388 { X86::DIV_FpI16m64 , X86::DIV_FI16m },
Dale Johannesen59a58732007-08-05 18:49:15 +0000389 { X86::DIV_FpI16m80 , X86::DIV_FI16m },
Dale Johannesene377d4d2007-07-04 21:07:47 +0000390 { X86::DIV_FpI32m32 , X86::DIV_FI32m },
391 { X86::DIV_FpI32m64 , X86::DIV_FI32m },
Dale Johannesen59a58732007-08-05 18:49:15 +0000392 { X86::DIV_FpI32m80 , X86::DIV_FI32m },
Dale Johannesene377d4d2007-07-04 21:07:47 +0000393 { X86::ILD_Fp16m32 , X86::ILD_F16m },
394 { X86::ILD_Fp16m64 , X86::ILD_F16m },
Dale Johannesen59a58732007-08-05 18:49:15 +0000395 { X86::ILD_Fp16m80 , X86::ILD_F16m },
Dale Johannesene377d4d2007-07-04 21:07:47 +0000396 { X86::ILD_Fp32m32 , X86::ILD_F32m },
397 { X86::ILD_Fp32m64 , X86::ILD_F32m },
Dale Johannesen59a58732007-08-05 18:49:15 +0000398 { X86::ILD_Fp32m80 , X86::ILD_F32m },
Dale Johannesene377d4d2007-07-04 21:07:47 +0000399 { X86::ILD_Fp64m32 , X86::ILD_F64m },
400 { X86::ILD_Fp64m64 , X86::ILD_F64m },
Dale Johannesen59a58732007-08-05 18:49:15 +0000401 { X86::ILD_Fp64m80 , X86::ILD_F64m },
Dale Johannesene377d4d2007-07-04 21:07:47 +0000402 { X86::ISTT_Fp16m32 , X86::ISTT_FP16m},
403 { X86::ISTT_Fp16m64 , X86::ISTT_FP16m},
404 { X86::ISTT_Fp32m32 , X86::ISTT_FP32m},
405 { X86::ISTT_Fp32m64 , X86::ISTT_FP32m},
406 { X86::ISTT_Fp64m32 , X86::ISTT_FP64m},
407 { X86::ISTT_Fp64m64 , X86::ISTT_FP64m},
408 { X86::IST_Fp16m32 , X86::IST_F16m },
409 { X86::IST_Fp16m64 , X86::IST_F16m },
Dale Johannesen59a58732007-08-05 18:49:15 +0000410 { X86::IST_Fp16m80 , X86::IST_F16m },
Dale Johannesene377d4d2007-07-04 21:07:47 +0000411 { X86::IST_Fp32m32 , X86::IST_F32m },
412 { X86::IST_Fp32m64 , X86::IST_F32m },
Dale Johannesen59a58732007-08-05 18:49:15 +0000413 { X86::IST_Fp32m80 , X86::IST_F32m },
Dale Johannesene377d4d2007-07-04 21:07:47 +0000414 { X86::IST_Fp64m32 , X86::IST_FP64m },
415 { X86::IST_Fp64m64 , X86::IST_FP64m },
Dale Johannesen59a58732007-08-05 18:49:15 +0000416 { X86::IST_Fp64m80 , X86::IST_FP64m },
Dale Johannesene377d4d2007-07-04 21:07:47 +0000417 { X86::LD_Fp032 , X86::LD_F0 },
418 { X86::LD_Fp064 , X86::LD_F0 },
Dale Johannesen59a58732007-08-05 18:49:15 +0000419 { X86::LD_Fp080 , X86::LD_F0 },
Dale Johannesene377d4d2007-07-04 21:07:47 +0000420 { X86::LD_Fp132 , X86::LD_F1 },
421 { X86::LD_Fp164 , X86::LD_F1 },
Dale Johannesen59a58732007-08-05 18:49:15 +0000422 { X86::LD_Fp180 , X86::LD_F1 },
Dale Johannesene377d4d2007-07-04 21:07:47 +0000423 { X86::LD_Fp32m , X86::LD_F32m },
424 { X86::LD_Fp64m , X86::LD_F64m },
Dale Johannesen59a58732007-08-05 18:49:15 +0000425 { X86::LD_Fp80m , X86::LD_F80m },
Dale Johannesene377d4d2007-07-04 21:07:47 +0000426 { X86::MUL_Fp32m , X86::MUL_F32m },
427 { X86::MUL_Fp64m , X86::MUL_F64m },
Dale Johannesenafdc7fd2007-07-10 21:53:30 +0000428 { X86::MUL_Fp64m32 , X86::MUL_F32m },
Dale Johannesen59a58732007-08-05 18:49:15 +0000429 { X86::MUL_Fp80m32 , X86::MUL_F32m },
430 { X86::MUL_Fp80m64 , X86::MUL_F64m },
Dale Johannesene377d4d2007-07-04 21:07:47 +0000431 { X86::MUL_FpI16m32 , X86::MUL_FI16m },
432 { X86::MUL_FpI16m64 , X86::MUL_FI16m },
Dale Johannesen59a58732007-08-05 18:49:15 +0000433 { X86::MUL_FpI16m80 , X86::MUL_FI16m },
Dale Johannesene377d4d2007-07-04 21:07:47 +0000434 { X86::MUL_FpI32m32 , X86::MUL_FI32m },
435 { X86::MUL_FpI32m64 , X86::MUL_FI32m },
Dale Johannesen59a58732007-08-05 18:49:15 +0000436 { X86::MUL_FpI32m80 , X86::MUL_FI32m },
Dale Johannesene377d4d2007-07-04 21:07:47 +0000437 { X86::SIN_Fp32 , X86::SIN_F },
438 { X86::SIN_Fp64 , X86::SIN_F },
Dale Johannesen59a58732007-08-05 18:49:15 +0000439 { X86::SIN_Fp80 , X86::SIN_F },
Dale Johannesene377d4d2007-07-04 21:07:47 +0000440 { X86::SQRT_Fp32 , X86::SQRT_F },
441 { X86::SQRT_Fp64 , X86::SQRT_F },
Dale Johannesen59a58732007-08-05 18:49:15 +0000442 { X86::SQRT_Fp80 , X86::SQRT_F },
Dale Johannesene377d4d2007-07-04 21:07:47 +0000443 { X86::ST_Fp32m , X86::ST_F32m },
444 { X86::ST_Fp64m , X86::ST_F64m },
445 { X86::ST_Fp64m32 , X86::ST_F32m },
Dale Johannesen59a58732007-08-05 18:49:15 +0000446 { X86::ST_Fp80m32 , X86::ST_F32m },
447 { X86::ST_Fp80m64 , X86::ST_F64m },
448 { X86::ST_FpP80m , X86::ST_FP80m },
Dale Johannesene377d4d2007-07-04 21:07:47 +0000449 { X86::SUBR_Fp32m , X86::SUBR_F32m },
450 { X86::SUBR_Fp64m , X86::SUBR_F64m },
Dale Johannesenafdc7fd2007-07-10 21:53:30 +0000451 { X86::SUBR_Fp64m32 , X86::SUBR_F32m },
Dale Johannesen59a58732007-08-05 18:49:15 +0000452 { X86::SUBR_Fp80m32 , X86::SUBR_F32m },
453 { X86::SUBR_Fp80m64 , X86::SUBR_F64m },
Dale Johannesene377d4d2007-07-04 21:07:47 +0000454 { X86::SUBR_FpI16m32, X86::SUBR_FI16m},
455 { X86::SUBR_FpI16m64, X86::SUBR_FI16m},
Dale Johannesen59a58732007-08-05 18:49:15 +0000456 { X86::SUBR_FpI16m80, X86::SUBR_FI16m},
Dale Johannesene377d4d2007-07-04 21:07:47 +0000457 { X86::SUBR_FpI32m32, X86::SUBR_FI32m},
458 { X86::SUBR_FpI32m64, X86::SUBR_FI32m},
Dale Johannesen59a58732007-08-05 18:49:15 +0000459 { X86::SUBR_FpI32m80, X86::SUBR_FI32m},
Dale Johannesene377d4d2007-07-04 21:07:47 +0000460 { X86::SUB_Fp32m , X86::SUB_F32m },
461 { X86::SUB_Fp64m , X86::SUB_F64m },
Dale Johannesenafdc7fd2007-07-10 21:53:30 +0000462 { X86::SUB_Fp64m32 , X86::SUB_F32m },
Dale Johannesen59a58732007-08-05 18:49:15 +0000463 { X86::SUB_Fp80m32 , X86::SUB_F32m },
464 { X86::SUB_Fp80m64 , X86::SUB_F64m },
Dale Johannesene377d4d2007-07-04 21:07:47 +0000465 { X86::SUB_FpI16m32 , X86::SUB_FI16m },
466 { X86::SUB_FpI16m64 , X86::SUB_FI16m },
Dale Johannesen59a58732007-08-05 18:49:15 +0000467 { X86::SUB_FpI16m80 , X86::SUB_FI16m },
Dale Johannesene377d4d2007-07-04 21:07:47 +0000468 { X86::SUB_FpI32m32 , X86::SUB_FI32m },
469 { X86::SUB_FpI32m64 , X86::SUB_FI32m },
Dale Johannesen59a58732007-08-05 18:49:15 +0000470 { X86::SUB_FpI32m80 , X86::SUB_FI32m },
Dale Johannesene377d4d2007-07-04 21:07:47 +0000471 { X86::TST_Fp32 , X86::TST_F },
472 { X86::TST_Fp64 , X86::TST_F },
Dale Johannesen59a58732007-08-05 18:49:15 +0000473 { X86::TST_Fp80 , X86::TST_F },
Dale Johannesene377d4d2007-07-04 21:07:47 +0000474 { X86::UCOM_FpIr32 , X86::UCOM_FIr },
475 { X86::UCOM_FpIr64 , X86::UCOM_FIr },
Dale Johannesen59a58732007-08-05 18:49:15 +0000476 { X86::UCOM_FpIr80 , X86::UCOM_FIr },
Dale Johannesene377d4d2007-07-04 21:07:47 +0000477 { X86::UCOM_Fpr32 , X86::UCOM_Fr },
478 { X86::UCOM_Fpr64 , X86::UCOM_Fr },
Dale Johannesen59a58732007-08-05 18:49:15 +0000479 { X86::UCOM_Fpr80 , X86::UCOM_Fr },
Chris Lattner58fe4592005-12-21 07:47:04 +0000480};
481
482static unsigned getConcreteOpcode(unsigned Opcode) {
483 ASSERT_SORTED(OpcodeTable);
484 int Opc = Lookup(OpcodeTable, ARRAY_SIZE(OpcodeTable), Opcode);
485 assert(Opc != -1 && "FP Stack instruction not in OpcodeTable!");
486 return Opc;
487}
Chris Lattnera960d952003-01-13 01:01:59 +0000488
489//===----------------------------------------------------------------------===//
490// Helper Methods
491//===----------------------------------------------------------------------===//
492
493// PopTable - Sorted map of instructions to their popping version. The first
494// element is an instruction, the second is the version which pops.
495//
496static const TableEntry PopTable[] = {
Dale Johannesene377d4d2007-07-04 21:07:47 +0000497 { X86::ADD_FrST0 , X86::ADD_FPrST0 },
Chris Lattner113455b2003-08-03 21:56:36 +0000498
Dale Johannesene377d4d2007-07-04 21:07:47 +0000499 { X86::DIVR_FrST0, X86::DIVR_FPrST0 },
500 { X86::DIV_FrST0 , X86::DIV_FPrST0 },
Chris Lattner113455b2003-08-03 21:56:36 +0000501
Dale Johannesene377d4d2007-07-04 21:07:47 +0000502 { X86::IST_F16m , X86::IST_FP16m },
503 { X86::IST_F32m , X86::IST_FP32m },
Chris Lattnera960d952003-01-13 01:01:59 +0000504
Dale Johannesene377d4d2007-07-04 21:07:47 +0000505 { X86::MUL_FrST0 , X86::MUL_FPrST0 },
Chris Lattnera960d952003-01-13 01:01:59 +0000506
Dale Johannesene377d4d2007-07-04 21:07:47 +0000507 { X86::ST_F32m , X86::ST_FP32m },
508 { X86::ST_F64m , X86::ST_FP64m },
509 { X86::ST_Frr , X86::ST_FPrr },
Chris Lattner113455b2003-08-03 21:56:36 +0000510
Dale Johannesene377d4d2007-07-04 21:07:47 +0000511 { X86::SUBR_FrST0, X86::SUBR_FPrST0 },
512 { X86::SUB_FrST0 , X86::SUB_FPrST0 },
Chris Lattner113455b2003-08-03 21:56:36 +0000513
Dale Johannesene377d4d2007-07-04 21:07:47 +0000514 { X86::UCOM_FIr , X86::UCOM_FIPr },
Chris Lattnerc040bca2004-04-12 01:39:15 +0000515
Dale Johannesene377d4d2007-07-04 21:07:47 +0000516 { X86::UCOM_FPr , X86::UCOM_FPPr },
517 { X86::UCOM_Fr , X86::UCOM_FPr },
Chris Lattnera960d952003-01-13 01:01:59 +0000518};
519
520/// popStackAfter - Pop the current value off of the top of the FP stack after
521/// the specified instruction. This attempts to be sneaky and combine the pop
522/// into the instruction itself if possible. The iterator is left pointing to
523/// the last instruction, be it a new pop instruction inserted, or the old
524/// instruction if it was modified in place.
525///
526void FPS::popStackAfter(MachineBasicBlock::iterator &I) {
527 ASSERT_SORTED(PopTable);
528 assert(StackTop > 0 && "Cannot pop empty stack!");
529 RegMap[Stack[--StackTop]] = ~0; // Update state
530
531 // Check to see if there is a popping version of this instruction...
Alkis Evlogimenosc0b9dc52004-02-12 02:27:10 +0000532 int Opcode = Lookup(PopTable, ARRAY_SIZE(PopTable), I->getOpcode());
Chris Lattnera960d952003-01-13 01:01:59 +0000533 if (Opcode != -1) {
Evan Cheng12a44782006-11-30 07:12:03 +0000534 I->setInstrDescriptor(TII->get(Opcode));
Dale Johannesene377d4d2007-07-04 21:07:47 +0000535 if (Opcode == X86::UCOM_FPPr)
Alkis Evlogimenosc0b9dc52004-02-12 02:27:10 +0000536 I->RemoveOperand(0);
Chris Lattnera960d952003-01-13 01:01:59 +0000537 } else { // Insert an explicit pop
Dale Johannesene377d4d2007-07-04 21:07:47 +0000538 I = BuildMI(*MBB, ++I, TII->get(X86::ST_FPrr)).addReg(X86::ST0);
Chris Lattnera960d952003-01-13 01:01:59 +0000539 }
540}
541
Chris Lattner0526f012004-04-01 04:06:09 +0000542/// freeStackSlotAfter - Free the specified register from the register stack, so
543/// that it is no longer in a register. If the register is currently at the top
544/// of the stack, we just pop the current instruction, otherwise we store the
545/// current top-of-stack into the specified slot, then pop the top of stack.
546void FPS::freeStackSlotAfter(MachineBasicBlock::iterator &I, unsigned FPRegNo) {
547 if (getStackEntry(0) == FPRegNo) { // already at the top of stack? easy.
548 popStackAfter(I);
549 return;
550 }
551
552 // Otherwise, store the top of stack into the dead slot, killing the operand
553 // without having to add in an explicit xchg then pop.
554 //
555 unsigned STReg = getSTReg(FPRegNo);
556 unsigned OldSlot = getSlot(FPRegNo);
557 unsigned TopReg = Stack[StackTop-1];
558 Stack[OldSlot] = TopReg;
559 RegMap[TopReg] = OldSlot;
560 RegMap[FPRegNo] = ~0;
561 Stack[--StackTop] = ~0;
Dale Johannesene377d4d2007-07-04 21:07:47 +0000562 I = BuildMI(*MBB, ++I, TII->get(X86::ST_FPrr)).addReg(STReg);
Chris Lattner0526f012004-04-01 04:06:09 +0000563}
564
565
Chris Lattnera960d952003-01-13 01:01:59 +0000566static unsigned getFPReg(const MachineOperand &MO) {
Chris Lattner6d215182004-02-10 20:31:28 +0000567 assert(MO.isRegister() && "Expected an FP register!");
Chris Lattnera960d952003-01-13 01:01:59 +0000568 unsigned Reg = MO.getReg();
569 assert(Reg >= X86::FP0 && Reg <= X86::FP6 && "Expected FP register!");
570 return Reg - X86::FP0;
571}
572
573
574//===----------------------------------------------------------------------===//
575// Instruction transformation implementation
576//===----------------------------------------------------------------------===//
577
578/// handleZeroArgFP - ST(0) = fld0 ST(0) = flds <mem>
Chris Lattner4a06f352004-02-02 19:23:15 +0000579///
Chris Lattnera960d952003-01-13 01:01:59 +0000580void FPS::handleZeroArgFP(MachineBasicBlock::iterator &I) {
Alkis Evlogimenosc0b9dc52004-02-12 02:27:10 +0000581 MachineInstr *MI = I;
Chris Lattnera960d952003-01-13 01:01:59 +0000582 unsigned DestReg = getFPReg(MI->getOperand(0));
Chris Lattnera960d952003-01-13 01:01:59 +0000583
Chris Lattner58fe4592005-12-21 07:47:04 +0000584 // Change from the pseudo instruction to the concrete instruction.
585 MI->RemoveOperand(0); // Remove the explicit ST(0) operand
Evan Cheng12a44782006-11-30 07:12:03 +0000586 MI->setInstrDescriptor(TII->get(getConcreteOpcode(MI->getOpcode())));
Chris Lattner58fe4592005-12-21 07:47:04 +0000587
588 // Result gets pushed on the stack.
Chris Lattnera960d952003-01-13 01:01:59 +0000589 pushReg(DestReg);
590}
591
Chris Lattner4a06f352004-02-02 19:23:15 +0000592/// handleOneArgFP - fst <mem>, ST(0)
593///
Chris Lattnera960d952003-01-13 01:01:59 +0000594void FPS::handleOneArgFP(MachineBasicBlock::iterator &I) {
Alkis Evlogimenosc0b9dc52004-02-12 02:27:10 +0000595 MachineInstr *MI = I;
Evan Cheng12a44782006-11-30 07:12:03 +0000596 unsigned NumOps = MI->getInstrDescriptor()->numOperands;
Evan Cheng171d09e2006-11-10 01:28:43 +0000597 assert((NumOps == 5 || NumOps == 1) &&
Chris Lattnerb97046a2004-02-03 07:27:34 +0000598 "Can only handle fst* & ftst instructions!");
Chris Lattnera960d952003-01-13 01:01:59 +0000599
Chris Lattner4a06f352004-02-02 19:23:15 +0000600 // Is this the last use of the source register?
Evan Cheng171d09e2006-11-10 01:28:43 +0000601 unsigned Reg = getFPReg(MI->getOperand(NumOps-1));
Chris Lattner76eb08b2005-08-23 22:49:55 +0000602 bool KillsSrc = LV->KillsRegister(MI, X86::FP0+Reg);
Chris Lattnera960d952003-01-13 01:01:59 +0000603
Evan Cheng2b152712006-02-18 02:36:28 +0000604 // FISTP64m is strange because there isn't a non-popping versions.
Chris Lattnera960d952003-01-13 01:01:59 +0000605 // If we have one _and_ we don't want to pop the operand, duplicate the value
606 // on the stack instead of moving it. This ensure that popping the value is
607 // always ok.
Evan Cheng2b152712006-02-18 02:36:28 +0000608 // Ditto FISTTP16m, FISTTP32m, FISTTP64m.
Chris Lattnera960d952003-01-13 01:01:59 +0000609 //
Evan Cheng2b152712006-02-18 02:36:28 +0000610 if (!KillsSrc &&
Dale Johannesene377d4d2007-07-04 21:07:47 +0000611 (MI->getOpcode() == X86::IST_Fp64m32 ||
612 MI->getOpcode() == X86::ISTT_Fp16m32 ||
613 MI->getOpcode() == X86::ISTT_Fp32m32 ||
614 MI->getOpcode() == X86::ISTT_Fp64m32 ||
615 MI->getOpcode() == X86::IST_Fp64m64 ||
616 MI->getOpcode() == X86::ISTT_Fp16m64 ||
617 MI->getOpcode() == X86::ISTT_Fp32m64 ||
Dale Johannesen59a58732007-08-05 18:49:15 +0000618 MI->getOpcode() == X86::ISTT_Fp64m64 ||
619 MI->getOpcode() == X86::ST_FpP80m)) {
Chris Lattnera960d952003-01-13 01:01:59 +0000620 duplicateToTop(Reg, 7 /*temp register*/, I);
621 } else {
622 moveToTop(Reg, I); // Move to the top of the stack...
623 }
Chris Lattner58fe4592005-12-21 07:47:04 +0000624
625 // Convert from the pseudo instruction to the concrete instruction.
Evan Cheng171d09e2006-11-10 01:28:43 +0000626 MI->RemoveOperand(NumOps-1); // Remove explicit ST(0) operand
Evan Cheng12a44782006-11-30 07:12:03 +0000627 MI->setInstrDescriptor(TII->get(getConcreteOpcode(MI->getOpcode())));
Misha Brukman0e0a7a452005-04-21 23:38:14 +0000628
Dale Johannesene377d4d2007-07-04 21:07:47 +0000629 if (MI->getOpcode() == X86::IST_FP64m ||
630 MI->getOpcode() == X86::ISTT_FP16m ||
631 MI->getOpcode() == X86::ISTT_FP32m ||
Dale Johannesen88835732007-08-06 19:50:32 +0000632 MI->getOpcode() == X86::ISTT_FP64m ||
633 MI->getOpcode() == X86::ST_FP80m) {
Chris Lattnera960d952003-01-13 01:01:59 +0000634 assert(StackTop > 0 && "Stack empty??");
635 --StackTop;
636 } else if (KillsSrc) { // Last use of operand?
637 popStackAfter(I);
638 }
639}
640
Chris Lattner4a06f352004-02-02 19:23:15 +0000641
Chris Lattner4cf15e72004-04-11 20:21:06 +0000642/// handleOneArgFPRW: Handle instructions that read from the top of stack and
643/// replace the value with a newly computed value. These instructions may have
644/// non-fp operands after their FP operands.
645///
646/// Examples:
647/// R1 = fchs R2
648/// R1 = fadd R2, [mem]
Chris Lattner4a06f352004-02-02 19:23:15 +0000649///
650void FPS::handleOneArgFPRW(MachineBasicBlock::iterator &I) {
Alkis Evlogimenosc0b9dc52004-02-12 02:27:10 +0000651 MachineInstr *MI = I;
Evan Cheng12a44782006-11-30 07:12:03 +0000652 unsigned NumOps = MI->getInstrDescriptor()->numOperands;
Evan Cheng171d09e2006-11-10 01:28:43 +0000653 assert(NumOps >= 2 && "FPRW instructions must have 2 ops!!");
Chris Lattner4a06f352004-02-02 19:23:15 +0000654
655 // Is this the last use of the source register?
656 unsigned Reg = getFPReg(MI->getOperand(1));
Chris Lattner76eb08b2005-08-23 22:49:55 +0000657 bool KillsSrc = LV->KillsRegister(MI, X86::FP0+Reg);
Chris Lattner4a06f352004-02-02 19:23:15 +0000658
659 if (KillsSrc) {
660 // If this is the last use of the source register, just make sure it's on
661 // the top of the stack.
662 moveToTop(Reg, I);
663 assert(StackTop > 0 && "Stack cannot be empty!");
664 --StackTop;
665 pushReg(getFPReg(MI->getOperand(0)));
666 } else {
667 // If this is not the last use of the source register, _copy_ it to the top
668 // of the stack.
669 duplicateToTop(Reg, getFPReg(MI->getOperand(0)), I);
670 }
671
Chris Lattner58fe4592005-12-21 07:47:04 +0000672 // Change from the pseudo instruction to the concrete instruction.
Chris Lattner4a06f352004-02-02 19:23:15 +0000673 MI->RemoveOperand(1); // Drop the source operand.
674 MI->RemoveOperand(0); // Drop the destination operand.
Evan Cheng12a44782006-11-30 07:12:03 +0000675 MI->setInstrDescriptor(TII->get(getConcreteOpcode(MI->getOpcode())));
Chris Lattner4a06f352004-02-02 19:23:15 +0000676}
677
678
Chris Lattnera960d952003-01-13 01:01:59 +0000679//===----------------------------------------------------------------------===//
680// Define tables of various ways to map pseudo instructions
681//
682
683// ForwardST0Table - Map: A = B op C into: ST(0) = ST(0) op ST(i)
684static const TableEntry ForwardST0Table[] = {
Dale Johannesene377d4d2007-07-04 21:07:47 +0000685 { X86::ADD_Fp32 , X86::ADD_FST0r },
686 { X86::ADD_Fp64 , X86::ADD_FST0r },
687 { X86::DIV_Fp32 , X86::DIV_FST0r },
688 { X86::DIV_Fp64 , X86::DIV_FST0r },
689 { X86::MUL_Fp32 , X86::MUL_FST0r },
690 { X86::MUL_Fp64 , X86::MUL_FST0r },
691 { X86::SUB_Fp32 , X86::SUB_FST0r },
692 { X86::SUB_Fp64 , X86::SUB_FST0r },
Chris Lattnera960d952003-01-13 01:01:59 +0000693};
694
695// ReverseST0Table - Map: A = B op C into: ST(0) = ST(i) op ST(0)
696static const TableEntry ReverseST0Table[] = {
Dale Johannesene377d4d2007-07-04 21:07:47 +0000697 { X86::ADD_Fp32 , X86::ADD_FST0r }, // commutative
698 { X86::ADD_Fp64 , X86::ADD_FST0r }, // commutative
699 { X86::DIV_Fp32 , X86::DIVR_FST0r },
700 { X86::DIV_Fp64 , X86::DIVR_FST0r },
701 { X86::MUL_Fp32 , X86::MUL_FST0r }, // commutative
702 { X86::MUL_Fp64 , X86::MUL_FST0r }, // commutative
703 { X86::SUB_Fp32 , X86::SUBR_FST0r },
704 { X86::SUB_Fp64 , X86::SUBR_FST0r },
Chris Lattnera960d952003-01-13 01:01:59 +0000705};
706
707// ForwardSTiTable - Map: A = B op C into: ST(i) = ST(0) op ST(i)
708static const TableEntry ForwardSTiTable[] = {
Dale Johannesene377d4d2007-07-04 21:07:47 +0000709 { X86::ADD_Fp32 , X86::ADD_FrST0 }, // commutative
710 { X86::ADD_Fp64 , X86::ADD_FrST0 }, // commutative
711 { X86::DIV_Fp32 , X86::DIVR_FrST0 },
712 { X86::DIV_Fp64 , X86::DIVR_FrST0 },
713 { X86::MUL_Fp32 , X86::MUL_FrST0 }, // commutative
714 { X86::MUL_Fp64 , X86::MUL_FrST0 }, // commutative
715 { X86::SUB_Fp32 , X86::SUBR_FrST0 },
716 { X86::SUB_Fp64 , X86::SUBR_FrST0 },
Chris Lattnera960d952003-01-13 01:01:59 +0000717};
718
719// ReverseSTiTable - Map: A = B op C into: ST(i) = ST(i) op ST(0)
720static const TableEntry ReverseSTiTable[] = {
Dale Johannesene377d4d2007-07-04 21:07:47 +0000721 { X86::ADD_Fp32 , X86::ADD_FrST0 },
722 { X86::ADD_Fp64 , X86::ADD_FrST0 },
723 { X86::DIV_Fp32 , X86::DIV_FrST0 },
724 { X86::DIV_Fp64 , X86::DIV_FrST0 },
725 { X86::MUL_Fp32 , X86::MUL_FrST0 },
726 { X86::MUL_Fp64 , X86::MUL_FrST0 },
727 { X86::SUB_Fp32 , X86::SUB_FrST0 },
728 { X86::SUB_Fp64 , X86::SUB_FrST0 },
Chris Lattnera960d952003-01-13 01:01:59 +0000729};
730
731
732/// handleTwoArgFP - Handle instructions like FADD and friends which are virtual
733/// instructions which need to be simplified and possibly transformed.
734///
735/// Result: ST(0) = fsub ST(0), ST(i)
736/// ST(i) = fsub ST(0), ST(i)
737/// ST(0) = fsubr ST(0), ST(i)
738/// ST(i) = fsubr ST(0), ST(i)
Misha Brukman0e0a7a452005-04-21 23:38:14 +0000739///
Chris Lattnera960d952003-01-13 01:01:59 +0000740void FPS::handleTwoArgFP(MachineBasicBlock::iterator &I) {
741 ASSERT_SORTED(ForwardST0Table); ASSERT_SORTED(ReverseST0Table);
742 ASSERT_SORTED(ForwardSTiTable); ASSERT_SORTED(ReverseSTiTable);
Alkis Evlogimenosc0b9dc52004-02-12 02:27:10 +0000743 MachineInstr *MI = I;
Chris Lattnera960d952003-01-13 01:01:59 +0000744
Evan Cheng12a44782006-11-30 07:12:03 +0000745 unsigned NumOperands = MI->getInstrDescriptor()->numOperands;
Chris Lattnerd62d5d72004-06-11 04:25:06 +0000746 assert(NumOperands == 3 && "Illegal TwoArgFP instruction!");
Chris Lattnera960d952003-01-13 01:01:59 +0000747 unsigned Dest = getFPReg(MI->getOperand(0));
748 unsigned Op0 = getFPReg(MI->getOperand(NumOperands-2));
749 unsigned Op1 = getFPReg(MI->getOperand(NumOperands-1));
Chris Lattner76eb08b2005-08-23 22:49:55 +0000750 bool KillsOp0 = LV->KillsRegister(MI, X86::FP0+Op0);
751 bool KillsOp1 = LV->KillsRegister(MI, X86::FP0+Op1);
Chris Lattnera960d952003-01-13 01:01:59 +0000752
Chris Lattnera960d952003-01-13 01:01:59 +0000753 unsigned TOS = getStackEntry(0);
754
755 // One of our operands must be on the top of the stack. If neither is yet, we
756 // need to move one.
757 if (Op0 != TOS && Op1 != TOS) { // No operand at TOS?
758 // We can choose to move either operand to the top of the stack. If one of
759 // the operands is killed by this instruction, we want that one so that we
760 // can update right on top of the old version.
761 if (KillsOp0) {
762 moveToTop(Op0, I); // Move dead operand to TOS.
763 TOS = Op0;
764 } else if (KillsOp1) {
765 moveToTop(Op1, I);
766 TOS = Op1;
767 } else {
768 // All of the operands are live after this instruction executes, so we
769 // cannot update on top of any operand. Because of this, we must
770 // duplicate one of the stack elements to the top. It doesn't matter
771 // which one we pick.
772 //
773 duplicateToTop(Op0, Dest, I);
774 Op0 = TOS = Dest;
775 KillsOp0 = true;
776 }
Chris Lattnerd62d5d72004-06-11 04:25:06 +0000777 } else if (!KillsOp0 && !KillsOp1) {
Chris Lattnera960d952003-01-13 01:01:59 +0000778 // If we DO have one of our operands at the top of the stack, but we don't
779 // have a dead operand, we must duplicate one of the operands to a new slot
780 // on the stack.
781 duplicateToTop(Op0, Dest, I);
782 Op0 = TOS = Dest;
783 KillsOp0 = true;
784 }
785
786 // Now we know that one of our operands is on the top of the stack, and at
787 // least one of our operands is killed by this instruction.
Misha Brukman0e0a7a452005-04-21 23:38:14 +0000788 assert((TOS == Op0 || TOS == Op1) && (KillsOp0 || KillsOp1) &&
789 "Stack conditions not set up right!");
Chris Lattnera960d952003-01-13 01:01:59 +0000790
791 // We decide which form to use based on what is on the top of the stack, and
792 // which operand is killed by this instruction.
793 const TableEntry *InstTable;
794 bool isForward = TOS == Op0;
795 bool updateST0 = (TOS == Op0 && !KillsOp1) || (TOS == Op1 && !KillsOp0);
796 if (updateST0) {
797 if (isForward)
798 InstTable = ForwardST0Table;
799 else
800 InstTable = ReverseST0Table;
801 } else {
802 if (isForward)
803 InstTable = ForwardSTiTable;
804 else
805 InstTable = ReverseSTiTable;
806 }
Misha Brukman0e0a7a452005-04-21 23:38:14 +0000807
Chris Lattnera960d952003-01-13 01:01:59 +0000808 int Opcode = Lookup(InstTable, ARRAY_SIZE(ForwardST0Table), MI->getOpcode());
809 assert(Opcode != -1 && "Unknown TwoArgFP pseudo instruction!");
810
811 // NotTOS - The register which is not on the top of stack...
812 unsigned NotTOS = (TOS == Op0) ? Op1 : Op0;
813
814 // Replace the old instruction with a new instruction
Chris Lattnerc1bab322004-03-31 22:02:36 +0000815 MBB->remove(I++);
Evan Cheng12a44782006-11-30 07:12:03 +0000816 I = BuildMI(*MBB, I, TII->get(Opcode)).addReg(getSTReg(NotTOS));
Chris Lattnera960d952003-01-13 01:01:59 +0000817
818 // If both operands are killed, pop one off of the stack in addition to
819 // overwriting the other one.
820 if (KillsOp0 && KillsOp1 && Op0 != Op1) {
821 assert(!updateST0 && "Should have updated other operand!");
822 popStackAfter(I); // Pop the top of stack
823 }
824
Chris Lattnera960d952003-01-13 01:01:59 +0000825 // Update stack information so that we know the destination register is now on
826 // the stack.
Chris Lattnerd62d5d72004-06-11 04:25:06 +0000827 unsigned UpdatedSlot = getSlot(updateST0 ? TOS : NotTOS);
828 assert(UpdatedSlot < StackTop && Dest < 7);
829 Stack[UpdatedSlot] = Dest;
830 RegMap[Dest] = UpdatedSlot;
831 delete MI; // Remove the old instruction
832}
833
Chris Lattner0ca2c8e2004-06-11 04:49:02 +0000834/// handleCompareFP - Handle FUCOM and FUCOMI instructions, which have two FP
Chris Lattnerd62d5d72004-06-11 04:25:06 +0000835/// register arguments and no explicit destinations.
Misha Brukman0e0a7a452005-04-21 23:38:14 +0000836///
Chris Lattnerd62d5d72004-06-11 04:25:06 +0000837void FPS::handleCompareFP(MachineBasicBlock::iterator &I) {
838 ASSERT_SORTED(ForwardST0Table); ASSERT_SORTED(ReverseST0Table);
839 ASSERT_SORTED(ForwardSTiTable); ASSERT_SORTED(ReverseSTiTable);
840 MachineInstr *MI = I;
841
Evan Cheng12a44782006-11-30 07:12:03 +0000842 unsigned NumOperands = MI->getInstrDescriptor()->numOperands;
Chris Lattner0ca2c8e2004-06-11 04:49:02 +0000843 assert(NumOperands == 2 && "Illegal FUCOM* instruction!");
Chris Lattnerd62d5d72004-06-11 04:25:06 +0000844 unsigned Op0 = getFPReg(MI->getOperand(NumOperands-2));
845 unsigned Op1 = getFPReg(MI->getOperand(NumOperands-1));
Chris Lattner76eb08b2005-08-23 22:49:55 +0000846 bool KillsOp0 = LV->KillsRegister(MI, X86::FP0+Op0);
847 bool KillsOp1 = LV->KillsRegister(MI, X86::FP0+Op1);
Chris Lattnerd62d5d72004-06-11 04:25:06 +0000848
849 // Make sure the first operand is on the top of stack, the other one can be
850 // anywhere.
851 moveToTop(Op0, I);
852
Chris Lattner58fe4592005-12-21 07:47:04 +0000853 // Change from the pseudo instruction to the concrete instruction.
Chris Lattner57790422004-06-11 05:22:44 +0000854 MI->getOperand(0).setReg(getSTReg(Op1));
855 MI->RemoveOperand(1);
Evan Cheng12a44782006-11-30 07:12:03 +0000856 MI->setInstrDescriptor(TII->get(getConcreteOpcode(MI->getOpcode())));
Chris Lattner57790422004-06-11 05:22:44 +0000857
Chris Lattnerd62d5d72004-06-11 04:25:06 +0000858 // If any of the operands are killed by this instruction, free them.
859 if (KillsOp0) freeStackSlotAfter(I, Op0);
860 if (KillsOp1 && Op0 != Op1) freeStackSlotAfter(I, Op1);
Chris Lattnera960d952003-01-13 01:01:59 +0000861}
862
Chris Lattnerc1bab322004-03-31 22:02:36 +0000863/// handleCondMovFP - Handle two address conditional move instructions. These
864/// instructions move a st(i) register to st(0) iff a condition is true. These
865/// instructions require that the first operand is at the top of the stack, but
866/// otherwise don't modify the stack at all.
867void FPS::handleCondMovFP(MachineBasicBlock::iterator &I) {
868 MachineInstr *MI = I;
869
870 unsigned Op0 = getFPReg(MI->getOperand(0));
Chris Lattner6cdb1ea2006-09-05 20:27:32 +0000871 unsigned Op1 = getFPReg(MI->getOperand(2));
Evan Chengddd2a452006-11-15 20:56:39 +0000872 bool KillsOp1 = LV->KillsRegister(MI, X86::FP0+Op1);
Chris Lattnerc1bab322004-03-31 22:02:36 +0000873
874 // The first operand *must* be on the top of the stack.
875 moveToTop(Op0, I);
876
877 // Change the second operand to the stack register that the operand is in.
Chris Lattner58fe4592005-12-21 07:47:04 +0000878 // Change from the pseudo instruction to the concrete instruction.
Chris Lattnerc1bab322004-03-31 22:02:36 +0000879 MI->RemoveOperand(0);
Chris Lattner6cdb1ea2006-09-05 20:27:32 +0000880 MI->RemoveOperand(1);
Chris Lattnerc1bab322004-03-31 22:02:36 +0000881 MI->getOperand(0).setReg(getSTReg(Op1));
Evan Cheng12a44782006-11-30 07:12:03 +0000882 MI->setInstrDescriptor(TII->get(getConcreteOpcode(MI->getOpcode())));
Chris Lattner58fe4592005-12-21 07:47:04 +0000883
Chris Lattnerc1bab322004-03-31 22:02:36 +0000884 // If we kill the second operand, make sure to pop it from the stack.
Evan Chengddd2a452006-11-15 20:56:39 +0000885 if (Op0 != Op1 && KillsOp1) {
Chris Lattner76eb08b2005-08-23 22:49:55 +0000886 // Get this value off of the register stack.
887 freeStackSlotAfter(I, Op1);
888 }
Chris Lattnerc1bab322004-03-31 22:02:36 +0000889}
890
Chris Lattnera960d952003-01-13 01:01:59 +0000891
892/// handleSpecialFP - Handle special instructions which behave unlike other
Misha Brukmancf00c4a2003-10-10 17:57:28 +0000893/// floating point instructions. This is primarily intended for use by pseudo
Chris Lattnera960d952003-01-13 01:01:59 +0000894/// instructions.
895///
896void FPS::handleSpecialFP(MachineBasicBlock::iterator &I) {
Alkis Evlogimenosc0b9dc52004-02-12 02:27:10 +0000897 MachineInstr *MI = I;
Chris Lattnera960d952003-01-13 01:01:59 +0000898 switch (MI->getOpcode()) {
899 default: assert(0 && "Unknown SpecialFP instruction!");
Dale Johannesen849f2142007-07-03 00:53:03 +0000900 case X86::FpGETRESULT32: // Appears immediately after a call returning FP type!
901 case X86::FpGETRESULT64: // Appears immediately after a call returning FP type!
Chris Lattnera960d952003-01-13 01:01:59 +0000902 assert(StackTop == 0 && "Stack should be empty after a call!");
903 pushReg(getFPReg(MI->getOperand(0)));
904 break;
Dale Johannesen849f2142007-07-03 00:53:03 +0000905 case X86::FpSETRESULT32:
906 case X86::FpSETRESULT64:
Chris Lattnera960d952003-01-13 01:01:59 +0000907 assert(StackTop == 1 && "Stack should have one element on it to return!");
908 --StackTop; // "Forget" we have something on the top of stack!
909 break;
Dale Johannesene377d4d2007-07-04 21:07:47 +0000910 case X86::MOV_Fp3232:
911 case X86::MOV_Fp3264:
912 case X86::MOV_Fp6432:
Dale Johannesen59a58732007-08-05 18:49:15 +0000913 case X86::MOV_Fp6464:
914 case X86::MOV_Fp3280:
915 case X86::MOV_Fp6480:
916 case X86::MOV_Fp8032:
917 case X86::MOV_Fp8064:
918 case X86::MOV_Fp8080: {
Chris Lattnera960d952003-01-13 01:01:59 +0000919 unsigned SrcReg = getFPReg(MI->getOperand(1));
920 unsigned DestReg = getFPReg(MI->getOperand(0));
Chris Lattnera960d952003-01-13 01:01:59 +0000921
Chris Lattner76eb08b2005-08-23 22:49:55 +0000922 if (LV->KillsRegister(MI, X86::FP0+SrcReg)) {
Chris Lattnera960d952003-01-13 01:01:59 +0000923 // If the input operand is killed, we can just change the owner of the
924 // incoming stack slot into the result.
925 unsigned Slot = getSlot(SrcReg);
926 assert(Slot < 7 && DestReg < 7 && "FpMOV operands invalid!");
927 Stack[Slot] = DestReg;
928 RegMap[DestReg] = Slot;
929
930 } else {
931 // For FMOV we just duplicate the specified value to a new stack slot.
932 // This could be made better, but would require substantial changes.
933 duplicateToTop(SrcReg, DestReg, I);
934 }
935 break;
936 }
937 }
938
Alkis Evlogimenosc0b9dc52004-02-12 02:27:10 +0000939 I = MBB->erase(I); // Remove the pseudo instruction
940 --I;
Chris Lattnera960d952003-01-13 01:01:59 +0000941}