blob: c0e46b2ce1e4065963f4e35680db474133a3eb91 [file] [log] [blame]
Misha Brukman91b5ca82004-07-26 18:45:48 +00001//===-- X86FloatingPoint.cpp - Floating point Reg -> Stack converter ------===//
Misha Brukman0e0a7a452005-04-21 23:38:14 +00002//
John Criswellb576c942003-10-20 19:43:21 +00003// The LLVM Compiler Infrastructure
4//
5// This file was developed by the LLVM research group and is distributed under
6// the University of Illinois Open Source License. See LICENSE.TXT for details.
Misha Brukman0e0a7a452005-04-21 23:38:14 +00007//
John Criswellb576c942003-10-20 19:43:21 +00008//===----------------------------------------------------------------------===//
Chris Lattnera960d952003-01-13 01:01:59 +00009//
10// This file defines the pass which converts floating point instructions from
Chris Lattner847df252004-01-30 22:25:18 +000011// virtual registers into register stack instructions. This pass uses live
12// variable information to indicate where the FPn registers are used and their
13// lifetimes.
14//
15// This pass is hampered by the lack of decent CFG manipulation routines for
16// machine code. In particular, this wants to be able to split critical edges
17// as necessary, traverse the machine basic block CFG in depth-first order, and
18// allow there to be multiple machine basic blocks for each LLVM basicblock
19// (needed for critical edge splitting).
20//
21// In particular, this pass currently barfs on critical edges. Because of this,
22// it requires the instruction selector to insert FP_REG_KILL instructions on
23// the exits of any basic block that has critical edges going from it, or which
24// branch to a critical basic block.
25//
26// FIXME: this is not implemented yet. The stackifier pass only works on local
27// basic blocks.
Chris Lattnera960d952003-01-13 01:01:59 +000028//
29//===----------------------------------------------------------------------===//
30
Chris Lattnercb533582003-08-03 21:14:38 +000031#define DEBUG_TYPE "fp"
Chris Lattnera960d952003-01-13 01:01:59 +000032#include "X86.h"
33#include "X86InstrInfo.h"
34#include "llvm/CodeGen/MachineFunctionPass.h"
35#include "llvm/CodeGen/MachineInstrBuilder.h"
36#include "llvm/CodeGen/LiveVariables.h"
Alkis Evlogimenos359b65f2003-12-13 05:36:22 +000037#include "llvm/CodeGen/Passes.h"
Chris Lattner3501fea2003-01-14 22:00:31 +000038#include "llvm/Target/TargetInstrInfo.h"
Chris Lattnera960d952003-01-13 01:01:59 +000039#include "llvm/Target/TargetMachine.h"
Reid Spencer551ccae2004-09-01 22:55:40 +000040#include "llvm/Support/Debug.h"
Chris Lattnera4f0b3a2006-08-27 12:54:02 +000041#include "llvm/Support/Compiler.h"
Reid Spencer551ccae2004-09-01 22:55:40 +000042#include "llvm/ADT/DepthFirstIterator.h"
Evan Chengddd2a452006-11-15 20:56:39 +000043#include "llvm/ADT/SmallVector.h"
Reid Spencer551ccae2004-09-01 22:55:40 +000044#include "llvm/ADT/Statistic.h"
45#include "llvm/ADT/STLExtras.h"
Chris Lattnera960d952003-01-13 01:01:59 +000046#include <algorithm>
Chris Lattner2c2c6c62006-01-22 23:41:00 +000047#include <iostream>
Chris Lattner847df252004-01-30 22:25:18 +000048#include <set>
Chris Lattnerf2e49d42003-12-20 09:58:55 +000049using namespace llvm;
Brian Gaeked0fde302003-11-11 22:41:34 +000050
Chris Lattnera960d952003-01-13 01:01:59 +000051namespace {
52 Statistic<> NumFXCH("x86-codegen", "Number of fxch instructions inserted");
53 Statistic<> NumFP ("x86-codegen", "Number of floating point instructions");
54
Chris Lattner2c79de82006-06-28 23:27:49 +000055 struct VISIBILITY_HIDDEN FPS : public MachineFunctionPass {
Chris Lattnera960d952003-01-13 01:01:59 +000056 virtual bool runOnMachineFunction(MachineFunction &MF);
57
58 virtual const char *getPassName() const { return "X86 FP Stackifier"; }
59
60 virtual void getAnalysisUsage(AnalysisUsage &AU) const {
61 AU.addRequired<LiveVariables>();
62 MachineFunctionPass::getAnalysisUsage(AU);
63 }
64 private:
65 LiveVariables *LV; // Live variable info for current function...
66 MachineBasicBlock *MBB; // Current basic block
67 unsigned Stack[8]; // FP<n> Registers in each stack slot...
68 unsigned RegMap[8]; // Track which stack slot contains each register
69 unsigned StackTop; // The current top of the FP stack.
70
71 void dumpStack() const {
72 std::cerr << "Stack contents:";
73 for (unsigned i = 0; i != StackTop; ++i) {
Misha Brukman0e0a7a452005-04-21 23:38:14 +000074 std::cerr << " FP" << Stack[i];
75 assert(RegMap[Stack[i]] == i && "Stack[] doesn't match RegMap[]!");
Chris Lattnera960d952003-01-13 01:01:59 +000076 }
77 std::cerr << "\n";
78 }
79 private:
80 // getSlot - Return the stack slot number a particular register number is
81 // in...
82 unsigned getSlot(unsigned RegNo) const {
83 assert(RegNo < 8 && "Regno out of range!");
84 return RegMap[RegNo];
85 }
86
87 // getStackEntry - Return the X86::FP<n> register in register ST(i)
88 unsigned getStackEntry(unsigned STi) const {
89 assert(STi < StackTop && "Access past stack top!");
90 return Stack[StackTop-1-STi];
91 }
92
93 // getSTReg - Return the X86::ST(i) register which contains the specified
94 // FP<RegNo> register
95 unsigned getSTReg(unsigned RegNo) const {
Brian Gaeked0fde302003-11-11 22:41:34 +000096 return StackTop - 1 - getSlot(RegNo) + llvm::X86::ST0;
Chris Lattnera960d952003-01-13 01:01:59 +000097 }
98
Chris Lattner4a06f352004-02-02 19:23:15 +000099 // pushReg - Push the specified FP<n> register onto the stack
Chris Lattnera960d952003-01-13 01:01:59 +0000100 void pushReg(unsigned Reg) {
101 assert(Reg < 8 && "Register number out of range!");
102 assert(StackTop < 8 && "Stack overflow!");
103 Stack[StackTop] = Reg;
104 RegMap[Reg] = StackTop++;
105 }
106
107 bool isAtTop(unsigned RegNo) const { return getSlot(RegNo) == StackTop-1; }
108 void moveToTop(unsigned RegNo, MachineBasicBlock::iterator &I) {
109 if (!isAtTop(RegNo)) {
Misha Brukman0e0a7a452005-04-21 23:38:14 +0000110 unsigned STReg = getSTReg(RegNo);
111 unsigned RegOnTop = getStackEntry(0);
Chris Lattnera960d952003-01-13 01:01:59 +0000112
Misha Brukman0e0a7a452005-04-21 23:38:14 +0000113 // Swap the slots the regs are in
114 std::swap(RegMap[RegNo], RegMap[RegOnTop]);
Chris Lattnera960d952003-01-13 01:01:59 +0000115
Misha Brukman0e0a7a452005-04-21 23:38:14 +0000116 // Swap stack slot contents
117 assert(RegMap[RegOnTop] < StackTop);
118 std::swap(Stack[RegMap[RegOnTop]], Stack[StackTop-1]);
Chris Lattnera960d952003-01-13 01:01:59 +0000119
Misha Brukman0e0a7a452005-04-21 23:38:14 +0000120 // Emit an fxch to update the runtime processors version of the state
121 BuildMI(*MBB, I, X86::FXCH, 1).addReg(STReg);
122 NumFXCH++;
Chris Lattnera960d952003-01-13 01:01:59 +0000123 }
124 }
125
Chris Lattner0526f012004-04-01 04:06:09 +0000126 void duplicateToTop(unsigned RegNo, unsigned AsReg, MachineInstr *I) {
Chris Lattnera960d952003-01-13 01:01:59 +0000127 unsigned STReg = getSTReg(RegNo);
128 pushReg(AsReg); // New register on top of stack
129
Chris Lattner0526f012004-04-01 04:06:09 +0000130 BuildMI(*MBB, I, X86::FLDrr, 1).addReg(STReg);
Chris Lattnera960d952003-01-13 01:01:59 +0000131 }
132
133 // popStackAfter - Pop the current value off of the top of the FP stack
134 // after the specified instruction.
135 void popStackAfter(MachineBasicBlock::iterator &I);
136
Chris Lattner0526f012004-04-01 04:06:09 +0000137 // freeStackSlotAfter - Free the specified register from the register stack,
138 // so that it is no longer in a register. If the register is currently at
139 // the top of the stack, we just pop the current instruction, otherwise we
140 // store the current top-of-stack into the specified slot, then pop the top
141 // of stack.
142 void freeStackSlotAfter(MachineBasicBlock::iterator &I, unsigned Reg);
143
Chris Lattnera960d952003-01-13 01:01:59 +0000144 bool processBasicBlock(MachineFunction &MF, MachineBasicBlock &MBB);
145
146 void handleZeroArgFP(MachineBasicBlock::iterator &I);
147 void handleOneArgFP(MachineBasicBlock::iterator &I);
Chris Lattner4a06f352004-02-02 19:23:15 +0000148 void handleOneArgFPRW(MachineBasicBlock::iterator &I);
Chris Lattnera960d952003-01-13 01:01:59 +0000149 void handleTwoArgFP(MachineBasicBlock::iterator &I);
Chris Lattnerd62d5d72004-06-11 04:25:06 +0000150 void handleCompareFP(MachineBasicBlock::iterator &I);
Chris Lattnerc1bab322004-03-31 22:02:36 +0000151 void handleCondMovFP(MachineBasicBlock::iterator &I);
Chris Lattnera960d952003-01-13 01:01:59 +0000152 void handleSpecialFP(MachineBasicBlock::iterator &I);
153 };
154}
155
Chris Lattnerf2e49d42003-12-20 09:58:55 +0000156FunctionPass *llvm::createX86FloatingPointStackifierPass() { return new FPS(); }
Chris Lattnera960d952003-01-13 01:01:59 +0000157
158/// runOnMachineFunction - Loop over all of the basic blocks, transforming FP
159/// register references into FP stack references.
160///
161bool FPS::runOnMachineFunction(MachineFunction &MF) {
Chris Lattner42e25b32005-01-23 23:13:59 +0000162 // We only need to run this pass if there are any FP registers used in this
163 // function. If it is all integer, there is nothing for us to do!
164 const bool *PhysRegsUsed = MF.getUsedPhysregs();
165 bool FPIsUsed = false;
166
167 assert(X86::FP6 == X86::FP0+6 && "Register enums aren't sorted right!");
168 for (unsigned i = 0; i <= 6; ++i)
169 if (PhysRegsUsed[X86::FP0+i]) {
170 FPIsUsed = true;
171 break;
172 }
173
174 // Early exit.
175 if (!FPIsUsed) return false;
176
Chris Lattnera960d952003-01-13 01:01:59 +0000177 LV = &getAnalysis<LiveVariables>();
178 StackTop = 0;
179
Chris Lattner847df252004-01-30 22:25:18 +0000180 // Process the function in depth first order so that we process at least one
181 // of the predecessors for every reachable block in the function.
Chris Lattner22686842004-05-01 21:27:53 +0000182 std::set<MachineBasicBlock*> Processed;
183 MachineBasicBlock *Entry = MF.begin();
Chris Lattner847df252004-01-30 22:25:18 +0000184
185 bool Changed = false;
Chris Lattner22686842004-05-01 21:27:53 +0000186 for (df_ext_iterator<MachineBasicBlock*, std::set<MachineBasicBlock*> >
Chris Lattner847df252004-01-30 22:25:18 +0000187 I = df_ext_begin(Entry, Processed), E = df_ext_end(Entry, Processed);
188 I != E; ++I)
Chris Lattner22686842004-05-01 21:27:53 +0000189 Changed |= processBasicBlock(MF, **I);
Chris Lattner847df252004-01-30 22:25:18 +0000190
Chris Lattnera960d952003-01-13 01:01:59 +0000191 return Changed;
192}
193
194/// processBasicBlock - Loop over all of the instructions in the basic block,
195/// transforming FP instructions into their stack form.
196///
197bool FPS::processBasicBlock(MachineFunction &MF, MachineBasicBlock &BB) {
Chris Lattnerd029cd22004-06-02 05:55:25 +0000198 const TargetInstrInfo &TII = *MF.getTarget().getInstrInfo();
Chris Lattnera960d952003-01-13 01:01:59 +0000199 bool Changed = false;
200 MBB = &BB;
Misha Brukman0e0a7a452005-04-21 23:38:14 +0000201
Chris Lattnera960d952003-01-13 01:01:59 +0000202 for (MachineBasicBlock::iterator I = BB.begin(); I != BB.end(); ++I) {
Alkis Evlogimenosc0b9dc52004-02-12 02:27:10 +0000203 MachineInstr *MI = I;
Chris Lattnera960d952003-01-13 01:01:59 +0000204 unsigned Flags = TII.get(MI->getOpcode()).TSFlags;
Chris Lattner847df252004-01-30 22:25:18 +0000205 if ((Flags & X86II::FPTypeMask) == X86II::NotFP)
206 continue; // Efficiently ignore non-fp insts!
Chris Lattnera960d952003-01-13 01:01:59 +0000207
Alkis Evlogimenosc0b9dc52004-02-12 02:27:10 +0000208 MachineInstr *PrevMI = 0;
Alkis Evlogimenosf81af212004-02-14 01:18:34 +0000209 if (I != BB.begin())
210 PrevMI = prior(I);
Chris Lattnera960d952003-01-13 01:01:59 +0000211
212 ++NumFP; // Keep track of # of pseudo instrs
Misha Brukman0e0a7a452005-04-21 23:38:14 +0000213 DEBUG(std::cerr << "\nFPInst:\t"; MI->print(std::cerr, &(MF.getTarget())));
Chris Lattnera960d952003-01-13 01:01:59 +0000214
215 // Get dead variables list now because the MI pointer may be deleted as part
216 // of processing!
Evan Chengddd2a452006-11-15 20:56:39 +0000217 SmallVector<unsigned, 8> DeadRegs;
218 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
219 const MachineOperand &MO = MI->getOperand(i);
220 if (MO.isReg() && MO.isDead())
221 DeadRegs.push_back(MO.getReg());
222 }
Chris Lattnera960d952003-01-13 01:01:59 +0000223
224 switch (Flags & X86II::FPTypeMask) {
Chris Lattner4a06f352004-02-02 19:23:15 +0000225 case X86II::ZeroArgFP: handleZeroArgFP(I); break;
Chris Lattnerc1bab322004-03-31 22:02:36 +0000226 case X86II::OneArgFP: handleOneArgFP(I); break; // fstp ST(0)
Chris Lattner4a06f352004-02-02 19:23:15 +0000227 case X86II::OneArgFPRW: handleOneArgFPRW(I); break; // ST(0) = fsqrt(ST(0))
Evan Cheng5cd3e9f2006-11-11 10:21:44 +0000228 case X86II::TwoArgFP: handleTwoArgFP(I); break;
Chris Lattnerab8decc2004-06-11 04:41:24 +0000229 case X86II::CompareFP: handleCompareFP(I); break;
Chris Lattnerc1bab322004-03-31 22:02:36 +0000230 case X86II::CondMovFP: handleCondMovFP(I); break;
Chris Lattner4a06f352004-02-02 19:23:15 +0000231 case X86II::SpecialFP: handleSpecialFP(I); break;
Chris Lattnera960d952003-01-13 01:01:59 +0000232 default: assert(0 && "Unknown FP Type!");
233 }
234
235 // Check to see if any of the values defined by this instruction are dead
236 // after definition. If so, pop them.
Evan Chengddd2a452006-11-15 20:56:39 +0000237 for (unsigned i = 0, e = DeadRegs.size(); i != e; ++i) {
238 unsigned Reg = DeadRegs[i];
Chris Lattnera960d952003-01-13 01:01:59 +0000239 if (Reg >= X86::FP0 && Reg <= X86::FP6) {
Misha Brukman0e0a7a452005-04-21 23:38:14 +0000240 DEBUG(std::cerr << "Register FP#" << Reg-X86::FP0 << " is dead!\n");
Chris Lattnerd62d5d72004-06-11 04:25:06 +0000241 freeStackSlotAfter(I, Reg-X86::FP0);
Chris Lattnera960d952003-01-13 01:01:59 +0000242 }
243 }
Misha Brukman0e0a7a452005-04-21 23:38:14 +0000244
Chris Lattnera960d952003-01-13 01:01:59 +0000245 // Print out all of the instructions expanded to if -debug
Alkis Evlogimenosb929bca2004-02-15 00:46:41 +0000246 DEBUG(
247 MachineBasicBlock::iterator PrevI(PrevMI);
248 if (I == PrevI) {
Chris Lattner0526f012004-04-01 04:06:09 +0000249 std::cerr << "Just deleted pseudo instruction\n";
Alkis Evlogimenosb929bca2004-02-15 00:46:41 +0000250 } else {
251 MachineBasicBlock::iterator Start = I;
252 // Rewind to first instruction newly inserted.
253 while (Start != BB.begin() && prior(Start) != PrevI) --Start;
254 std::cerr << "Inserted instructions:\n\t";
Tanya Lattnerb1407622004-06-25 00:13:11 +0000255 Start->print(std::cerr, &MF.getTarget());
Alkis Evlogimenosb929bca2004-02-15 00:46:41 +0000256 while (++Start != next(I));
257 }
258 dumpStack();
259 );
Chris Lattnera960d952003-01-13 01:01:59 +0000260
261 Changed = true;
262 }
263
264 assert(StackTop == 0 && "Stack not empty at end of basic block?");
265 return Changed;
266}
267
268//===----------------------------------------------------------------------===//
269// Efficient Lookup Table Support
270//===----------------------------------------------------------------------===//
271
Chris Lattnerf2e49d42003-12-20 09:58:55 +0000272namespace {
273 struct TableEntry {
274 unsigned from;
275 unsigned to;
276 bool operator<(const TableEntry &TE) const { return from < TE.from; }
Jeff Cohen9471c8a2006-01-26 20:41:32 +0000277 friend bool operator<(const TableEntry &TE, unsigned V) {
278 return TE.from < V;
279 }
280 friend bool operator<(unsigned V, const TableEntry &TE) {
281 return V < TE.from;
282 }
Chris Lattnerf2e49d42003-12-20 09:58:55 +0000283 };
284}
Chris Lattnera960d952003-01-13 01:01:59 +0000285
286static bool TableIsSorted(const TableEntry *Table, unsigned NumEntries) {
287 for (unsigned i = 0; i != NumEntries-1; ++i)
288 if (!(Table[i] < Table[i+1])) return false;
289 return true;
290}
291
292static int Lookup(const TableEntry *Table, unsigned N, unsigned Opcode) {
293 const TableEntry *I = std::lower_bound(Table, Table+N, Opcode);
294 if (I != Table+N && I->from == Opcode)
295 return I->to;
296 return -1;
297}
298
299#define ARRAY_SIZE(TABLE) \
300 (sizeof(TABLE)/sizeof(TABLE[0]))
301
302#ifdef NDEBUG
303#define ASSERT_SORTED(TABLE)
304#else
305#define ASSERT_SORTED(TABLE) \
306 { static bool TABLE##Checked = false; \
Jim Laskeyc06fe8a2006-07-19 19:33:08 +0000307 if (!TABLE##Checked) { \
Chris Lattnera960d952003-01-13 01:01:59 +0000308 assert(TableIsSorted(TABLE, ARRAY_SIZE(TABLE)) && \
309 "All lookup tables must be sorted for efficient access!"); \
Jim Laskeyc06fe8a2006-07-19 19:33:08 +0000310 TABLE##Checked = true; \
311 } \
Chris Lattnera960d952003-01-13 01:01:59 +0000312 }
313#endif
314
Chris Lattner58fe4592005-12-21 07:47:04 +0000315//===----------------------------------------------------------------------===//
316// Register File -> Register Stack Mapping Methods
317//===----------------------------------------------------------------------===//
318
319// OpcodeTable - Sorted map of register instructions to their stack version.
320// The first element is an register file pseudo instruction, the second is the
321// concrete X86 instruction which uses the register stack.
322//
323static const TableEntry OpcodeTable[] = {
Evan Chengf7100622006-01-10 22:22:02 +0000324 { X86::FpABS , X86::FABS },
325 { X86::FpADD32m , X86::FADD32m },
326 { X86::FpADD64m , X86::FADD64m },
327 { X86::FpCHS , X86::FCHS },
Evan Chengf7100622006-01-10 22:22:02 +0000328 { X86::FpCMOVB , X86::FCMOVB },
329 { X86::FpCMOVBE , X86::FCMOVBE },
330 { X86::FpCMOVE , X86::FCMOVE },
Evan Cheng86556a52006-01-21 02:55:41 +0000331 { X86::FpCMOVNB , X86::FCMOVNB },
332 { X86::FpCMOVNBE , X86::FCMOVNBE },
Evan Chengf7100622006-01-10 22:22:02 +0000333 { X86::FpCMOVNE , X86::FCMOVNE },
334 { X86::FpCMOVNP , X86::FCMOVNP },
335 { X86::FpCMOVP , X86::FCMOVP },
336 { X86::FpCOS , X86::FCOS },
337 { X86::FpDIV32m , X86::FDIV32m },
338 { X86::FpDIV64m , X86::FDIV64m },
339 { X86::FpDIVR32m , X86::FDIVR32m },
340 { X86::FpDIVR64m , X86::FDIVR64m },
341 { X86::FpIADD16m , X86::FIADD16m },
342 { X86::FpIADD32m , X86::FIADD32m },
343 { X86::FpIDIV16m , X86::FIDIV16m },
344 { X86::FpIDIV32m , X86::FIDIV32m },
345 { X86::FpIDIVR16m, X86::FIDIVR16m},
346 { X86::FpIDIVR32m, X86::FIDIVR32m},
347 { X86::FpILD16m , X86::FILD16m },
348 { X86::FpILD32m , X86::FILD32m },
349 { X86::FpILD64m , X86::FILD64m },
350 { X86::FpIMUL16m , X86::FIMUL16m },
351 { X86::FpIMUL32m , X86::FIMUL32m },
352 { X86::FpIST16m , X86::FIST16m },
353 { X86::FpIST32m , X86::FIST32m },
354 { X86::FpIST64m , X86::FISTP64m },
Evan Cheng2b152712006-02-18 02:36:28 +0000355 { X86::FpISTT16m , X86::FISTTP16m},
356 { X86::FpISTT32m , X86::FISTTP32m},
357 { X86::FpISTT64m , X86::FISTTP64m},
Evan Chengf7100622006-01-10 22:22:02 +0000358 { X86::FpISUB16m , X86::FISUB16m },
359 { X86::FpISUB32m , X86::FISUB32m },
360 { X86::FpISUBR16m, X86::FISUBR16m},
361 { X86::FpISUBR32m, X86::FISUBR32m},
362 { X86::FpLD0 , X86::FLD0 },
363 { X86::FpLD1 , X86::FLD1 },
364 { X86::FpLD32m , X86::FLD32m },
365 { X86::FpLD64m , X86::FLD64m },
366 { X86::FpMUL32m , X86::FMUL32m },
367 { X86::FpMUL64m , X86::FMUL64m },
368 { X86::FpSIN , X86::FSIN },
369 { X86::FpSQRT , X86::FSQRT },
370 { X86::FpST32m , X86::FST32m },
371 { X86::FpST64m , X86::FST64m },
372 { X86::FpSUB32m , X86::FSUB32m },
373 { X86::FpSUB64m , X86::FSUB64m },
374 { X86::FpSUBR32m , X86::FSUBR32m },
375 { X86::FpSUBR64m , X86::FSUBR64m },
376 { X86::FpTST , X86::FTST },
377 { X86::FpUCOMIr , X86::FUCOMIr },
378 { X86::FpUCOMr , X86::FUCOMr },
Chris Lattner58fe4592005-12-21 07:47:04 +0000379};
380
381static unsigned getConcreteOpcode(unsigned Opcode) {
382 ASSERT_SORTED(OpcodeTable);
383 int Opc = Lookup(OpcodeTable, ARRAY_SIZE(OpcodeTable), Opcode);
384 assert(Opc != -1 && "FP Stack instruction not in OpcodeTable!");
385 return Opc;
386}
Chris Lattnera960d952003-01-13 01:01:59 +0000387
388//===----------------------------------------------------------------------===//
389// Helper Methods
390//===----------------------------------------------------------------------===//
391
392// PopTable - Sorted map of instructions to their popping version. The first
393// element is an instruction, the second is the version which pops.
394//
395static const TableEntry PopTable[] = {
Chris Lattner113455b2003-08-03 21:56:36 +0000396 { X86::FADDrST0 , X86::FADDPrST0 },
397
398 { X86::FDIVRrST0, X86::FDIVRPrST0 },
399 { X86::FDIVrST0 , X86::FDIVPrST0 },
400
Alkis Evlogimenos8295f202004-02-29 08:50:03 +0000401 { X86::FIST16m , X86::FISTP16m },
402 { X86::FIST32m , X86::FISTP32m },
Chris Lattnera960d952003-01-13 01:01:59 +0000403
Chris Lattnera960d952003-01-13 01:01:59 +0000404 { X86::FMULrST0 , X86::FMULPrST0 },
Chris Lattnera960d952003-01-13 01:01:59 +0000405
Alkis Evlogimenos8295f202004-02-29 08:50:03 +0000406 { X86::FST32m , X86::FSTP32m },
407 { X86::FST64m , X86::FSTP64m },
Chris Lattner113455b2003-08-03 21:56:36 +0000408 { X86::FSTrr , X86::FSTPrr },
409
410 { X86::FSUBRrST0, X86::FSUBRPrST0 },
411 { X86::FSUBrST0 , X86::FSUBPrST0 },
412
Chris Lattnerc040bca2004-04-12 01:39:15 +0000413 { X86::FUCOMIr , X86::FUCOMIPr },
414
Chris Lattnera960d952003-01-13 01:01:59 +0000415 { X86::FUCOMPr , X86::FUCOMPPr },
Chris Lattner113455b2003-08-03 21:56:36 +0000416 { X86::FUCOMr , X86::FUCOMPr },
Chris Lattnera960d952003-01-13 01:01:59 +0000417};
418
419/// popStackAfter - Pop the current value off of the top of the FP stack after
420/// the specified instruction. This attempts to be sneaky and combine the pop
421/// into the instruction itself if possible. The iterator is left pointing to
422/// the last instruction, be it a new pop instruction inserted, or the old
423/// instruction if it was modified in place.
424///
425void FPS::popStackAfter(MachineBasicBlock::iterator &I) {
426 ASSERT_SORTED(PopTable);
427 assert(StackTop > 0 && "Cannot pop empty stack!");
428 RegMap[Stack[--StackTop]] = ~0; // Update state
429
430 // Check to see if there is a popping version of this instruction...
Alkis Evlogimenosc0b9dc52004-02-12 02:27:10 +0000431 int Opcode = Lookup(PopTable, ARRAY_SIZE(PopTable), I->getOpcode());
Chris Lattnera960d952003-01-13 01:01:59 +0000432 if (Opcode != -1) {
Alkis Evlogimenosc0b9dc52004-02-12 02:27:10 +0000433 I->setOpcode(Opcode);
Chris Lattnera960d952003-01-13 01:01:59 +0000434 if (Opcode == X86::FUCOMPPr)
Alkis Evlogimenosc0b9dc52004-02-12 02:27:10 +0000435 I->RemoveOperand(0);
Chris Lattnera960d952003-01-13 01:01:59 +0000436
437 } else { // Insert an explicit pop
Chris Lattner0526f012004-04-01 04:06:09 +0000438 I = BuildMI(*MBB, ++I, X86::FSTPrr, 1).addReg(X86::ST0);
Chris Lattnera960d952003-01-13 01:01:59 +0000439 }
440}
441
Chris Lattner0526f012004-04-01 04:06:09 +0000442/// freeStackSlotAfter - Free the specified register from the register stack, so
443/// that it is no longer in a register. If the register is currently at the top
444/// of the stack, we just pop the current instruction, otherwise we store the
445/// current top-of-stack into the specified slot, then pop the top of stack.
446void FPS::freeStackSlotAfter(MachineBasicBlock::iterator &I, unsigned FPRegNo) {
447 if (getStackEntry(0) == FPRegNo) { // already at the top of stack? easy.
448 popStackAfter(I);
449 return;
450 }
451
452 // Otherwise, store the top of stack into the dead slot, killing the operand
453 // without having to add in an explicit xchg then pop.
454 //
455 unsigned STReg = getSTReg(FPRegNo);
456 unsigned OldSlot = getSlot(FPRegNo);
457 unsigned TopReg = Stack[StackTop-1];
458 Stack[OldSlot] = TopReg;
459 RegMap[TopReg] = OldSlot;
460 RegMap[FPRegNo] = ~0;
461 Stack[--StackTop] = ~0;
462 I = BuildMI(*MBB, ++I, X86::FSTPrr, 1).addReg(STReg);
463}
464
465
Chris Lattnera960d952003-01-13 01:01:59 +0000466static unsigned getFPReg(const MachineOperand &MO) {
Chris Lattner6d215182004-02-10 20:31:28 +0000467 assert(MO.isRegister() && "Expected an FP register!");
Chris Lattnera960d952003-01-13 01:01:59 +0000468 unsigned Reg = MO.getReg();
469 assert(Reg >= X86::FP0 && Reg <= X86::FP6 && "Expected FP register!");
470 return Reg - X86::FP0;
471}
472
473
474//===----------------------------------------------------------------------===//
475// Instruction transformation implementation
476//===----------------------------------------------------------------------===//
477
478/// handleZeroArgFP - ST(0) = fld0 ST(0) = flds <mem>
Chris Lattner4a06f352004-02-02 19:23:15 +0000479///
Chris Lattnera960d952003-01-13 01:01:59 +0000480void FPS::handleZeroArgFP(MachineBasicBlock::iterator &I) {
Alkis Evlogimenosc0b9dc52004-02-12 02:27:10 +0000481 MachineInstr *MI = I;
Chris Lattnera960d952003-01-13 01:01:59 +0000482 unsigned DestReg = getFPReg(MI->getOperand(0));
Chris Lattnera960d952003-01-13 01:01:59 +0000483
Chris Lattner58fe4592005-12-21 07:47:04 +0000484 // Change from the pseudo instruction to the concrete instruction.
485 MI->RemoveOperand(0); // Remove the explicit ST(0) operand
486 MI->setOpcode(getConcreteOpcode(MI->getOpcode()));
487
488 // Result gets pushed on the stack.
Chris Lattnera960d952003-01-13 01:01:59 +0000489 pushReg(DestReg);
490}
491
Chris Lattner4a06f352004-02-02 19:23:15 +0000492/// handleOneArgFP - fst <mem>, ST(0)
493///
Chris Lattnera960d952003-01-13 01:01:59 +0000494void FPS::handleOneArgFP(MachineBasicBlock::iterator &I) {
Alkis Evlogimenosc0b9dc52004-02-12 02:27:10 +0000495 MachineInstr *MI = I;
Evan Cheng171d09e2006-11-10 01:28:43 +0000496 MachineFunction *MF = MI->getParent()->getParent();
497 const TargetInstrInfo &TII = *MF->getTarget().getInstrInfo();
498 unsigned NumOps = TII.getNumOperands(MI->getOpcode());
499 assert((NumOps == 5 || NumOps == 1) &&
Chris Lattnerb97046a2004-02-03 07:27:34 +0000500 "Can only handle fst* & ftst instructions!");
Chris Lattnera960d952003-01-13 01:01:59 +0000501
Chris Lattner4a06f352004-02-02 19:23:15 +0000502 // Is this the last use of the source register?
Evan Cheng171d09e2006-11-10 01:28:43 +0000503 unsigned Reg = getFPReg(MI->getOperand(NumOps-1));
Chris Lattner76eb08b2005-08-23 22:49:55 +0000504 bool KillsSrc = LV->KillsRegister(MI, X86::FP0+Reg);
Chris Lattnera960d952003-01-13 01:01:59 +0000505
Evan Cheng2b152712006-02-18 02:36:28 +0000506 // FISTP64m is strange because there isn't a non-popping versions.
Chris Lattnera960d952003-01-13 01:01:59 +0000507 // If we have one _and_ we don't want to pop the operand, duplicate the value
508 // on the stack instead of moving it. This ensure that popping the value is
509 // always ok.
Evan Cheng2b152712006-02-18 02:36:28 +0000510 // Ditto FISTTP16m, FISTTP32m, FISTTP64m.
Chris Lattnera960d952003-01-13 01:01:59 +0000511 //
Evan Cheng2b152712006-02-18 02:36:28 +0000512 if (!KillsSrc &&
513 (MI->getOpcode() == X86::FpIST64m ||
514 MI->getOpcode() == X86::FpISTT16m ||
515 MI->getOpcode() == X86::FpISTT32m ||
516 MI->getOpcode() == X86::FpISTT64m)) {
Chris Lattnera960d952003-01-13 01:01:59 +0000517 duplicateToTop(Reg, 7 /*temp register*/, I);
518 } else {
519 moveToTop(Reg, I); // Move to the top of the stack...
520 }
Chris Lattner58fe4592005-12-21 07:47:04 +0000521
522 // Convert from the pseudo instruction to the concrete instruction.
Evan Cheng171d09e2006-11-10 01:28:43 +0000523 MI->RemoveOperand(NumOps-1); // Remove explicit ST(0) operand
Chris Lattner58fe4592005-12-21 07:47:04 +0000524 MI->setOpcode(getConcreteOpcode(MI->getOpcode()));
Misha Brukman0e0a7a452005-04-21 23:38:14 +0000525
Evan Cheng2b152712006-02-18 02:36:28 +0000526 if (MI->getOpcode() == X86::FISTP64m ||
527 MI->getOpcode() == X86::FISTTP16m ||
528 MI->getOpcode() == X86::FISTTP32m ||
529 MI->getOpcode() == X86::FISTTP64m) {
Chris Lattnera960d952003-01-13 01:01:59 +0000530 assert(StackTop > 0 && "Stack empty??");
531 --StackTop;
532 } else if (KillsSrc) { // Last use of operand?
533 popStackAfter(I);
534 }
535}
536
Chris Lattner4a06f352004-02-02 19:23:15 +0000537
Chris Lattner4cf15e72004-04-11 20:21:06 +0000538/// handleOneArgFPRW: Handle instructions that read from the top of stack and
539/// replace the value with a newly computed value. These instructions may have
540/// non-fp operands after their FP operands.
541///
542/// Examples:
543/// R1 = fchs R2
544/// R1 = fadd R2, [mem]
Chris Lattner4a06f352004-02-02 19:23:15 +0000545///
546void FPS::handleOneArgFPRW(MachineBasicBlock::iterator &I) {
Alkis Evlogimenosc0b9dc52004-02-12 02:27:10 +0000547 MachineInstr *MI = I;
Evan Cheng171d09e2006-11-10 01:28:43 +0000548 MachineFunction *MF = MI->getParent()->getParent();
549 const TargetInstrInfo &TII = *MF->getTarget().getInstrInfo();
550 unsigned NumOps = TII.getNumOperands(MI->getOpcode());
551 assert(NumOps >= 2 && "FPRW instructions must have 2 ops!!");
Chris Lattner4a06f352004-02-02 19:23:15 +0000552
553 // Is this the last use of the source register?
554 unsigned Reg = getFPReg(MI->getOperand(1));
Chris Lattner76eb08b2005-08-23 22:49:55 +0000555 bool KillsSrc = LV->KillsRegister(MI, X86::FP0+Reg);
Chris Lattner4a06f352004-02-02 19:23:15 +0000556
557 if (KillsSrc) {
558 // If this is the last use of the source register, just make sure it's on
559 // the top of the stack.
560 moveToTop(Reg, I);
561 assert(StackTop > 0 && "Stack cannot be empty!");
562 --StackTop;
563 pushReg(getFPReg(MI->getOperand(0)));
564 } else {
565 // If this is not the last use of the source register, _copy_ it to the top
566 // of the stack.
567 duplicateToTop(Reg, getFPReg(MI->getOperand(0)), I);
568 }
569
Chris Lattner58fe4592005-12-21 07:47:04 +0000570 // Change from the pseudo instruction to the concrete instruction.
Chris Lattner4a06f352004-02-02 19:23:15 +0000571 MI->RemoveOperand(1); // Drop the source operand.
572 MI->RemoveOperand(0); // Drop the destination operand.
Chris Lattner58fe4592005-12-21 07:47:04 +0000573 MI->setOpcode(getConcreteOpcode(MI->getOpcode()));
Chris Lattner4a06f352004-02-02 19:23:15 +0000574}
575
576
Chris Lattnera960d952003-01-13 01:01:59 +0000577//===----------------------------------------------------------------------===//
578// Define tables of various ways to map pseudo instructions
579//
580
581// ForwardST0Table - Map: A = B op C into: ST(0) = ST(0) op ST(i)
582static const TableEntry ForwardST0Table[] = {
Chris Lattnerc040bca2004-04-12 01:39:15 +0000583 { X86::FpADD , X86::FADDST0r },
584 { X86::FpDIV , X86::FDIVST0r },
585 { X86::FpMUL , X86::FMULST0r },
586 { X86::FpSUB , X86::FSUBST0r },
Chris Lattnera960d952003-01-13 01:01:59 +0000587};
588
589// ReverseST0Table - Map: A = B op C into: ST(0) = ST(i) op ST(0)
590static const TableEntry ReverseST0Table[] = {
Chris Lattnerc040bca2004-04-12 01:39:15 +0000591 { X86::FpADD , X86::FADDST0r }, // commutative
592 { X86::FpDIV , X86::FDIVRST0r },
593 { X86::FpMUL , X86::FMULST0r }, // commutative
594 { X86::FpSUB , X86::FSUBRST0r },
Chris Lattnera960d952003-01-13 01:01:59 +0000595};
596
597// ForwardSTiTable - Map: A = B op C into: ST(i) = ST(0) op ST(i)
598static const TableEntry ForwardSTiTable[] = {
Chris Lattnerc040bca2004-04-12 01:39:15 +0000599 { X86::FpADD , X86::FADDrST0 }, // commutative
600 { X86::FpDIV , X86::FDIVRrST0 },
601 { X86::FpMUL , X86::FMULrST0 }, // commutative
602 { X86::FpSUB , X86::FSUBRrST0 },
Chris Lattnera960d952003-01-13 01:01:59 +0000603};
604
605// ReverseSTiTable - Map: A = B op C into: ST(i) = ST(i) op ST(0)
606static const TableEntry ReverseSTiTable[] = {
Chris Lattnerc040bca2004-04-12 01:39:15 +0000607 { X86::FpADD , X86::FADDrST0 },
608 { X86::FpDIV , X86::FDIVrST0 },
609 { X86::FpMUL , X86::FMULrST0 },
610 { X86::FpSUB , X86::FSUBrST0 },
Chris Lattnera960d952003-01-13 01:01:59 +0000611};
612
613
614/// handleTwoArgFP - Handle instructions like FADD and friends which are virtual
615/// instructions which need to be simplified and possibly transformed.
616///
617/// Result: ST(0) = fsub ST(0), ST(i)
618/// ST(i) = fsub ST(0), ST(i)
619/// ST(0) = fsubr ST(0), ST(i)
620/// ST(i) = fsubr ST(0), ST(i)
Misha Brukman0e0a7a452005-04-21 23:38:14 +0000621///
Chris Lattnera960d952003-01-13 01:01:59 +0000622void FPS::handleTwoArgFP(MachineBasicBlock::iterator &I) {
623 ASSERT_SORTED(ForwardST0Table); ASSERT_SORTED(ReverseST0Table);
624 ASSERT_SORTED(ForwardSTiTable); ASSERT_SORTED(ReverseSTiTable);
Alkis Evlogimenosc0b9dc52004-02-12 02:27:10 +0000625 MachineInstr *MI = I;
Chris Lattnera960d952003-01-13 01:01:59 +0000626
Evan Cheng171d09e2006-11-10 01:28:43 +0000627 MachineFunction *MF = MI->getParent()->getParent();
628 const TargetInstrInfo &TII = *MF->getTarget().getInstrInfo();
629 unsigned NumOperands = TII.getNumOperands(MI->getOpcode());
Chris Lattnerd62d5d72004-06-11 04:25:06 +0000630 assert(NumOperands == 3 && "Illegal TwoArgFP instruction!");
Chris Lattnera960d952003-01-13 01:01:59 +0000631 unsigned Dest = getFPReg(MI->getOperand(0));
632 unsigned Op0 = getFPReg(MI->getOperand(NumOperands-2));
633 unsigned Op1 = getFPReg(MI->getOperand(NumOperands-1));
Chris Lattner76eb08b2005-08-23 22:49:55 +0000634 bool KillsOp0 = LV->KillsRegister(MI, X86::FP0+Op0);
635 bool KillsOp1 = LV->KillsRegister(MI, X86::FP0+Op1);
Chris Lattnera960d952003-01-13 01:01:59 +0000636
Chris Lattnera960d952003-01-13 01:01:59 +0000637 unsigned TOS = getStackEntry(0);
638
639 // One of our operands must be on the top of the stack. If neither is yet, we
640 // need to move one.
641 if (Op0 != TOS && Op1 != TOS) { // No operand at TOS?
642 // We can choose to move either operand to the top of the stack. If one of
643 // the operands is killed by this instruction, we want that one so that we
644 // can update right on top of the old version.
645 if (KillsOp0) {
646 moveToTop(Op0, I); // Move dead operand to TOS.
647 TOS = Op0;
648 } else if (KillsOp1) {
649 moveToTop(Op1, I);
650 TOS = Op1;
651 } else {
652 // All of the operands are live after this instruction executes, so we
653 // cannot update on top of any operand. Because of this, we must
654 // duplicate one of the stack elements to the top. It doesn't matter
655 // which one we pick.
656 //
657 duplicateToTop(Op0, Dest, I);
658 Op0 = TOS = Dest;
659 KillsOp0 = true;
660 }
Chris Lattnerd62d5d72004-06-11 04:25:06 +0000661 } else if (!KillsOp0 && !KillsOp1) {
Chris Lattnera960d952003-01-13 01:01:59 +0000662 // If we DO have one of our operands at the top of the stack, but we don't
663 // have a dead operand, we must duplicate one of the operands to a new slot
664 // on the stack.
665 duplicateToTop(Op0, Dest, I);
666 Op0 = TOS = Dest;
667 KillsOp0 = true;
668 }
669
670 // Now we know that one of our operands is on the top of the stack, and at
671 // least one of our operands is killed by this instruction.
Misha Brukman0e0a7a452005-04-21 23:38:14 +0000672 assert((TOS == Op0 || TOS == Op1) && (KillsOp0 || KillsOp1) &&
673 "Stack conditions not set up right!");
Chris Lattnera960d952003-01-13 01:01:59 +0000674
675 // We decide which form to use based on what is on the top of the stack, and
676 // which operand is killed by this instruction.
677 const TableEntry *InstTable;
678 bool isForward = TOS == Op0;
679 bool updateST0 = (TOS == Op0 && !KillsOp1) || (TOS == Op1 && !KillsOp0);
680 if (updateST0) {
681 if (isForward)
682 InstTable = ForwardST0Table;
683 else
684 InstTable = ReverseST0Table;
685 } else {
686 if (isForward)
687 InstTable = ForwardSTiTable;
688 else
689 InstTable = ReverseSTiTable;
690 }
Misha Brukman0e0a7a452005-04-21 23:38:14 +0000691
Chris Lattnera960d952003-01-13 01:01:59 +0000692 int Opcode = Lookup(InstTable, ARRAY_SIZE(ForwardST0Table), MI->getOpcode());
693 assert(Opcode != -1 && "Unknown TwoArgFP pseudo instruction!");
694
695 // NotTOS - The register which is not on the top of stack...
696 unsigned NotTOS = (TOS == Op0) ? Op1 : Op0;
697
698 // Replace the old instruction with a new instruction
Chris Lattnerc1bab322004-03-31 22:02:36 +0000699 MBB->remove(I++);
Chris Lattner0526f012004-04-01 04:06:09 +0000700 I = BuildMI(*MBB, I, Opcode, 1).addReg(getSTReg(NotTOS));
Chris Lattnera960d952003-01-13 01:01:59 +0000701
702 // If both operands are killed, pop one off of the stack in addition to
703 // overwriting the other one.
704 if (KillsOp0 && KillsOp1 && Op0 != Op1) {
705 assert(!updateST0 && "Should have updated other operand!");
706 popStackAfter(I); // Pop the top of stack
707 }
708
Chris Lattnera960d952003-01-13 01:01:59 +0000709 // Update stack information so that we know the destination register is now on
710 // the stack.
Chris Lattnerd62d5d72004-06-11 04:25:06 +0000711 unsigned UpdatedSlot = getSlot(updateST0 ? TOS : NotTOS);
712 assert(UpdatedSlot < StackTop && Dest < 7);
713 Stack[UpdatedSlot] = Dest;
714 RegMap[Dest] = UpdatedSlot;
715 delete MI; // Remove the old instruction
716}
717
Chris Lattner0ca2c8e2004-06-11 04:49:02 +0000718/// handleCompareFP - Handle FUCOM and FUCOMI instructions, which have two FP
Chris Lattnerd62d5d72004-06-11 04:25:06 +0000719/// register arguments and no explicit destinations.
Misha Brukman0e0a7a452005-04-21 23:38:14 +0000720///
Chris Lattnerd62d5d72004-06-11 04:25:06 +0000721void FPS::handleCompareFP(MachineBasicBlock::iterator &I) {
722 ASSERT_SORTED(ForwardST0Table); ASSERT_SORTED(ReverseST0Table);
723 ASSERT_SORTED(ForwardSTiTable); ASSERT_SORTED(ReverseSTiTable);
724 MachineInstr *MI = I;
725
Evan Cheng171d09e2006-11-10 01:28:43 +0000726 MachineFunction *MF = MI->getParent()->getParent();
727 const TargetInstrInfo &TII = *MF->getTarget().getInstrInfo();
728 unsigned NumOperands = TII.getNumOperands(MI->getOpcode());
Chris Lattner0ca2c8e2004-06-11 04:49:02 +0000729 assert(NumOperands == 2 && "Illegal FUCOM* instruction!");
Chris Lattnerd62d5d72004-06-11 04:25:06 +0000730 unsigned Op0 = getFPReg(MI->getOperand(NumOperands-2));
731 unsigned Op1 = getFPReg(MI->getOperand(NumOperands-1));
Chris Lattner76eb08b2005-08-23 22:49:55 +0000732 bool KillsOp0 = LV->KillsRegister(MI, X86::FP0+Op0);
733 bool KillsOp1 = LV->KillsRegister(MI, X86::FP0+Op1);
Chris Lattnerd62d5d72004-06-11 04:25:06 +0000734
735 // Make sure the first operand is on the top of stack, the other one can be
736 // anywhere.
737 moveToTop(Op0, I);
738
Chris Lattner58fe4592005-12-21 07:47:04 +0000739 // Change from the pseudo instruction to the concrete instruction.
Chris Lattner57790422004-06-11 05:22:44 +0000740 MI->getOperand(0).setReg(getSTReg(Op1));
741 MI->RemoveOperand(1);
Chris Lattner58fe4592005-12-21 07:47:04 +0000742 MI->setOpcode(getConcreteOpcode(MI->getOpcode()));
Chris Lattner57790422004-06-11 05:22:44 +0000743
Chris Lattnerd62d5d72004-06-11 04:25:06 +0000744 // If any of the operands are killed by this instruction, free them.
745 if (KillsOp0) freeStackSlotAfter(I, Op0);
746 if (KillsOp1 && Op0 != Op1) freeStackSlotAfter(I, Op1);
Chris Lattnera960d952003-01-13 01:01:59 +0000747}
748
Chris Lattnerc1bab322004-03-31 22:02:36 +0000749/// handleCondMovFP - Handle two address conditional move instructions. These
750/// instructions move a st(i) register to st(0) iff a condition is true. These
751/// instructions require that the first operand is at the top of the stack, but
752/// otherwise don't modify the stack at all.
753void FPS::handleCondMovFP(MachineBasicBlock::iterator &I) {
754 MachineInstr *MI = I;
755
756 unsigned Op0 = getFPReg(MI->getOperand(0));
Chris Lattner6cdb1ea2006-09-05 20:27:32 +0000757 unsigned Op1 = getFPReg(MI->getOperand(2));
Evan Chengddd2a452006-11-15 20:56:39 +0000758 bool KillsOp1 = LV->KillsRegister(MI, X86::FP0+Op1);
Chris Lattnerc1bab322004-03-31 22:02:36 +0000759
760 // The first operand *must* be on the top of the stack.
761 moveToTop(Op0, I);
762
763 // Change the second operand to the stack register that the operand is in.
Chris Lattner58fe4592005-12-21 07:47:04 +0000764 // Change from the pseudo instruction to the concrete instruction.
Chris Lattnerc1bab322004-03-31 22:02:36 +0000765 MI->RemoveOperand(0);
Chris Lattner6cdb1ea2006-09-05 20:27:32 +0000766 MI->RemoveOperand(1);
Chris Lattnerc1bab322004-03-31 22:02:36 +0000767 MI->getOperand(0).setReg(getSTReg(Op1));
Chris Lattner58fe4592005-12-21 07:47:04 +0000768 MI->setOpcode(getConcreteOpcode(MI->getOpcode()));
769
Chris Lattnerc1bab322004-03-31 22:02:36 +0000770 // If we kill the second operand, make sure to pop it from the stack.
Evan Chengddd2a452006-11-15 20:56:39 +0000771 if (Op0 != Op1 && KillsOp1) {
Chris Lattner76eb08b2005-08-23 22:49:55 +0000772 // Get this value off of the register stack.
773 freeStackSlotAfter(I, Op1);
774 }
Chris Lattnerc1bab322004-03-31 22:02:36 +0000775}
776
Chris Lattnera960d952003-01-13 01:01:59 +0000777
778/// handleSpecialFP - Handle special instructions which behave unlike other
Misha Brukmancf00c4a2003-10-10 17:57:28 +0000779/// floating point instructions. This is primarily intended for use by pseudo
Chris Lattnera960d952003-01-13 01:01:59 +0000780/// instructions.
781///
782void FPS::handleSpecialFP(MachineBasicBlock::iterator &I) {
Alkis Evlogimenosc0b9dc52004-02-12 02:27:10 +0000783 MachineInstr *MI = I;
Chris Lattnera960d952003-01-13 01:01:59 +0000784 switch (MI->getOpcode()) {
785 default: assert(0 && "Unknown SpecialFP instruction!");
786 case X86::FpGETRESULT: // Appears immediately after a call returning FP type!
787 assert(StackTop == 0 && "Stack should be empty after a call!");
788 pushReg(getFPReg(MI->getOperand(0)));
789 break;
790 case X86::FpSETRESULT:
791 assert(StackTop == 1 && "Stack should have one element on it to return!");
792 --StackTop; // "Forget" we have something on the top of stack!
793 break;
794 case X86::FpMOV: {
795 unsigned SrcReg = getFPReg(MI->getOperand(1));
796 unsigned DestReg = getFPReg(MI->getOperand(0));
Chris Lattnera960d952003-01-13 01:01:59 +0000797
Chris Lattner76eb08b2005-08-23 22:49:55 +0000798 if (LV->KillsRegister(MI, X86::FP0+SrcReg)) {
Chris Lattnera960d952003-01-13 01:01:59 +0000799 // If the input operand is killed, we can just change the owner of the
800 // incoming stack slot into the result.
801 unsigned Slot = getSlot(SrcReg);
802 assert(Slot < 7 && DestReg < 7 && "FpMOV operands invalid!");
803 Stack[Slot] = DestReg;
804 RegMap[DestReg] = Slot;
805
806 } else {
807 // For FMOV we just duplicate the specified value to a new stack slot.
808 // This could be made better, but would require substantial changes.
809 duplicateToTop(SrcReg, DestReg, I);
810 }
811 break;
812 }
813 }
814
Alkis Evlogimenosc0b9dc52004-02-12 02:27:10 +0000815 I = MBB->erase(I); // Remove the pseudo instruction
816 --I;
Chris Lattnera960d952003-01-13 01:01:59 +0000817}