blob: 836a3f02aaba853caf39da31c3daea894a3157a7 [file] [log] [blame]
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +00001//===-- RegAllocLinearScan.cpp - Linear Scan register allocator -----------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file implements a linear scan register allocator.
11//
12//===----------------------------------------------------------------------===//
Alkis Evlogimenos0d6c5b62004-02-24 08:58:30 +000013
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000014#define DEBUG_TYPE "regalloc"
Chris Lattnerb9805782005-08-23 22:27:31 +000015#include "VirtRegMap.h"
Lang Hames87e3bca2009-05-06 02:36:21 +000016#include "VirtRegRewriter.h"
Lang Hamese2b201b2009-05-18 19:03:16 +000017#include "Spiller.h"
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000018#include "llvm/Function.h"
Evan Cheng3f32d652008-06-04 09:18:41 +000019#include "llvm/CodeGen/LiveIntervalAnalysis.h"
20#include "llvm/CodeGen/LiveStackAnalysis.h"
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000021#include "llvm/CodeGen/MachineFunctionPass.h"
22#include "llvm/CodeGen/MachineInstr.h"
Evan Cheng22f07ff2007-12-11 02:09:15 +000023#include "llvm/CodeGen/MachineLoopInfo.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000024#include "llvm/CodeGen/MachineRegisterInfo.h"
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000025#include "llvm/CodeGen/Passes.h"
Jim Laskeyeb577ba2006-08-02 12:30:23 +000026#include "llvm/CodeGen/RegAllocRegistry.h"
David Greene2c17c4d2007-09-06 16:18:45 +000027#include "llvm/CodeGen/RegisterCoalescer.h"
Dan Gohman6f0d0242008-02-10 18:45:23 +000028#include "llvm/Target/TargetRegisterInfo.h"
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000029#include "llvm/Target/TargetMachine.h"
Owen Anderson95dad832008-10-07 20:22:28 +000030#include "llvm/Target/TargetOptions.h"
Evan Chengc92da382007-11-03 07:20:12 +000031#include "llvm/Target/TargetInstrInfo.h"
Chris Lattnerb9805782005-08-23 22:27:31 +000032#include "llvm/ADT/EquivalenceClasses.h"
Dan Gohmand68a0762009-01-05 17:59:02 +000033#include "llvm/ADT/SmallSet.h"
Reid Spencer551ccae2004-09-01 22:55:40 +000034#include "llvm/ADT/Statistic.h"
35#include "llvm/ADT/STLExtras.h"
Bill Wendlingc3115a02009-08-22 20:30:53 +000036#include "llvm/Support/Debug.h"
Torok Edwin7d696d82009-07-11 13:10:19 +000037#include "llvm/Support/ErrorHandling.h"
Daniel Dunbarce63ffb2009-07-25 00:23:56 +000038#include "llvm/Support/raw_ostream.h"
Alkis Evlogimenos843b1602004-02-15 10:24:21 +000039#include <algorithm>
Alkis Evlogimenos26f5a692004-05-30 07:24:39 +000040#include <set>
Alkis Evlogimenos53eb3732004-07-22 08:14:44 +000041#include <queue>
Duraid Madina30059612005-12-28 04:55:42 +000042#include <memory>
Jeff Cohen97af7512006-12-02 02:22:01 +000043#include <cmath>
Lang Hamesf41538d2009-06-02 16:53:25 +000044
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000045using namespace llvm;
46
Chris Lattnercd3245a2006-12-19 22:41:21 +000047STATISTIC(NumIters , "Number of iterations performed");
48STATISTIC(NumBacktracks, "Number of times we had to backtrack");
Evan Chengc92da382007-11-03 07:20:12 +000049STATISTIC(NumCoalesce, "Number of copies coalesced");
Evan Cheng206d1852009-04-20 08:01:12 +000050STATISTIC(NumDowngrade, "Number of registers downgraded");
Chris Lattnercd3245a2006-12-19 22:41:21 +000051
Evan Cheng3e172252008-06-20 21:45:16 +000052static cl::opt<bool>
53NewHeuristic("new-spilling-heuristic",
54 cl::desc("Use new spilling heuristic"),
55 cl::init(false), cl::Hidden);
56
Evan Chengf5cd4f02008-10-23 20:43:13 +000057static cl::opt<bool>
58PreSplitIntervals("pre-alloc-split",
59 cl::desc("Pre-register allocation live interval splitting"),
60 cl::init(false), cl::Hidden);
61
Lang Hamese2b201b2009-05-18 19:03:16 +000062static cl::opt<bool>
63NewSpillFramework("new-spill-framework",
64 cl::desc("New spilling framework"),
65 cl::init(false), cl::Hidden);
66
Chris Lattnercd3245a2006-12-19 22:41:21 +000067static RegisterRegAlloc
Dan Gohmanb8cab922008-10-14 20:25:08 +000068linearscanRegAlloc("linearscan", "linear scan register allocator",
Chris Lattnercd3245a2006-12-19 22:41:21 +000069 createLinearScanRegisterAllocator);
70
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000071namespace {
Nick Lewycky6726b6d2009-10-25 06:33:48 +000072 struct RALinScan : public MachineFunctionPass {
Devang Patel19974732007-05-03 01:11:54 +000073 static char ID;
Dan Gohmanae73dc12008-09-04 17:05:41 +000074 RALinScan() : MachineFunctionPass(&ID) {}
Devang Patel794fd752007-05-01 21:15:47 +000075
Chris Lattnercbb56252004-11-18 02:42:27 +000076 typedef std::pair<LiveInterval*, LiveInterval::iterator> IntervalPtr;
Owen Andersoncd1dcbd2008-08-15 18:49:41 +000077 typedef SmallVector<IntervalPtr, 32> IntervalPtrs;
Chris Lattnercbb56252004-11-18 02:42:27 +000078 private:
Chris Lattnerb9805782005-08-23 22:27:31 +000079 /// RelatedRegClasses - This structure is built the first time a function is
80 /// compiled, and keeps track of which register classes have registers that
81 /// belong to multiple classes or have aliases that are in other classes.
82 EquivalenceClasses<const TargetRegisterClass*> RelatedRegClasses;
Owen Anderson97382162008-08-13 23:36:23 +000083 DenseMap<unsigned, const TargetRegisterClass*> OneClassForEachPhysReg;
Chris Lattnerb9805782005-08-23 22:27:31 +000084
Evan Cheng206d1852009-04-20 08:01:12 +000085 // NextReloadMap - For each register in the map, it maps to the another
86 // register which is defined by a reload from the same stack slot and
87 // both reloads are in the same basic block.
88 DenseMap<unsigned, unsigned> NextReloadMap;
89
90 // DowngradedRegs - A set of registers which are being "downgraded", i.e.
91 // un-favored for allocation.
92 SmallSet<unsigned, 8> DowngradedRegs;
93
94 // DowngradeMap - A map from virtual registers to physical registers being
95 // downgraded for the virtual registers.
96 DenseMap<unsigned, unsigned> DowngradeMap;
97
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +000098 MachineFunction* mf_;
Evan Cheng3e172252008-06-20 21:45:16 +000099 MachineRegisterInfo* mri_;
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000100 const TargetMachine* tm_;
Dan Gohman6f0d0242008-02-10 18:45:23 +0000101 const TargetRegisterInfo* tri_;
Evan Chengc92da382007-11-03 07:20:12 +0000102 const TargetInstrInfo* tii_;
Evan Chengc92da382007-11-03 07:20:12 +0000103 BitVector allocatableRegs_;
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000104 LiveIntervals* li_;
Evan Cheng3f32d652008-06-04 09:18:41 +0000105 LiveStacks* ls_;
Evan Cheng22f07ff2007-12-11 02:09:15 +0000106 const MachineLoopInfo *loopInfo;
Chris Lattnercbb56252004-11-18 02:42:27 +0000107
108 /// handled_ - Intervals are added to the handled_ set in the order of their
109 /// start value. This is uses for backtracking.
110 std::vector<LiveInterval*> handled_;
111
112 /// fixed_ - Intervals that correspond to machine registers.
113 ///
114 IntervalPtrs fixed_;
115
116 /// active_ - Intervals that are currently being processed, and which have a
117 /// live range active for the current point.
118 IntervalPtrs active_;
119
120 /// inactive_ - Intervals that are currently being processed, but which have
121 /// a hold at the current point.
122 IntervalPtrs inactive_;
123
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000124 typedef std::priority_queue<LiveInterval*,
Owen Andersoncd1dcbd2008-08-15 18:49:41 +0000125 SmallVector<LiveInterval*, 64>,
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000126 greater_ptr<LiveInterval> > IntervalHeap;
127 IntervalHeap unhandled_;
Evan Cheng5b16cd22009-05-01 01:03:49 +0000128
129 /// regUse_ - Tracks register usage.
130 SmallVector<unsigned, 32> regUse_;
131 SmallVector<unsigned, 32> regUseBackUp_;
132
133 /// vrm_ - Tracks register assignments.
Owen Anderson49c8aa02009-03-13 05:55:11 +0000134 VirtRegMap* vrm_;
Evan Cheng5b16cd22009-05-01 01:03:49 +0000135
Lang Hames87e3bca2009-05-06 02:36:21 +0000136 std::auto_ptr<VirtRegRewriter> rewriter_;
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000137
Lang Hamese2b201b2009-05-18 19:03:16 +0000138 std::auto_ptr<Spiller> spiller_;
139
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000140 public:
141 virtual const char* getPassName() const {
142 return "Linear Scan Register Allocator";
143 }
144
145 virtual void getAnalysisUsage(AnalysisUsage &AU) const {
Dan Gohman845012e2009-07-31 23:37:33 +0000146 AU.setPreservesCFG();
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000147 AU.addRequired<LiveIntervals>();
Owen Anderson95dad832008-10-07 20:22:28 +0000148 if (StrongPHIElim)
149 AU.addRequiredID(StrongPHIEliminationID);
David Greene2c17c4d2007-09-06 16:18:45 +0000150 // Make sure PassManager knows which analyses to make available
151 // to coalescing and which analyses coalescing invalidates.
152 AU.addRequiredTransitive<RegisterCoalescer>();
Evan Chengf5cd4f02008-10-23 20:43:13 +0000153 if (PreSplitIntervals)
154 AU.addRequiredID(PreAllocSplittingID);
Evan Cheng3f32d652008-06-04 09:18:41 +0000155 AU.addRequired<LiveStacks>();
156 AU.addPreserved<LiveStacks>();
Evan Cheng22f07ff2007-12-11 02:09:15 +0000157 AU.addRequired<MachineLoopInfo>();
Bill Wendling67d65bb2008-01-04 20:54:55 +0000158 AU.addPreserved<MachineLoopInfo>();
Owen Anderson49c8aa02009-03-13 05:55:11 +0000159 AU.addRequired<VirtRegMap>();
160 AU.addPreserved<VirtRegMap>();
Bill Wendling67d65bb2008-01-04 20:54:55 +0000161 AU.addPreservedID(MachineDominatorsID);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000162 MachineFunctionPass::getAnalysisUsage(AU);
163 }
164
165 /// runOnMachineFunction - register allocate the whole function
166 bool runOnMachineFunction(MachineFunction&);
167
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000168 private:
169 /// linearScan - the linear scan algorithm
170 void linearScan();
171
Chris Lattnercbb56252004-11-18 02:42:27 +0000172 /// initIntervalSets - initialize the interval sets.
173 ///
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000174 void initIntervalSets();
175
Chris Lattnercbb56252004-11-18 02:42:27 +0000176 /// processActiveIntervals - expire old intervals and move non-overlapping
177 /// ones to the inactive list.
Lang Hamescc3b0652009-10-03 04:21:37 +0000178 void processActiveIntervals(LiveIndex CurPoint);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000179
Chris Lattnercbb56252004-11-18 02:42:27 +0000180 /// processInactiveIntervals - expire old intervals and move overlapping
181 /// ones to the active list.
Lang Hamescc3b0652009-10-03 04:21:37 +0000182 void processInactiveIntervals(LiveIndex CurPoint);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000183
Evan Cheng206d1852009-04-20 08:01:12 +0000184 /// hasNextReloadInterval - Return the next liveinterval that's being
185 /// defined by a reload from the same SS as the specified one.
186 LiveInterval *hasNextReloadInterval(LiveInterval *cur);
187
188 /// DowngradeRegister - Downgrade a register for allocation.
189 void DowngradeRegister(LiveInterval *li, unsigned Reg);
190
191 /// UpgradeRegister - Upgrade a register for allocation.
192 void UpgradeRegister(unsigned Reg);
193
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000194 /// assignRegOrStackSlotAtInterval - assign a register if one
195 /// is available, or spill.
196 void assignRegOrStackSlotAtInterval(LiveInterval* cur);
197
Evan Cheng5d088fe2009-03-23 22:57:19 +0000198 void updateSpillWeights(std::vector<float> &Weights,
199 unsigned reg, float weight,
200 const TargetRegisterClass *RC);
201
Evan Cheng3e172252008-06-20 21:45:16 +0000202 /// findIntervalsToSpill - Determine the intervals to spill for the
203 /// specified interval. It's passed the physical registers whose spill
204 /// weight is the lowest among all the registers whose live intervals
205 /// conflict with the interval.
206 void findIntervalsToSpill(LiveInterval *cur,
207 std::vector<std::pair<unsigned,float> > &Candidates,
208 unsigned NumCands,
209 SmallVector<LiveInterval*, 8> &SpillIntervals);
210
Evan Chengc92da382007-11-03 07:20:12 +0000211 /// attemptTrivialCoalescing - If a simple interval is defined by a copy,
212 /// try allocate the definition the same register as the source register
213 /// if the register is not defined during live time of the interval. This
214 /// eliminate a copy. This is used to coalesce copies which were not
215 /// coalesced away before allocation either due to dest and src being in
216 /// different register classes or because the coalescer was overly
217 /// conservative.
218 unsigned attemptTrivialCoalescing(LiveInterval &cur, unsigned Reg);
219
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000220 ///
Evan Cheng5b16cd22009-05-01 01:03:49 +0000221 /// Register usage / availability tracking helpers.
222 ///
223
224 void initRegUses() {
225 regUse_.resize(tri_->getNumRegs(), 0);
226 regUseBackUp_.resize(tri_->getNumRegs(), 0);
227 }
228
229 void finalizeRegUses() {
Evan Chengc781a242009-05-03 18:32:42 +0000230#ifndef NDEBUG
231 // Verify all the registers are "freed".
232 bool Error = false;
233 for (unsigned i = 0, e = tri_->getNumRegs(); i != e; ++i) {
234 if (regUse_[i] != 0) {
Benjamin Kramercfa6ec92009-08-23 11:37:21 +0000235 errs() << tri_->getName(i) << " is still in use!\n";
Evan Chengc781a242009-05-03 18:32:42 +0000236 Error = true;
237 }
238 }
239 if (Error)
Torok Edwinc23197a2009-07-14 16:55:14 +0000240 llvm_unreachable(0);
Evan Chengc781a242009-05-03 18:32:42 +0000241#endif
Evan Cheng5b16cd22009-05-01 01:03:49 +0000242 regUse_.clear();
243 regUseBackUp_.clear();
244 }
245
246 void addRegUse(unsigned physReg) {
247 assert(TargetRegisterInfo::isPhysicalRegister(physReg) &&
248 "should be physical register!");
249 ++regUse_[physReg];
250 for (const unsigned* as = tri_->getAliasSet(physReg); *as; ++as)
251 ++regUse_[*as];
252 }
253
254 void delRegUse(unsigned physReg) {
255 assert(TargetRegisterInfo::isPhysicalRegister(physReg) &&
256 "should be physical register!");
257 assert(regUse_[physReg] != 0);
258 --regUse_[physReg];
259 for (const unsigned* as = tri_->getAliasSet(physReg); *as; ++as) {
260 assert(regUse_[*as] != 0);
261 --regUse_[*as];
262 }
263 }
264
265 bool isRegAvail(unsigned physReg) const {
266 assert(TargetRegisterInfo::isPhysicalRegister(physReg) &&
267 "should be physical register!");
268 return regUse_[physReg] == 0;
269 }
270
271 void backUpRegUses() {
272 regUseBackUp_ = regUse_;
273 }
274
275 void restoreRegUses() {
276 regUse_ = regUseBackUp_;
277 }
278
279 ///
280 /// Register handling helpers.
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000281 ///
282
Chris Lattnercbb56252004-11-18 02:42:27 +0000283 /// getFreePhysReg - return a free physical register for this virtual
284 /// register interval if we have one, otherwise return 0.
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000285 unsigned getFreePhysReg(LiveInterval* cur);
Evan Cheng358dec52009-06-15 08:28:29 +0000286 unsigned getFreePhysReg(LiveInterval* cur,
287 const TargetRegisterClass *RC,
Evan Cheng206d1852009-04-20 08:01:12 +0000288 unsigned MaxInactiveCount,
289 SmallVector<unsigned, 256> &inactiveCounts,
290 bool SkipDGRegs);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000291
292 /// assignVirt2StackSlot - assigns this virtual register to a
293 /// stack slot. returns the stack slot
294 int assignVirt2StackSlot(unsigned virtReg);
295
Chris Lattnerb9805782005-08-23 22:27:31 +0000296 void ComputeRelatedRegClasses();
297
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000298 template <typename ItTy>
299 void printIntervals(const char* const str, ItTy i, ItTy e) const {
Bill Wendlingc3115a02009-08-22 20:30:53 +0000300 DEBUG({
301 if (str)
302 errs() << str << " intervals:\n";
303
304 for (; i != e; ++i) {
305 errs() << "\t" << *i->first << " -> ";
306
307 unsigned reg = i->first->reg;
308 if (TargetRegisterInfo::isVirtualRegister(reg))
309 reg = vrm_->getPhys(reg);
310
311 errs() << tri_->getName(reg) << '\n';
312 }
313 });
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000314 }
315 };
Bill Wendlinge23e00d2007-05-08 19:02:46 +0000316 char RALinScan::ID = 0;
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000317}
318
Evan Cheng3f32d652008-06-04 09:18:41 +0000319static RegisterPass<RALinScan>
320X("linearscan-regalloc", "Linear Scan Register Allocator");
321
Bill Wendlinge23e00d2007-05-08 19:02:46 +0000322void RALinScan::ComputeRelatedRegClasses() {
Chris Lattnerb9805782005-08-23 22:27:31 +0000323 // First pass, add all reg classes to the union, and determine at least one
324 // reg class that each register is in.
325 bool HasAliases = false;
Evan Cheng206d1852009-04-20 08:01:12 +0000326 for (TargetRegisterInfo::regclass_iterator RCI = tri_->regclass_begin(),
327 E = tri_->regclass_end(); RCI != E; ++RCI) {
Chris Lattnerb9805782005-08-23 22:27:31 +0000328 RelatedRegClasses.insert(*RCI);
329 for (TargetRegisterClass::iterator I = (*RCI)->begin(), E = (*RCI)->end();
330 I != E; ++I) {
Evan Cheng206d1852009-04-20 08:01:12 +0000331 HasAliases = HasAliases || *tri_->getAliasSet(*I) != 0;
Chris Lattnerb9805782005-08-23 22:27:31 +0000332
333 const TargetRegisterClass *&PRC = OneClassForEachPhysReg[*I];
334 if (PRC) {
335 // Already processed this register. Just make sure we know that
336 // multiple register classes share a register.
337 RelatedRegClasses.unionSets(PRC, *RCI);
338 } else {
339 PRC = *RCI;
340 }
341 }
342 }
343
344 // Second pass, now that we know conservatively what register classes each reg
345 // belongs to, add info about aliases. We don't need to do this for targets
346 // without register aliases.
347 if (HasAliases)
Owen Anderson97382162008-08-13 23:36:23 +0000348 for (DenseMap<unsigned, const TargetRegisterClass*>::iterator
Chris Lattnerb9805782005-08-23 22:27:31 +0000349 I = OneClassForEachPhysReg.begin(), E = OneClassForEachPhysReg.end();
350 I != E; ++I)
Evan Cheng206d1852009-04-20 08:01:12 +0000351 for (const unsigned *AS = tri_->getAliasSet(I->first); *AS; ++AS)
Chris Lattnerb9805782005-08-23 22:27:31 +0000352 RelatedRegClasses.unionSets(I->second, OneClassForEachPhysReg[*AS]);
353}
354
Evan Chengc92da382007-11-03 07:20:12 +0000355/// attemptTrivialCoalescing - If a simple interval is defined by a copy,
356/// try allocate the definition the same register as the source register
357/// if the register is not defined during live time of the interval. This
358/// eliminate a copy. This is used to coalesce copies which were not
359/// coalesced away before allocation either due to dest and src being in
360/// different register classes or because the coalescer was overly
361/// conservative.
362unsigned RALinScan::attemptTrivialCoalescing(LiveInterval &cur, unsigned Reg) {
Evan Cheng90f95f82009-06-14 20:22:55 +0000363 unsigned Preference = vrm_->getRegAllocPref(cur.reg);
364 if ((Preference && Preference == Reg) || !cur.containsOneValue())
Evan Chengc92da382007-11-03 07:20:12 +0000365 return Reg;
366
Evan Chengd0deec22009-01-20 00:16:18 +0000367 VNInfo *vni = cur.begin()->valno;
Lang Hamescc3b0652009-10-03 04:21:37 +0000368 if ((vni->def == LiveIndex()) ||
Lang Hames86511252009-09-04 20:41:11 +0000369 vni->isUnused() || !vni->isDefAccurate())
Evan Chengc92da382007-11-03 07:20:12 +0000370 return Reg;
371 MachineInstr *CopyMI = li_->getInstructionFromIndex(vni->def);
Evan Chengeca24fb2009-05-12 23:07:00 +0000372 unsigned SrcReg, DstReg, SrcSubReg, DstSubReg, PhysReg;
Evan Cheng04ee5a12009-01-20 19:12:24 +0000373 if (!CopyMI ||
374 !tii_->isMoveInstr(*CopyMI, SrcReg, DstReg, SrcSubReg, DstSubReg))
Evan Chengc92da382007-11-03 07:20:12 +0000375 return Reg;
Evan Chengeca24fb2009-05-12 23:07:00 +0000376 PhysReg = SrcReg;
Anton Korobeynikov4aefd6b2008-02-20 12:07:57 +0000377 if (TargetRegisterInfo::isVirtualRegister(SrcReg)) {
Evan Chengc92da382007-11-03 07:20:12 +0000378 if (!vrm_->isAssignedReg(SrcReg))
379 return Reg;
Evan Chengeca24fb2009-05-12 23:07:00 +0000380 PhysReg = vrm_->getPhys(SrcReg);
Anton Korobeynikov4aefd6b2008-02-20 12:07:57 +0000381 }
Evan Chengeca24fb2009-05-12 23:07:00 +0000382 if (Reg == PhysReg)
Evan Chengc92da382007-11-03 07:20:12 +0000383 return Reg;
384
Evan Cheng841ee1a2008-09-18 22:38:47 +0000385 const TargetRegisterClass *RC = mri_->getRegClass(cur.reg);
Evan Chengeca24fb2009-05-12 23:07:00 +0000386 if (!RC->contains(PhysReg))
Evan Chengc92da382007-11-03 07:20:12 +0000387 return Reg;
388
389 // Try to coalesce.
Evan Chengeca24fb2009-05-12 23:07:00 +0000390 if (!li_->conflictsWithPhysRegDef(cur, *vrm_, PhysReg)) {
Bill Wendlingc3115a02009-08-22 20:30:53 +0000391 DEBUG(errs() << "Coalescing: " << cur << " -> " << tri_->getName(PhysReg)
392 << '\n');
Evan Chengc92da382007-11-03 07:20:12 +0000393 vrm_->clearVirt(cur.reg);
Evan Chengeca24fb2009-05-12 23:07:00 +0000394 vrm_->assignVirt2Phys(cur.reg, PhysReg);
395
396 // Remove unnecessary kills since a copy does not clobber the register.
397 if (li_->hasInterval(SrcReg)) {
398 LiveInterval &SrcLI = li_->getInterval(SrcReg);
Dan Gohman2bf06492009-09-25 22:26:13 +0000399 for (MachineRegisterInfo::use_iterator I = mri_->use_begin(cur.reg),
400 E = mri_->use_end(); I != E; ++I) {
Evan Chengeca24fb2009-05-12 23:07:00 +0000401 MachineOperand &O = I.getOperand();
Dan Gohman2bf06492009-09-25 22:26:13 +0000402 if (!O.isKill())
Evan Chengeca24fb2009-05-12 23:07:00 +0000403 continue;
404 MachineInstr *MI = &*I;
405 if (SrcLI.liveAt(li_->getDefIndex(li_->getInstructionIndex(MI))))
406 O.setIsKill(false);
407 }
408 }
409
Evan Chengc92da382007-11-03 07:20:12 +0000410 ++NumCoalesce;
Evan Cheng073e7e52009-06-04 20:53:36 +0000411 return PhysReg;
Evan Chengc92da382007-11-03 07:20:12 +0000412 }
413
414 return Reg;
415}
416
Bill Wendlinge23e00d2007-05-08 19:02:46 +0000417bool RALinScan::runOnMachineFunction(MachineFunction &fn) {
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000418 mf_ = &fn;
Evan Cheng3e172252008-06-20 21:45:16 +0000419 mri_ = &fn.getRegInfo();
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000420 tm_ = &fn.getTarget();
Dan Gohman6f0d0242008-02-10 18:45:23 +0000421 tri_ = tm_->getRegisterInfo();
Evan Chengc92da382007-11-03 07:20:12 +0000422 tii_ = tm_->getInstrInfo();
Dan Gohman6f0d0242008-02-10 18:45:23 +0000423 allocatableRegs_ = tri_->getAllocatableSet(fn);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000424 li_ = &getAnalysis<LiveIntervals>();
Evan Cheng3f32d652008-06-04 09:18:41 +0000425 ls_ = &getAnalysis<LiveStacks>();
Evan Cheng22f07ff2007-12-11 02:09:15 +0000426 loopInfo = &getAnalysis<MachineLoopInfo>();
Chris Lattnerf348e3a2004-11-18 04:33:31 +0000427
David Greene2c17c4d2007-09-06 16:18:45 +0000428 // We don't run the coalescer here because we have no reason to
429 // interact with it. If the coalescer requires interaction, it
430 // won't do anything. If it doesn't require interaction, we assume
431 // it was run as a separate pass.
432
Chris Lattnerb9805782005-08-23 22:27:31 +0000433 // If this is the first function compiled, compute the related reg classes.
434 if (RelatedRegClasses.empty())
435 ComputeRelatedRegClasses();
Evan Cheng5b16cd22009-05-01 01:03:49 +0000436
437 // Also resize register usage trackers.
438 initRegUses();
439
Owen Anderson49c8aa02009-03-13 05:55:11 +0000440 vrm_ = &getAnalysis<VirtRegMap>();
Lang Hames87e3bca2009-05-06 02:36:21 +0000441 if (!rewriter_.get()) rewriter_.reset(createVirtRegRewriter());
Lang Hamese2b201b2009-05-18 19:03:16 +0000442
443 if (NewSpillFramework) {
Lang Hamesf41538d2009-06-02 16:53:25 +0000444 spiller_.reset(createSpiller(mf_, li_, ls_, vrm_));
Lang Hamese2b201b2009-05-18 19:03:16 +0000445 }
Lang Hamesf41538d2009-06-02 16:53:25 +0000446
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000447 initIntervalSets();
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000448
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000449 linearScan();
Alkis Evlogimenos0d6c5b62004-02-24 08:58:30 +0000450
Chris Lattnerb0f31bf2005-01-23 22:45:13 +0000451 // Rewrite spill code and update the PhysRegsUsed set.
Lang Hames87e3bca2009-05-06 02:36:21 +0000452 rewriter_->runOnMachineFunction(*mf_, *vrm_, li_);
Chris Lattnercbb56252004-11-18 02:42:27 +0000453
Dan Gohman51cd9d62008-06-23 23:51:16 +0000454 assert(unhandled_.empty() && "Unhandled live intervals remain!");
Evan Cheng5b16cd22009-05-01 01:03:49 +0000455
456 finalizeRegUses();
457
Chris Lattnercbb56252004-11-18 02:42:27 +0000458 fixed_.clear();
459 active_.clear();
460 inactive_.clear();
461 handled_.clear();
Evan Cheng206d1852009-04-20 08:01:12 +0000462 NextReloadMap.clear();
463 DowngradedRegs.clear();
464 DowngradeMap.clear();
Lang Hamesf41538d2009-06-02 16:53:25 +0000465 spiller_.reset(0);
Chris Lattnercbb56252004-11-18 02:42:27 +0000466
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000467 return true;
Alkis Evlogimenos0d6c5b62004-02-24 08:58:30 +0000468}
469
Chris Lattnerc8b9f332004-11-18 06:01:45 +0000470/// initIntervalSets - initialize the interval sets.
471///
Bill Wendlinge23e00d2007-05-08 19:02:46 +0000472void RALinScan::initIntervalSets()
Chris Lattnerc8b9f332004-11-18 06:01:45 +0000473{
474 assert(unhandled_.empty() && fixed_.empty() &&
475 active_.empty() && inactive_.empty() &&
476 "interval sets should be empty on initialization");
477
Owen Andersoncd1dcbd2008-08-15 18:49:41 +0000478 handled_.reserve(li_->getNumIntervals());
479
Chris Lattnerc8b9f332004-11-18 06:01:45 +0000480 for (LiveIntervals::iterator i = li_->begin(), e = li_->end(); i != e; ++i) {
Owen Anderson03857b22008-08-13 21:49:13 +0000481 if (TargetRegisterInfo::isPhysicalRegister(i->second->reg)) {
Evan Cheng841ee1a2008-09-18 22:38:47 +0000482 mri_->setPhysRegUsed(i->second->reg);
Owen Anderson03857b22008-08-13 21:49:13 +0000483 fixed_.push_back(std::make_pair(i->second, i->second->begin()));
Chris Lattnerb0f31bf2005-01-23 22:45:13 +0000484 } else
Owen Anderson03857b22008-08-13 21:49:13 +0000485 unhandled_.push(i->second);
Chris Lattnerc8b9f332004-11-18 06:01:45 +0000486 }
487}
488
Bill Wendlingc3115a02009-08-22 20:30:53 +0000489void RALinScan::linearScan() {
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000490 // linear scan algorithm
Bill Wendlingc3115a02009-08-22 20:30:53 +0000491 DEBUG({
492 errs() << "********** LINEAR SCAN **********\n"
493 << "********** Function: "
494 << mf_->getFunction()->getName() << '\n';
495 printIntervals("fixed", fixed_.begin(), fixed_.end());
496 });
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000497
498 while (!unhandled_.empty()) {
499 // pick the interval with the earliest start point
500 LiveInterval* cur = unhandled_.top();
501 unhandled_.pop();
Evan Cheng11923cc2007-10-16 21:09:14 +0000502 ++NumIters;
Bill Wendlingc3115a02009-08-22 20:30:53 +0000503 DEBUG(errs() << "\n*** CURRENT ***: " << *cur << '\n');
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000504
Evan Chengf30a49d2008-04-03 16:40:27 +0000505 if (!cur->empty()) {
Lang Hames86511252009-09-04 20:41:11 +0000506 processActiveIntervals(cur->beginIndex());
507 processInactiveIntervals(cur->beginIndex());
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000508
Evan Chengf30a49d2008-04-03 16:40:27 +0000509 assert(TargetRegisterInfo::isVirtualRegister(cur->reg) &&
510 "Can only allocate virtual registers!");
511 }
Misha Brukmanedf128a2005-04-21 22:36:52 +0000512
Chris Lattnerc8b9f332004-11-18 06:01:45 +0000513 // Allocating a virtual register. try to find a free
514 // physical register or spill an interval (possibly this one) in order to
515 // assign it one.
516 assignRegOrStackSlotAtInterval(cur);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000517
Bill Wendlingc3115a02009-08-22 20:30:53 +0000518 DEBUG({
519 printIntervals("active", active_.begin(), active_.end());
520 printIntervals("inactive", inactive_.begin(), inactive_.end());
521 });
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000522 }
Alkis Evlogimenos7d629b52004-01-07 09:20:58 +0000523
Evan Cheng5b16cd22009-05-01 01:03:49 +0000524 // Expire any remaining active intervals
Evan Cheng11923cc2007-10-16 21:09:14 +0000525 while (!active_.empty()) {
526 IntervalPtr &IP = active_.back();
527 unsigned reg = IP.first->reg;
Bill Wendlingc3115a02009-08-22 20:30:53 +0000528 DEBUG(errs() << "\tinterval " << *IP.first << " expired\n");
Dan Gohman6f0d0242008-02-10 18:45:23 +0000529 assert(TargetRegisterInfo::isVirtualRegister(reg) &&
Chris Lattnerc8b9f332004-11-18 06:01:45 +0000530 "Can only allocate virtual registers!");
531 reg = vrm_->getPhys(reg);
Evan Cheng5b16cd22009-05-01 01:03:49 +0000532 delRegUse(reg);
Evan Cheng11923cc2007-10-16 21:09:14 +0000533 active_.pop_back();
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000534 }
Alkis Evlogimenos7d629b52004-01-07 09:20:58 +0000535
Evan Cheng5b16cd22009-05-01 01:03:49 +0000536 // Expire any remaining inactive intervals
Bill Wendlingc3115a02009-08-22 20:30:53 +0000537 DEBUG({
538 for (IntervalPtrs::reverse_iterator
539 i = inactive_.rbegin(); i != inactive_.rend(); ++i)
540 errs() << "\tinterval " << *i->first << " expired\n";
541 });
Evan Cheng11923cc2007-10-16 21:09:14 +0000542 inactive_.clear();
Alkis Evlogimenosb7be1152004-01-13 20:42:08 +0000543
Evan Cheng81a03822007-11-17 00:40:40 +0000544 // Add live-ins to every BB except for entry. Also perform trivial coalescing.
Evan Cheng3f4b80e2007-10-17 02:12:22 +0000545 MachineFunction::iterator EntryMBB = mf_->begin();
Evan Chenga5bfc972007-10-17 06:53:44 +0000546 SmallVector<MachineBasicBlock*, 8> LiveInMBBs;
Evan Cheng3f4b80e2007-10-17 02:12:22 +0000547 for (LiveIntervals::iterator i = li_->begin(), e = li_->end(); i != e; ++i) {
Owen Anderson03857b22008-08-13 21:49:13 +0000548 LiveInterval &cur = *i->second;
Evan Cheng3f4b80e2007-10-17 02:12:22 +0000549 unsigned Reg = 0;
Dan Gohman6f0d0242008-02-10 18:45:23 +0000550 bool isPhys = TargetRegisterInfo::isPhysicalRegister(cur.reg);
Evan Cheng81a03822007-11-17 00:40:40 +0000551 if (isPhys)
Owen Anderson03857b22008-08-13 21:49:13 +0000552 Reg = cur.reg;
Evan Cheng3f4b80e2007-10-17 02:12:22 +0000553 else if (vrm_->isAssignedReg(cur.reg))
Evan Chengc92da382007-11-03 07:20:12 +0000554 Reg = attemptTrivialCoalescing(cur, vrm_->getPhys(cur.reg));
Evan Cheng3f4b80e2007-10-17 02:12:22 +0000555 if (!Reg)
556 continue;
Evan Cheng81a03822007-11-17 00:40:40 +0000557 // Ignore splited live intervals.
558 if (!isPhys && vrm_->getPreSplitReg(cur.reg))
559 continue;
Evan Cheng550aacb2009-06-04 20:28:22 +0000560
Evan Cheng3f4b80e2007-10-17 02:12:22 +0000561 for (LiveInterval::Ranges::const_iterator I = cur.begin(), E = cur.end();
562 I != E; ++I) {
563 const LiveRange &LR = *I;
Evan Chengd0e32c52008-10-29 05:06:14 +0000564 if (li_->findLiveInMBBs(LR.start, LR.end, LiveInMBBs)) {
Evan Cheng3f4b80e2007-10-17 02:12:22 +0000565 for (unsigned i = 0, e = LiveInMBBs.size(); i != e; ++i)
Evan Cheng073e7e52009-06-04 20:53:36 +0000566 if (LiveInMBBs[i] != EntryMBB) {
567 assert(TargetRegisterInfo::isPhysicalRegister(Reg) &&
568 "Adding a virtual register to livein set?");
Evan Cheng3f4b80e2007-10-17 02:12:22 +0000569 LiveInMBBs[i]->addLiveIn(Reg);
Evan Cheng073e7e52009-06-04 20:53:36 +0000570 }
Evan Chenga5bfc972007-10-17 06:53:44 +0000571 LiveInMBBs.clear();
Evan Cheng9fc508f2007-02-16 09:05:02 +0000572 }
573 }
574 }
575
Bill Wendlingc3115a02009-08-22 20:30:53 +0000576 DEBUG(errs() << *vrm_);
Evan Chengc781a242009-05-03 18:32:42 +0000577
578 // Look for physical registers that end up not being allocated even though
579 // register allocator had to spill other registers in its register class.
580 if (ls_->getNumIntervals() == 0)
581 return;
Evan Cheng90f95f82009-06-14 20:22:55 +0000582 if (!vrm_->FindUnusedRegisters(li_))
Evan Chengc781a242009-05-03 18:32:42 +0000583 return;
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000584}
585
Chris Lattnercbb56252004-11-18 02:42:27 +0000586/// processActiveIntervals - expire old intervals and move non-overlapping ones
587/// to the inactive list.
Lang Hamescc3b0652009-10-03 04:21:37 +0000588void RALinScan::processActiveIntervals(LiveIndex CurPoint)
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000589{
Bill Wendlingc3115a02009-08-22 20:30:53 +0000590 DEBUG(errs() << "\tprocessing active intervals:\n");
Chris Lattner23b71c12004-11-18 01:29:39 +0000591
Chris Lattnercbb56252004-11-18 02:42:27 +0000592 for (unsigned i = 0, e = active_.size(); i != e; ++i) {
593 LiveInterval *Interval = active_[i].first;
594 LiveInterval::iterator IntervalPos = active_[i].second;
595 unsigned reg = Interval->reg;
Alkis Evlogimenosed543732004-09-01 22:52:29 +0000596
Chris Lattnercbb56252004-11-18 02:42:27 +0000597 IntervalPos = Interval->advanceTo(IntervalPos, CurPoint);
598
599 if (IntervalPos == Interval->end()) { // Remove expired intervals.
Bill Wendlingc3115a02009-08-22 20:30:53 +0000600 DEBUG(errs() << "\t\tinterval " << *Interval << " expired\n");
Dan Gohman6f0d0242008-02-10 18:45:23 +0000601 assert(TargetRegisterInfo::isVirtualRegister(reg) &&
Chris Lattnerc8b9f332004-11-18 06:01:45 +0000602 "Can only allocate virtual registers!");
603 reg = vrm_->getPhys(reg);
Evan Cheng5b16cd22009-05-01 01:03:49 +0000604 delRegUse(reg);
Chris Lattnercbb56252004-11-18 02:42:27 +0000605
606 // Pop off the end of the list.
607 active_[i] = active_.back();
608 active_.pop_back();
609 --i; --e;
Misha Brukmanedf128a2005-04-21 22:36:52 +0000610
Chris Lattnercbb56252004-11-18 02:42:27 +0000611 } else if (IntervalPos->start > CurPoint) {
612 // Move inactive intervals to inactive list.
Bill Wendlingc3115a02009-08-22 20:30:53 +0000613 DEBUG(errs() << "\t\tinterval " << *Interval << " inactive\n");
Dan Gohman6f0d0242008-02-10 18:45:23 +0000614 assert(TargetRegisterInfo::isVirtualRegister(reg) &&
Chris Lattnerc8b9f332004-11-18 06:01:45 +0000615 "Can only allocate virtual registers!");
616 reg = vrm_->getPhys(reg);
Evan Cheng5b16cd22009-05-01 01:03:49 +0000617 delRegUse(reg);
Chris Lattnercbb56252004-11-18 02:42:27 +0000618 // add to inactive.
619 inactive_.push_back(std::make_pair(Interval, IntervalPos));
620
621 // Pop off the end of the list.
622 active_[i] = active_.back();
623 active_.pop_back();
624 --i; --e;
625 } else {
626 // Otherwise, just update the iterator position.
627 active_[i].second = IntervalPos;
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000628 }
629 }
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000630}
631
Chris Lattnercbb56252004-11-18 02:42:27 +0000632/// processInactiveIntervals - expire old intervals and move overlapping
633/// ones to the active list.
Lang Hamescc3b0652009-10-03 04:21:37 +0000634void RALinScan::processInactiveIntervals(LiveIndex CurPoint)
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000635{
Bill Wendlingc3115a02009-08-22 20:30:53 +0000636 DEBUG(errs() << "\tprocessing inactive intervals:\n");
Chris Lattner365b95f2004-11-18 04:13:02 +0000637
Chris Lattnercbb56252004-11-18 02:42:27 +0000638 for (unsigned i = 0, e = inactive_.size(); i != e; ++i) {
639 LiveInterval *Interval = inactive_[i].first;
640 LiveInterval::iterator IntervalPos = inactive_[i].second;
641 unsigned reg = Interval->reg;
Chris Lattner23b71c12004-11-18 01:29:39 +0000642
Chris Lattnercbb56252004-11-18 02:42:27 +0000643 IntervalPos = Interval->advanceTo(IntervalPos, CurPoint);
Misha Brukmanedf128a2005-04-21 22:36:52 +0000644
Chris Lattnercbb56252004-11-18 02:42:27 +0000645 if (IntervalPos == Interval->end()) { // remove expired intervals.
Bill Wendlingc3115a02009-08-22 20:30:53 +0000646 DEBUG(errs() << "\t\tinterval " << *Interval << " expired\n");
Alkis Evlogimenos169cfd02003-12-21 05:43:40 +0000647
Chris Lattnercbb56252004-11-18 02:42:27 +0000648 // Pop off the end of the list.
649 inactive_[i] = inactive_.back();
650 inactive_.pop_back();
651 --i; --e;
652 } else if (IntervalPos->start <= CurPoint) {
653 // move re-activated intervals in active list
Bill Wendlingc3115a02009-08-22 20:30:53 +0000654 DEBUG(errs() << "\t\tinterval " << *Interval << " active\n");
Dan Gohman6f0d0242008-02-10 18:45:23 +0000655 assert(TargetRegisterInfo::isVirtualRegister(reg) &&
Chris Lattnerc8b9f332004-11-18 06:01:45 +0000656 "Can only allocate virtual registers!");
657 reg = vrm_->getPhys(reg);
Evan Cheng5b16cd22009-05-01 01:03:49 +0000658 addRegUse(reg);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000659 // add to active
Chris Lattnercbb56252004-11-18 02:42:27 +0000660 active_.push_back(std::make_pair(Interval, IntervalPos));
661
662 // Pop off the end of the list.
663 inactive_[i] = inactive_.back();
664 inactive_.pop_back();
665 --i; --e;
666 } else {
667 // Otherwise, just update the iterator position.
668 inactive_[i].second = IntervalPos;
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000669 }
670 }
Alkis Evlogimenos169cfd02003-12-21 05:43:40 +0000671}
672
Chris Lattnercbb56252004-11-18 02:42:27 +0000673/// updateSpillWeights - updates the spill weights of the specifed physical
674/// register and its weight.
Evan Cheng5d088fe2009-03-23 22:57:19 +0000675void RALinScan::updateSpillWeights(std::vector<float> &Weights,
676 unsigned reg, float weight,
677 const TargetRegisterClass *RC) {
678 SmallSet<unsigned, 4> Processed;
679 SmallSet<unsigned, 4> SuperAdded;
680 SmallVector<unsigned, 4> Supers;
Chris Lattnerc8b9f332004-11-18 06:01:45 +0000681 Weights[reg] += weight;
Evan Cheng5d088fe2009-03-23 22:57:19 +0000682 Processed.insert(reg);
683 for (const unsigned* as = tri_->getAliasSet(reg); *as; ++as) {
Chris Lattnerc8b9f332004-11-18 06:01:45 +0000684 Weights[*as] += weight;
Evan Cheng5d088fe2009-03-23 22:57:19 +0000685 Processed.insert(*as);
686 if (tri_->isSubRegister(*as, reg) &&
687 SuperAdded.insert(*as) &&
688 RC->contains(*as)) {
689 Supers.push_back(*as);
690 }
691 }
692
693 // If the alias is a super-register, and the super-register is in the
694 // register class we are trying to allocate. Then add the weight to all
695 // sub-registers of the super-register even if they are not aliases.
696 // e.g. allocating for GR32, bh is not used, updating bl spill weight.
697 // bl should get the same spill weight otherwise it will be choosen
698 // as a spill candidate since spilling bh doesn't make ebx available.
699 for (unsigned i = 0, e = Supers.size(); i != e; ++i) {
Evan Chengc781a242009-05-03 18:32:42 +0000700 for (const unsigned *sr = tri_->getSubRegisters(Supers[i]); *sr; ++sr)
701 if (!Processed.count(*sr))
702 Weights[*sr] += weight;
Evan Cheng5d088fe2009-03-23 22:57:19 +0000703 }
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000704}
705
Bill Wendlinge23e00d2007-05-08 19:02:46 +0000706static
707RALinScan::IntervalPtrs::iterator
708FindIntervalInVector(RALinScan::IntervalPtrs &IP, LiveInterval *LI) {
709 for (RALinScan::IntervalPtrs::iterator I = IP.begin(), E = IP.end();
710 I != E; ++I)
Chris Lattnercbb56252004-11-18 02:42:27 +0000711 if (I->first == LI) return I;
712 return IP.end();
713}
714
Lang Hamescc3b0652009-10-03 04:21:37 +0000715static void RevertVectorIteratorsTo(RALinScan::IntervalPtrs &V, LiveIndex Point){
Chris Lattner19828d42004-11-18 03:49:30 +0000716 for (unsigned i = 0, e = V.size(); i != e; ++i) {
Bill Wendlinge23e00d2007-05-08 19:02:46 +0000717 RALinScan::IntervalPtr &IP = V[i];
Chris Lattner19828d42004-11-18 03:49:30 +0000718 LiveInterval::iterator I = std::upper_bound(IP.first->begin(),
719 IP.second, Point);
720 if (I != IP.first->begin()) --I;
721 IP.second = I;
722 }
723}
Chris Lattnercbb56252004-11-18 02:42:27 +0000724
Evan Cheng3f32d652008-06-04 09:18:41 +0000725/// addStackInterval - Create a LiveInterval for stack if the specified live
726/// interval has been spilled.
727static void addStackInterval(LiveInterval *cur, LiveStacks *ls_,
Evan Chengc781a242009-05-03 18:32:42 +0000728 LiveIntervals *li_,
729 MachineRegisterInfo* mri_, VirtRegMap &vrm_) {
Evan Cheng3f32d652008-06-04 09:18:41 +0000730 int SS = vrm_.getStackSlot(cur->reg);
731 if (SS == VirtRegMap::NO_STACK_SLOT)
732 return;
Evan Chengc781a242009-05-03 18:32:42 +0000733
734 const TargetRegisterClass *RC = mri_->getRegClass(cur->reg);
735 LiveInterval &SI = ls_->getOrCreateInterval(SS, RC);
Evan Cheng9c3c2212008-06-06 07:54:39 +0000736
Evan Cheng3f32d652008-06-04 09:18:41 +0000737 VNInfo *VNI;
Evan Cheng54898932008-10-29 08:39:34 +0000738 if (SI.hasAtLeastOneValue())
Evan Cheng3f32d652008-06-04 09:18:41 +0000739 VNI = SI.getValNumInfo(0);
740 else
Lang Hamescc3b0652009-10-03 04:21:37 +0000741 VNI = SI.getNextValue(LiveIndex(), 0, false,
Lang Hames86511252009-09-04 20:41:11 +0000742 ls_->getVNInfoAllocator());
Evan Cheng3f32d652008-06-04 09:18:41 +0000743
744 LiveInterval &RI = li_->getInterval(cur->reg);
745 // FIXME: This may be overly conservative.
746 SI.MergeRangesInAsValue(RI, VNI);
Evan Cheng3f32d652008-06-04 09:18:41 +0000747}
748
Evan Cheng3e172252008-06-20 21:45:16 +0000749/// getConflictWeight - Return the number of conflicts between cur
750/// live interval and defs and uses of Reg weighted by loop depthes.
Evan Chengc781a242009-05-03 18:32:42 +0000751static
752float getConflictWeight(LiveInterval *cur, unsigned Reg, LiveIntervals *li_,
753 MachineRegisterInfo *mri_,
754 const MachineLoopInfo *loopInfo) {
Evan Cheng3e172252008-06-20 21:45:16 +0000755 float Conflicts = 0;
756 for (MachineRegisterInfo::reg_iterator I = mri_->reg_begin(Reg),
757 E = mri_->reg_end(); I != E; ++I) {
758 MachineInstr *MI = &*I;
759 if (cur->liveAt(li_->getInstructionIndex(MI))) {
760 unsigned loopDepth = loopInfo->getLoopDepth(MI->getParent());
761 Conflicts += powf(10.0f, (float)loopDepth);
762 }
763 }
764 return Conflicts;
765}
766
767/// findIntervalsToSpill - Determine the intervals to spill for the
768/// specified interval. It's passed the physical registers whose spill
769/// weight is the lowest among all the registers whose live intervals
770/// conflict with the interval.
771void RALinScan::findIntervalsToSpill(LiveInterval *cur,
772 std::vector<std::pair<unsigned,float> > &Candidates,
773 unsigned NumCands,
774 SmallVector<LiveInterval*, 8> &SpillIntervals) {
775 // We have figured out the *best* register to spill. But there are other
776 // registers that are pretty good as well (spill weight within 3%). Spill
777 // the one that has fewest defs and uses that conflict with cur.
778 float Conflicts[3] = { 0.0f, 0.0f, 0.0f };
779 SmallVector<LiveInterval*, 8> SLIs[3];
780
Bill Wendlingc3115a02009-08-22 20:30:53 +0000781 DEBUG({
782 errs() << "\tConsidering " << NumCands << " candidates: ";
783 for (unsigned i = 0; i != NumCands; ++i)
784 errs() << tri_->getName(Candidates[i].first) << " ";
785 errs() << "\n";
786 });
Evan Cheng3e172252008-06-20 21:45:16 +0000787
788 // Calculate the number of conflicts of each candidate.
789 for (IntervalPtrs::iterator i = active_.begin(); i != active_.end(); ++i) {
790 unsigned Reg = i->first->reg;
791 unsigned PhysReg = vrm_->getPhys(Reg);
792 if (!cur->overlapsFrom(*i->first, i->second))
793 continue;
794 for (unsigned j = 0; j < NumCands; ++j) {
795 unsigned Candidate = Candidates[j].first;
796 if (tri_->regsOverlap(PhysReg, Candidate)) {
797 if (NumCands > 1)
798 Conflicts[j] += getConflictWeight(cur, Reg, li_, mri_, loopInfo);
799 SLIs[j].push_back(i->first);
800 }
801 }
802 }
803
804 for (IntervalPtrs::iterator i = inactive_.begin(); i != inactive_.end(); ++i){
805 unsigned Reg = i->first->reg;
806 unsigned PhysReg = vrm_->getPhys(Reg);
807 if (!cur->overlapsFrom(*i->first, i->second-1))
808 continue;
809 for (unsigned j = 0; j < NumCands; ++j) {
810 unsigned Candidate = Candidates[j].first;
811 if (tri_->regsOverlap(PhysReg, Candidate)) {
812 if (NumCands > 1)
813 Conflicts[j] += getConflictWeight(cur, Reg, li_, mri_, loopInfo);
814 SLIs[j].push_back(i->first);
815 }
816 }
817 }
818
819 // Which is the best candidate?
820 unsigned BestCandidate = 0;
821 float MinConflicts = Conflicts[0];
822 for (unsigned i = 1; i != NumCands; ++i) {
823 if (Conflicts[i] < MinConflicts) {
824 BestCandidate = i;
825 MinConflicts = Conflicts[i];
826 }
827 }
828
829 std::copy(SLIs[BestCandidate].begin(), SLIs[BestCandidate].end(),
830 std::back_inserter(SpillIntervals));
831}
832
833namespace {
834 struct WeightCompare {
835 typedef std::pair<unsigned, float> RegWeightPair;
836 bool operator()(const RegWeightPair &LHS, const RegWeightPair &RHS) const {
837 return LHS.second < RHS.second;
838 }
839 };
840}
841
842static bool weightsAreClose(float w1, float w2) {
843 if (!NewHeuristic)
844 return false;
845
846 float diff = w1 - w2;
847 if (diff <= 0.02f) // Within 0.02f
848 return true;
849 return (diff / w2) <= 0.05f; // Within 5%.
850}
851
Evan Cheng206d1852009-04-20 08:01:12 +0000852LiveInterval *RALinScan::hasNextReloadInterval(LiveInterval *cur) {
853 DenseMap<unsigned, unsigned>::iterator I = NextReloadMap.find(cur->reg);
854 if (I == NextReloadMap.end())
855 return 0;
856 return &li_->getInterval(I->second);
857}
858
859void RALinScan::DowngradeRegister(LiveInterval *li, unsigned Reg) {
860 bool isNew = DowngradedRegs.insert(Reg);
861 isNew = isNew; // Silence compiler warning.
862 assert(isNew && "Multiple reloads holding the same register?");
863 DowngradeMap.insert(std::make_pair(li->reg, Reg));
864 for (const unsigned *AS = tri_->getAliasSet(Reg); *AS; ++AS) {
865 isNew = DowngradedRegs.insert(*AS);
866 isNew = isNew; // Silence compiler warning.
867 assert(isNew && "Multiple reloads holding the same register?");
868 DowngradeMap.insert(std::make_pair(li->reg, *AS));
869 }
870 ++NumDowngrade;
871}
872
873void RALinScan::UpgradeRegister(unsigned Reg) {
874 if (Reg) {
875 DowngradedRegs.erase(Reg);
876 for (const unsigned *AS = tri_->getAliasSet(Reg); *AS; ++AS)
877 DowngradedRegs.erase(*AS);
878 }
879}
880
881namespace {
882 struct LISorter {
883 bool operator()(LiveInterval* A, LiveInterval* B) {
Lang Hames86511252009-09-04 20:41:11 +0000884 return A->beginIndex() < B->beginIndex();
Evan Cheng206d1852009-04-20 08:01:12 +0000885 }
886 };
887}
888
Chris Lattnercbb56252004-11-18 02:42:27 +0000889/// assignRegOrStackSlotAtInterval - assign a register if one is available, or
890/// spill.
Bill Wendlingc3115a02009-08-22 20:30:53 +0000891void RALinScan::assignRegOrStackSlotAtInterval(LiveInterval* cur) {
892 DEBUG(errs() << "\tallocating current interval: ");
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000893
Evan Chengf30a49d2008-04-03 16:40:27 +0000894 // This is an implicitly defined live interval, just assign any register.
Evan Cheng841ee1a2008-09-18 22:38:47 +0000895 const TargetRegisterClass *RC = mri_->getRegClass(cur->reg);
Evan Chengf30a49d2008-04-03 16:40:27 +0000896 if (cur->empty()) {
Evan Cheng90f95f82009-06-14 20:22:55 +0000897 unsigned physReg = vrm_->getRegAllocPref(cur->reg);
Evan Chengf30a49d2008-04-03 16:40:27 +0000898 if (!physReg)
899 physReg = *RC->allocation_order_begin(*mf_);
Bill Wendlingc3115a02009-08-22 20:30:53 +0000900 DEBUG(errs() << tri_->getName(physReg) << '\n');
Evan Chengf30a49d2008-04-03 16:40:27 +0000901 // Note the register is not really in use.
902 vrm_->assignVirt2Phys(cur->reg, physReg);
Evan Chengf30a49d2008-04-03 16:40:27 +0000903 return;
904 }
905
Evan Cheng5b16cd22009-05-01 01:03:49 +0000906 backUpRegUses();
Alkis Evlogimenos169cfd02003-12-21 05:43:40 +0000907
Chris Lattnera6c17502005-08-22 20:20:42 +0000908 std::vector<std::pair<unsigned, float> > SpillWeightsToAdd;
Lang Hamescc3b0652009-10-03 04:21:37 +0000909 LiveIndex StartPosition = cur->beginIndex();
Chris Lattnerb9805782005-08-23 22:27:31 +0000910 const TargetRegisterClass *RCLeader = RelatedRegClasses.getLeaderValue(RC);
Evan Chengc92da382007-11-03 07:20:12 +0000911
Evan Chengd0deec22009-01-20 00:16:18 +0000912 // If start of this live interval is defined by a move instruction and its
913 // source is assigned a physical register that is compatible with the target
914 // register class, then we should try to assign it the same register.
Evan Chengc92da382007-11-03 07:20:12 +0000915 // This can happen when the move is from a larger register class to a smaller
916 // one, e.g. X86::mov32to32_. These move instructions are not coalescable.
Evan Cheng90f95f82009-06-14 20:22:55 +0000917 if (!vrm_->getRegAllocPref(cur->reg) && cur->hasAtLeastOneValue()) {
Evan Chengd0deec22009-01-20 00:16:18 +0000918 VNInfo *vni = cur->begin()->valno;
Lang Hamescc3b0652009-10-03 04:21:37 +0000919 if ((vni->def != LiveIndex()) && !vni->isUnused() &&
Lang Hames86511252009-09-04 20:41:11 +0000920 vni->isDefAccurate()) {
Evan Chengc92da382007-11-03 07:20:12 +0000921 MachineInstr *CopyMI = li_->getInstructionFromIndex(vni->def);
Evan Cheng04ee5a12009-01-20 19:12:24 +0000922 unsigned SrcReg, DstReg, SrcSubReg, DstSubReg;
923 if (CopyMI &&
924 tii_->isMoveInstr(*CopyMI, SrcReg, DstReg, SrcSubReg, DstSubReg)) {
Evan Chengc92da382007-11-03 07:20:12 +0000925 unsigned Reg = 0;
Dan Gohman6f0d0242008-02-10 18:45:23 +0000926 if (TargetRegisterInfo::isPhysicalRegister(SrcReg))
Evan Chengc92da382007-11-03 07:20:12 +0000927 Reg = SrcReg;
928 else if (vrm_->isAssignedReg(SrcReg))
929 Reg = vrm_->getPhys(SrcReg);
Evan Cheng1c2f6da2009-04-29 00:42:27 +0000930 if (Reg) {
931 if (SrcSubReg)
932 Reg = tri_->getSubReg(Reg, SrcSubReg);
933 if (DstSubReg)
934 Reg = tri_->getMatchingSuperReg(Reg, DstSubReg, RC);
935 if (Reg && allocatableRegs_[Reg] && RC->contains(Reg))
Evan Cheng358dec52009-06-15 08:28:29 +0000936 mri_->setRegAllocationHint(cur->reg, 0, Reg);
Evan Cheng1c2f6da2009-04-29 00:42:27 +0000937 }
Evan Chengc92da382007-11-03 07:20:12 +0000938 }
939 }
940 }
941
Evan Cheng5b16cd22009-05-01 01:03:49 +0000942 // For every interval in inactive we overlap with, mark the
Chris Lattnera6c17502005-08-22 20:20:42 +0000943 // register as not free and update spill weights.
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000944 for (IntervalPtrs::const_iterator i = inactive_.begin(),
945 e = inactive_.end(); i != e; ++i) {
Chris Lattnerb9805782005-08-23 22:27:31 +0000946 unsigned Reg = i->first->reg;
Dan Gohman6f0d0242008-02-10 18:45:23 +0000947 assert(TargetRegisterInfo::isVirtualRegister(Reg) &&
Chris Lattnerb9805782005-08-23 22:27:31 +0000948 "Can only allocate virtual registers!");
Evan Cheng841ee1a2008-09-18 22:38:47 +0000949 const TargetRegisterClass *RegRC = mri_->getRegClass(Reg);
Chris Lattnerb9805782005-08-23 22:27:31 +0000950 // If this is not in a related reg class to the register we're allocating,
951 // don't check it.
952 if (RelatedRegClasses.getLeaderValue(RegRC) == RCLeader &&
953 cur->overlapsFrom(*i->first, i->second-1)) {
954 Reg = vrm_->getPhys(Reg);
Evan Cheng5b16cd22009-05-01 01:03:49 +0000955 addRegUse(Reg);
Chris Lattnerb9805782005-08-23 22:27:31 +0000956 SpillWeightsToAdd.push_back(std::make_pair(Reg, i->first->weight));
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000957 }
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000958 }
Chris Lattnera411cbc2005-08-22 20:59:30 +0000959
960 // Speculatively check to see if we can get a register right now. If not,
961 // we know we won't be able to by adding more constraints. If so, we can
962 // check to see if it is valid. Doing an exhaustive search of the fixed_ list
963 // is very bad (it contains all callee clobbered registers for any functions
964 // with a call), so we want to avoid doing that if possible.
965 unsigned physReg = getFreePhysReg(cur);
Evan Cheng676dd7c2008-03-11 07:19:34 +0000966 unsigned BestPhysReg = physReg;
Chris Lattnera411cbc2005-08-22 20:59:30 +0000967 if (physReg) {
968 // We got a register. However, if it's in the fixed_ list, we might
Chris Lattnere836ad62005-08-30 21:03:36 +0000969 // conflict with it. Check to see if we conflict with it or any of its
970 // aliases.
Evan Chengc92da382007-11-03 07:20:12 +0000971 SmallSet<unsigned, 8> RegAliases;
Dan Gohman6f0d0242008-02-10 18:45:23 +0000972 for (const unsigned *AS = tri_->getAliasSet(physReg); *AS; ++AS)
Chris Lattnere836ad62005-08-30 21:03:36 +0000973 RegAliases.insert(*AS);
974
Chris Lattnera411cbc2005-08-22 20:59:30 +0000975 bool ConflictsWithFixed = false;
976 for (unsigned i = 0, e = fixed_.size(); i != e; ++i) {
Jim Laskeye719d9f2006-10-24 14:35:25 +0000977 IntervalPtr &IP = fixed_[i];
978 if (physReg == IP.first->reg || RegAliases.count(IP.first->reg)) {
Chris Lattnera411cbc2005-08-22 20:59:30 +0000979 // Okay, this reg is on the fixed list. Check to see if we actually
980 // conflict.
Chris Lattnera411cbc2005-08-22 20:59:30 +0000981 LiveInterval *I = IP.first;
Lang Hames86511252009-09-04 20:41:11 +0000982 if (I->endIndex() > StartPosition) {
Chris Lattnera411cbc2005-08-22 20:59:30 +0000983 LiveInterval::iterator II = I->advanceTo(IP.second, StartPosition);
984 IP.second = II;
985 if (II != I->begin() && II->start > StartPosition)
986 --II;
Chris Lattnere836ad62005-08-30 21:03:36 +0000987 if (cur->overlapsFrom(*I, II)) {
Chris Lattnera411cbc2005-08-22 20:59:30 +0000988 ConflictsWithFixed = true;
Chris Lattnere836ad62005-08-30 21:03:36 +0000989 break;
990 }
Chris Lattnera411cbc2005-08-22 20:59:30 +0000991 }
Chris Lattnerf348e3a2004-11-18 04:33:31 +0000992 }
Alkis Evlogimenos169cfd02003-12-21 05:43:40 +0000993 }
Chris Lattnera411cbc2005-08-22 20:59:30 +0000994
995 // Okay, the register picked by our speculative getFreePhysReg call turned
996 // out to be in use. Actually add all of the conflicting fixed registers to
Evan Cheng5b16cd22009-05-01 01:03:49 +0000997 // regUse_ so we can do an accurate query.
Chris Lattnera411cbc2005-08-22 20:59:30 +0000998 if (ConflictsWithFixed) {
Chris Lattnerb9805782005-08-23 22:27:31 +0000999 // For every interval in fixed we overlap with, mark the register as not
1000 // free and update spill weights.
Chris Lattnera411cbc2005-08-22 20:59:30 +00001001 for (unsigned i = 0, e = fixed_.size(); i != e; ++i) {
1002 IntervalPtr &IP = fixed_[i];
1003 LiveInterval *I = IP.first;
Chris Lattnerb9805782005-08-23 22:27:31 +00001004
1005 const TargetRegisterClass *RegRC = OneClassForEachPhysReg[I->reg];
1006 if (RelatedRegClasses.getLeaderValue(RegRC) == RCLeader &&
Lang Hames86511252009-09-04 20:41:11 +00001007 I->endIndex() > StartPosition) {
Chris Lattnera411cbc2005-08-22 20:59:30 +00001008 LiveInterval::iterator II = I->advanceTo(IP.second, StartPosition);
1009 IP.second = II;
1010 if (II != I->begin() && II->start > StartPosition)
1011 --II;
1012 if (cur->overlapsFrom(*I, II)) {
1013 unsigned reg = I->reg;
Evan Cheng5b16cd22009-05-01 01:03:49 +00001014 addRegUse(reg);
Chris Lattnera411cbc2005-08-22 20:59:30 +00001015 SpillWeightsToAdd.push_back(std::make_pair(reg, I->weight));
1016 }
1017 }
1018 }
Alkis Evlogimenos169cfd02003-12-21 05:43:40 +00001019
Evan Cheng5b16cd22009-05-01 01:03:49 +00001020 // Using the newly updated regUse_ object, which includes conflicts in the
Chris Lattnera411cbc2005-08-22 20:59:30 +00001021 // future, see if there are any registers available.
1022 physReg = getFreePhysReg(cur);
1023 }
1024 }
1025
Chris Lattnera6c17502005-08-22 20:20:42 +00001026 // Restore the physical register tracker, removing information about the
1027 // future.
Evan Cheng5b16cd22009-05-01 01:03:49 +00001028 restoreRegUses();
Chris Lattnera6c17502005-08-22 20:20:42 +00001029
Evan Cheng5b16cd22009-05-01 01:03:49 +00001030 // If we find a free register, we are done: assign this virtual to
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001031 // the free physical register and add this interval to the active
1032 // list.
1033 if (physReg) {
Bill Wendlingc3115a02009-08-22 20:30:53 +00001034 DEBUG(errs() << tri_->getName(physReg) << '\n');
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001035 vrm_->assignVirt2Phys(cur->reg, physReg);
Evan Cheng5b16cd22009-05-01 01:03:49 +00001036 addRegUse(physReg);
Chris Lattnercbb56252004-11-18 02:42:27 +00001037 active_.push_back(std::make_pair(cur, cur->begin()));
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001038 handled_.push_back(cur);
Evan Cheng206d1852009-04-20 08:01:12 +00001039
1040 // "Upgrade" the physical register since it has been allocated.
1041 UpgradeRegister(physReg);
1042 if (LiveInterval *NextReloadLI = hasNextReloadInterval(cur)) {
1043 // "Downgrade" physReg to try to keep physReg from being allocated until
1044 // the next reload from the same SS is allocated.
Evan Cheng358dec52009-06-15 08:28:29 +00001045 mri_->setRegAllocationHint(NextReloadLI->reg, 0, physReg);
Evan Cheng206d1852009-04-20 08:01:12 +00001046 DowngradeRegister(cur, physReg);
1047 }
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001048 return;
1049 }
Bill Wendlingc3115a02009-08-22 20:30:53 +00001050 DEBUG(errs() << "no free registers\n");
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001051
Chris Lattnera6c17502005-08-22 20:20:42 +00001052 // Compile the spill weights into an array that is better for scanning.
Evan Cheng3e172252008-06-20 21:45:16 +00001053 std::vector<float> SpillWeights(tri_->getNumRegs(), 0.0f);
Chris Lattnera6c17502005-08-22 20:20:42 +00001054 for (std::vector<std::pair<unsigned, float> >::iterator
1055 I = SpillWeightsToAdd.begin(), E = SpillWeightsToAdd.end(); I != E; ++I)
Evan Cheng5d088fe2009-03-23 22:57:19 +00001056 updateSpillWeights(SpillWeights, I->first, I->second, RC);
Chris Lattnera6c17502005-08-22 20:20:42 +00001057
1058 // for each interval in active, update spill weights.
1059 for (IntervalPtrs::const_iterator i = active_.begin(), e = active_.end();
1060 i != e; ++i) {
1061 unsigned reg = i->first->reg;
Dan Gohman6f0d0242008-02-10 18:45:23 +00001062 assert(TargetRegisterInfo::isVirtualRegister(reg) &&
Chris Lattnera6c17502005-08-22 20:20:42 +00001063 "Can only allocate virtual registers!");
1064 reg = vrm_->getPhys(reg);
Evan Cheng5d088fe2009-03-23 22:57:19 +00001065 updateSpillWeights(SpillWeights, reg, i->first->weight, RC);
Chris Lattnera6c17502005-08-22 20:20:42 +00001066 }
1067
Bill Wendlingc3115a02009-08-22 20:30:53 +00001068 DEBUG(errs() << "\tassigning stack slot at interval "<< *cur << ":\n");
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001069
Chris Lattnerc8e2c552006-03-25 23:00:56 +00001070 // Find a register to spill.
Jim Laskey7902c752006-11-07 12:25:45 +00001071 float minWeight = HUGE_VALF;
Evan Cheng90f95f82009-06-14 20:22:55 +00001072 unsigned minReg = 0;
Evan Cheng3e172252008-06-20 21:45:16 +00001073
1074 bool Found = false;
1075 std::vector<std::pair<unsigned,float> > RegsWeights;
Evan Cheng20b0abc2007-04-17 20:32:26 +00001076 if (!minReg || SpillWeights[minReg] == HUGE_VALF)
1077 for (TargetRegisterClass::iterator i = RC->allocation_order_begin(*mf_),
1078 e = RC->allocation_order_end(*mf_); i != e; ++i) {
1079 unsigned reg = *i;
Evan Cheng3e172252008-06-20 21:45:16 +00001080 float regWeight = SpillWeights[reg];
1081 if (minWeight > regWeight)
1082 Found = true;
1083 RegsWeights.push_back(std::make_pair(reg, regWeight));
Alkis Evlogimenos3bf564a2003-12-23 18:00:33 +00001084 }
Chris Lattnerc8e2c552006-03-25 23:00:56 +00001085
1086 // If we didn't find a register that is spillable, try aliases?
Evan Cheng3e172252008-06-20 21:45:16 +00001087 if (!Found) {
Evan Cheng3b6d56c2006-05-12 19:07:46 +00001088 for (TargetRegisterClass::iterator i = RC->allocation_order_begin(*mf_),
1089 e = RC->allocation_order_end(*mf_); i != e; ++i) {
1090 unsigned reg = *i;
1091 // No need to worry about if the alias register size < regsize of RC.
1092 // We are going to spill all registers that alias it anyway.
Evan Cheng3e172252008-06-20 21:45:16 +00001093 for (const unsigned* as = tri_->getAliasSet(reg); *as; ++as)
1094 RegsWeights.push_back(std::make_pair(*as, SpillWeights[*as]));
Evan Cheng676dd7c2008-03-11 07:19:34 +00001095 }
Evan Cheng3b6d56c2006-05-12 19:07:46 +00001096 }
Evan Cheng3e172252008-06-20 21:45:16 +00001097
1098 // Sort all potential spill candidates by weight.
1099 std::sort(RegsWeights.begin(), RegsWeights.end(), WeightCompare());
1100 minReg = RegsWeights[0].first;
1101 minWeight = RegsWeights[0].second;
1102 if (minWeight == HUGE_VALF) {
1103 // All registers must have inf weight. Just grab one!
1104 minReg = BestPhysReg ? BestPhysReg : *RC->allocation_order_begin(*mf_);
Owen Andersona1566f22008-07-22 22:46:49 +00001105 if (cur->weight == HUGE_VALF ||
Evan Cheng5e8d9de2008-09-20 01:28:05 +00001106 li_->getApproximateInstructionCount(*cur) == 0) {
Evan Cheng3e172252008-06-20 21:45:16 +00001107 // Spill a physical register around defs and uses.
Evan Cheng206d1852009-04-20 08:01:12 +00001108 if (li_->spillPhysRegAroundRegDefsUses(*cur, minReg, *vrm_)) {
Evan Cheng96f3fd92009-04-29 07:16:34 +00001109 // spillPhysRegAroundRegDefsUses may have invalidated iterator stored
1110 // in fixed_. Reset them.
1111 for (unsigned i = 0, e = fixed_.size(); i != e; ++i) {
1112 IntervalPtr &IP = fixed_[i];
1113 LiveInterval *I = IP.first;
1114 if (I->reg == minReg || tri_->isSubRegister(minReg, I->reg))
1115 IP.second = I->advanceTo(I->begin(), StartPosition);
1116 }
1117
Evan Cheng206d1852009-04-20 08:01:12 +00001118 DowngradedRegs.clear();
Evan Cheng2824a652009-03-23 18:24:37 +00001119 assignRegOrStackSlotAtInterval(cur);
Evan Cheng206d1852009-04-20 08:01:12 +00001120 } else {
Torok Edwin7d696d82009-07-11 13:10:19 +00001121 llvm_report_error("Ran out of registers during register allocation!");
Evan Cheng2824a652009-03-23 18:24:37 +00001122 }
Evan Cheng5e8d9de2008-09-20 01:28:05 +00001123 return;
1124 }
Evan Cheng3e172252008-06-20 21:45:16 +00001125 }
1126
1127 // Find up to 3 registers to consider as spill candidates.
1128 unsigned LastCandidate = RegsWeights.size() >= 3 ? 3 : 1;
1129 while (LastCandidate > 1) {
1130 if (weightsAreClose(RegsWeights[LastCandidate-1].second, minWeight))
1131 break;
1132 --LastCandidate;
1133 }
1134
Bill Wendlingc3115a02009-08-22 20:30:53 +00001135 DEBUG({
1136 errs() << "\t\tregister(s) with min weight(s): ";
1137
1138 for (unsigned i = 0; i != LastCandidate; ++i)
1139 errs() << tri_->getName(RegsWeights[i].first)
1140 << " (" << RegsWeights[i].second << ")\n";
1141 });
Alkis Evlogimenos3bf564a2003-12-23 18:00:33 +00001142
Evan Cheng206d1852009-04-20 08:01:12 +00001143 // If the current has the minimum weight, we need to spill it and
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001144 // add any added intervals back to unhandled, and restart
1145 // linearscan.
Jim Laskey7902c752006-11-07 12:25:45 +00001146 if (cur->weight != HUGE_VALF && cur->weight <= minWeight) {
Bill Wendlingc3115a02009-08-22 20:30:53 +00001147 DEBUG(errs() << "\t\t\tspilling(c): " << *cur << '\n');
Evan Chengdc377862008-09-30 15:44:16 +00001148 SmallVector<LiveInterval*, 8> spillIs;
Lang Hamese2b201b2009-05-18 19:03:16 +00001149 std::vector<LiveInterval*> added;
1150
1151 if (!NewSpillFramework) {
1152 added = li_->addIntervalsForSpills(*cur, spillIs, loopInfo, *vrm_);
Lang Hamesf41538d2009-06-02 16:53:25 +00001153 } else {
Lang Hamese2b201b2009-05-18 19:03:16 +00001154 added = spiller_->spill(cur);
1155 }
1156
Evan Cheng206d1852009-04-20 08:01:12 +00001157 std::sort(added.begin(), added.end(), LISorter());
Evan Chengc781a242009-05-03 18:32:42 +00001158 addStackInterval(cur, ls_, li_, mri_, *vrm_);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001159 if (added.empty())
1160 return; // Early exit if all spills were folded.
Alkis Evlogimenosf5eaf162004-02-06 18:08:18 +00001161
Evan Cheng206d1852009-04-20 08:01:12 +00001162 // Merge added with unhandled. Note that we have already sorted
1163 // intervals returned by addIntervalsForSpills by their starting
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001164 // point.
Evan Chengc4f718a2009-04-20 17:23:48 +00001165 // This also update the NextReloadMap. That is, it adds mapping from a
1166 // register defined by a reload from SS to the next reload from SS in the
1167 // same basic block.
1168 MachineBasicBlock *LastReloadMBB = 0;
1169 LiveInterval *LastReload = 0;
1170 int LastReloadSS = VirtRegMap::NO_STACK_SLOT;
1171 for (unsigned i = 0, e = added.size(); i != e; ++i) {
1172 LiveInterval *ReloadLi = added[i];
1173 if (ReloadLi->weight == HUGE_VALF &&
1174 li_->getApproximateInstructionCount(*ReloadLi) == 0) {
Lang Hamescc3b0652009-10-03 04:21:37 +00001175 LiveIndex ReloadIdx = ReloadLi->beginIndex();
Evan Chengc4f718a2009-04-20 17:23:48 +00001176 MachineBasicBlock *ReloadMBB = li_->getMBBFromIndex(ReloadIdx);
1177 int ReloadSS = vrm_->getStackSlot(ReloadLi->reg);
1178 if (LastReloadMBB == ReloadMBB && LastReloadSS == ReloadSS) {
1179 // Last reload of same SS is in the same MBB. We want to try to
1180 // allocate both reloads the same register and make sure the reg
1181 // isn't clobbered in between if at all possible.
Lang Hames86511252009-09-04 20:41:11 +00001182 assert(LastReload->beginIndex() < ReloadIdx);
Evan Chengc4f718a2009-04-20 17:23:48 +00001183 NextReloadMap.insert(std::make_pair(LastReload->reg, ReloadLi->reg));
1184 }
1185 LastReloadMBB = ReloadMBB;
1186 LastReload = ReloadLi;
1187 LastReloadSS = ReloadSS;
1188 }
1189 unhandled_.push(ReloadLi);
1190 }
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001191 return;
1192 }
1193
Chris Lattner19828d42004-11-18 03:49:30 +00001194 ++NumBacktracks;
1195
Evan Cheng206d1852009-04-20 08:01:12 +00001196 // Push the current interval back to unhandled since we are going
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001197 // to re-run at least this iteration. Since we didn't modify it it
1198 // should go back right in the front of the list
1199 unhandled_.push(cur);
1200
Dan Gohman6f0d0242008-02-10 18:45:23 +00001201 assert(TargetRegisterInfo::isPhysicalRegister(minReg) &&
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001202 "did not choose a register to spill?");
Chris Lattner19828d42004-11-18 03:49:30 +00001203
Evan Cheng3e172252008-06-20 21:45:16 +00001204 // We spill all intervals aliasing the register with
1205 // minimum weight, rollback to the interval with the earliest
1206 // start point and let the linear scan algorithm run again
1207 SmallVector<LiveInterval*, 8> spillIs;
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001208
Evan Cheng3e172252008-06-20 21:45:16 +00001209 // Determine which intervals have to be spilled.
1210 findIntervalsToSpill(cur, RegsWeights, LastCandidate, spillIs);
1211
1212 // Set of spilled vregs (used later to rollback properly)
1213 SmallSet<unsigned, 8> spilled;
1214
1215 // The earliest start of a Spilled interval indicates up to where
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001216 // in handled we need to roll back
Lang Hamesf41538d2009-06-02 16:53:25 +00001217
Lang Hamesf41538d2009-06-02 16:53:25 +00001218 LiveInterval *earliestStartInterval = cur;
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001219
Evan Cheng3e172252008-06-20 21:45:16 +00001220 // Spill live intervals of virtual regs mapped to the physical register we
Chris Lattner19828d42004-11-18 03:49:30 +00001221 // want to clear (and its aliases). We only spill those that overlap with the
1222 // current interval as the rest do not affect its allocation. we also keep
1223 // track of the earliest start of all spilled live intervals since this will
1224 // mark our rollback point.
Evan Cheng3e172252008-06-20 21:45:16 +00001225 std::vector<LiveInterval*> added;
1226 while (!spillIs.empty()) {
1227 LiveInterval *sli = spillIs.back();
1228 spillIs.pop_back();
Bill Wendlingc3115a02009-08-22 20:30:53 +00001229 DEBUG(errs() << "\t\t\tspilling(a): " << *sli << '\n');
Lang Hamesf41538d2009-06-02 16:53:25 +00001230 earliestStartInterval =
Lang Hames86511252009-09-04 20:41:11 +00001231 (earliestStartInterval->beginIndex() < sli->beginIndex()) ?
Lang Hamesf41538d2009-06-02 16:53:25 +00001232 earliestStartInterval : sli;
Lang Hamesfcad1722009-06-04 01:04:22 +00001233
Lang Hamesf41538d2009-06-02 16:53:25 +00001234 std::vector<LiveInterval*> newIs;
1235 if (!NewSpillFramework) {
1236 newIs = li_->addIntervalsForSpills(*sli, spillIs, loopInfo, *vrm_);
1237 } else {
1238 newIs = spiller_->spill(sli);
1239 }
Evan Chengc781a242009-05-03 18:32:42 +00001240 addStackInterval(sli, ls_, li_, mri_, *vrm_);
Evan Cheng3e172252008-06-20 21:45:16 +00001241 std::copy(newIs.begin(), newIs.end(), std::back_inserter(added));
1242 spilled.insert(sli->reg);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001243 }
1244
Lang Hamescc3b0652009-10-03 04:21:37 +00001245 LiveIndex earliestStart = earliestStartInterval->beginIndex();
Lang Hamesf41538d2009-06-02 16:53:25 +00001246
Bill Wendlingc3115a02009-08-22 20:30:53 +00001247 DEBUG(errs() << "\t\trolling back to: " << earliestStart << '\n');
Chris Lattnercbb56252004-11-18 02:42:27 +00001248
1249 // Scan handled in reverse order up to the earliest start of a
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001250 // spilled live interval and undo each one, restoring the state of
Chris Lattnercbb56252004-11-18 02:42:27 +00001251 // unhandled.
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001252 while (!handled_.empty()) {
1253 LiveInterval* i = handled_.back();
Chris Lattnercbb56252004-11-18 02:42:27 +00001254 // If this interval starts before t we are done.
Lang Hames86511252009-09-04 20:41:11 +00001255 if (i->beginIndex() < earliestStart)
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001256 break;
Bill Wendlingc3115a02009-08-22 20:30:53 +00001257 DEBUG(errs() << "\t\t\tundo changes for: " << *i << '\n');
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001258 handled_.pop_back();
Chris Lattnercbb56252004-11-18 02:42:27 +00001259
1260 // When undoing a live interval allocation we must know if it is active or
Evan Cheng5b16cd22009-05-01 01:03:49 +00001261 // inactive to properly update regUse_ and the VirtRegMap.
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001262 IntervalPtrs::iterator it;
Chris Lattnercbb56252004-11-18 02:42:27 +00001263 if ((it = FindIntervalInVector(active_, i)) != active_.end()) {
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001264 active_.erase(it);
Dan Gohman6f0d0242008-02-10 18:45:23 +00001265 assert(!TargetRegisterInfo::isPhysicalRegister(i->reg));
Chris Lattnerffab4222006-02-23 06:44:17 +00001266 if (!spilled.count(i->reg))
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001267 unhandled_.push(i);
Evan Cheng5b16cd22009-05-01 01:03:49 +00001268 delRegUse(vrm_->getPhys(i->reg));
Chris Lattnerffab4222006-02-23 06:44:17 +00001269 vrm_->clearVirt(i->reg);
Chris Lattnercbb56252004-11-18 02:42:27 +00001270 } else if ((it = FindIntervalInVector(inactive_, i)) != inactive_.end()) {
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001271 inactive_.erase(it);
Dan Gohman6f0d0242008-02-10 18:45:23 +00001272 assert(!TargetRegisterInfo::isPhysicalRegister(i->reg));
Chris Lattnerffab4222006-02-23 06:44:17 +00001273 if (!spilled.count(i->reg))
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001274 unhandled_.push(i);
Chris Lattnerffab4222006-02-23 06:44:17 +00001275 vrm_->clearVirt(i->reg);
Chris Lattnerc8b9f332004-11-18 06:01:45 +00001276 } else {
Dan Gohman6f0d0242008-02-10 18:45:23 +00001277 assert(TargetRegisterInfo::isVirtualRegister(i->reg) &&
Chris Lattnerc8b9f332004-11-18 06:01:45 +00001278 "Can only allocate virtual registers!");
1279 vrm_->clearVirt(i->reg);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001280 unhandled_.push(i);
1281 }
Evan Cheng9aeaf752007-11-04 08:32:21 +00001282
Evan Cheng206d1852009-04-20 08:01:12 +00001283 DenseMap<unsigned, unsigned>::iterator ii = DowngradeMap.find(i->reg);
1284 if (ii == DowngradeMap.end())
1285 // It interval has a preference, it must be defined by a copy. Clear the
1286 // preference now since the source interval allocation may have been
1287 // undone as well.
Evan Cheng358dec52009-06-15 08:28:29 +00001288 mri_->setRegAllocationHint(i->reg, 0, 0);
Evan Cheng206d1852009-04-20 08:01:12 +00001289 else {
1290 UpgradeRegister(ii->second);
1291 }
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001292 }
1293
Chris Lattner19828d42004-11-18 03:49:30 +00001294 // Rewind the iterators in the active, inactive, and fixed lists back to the
1295 // point we reverted to.
1296 RevertVectorIteratorsTo(active_, earliestStart);
1297 RevertVectorIteratorsTo(inactive_, earliestStart);
1298 RevertVectorIteratorsTo(fixed_, earliestStart);
1299
Evan Cheng206d1852009-04-20 08:01:12 +00001300 // Scan the rest and undo each interval that expired after t and
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001301 // insert it in active (the next iteration of the algorithm will
1302 // put it in inactive if required)
Chris Lattnercbb56252004-11-18 02:42:27 +00001303 for (unsigned i = 0, e = handled_.size(); i != e; ++i) {
1304 LiveInterval *HI = handled_[i];
1305 if (!HI->expiredAt(earliestStart) &&
Lang Hames86511252009-09-04 20:41:11 +00001306 HI->expiredAt(cur->beginIndex())) {
Bill Wendlingc3115a02009-08-22 20:30:53 +00001307 DEBUG(errs() << "\t\t\tundo changes for: " << *HI << '\n');
Chris Lattnercbb56252004-11-18 02:42:27 +00001308 active_.push_back(std::make_pair(HI, HI->begin()));
Dan Gohman6f0d0242008-02-10 18:45:23 +00001309 assert(!TargetRegisterInfo::isPhysicalRegister(HI->reg));
Evan Cheng5b16cd22009-05-01 01:03:49 +00001310 addRegUse(vrm_->getPhys(HI->reg));
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001311 }
1312 }
1313
Evan Cheng206d1852009-04-20 08:01:12 +00001314 // Merge added with unhandled.
1315 // This also update the NextReloadMap. That is, it adds mapping from a
1316 // register defined by a reload from SS to the next reload from SS in the
1317 // same basic block.
1318 MachineBasicBlock *LastReloadMBB = 0;
1319 LiveInterval *LastReload = 0;
1320 int LastReloadSS = VirtRegMap::NO_STACK_SLOT;
1321 std::sort(added.begin(), added.end(), LISorter());
1322 for (unsigned i = 0, e = added.size(); i != e; ++i) {
1323 LiveInterval *ReloadLi = added[i];
1324 if (ReloadLi->weight == HUGE_VALF &&
1325 li_->getApproximateInstructionCount(*ReloadLi) == 0) {
Lang Hamescc3b0652009-10-03 04:21:37 +00001326 LiveIndex ReloadIdx = ReloadLi->beginIndex();
Evan Cheng206d1852009-04-20 08:01:12 +00001327 MachineBasicBlock *ReloadMBB = li_->getMBBFromIndex(ReloadIdx);
1328 int ReloadSS = vrm_->getStackSlot(ReloadLi->reg);
1329 if (LastReloadMBB == ReloadMBB && LastReloadSS == ReloadSS) {
1330 // Last reload of same SS is in the same MBB. We want to try to
1331 // allocate both reloads the same register and make sure the reg
1332 // isn't clobbered in between if at all possible.
Lang Hames86511252009-09-04 20:41:11 +00001333 assert(LastReload->beginIndex() < ReloadIdx);
Evan Cheng206d1852009-04-20 08:01:12 +00001334 NextReloadMap.insert(std::make_pair(LastReload->reg, ReloadLi->reg));
1335 }
1336 LastReloadMBB = ReloadMBB;
1337 LastReload = ReloadLi;
1338 LastReloadSS = ReloadSS;
1339 }
1340 unhandled_.push(ReloadLi);
1341 }
1342}
1343
Evan Cheng358dec52009-06-15 08:28:29 +00001344unsigned RALinScan::getFreePhysReg(LiveInterval* cur,
1345 const TargetRegisterClass *RC,
Evan Cheng206d1852009-04-20 08:01:12 +00001346 unsigned MaxInactiveCount,
1347 SmallVector<unsigned, 256> &inactiveCounts,
1348 bool SkipDGRegs) {
1349 unsigned FreeReg = 0;
1350 unsigned FreeRegInactiveCount = 0;
1351
Evan Chengf9f1da12009-06-18 02:04:01 +00001352 std::pair<unsigned, unsigned> Hint = mri_->getRegAllocationHint(cur->reg);
1353 // Resolve second part of the hint (if possible) given the current allocation.
1354 unsigned physReg = Hint.second;
1355 if (physReg &&
1356 TargetRegisterInfo::isVirtualRegister(physReg) && vrm_->hasPhys(physReg))
1357 physReg = vrm_->getPhys(physReg);
1358
Evan Cheng358dec52009-06-15 08:28:29 +00001359 TargetRegisterClass::iterator I, E;
Evan Chengf9f1da12009-06-18 02:04:01 +00001360 tie(I, E) = tri_->getAllocationOrder(RC, Hint.first, physReg, *mf_);
Evan Cheng206d1852009-04-20 08:01:12 +00001361 assert(I != E && "No allocatable register in this register class!");
1362
1363 // Scan for the first available register.
1364 for (; I != E; ++I) {
1365 unsigned Reg = *I;
1366 // Ignore "downgraded" registers.
1367 if (SkipDGRegs && DowngradedRegs.count(Reg))
1368 continue;
Evan Cheng5b16cd22009-05-01 01:03:49 +00001369 if (isRegAvail(Reg)) {
Evan Cheng206d1852009-04-20 08:01:12 +00001370 FreeReg = Reg;
1371 if (FreeReg < inactiveCounts.size())
1372 FreeRegInactiveCount = inactiveCounts[FreeReg];
1373 else
1374 FreeRegInactiveCount = 0;
1375 break;
1376 }
1377 }
1378
1379 // If there are no free regs, or if this reg has the max inactive count,
1380 // return this register.
1381 if (FreeReg == 0 || FreeRegInactiveCount == MaxInactiveCount)
1382 return FreeReg;
Evan Cheng358dec52009-06-15 08:28:29 +00001383
Evan Cheng206d1852009-04-20 08:01:12 +00001384 // Continue scanning the registers, looking for the one with the highest
1385 // inactive count. Alkis found that this reduced register pressure very
1386 // slightly on X86 (in rev 1.94 of this file), though this should probably be
1387 // reevaluated now.
1388 for (; I != E; ++I) {
1389 unsigned Reg = *I;
1390 // Ignore "downgraded" registers.
1391 if (SkipDGRegs && DowngradedRegs.count(Reg))
1392 continue;
Evan Cheng5b16cd22009-05-01 01:03:49 +00001393 if (isRegAvail(Reg) && Reg < inactiveCounts.size() &&
Evan Cheng206d1852009-04-20 08:01:12 +00001394 FreeRegInactiveCount < inactiveCounts[Reg]) {
1395 FreeReg = Reg;
1396 FreeRegInactiveCount = inactiveCounts[Reg];
1397 if (FreeRegInactiveCount == MaxInactiveCount)
1398 break; // We found the one with the max inactive count.
1399 }
1400 }
1401
1402 return FreeReg;
Alkis Evlogimenos843b1602004-02-15 10:24:21 +00001403}
Alkis Evlogimenosf5eaf162004-02-06 18:08:18 +00001404
Chris Lattnercbb56252004-11-18 02:42:27 +00001405/// getFreePhysReg - return a free physical register for this virtual register
1406/// interval if we have one, otherwise return 0.
Bill Wendlinge23e00d2007-05-08 19:02:46 +00001407unsigned RALinScan::getFreePhysReg(LiveInterval *cur) {
Chris Lattnerfe424622008-02-26 22:08:41 +00001408 SmallVector<unsigned, 256> inactiveCounts;
Chris Lattnerf8355d92005-08-22 16:55:22 +00001409 unsigned MaxInactiveCount = 0;
1410
Evan Cheng841ee1a2008-09-18 22:38:47 +00001411 const TargetRegisterClass *RC = mri_->getRegClass(cur->reg);
Chris Lattnerb9805782005-08-23 22:27:31 +00001412 const TargetRegisterClass *RCLeader = RelatedRegClasses.getLeaderValue(RC);
1413
Alkis Evlogimenos84f5bcb2004-09-02 21:23:32 +00001414 for (IntervalPtrs::iterator i = inactive_.begin(), e = inactive_.end();
1415 i != e; ++i) {
Chris Lattnercbb56252004-11-18 02:42:27 +00001416 unsigned reg = i->first->reg;
Dan Gohman6f0d0242008-02-10 18:45:23 +00001417 assert(TargetRegisterInfo::isVirtualRegister(reg) &&
Chris Lattnerc8b9f332004-11-18 06:01:45 +00001418 "Can only allocate virtual registers!");
Chris Lattnerb9805782005-08-23 22:27:31 +00001419
1420 // If this is not in a related reg class to the register we're allocating,
1421 // don't check it.
Evan Cheng841ee1a2008-09-18 22:38:47 +00001422 const TargetRegisterClass *RegRC = mri_->getRegClass(reg);
Chris Lattnerb9805782005-08-23 22:27:31 +00001423 if (RelatedRegClasses.getLeaderValue(RegRC) == RCLeader) {
1424 reg = vrm_->getPhys(reg);
Chris Lattnerfe424622008-02-26 22:08:41 +00001425 if (inactiveCounts.size() <= reg)
1426 inactiveCounts.resize(reg+1);
Chris Lattnerb9805782005-08-23 22:27:31 +00001427 ++inactiveCounts[reg];
1428 MaxInactiveCount = std::max(MaxInactiveCount, inactiveCounts[reg]);
1429 }
Alkis Evlogimenos84f5bcb2004-09-02 21:23:32 +00001430 }
1431
Evan Cheng20b0abc2007-04-17 20:32:26 +00001432 // If copy coalescer has assigned a "preferred" register, check if it's
Dale Johannesen86b49f82008-09-24 01:07:17 +00001433 // available first.
Evan Cheng90f95f82009-06-14 20:22:55 +00001434 unsigned Preference = vrm_->getRegAllocPref(cur->reg);
1435 if (Preference) {
Bill Wendlingc3115a02009-08-22 20:30:53 +00001436 DEBUG(errs() << "(preferred: " << tri_->getName(Preference) << ") ");
Evan Cheng90f95f82009-06-14 20:22:55 +00001437 if (isRegAvail(Preference) &&
1438 RC->contains(Preference))
1439 return Preference;
Anton Korobeynikov4aefd6b2008-02-20 12:07:57 +00001440 }
Evan Cheng20b0abc2007-04-17 20:32:26 +00001441
Evan Cheng206d1852009-04-20 08:01:12 +00001442 if (!DowngradedRegs.empty()) {
Evan Cheng358dec52009-06-15 08:28:29 +00001443 unsigned FreeReg = getFreePhysReg(cur, RC, MaxInactiveCount, inactiveCounts,
Evan Cheng206d1852009-04-20 08:01:12 +00001444 true);
1445 if (FreeReg)
1446 return FreeReg;
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001447 }
Evan Cheng358dec52009-06-15 08:28:29 +00001448 return getFreePhysReg(cur, RC, MaxInactiveCount, inactiveCounts, false);
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +00001449}
1450
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +00001451FunctionPass* llvm::createLinearScanRegisterAllocator() {
Bill Wendlinge23e00d2007-05-08 19:02:46 +00001452 return new RALinScan();
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +00001453}