blob: 65d300850e712d8d38b62236af8081a693d31118 [file] [log] [blame]
Evan Chenga9c20912006-01-21 02:32:06 +00001//===---- ScheduleDAG.cpp - Implement the ScheduleDAG class ---------------===//
Chris Lattnerd32b2362005-08-18 18:45:24 +00002//
3// The LLVM Compiler Infrastructure
4//
Jim Laskey5a608dd2005-10-31 12:49:09 +00005// This file was developed by James M. Laskey and is distributed under the
Chris Lattnerd32b2362005-08-18 18:45:24 +00006// University of Illinois Open Source License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
Jim Laskeye6b90fb2005-09-26 21:57:04 +000010// This implements a simple two pass scheduler. The first pass attempts to push
11// backward any lengthy instructions and critical paths. The second pass packs
12// instructions into semi-optimal time slots.
Chris Lattnerd32b2362005-08-18 18:45:24 +000013//
14//===----------------------------------------------------------------------===//
15
16#define DEBUG_TYPE "sched"
Chris Lattnerb0d21ef2006-03-08 04:25:59 +000017#include "llvm/CodeGen/ScheduleDAG.h"
Chris Lattner5839bf22005-08-26 17:15:30 +000018#include "llvm/CodeGen/MachineConstantPool.h"
Chris Lattner4ccd4062005-08-19 20:45:43 +000019#include "llvm/CodeGen/MachineFunction.h"
Chris Lattner4ccd4062005-08-19 20:45:43 +000020#include "llvm/CodeGen/SSARegMap.h"
Chris Lattner2d973e42005-08-18 20:07:59 +000021#include "llvm/Target/TargetMachine.h"
22#include "llvm/Target/TargetInstrInfo.h"
Jim Laskey7d090f32005-11-04 04:05:35 +000023#include "llvm/Target/TargetInstrItineraries.h"
Chris Lattner025c39b2005-08-26 20:54:47 +000024#include "llvm/Target/TargetLowering.h"
Jim Laskeye6b90fb2005-09-26 21:57:04 +000025#include "llvm/Support/Debug.h"
Chris Lattner948d9662006-02-09 02:23:13 +000026#include "llvm/Constant.h"
Jim Laskeye6b90fb2005-09-26 21:57:04 +000027#include <iostream>
Chris Lattnerd32b2362005-08-18 18:45:24 +000028using namespace llvm;
29
Jim Laskeye6b90fb2005-09-26 21:57:04 +000030
31/// CountResults - The results of target nodes have register or immediate
32/// operands first, then an optional chain, and optional flag operands (which do
33/// not go into the machine instrs.)
Evan Chenga9c20912006-01-21 02:32:06 +000034static unsigned CountResults(SDNode *Node) {
Jim Laskeyb6d4c2c2005-09-30 19:15:27 +000035 unsigned N = Node->getNumValues();
36 while (N && Node->getValueType(N - 1) == MVT::Flag)
Jim Laskeye6b90fb2005-09-26 21:57:04 +000037 --N;
Jim Laskeyb6d4c2c2005-09-30 19:15:27 +000038 if (N && Node->getValueType(N - 1) == MVT::Other)
Jim Laskeye6b90fb2005-09-26 21:57:04 +000039 --N; // Skip over chain result.
40 return N;
41}
42
43/// CountOperands The inputs to target nodes have any actual inputs first,
44/// followed by an optional chain operand, then flag operands. Compute the
45/// number of actual operands that will go into the machine instr.
Evan Chenga9c20912006-01-21 02:32:06 +000046static unsigned CountOperands(SDNode *Node) {
Jim Laskeyb6d4c2c2005-09-30 19:15:27 +000047 unsigned N = Node->getNumOperands();
48 while (N && Node->getOperand(N - 1).getValueType() == MVT::Flag)
Jim Laskeye6b90fb2005-09-26 21:57:04 +000049 --N;
Jim Laskeyb6d4c2c2005-09-30 19:15:27 +000050 if (N && Node->getOperand(N - 1).getValueType() == MVT::Other)
Jim Laskeye6b90fb2005-09-26 21:57:04 +000051 --N; // Ignore chain if it exists.
52 return N;
53}
54
Evan Cheng4ef10862006-01-23 07:01:07 +000055/// PrepareNodeInfo - Set up the basic minimum node info for scheduling.
56///
57void ScheduleDAG::PrepareNodeInfo() {
58 // Allocate node information
59 Info = new NodeInfo[NodeCount];
60
61 unsigned i = 0;
62 for (SelectionDAG::allnodes_iterator I = DAG.allnodes_begin(),
63 E = DAG.allnodes_end(); I != E; ++I, ++i) {
64 // Fast reference to node schedule info
65 NodeInfo* NI = &Info[i];
66 // Set up map
67 Map[I] = NI;
68 // Set node
69 NI->Node = I;
70 // Set pending visit count
71 NI->setPending(I->use_size());
72 }
73}
74
75/// IdentifyGroups - Put flagged nodes into groups.
76///
77void ScheduleDAG::IdentifyGroups() {
78 for (unsigned i = 0, N = NodeCount; i < N; i++) {
79 NodeInfo* NI = &Info[i];
80 SDNode *Node = NI->Node;
81
82 // For each operand (in reverse to only look at flags)
83 for (unsigned N = Node->getNumOperands(); 0 < N--;) {
84 // Get operand
85 SDOperand Op = Node->getOperand(N);
86 // No more flags to walk
87 if (Op.getValueType() != MVT::Flag) break;
88 // Add to node group
Evan Chengcccf1232006-02-04 06:49:00 +000089 AddToGroup(getNI(Op.Val), NI);
Evan Chenge0a58322006-01-25 09:13:41 +000090 // Let everyone else know
Evan Cheng4ef10862006-01-23 07:01:07 +000091 HasGroups = true;
92 }
93 }
94}
95
96static unsigned CreateVirtualRegisters(MachineInstr *MI,
97 unsigned NumResults,
98 SSARegMap *RegMap,
99 const TargetInstrDescriptor &II) {
Jim Laskeye6b90fb2005-09-26 21:57:04 +0000100 // Create the result registers for this node and add the result regs to
101 // the machine instruction.
102 const TargetOperandInfo *OpInfo = II.OpInfo;
103 unsigned ResultReg = RegMap->createVirtualRegister(OpInfo[0].RegClass);
104 MI->addRegOperand(ResultReg, MachineOperand::Def);
105 for (unsigned i = 1; i != NumResults; ++i) {
106 assert(OpInfo[i].RegClass && "Isn't a register operand!");
Chris Lattner505277a2005-10-01 07:45:09 +0000107 MI->addRegOperand(RegMap->createVirtualRegister(OpInfo[i].RegClass),
Jim Laskeye6b90fb2005-09-26 21:57:04 +0000108 MachineOperand::Def);
109 }
110 return ResultReg;
111}
112
Chris Lattnerdf375062006-03-10 07:25:12 +0000113/// getVR - Return the virtual register corresponding to the specified result
114/// of the specified node.
115static unsigned getVR(SDOperand Op, std::map<SDNode*, unsigned> &VRBaseMap) {
116 std::map<SDNode*, unsigned>::iterator I = VRBaseMap.find(Op.Val);
117 assert(I != VRBaseMap.end() && "Node emitted out of order - late");
118 return I->second + Op.ResNo;
119}
120
121
Chris Lattnered18b682006-02-24 18:54:03 +0000122/// AddOperand - Add the specified operand to the specified machine instr. II
123/// specifies the instruction information for the node, and IIOpNum is the
124/// operand number (in the II) that we are adding. IIOpNum and II are used for
125/// assertions only.
126void ScheduleDAG::AddOperand(MachineInstr *MI, SDOperand Op,
127 unsigned IIOpNum,
Chris Lattnerdf375062006-03-10 07:25:12 +0000128 const TargetInstrDescriptor *II,
129 std::map<SDNode*, unsigned> &VRBaseMap) {
Chris Lattnered18b682006-02-24 18:54:03 +0000130 if (Op.isTargetOpcode()) {
131 // Note that this case is redundant with the final else block, but we
132 // include it because it is the most common and it makes the logic
133 // simpler here.
134 assert(Op.getValueType() != MVT::Other &&
135 Op.getValueType() != MVT::Flag &&
136 "Chain and flag operands should occur at end of operand list!");
137
138 // Get/emit the operand.
Chris Lattnerdf375062006-03-10 07:25:12 +0000139 unsigned VReg = getVR(Op, VRBaseMap);
Chris Lattnered18b682006-02-24 18:54:03 +0000140 MI->addRegOperand(VReg, MachineOperand::Use);
141
142 // Verify that it is right.
143 assert(MRegisterInfo::isVirtualRegister(VReg) && "Not a vreg?");
144 if (II) {
145 assert(II->OpInfo[IIOpNum].RegClass &&
146 "Don't have operand info for this instruction!");
147 assert(RegMap->getRegClass(VReg) == II->OpInfo[IIOpNum].RegClass &&
148 "Register class of operand and regclass of use don't agree!");
149 }
150 } else if (ConstantSDNode *C =
151 dyn_cast<ConstantSDNode>(Op)) {
152 MI->addZeroExtImm64Operand(C->getValue());
153 } else if (RegisterSDNode*R =
154 dyn_cast<RegisterSDNode>(Op)) {
155 MI->addRegOperand(R->getReg(), MachineOperand::Use);
156 } else if (GlobalAddressSDNode *TGA =
157 dyn_cast<GlobalAddressSDNode>(Op)) {
158 MI->addGlobalAddressOperand(TGA->getGlobal(), false, TGA->getOffset());
159 } else if (BasicBlockSDNode *BB =
160 dyn_cast<BasicBlockSDNode>(Op)) {
161 MI->addMachineBasicBlockOperand(BB->getBasicBlock());
162 } else if (FrameIndexSDNode *FI =
163 dyn_cast<FrameIndexSDNode>(Op)) {
164 MI->addFrameIndexOperand(FI->getIndex());
165 } else if (ConstantPoolSDNode *CP =
166 dyn_cast<ConstantPoolSDNode>(Op)) {
Evan Cheng404cb4f2006-02-25 09:54:52 +0000167 int Offset = CP->getOffset();
Chris Lattnered18b682006-02-24 18:54:03 +0000168 unsigned Align = CP->getAlignment();
169 // MachineConstantPool wants an explicit alignment.
170 if (Align == 0) {
171 if (CP->get()->getType() == Type::DoubleTy)
172 Align = 3; // always 8-byte align doubles.
173 else
174 Align = TM.getTargetData()
175 .getTypeAlignmentShift(CP->get()->getType());
176 }
177
178 unsigned Idx = ConstPool->getConstantPoolIndex(CP->get(), Align);
Evan Cheng404cb4f2006-02-25 09:54:52 +0000179 MI->addConstantPoolIndexOperand(Idx, Offset);
Chris Lattnered18b682006-02-24 18:54:03 +0000180 } else if (ExternalSymbolSDNode *ES =
181 dyn_cast<ExternalSymbolSDNode>(Op)) {
182 MI->addExternalSymbolOperand(ES->getSymbol(), false);
183 } else {
184 assert(Op.getValueType() != MVT::Other &&
185 Op.getValueType() != MVT::Flag &&
186 "Chain and flag operands should occur at end of operand list!");
Chris Lattnerdf375062006-03-10 07:25:12 +0000187 unsigned VReg = getVR(Op, VRBaseMap);
Chris Lattnered18b682006-02-24 18:54:03 +0000188 MI->addRegOperand(VReg, MachineOperand::Use);
189
190 // Verify that it is right.
191 assert(MRegisterInfo::isVirtualRegister(VReg) && "Not a vreg?");
192 if (II) {
193 assert(II->OpInfo[IIOpNum].RegClass &&
194 "Don't have operand info for this instruction!");
195 assert(RegMap->getRegClass(VReg) == II->OpInfo[IIOpNum].RegClass &&
196 "Register class of operand and regclass of use don't agree!");
197 }
198 }
199
200}
201
202
Jim Laskeyb6d4c2c2005-09-30 19:15:27 +0000203/// EmitNode - Generate machine code for an node and needed dependencies.
Jim Laskeye6b90fb2005-09-26 21:57:04 +0000204///
Chris Lattnerdf375062006-03-10 07:25:12 +0000205void ScheduleDAG::EmitNode(NodeInfo *NI,
206 std::map<SDNode*, unsigned> &VRBaseMap) {
Jim Laskeyb6d4c2c2005-09-30 19:15:27 +0000207 unsigned VRBase = 0; // First virtual register for node
208 SDNode *Node = NI->Node;
Chris Lattner2d973e42005-08-18 20:07:59 +0000209
Jim Laskeyb6d4c2c2005-09-30 19:15:27 +0000210 // If machine instruction
211 if (Node->isTargetOpcode()) {
212 unsigned Opc = Node->getTargetOpcode();
Evan Chenga9c20912006-01-21 02:32:06 +0000213 const TargetInstrDescriptor &II = TII->get(Opc);
Chris Lattner2d973e42005-08-18 20:07:59 +0000214
Jim Laskeyb6d4c2c2005-09-30 19:15:27 +0000215 unsigned NumResults = CountResults(Node);
216 unsigned NodeOperands = CountOperands(Node);
Jim Laskeye6b90fb2005-09-26 21:57:04 +0000217 unsigned NumMIOperands = NodeOperands + NumResults;
Chris Lattnerda8abb02005-09-01 18:44:10 +0000218#ifndef NDEBUG
Chris Lattner14b392a2005-08-24 22:02:41 +0000219 assert((unsigned(II.numOperands) == NumMIOperands || II.numOperands == -1)&&
Chris Lattner2d973e42005-08-18 20:07:59 +0000220 "#operands for dag node doesn't match .td file!");
Chris Lattnerca6aa2f2005-08-19 01:01:34 +0000221#endif
Chris Lattner2d973e42005-08-18 20:07:59 +0000222
223 // Create the new machine instruction.
Chris Lattner14b392a2005-08-24 22:02:41 +0000224 MachineInstr *MI = new MachineInstr(Opc, NumMIOperands, true, true);
Chris Lattner2d973e42005-08-18 20:07:59 +0000225
226 // Add result register values for things that are defined by this
227 // instruction.
Chris Lattnera4176522005-10-30 18:54:27 +0000228
229 // If the node is only used by a CopyToReg and the dest reg is a vreg, use
230 // the CopyToReg'd destination register instead of creating a new vreg.
231 if (NumResults == 1) {
232 for (SDNode::use_iterator UI = Node->use_begin(), E = Node->use_end();
233 UI != E; ++UI) {
234 SDNode *Use = *UI;
235 if (Use->getOpcode() == ISD::CopyToReg &&
236 Use->getOperand(2).Val == Node) {
237 unsigned Reg = cast<RegisterSDNode>(Use->getOperand(1))->getReg();
238 if (MRegisterInfo::isVirtualRegister(Reg)) {
239 VRBase = Reg;
240 MI->addRegOperand(Reg, MachineOperand::Def);
241 break;
242 }
243 }
244 }
245 }
246
247 // Otherwise, create new virtual registers.
248 if (NumResults && VRBase == 0)
Evan Cheng4ef10862006-01-23 07:01:07 +0000249 VRBase = CreateVirtualRegisters(MI, NumResults, RegMap, II);
Jim Laskeyb6d4c2c2005-09-30 19:15:27 +0000250
251 // Emit all of the actual operands of this instruction, adding them to the
252 // instruction as appropriate.
Chris Lattnered18b682006-02-24 18:54:03 +0000253 for (unsigned i = 0; i != NodeOperands; ++i)
Chris Lattnerdf375062006-03-10 07:25:12 +0000254 AddOperand(MI, Node->getOperand(i), i+NumResults, &II, VRBaseMap);
Jim Laskeyb6d4c2c2005-09-30 19:15:27 +0000255
256 // Now that we have emitted all operands, emit this instruction itself.
257 if ((II.Flags & M_USES_CUSTOM_DAG_SCHED_INSERTION) == 0) {
258 BB->insert(BB->end(), MI);
259 } else {
260 // Insert this instruction into the end of the basic block, potentially
261 // taking some custom action.
262 BB = DAG.getTargetLoweringInfo().InsertAtEndOfBasicBlock(MI, BB);
263 }
264 } else {
265 switch (Node->getOpcode()) {
266 default:
267 Node->dump();
268 assert(0 && "This target-independent node should have been selected!");
269 case ISD::EntryToken: // fall thru
270 case ISD::TokenFactor:
271 break;
272 case ISD::CopyToReg: {
Chris Lattnerdf375062006-03-10 07:25:12 +0000273 unsigned InReg = getVR(Node->getOperand(2), VRBaseMap);
Chris Lattnera4176522005-10-30 18:54:27 +0000274 unsigned DestReg = cast<RegisterSDNode>(Node->getOperand(1))->getReg();
275 if (InReg != DestReg) // Coallesced away the copy?
Evan Chenga9c20912006-01-21 02:32:06 +0000276 MRI->copyRegToReg(*BB, BB->end(), DestReg, InReg,
277 RegMap->getRegClass(InReg));
Jim Laskeyb6d4c2c2005-09-30 19:15:27 +0000278 break;
279 }
280 case ISD::CopyFromReg: {
281 unsigned SrcReg = cast<RegisterSDNode>(Node->getOperand(1))->getReg();
Chris Lattner089c25c2005-10-09 05:58:56 +0000282 if (MRegisterInfo::isVirtualRegister(SrcReg)) {
283 VRBase = SrcReg; // Just use the input register directly!
284 break;
285 }
286
Chris Lattnera4176522005-10-30 18:54:27 +0000287 // If the node is only used by a CopyToReg and the dest reg is a vreg, use
288 // the CopyToReg'd destination register instead of creating a new vreg.
289 for (SDNode::use_iterator UI = Node->use_begin(), E = Node->use_end();
290 UI != E; ++UI) {
291 SDNode *Use = *UI;
292 if (Use->getOpcode() == ISD::CopyToReg &&
293 Use->getOperand(2).Val == Node) {
294 unsigned DestReg = cast<RegisterSDNode>(Use->getOperand(1))->getReg();
295 if (MRegisterInfo::isVirtualRegister(DestReg)) {
296 VRBase = DestReg;
297 break;
298 }
299 }
300 }
301
Jim Laskeyb6d4c2c2005-09-30 19:15:27 +0000302 // Figure out the register class to create for the destreg.
303 const TargetRegisterClass *TRC = 0;
Chris Lattnera4176522005-10-30 18:54:27 +0000304 if (VRBase) {
305 TRC = RegMap->getRegClass(VRBase);
306 } else {
Chris Lattner089c25c2005-10-09 05:58:56 +0000307
Chris Lattnera4176522005-10-30 18:54:27 +0000308 // Pick the register class of the right type that contains this physreg.
Evan Chenga9c20912006-01-21 02:32:06 +0000309 for (MRegisterInfo::regclass_iterator I = MRI->regclass_begin(),
310 E = MRI->regclass_end(); I != E; ++I)
Nate Begeman6510b222005-12-01 04:51:06 +0000311 if ((*I)->hasType(Node->getValueType(0)) &&
Chris Lattnera4176522005-10-30 18:54:27 +0000312 (*I)->contains(SrcReg)) {
313 TRC = *I;
314 break;
315 }
316 assert(TRC && "Couldn't find register class for reg copy!");
Jim Laskeyb6d4c2c2005-09-30 19:15:27 +0000317
Chris Lattnera4176522005-10-30 18:54:27 +0000318 // Create the reg, emit the copy.
319 VRBase = RegMap->createVirtualRegister(TRC);
320 }
Evan Chenga9c20912006-01-21 02:32:06 +0000321 MRI->copyRegToReg(*BB, BB->end(), VRBase, SrcReg, TRC);
Jim Laskeyb6d4c2c2005-09-30 19:15:27 +0000322 break;
323 }
Chris Lattneracc43bf2006-01-26 23:28:04 +0000324 case ISD::INLINEASM: {
325 unsigned NumOps = Node->getNumOperands();
326 if (Node->getOperand(NumOps-1).getValueType() == MVT::Flag)
327 --NumOps; // Ignore the flag operand.
328
329 // Create the inline asm machine instruction.
330 MachineInstr *MI =
331 new MachineInstr(BB, TargetInstrInfo::INLINEASM, (NumOps-2)/2+1);
332
333 // Add the asm string as an external symbol operand.
334 const char *AsmStr =
335 cast<ExternalSymbolSDNode>(Node->getOperand(1))->getSymbol();
336 MI->addExternalSymbolOperand(AsmStr, false);
337
338 // Add all of the operand registers to the instruction.
Chris Lattnerc3a9f8d2006-02-23 19:21:04 +0000339 for (unsigned i = 2; i != NumOps;) {
340 unsigned Flags = cast<ConstantSDNode>(Node->getOperand(i))->getValue();
Chris Lattnerfd6d2822006-02-24 19:18:20 +0000341 unsigned NumVals = Flags >> 3;
Chris Lattnerc3a9f8d2006-02-23 19:21:04 +0000342
Chris Lattnerdaf6bc62006-02-24 19:50:58 +0000343 MI->addZeroExtImm64Operand(Flags);
Chris Lattnerc3a9f8d2006-02-23 19:21:04 +0000344 ++i; // Skip the ID value.
345
346 switch (Flags & 7) {
Chris Lattneracc43bf2006-01-26 23:28:04 +0000347 default: assert(0 && "Bad flags!");
Chris Lattnerc3a9f8d2006-02-23 19:21:04 +0000348 case 1: // Use of register.
Chris Lattnerfd6d2822006-02-24 19:18:20 +0000349 for (; NumVals; --NumVals, ++i) {
Chris Lattnerc3a9f8d2006-02-23 19:21:04 +0000350 unsigned Reg = cast<RegisterSDNode>(Node->getOperand(i))->getReg();
351 MI->addMachineRegOperand(Reg, MachineOperand::Use);
352 }
Chris Lattnerdc19b702006-02-04 02:26:14 +0000353 break;
Chris Lattnerc3a9f8d2006-02-23 19:21:04 +0000354 case 2: // Def of register.
Chris Lattnerfd6d2822006-02-24 19:18:20 +0000355 for (; NumVals; --NumVals, ++i) {
Chris Lattnerc3a9f8d2006-02-23 19:21:04 +0000356 unsigned Reg = cast<RegisterSDNode>(Node->getOperand(i))->getReg();
357 MI->addMachineRegOperand(Reg, MachineOperand::Def);
358 }
Chris Lattnerdc19b702006-02-04 02:26:14 +0000359 break;
Chris Lattnerdc19b702006-02-04 02:26:14 +0000360 case 3: { // Immediate.
Chris Lattnerfd6d2822006-02-24 19:18:20 +0000361 assert(NumVals == 1 && "Unknown immediate value!");
Chris Lattnerdc19b702006-02-04 02:26:14 +0000362 uint64_t Val = cast<ConstantSDNode>(Node->getOperand(i))->getValue();
363 MI->addZeroExtImm64Operand(Val);
Chris Lattnerc3a9f8d2006-02-23 19:21:04 +0000364 ++i;
Chris Lattnerdc19b702006-02-04 02:26:14 +0000365 break;
366 }
Chris Lattnerfd6d2822006-02-24 19:18:20 +0000367 case 4: // Addressing mode.
368 // The addressing mode has been selected, just add all of the
369 // operands to the machine instruction.
370 for (; NumVals; --NumVals, ++i)
Chris Lattnerdf375062006-03-10 07:25:12 +0000371 AddOperand(MI, Node->getOperand(i), 0, 0, VRBaseMap);
Chris Lattnerfd6d2822006-02-24 19:18:20 +0000372 break;
Chris Lattnerdc19b702006-02-04 02:26:14 +0000373 }
Chris Lattneracc43bf2006-01-26 23:28:04 +0000374 }
375 break;
376 }
Jim Laskeyb6d4c2c2005-09-30 19:15:27 +0000377 }
378 }
379
Chris Lattnerdf375062006-03-10 07:25:12 +0000380 assert(!VRBaseMap.count(Node) && "Node emitted out of order - early");
381 VRBaseMap[Node] = VRBase;
Jim Laskeyb6d4c2c2005-09-30 19:15:27 +0000382}
383
Chris Lattnera93dfcd2006-03-05 23:51:47 +0000384void ScheduleDAG::EmitNoop() {
385 TII->insertNoop(*BB, BB->end());
386}
387
Evan Cheng4ef10862006-01-23 07:01:07 +0000388/// EmitAll - Emit all nodes in schedule sorted order.
389///
390void ScheduleDAG::EmitAll() {
Chris Lattnerdf375062006-03-10 07:25:12 +0000391 std::map<SDNode*, unsigned> VRBaseMap;
392
Evan Cheng4ef10862006-01-23 07:01:07 +0000393 // For each node in the ordering
394 for (unsigned i = 0, N = Ordering.size(); i < N; i++) {
395 // Get the scheduling info
396 NodeInfo *NI = Ordering[i];
397 if (NI->isInGroup()) {
398 NodeGroupIterator NGI(Ordering[i]);
Chris Lattnerdf375062006-03-10 07:25:12 +0000399 while (NodeInfo *NI = NGI.next()) EmitNode(NI, VRBaseMap);
Evan Cheng4ef10862006-01-23 07:01:07 +0000400 } else {
Chris Lattnerdf375062006-03-10 07:25:12 +0000401 EmitNode(NI, VRBaseMap);
Evan Cheng4ef10862006-01-23 07:01:07 +0000402 }
403 }
404}
405
406/// isFlagDefiner - Returns true if the node defines a flag result.
407static bool isFlagDefiner(SDNode *A) {
408 unsigned N = A->getNumValues();
409 return N && A->getValueType(N - 1) == MVT::Flag;
410}
411
412/// isFlagUser - Returns true if the node uses a flag result.
413///
414static bool isFlagUser(SDNode *A) {
415 unsigned N = A->getNumOperands();
416 return N && A->getOperand(N - 1).getValueType() == MVT::Flag;
417}
418
419/// printNI - Print node info.
420///
421void ScheduleDAG::printNI(std::ostream &O, NodeInfo *NI) const {
422#ifndef NDEBUG
423 SDNode *Node = NI->Node;
424 O << " "
425 << std::hex << Node << std::dec
426 << ", Lat=" << NI->Latency
427 << ", Slot=" << NI->Slot
428 << ", ARITY=(" << Node->getNumOperands() << ","
429 << Node->getNumValues() << ")"
430 << " " << Node->getOperationName(&DAG);
431 if (isFlagDefiner(Node)) O << "<#";
432 if (isFlagUser(Node)) O << ">#";
433#endif
434}
435
436/// printChanges - Hilight changes in order caused by scheduling.
437///
438void ScheduleDAG::printChanges(unsigned Index) const {
439#ifndef NDEBUG
440 // Get the ordered node count
441 unsigned N = Ordering.size();
442 // Determine if any changes
443 unsigned i = 0;
444 for (; i < N; i++) {
445 NodeInfo *NI = Ordering[i];
446 if (NI->Preorder != i) break;
447 }
448
449 if (i < N) {
450 std::cerr << Index << ". New Ordering\n";
451
452 for (i = 0; i < N; i++) {
453 NodeInfo *NI = Ordering[i];
454 std::cerr << " " << NI->Preorder << ". ";
455 printNI(std::cerr, NI);
456 std::cerr << "\n";
457 if (NI->isGroupDominator()) {
458 NodeGroup *Group = NI->Group;
459 for (NIIterator NII = Group->group_begin(), E = Group->group_end();
460 NII != E; NII++) {
461 std::cerr << " ";
462 printNI(std::cerr, *NII);
463 std::cerr << "\n";
464 }
465 }
466 }
467 } else {
468 std::cerr << Index << ". No Changes\n";
469 }
470#endif
471}
472
473/// print - Print ordering to specified output stream.
474///
475void ScheduleDAG::print(std::ostream &O) const {
476#ifndef NDEBUG
477 using namespace std;
478 O << "Ordering\n";
479 for (unsigned i = 0, N = Ordering.size(); i < N; i++) {
480 NodeInfo *NI = Ordering[i];
481 printNI(O, NI);
482 O << "\n";
483 if (NI->isGroupDominator()) {
484 NodeGroup *Group = NI->Group;
485 for (NIIterator NII = Group->group_begin(), E = Group->group_end();
486 NII != E; NII++) {
487 O << " ";
488 printNI(O, *NII);
489 O << "\n";
490 }
491 }
492 }
493#endif
494}
495
Evan Chenga9c20912006-01-21 02:32:06 +0000496void ScheduleDAG::dump(const char *tag) const {
497 std::cerr << tag; dump();
Jim Laskeyfab66f62005-10-12 18:29:35 +0000498}
499
Evan Chenga9c20912006-01-21 02:32:06 +0000500void ScheduleDAG::dump() const {
Jim Laskeye6b90fb2005-09-26 21:57:04 +0000501 print(std::cerr);
502}
Jim Laskeye6b90fb2005-09-26 21:57:04 +0000503
Evan Chenga9c20912006-01-21 02:32:06 +0000504/// Run - perform scheduling.
505///
506MachineBasicBlock *ScheduleDAG::Run() {
507 TII = TM.getInstrInfo();
508 MRI = TM.getRegisterInfo();
509 RegMap = BB->getParent()->getSSARegMap();
510 ConstPool = BB->getParent()->getConstantPool();
Evan Cheng4ef10862006-01-23 07:01:07 +0000511
512 // Number the nodes
513 NodeCount = std::distance(DAG.allnodes_begin(), DAG.allnodes_end());
Evan Cheng4ef10862006-01-23 07:01:07 +0000514
Evan Chenga9c20912006-01-21 02:32:06 +0000515 Schedule();
516 return BB;
Chris Lattnerd32b2362005-08-18 18:45:24 +0000517}
Evan Cheng4ef10862006-01-23 07:01:07 +0000518
519
520/// CountInternalUses - Returns the number of edges between the two nodes.
521///
522static unsigned CountInternalUses(NodeInfo *D, NodeInfo *U) {
523 unsigned N = 0;
524 for (unsigned M = U->Node->getNumOperands(); 0 < M--;) {
525 SDOperand Op = U->Node->getOperand(M);
526 if (Op.Val == D->Node) N++;
527 }
528
529 return N;
530}
531
532//===----------------------------------------------------------------------===//
533/// Add - Adds a definer and user pair to a node group.
534///
Evan Chengcccf1232006-02-04 06:49:00 +0000535void ScheduleDAG::AddToGroup(NodeInfo *D, NodeInfo *U) {
Evan Cheng4ef10862006-01-23 07:01:07 +0000536 // Get current groups
537 NodeGroup *DGroup = D->Group;
538 NodeGroup *UGroup = U->Group;
539 // If both are members of groups
540 if (DGroup && UGroup) {
541 // There may have been another edge connecting
542 if (DGroup == UGroup) return;
543 // Add the pending users count
544 DGroup->addPending(UGroup->getPending());
545 // For each member of the users group
546 NodeGroupIterator UNGI(U);
547 while (NodeInfo *UNI = UNGI.next() ) {
548 // Change the group
549 UNI->Group = DGroup;
550 // For each member of the definers group
551 NodeGroupIterator DNGI(D);
552 while (NodeInfo *DNI = DNGI.next() ) {
553 // Remove internal edges
554 DGroup->addPending(-CountInternalUses(DNI, UNI));
555 }
556 }
557 // Merge the two lists
558 DGroup->group_insert(DGroup->group_end(),
559 UGroup->group_begin(), UGroup->group_end());
560 } else if (DGroup) {
561 // Make user member of definers group
562 U->Group = DGroup;
563 // Add users uses to definers group pending
564 DGroup->addPending(U->Node->use_size());
565 // For each member of the definers group
566 NodeGroupIterator DNGI(D);
567 while (NodeInfo *DNI = DNGI.next() ) {
568 // Remove internal edges
569 DGroup->addPending(-CountInternalUses(DNI, U));
570 }
571 DGroup->group_push_back(U);
572 } else if (UGroup) {
573 // Make definer member of users group
574 D->Group = UGroup;
575 // Add definers uses to users group pending
576 UGroup->addPending(D->Node->use_size());
577 // For each member of the users group
578 NodeGroupIterator UNGI(U);
579 while (NodeInfo *UNI = UNGI.next() ) {
580 // Remove internal edges
581 UGroup->addPending(-CountInternalUses(D, UNI));
582 }
583 UGroup->group_insert(UGroup->group_begin(), D);
584 } else {
585 D->Group = U->Group = DGroup = new NodeGroup();
586 DGroup->addPending(D->Node->use_size() + U->Node->use_size() -
587 CountInternalUses(D, U));
588 DGroup->group_push_back(D);
589 DGroup->group_push_back(U);
Evan Chengcccf1232006-02-04 06:49:00 +0000590
591 if (HeadNG == NULL)
592 HeadNG = DGroup;
593 if (TailNG != NULL)
594 TailNG->Next = DGroup;
595 TailNG = DGroup;
Evan Cheng4ef10862006-01-23 07:01:07 +0000596 }
597}