blob: 9cb1996748fac2d7db45eec2972ed666f4005f54 [file] [log] [blame]
Evan Chengffcb95b2006-02-21 19:13:53 +00001//====- X86InstrSSE.td - Describe the X86 Instruction Set -------*- C++ -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file was developed by the Evan Cheng and is distributed under
6// the University of Illinois Open Source License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the X86 SSE instruction set, defining the instructions,
11// and properties of the instructions which are needed for code generation,
12// machine code emission, and analysis.
13//
14//===----------------------------------------------------------------------===//
15
Evan Cheng4e4c71e2006-02-21 20:00:20 +000016//===----------------------------------------------------------------------===//
Evan Cheng2246f842006-03-18 01:23:20 +000017// SSE specific DAG Nodes.
18//===----------------------------------------------------------------------===//
19
Evan Chengb9df0ca2006-03-22 02:53:00 +000020def X86loadp : SDNode<"X86ISD::LOAD_PACK", SDTLoad,
21 [SDNPHasChain]>;
Evan Cheng206ee9d2006-07-07 08:33:52 +000022def X86loadu : SDNode<"X86ISD::LOAD_UA", SDTLoad,
23 [SDNPHasChain]>;
Evan Cheng6be2c582006-04-05 23:38:46 +000024def X86fand : SDNode<"X86ISD::FAND", SDTFPBinOp,
Evan Chengb9df0ca2006-03-22 02:53:00 +000025 [SDNPCommutative, SDNPAssociative]>;
Evan Cheng6be2c582006-04-05 23:38:46 +000026def X86fxor : SDNode<"X86ISD::FXOR", SDTFPBinOp,
Evan Chengb9df0ca2006-03-22 02:53:00 +000027 [SDNPCommutative, SDNPAssociative]>;
Evan Cheng6be2c582006-04-05 23:38:46 +000028def X86comi : SDNode<"X86ISD::COMI", SDTX86CmpTest,
Evan Cheng734503b2006-09-11 02:19:56 +000029 [SDNPHasChain, SDNPOutFlag]>;
Evan Cheng6be2c582006-04-05 23:38:46 +000030def X86ucomi : SDNode<"X86ISD::UCOMI", SDTX86CmpTest,
Evan Cheng734503b2006-09-11 02:19:56 +000031 [SDNPHasChain, SDNPOutFlag]>;
Evan Chengbc4832b2006-03-24 23:15:12 +000032def X86s2vec : SDNode<"X86ISD::S2VEC",
Evan Chengb9df0ca2006-03-22 02:53:00 +000033 SDTypeProfile<1, 1, []>, []>;
Evan Chengb067a1e2006-03-31 19:22:53 +000034def X86pextrw : SDNode<"X86ISD::PEXTRW",
35 SDTypeProfile<1, 2, []>, []>;
Evan Cheng653159f2006-03-31 21:55:24 +000036def X86pinsrw : SDNode<"X86ISD::PINSRW",
37 SDTypeProfile<1, 3, []>, []>;
Evan Chengc60bd972006-03-25 09:37:23 +000038
Evan Cheng2246f842006-03-18 01:23:20 +000039//===----------------------------------------------------------------------===//
Evan Cheng06a8aa12006-03-17 19:55:52 +000040// SSE pattern fragments
41//===----------------------------------------------------------------------===//
42
43def X86loadpf32 : PatFrag<(ops node:$ptr), (f32 (X86loadp node:$ptr))>;
44def X86loadpf64 : PatFrag<(ops node:$ptr), (f64 (X86loadp node:$ptr))>;
45
Evan Cheng2246f842006-03-18 01:23:20 +000046def loadv4f32 : PatFrag<(ops node:$ptr), (v4f32 (load node:$ptr))>;
47def loadv2f64 : PatFrag<(ops node:$ptr), (v2f64 (load node:$ptr))>;
Evan Cheng24dc1f52006-03-23 07:44:07 +000048def loadv16i8 : PatFrag<(ops node:$ptr), (v16i8 (load node:$ptr))>;
49def loadv8i16 : PatFrag<(ops node:$ptr), (v8i16 (load node:$ptr))>;
50def loadv4i32 : PatFrag<(ops node:$ptr), (v4i32 (load node:$ptr))>;
51def loadv2i64 : PatFrag<(ops node:$ptr), (v2i64 (load node:$ptr))>;
Evan Cheng06a8aa12006-03-17 19:55:52 +000052
Evan Cheng1b32f222006-03-30 07:33:32 +000053def bc_v4f32 : PatFrag<(ops node:$in), (v4f32 (bitconvert node:$in))>;
54def bc_v2f64 : PatFrag<(ops node:$in), (v2f64 (bitconvert node:$in))>;
Evan Cheng506d3df2006-03-29 23:07:14 +000055def bc_v16i8 : PatFrag<(ops node:$in), (v16i8 (bitconvert node:$in))>;
56def bc_v8i16 : PatFrag<(ops node:$in), (v8i16 (bitconvert node:$in))>;
Evan Cheng5aa97b22006-03-29 18:47:40 +000057def bc_v4i32 : PatFrag<(ops node:$in), (v4i32 (bitconvert node:$in))>;
58def bc_v2i64 : PatFrag<(ops node:$in), (v2i64 (bitconvert node:$in))>;
59
Evan Cheng386031a2006-03-24 07:29:27 +000060def fp32imm0 : PatLeaf<(f32 fpimm), [{
61 return N->isExactlyValue(+0.0);
62}]>;
63
Evan Chengff65e382006-04-04 21:49:39 +000064def PSxLDQ_imm : SDNodeXForm<imm, [{
65 // Transformation function: imm >> 3
66 return getI32Imm(N->getValue() >> 3);
67}]>;
68
Evan Cheng63d33002006-03-22 08:01:21 +000069// SHUFFLE_get_shuf_imm xform function: convert vector_shuffle mask to PSHUF*,
70// SHUFP* etc. imm.
71def SHUFFLE_get_shuf_imm : SDNodeXForm<build_vector, [{
72 return getI8Imm(X86::getShuffleSHUFImmediate(N));
Evan Chengb9df0ca2006-03-22 02:53:00 +000073}]>;
74
Evan Cheng506d3df2006-03-29 23:07:14 +000075// SHUFFLE_get_pshufhw_imm xform function: convert vector_shuffle mask to
76// PSHUFHW imm.
77def SHUFFLE_get_pshufhw_imm : SDNodeXForm<build_vector, [{
78 return getI8Imm(X86::getShufflePSHUFHWImmediate(N));
79}]>;
80
81// SHUFFLE_get_pshuflw_imm xform function: convert vector_shuffle mask to
82// PSHUFLW imm.
83def SHUFFLE_get_pshuflw_imm : SDNodeXForm<build_vector, [{
84 return getI8Imm(X86::getShufflePSHUFLWImmediate(N));
85}]>;
86
Evan Cheng691c9232006-03-29 19:02:40 +000087def SSE_splat_mask : PatLeaf<(build_vector), [{
Evan Cheng0188ecb2006-03-22 18:59:22 +000088 return X86::isSplatMask(N);
Evan Cheng691c9232006-03-29 19:02:40 +000089}], SHUFFLE_get_shuf_imm>;
Evan Cheng0188ecb2006-03-22 18:59:22 +000090
Evan Chengd9539472006-04-14 21:59:03 +000091def SSE_splat_v2_mask : PatLeaf<(build_vector), [{
92 return X86::isSplatMask(N);
93}]>;
94
Evan Cheng2c0dbd02006-03-24 02:58:06 +000095def MOVHLPS_shuffle_mask : PatLeaf<(build_vector), [{
96 return X86::isMOVHLPSMask(N);
Evan Cheng4fcb9222006-03-28 02:43:26 +000097}]>;
Evan Cheng2c0dbd02006-03-24 02:58:06 +000098
Evan Cheng5ced1d82006-04-06 23:23:56 +000099def MOVHP_shuffle_mask : PatLeaf<(build_vector), [{
100 return X86::isMOVHPMask(N);
101}]>;
102
103def MOVLP_shuffle_mask : PatLeaf<(build_vector), [{
104 return X86::isMOVLPMask(N);
105}]>;
106
Evan Cheng017dcc62006-04-21 01:05:10 +0000107def MOVL_shuffle_mask : PatLeaf<(build_vector), [{
108 return X86::isMOVLMask(N);
Evan Chengd6d1cbd2006-04-11 00:19:04 +0000109}]>;
110
Evan Chengd9539472006-04-14 21:59:03 +0000111def MOVSHDUP_shuffle_mask : PatLeaf<(build_vector), [{
112 return X86::isMOVSHDUPMask(N);
113}]>;
114
115def MOVSLDUP_shuffle_mask : PatLeaf<(build_vector), [{
116 return X86::isMOVSLDUPMask(N);
117}]>;
118
Evan Cheng0038e592006-03-28 00:39:58 +0000119def UNPCKL_shuffle_mask : PatLeaf<(build_vector), [{
120 return X86::isUNPCKLMask(N);
121}]>;
122
Evan Cheng4fcb9222006-03-28 02:43:26 +0000123def UNPCKH_shuffle_mask : PatLeaf<(build_vector), [{
124 return X86::isUNPCKHMask(N);
125}]>;
126
Evan Cheng1d5a8cc2006-04-05 07:20:06 +0000127def UNPCKL_v_undef_shuffle_mask : PatLeaf<(build_vector), [{
128 return X86::isUNPCKL_v_undef_Mask(N);
129}]>;
130
Evan Cheng0188ecb2006-03-22 18:59:22 +0000131def PSHUFD_shuffle_mask : PatLeaf<(build_vector), [{
Evan Cheng4f563382006-03-29 01:30:51 +0000132 return X86::isPSHUFDMask(N);
Evan Cheng14aed5e2006-03-24 01:18:28 +0000133}], SHUFFLE_get_shuf_imm>;
Evan Cheng0188ecb2006-03-22 18:59:22 +0000134
Evan Cheng506d3df2006-03-29 23:07:14 +0000135def PSHUFHW_shuffle_mask : PatLeaf<(build_vector), [{
136 return X86::isPSHUFHWMask(N);
137}], SHUFFLE_get_pshufhw_imm>;
138
139def PSHUFLW_shuffle_mask : PatLeaf<(build_vector), [{
140 return X86::isPSHUFLWMask(N);
141}], SHUFFLE_get_pshuflw_imm>;
142
Evan Cheng3d60df42006-04-10 22:35:16 +0000143def SHUFP_unary_shuffle_mask : PatLeaf<(build_vector), [{
144 return X86::isPSHUFDMask(N);
Evan Cheng7d9061e2006-03-30 19:54:57 +0000145}], SHUFFLE_get_shuf_imm>;
146
Evan Cheng14aed5e2006-03-24 01:18:28 +0000147def SHUFP_shuffle_mask : PatLeaf<(build_vector), [{
148 return X86::isSHUFPMask(N);
149}], SHUFFLE_get_shuf_imm>;
Evan Chengb9df0ca2006-03-22 02:53:00 +0000150
Evan Cheng3d60df42006-04-10 22:35:16 +0000151def PSHUFD_binary_shuffle_mask : PatLeaf<(build_vector), [{
152 return X86::isSHUFPMask(N);
Evan Cheng475aecf2006-03-29 03:04:49 +0000153}], SHUFFLE_get_shuf_imm>;
154
Evan Cheng06a8aa12006-03-17 19:55:52 +0000155//===----------------------------------------------------------------------===//
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000156// SSE scalar FP Instructions
157//===----------------------------------------------------------------------===//
158
Evan Cheng470a6ad2006-02-22 02:26:30 +0000159// Instruction templates
160// SSI - SSE1 instructions with XS prefix.
161// SDI - SSE2 instructions with XD prefix.
162// PSI - SSE1 instructions with TB prefix.
163// PDI - SSE2 instructions with TB and OpSize prefixes.
Evan Cheng2da953f2006-03-22 07:10:28 +0000164// PSIi8 - SSE1 instructions with ImmT == Imm8 and TB prefix.
165// PDIi8 - SSE2 instructions with ImmT == Imm8 and TB and OpSize prefixes.
Evan Chengd9539472006-04-14 21:59:03 +0000166// S3I - SSE3 instructions with TB and OpSize prefixes.
167// S3SI - SSE3 instructions with XS prefix.
Evan Cheng57ebe9f2006-04-15 05:37:34 +0000168// S3DI - SSE3 instructions with XD prefix.
Evan Cheng470a6ad2006-02-22 02:26:30 +0000169class SSI<bits<8> o, Format F, dag ops, string asm, list<dag> pattern>
170 : I<o, F, ops, asm, pattern>, XS, Requires<[HasSSE1]>;
171class SDI<bits<8> o, Format F, dag ops, string asm, list<dag> pattern>
172 : I<o, F, ops, asm, pattern>, XD, Requires<[HasSSE2]>;
173class PSI<bits<8> o, Format F, dag ops, string asm, list<dag> pattern>
174 : I<o, F, ops, asm, pattern>, TB, Requires<[HasSSE1]>;
175class PDI<bits<8> o, Format F, dag ops, string asm, list<dag> pattern>
176 : I<o, F, ops, asm, pattern>, TB, OpSize, Requires<[HasSSE2]>;
Evan Cheng2da953f2006-03-22 07:10:28 +0000177class PSIi8<bits<8> o, Format F, dag ops, string asm, list<dag> pattern>
Evan Chengb2149502006-06-19 19:25:30 +0000178 : Ii8<o, F, ops, asm, pattern>, TB, Requires<[HasSSE1]>;
Evan Cheng2da953f2006-03-22 07:10:28 +0000179class PDIi8<bits<8> o, Format F, dag ops, string asm, list<dag> pattern>
Evan Chengb2149502006-06-19 19:25:30 +0000180 : Ii8<o, F, ops, asm, pattern>, TB, OpSize, Requires<[HasSSE2]>;
181
Evan Cheng4b1734f2006-03-31 21:29:33 +0000182class S3SI<bits<8> o, Format F, dag ops, string asm, list<dag> pattern>
Evan Chengd9539472006-04-14 21:59:03 +0000183 : I<o, F, ops, asm, pattern>, XS, Requires<[HasSSE3]>;
Evan Cheng4b1734f2006-03-31 21:29:33 +0000184class S3DI<bits<8> o, Format F, dag ops, string asm, list<dag> pattern>
Evan Chengd9539472006-04-14 21:59:03 +0000185 : I<o, F, ops, asm, pattern>, XD, Requires<[HasSSE3]>;
186class S3I<bits<8> o, Format F, dag ops, string asm, list<dag> pattern>
Evan Cheng4b1734f2006-03-31 21:29:33 +0000187 : I<o, F, ops, asm, pattern>, TB, OpSize, Requires<[HasSSE3]>;
188
189//===----------------------------------------------------------------------===//
190// Helpers for defining instructions that directly correspond to intrinsics.
Evan Cheng6e967402006-04-04 00:10:53 +0000191class SS_Intr<bits<8> o, string asm, Intrinsic IntId>
192 : SSI<o, MRMSrcReg, (ops VR128:$dst, VR128:$src), asm,
193 [(set VR128:$dst, (v4f32 (IntId VR128:$src)))]>;
194class SS_Intm<bits<8> o, string asm, Intrinsic IntId>
195 : SSI<o, MRMSrcMem, (ops VR128:$dst, f32mem:$src), asm,
196 [(set VR128:$dst, (v4f32 (IntId (load addr:$src))))]>;
Chris Lattner9498ed82006-10-07 05:09:48 +0000197
198
199multiclass SS_IntUnary<bits<8> o, string asm, Intrinsic IntId> {
200 def r : SSI<o, MRMSrcReg, (ops VR128:$dst, VR128:$src), asm,
201 [(set VR128:$dst, (v4f32 (IntId VR128:$src)))]>;
202 def m : SSI<o, MRMSrcMem, (ops VR128:$dst, f32mem:$src), asm,
203 [(set VR128:$dst, (v4f32 (IntId (load addr:$src))))]>;
204}
205
Evan Cheng6e967402006-04-04 00:10:53 +0000206class SD_Intr<bits<8> o, string asm, Intrinsic IntId>
207 : SDI<o, MRMSrcReg, (ops VR128:$dst, VR128:$src), asm,
208 [(set VR128:$dst, (v2f64 (IntId VR128:$src)))]>;
209class SD_Intm<bits<8> o, string asm, Intrinsic IntId>
210 : SDI<o, MRMSrcMem, (ops VR128:$dst, f64mem:$src), asm,
211 [(set VR128:$dst, (v2f64 (IntId (load addr:$src))))]>;
212
213class SS_Intrr<bits<8> o, string asm, Intrinsic IntId>
Evan Cheng97ac5fa2006-04-03 23:49:17 +0000214 : SSI<o, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2), asm,
Evan Cheng6e967402006-04-04 00:10:53 +0000215 [(set VR128:$dst, (v4f32 (IntId VR128:$src1, VR128:$src2)))]>;
216class SS_Intrm<bits<8> o, string asm, Intrinsic IntId>
Evan Cheng97ac5fa2006-04-03 23:49:17 +0000217 : SSI<o, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f32mem:$src2), asm,
Evan Cheng6e967402006-04-04 00:10:53 +0000218 [(set VR128:$dst, (v4f32 (IntId VR128:$src1, (load addr:$src2))))]>;
219class SD_Intrr<bits<8> o, string asm, Intrinsic IntId>
Evan Cheng97ac5fa2006-04-03 23:49:17 +0000220 : SDI<o, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2), asm,
Evan Cheng6e967402006-04-04 00:10:53 +0000221 [(set VR128:$dst, (v2f64 (IntId VR128:$src1, VR128:$src2)))]>;
222class SD_Intrm<bits<8> o, string asm, Intrinsic IntId>
Evan Cheng97ac5fa2006-04-03 23:49:17 +0000223 : SDI<o, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f64mem:$src2), asm,
Evan Cheng6e967402006-04-04 00:10:53 +0000224 [(set VR128:$dst, (v2f64 (IntId VR128:$src1, (load addr:$src2))))]>;
Evan Cheng97ac5fa2006-04-03 23:49:17 +0000225
226class PS_Intr<bits<8> o, string asm, Intrinsic IntId>
227 : PSI<o, MRMSrcReg, (ops VR128:$dst, VR128:$src), asm,
228 [(set VR128:$dst, (IntId VR128:$src))]>;
229class PS_Intm<bits<8> o, string asm, Intrinsic IntId>
230 : PSI<o, MRMSrcMem, (ops VR128:$dst, f32mem:$src), asm,
231 [(set VR128:$dst, (IntId (loadv4f32 addr:$src)))]>;
232class PD_Intr<bits<8> o, string asm, Intrinsic IntId>
233 : PDI<o, MRMSrcReg, (ops VR128:$dst, VR128:$src), asm,
234 [(set VR128:$dst, (IntId VR128:$src))]>;
235class PD_Intm<bits<8> o, string asm, Intrinsic IntId>
236 : PDI<o, MRMSrcMem, (ops VR128:$dst, f64mem:$src), asm,
237 [(set VR128:$dst, (IntId (loadv2f64 addr:$src)))]>;
238
239class PS_Intrr<bits<8> o, string asm, Intrinsic IntId>
240 : PSI<o, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2), asm,
241 [(set VR128:$dst, (IntId VR128:$src1, VR128:$src2))]>;
242class PS_Intrm<bits<8> o, string asm, Intrinsic IntId>
243 : PSI<o, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f32mem:$src2), asm,
244 [(set VR128:$dst, (IntId VR128:$src1, (loadv4f32 addr:$src2)))]>;
245class PD_Intrr<bits<8> o, string asm, Intrinsic IntId>
246 : PDI<o, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2), asm,
247 [(set VR128:$dst, (IntId VR128:$src1, VR128:$src2))]>;
248class PD_Intrm<bits<8> o, string asm, Intrinsic IntId>
249 : PDI<o, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f64mem:$src2), asm,
250 [(set VR128:$dst, (IntId VR128:$src1, (loadv2f64 addr:$src2)))]>;
251
Evan Cheng4b1734f2006-03-31 21:29:33 +0000252class S3D_Intrr<bits<8> o, string asm, Intrinsic IntId>
253 : S3DI<o, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2), asm,
Evan Chengd9539472006-04-14 21:59:03 +0000254 [(set VR128:$dst, (v4f32 (IntId VR128:$src1, VR128:$src2)))]>;
Evan Cheng4b1734f2006-03-31 21:29:33 +0000255class S3D_Intrm<bits<8> o, string asm, Intrinsic IntId>
256 : S3DI<o, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f128mem:$src2), asm,
Evan Chengd9539472006-04-14 21:59:03 +0000257 [(set VR128:$dst, (v4f32 (IntId VR128:$src1,
258 (loadv4f32 addr:$src2))))]>;
259class S3_Intrr<bits<8> o, string asm, Intrinsic IntId>
260 : S3I<o, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2), asm,
261 [(set VR128:$dst, (v2f64 (IntId VR128:$src1, VR128:$src2)))]>;
262class S3_Intrm<bits<8> o, string asm, Intrinsic IntId>
263 : S3I<o, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f128mem:$src2), asm,
Evan Cheng4b1734f2006-03-31 21:29:33 +0000264 [(set VR128:$dst, (v2f64 (IntId VR128:$src1,
265 (loadv2f64 addr:$src2))))]>;
Evan Cheng470a6ad2006-02-22 02:26:30 +0000266
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000267// Some 'special' instructions
268def IMPLICIT_DEF_FR32 : I<0, Pseudo, (ops FR32:$dst),
269 "#IMPLICIT_DEF $dst",
270 [(set FR32:$dst, (undef))]>, Requires<[HasSSE2]>;
271def IMPLICIT_DEF_FR64 : I<0, Pseudo, (ops FR64:$dst),
272 "#IMPLICIT_DEF $dst",
273 [(set FR64:$dst, (undef))]>, Requires<[HasSSE2]>;
274
275// CMOV* - Used to implement the SSE SELECT DAG operation. Expanded by the
276// scheduler into a branch sequence.
277let usesCustomDAGSchedInserter = 1 in { // Expanded by the scheduler.
278 def CMOV_FR32 : I<0, Pseudo,
279 (ops FR32:$dst, FR32:$t, FR32:$f, i8imm:$cond),
280 "#CMOV_FR32 PSEUDO!",
281 [(set FR32:$dst, (X86cmov FR32:$t, FR32:$f, imm:$cond))]>;
282 def CMOV_FR64 : I<0, Pseudo,
283 (ops FR64:$dst, FR64:$t, FR64:$f, i8imm:$cond),
284 "#CMOV_FR64 PSEUDO!",
285 [(set FR64:$dst, (X86cmov FR64:$t, FR64:$f, imm:$cond))]>;
Evan Chengf7c378e2006-04-10 07:23:14 +0000286 def CMOV_V4F32 : I<0, Pseudo,
287 (ops VR128:$dst, VR128:$t, VR128:$f, i8imm:$cond),
288 "#CMOV_V4F32 PSEUDO!",
289 [(set VR128:$dst,
290 (v4f32 (X86cmov VR128:$t, VR128:$f, imm:$cond)))]>;
291 def CMOV_V2F64 : I<0, Pseudo,
292 (ops VR128:$dst, VR128:$t, VR128:$f, i8imm:$cond),
293 "#CMOV_V2F64 PSEUDO!",
294 [(set VR128:$dst,
295 (v2f64 (X86cmov VR128:$t, VR128:$f, imm:$cond)))]>;
296 def CMOV_V2I64 : I<0, Pseudo,
297 (ops VR128:$dst, VR128:$t, VR128:$f, i8imm:$cond),
298 "#CMOV_V2I64 PSEUDO!",
299 [(set VR128:$dst,
300 (v2i64 (X86cmov VR128:$t, VR128:$f, imm:$cond)))]>;
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000301}
302
303// Move Instructions
Evan Cheng470a6ad2006-02-22 02:26:30 +0000304def MOVSSrr : SSI<0x10, MRMSrcReg, (ops FR32:$dst, FR32:$src),
305 "movss {$src, $dst|$dst, $src}", []>;
306def MOVSSrm : SSI<0x10, MRMSrcMem, (ops FR32:$dst, f32mem:$src),
307 "movss {$src, $dst|$dst, $src}",
308 [(set FR32:$dst, (loadf32 addr:$src))]>;
309def MOVSDrr : SDI<0x10, MRMSrcReg, (ops FR64:$dst, FR64:$src),
310 "movsd {$src, $dst|$dst, $src}", []>;
311def MOVSDrm : SDI<0x10, MRMSrcMem, (ops FR64:$dst, f64mem:$src),
312 "movsd {$src, $dst|$dst, $src}",
313 [(set FR64:$dst, (loadf64 addr:$src))]>;
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000314
Evan Cheng470a6ad2006-02-22 02:26:30 +0000315def MOVSSmr : SSI<0x11, MRMDestMem, (ops f32mem:$dst, FR32:$src),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000316 "movss {$src, $dst|$dst, $src}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000317 [(store FR32:$src, addr:$dst)]>;
318def MOVSDmr : SDI<0x11, MRMDestMem, (ops f64mem:$dst, FR64:$src),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000319 "movsd {$src, $dst|$dst, $src}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000320 [(store FR64:$src, addr:$dst)]>;
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000321
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000322// Arithmetic instructions
323let isTwoAddress = 1 in {
324let isCommutable = 1 in {
Evan Cheng470a6ad2006-02-22 02:26:30 +0000325def ADDSSrr : SSI<0x58, MRMSrcReg, (ops FR32:$dst, FR32:$src1, FR32:$src2),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000326 "addss {$src2, $dst|$dst, $src2}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000327 [(set FR32:$dst, (fadd FR32:$src1, FR32:$src2))]>;
328def ADDSDrr : SDI<0x58, MRMSrcReg, (ops FR64:$dst, FR64:$src1, FR64:$src2),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000329 "addsd {$src2, $dst|$dst, $src2}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000330 [(set FR64:$dst, (fadd FR64:$src1, FR64:$src2))]>;
331def MULSSrr : SSI<0x59, MRMSrcReg, (ops FR32:$dst, FR32:$src1, FR32:$src2),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000332 "mulss {$src2, $dst|$dst, $src2}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000333 [(set FR32:$dst, (fmul FR32:$src1, FR32:$src2))]>;
334def MULSDrr : SDI<0x59, MRMSrcReg, (ops FR64:$dst, FR64:$src1, FR64:$src2),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000335 "mulsd {$src2, $dst|$dst, $src2}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000336 [(set FR64:$dst, (fmul FR64:$src1, FR64:$src2))]>;
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000337}
338
Evan Cheng470a6ad2006-02-22 02:26:30 +0000339def ADDSSrm : SSI<0x58, MRMSrcMem, (ops FR32:$dst, FR32:$src1, f32mem:$src2),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000340 "addss {$src2, $dst|$dst, $src2}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000341 [(set FR32:$dst, (fadd FR32:$src1, (loadf32 addr:$src2)))]>;
342def ADDSDrm : SDI<0x58, MRMSrcMem, (ops FR64:$dst, FR64:$src1, f64mem:$src2),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000343 "addsd {$src2, $dst|$dst, $src2}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000344 [(set FR64:$dst, (fadd FR64:$src1, (loadf64 addr:$src2)))]>;
345def MULSSrm : SSI<0x59, MRMSrcMem, (ops FR32:$dst, FR32:$src1, f32mem:$src2),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000346 "mulss {$src2, $dst|$dst, $src2}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000347 [(set FR32:$dst, (fmul FR32:$src1, (loadf32 addr:$src2)))]>;
348def MULSDrm : SDI<0x59, MRMSrcMem, (ops FR64:$dst, FR64:$src1, f64mem:$src2),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000349 "mulsd {$src2, $dst|$dst, $src2}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000350 [(set FR64:$dst, (fmul FR64:$src1, (loadf64 addr:$src2)))]>;
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000351
Evan Cheng470a6ad2006-02-22 02:26:30 +0000352def DIVSSrr : SSI<0x5E, MRMSrcReg, (ops FR32:$dst, FR32:$src1, FR32:$src2),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000353 "divss {$src2, $dst|$dst, $src2}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000354 [(set FR32:$dst, (fdiv FR32:$src1, FR32:$src2))]>;
355def DIVSSrm : SSI<0x5E, MRMSrcMem, (ops FR32:$dst, FR32:$src1, f32mem:$src2),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000356 "divss {$src2, $dst|$dst, $src2}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000357 [(set FR32:$dst, (fdiv FR32:$src1, (loadf32 addr:$src2)))]>;
358def DIVSDrr : SDI<0x5E, MRMSrcReg, (ops FR64:$dst, FR64:$src1, FR64:$src2),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000359 "divsd {$src2, $dst|$dst, $src2}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000360 [(set FR64:$dst, (fdiv FR64:$src1, FR64:$src2))]>;
361def DIVSDrm : SDI<0x5E, MRMSrcMem, (ops FR64:$dst, FR64:$src1, f64mem:$src2),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000362 "divsd {$src2, $dst|$dst, $src2}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000363 [(set FR64:$dst, (fdiv FR64:$src1, (loadf64 addr:$src2)))]>;
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000364
Evan Cheng470a6ad2006-02-22 02:26:30 +0000365def SUBSSrr : SSI<0x5C, MRMSrcReg, (ops FR32:$dst, FR32:$src1, FR32:$src2),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000366 "subss {$src2, $dst|$dst, $src2}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000367 [(set FR32:$dst, (fsub FR32:$src1, FR32:$src2))]>;
368def SUBSSrm : SSI<0x5C, MRMSrcMem, (ops FR32:$dst, FR32:$src1, f32mem:$src2),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000369 "subss {$src2, $dst|$dst, $src2}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000370 [(set FR32:$dst, (fsub FR32:$src1, (loadf32 addr:$src2)))]>;
371def SUBSDrr : SDI<0x5C, MRMSrcReg, (ops FR64:$dst, FR64:$src1, FR64:$src2),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000372 "subsd {$src2, $dst|$dst, $src2}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000373 [(set FR64:$dst, (fsub FR64:$src1, FR64:$src2))]>;
374def SUBSDrm : SDI<0x5C, MRMSrcMem, (ops FR64:$dst, FR64:$src1, f64mem:$src2),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000375 "subsd {$src2, $dst|$dst, $src2}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000376 [(set FR64:$dst, (fsub FR64:$src1, (loadf64 addr:$src2)))]>;
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000377}
378
Evan Cheng8703be42006-04-04 19:12:30 +0000379def SQRTSSr : SSI<0x51, MRMSrcReg, (ops FR32:$dst, FR32:$src),
380 "sqrtss {$src, $dst|$dst, $src}",
381 [(set FR32:$dst, (fsqrt FR32:$src))]>;
382def SQRTSSm : SSI<0x51, MRMSrcMem, (ops FR32:$dst, f32mem:$src),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000383 "sqrtss {$src, $dst|$dst, $src}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000384 [(set FR32:$dst, (fsqrt (loadf32 addr:$src)))]>;
Evan Cheng8703be42006-04-04 19:12:30 +0000385def SQRTSDr : SDI<0x51, MRMSrcReg, (ops FR64:$dst, FR64:$src),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000386 "sqrtsd {$src, $dst|$dst, $src}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000387 [(set FR64:$dst, (fsqrt FR64:$src))]>;
Evan Cheng8703be42006-04-04 19:12:30 +0000388def SQRTSDm : SDI<0x51, MRMSrcMem, (ops FR64:$dst, f64mem:$src),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000389 "sqrtsd {$src, $dst|$dst, $src}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000390 [(set FR64:$dst, (fsqrt (loadf64 addr:$src)))]>;
391
Evan Cheng8703be42006-04-04 19:12:30 +0000392let isTwoAddress = 1 in {
Evan Chengb5e406a2006-05-30 23:47:30 +0000393let isCommutable = 1 in {
Evan Cheng8703be42006-04-04 19:12:30 +0000394def MAXSSrr : SSI<0x5F, MRMSrcReg, (ops FR32:$dst, FR32:$src1, FR32:$src2),
395 "maxss {$src2, $dst|$dst, $src2}", []>;
Evan Cheng8703be42006-04-04 19:12:30 +0000396def MAXSDrr : SDI<0x5F, MRMSrcReg, (ops FR64:$dst, FR32:$src1, FR64:$src2),
397 "maxsd {$src2, $dst|$dst, $src2}", []>;
Evan Cheng8703be42006-04-04 19:12:30 +0000398def MINSSrr : SSI<0x5D, MRMSrcReg, (ops FR32:$dst, FR32:$src1, FR32:$src2),
399 "minss {$src2, $dst|$dst, $src2}", []>;
Evan Cheng8703be42006-04-04 19:12:30 +0000400def MINSDrr : SDI<0x5D, MRMSrcReg, (ops FR64:$dst, FR32:$src1, FR64:$src2),
401 "minsd {$src2, $dst|$dst, $src2}", []>;
Evan Chengb5e406a2006-05-30 23:47:30 +0000402}
403def MAXSSrm : SSI<0x5F, MRMSrcMem, (ops FR32:$dst, FR32:$src1, f32mem:$src2),
404 "maxss {$src2, $dst|$dst, $src2}", []>;
405def MAXSDrm : SDI<0x5F, MRMSrcMem, (ops FR64:$dst, FR32:$src1, f64mem:$src2),
406 "maxsd {$src2, $dst|$dst, $src2}", []>;
407def MINSSrm : SSI<0x5D, MRMSrcMem, (ops FR32:$dst, FR32:$src1, f32mem:$src2),
408 "minss {$src2, $dst|$dst, $src2}", []>;
Evan Cheng8703be42006-04-04 19:12:30 +0000409def MINSDrm : SDI<0x5D, MRMSrcMem, (ops FR64:$dst, FR32:$src1, f64mem:$src2),
410 "minsd {$src2, $dst|$dst, $src2}", []>;
411}
Evan Chengc46349d2006-03-28 23:51:43 +0000412
413// Aliases to match intrinsics which expect XMM operand(s).
414let isTwoAddress = 1 in {
415let isCommutable = 1 in {
Evan Cheng6e967402006-04-04 00:10:53 +0000416def Int_ADDSSrr : SS_Intrr<0x58, "addss {$src2, $dst|$dst, $src2}",
417 int_x86_sse_add_ss>;
418def Int_ADDSDrr : SD_Intrr<0x58, "addsd {$src2, $dst|$dst, $src2}",
419 int_x86_sse2_add_sd>;
420def Int_MULSSrr : SS_Intrr<0x59, "mulss {$src2, $dst|$dst, $src2}",
421 int_x86_sse_mul_ss>;
422def Int_MULSDrr : SD_Intrr<0x59, "mulsd {$src2, $dst|$dst, $src2}",
423 int_x86_sse2_mul_sd>;
Evan Chengc46349d2006-03-28 23:51:43 +0000424}
425
Evan Cheng6e967402006-04-04 00:10:53 +0000426def Int_ADDSSrm : SS_Intrm<0x58, "addss {$src2, $dst|$dst, $src2}",
427 int_x86_sse_add_ss>;
428def Int_ADDSDrm : SD_Intrm<0x58, "addsd {$src2, $dst|$dst, $src2}",
429 int_x86_sse2_add_sd>;
430def Int_MULSSrm : SS_Intrm<0x59, "mulss {$src2, $dst|$dst, $src2}",
431 int_x86_sse_mul_ss>;
432def Int_MULSDrm : SD_Intrm<0x59, "mulsd {$src2, $dst|$dst, $src2}",
433 int_x86_sse2_mul_sd>;
Evan Chengc46349d2006-03-28 23:51:43 +0000434
Evan Cheng6e967402006-04-04 00:10:53 +0000435def Int_DIVSSrr : SS_Intrr<0x5E, "divss {$src2, $dst|$dst, $src2}",
436 int_x86_sse_div_ss>;
437def Int_DIVSSrm : SS_Intrm<0x5E, "divss {$src2, $dst|$dst, $src2}",
438 int_x86_sse_div_ss>;
439def Int_DIVSDrr : SD_Intrr<0x5E, "divsd {$src2, $dst|$dst, $src2}",
440 int_x86_sse2_div_sd>;
441def Int_DIVSDrm : SD_Intrm<0x5E, "divsd {$src2, $dst|$dst, $src2}",
442 int_x86_sse2_div_sd>;
Evan Chengc46349d2006-03-28 23:51:43 +0000443
Evan Cheng6e967402006-04-04 00:10:53 +0000444def Int_SUBSSrr : SS_Intrr<0x5C, "subss {$src2, $dst|$dst, $src2}",
445 int_x86_sse_sub_ss>;
446def Int_SUBSSrm : SS_Intrm<0x5C, "subss {$src2, $dst|$dst, $src2}",
447 int_x86_sse_sub_ss>;
448def Int_SUBSDrr : SD_Intrr<0x5C, "subsd {$src2, $dst|$dst, $src2}",
449 int_x86_sse2_sub_sd>;
450def Int_SUBSDrm : SD_Intrm<0x5C, "subsd {$src2, $dst|$dst, $src2}",
451 int_x86_sse2_sub_sd>;
Evan Chengc46349d2006-03-28 23:51:43 +0000452}
453
Chris Lattner9498ed82006-10-07 05:09:48 +0000454defm Int_SQRTSS : SS_IntUnary<0x51, "sqrtss {$src, $dst|$dst, $src}",
455 int_x86_sse_sqrt_ss>;
456
Evan Cheng8703be42006-04-04 19:12:30 +0000457def Int_SQRTSDr : SD_Intr<0x51, "sqrtsd {$src, $dst|$dst, $src}",
458 int_x86_sse2_sqrt_sd>;
459def Int_SQRTSDm : SD_Intm<0x51, "sqrtsd {$src, $dst|$dst, $src}",
460 int_x86_sse2_sqrt_sd>;
Evan Chengc46349d2006-03-28 23:51:43 +0000461
Chris Lattner9498ed82006-10-07 05:09:48 +0000462defm Int_RSQRTSS : SS_IntUnary<0x52, "rsqrtss {$src, $dst|$dst, $src}",
463 int_x86_sse_rsqrt_ss>;
464defm Int_RCPSS : SS_IntUnary<0x53, "rcpss {$src, $dst|$dst, $src}",
465 int_x86_sse_rcp_ss>;
Evan Chengc46349d2006-03-28 23:51:43 +0000466
467let isTwoAddress = 1 in {
Evan Chengb5e406a2006-05-30 23:47:30 +0000468let isCommutable = 1 in {
Evan Cheng97ac5fa2006-04-03 23:49:17 +0000469def Int_MAXSSrr : SS_Intrr<0x5F, "maxss {$src2, $dst|$dst, $src2}",
Evan Cheng6e967402006-04-04 00:10:53 +0000470 int_x86_sse_max_ss>;
Evan Cheng97ac5fa2006-04-03 23:49:17 +0000471def Int_MAXSDrr : SD_Intrr<0x5F, "maxsd {$src2, $dst|$dst, $src2}",
Evan Cheng6e967402006-04-04 00:10:53 +0000472 int_x86_sse2_max_sd>;
Evan Cheng97ac5fa2006-04-03 23:49:17 +0000473def Int_MINSSrr : SS_Intrr<0x5D, "minss {$src2, $dst|$dst, $src2}",
Evan Cheng6e967402006-04-04 00:10:53 +0000474 int_x86_sse_min_ss>;
Evan Cheng97ac5fa2006-04-03 23:49:17 +0000475def Int_MINSDrr : SD_Intrr<0x5D, "minsd {$src2, $dst|$dst, $src2}",
Evan Cheng6e967402006-04-04 00:10:53 +0000476 int_x86_sse2_min_sd>;
Evan Chengb5e406a2006-05-30 23:47:30 +0000477}
478def Int_MAXSSrm : SS_Intrm<0x5F, "maxss {$src2, $dst|$dst, $src2}",
479 int_x86_sse_max_ss>;
480def Int_MAXSDrm : SD_Intrm<0x5F, "maxsd {$src2, $dst|$dst, $src2}",
481 int_x86_sse2_max_sd>;
482def Int_MINSSrm : SS_Intrm<0x5D, "minss {$src2, $dst|$dst, $src2}",
483 int_x86_sse_min_ss>;
Evan Cheng97ac5fa2006-04-03 23:49:17 +0000484def Int_MINSDrm : SD_Intrm<0x5D, "minsd {$src2, $dst|$dst, $src2}",
Evan Cheng6e967402006-04-04 00:10:53 +0000485 int_x86_sse2_min_sd>;
Evan Chengc46349d2006-03-28 23:51:43 +0000486}
487
488// Conversion instructions
Evan Cheng069287d2006-05-16 07:21:53 +0000489def CVTTSS2SIrr: SSI<0x2C, MRMSrcReg, (ops GR32:$dst, FR32:$src),
Evan Cheng8703be42006-04-04 19:12:30 +0000490 "cvttss2si {$src, $dst|$dst, $src}",
Evan Cheng069287d2006-05-16 07:21:53 +0000491 [(set GR32:$dst, (fp_to_sint FR32:$src))]>;
492def CVTTSS2SIrm: SSI<0x2C, MRMSrcMem, (ops GR32:$dst, f32mem:$src),
Evan Cheng8703be42006-04-04 19:12:30 +0000493 "cvttss2si {$src, $dst|$dst, $src}",
Evan Cheng069287d2006-05-16 07:21:53 +0000494 [(set GR32:$dst, (fp_to_sint (loadf32 addr:$src)))]>;
495def CVTTSD2SIrr: SDI<0x2C, MRMSrcReg, (ops GR32:$dst, FR64:$src),
Evan Cheng8703be42006-04-04 19:12:30 +0000496 "cvttsd2si {$src, $dst|$dst, $src}",
Evan Cheng069287d2006-05-16 07:21:53 +0000497 [(set GR32:$dst, (fp_to_sint FR64:$src))]>;
498def CVTTSD2SIrm: SDI<0x2C, MRMSrcMem, (ops GR32:$dst, f64mem:$src),
Evan Cheng8703be42006-04-04 19:12:30 +0000499 "cvttsd2si {$src, $dst|$dst, $src}",
Evan Cheng069287d2006-05-16 07:21:53 +0000500 [(set GR32:$dst, (fp_to_sint (loadf64 addr:$src)))]>;
Evan Chengc46349d2006-03-28 23:51:43 +0000501def CVTSD2SSrr: SDI<0x5A, MRMSrcReg, (ops FR32:$dst, FR64:$src),
Evan Cheng8703be42006-04-04 19:12:30 +0000502 "cvtsd2ss {$src, $dst|$dst, $src}",
503 [(set FR32:$dst, (fround FR64:$src))]>;
Evan Chengc46349d2006-03-28 23:51:43 +0000504def CVTSD2SSrm: SDI<0x5A, MRMSrcMem, (ops FR32:$dst, f64mem:$src),
Evan Cheng8703be42006-04-04 19:12:30 +0000505 "cvtsd2ss {$src, $dst|$dst, $src}",
506 [(set FR32:$dst, (fround (loadf64 addr:$src)))]>;
Evan Cheng069287d2006-05-16 07:21:53 +0000507def CVTSI2SSrr: SSI<0x2A, MRMSrcReg, (ops FR32:$dst, GR32:$src),
Evan Chengc46349d2006-03-28 23:51:43 +0000508 "cvtsi2ss {$src, $dst|$dst, $src}",
Evan Cheng069287d2006-05-16 07:21:53 +0000509 [(set FR32:$dst, (sint_to_fp GR32:$src))]>;
Evan Chengc46349d2006-03-28 23:51:43 +0000510def CVTSI2SSrm: SSI<0x2A, MRMSrcMem, (ops FR32:$dst, i32mem:$src),
Evan Cheng8703be42006-04-04 19:12:30 +0000511 "cvtsi2ss {$src, $dst|$dst, $src}",
512 [(set FR32:$dst, (sint_to_fp (loadi32 addr:$src)))]>;
Evan Cheng069287d2006-05-16 07:21:53 +0000513def CVTSI2SDrr: SDI<0x2A, MRMSrcReg, (ops FR64:$dst, GR32:$src),
Evan Cheng8703be42006-04-04 19:12:30 +0000514 "cvtsi2sd {$src, $dst|$dst, $src}",
Evan Cheng069287d2006-05-16 07:21:53 +0000515 [(set FR64:$dst, (sint_to_fp GR32:$src))]>;
Evan Chengc46349d2006-03-28 23:51:43 +0000516def CVTSI2SDrm: SDI<0x2A, MRMSrcMem, (ops FR64:$dst, i32mem:$src),
Evan Cheng8703be42006-04-04 19:12:30 +0000517 "cvtsi2sd {$src, $dst|$dst, $src}",
518 [(set FR64:$dst, (sint_to_fp (loadi32 addr:$src)))]>;
Evan Chengd2a6d542006-04-12 23:42:44 +0000519
Evan Chengc46349d2006-03-28 23:51:43 +0000520// SSE2 instructions with XS prefix
521def CVTSS2SDrr: I<0x5A, MRMSrcReg, (ops FR64:$dst, FR32:$src),
Evan Cheng8703be42006-04-04 19:12:30 +0000522 "cvtss2sd {$src, $dst|$dst, $src}",
523 [(set FR64:$dst, (fextend FR32:$src))]>, XS,
Evan Chengc46349d2006-03-28 23:51:43 +0000524 Requires<[HasSSE2]>;
525def CVTSS2SDrm: I<0x5A, MRMSrcMem, (ops FR64:$dst, f32mem:$src),
Evan Cheng8703be42006-04-04 19:12:30 +0000526 "cvtss2sd {$src, $dst|$dst, $src}",
Chris Lattnerbd04aa52006-05-05 21:35:18 +0000527 [(set FR64:$dst, (extload addr:$src, f32))]>, XS,
Evan Chengc46349d2006-03-28 23:51:43 +0000528 Requires<[HasSSE2]>;
529
Evan Chengd2a6d542006-04-12 23:42:44 +0000530// Match intrinsics which expect XMM operand(s).
Evan Cheng190717d2006-05-31 19:00:07 +0000531def Int_CVTSS2SIrr: SSI<0x2D, MRMSrcReg, (ops GR32:$dst, VR128:$src),
532 "cvtss2si {$src, $dst|$dst, $src}",
533 [(set GR32:$dst, (int_x86_sse_cvtss2si VR128:$src))]>;
534def Int_CVTSS2SIrm: SSI<0x2D, MRMSrcMem, (ops GR32:$dst, f32mem:$src),
535 "cvtss2si {$src, $dst|$dst, $src}",
536 [(set GR32:$dst, (int_x86_sse_cvtss2si
537 (loadv4f32 addr:$src)))]>;
538def Int_CVTSD2SIrr: SDI<0x2D, MRMSrcReg, (ops GR32:$dst, VR128:$src),
539 "cvtsd2si {$src, $dst|$dst, $src}",
540 [(set GR32:$dst, (int_x86_sse2_cvtsd2si VR128:$src))]>;
541def Int_CVTSD2SIrm: SDI<0x2D, MRMSrcMem, (ops GR32:$dst, f128mem:$src),
542 "cvtsd2si {$src, $dst|$dst, $src}",
543 [(set GR32:$dst, (int_x86_sse2_cvtsd2si
544 (loadv2f64 addr:$src)))]>;
Evan Chengd2a6d542006-04-12 23:42:44 +0000545
546// Aliases for intrinsics
Evan Cheng069287d2006-05-16 07:21:53 +0000547def Int_CVTTSS2SIrr: SSI<0x2C, MRMSrcReg, (ops GR32:$dst, VR128:$src),
Evan Chengd2a6d542006-04-12 23:42:44 +0000548 "cvttss2si {$src, $dst|$dst, $src}",
Evan Cheng069287d2006-05-16 07:21:53 +0000549 [(set GR32:$dst, (int_x86_sse_cvttss2si VR128:$src))]>;
550def Int_CVTTSS2SIrm: SSI<0x2C, MRMSrcMem, (ops GR32:$dst, f32mem:$src),
Evan Chengd2a6d542006-04-12 23:42:44 +0000551 "cvttss2si {$src, $dst|$dst, $src}",
Evan Cheng069287d2006-05-16 07:21:53 +0000552 [(set GR32:$dst, (int_x86_sse_cvttss2si
Evan Chengd2a6d542006-04-12 23:42:44 +0000553 (loadv4f32 addr:$src)))]>;
Evan Cheng069287d2006-05-16 07:21:53 +0000554def Int_CVTTSD2SIrr: SDI<0x2C, MRMSrcReg, (ops GR32:$dst, VR128:$src),
Evan Chengd03db7a2006-04-12 05:20:24 +0000555 "cvttsd2si {$src, $dst|$dst, $src}",
Evan Cheng069287d2006-05-16 07:21:53 +0000556 [(set GR32:$dst, (int_x86_sse2_cvttsd2si VR128:$src))]>;
557def Int_CVTTSD2SIrm: SDI<0x2C, MRMSrcMem, (ops GR32:$dst, f128mem:$src),
Evan Chengd03db7a2006-04-12 05:20:24 +0000558 "cvttsd2si {$src, $dst|$dst, $src}",
Evan Cheng069287d2006-05-16 07:21:53 +0000559 [(set GR32:$dst, (int_x86_sse2_cvttsd2si
Evan Cheng91b740d2006-04-12 17:12:36 +0000560 (loadv2f64 addr:$src)))]>;
Evan Chengd03db7a2006-04-12 05:20:24 +0000561
Evan Chengd2a6d542006-04-12 23:42:44 +0000562let isTwoAddress = 1 in {
563def Int_CVTSI2SSrr: SSI<0x2A, MRMSrcReg,
Evan Cheng069287d2006-05-16 07:21:53 +0000564 (ops VR128:$dst, VR128:$src1, GR32:$src2),
Evan Chengd2a6d542006-04-12 23:42:44 +0000565 "cvtsi2ss {$src2, $dst|$dst, $src2}",
566 [(set VR128:$dst, (int_x86_sse_cvtsi2ss VR128:$src1,
Evan Cheng069287d2006-05-16 07:21:53 +0000567 GR32:$src2))]>;
Evan Chengd2a6d542006-04-12 23:42:44 +0000568def Int_CVTSI2SSrm: SSI<0x2A, MRMSrcMem,
569 (ops VR128:$dst, VR128:$src1, i32mem:$src2),
570 "cvtsi2ss {$src2, $dst|$dst, $src2}",
571 [(set VR128:$dst, (int_x86_sse_cvtsi2ss VR128:$src1,
572 (loadi32 addr:$src2)))]>;
573}
Evan Chengd03db7a2006-04-12 05:20:24 +0000574
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000575// Comparison instructions
576let isTwoAddress = 1 in {
Evan Cheng470a6ad2006-02-22 02:26:30 +0000577def CMPSSrr : SSI<0xC2, MRMSrcReg,
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000578 (ops FR32:$dst, FR32:$src1, FR32:$src, SSECC:$cc),
Evan Cheng0876aa52006-03-30 06:21:22 +0000579 "cmp${cc}ss {$src, $dst|$dst, $src}",
580 []>;
Evan Cheng470a6ad2006-02-22 02:26:30 +0000581def CMPSSrm : SSI<0xC2, MRMSrcMem,
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000582 (ops FR32:$dst, FR32:$src1, f32mem:$src, SSECC:$cc),
Evan Cheng470a6ad2006-02-22 02:26:30 +0000583 "cmp${cc}ss {$src, $dst|$dst, $src}", []>;
584def CMPSDrr : SDI<0xC2, MRMSrcReg,
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000585 (ops FR64:$dst, FR64:$src1, FR64:$src, SSECC:$cc),
Evan Cheng470a6ad2006-02-22 02:26:30 +0000586 "cmp${cc}sd {$src, $dst|$dst, $src}", []>;
587def CMPSDrm : SDI<0xC2, MRMSrcMem,
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000588 (ops FR64:$dst, FR64:$src1, f64mem:$src, SSECC:$cc),
Evan Cheng470a6ad2006-02-22 02:26:30 +0000589 "cmp${cc}sd {$src, $dst|$dst, $src}", []>;
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000590}
591
Evan Cheng470a6ad2006-02-22 02:26:30 +0000592def UCOMISSrr: PSI<0x2E, MRMSrcReg, (ops FR32:$src1, FR32:$src2),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000593 "ucomiss {$src2, $src1|$src1, $src2}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000594 [(X86cmp FR32:$src1, FR32:$src2)]>;
595def UCOMISSrm: PSI<0x2E, MRMSrcMem, (ops FR32:$src1, f32mem:$src2),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000596 "ucomiss {$src2, $src1|$src1, $src2}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000597 [(X86cmp FR32:$src1, (loadf32 addr:$src2))]>;
598def UCOMISDrr: PDI<0x2E, MRMSrcReg, (ops FR64:$src1, FR64:$src2),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000599 "ucomisd {$src2, $src1|$src1, $src2}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000600 [(X86cmp FR64:$src1, FR64:$src2)]>;
601def UCOMISDrm: PDI<0x2E, MRMSrcMem, (ops FR64:$src1, f64mem:$src2),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000602 "ucomisd {$src2, $src1|$src1, $src2}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000603 [(X86cmp FR64:$src1, (loadf64 addr:$src2))]>;
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000604
Evan Cheng0876aa52006-03-30 06:21:22 +0000605// Aliases to match intrinsics which expect XMM operand(s).
606let isTwoAddress = 1 in {
607def Int_CMPSSrr : SSI<0xC2, MRMSrcReg,
608 (ops VR128:$dst, VR128:$src1, VR128:$src, SSECC:$cc),
609 "cmp${cc}ss {$src, $dst|$dst, $src}",
610 [(set VR128:$dst, (int_x86_sse_cmp_ss VR128:$src1,
611 VR128:$src, imm:$cc))]>;
612def Int_CMPSSrm : SSI<0xC2, MRMSrcMem,
613 (ops VR128:$dst, VR128:$src1, f32mem:$src, SSECC:$cc),
614 "cmp${cc}ss {$src, $dst|$dst, $src}",
615 [(set VR128:$dst, (int_x86_sse_cmp_ss VR128:$src1,
616 (load addr:$src), imm:$cc))]>;
617def Int_CMPSDrr : SDI<0xC2, MRMSrcReg,
618 (ops VR128:$dst, VR128:$src1, VR128:$src, SSECC:$cc),
619 "cmp${cc}sd {$src, $dst|$dst, $src}", []>;
620def Int_CMPSDrm : SDI<0xC2, MRMSrcMem,
621 (ops VR128:$dst, VR128:$src1, f64mem:$src, SSECC:$cc),
622 "cmp${cc}sd {$src, $dst|$dst, $src}", []>;
623}
624
Evan Cheng6be2c582006-04-05 23:38:46 +0000625def Int_UCOMISSrr: PSI<0x2E, MRMSrcReg, (ops VR128:$src1, VR128:$src2),
626 "ucomiss {$src2, $src1|$src1, $src2}",
627 [(X86ucomi (v4f32 VR128:$src1), VR128:$src2)]>;
628def Int_UCOMISSrm: PSI<0x2E, MRMSrcMem, (ops VR128:$src1, f128mem:$src2),
629 "ucomiss {$src2, $src1|$src1, $src2}",
630 [(X86ucomi (v4f32 VR128:$src1), (loadv4f32 addr:$src2))]>;
631def Int_UCOMISDrr: PDI<0x2E, MRMSrcReg, (ops VR128:$src1, VR128:$src2),
632 "ucomisd {$src2, $src1|$src1, $src2}",
633 [(X86ucomi (v2f64 VR128:$src1), (v2f64 VR128:$src2))]>;
634def Int_UCOMISDrm: PDI<0x2E, MRMSrcMem, (ops VR128:$src1, f128mem:$src2),
635 "ucomisd {$src2, $src1|$src1, $src2}",
636 [(X86ucomi (v2f64 VR128:$src1), (loadv2f64 addr:$src2))]>;
637
638def Int_COMISSrr: PSI<0x2F, MRMSrcReg, (ops VR128:$src1, VR128:$src2),
639 "comiss {$src2, $src1|$src1, $src2}",
640 [(X86comi (v4f32 VR128:$src1), VR128:$src2)]>;
641def Int_COMISSrm: PSI<0x2F, MRMSrcMem, (ops VR128:$src1, f128mem:$src2),
642 "comiss {$src2, $src1|$src1, $src2}",
643 [(X86comi (v4f32 VR128:$src1), (loadv4f32 addr:$src2))]>;
644def Int_COMISDrr: PDI<0x2F, MRMSrcReg, (ops VR128:$src1, VR128:$src2),
645 "comisd {$src2, $src1|$src1, $src2}",
646 [(X86comi (v2f64 VR128:$src1), (v2f64 VR128:$src2))]>;
647def Int_COMISDrm: PDI<0x2F, MRMSrcMem, (ops VR128:$src1, f128mem:$src2),
648 "comisd {$src2, $src1|$src1, $src2}",
649 [(X86comi (v2f64 VR128:$src1), (loadv2f64 addr:$src2))]>;
Evan Cheng0876aa52006-03-30 06:21:22 +0000650
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000651// Aliases of packed instructions for scalar use. These all have names that
652// start with 'Fs'.
653
654// Alias instructions that map fld0 to pxor for sse.
655// FIXME: remove when we can teach regalloc that xor reg, reg is ok.
656def FsFLD0SS : I<0xEF, MRMInitReg, (ops FR32:$dst),
657 "pxor $dst, $dst", [(set FR32:$dst, fp32imm0)]>,
658 Requires<[HasSSE1]>, TB, OpSize;
659def FsFLD0SD : I<0xEF, MRMInitReg, (ops FR64:$dst),
660 "pxor $dst, $dst", [(set FR64:$dst, fp64imm0)]>,
661 Requires<[HasSSE2]>, TB, OpSize;
662
663// Alias instructions to do FR32 / FR64 reg-to-reg copy using movaps / movapd.
664// Upper bits are disregarded.
Evan Cheng470a6ad2006-02-22 02:26:30 +0000665def FsMOVAPSrr : PSI<0x28, MRMSrcReg, (ops FR32:$dst, FR32:$src),
666 "movaps {$src, $dst|$dst, $src}", []>;
667def FsMOVAPDrr : PDI<0x28, MRMSrcReg, (ops FR64:$dst, FR64:$src),
668 "movapd {$src, $dst|$dst, $src}", []>;
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000669
670// Alias instructions to load FR32 / FR64 from f128mem using movaps / movapd.
671// Upper bits are disregarded.
Evan Cheng470a6ad2006-02-22 02:26:30 +0000672def FsMOVAPSrm : PSI<0x28, MRMSrcMem, (ops FR32:$dst, f128mem:$src),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000673 "movaps {$src, $dst|$dst, $src}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000674 [(set FR32:$dst, (X86loadpf32 addr:$src))]>;
675def FsMOVAPDrm : PDI<0x28, MRMSrcMem, (ops FR64:$dst, f128mem:$src),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000676 "movapd {$src, $dst|$dst, $src}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000677 [(set FR64:$dst, (X86loadpf64 addr:$src))]>;
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000678
679// Alias bitwise logical operations using SSE logical ops on packed FP values.
680let isTwoAddress = 1 in {
681let isCommutable = 1 in {
Evan Cheng470a6ad2006-02-22 02:26:30 +0000682def FsANDPSrr : PSI<0x54, MRMSrcReg, (ops FR32:$dst, FR32:$src1, FR32:$src2),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000683 "andps {$src2, $dst|$dst, $src2}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000684 [(set FR32:$dst, (X86fand FR32:$src1, FR32:$src2))]>;
685def FsANDPDrr : PDI<0x54, MRMSrcReg, (ops FR64:$dst, FR64:$src1, FR64:$src2),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000686 "andpd {$src2, $dst|$dst, $src2}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000687 [(set FR64:$dst, (X86fand FR64:$src1, FR64:$src2))]>;
688def FsORPSrr : PSI<0x56, MRMSrcReg, (ops FR32:$dst, FR32:$src1, FR32:$src2),
689 "orps {$src2, $dst|$dst, $src2}", []>;
690def FsORPDrr : PDI<0x56, MRMSrcReg, (ops FR64:$dst, FR64:$src1, FR64:$src2),
691 "orpd {$src2, $dst|$dst, $src2}", []>;
692def FsXORPSrr : PSI<0x57, MRMSrcReg, (ops FR32:$dst, FR32:$src1, FR32:$src2),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000693 "xorps {$src2, $dst|$dst, $src2}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000694 [(set FR32:$dst, (X86fxor FR32:$src1, FR32:$src2))]>;
695def FsXORPDrr : PDI<0x57, MRMSrcReg, (ops FR64:$dst, FR64:$src1, FR64:$src2),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000696 "xorpd {$src2, $dst|$dst, $src2}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000697 [(set FR64:$dst, (X86fxor FR64:$src1, FR64:$src2))]>;
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000698}
Evan Cheng470a6ad2006-02-22 02:26:30 +0000699def FsANDPSrm : PSI<0x54, MRMSrcMem, (ops FR32:$dst, FR32:$src1, f128mem:$src2),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000700 "andps {$src2, $dst|$dst, $src2}",
701 [(set FR32:$dst, (X86fand FR32:$src1,
Evan Cheng470a6ad2006-02-22 02:26:30 +0000702 (X86loadpf32 addr:$src2)))]>;
703def FsANDPDrm : PDI<0x54, MRMSrcMem, (ops FR64:$dst, FR64:$src1, f128mem:$src2),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000704 "andpd {$src2, $dst|$dst, $src2}",
705 [(set FR64:$dst, (X86fand FR64:$src1,
Evan Cheng470a6ad2006-02-22 02:26:30 +0000706 (X86loadpf64 addr:$src2)))]>;
707def FsORPSrm : PSI<0x56, MRMSrcMem, (ops FR32:$dst, FR32:$src1, f128mem:$src2),
708 "orps {$src2, $dst|$dst, $src2}", []>;
709def FsORPDrm : PDI<0x56, MRMSrcMem, (ops FR64:$dst, FR64:$src1, f128mem:$src2),
710 "orpd {$src2, $dst|$dst, $src2}", []>;
711def FsXORPSrm : PSI<0x57, MRMSrcMem, (ops FR32:$dst, FR32:$src1, f128mem:$src2),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000712 "xorps {$src2, $dst|$dst, $src2}",
713 [(set FR32:$dst, (X86fxor FR32:$src1,
Evan Cheng470a6ad2006-02-22 02:26:30 +0000714 (X86loadpf32 addr:$src2)))]>;
715def FsXORPDrm : PDI<0x57, MRMSrcMem, (ops FR64:$dst, FR64:$src1, f128mem:$src2),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000716 "xorpd {$src2, $dst|$dst, $src2}",
717 [(set FR64:$dst, (X86fxor FR64:$src1,
Evan Cheng470a6ad2006-02-22 02:26:30 +0000718 (X86loadpf64 addr:$src2)))]>;
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000719
Evan Cheng470a6ad2006-02-22 02:26:30 +0000720def FsANDNPSrr : PSI<0x55, MRMSrcReg, (ops FR32:$dst, FR32:$src1, FR32:$src2),
721 "andnps {$src2, $dst|$dst, $src2}", []>;
722def FsANDNPSrm : PSI<0x55, MRMSrcMem, (ops FR32:$dst, FR32:$src1, f128mem:$src2),
723 "andnps {$src2, $dst|$dst, $src2}", []>;
724def FsANDNPDrr : PDI<0x55, MRMSrcReg, (ops FR64:$dst, FR64:$src1, FR64:$src2),
725 "andnpd {$src2, $dst|$dst, $src2}", []>;
726def FsANDNPDrm : PDI<0x55, MRMSrcMem, (ops FR64:$dst, FR64:$src1, f128mem:$src2),
727 "andnpd {$src2, $dst|$dst, $src2}", []>;
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000728}
729
730//===----------------------------------------------------------------------===//
Evan Cheng9ab1ac52006-04-14 23:32:40 +0000731// SSE packed FP Instructions
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000732//===----------------------------------------------------------------------===//
733
Evan Chengc12e6c42006-03-19 09:38:54 +0000734// Some 'special' instructions
735def IMPLICIT_DEF_VR128 : I<0, Pseudo, (ops VR128:$dst),
736 "#IMPLICIT_DEF $dst",
737 [(set VR128:$dst, (v4f32 (undef)))]>,
738 Requires<[HasSSE1]>;
739
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000740// Move Instructions
Evan Cheng2246f842006-03-18 01:23:20 +0000741def MOVAPSrr : PSI<0x28, MRMSrcReg, (ops VR128:$dst, VR128:$src),
Evan Cheng470a6ad2006-02-22 02:26:30 +0000742 "movaps {$src, $dst|$dst, $src}", []>;
Evan Cheng2246f842006-03-18 01:23:20 +0000743def MOVAPSrm : PSI<0x28, MRMSrcMem, (ops VR128:$dst, f128mem:$src),
Evan Cheng470a6ad2006-02-22 02:26:30 +0000744 "movaps {$src, $dst|$dst, $src}",
Evan Cheng2246f842006-03-18 01:23:20 +0000745 [(set VR128:$dst, (loadv4f32 addr:$src))]>;
746def MOVAPDrr : PDI<0x28, MRMSrcReg, (ops VR128:$dst, VR128:$src),
Evan Cheng470a6ad2006-02-22 02:26:30 +0000747 "movapd {$src, $dst|$dst, $src}", []>;
Evan Cheng2246f842006-03-18 01:23:20 +0000748def MOVAPDrm : PDI<0x28, MRMSrcMem, (ops VR128:$dst, f128mem:$src),
Evan Cheng470a6ad2006-02-22 02:26:30 +0000749 "movapd {$src, $dst|$dst, $src}",
Evan Cheng2246f842006-03-18 01:23:20 +0000750 [(set VR128:$dst, (loadv2f64 addr:$src))]>;
Evan Chengffcb95b2006-02-21 19:13:53 +0000751
Evan Cheng2246f842006-03-18 01:23:20 +0000752def MOVAPSmr : PSI<0x29, MRMDestMem, (ops f128mem:$dst, VR128:$src),
Evan Cheng470a6ad2006-02-22 02:26:30 +0000753 "movaps {$src, $dst|$dst, $src}",
Evan Cheng2246f842006-03-18 01:23:20 +0000754 [(store (v4f32 VR128:$src), addr:$dst)]>;
755def MOVAPDmr : PDI<0x29, MRMDestMem, (ops f128mem:$dst, VR128:$src),
Evan Cheng470a6ad2006-02-22 02:26:30 +0000756 "movapd {$src, $dst|$dst, $src}",
Evan Cheng2246f842006-03-18 01:23:20 +0000757 [(store (v2f64 VR128:$src), addr:$dst)]>;
Evan Cheng470a6ad2006-02-22 02:26:30 +0000758
Evan Cheng2246f842006-03-18 01:23:20 +0000759def MOVUPSrr : PSI<0x10, MRMSrcReg, (ops VR128:$dst, VR128:$src),
Evan Cheng470a6ad2006-02-22 02:26:30 +0000760 "movups {$src, $dst|$dst, $src}", []>;
Evan Chengd8e82232006-04-16 07:02:22 +0000761def MOVUPSrm : PSI<0x10, MRMSrcMem, (ops VR128:$dst, f128mem:$src),
Evan Chengaa9fb8c2006-04-10 21:11:06 +0000762 "movups {$src, $dst|$dst, $src}",
763 [(set VR128:$dst, (int_x86_sse_loadu_ps addr:$src))]>;
Evan Chengd8e82232006-04-16 07:02:22 +0000764def MOVUPSmr : PSI<0x11, MRMDestMem, (ops f128mem:$dst, VR128:$src),
Evan Chengaa9fb8c2006-04-10 21:11:06 +0000765 "movups {$src, $dst|$dst, $src}",
766 [(int_x86_sse_storeu_ps addr:$dst, VR128:$src)]>;
Evan Cheng2246f842006-03-18 01:23:20 +0000767def MOVUPDrr : PDI<0x10, MRMSrcReg, (ops VR128:$dst, VR128:$src),
Evan Cheng470a6ad2006-02-22 02:26:30 +0000768 "movupd {$src, $dst|$dst, $src}", []>;
Evan Cheng2246f842006-03-18 01:23:20 +0000769def MOVUPDrm : PDI<0x10, MRMSrcMem, (ops VR128:$dst, f128mem:$src),
Evan Chengaa9fb8c2006-04-10 21:11:06 +0000770 "movupd {$src, $dst|$dst, $src}",
771 [(set VR128:$dst, (int_x86_sse2_loadu_pd addr:$src))]>;
Evan Cheng2246f842006-03-18 01:23:20 +0000772def MOVUPDmr : PDI<0x11, MRMDestMem, (ops f128mem:$dst, VR128:$src),
Evan Chengaa9fb8c2006-04-10 21:11:06 +0000773 "movupd {$src, $dst|$dst, $src}",
774 [(int_x86_sse2_storeu_pd addr:$dst, VR128:$src)]>;
Evan Cheng470a6ad2006-02-22 02:26:30 +0000775
Evan Cheng4fcb9222006-03-28 02:43:26 +0000776let isTwoAddress = 1 in {
Evan Chengfd111b52006-04-19 21:15:24 +0000777let AddedComplexity = 20 in {
Evan Cheng9bbfd4f2006-03-28 07:01:28 +0000778def MOVLPSrm : PSI<0x12, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f64mem:$src2),
Evan Cheng5ced1d82006-04-06 23:23:56 +0000779 "movlps {$src2, $dst|$dst, $src2}",
780 [(set VR128:$dst,
781 (v4f32 (vector_shuffle VR128:$src1,
782 (bc_v4f32 (v2f64 (scalar_to_vector (loadf64 addr:$src2)))),
Evan Chengf66a0942006-04-19 18:20:17 +0000783 MOVLP_shuffle_mask)))]>;
Evan Cheng9bbfd4f2006-03-28 07:01:28 +0000784def MOVLPDrm : PDI<0x12, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f64mem:$src2),
Evan Cheng5ced1d82006-04-06 23:23:56 +0000785 "movlpd {$src2, $dst|$dst, $src2}",
786 [(set VR128:$dst,
787 (v2f64 (vector_shuffle VR128:$src1,
788 (scalar_to_vector (loadf64 addr:$src2)),
789 MOVLP_shuffle_mask)))]>;
Evan Cheng4fcb9222006-03-28 02:43:26 +0000790def MOVHPSrm : PSI<0x16, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f64mem:$src2),
Evan Cheng5ced1d82006-04-06 23:23:56 +0000791 "movhps {$src2, $dst|$dst, $src2}",
792 [(set VR128:$dst,
793 (v4f32 (vector_shuffle VR128:$src1,
794 (bc_v4f32 (v2f64 (scalar_to_vector (loadf64 addr:$src2)))),
Evan Chengf66a0942006-04-19 18:20:17 +0000795 MOVHP_shuffle_mask)))]>;
Evan Cheng4fcb9222006-03-28 02:43:26 +0000796def MOVHPDrm : PDI<0x16, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f64mem:$src2),
797 "movhpd {$src2, $dst|$dst, $src2}",
798 [(set VR128:$dst,
799 (v2f64 (vector_shuffle VR128:$src1,
800 (scalar_to_vector (loadf64 addr:$src2)),
Evan Cheng5ced1d82006-04-06 23:23:56 +0000801 MOVHP_shuffle_mask)))]>;
Evan Cheng2dadaea2006-04-19 20:37:34 +0000802} // AddedComplexity
Evan Cheng4fcb9222006-03-28 02:43:26 +0000803}
804
Evan Cheng9bbfd4f2006-03-28 07:01:28 +0000805def MOVLPSmr : PSI<0x13, MRMDestMem, (ops f64mem:$dst, VR128:$src),
Evan Cheng664ade72006-04-07 21:20:58 +0000806 "movlps {$src, $dst|$dst, $src}",
807 [(store (f64 (vector_extract (bc_v2f64 (v4f32 VR128:$src)),
Evan Cheng015188f2006-06-15 08:14:54 +0000808 (iPTR 0))), addr:$dst)]>;
Evan Cheng9bbfd4f2006-03-28 07:01:28 +0000809def MOVLPDmr : PDI<0x13, MRMDestMem, (ops f64mem:$dst, VR128:$src),
Evan Cheng20e3ed12006-04-03 22:30:54 +0000810 "movlpd {$src, $dst|$dst, $src}",
811 [(store (f64 (vector_extract (v2f64 VR128:$src),
Evan Cheng015188f2006-06-15 08:14:54 +0000812 (iPTR 0))), addr:$dst)]>;
Evan Cheng9bbfd4f2006-03-28 07:01:28 +0000813
Evan Cheng664ade72006-04-07 21:20:58 +0000814// v2f64 extract element 1 is always custom lowered to unpack high to low
815// and extract element 0 so the non-store version isn't too horrible.
Evan Cheng2246f842006-03-18 01:23:20 +0000816def MOVHPSmr : PSI<0x17, MRMDestMem, (ops f64mem:$dst, VR128:$src),
Evan Cheng664ade72006-04-07 21:20:58 +0000817 "movhps {$src, $dst|$dst, $src}",
818 [(store (f64 (vector_extract
819 (v2f64 (vector_shuffle
820 (bc_v2f64 (v4f32 VR128:$src)), (undef),
Evan Cheng015188f2006-06-15 08:14:54 +0000821 UNPCKH_shuffle_mask)), (iPTR 0))),
Evan Cheng664ade72006-04-07 21:20:58 +0000822 addr:$dst)]>;
Evan Cheng2246f842006-03-18 01:23:20 +0000823def MOVHPDmr : PDI<0x17, MRMDestMem, (ops f64mem:$dst, VR128:$src),
Evan Cheng20e3ed12006-04-03 22:30:54 +0000824 "movhpd {$src, $dst|$dst, $src}",
825 [(store (f64 (vector_extract
826 (v2f64 (vector_shuffle VR128:$src, (undef),
Evan Cheng015188f2006-06-15 08:14:54 +0000827 UNPCKH_shuffle_mask)), (iPTR 0))),
Evan Cheng20e3ed12006-04-03 22:30:54 +0000828 addr:$dst)]>;
Evan Cheng470a6ad2006-02-22 02:26:30 +0000829
Evan Cheng14aed5e2006-03-24 01:18:28 +0000830let isTwoAddress = 1 in {
Evan Chengfd111b52006-04-19 21:15:24 +0000831let AddedComplexity = 20 in {
Evan Cheng14aed5e2006-03-24 01:18:28 +0000832def MOVLHPSrr : PSI<0x16, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
Evan Cheng4fcb9222006-03-28 02:43:26 +0000833 "movlhps {$src2, $dst|$dst, $src2}",
834 [(set VR128:$dst,
Evan Cheng2064a2b2006-03-28 06:50:32 +0000835 (v4f32 (vector_shuffle VR128:$src1, VR128:$src2,
Evan Cheng2dadaea2006-04-19 20:37:34 +0000836 MOVHP_shuffle_mask)))]>;
Evan Cheng2c0dbd02006-03-24 02:58:06 +0000837
Evan Cheng14aed5e2006-03-24 01:18:28 +0000838def MOVHLPSrr : PSI<0x12, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
Evan Chengbe296ac2006-03-28 06:53:49 +0000839 "movhlps {$src2, $dst|$dst, $src2}",
Evan Cheng4fcb9222006-03-28 02:43:26 +0000840 [(set VR128:$dst,
Evan Cheng2064a2b2006-03-28 06:50:32 +0000841 (v4f32 (vector_shuffle VR128:$src1, VR128:$src2,
Evan Cheng4fcb9222006-03-28 02:43:26 +0000842 MOVHLPS_shuffle_mask)))]>;
Evan Cheng2dadaea2006-04-19 20:37:34 +0000843} // AddedComplexity
Evan Cheng14aed5e2006-03-24 01:18:28 +0000844}
Evan Cheng470a6ad2006-02-22 02:26:30 +0000845
Evan Chengd9539472006-04-14 21:59:03 +0000846def MOVSHDUPrr : S3SI<0x16, MRMSrcReg, (ops VR128:$dst, VR128:$src),
847 "movshdup {$src, $dst|$dst, $src}",
848 [(set VR128:$dst, (v4f32 (vector_shuffle
849 VR128:$src, (undef),
850 MOVSHDUP_shuffle_mask)))]>;
Evan Cheng06aef152006-04-16 18:11:28 +0000851def MOVSHDUPrm : S3SI<0x16, MRMSrcMem, (ops VR128:$dst, f128mem:$src),
Evan Chengd9539472006-04-14 21:59:03 +0000852 "movshdup {$src, $dst|$dst, $src}",
853 [(set VR128:$dst, (v4f32 (vector_shuffle
854 (loadv4f32 addr:$src), (undef),
855 MOVSHDUP_shuffle_mask)))]>;
856
857def MOVSLDUPrr : S3SI<0x12, MRMSrcReg, (ops VR128:$dst, VR128:$src),
858 "movsldup {$src, $dst|$dst, $src}",
859 [(set VR128:$dst, (v4f32 (vector_shuffle
860 VR128:$src, (undef),
861 MOVSLDUP_shuffle_mask)))]>;
Evan Cheng06aef152006-04-16 18:11:28 +0000862def MOVSLDUPrm : S3SI<0x12, MRMSrcMem, (ops VR128:$dst, f128mem:$src),
Evan Chengd9539472006-04-14 21:59:03 +0000863 "movsldup {$src, $dst|$dst, $src}",
864 [(set VR128:$dst, (v4f32 (vector_shuffle
865 (loadv4f32 addr:$src), (undef),
866 MOVSLDUP_shuffle_mask)))]>;
867
868def MOVDDUPrr : S3DI<0x12, MRMSrcReg, (ops VR128:$dst, VR128:$src),
869 "movddup {$src, $dst|$dst, $src}",
870 [(set VR128:$dst, (v2f64 (vector_shuffle
871 VR128:$src, (undef),
872 SSE_splat_v2_mask)))]>;
Evan Cheng06aef152006-04-16 18:11:28 +0000873def MOVDDUPrm : S3DI<0x12, MRMSrcMem, (ops VR128:$dst, f64mem:$src),
Evan Chengd9539472006-04-14 21:59:03 +0000874 "movddup {$src, $dst|$dst, $src}",
875 [(set VR128:$dst, (v2f64 (vector_shuffle
Evan Cheng06aef152006-04-16 18:11:28 +0000876 (scalar_to_vector (loadf64 addr:$src)),
877 (undef),
Evan Chengd9539472006-04-14 21:59:03 +0000878 SSE_splat_v2_mask)))]>;
879
Evan Cheng470a6ad2006-02-22 02:26:30 +0000880// SSE2 instructions without OpSize prefix
Evan Cheng190717d2006-05-31 19:00:07 +0000881def Int_CVTDQ2PSrr : I<0x5B, MRMSrcReg, (ops VR128:$dst, VR128:$src),
882 "cvtdq2ps {$src, $dst|$dst, $src}",
883 [(set VR128:$dst, (int_x86_sse2_cvtdq2ps VR128:$src))]>,
884 TB, Requires<[HasSSE2]>;
885def Int_CVTDQ2PSrm : I<0x5B, MRMSrcMem, (ops VR128:$dst, i128mem:$src),
886 "cvtdq2ps {$src, $dst|$dst, $src}",
887 [(set VR128:$dst, (int_x86_sse2_cvtdq2ps
888 (bc_v4i32 (loadv2i64 addr:$src))))]>,
889 TB, Requires<[HasSSE2]>;
Evan Cheng470a6ad2006-02-22 02:26:30 +0000890
891// SSE2 instructions with XS prefix
Evan Cheng190717d2006-05-31 19:00:07 +0000892def Int_CVTDQ2PDrr : I<0xE6, MRMSrcReg, (ops VR128:$dst, VR128:$src),
893 "cvtdq2pd {$src, $dst|$dst, $src}",
894 [(set VR128:$dst, (int_x86_sse2_cvtdq2pd VR128:$src))]>,
895 XS, Requires<[HasSSE2]>;
896def Int_CVTDQ2PDrm : I<0xE6, MRMSrcMem, (ops VR128:$dst, i64mem:$src),
897 "cvtdq2pd {$src, $dst|$dst, $src}",
898 [(set VR128:$dst, (int_x86_sse2_cvtdq2pd
899 (bc_v4i32 (loadv2i64 addr:$src))))]>,
900 XS, Requires<[HasSSE2]>;
Evan Cheng470a6ad2006-02-22 02:26:30 +0000901
Evan Cheng190717d2006-05-31 19:00:07 +0000902def Int_CVTPS2DQrr : PDI<0x5B, MRMSrcReg, (ops VR128:$dst, VR128:$src),
903 "cvtps2dq {$src, $dst|$dst, $src}",
904 [(set VR128:$dst, (int_x86_sse2_cvtps2dq VR128:$src))]>;
905def Int_CVTPS2DQrm : PDI<0x5B, MRMSrcMem, (ops VR128:$dst, f128mem:$src),
906 "cvtps2dq {$src, $dst|$dst, $src}",
907 [(set VR128:$dst, (int_x86_sse2_cvtps2dq
908 (loadv4f32 addr:$src)))]>;
Evan Chengd03db7a2006-04-12 05:20:24 +0000909// SSE2 packed instructions with XS prefix
Evan Cheng190717d2006-05-31 19:00:07 +0000910def Int_CVTTPS2DQrr : I<0x5B, MRMSrcReg, (ops VR128:$dst, VR128:$src),
911 "cvttps2dq {$src, $dst|$dst, $src}",
912 [(set VR128:$dst, (int_x86_sse2_cvttps2dq VR128:$src))]>,
913 XS, Requires<[HasSSE2]>;
914def Int_CVTTPS2DQrm : I<0x5B, MRMSrcMem, (ops VR128:$dst, f128mem:$src),
915 "cvttps2dq {$src, $dst|$dst, $src}",
916 [(set VR128:$dst, (int_x86_sse2_cvttps2dq
917 (loadv4f32 addr:$src)))]>,
918 XS, Requires<[HasSSE2]>;
Evan Chengd03db7a2006-04-12 05:20:24 +0000919
Evan Cheng470a6ad2006-02-22 02:26:30 +0000920// SSE2 packed instructions with XD prefix
Evan Cheng190717d2006-05-31 19:00:07 +0000921def Int_CVTPD2DQrr : I<0xE6, MRMSrcReg, (ops VR128:$dst, VR128:$src),
922 "cvtpd2dq {$src, $dst|$dst, $src}",
923 [(set VR128:$dst, (int_x86_sse2_cvtpd2dq VR128:$src))]>,
924 XD, Requires<[HasSSE2]>;
925def Int_CVTPD2DQrm : I<0xE6, MRMSrcMem, (ops VR128:$dst, f128mem:$src),
926 "cvtpd2dq {$src, $dst|$dst, $src}",
927 [(set VR128:$dst, (int_x86_sse2_cvtpd2dq
928 (loadv2f64 addr:$src)))]>,
929 XD, Requires<[HasSSE2]>;
930def Int_CVTTPD2DQrr : PDI<0xE6, MRMSrcReg, (ops VR128:$dst, VR128:$src),
931 "cvttpd2dq {$src, $dst|$dst, $src}",
932 [(set VR128:$dst, (int_x86_sse2_cvttpd2dq VR128:$src))]>;
933def Int_CVTTPD2DQrm : PDI<0xE6, MRMSrcMem, (ops VR128:$dst, f128mem:$src),
934 "cvttpd2dq {$src, $dst|$dst, $src}",
935 [(set VR128:$dst, (int_x86_sse2_cvttpd2dq
936 (loadv2f64 addr:$src)))]>;
Evan Cheng470a6ad2006-02-22 02:26:30 +0000937
938// SSE2 instructions without OpSize prefix
Evan Cheng190717d2006-05-31 19:00:07 +0000939def Int_CVTPS2PDrr : I<0x5A, MRMSrcReg, (ops VR128:$dst, VR128:$src),
940 "cvtps2pd {$src, $dst|$dst, $src}",
941 [(set VR128:$dst, (int_x86_sse2_cvtps2pd VR128:$src))]>,
942 TB, Requires<[HasSSE2]>;
943def Int_CVTPS2PDrm : I<0x5A, MRMSrcReg, (ops VR128:$dst, f64mem:$src),
944 "cvtps2pd {$src, $dst|$dst, $src}",
945 [(set VR128:$dst, (int_x86_sse2_cvtps2pd
946 (loadv4f32 addr:$src)))]>,
947 TB, Requires<[HasSSE2]>;
Evan Cheng470a6ad2006-02-22 02:26:30 +0000948
Evan Cheng190717d2006-05-31 19:00:07 +0000949def Int_CVTPD2PSrr : PDI<0x5A, MRMSrcReg, (ops VR128:$dst, VR128:$src),
950 "cvtpd2ps {$src, $dst|$dst, $src}",
951 [(set VR128:$dst, (int_x86_sse2_cvtpd2ps VR128:$src))]>;
952def Int_CVTPD2PSrm : PDI<0x5A, MRMSrcReg, (ops VR128:$dst, f128mem:$src),
953 "cvtpd2ps {$src, $dst|$dst, $src}",
954 [(set VR128:$dst, (int_x86_sse2_cvtpd2ps
955 (loadv2f64 addr:$src)))]>;
Evan Cheng470a6ad2006-02-22 02:26:30 +0000956
Evan Chengd2a6d542006-04-12 23:42:44 +0000957// Match intrinsics which expect XMM operand(s).
958// Aliases for intrinsics
959let isTwoAddress = 1 in {
960def Int_CVTSI2SDrr: SDI<0x2A, MRMSrcReg,
Evan Cheng069287d2006-05-16 07:21:53 +0000961 (ops VR128:$dst, VR128:$src1, GR32:$src2),
Evan Chengd2a6d542006-04-12 23:42:44 +0000962 "cvtsi2sd {$src2, $dst|$dst, $src2}",
963 [(set VR128:$dst, (int_x86_sse2_cvtsi2sd VR128:$src1,
Evan Cheng069287d2006-05-16 07:21:53 +0000964 GR32:$src2))]>;
Evan Chengd2a6d542006-04-12 23:42:44 +0000965def Int_CVTSI2SDrm: SDI<0x2A, MRMSrcMem,
966 (ops VR128:$dst, VR128:$src1, i32mem:$src2),
967 "cvtsi2sd {$src2, $dst|$dst, $src2}",
968 [(set VR128:$dst, (int_x86_sse2_cvtsi2sd VR128:$src1,
969 (loadi32 addr:$src2)))]>;
970def Int_CVTSD2SSrr: SDI<0x5A, MRMSrcReg,
971 (ops VR128:$dst, VR128:$src1, VR128:$src2),
972 "cvtsd2ss {$src2, $dst|$dst, $src2}",
973 [(set VR128:$dst, (int_x86_sse2_cvtsd2ss VR128:$src1,
974 VR128:$src2))]>;
975def Int_CVTSD2SSrm: SDI<0x5A, MRMSrcMem,
976 (ops VR128:$dst, VR128:$src1, f64mem:$src2),
977 "cvtsd2ss {$src2, $dst|$dst, $src2}",
978 [(set VR128:$dst, (int_x86_sse2_cvtsd2ss VR128:$src1,
979 (loadv2f64 addr:$src2)))]>;
980def Int_CVTSS2SDrr: I<0x5A, MRMSrcReg,
981 (ops VR128:$dst, VR128:$src1, VR128:$src2),
982 "cvtss2sd {$src2, $dst|$dst, $src2}",
983 [(set VR128:$dst, (int_x86_sse2_cvtss2sd VR128:$src1,
984 VR128:$src2))]>, XS,
985 Requires<[HasSSE2]>;
986def Int_CVTSS2SDrm: I<0x5A, MRMSrcMem,
987 (ops VR128:$dst, VR128:$src1, f32mem:$src2),
988 "cvtss2sd {$src2, $dst|$dst, $src2}",
989 [(set VR128:$dst, (int_x86_sse2_cvtss2sd VR128:$src1,
990 (loadv4f32 addr:$src2)))]>, XS,
991 Requires<[HasSSE2]>;
992}
993
Evan Cheng470a6ad2006-02-22 02:26:30 +0000994// Arithmetic
995let isTwoAddress = 1 in {
996let isCommutable = 1 in {
Evan Cheng2246f842006-03-18 01:23:20 +0000997def ADDPSrr : PSI<0x58, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
Evan Cheng470a6ad2006-02-22 02:26:30 +0000998 "addps {$src2, $dst|$dst, $src2}",
Evan Cheng2246f842006-03-18 01:23:20 +0000999 [(set VR128:$dst, (v4f32 (fadd VR128:$src1, VR128:$src2)))]>;
1000def ADDPDrr : PDI<0x58, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
Evan Cheng470a6ad2006-02-22 02:26:30 +00001001 "addpd {$src2, $dst|$dst, $src2}",
Evan Cheng2246f842006-03-18 01:23:20 +00001002 [(set VR128:$dst, (v2f64 (fadd VR128:$src1, VR128:$src2)))]>;
1003def MULPSrr : PSI<0x59, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
Evan Cheng470a6ad2006-02-22 02:26:30 +00001004 "mulps {$src2, $dst|$dst, $src2}",
Evan Cheng2246f842006-03-18 01:23:20 +00001005 [(set VR128:$dst, (v4f32 (fmul VR128:$src1, VR128:$src2)))]>;
1006def MULPDrr : PDI<0x59, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
Evan Cheng470a6ad2006-02-22 02:26:30 +00001007 "mulpd {$src2, $dst|$dst, $src2}",
Evan Cheng2246f842006-03-18 01:23:20 +00001008 [(set VR128:$dst, (v2f64 (fmul VR128:$src1, VR128:$src2)))]>;
Evan Cheng470a6ad2006-02-22 02:26:30 +00001009}
1010
Evan Cheng2246f842006-03-18 01:23:20 +00001011def ADDPSrm : PSI<0x58, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f128mem:$src2),
Evan Cheng470a6ad2006-02-22 02:26:30 +00001012 "addps {$src2, $dst|$dst, $src2}",
Evan Cheng2246f842006-03-18 01:23:20 +00001013 [(set VR128:$dst, (v4f32 (fadd VR128:$src1,
1014 (load addr:$src2))))]>;
1015def ADDPDrm : PDI<0x58, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f128mem:$src2),
Evan Cheng470a6ad2006-02-22 02:26:30 +00001016 "addpd {$src2, $dst|$dst, $src2}",
Evan Cheng2246f842006-03-18 01:23:20 +00001017 [(set VR128:$dst, (v2f64 (fadd VR128:$src1,
1018 (load addr:$src2))))]>;
1019def MULPSrm : PSI<0x59, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f128mem:$src2),
Evan Cheng470a6ad2006-02-22 02:26:30 +00001020 "mulps {$src2, $dst|$dst, $src2}",
Evan Cheng2246f842006-03-18 01:23:20 +00001021 [(set VR128:$dst, (v4f32 (fmul VR128:$src1,
1022 (load addr:$src2))))]>;
1023def MULPDrm : PDI<0x59, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f128mem:$src2),
Evan Cheng470a6ad2006-02-22 02:26:30 +00001024 "mulpd {$src2, $dst|$dst, $src2}",
Evan Cheng2246f842006-03-18 01:23:20 +00001025 [(set VR128:$dst, (v2f64 (fmul VR128:$src1,
1026 (load addr:$src2))))]>;
Evan Cheng470a6ad2006-02-22 02:26:30 +00001027
Evan Cheng2246f842006-03-18 01:23:20 +00001028def DIVPSrr : PSI<0x5E, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1029 "divps {$src2, $dst|$dst, $src2}",
1030 [(set VR128:$dst, (v4f32 (fdiv VR128:$src1, VR128:$src2)))]>;
1031def DIVPSrm : PSI<0x5E, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f128mem:$src2),
1032 "divps {$src2, $dst|$dst, $src2}",
1033 [(set VR128:$dst, (v4f32 (fdiv VR128:$src1,
1034 (load addr:$src2))))]>;
1035def DIVPDrr : PDI<0x5E, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
Evan Cheng470a6ad2006-02-22 02:26:30 +00001036 "divpd {$src2, $dst|$dst, $src2}",
Evan Cheng2246f842006-03-18 01:23:20 +00001037 [(set VR128:$dst, (v2f64 (fdiv VR128:$src1, VR128:$src2)))]>;
1038def DIVPDrm : PDI<0x5E, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f128mem:$src2),
Evan Cheng470a6ad2006-02-22 02:26:30 +00001039 "divpd {$src2, $dst|$dst, $src2}",
Evan Cheng2246f842006-03-18 01:23:20 +00001040 [(set VR128:$dst, (v2f64 (fdiv VR128:$src1,
1041 (load addr:$src2))))]>;
Evan Cheng470a6ad2006-02-22 02:26:30 +00001042
Evan Cheng2246f842006-03-18 01:23:20 +00001043def SUBPSrr : PSI<0x5C, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1044 "subps {$src2, $dst|$dst, $src2}",
1045 [(set VR128:$dst, (v4f32 (fsub VR128:$src1, VR128:$src2)))]>;
1046def SUBPSrm : PSI<0x5C, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f128mem:$src2),
1047 "subps {$src2, $dst|$dst, $src2}",
1048 [(set VR128:$dst, (v4f32 (fsub VR128:$src1,
1049 (load addr:$src2))))]>;
1050def SUBPDrr : PDI<0x5C, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1051 "subpd {$src2, $dst|$dst, $src2}",
Evan Cheng2c0dbd02006-03-24 02:58:06 +00001052 [(set VR128:$dst, (v2f64 (fsub VR128:$src1, VR128:$src2)))]>;
Evan Cheng2246f842006-03-18 01:23:20 +00001053def SUBPDrm : PDI<0x5C, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f128mem:$src2),
1054 "subpd {$src2, $dst|$dst, $src2}",
Evan Cheng2c0dbd02006-03-24 02:58:06 +00001055 [(set VR128:$dst, (v2f64 (fsub VR128:$src1,
1056 (load addr:$src2))))]>;
Evan Chengd9539472006-04-14 21:59:03 +00001057
1058def ADDSUBPSrr : S3DI<0xD0, MRMSrcReg,
1059 (ops VR128:$dst, VR128:$src1, VR128:$src2),
1060 "addsubps {$src2, $dst|$dst, $src2}",
1061 [(set VR128:$dst, (int_x86_sse3_addsub_ps VR128:$src1,
1062 VR128:$src2))]>;
1063def ADDSUBPSrm : S3DI<0xD0, MRMSrcMem,
1064 (ops VR128:$dst, VR128:$src1, f128mem:$src2),
1065 "addsubps {$src2, $dst|$dst, $src2}",
1066 [(set VR128:$dst, (int_x86_sse3_addsub_ps VR128:$src1,
1067 (loadv4f32 addr:$src2)))]>;
1068def ADDSUBPDrr : S3I<0xD0, MRMSrcReg,
1069 (ops VR128:$dst, VR128:$src1, VR128:$src2),
1070 "addsubpd {$src2, $dst|$dst, $src2}",
1071 [(set VR128:$dst, (int_x86_sse3_addsub_pd VR128:$src1,
1072 VR128:$src2))]>;
1073def ADDSUBPDrm : S3I<0xD0, MRMSrcMem,
1074 (ops VR128:$dst, VR128:$src1, f128mem:$src2),
1075 "addsubpd {$src2, $dst|$dst, $src2}",
1076 [(set VR128:$dst, (int_x86_sse3_addsub_pd VR128:$src1,
1077 (loadv2f64 addr:$src2)))]>;
Evan Cheng470a6ad2006-02-22 02:26:30 +00001078}
1079
Evan Cheng8703be42006-04-04 19:12:30 +00001080def SQRTPSr : PS_Intr<0x51, "sqrtps {$src, $dst|$dst, $src}",
1081 int_x86_sse_sqrt_ps>;
1082def SQRTPSm : PS_Intm<0x51, "sqrtps {$src, $dst|$dst, $src}",
1083 int_x86_sse_sqrt_ps>;
1084def SQRTPDr : PD_Intr<0x51, "sqrtpd {$src, $dst|$dst, $src}",
1085 int_x86_sse2_sqrt_pd>;
1086def SQRTPDm : PD_Intm<0x51, "sqrtpd {$src, $dst|$dst, $src}",
1087 int_x86_sse2_sqrt_pd>;
Evan Cheng470a6ad2006-02-22 02:26:30 +00001088
Evan Cheng8703be42006-04-04 19:12:30 +00001089def RSQRTPSr : PS_Intr<0x52, "rsqrtps {$src, $dst|$dst, $src}",
1090 int_x86_sse_rsqrt_ps>;
1091def RSQRTPSm : PS_Intm<0x52, "rsqrtps {$src, $dst|$dst, $src}",
1092 int_x86_sse_rsqrt_ps>;
1093def RCPPSr : PS_Intr<0x53, "rcpps {$src, $dst|$dst, $src}",
1094 int_x86_sse_rcp_ps>;
1095def RCPPSm : PS_Intm<0x53, "rcpps {$src, $dst|$dst, $src}",
1096 int_x86_sse_rcp_ps>;
Evan Cheng470a6ad2006-02-22 02:26:30 +00001097
Evan Cheng97ac5fa2006-04-03 23:49:17 +00001098let isTwoAddress = 1 in {
Evan Chengb5e406a2006-05-30 23:47:30 +00001099let isCommutable = 1 in {
Evan Cheng97ac5fa2006-04-03 23:49:17 +00001100def MAXPSrr : PS_Intrr<0x5F, "maxps {$src2, $dst|$dst, $src2}",
1101 int_x86_sse_max_ps>;
Evan Cheng97ac5fa2006-04-03 23:49:17 +00001102def MAXPDrr : PD_Intrr<0x5F, "maxpd {$src2, $dst|$dst, $src2}",
1103 int_x86_sse2_max_pd>;
Evan Cheng97ac5fa2006-04-03 23:49:17 +00001104def MINPSrr : PS_Intrr<0x5D, "minps {$src2, $dst|$dst, $src2}",
1105 int_x86_sse_min_ps>;
Evan Cheng97ac5fa2006-04-03 23:49:17 +00001106def MINPDrr : PD_Intrr<0x5D, "minpd {$src2, $dst|$dst, $src2}",
1107 int_x86_sse2_min_pd>;
Evan Chengb5e406a2006-05-30 23:47:30 +00001108}
1109def MAXPSrm : PS_Intrm<0x5F, "maxps {$src2, $dst|$dst, $src2}",
1110 int_x86_sse_max_ps>;
1111def MAXPDrm : PD_Intrm<0x5F, "maxpd {$src2, $dst|$dst, $src2}",
1112 int_x86_sse2_max_pd>;
1113def MINPSrm : PS_Intrm<0x5D, "minps {$src2, $dst|$dst, $src2}",
1114 int_x86_sse_min_ps>;
Evan Cheng97ac5fa2006-04-03 23:49:17 +00001115def MINPDrm : PD_Intrm<0x5D, "minpd {$src2, $dst|$dst, $src2}",
1116 int_x86_sse2_min_pd>;
1117}
Evan Chengffcb95b2006-02-21 19:13:53 +00001118
1119// Logical
1120let isTwoAddress = 1 in {
1121let isCommutable = 1 in {
Evan Cheng2246f842006-03-18 01:23:20 +00001122def ANDPSrr : PSI<0x54, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1123 "andps {$src2, $dst|$dst, $src2}",
Evan Cheng2c3ae372006-04-12 21:21:57 +00001124 [(set VR128:$dst, (v2i64 (and VR128:$src1, VR128:$src2)))]>;
Evan Cheng2246f842006-03-18 01:23:20 +00001125def ANDPDrr : PDI<0x54, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
Evan Chengffcb95b2006-02-21 19:13:53 +00001126 "andpd {$src2, $dst|$dst, $src2}",
Evan Cheng5aa97b22006-03-29 18:47:40 +00001127 [(set VR128:$dst,
1128 (and (bc_v2i64 (v2f64 VR128:$src1)),
1129 (bc_v2i64 (v2f64 VR128:$src2))))]>;
Evan Cheng2246f842006-03-18 01:23:20 +00001130def ORPSrr : PSI<0x56, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1131 "orps {$src2, $dst|$dst, $src2}",
Evan Cheng2c3ae372006-04-12 21:21:57 +00001132 [(set VR128:$dst, (v2i64 (or VR128:$src1, VR128:$src2)))]>;
Evan Cheng2246f842006-03-18 01:23:20 +00001133def ORPDrr : PDI<0x56, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1134 "orpd {$src2, $dst|$dst, $src2}",
Evan Cheng5aa97b22006-03-29 18:47:40 +00001135 [(set VR128:$dst,
1136 (or (bc_v2i64 (v2f64 VR128:$src1)),
1137 (bc_v2i64 (v2f64 VR128:$src2))))]>;
Evan Cheng2246f842006-03-18 01:23:20 +00001138def XORPSrr : PSI<0x57, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1139 "xorps {$src2, $dst|$dst, $src2}",
Evan Cheng2c3ae372006-04-12 21:21:57 +00001140 [(set VR128:$dst, (v2i64 (xor VR128:$src1, VR128:$src2)))]>;
Evan Cheng2246f842006-03-18 01:23:20 +00001141def XORPDrr : PDI<0x57, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1142 "xorpd {$src2, $dst|$dst, $src2}",
Evan Cheng5aa97b22006-03-29 18:47:40 +00001143 [(set VR128:$dst,
1144 (xor (bc_v2i64 (v2f64 VR128:$src1)),
1145 (bc_v2i64 (v2f64 VR128:$src2))))]>;
Evan Chengffcb95b2006-02-21 19:13:53 +00001146}
Evan Cheng2246f842006-03-18 01:23:20 +00001147def ANDPSrm : PSI<0x54, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f128mem:$src2),
1148 "andps {$src2, $dst|$dst, $src2}",
Evan Cheng2c3ae372006-04-12 21:21:57 +00001149 [(set VR128:$dst, (and VR128:$src1,
1150 (bc_v2i64 (loadv4f32 addr:$src2))))]>;
Evan Cheng2246f842006-03-18 01:23:20 +00001151def ANDPDrm : PDI<0x54, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f128mem:$src2),
1152 "andpd {$src2, $dst|$dst, $src2}",
Evan Cheng5aa97b22006-03-29 18:47:40 +00001153 [(set VR128:$dst,
1154 (and (bc_v2i64 (v2f64 VR128:$src1)),
1155 (bc_v2i64 (loadv2f64 addr:$src2))))]>;
Evan Cheng2246f842006-03-18 01:23:20 +00001156def ORPSrm : PSI<0x56, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f128mem:$src2),
1157 "orps {$src2, $dst|$dst, $src2}",
Evan Cheng2c3ae372006-04-12 21:21:57 +00001158 [(set VR128:$dst, (or VR128:$src1,
1159 (bc_v2i64 (loadv4f32 addr:$src2))))]>;
Evan Cheng2246f842006-03-18 01:23:20 +00001160def ORPDrm : PDI<0x56, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f128mem:$src2),
1161 "orpd {$src2, $dst|$dst, $src2}",
Evan Cheng5aa97b22006-03-29 18:47:40 +00001162 [(set VR128:$dst,
1163 (or (bc_v2i64 (v2f64 VR128:$src1)),
1164 (bc_v2i64 (loadv2f64 addr:$src2))))]>;
Evan Cheng2246f842006-03-18 01:23:20 +00001165def XORPSrm : PSI<0x57, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f128mem:$src2),
1166 "xorps {$src2, $dst|$dst, $src2}",
Evan Cheng2c3ae372006-04-12 21:21:57 +00001167 [(set VR128:$dst, (xor VR128:$src1,
1168 (bc_v2i64 (loadv4f32 addr:$src2))))]>;
Evan Cheng2246f842006-03-18 01:23:20 +00001169def XORPDrm : PDI<0x57, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f128mem:$src2),
1170 "xorpd {$src2, $dst|$dst, $src2}",
Evan Cheng5aa97b22006-03-29 18:47:40 +00001171 [(set VR128:$dst,
1172 (xor (bc_v2i64 (v2f64 VR128:$src1)),
1173 (bc_v2i64 (loadv2f64 addr:$src2))))]>;
Evan Cheng2246f842006-03-18 01:23:20 +00001174def ANDNPSrr : PSI<0x55, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1175 "andnps {$src2, $dst|$dst, $src2}",
Evan Cheng2c3ae372006-04-12 21:21:57 +00001176 [(set VR128:$dst, (v2i64 (and (xor VR128:$src1,
1177 (bc_v2i64 (v4i32 immAllOnesV))),
1178 VR128:$src2)))]>;
Evan Cheng5aa97b22006-03-29 18:47:40 +00001179def ANDNPSrm : PSI<0x55, MRMSrcMem, (ops VR128:$dst, VR128:$src1,f128mem:$src2),
Evan Cheng2246f842006-03-18 01:23:20 +00001180 "andnps {$src2, $dst|$dst, $src2}",
Evan Cheng2c3ae372006-04-12 21:21:57 +00001181 [(set VR128:$dst, (v2i64 (and (xor VR128:$src1,
1182 (bc_v2i64 (v4i32 immAllOnesV))),
1183 (bc_v2i64 (loadv4f32 addr:$src2)))))]>;
Evan Cheng2246f842006-03-18 01:23:20 +00001184def ANDNPDrr : PDI<0x55, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1185 "andnpd {$src2, $dst|$dst, $src2}",
Evan Cheng5aa97b22006-03-29 18:47:40 +00001186 [(set VR128:$dst,
1187 (and (vnot (bc_v2i64 (v2f64 VR128:$src1))),
1188 (bc_v2i64 (v2f64 VR128:$src2))))]>;
1189def ANDNPDrm : PDI<0x55, MRMSrcMem, (ops VR128:$dst, VR128:$src1,f128mem:$src2),
Evan Cheng2246f842006-03-18 01:23:20 +00001190 "andnpd {$src2, $dst|$dst, $src2}",
Evan Cheng5aa97b22006-03-29 18:47:40 +00001191 [(set VR128:$dst,
1192 (and (vnot (bc_v2i64 (v2f64 VR128:$src1))),
1193 (bc_v2i64 (loadv2f64 addr:$src2))))]>;
Evan Chengffcb95b2006-02-21 19:13:53 +00001194}
Evan Chengbf156d12006-02-21 19:26:52 +00001195
Evan Cheng470a6ad2006-02-22 02:26:30 +00001196let isTwoAddress = 1 in {
Evan Cheng7b7bd572006-04-18 21:29:50 +00001197def CMPPSrri : PSIi8<0xC2, MRMSrcReg,
Evan Cheng21760462006-04-04 03:04:07 +00001198 (ops VR128:$dst, VR128:$src1, VR128:$src, SSECC:$cc),
1199 "cmp${cc}ps {$src, $dst|$dst, $src}",
1200 [(set VR128:$dst, (int_x86_sse_cmp_ps VR128:$src1,
1201 VR128:$src, imm:$cc))]>;
Evan Cheng7b7bd572006-04-18 21:29:50 +00001202def CMPPSrmi : PSIi8<0xC2, MRMSrcMem,
Evan Cheng21760462006-04-04 03:04:07 +00001203 (ops VR128:$dst, VR128:$src1, f128mem:$src, SSECC:$cc),
1204 "cmp${cc}ps {$src, $dst|$dst, $src}",
1205 [(set VR128:$dst, (int_x86_sse_cmp_ps VR128:$src1,
1206 (load addr:$src), imm:$cc))]>;
Evan Cheng7b7bd572006-04-18 21:29:50 +00001207def CMPPDrri : PDIi8<0xC2, MRMSrcReg,
Evan Cheng21760462006-04-04 03:04:07 +00001208 (ops VR128:$dst, VR128:$src1, VR128:$src, SSECC:$cc),
Evan Chengbb5c43e2006-04-14 01:39:53 +00001209 "cmp${cc}pd {$src, $dst|$dst, $src}",
1210 [(set VR128:$dst, (int_x86_sse2_cmp_pd VR128:$src1,
1211 VR128:$src, imm:$cc))]>;
Evan Cheng7b7bd572006-04-18 21:29:50 +00001212def CMPPDrmi : PDIi8<0xC2, MRMSrcMem,
Evan Cheng21760462006-04-04 03:04:07 +00001213 (ops VR128:$dst, VR128:$src1, f128mem:$src, SSECC:$cc),
Evan Chengbb5c43e2006-04-14 01:39:53 +00001214 "cmp${cc}pd {$src, $dst|$dst, $src}",
1215 [(set VR128:$dst, (int_x86_sse2_cmp_pd VR128:$src1,
1216 (load addr:$src), imm:$cc))]>;
Evan Cheng470a6ad2006-02-22 02:26:30 +00001217}
1218
1219// Shuffle and unpack instructions
Evan Cheng0cea6d22006-03-22 20:08:18 +00001220let isTwoAddress = 1 in {
Evan Cheng55371732006-07-25 20:25:40 +00001221let isConvertibleToThreeAddress = 1 in // Convert to pshufd
Evan Chengb7a5c522006-04-18 21:55:35 +00001222def SHUFPSrri : PSIi8<0xC6, MRMSrcReg,
Evan Cheng0038e592006-03-28 00:39:58 +00001223 (ops VR128:$dst, VR128:$src1, VR128:$src2, i32i8imm:$src3),
Evan Cheng14aed5e2006-03-24 01:18:28 +00001224 "shufps {$src3, $src2, $dst|$dst, $src2, $src3}",
Evan Cheng4f563382006-03-29 01:30:51 +00001225 [(set VR128:$dst, (v4f32 (vector_shuffle
1226 VR128:$src1, VR128:$src2,
1227 SHUFP_shuffle_mask:$src3)))]>;
Evan Chengb7a5c522006-04-18 21:55:35 +00001228def SHUFPSrmi : PSIi8<0xC6, MRMSrcMem,
Evan Cheng0038e592006-03-28 00:39:58 +00001229 (ops VR128:$dst, VR128:$src1, f128mem:$src2, i32i8imm:$src3),
1230 "shufps {$src3, $src2, $dst|$dst, $src2, $src3}",
Evan Cheng4f563382006-03-29 01:30:51 +00001231 [(set VR128:$dst, (v4f32 (vector_shuffle
1232 VR128:$src1, (load addr:$src2),
1233 SHUFP_shuffle_mask:$src3)))]>;
Evan Chengb7a5c522006-04-18 21:55:35 +00001234def SHUFPDrri : PDIi8<0xC6, MRMSrcReg,
Evan Cheng2da953f2006-03-22 07:10:28 +00001235 (ops VR128:$dst, VR128:$src1, VR128:$src2, i8imm:$src3),
Evan Cheng14aed5e2006-03-24 01:18:28 +00001236 "shufpd {$src3, $src2, $dst|$dst, $src2, $src3}",
Evan Cheng4f563382006-03-29 01:30:51 +00001237 [(set VR128:$dst, (v2f64 (vector_shuffle
1238 VR128:$src1, VR128:$src2,
1239 SHUFP_shuffle_mask:$src3)))]>;
Evan Chengb7a5c522006-04-18 21:55:35 +00001240def SHUFPDrmi : PDIi8<0xC6, MRMSrcMem,
Evan Cheng2da953f2006-03-22 07:10:28 +00001241 (ops VR128:$dst, VR128:$src1, f128mem:$src2, i8imm:$src3),
Evan Cheng0038e592006-03-28 00:39:58 +00001242 "shufpd {$src3, $src2, $dst|$dst, $src2, $src3}",
Evan Cheng4f563382006-03-29 01:30:51 +00001243 [(set VR128:$dst, (v2f64 (vector_shuffle
1244 VR128:$src1, (load addr:$src2),
1245 SHUFP_shuffle_mask:$src3)))]>;
Evan Cheng470a6ad2006-02-22 02:26:30 +00001246
Evan Chengfd111b52006-04-19 21:15:24 +00001247let AddedComplexity = 10 in {
Evan Cheng470a6ad2006-02-22 02:26:30 +00001248def UNPCKHPSrr : PSI<0x15, MRMSrcReg,
Evan Cheng2246f842006-03-18 01:23:20 +00001249 (ops VR128:$dst, VR128:$src1, VR128:$src2),
Evan Cheng4fcb9222006-03-28 02:43:26 +00001250 "unpckhps {$src2, $dst|$dst, $src2}",
Evan Cheng4f563382006-03-29 01:30:51 +00001251 [(set VR128:$dst, (v4f32 (vector_shuffle
1252 VR128:$src1, VR128:$src2,
1253 UNPCKH_shuffle_mask)))]>;
Evan Cheng470a6ad2006-02-22 02:26:30 +00001254def UNPCKHPSrm : PSI<0x15, MRMSrcMem,
Evan Cheng2246f842006-03-18 01:23:20 +00001255 (ops VR128:$dst, VR128:$src1, f128mem:$src2),
Evan Cheng4fcb9222006-03-28 02:43:26 +00001256 "unpckhps {$src2, $dst|$dst, $src2}",
Evan Cheng4f563382006-03-29 01:30:51 +00001257 [(set VR128:$dst, (v4f32 (vector_shuffle
1258 VR128:$src1, (load addr:$src2),
1259 UNPCKH_shuffle_mask)))]>;
Evan Cheng470a6ad2006-02-22 02:26:30 +00001260def UNPCKHPDrr : PDI<0x15, MRMSrcReg,
Evan Cheng2246f842006-03-18 01:23:20 +00001261 (ops VR128:$dst, VR128:$src1, VR128:$src2),
Evan Cheng4fcb9222006-03-28 02:43:26 +00001262 "unpckhpd {$src2, $dst|$dst, $src2}",
Evan Cheng4f563382006-03-29 01:30:51 +00001263 [(set VR128:$dst, (v2f64 (vector_shuffle
1264 VR128:$src1, VR128:$src2,
1265 UNPCKH_shuffle_mask)))]>;
Evan Cheng470a6ad2006-02-22 02:26:30 +00001266def UNPCKHPDrm : PDI<0x15, MRMSrcMem,
Evan Cheng2246f842006-03-18 01:23:20 +00001267 (ops VR128:$dst, VR128:$src1, f128mem:$src2),
Evan Cheng4fcb9222006-03-28 02:43:26 +00001268 "unpckhpd {$src2, $dst|$dst, $src2}",
Evan Cheng4f563382006-03-29 01:30:51 +00001269 [(set VR128:$dst, (v2f64 (vector_shuffle
1270 VR128:$src1, (load addr:$src2),
1271 UNPCKH_shuffle_mask)))]>;
Evan Cheng4fcb9222006-03-28 02:43:26 +00001272
Evan Cheng470a6ad2006-02-22 02:26:30 +00001273def UNPCKLPSrr : PSI<0x14, MRMSrcReg,
Evan Cheng2246f842006-03-18 01:23:20 +00001274 (ops VR128:$dst, VR128:$src1, VR128:$src2),
Evan Chengc60bd972006-03-25 09:37:23 +00001275 "unpcklps {$src2, $dst|$dst, $src2}",
Evan Cheng4f563382006-03-29 01:30:51 +00001276 [(set VR128:$dst, (v4f32 (vector_shuffle
1277 VR128:$src1, VR128:$src2,
1278 UNPCKL_shuffle_mask)))]>;
Evan Cheng470a6ad2006-02-22 02:26:30 +00001279def UNPCKLPSrm : PSI<0x14, MRMSrcMem,
Evan Cheng2246f842006-03-18 01:23:20 +00001280 (ops VR128:$dst, VR128:$src1, f128mem:$src2),
Evan Chengc60bd972006-03-25 09:37:23 +00001281 "unpcklps {$src2, $dst|$dst, $src2}",
Evan Cheng4f563382006-03-29 01:30:51 +00001282 [(set VR128:$dst, (v4f32 (vector_shuffle
1283 VR128:$src1, (load addr:$src2),
1284 UNPCKL_shuffle_mask)))]>;
Evan Cheng470a6ad2006-02-22 02:26:30 +00001285def UNPCKLPDrr : PDI<0x14, MRMSrcReg,
Evan Cheng2246f842006-03-18 01:23:20 +00001286 (ops VR128:$dst, VR128:$src1, VR128:$src2),
Evan Cheng4fcb9222006-03-28 02:43:26 +00001287 "unpcklpd {$src2, $dst|$dst, $src2}",
Evan Cheng4f563382006-03-29 01:30:51 +00001288 [(set VR128:$dst, (v2f64 (vector_shuffle
1289 VR128:$src1, VR128:$src2,
1290 UNPCKL_shuffle_mask)))]>;
Evan Cheng470a6ad2006-02-22 02:26:30 +00001291def UNPCKLPDrm : PDI<0x14, MRMSrcMem,
Evan Cheng2246f842006-03-18 01:23:20 +00001292 (ops VR128:$dst, VR128:$src1, f128mem:$src2),
Evan Cheng4fcb9222006-03-28 02:43:26 +00001293 "unpcklpd {$src2, $dst|$dst, $src2}",
Evan Cheng4f563382006-03-29 01:30:51 +00001294 [(set VR128:$dst, (v2f64 (vector_shuffle
1295 VR128:$src1, (load addr:$src2),
1296 UNPCKL_shuffle_mask)))]>;
Evan Chengfd111b52006-04-19 21:15:24 +00001297} // AddedComplexity
Evan Cheng2c0dbd02006-03-24 02:58:06 +00001298}
Evan Cheng470a6ad2006-02-22 02:26:30 +00001299
Evan Cheng4b1734f2006-03-31 21:29:33 +00001300// Horizontal ops
1301let isTwoAddress = 1 in {
Evan Chengd9539472006-04-14 21:59:03 +00001302def HADDPSrr : S3D_Intrr<0x7C, "haddps {$src2, $dst|$dst, $src2}",
Evan Cheng4b1734f2006-03-31 21:29:33 +00001303 int_x86_sse3_hadd_ps>;
Evan Chengd9539472006-04-14 21:59:03 +00001304def HADDPSrm : S3D_Intrm<0x7C, "haddps {$src2, $dst|$dst, $src2}",
Evan Cheng4b1734f2006-03-31 21:29:33 +00001305 int_x86_sse3_hadd_ps>;
Evan Chengd9539472006-04-14 21:59:03 +00001306def HADDPDrr : S3_Intrr<0x7C, "haddpd {$src2, $dst|$dst, $src2}",
Evan Cheng4b1734f2006-03-31 21:29:33 +00001307 int_x86_sse3_hadd_pd>;
Evan Chengd9539472006-04-14 21:59:03 +00001308def HADDPDrm : S3_Intrm<0x7C, "haddpd {$src2, $dst|$dst, $src2}",
Evan Cheng4b1734f2006-03-31 21:29:33 +00001309 int_x86_sse3_hadd_pd>;
Evan Cheng7076e2d2006-04-15 05:52:42 +00001310def HSUBPSrr : S3D_Intrr<0x7D, "hsubps {$src2, $dst|$dst, $src2}",
Evan Cheng4b1734f2006-03-31 21:29:33 +00001311 int_x86_sse3_hsub_ps>;
Evan Cheng7076e2d2006-04-15 05:52:42 +00001312def HSUBPSrm : S3D_Intrm<0x7D, "hsubps {$src2, $dst|$dst, $src2}",
Evan Cheng4b1734f2006-03-31 21:29:33 +00001313 int_x86_sse3_hsub_ps>;
Evan Cheng7076e2d2006-04-15 05:52:42 +00001314def HSUBPDrr : S3_Intrr<0x7D, "hsubpd {$src2, $dst|$dst, $src2}",
Evan Cheng4b1734f2006-03-31 21:29:33 +00001315 int_x86_sse3_hsub_pd>;
Evan Cheng7076e2d2006-04-15 05:52:42 +00001316def HSUBPDrm : S3_Intrm<0x7D, "hsubpd {$src2, $dst|$dst, $src2}",
Evan Cheng4b1734f2006-03-31 21:29:33 +00001317 int_x86_sse3_hsub_pd>;
1318}
1319
Evan Chengbf156d12006-02-21 19:26:52 +00001320//===----------------------------------------------------------------------===//
Evan Cheng4e4c71e2006-02-21 20:00:20 +00001321// SSE integer instructions
Evan Chengbf156d12006-02-21 19:26:52 +00001322//===----------------------------------------------------------------------===//
1323
Evan Cheng4e4c71e2006-02-21 20:00:20 +00001324// Move Instructions
Evan Cheng24dc1f52006-03-23 07:44:07 +00001325def MOVDQArr : PDI<0x6F, MRMSrcReg, (ops VR128:$dst, VR128:$src),
1326 "movdqa {$src, $dst|$dst, $src}", []>;
1327def MOVDQArm : PDI<0x6F, MRMSrcMem, (ops VR128:$dst, i128mem:$src),
1328 "movdqa {$src, $dst|$dst, $src}",
Evan Cheng91b740d2006-04-12 17:12:36 +00001329 [(set VR128:$dst, (loadv2i64 addr:$src))]>;
Evan Cheng24dc1f52006-03-23 07:44:07 +00001330def MOVDQAmr : PDI<0x7F, MRMDestMem, (ops i128mem:$dst, VR128:$src),
1331 "movdqa {$src, $dst|$dst, $src}",
Evan Cheng91b740d2006-04-12 17:12:36 +00001332 [(store (v2i64 VR128:$src), addr:$dst)]>;
Evan Cheng9ab1ac52006-04-14 23:32:40 +00001333def MOVDQUrm : I<0x6F, MRMSrcMem, (ops VR128:$dst, i128mem:$src),
1334 "movdqu {$src, $dst|$dst, $src}",
1335 [(set VR128:$dst, (int_x86_sse2_loadu_dq addr:$src))]>,
1336 XS, Requires<[HasSSE2]>;
1337def MOVDQUmr : I<0x7F, MRMDestMem, (ops i128mem:$dst, VR128:$src),
1338 "movdqu {$src, $dst|$dst, $src}",
1339 [(int_x86_sse2_storeu_dq addr:$dst, VR128:$src)]>,
1340 XS, Requires<[HasSSE2]>;
1341def LDDQUrm : S3DI<0xF0, MRMSrcMem, (ops VR128:$dst, i128mem:$src),
1342 "lddqu {$src, $dst|$dst, $src}",
1343 [(set VR128:$dst, (int_x86_sse3_ldu_dq addr:$src))]>;
Evan Cheng24dc1f52006-03-23 07:44:07 +00001344
Evan Chenga971f6f2006-03-23 01:57:24 +00001345// 128-bit Integer Arithmetic
1346let isTwoAddress = 1 in {
1347let isCommutable = 1 in {
1348def PADDBrr : PDI<0xFC, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1349 "paddb {$src2, $dst|$dst, $src2}",
1350 [(set VR128:$dst, (v16i8 (add VR128:$src1, VR128:$src2)))]>;
1351def PADDWrr : PDI<0xFD, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1352 "paddw {$src2, $dst|$dst, $src2}",
1353 [(set VR128:$dst, (v8i16 (add VR128:$src1, VR128:$src2)))]>;
1354def PADDDrr : PDI<0xFE, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1355 "paddd {$src2, $dst|$dst, $src2}",
1356 [(set VR128:$dst, (v4i32 (add VR128:$src1, VR128:$src2)))]>;
Evan Cheng506d3df2006-03-29 23:07:14 +00001357
1358def PADDQrr : PDI<0xD4, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1359 "paddq {$src2, $dst|$dst, $src2}",
1360 [(set VR128:$dst, (v2i64 (add VR128:$src1, VR128:$src2)))]>;
Evan Chenga971f6f2006-03-23 01:57:24 +00001361}
Evan Cheng49ac1bf2006-04-13 00:43:35 +00001362def PADDBrm : PDI<0xFC, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2),
Evan Chenga971f6f2006-03-23 01:57:24 +00001363 "paddb {$src2, $dst|$dst, $src2}",
Evan Cheng083248e2006-04-17 18:05:01 +00001364 [(set VR128:$dst, (add VR128:$src1,
1365 (bc_v16i8 (loadv2i64 addr:$src2))))]>;
Evan Cheng49ac1bf2006-04-13 00:43:35 +00001366def PADDWrm : PDI<0xFD, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2),
Evan Chenga971f6f2006-03-23 01:57:24 +00001367 "paddw {$src2, $dst|$dst, $src2}",
Evan Cheng083248e2006-04-17 18:05:01 +00001368 [(set VR128:$dst, (add VR128:$src1,
1369 (bc_v8i16 (loadv2i64 addr:$src2))))]>;
Evan Cheng49ac1bf2006-04-13 00:43:35 +00001370def PADDDrm : PDI<0xFE, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2),
Evan Chenga971f6f2006-03-23 01:57:24 +00001371 "paddd {$src2, $dst|$dst, $src2}",
Evan Cheng083248e2006-04-17 18:05:01 +00001372 [(set VR128:$dst, (add VR128:$src1,
1373 (bc_v4i32 (loadv2i64 addr:$src2))))]>;
Evan Cheng49ac1bf2006-04-13 00:43:35 +00001374def PADDQrm : PDI<0xD4, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2),
Evan Cheng506d3df2006-03-29 23:07:14 +00001375 "paddd {$src2, $dst|$dst, $src2}",
Evan Cheng083248e2006-04-17 18:05:01 +00001376 [(set VR128:$dst, (add VR128:$src1,
1377 (loadv2i64 addr:$src2)))]>;
Evan Cheng7b1d34b2006-03-25 01:33:37 +00001378
Evan Cheng49ac1bf2006-04-13 00:43:35 +00001379let isCommutable = 1 in {
1380def PADDSBrr : PDI<0xEC, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1381 "paddsb {$src2, $dst|$dst, $src2}",
1382 [(set VR128:$dst, (int_x86_sse2_padds_b VR128:$src1,
1383 VR128:$src2))]>;
1384def PADDSWrr : PDI<0xED, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1385 "paddsw {$src2, $dst|$dst, $src2}",
1386 [(set VR128:$dst, (int_x86_sse2_padds_w VR128:$src1,
1387 VR128:$src2))]>;
1388def PADDUSBrr : PDI<0xDC, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1389 "paddusb {$src2, $dst|$dst, $src2}",
1390 [(set VR128:$dst, (int_x86_sse2_paddus_b VR128:$src1,
1391 VR128:$src2))]>;
1392def PADDUSWrr : PDI<0xDD, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1393 "paddusw {$src2, $dst|$dst, $src2}",
1394 [(set VR128:$dst, (int_x86_sse2_paddus_w VR128:$src1,
1395 VR128:$src2))]>;
1396}
1397def PADDSBrm : PDI<0xEC, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2),
1398 "paddsb {$src2, $dst|$dst, $src2}",
1399 [(set VR128:$dst, (int_x86_sse2_padds_b VR128:$src1,
1400 (bc_v16i8 (loadv2i64 addr:$src2))))]>;
1401def PADDSWrm : PDI<0xED, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2),
1402 "paddsw {$src2, $dst|$dst, $src2}",
1403 [(set VR128:$dst, (int_x86_sse2_padds_w VR128:$src1,
1404 (bc_v8i16 (loadv2i64 addr:$src2))))]>;
1405def PADDUSBrm : PDI<0xDC, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2),
1406 "paddusb {$src2, $dst|$dst, $src2}",
1407 [(set VR128:$dst, (int_x86_sse2_paddus_b VR128:$src1,
1408 (bc_v16i8 (loadv2i64 addr:$src2))))]>;
1409def PADDUSWrm : PDI<0xDD, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2),
1410 "paddusw {$src2, $dst|$dst, $src2}",
1411 [(set VR128:$dst, (int_x86_sse2_paddus_w VR128:$src1,
1412 (bc_v8i16 (loadv2i64 addr:$src2))))]>;
1413
1414
Evan Cheng7b1d34b2006-03-25 01:33:37 +00001415def PSUBBrr : PDI<0xF8, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1416 "psubb {$src2, $dst|$dst, $src2}",
1417 [(set VR128:$dst, (v16i8 (sub VR128:$src1, VR128:$src2)))]>;
1418def PSUBWrr : PDI<0xF9, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1419 "psubw {$src2, $dst|$dst, $src2}",
1420 [(set VR128:$dst, (v8i16 (sub VR128:$src1, VR128:$src2)))]>;
1421def PSUBDrr : PDI<0xFA, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1422 "psubd {$src2, $dst|$dst, $src2}",
1423 [(set VR128:$dst, (v4i32 (sub VR128:$src1, VR128:$src2)))]>;
Evan Cheng506d3df2006-03-29 23:07:14 +00001424def PSUBQrr : PDI<0xFB, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1425 "psubq {$src2, $dst|$dst, $src2}",
1426 [(set VR128:$dst, (v2i64 (sub VR128:$src1, VR128:$src2)))]>;
Evan Cheng7b1d34b2006-03-25 01:33:37 +00001427
Evan Cheng49ac1bf2006-04-13 00:43:35 +00001428def PSUBBrm : PDI<0xF8, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2),
Evan Cheng7b1d34b2006-03-25 01:33:37 +00001429 "psubb {$src2, $dst|$dst, $src2}",
Evan Cheng083248e2006-04-17 18:05:01 +00001430 [(set VR128:$dst, (sub VR128:$src1,
1431 (bc_v16i8 (loadv2i64 addr:$src2))))]>;
Evan Cheng49ac1bf2006-04-13 00:43:35 +00001432def PSUBWrm : PDI<0xF9, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2),
Evan Cheng7b1d34b2006-03-25 01:33:37 +00001433 "psubw {$src2, $dst|$dst, $src2}",
Evan Cheng083248e2006-04-17 18:05:01 +00001434 [(set VR128:$dst, (sub VR128:$src1,
1435 (bc_v8i16 (loadv2i64 addr:$src2))))]>;
Evan Cheng49ac1bf2006-04-13 00:43:35 +00001436def PSUBDrm : PDI<0xFA, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2),
Evan Cheng7b1d34b2006-03-25 01:33:37 +00001437 "psubd {$src2, $dst|$dst, $src2}",
Evan Cheng083248e2006-04-17 18:05:01 +00001438 [(set VR128:$dst, (sub VR128:$src1,
1439 (bc_v4i32 (loadv2i64 addr:$src2))))]>;
Evan Cheng49ac1bf2006-04-13 00:43:35 +00001440def PSUBQrm : PDI<0xFB, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2),
Evan Cheng506d3df2006-03-29 23:07:14 +00001441 "psubd {$src2, $dst|$dst, $src2}",
Evan Cheng083248e2006-04-17 18:05:01 +00001442 [(set VR128:$dst, (sub VR128:$src1,
1443 (loadv2i64 addr:$src2)))]>;
Evan Cheng49ac1bf2006-04-13 00:43:35 +00001444
1445def PSUBSBrr : PDI<0xE8, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1446 "psubsb {$src2, $dst|$dst, $src2}",
1447 [(set VR128:$dst, (int_x86_sse2_psubs_b VR128:$src1,
1448 VR128:$src2))]>;
1449def PSUBSWrr : PDI<0xE9, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1450 "psubsw {$src2, $dst|$dst, $src2}",
1451 [(set VR128:$dst, (int_x86_sse2_psubs_w VR128:$src1,
1452 VR128:$src2))]>;
1453def PSUBUSBrr : PDI<0xD8, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1454 "psubusb {$src2, $dst|$dst, $src2}",
1455 [(set VR128:$dst, (int_x86_sse2_psubus_b VR128:$src1,
1456 VR128:$src2))]>;
1457def PSUBUSWrr : PDI<0xD9, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1458 "psubusw {$src2, $dst|$dst, $src2}",
1459 [(set VR128:$dst, (int_x86_sse2_psubus_w VR128:$src1,
1460 VR128:$src2))]>;
1461
Evan Cheng2f40b1b2006-04-13 05:24:54 +00001462def PSUBSBrm : PDI<0xE8, MRMSrcMem,
1463 (ops VR128:$dst, VR128:$src1, i128mem:$src2),
Evan Cheng49ac1bf2006-04-13 00:43:35 +00001464 "psubsb {$src2, $dst|$dst, $src2}",
1465 [(set VR128:$dst, (int_x86_sse2_psubs_b VR128:$src1,
1466 (bc_v16i8 (loadv2i64 addr:$src2))))]>;
Evan Cheng2f40b1b2006-04-13 05:24:54 +00001467def PSUBSWrm : PDI<0xE9, MRMSrcMem,
1468 (ops VR128:$dst, VR128:$src1, i128mem:$src2),
Evan Cheng49ac1bf2006-04-13 00:43:35 +00001469 "psubsw {$src2, $dst|$dst, $src2}",
1470 [(set VR128:$dst, (int_x86_sse2_psubs_w VR128:$src1,
1471 (bc_v8i16 (loadv2i64 addr:$src2))))]>;
Evan Cheng2f40b1b2006-04-13 05:24:54 +00001472def PSUBUSBrm : PDI<0xD8, MRMSrcMem,
1473 (ops VR128:$dst, VR128:$src1, i128mem:$src2),
Evan Cheng49ac1bf2006-04-13 00:43:35 +00001474 "psubusb {$src2, $dst|$dst, $src2}",
1475 [(set VR128:$dst, (int_x86_sse2_psubus_b VR128:$src1,
1476 (bc_v16i8 (loadv2i64 addr:$src2))))]>;
Evan Cheng2f40b1b2006-04-13 05:24:54 +00001477def PSUBUSWrm : PDI<0xD9, MRMSrcMem,
1478 (ops VR128:$dst, VR128:$src1, i128mem:$src2),
Evan Cheng49ac1bf2006-04-13 00:43:35 +00001479 "psubusw {$src2, $dst|$dst, $src2}",
1480 [(set VR128:$dst, (int_x86_sse2_psubus_w VR128:$src1,
1481 (bc_v8i16 (loadv2i64 addr:$src2))))]>;
Evan Cheng2f40b1b2006-04-13 05:24:54 +00001482
1483let isCommutable = 1 in {
1484def PMULHUWrr : PDI<0xE4, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1485 "pmulhuw {$src2, $dst|$dst, $src2}",
1486 [(set VR128:$dst, (int_x86_sse2_pmulhu_w VR128:$src1,
1487 VR128:$src2))]>;
1488def PMULHWrr : PDI<0xE5, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1489 "pmulhw {$src2, $dst|$dst, $src2}",
1490 [(set VR128:$dst, (int_x86_sse2_pmulh_w VR128:$src1,
1491 VR128:$src2))]>;
1492def PMULLWrr : PDI<0xD5, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1493 "pmullw {$src2, $dst|$dst, $src2}",
1494 [(set VR128:$dst, (v8i16 (mul VR128:$src1, VR128:$src2)))]>;
1495def PMULUDQrr : PDI<0xF4, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1496 "pmuludq {$src2, $dst|$dst, $src2}",
1497 [(set VR128:$dst, (int_x86_sse2_pmulu_dq VR128:$src1,
1498 VR128:$src2))]>;
1499}
Evan Cheng2f40b1b2006-04-13 05:24:54 +00001500def PMULHUWrm : PDI<0xE4, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2),
1501 "pmulhuw {$src2, $dst|$dst, $src2}",
1502 [(set VR128:$dst, (int_x86_sse2_pmulhu_w VR128:$src1,
1503 (bc_v8i16 (loadv2i64 addr:$src2))))]>;
1504def PMULHWrm : PDI<0xE5, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2),
1505 "pmulhw {$src2, $dst|$dst, $src2}",
1506 [(set VR128:$dst, (int_x86_sse2_pmulh_w VR128:$src1,
1507 (bc_v8i16 (loadv2i64 addr:$src2))))]>;
1508def PMULLWrm : PDI<0xD5, MRMSrcMem,
1509 (ops VR128:$dst, VR128:$src1, i128mem:$src2),
1510 "pmullw {$src2, $dst|$dst, $src2}",
1511 [(set VR128:$dst, (v8i16 (mul VR128:$src1,
1512 (bc_v8i16 (loadv2i64 addr:$src2)))))]>;
1513def PMULUDQrm : PDI<0xF4, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2),
1514 "pmuludq {$src2, $dst|$dst, $src2}",
1515 [(set VR128:$dst, (int_x86_sse2_pmulu_dq VR128:$src1,
1516 (bc_v4i32 (loadv2i64 addr:$src2))))]>;
1517
Evan Cheng00586942006-04-13 06:11:45 +00001518let isCommutable = 1 in {
Evan Cheng2f40b1b2006-04-13 05:24:54 +00001519def PMADDWDrr : PDI<0xF5, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1520 "pmaddwd {$src2, $dst|$dst, $src2}",
1521 [(set VR128:$dst, (int_x86_sse2_pmadd_wd VR128:$src1,
1522 VR128:$src2))]>;
Evan Cheng00586942006-04-13 06:11:45 +00001523}
Evan Cheng2f40b1b2006-04-13 05:24:54 +00001524def PMADDWDrm : PDI<0xF5, MRMSrcMem,
1525 (ops VR128:$dst, VR128:$src1, i128mem:$src2),
1526 "pmaddwd {$src2, $dst|$dst, $src2}",
1527 [(set VR128:$dst, (int_x86_sse2_pmadd_wd VR128:$src1,
1528 (bc_v8i16 (loadv2i64 addr:$src2))))]>;
1529
Evan Cheng00586942006-04-13 06:11:45 +00001530let isCommutable = 1 in {
Evan Cheng2f40b1b2006-04-13 05:24:54 +00001531def PAVGBrr : PDI<0xE0, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1532 "pavgb {$src2, $dst|$dst, $src2}",
1533 [(set VR128:$dst, (int_x86_sse2_pavg_b VR128:$src1,
1534 VR128:$src2))]>;
1535def PAVGWrr : PDI<0xE3, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1536 "pavgw {$src2, $dst|$dst, $src2}",
1537 [(set VR128:$dst, (int_x86_sse2_pavg_w VR128:$src1,
1538 VR128:$src2))]>;
Evan Cheng00586942006-04-13 06:11:45 +00001539}
Evan Cheng2f40b1b2006-04-13 05:24:54 +00001540def PAVGBrm : PDI<0xE0, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2),
1541 "pavgb {$src2, $dst|$dst, $src2}",
1542 [(set VR128:$dst, (int_x86_sse2_pavg_b VR128:$src1,
1543 (bc_v16i8 (loadv2i64 addr:$src2))))]>;
1544def PAVGWrm : PDI<0xE3, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2),
1545 "pavgw {$src2, $dst|$dst, $src2}",
1546 [(set VR128:$dst, (int_x86_sse2_pavg_w VR128:$src1,
1547 (bc_v8i16 (loadv2i64 addr:$src2))))]>;
Evan Cheng00586942006-04-13 06:11:45 +00001548
1549let isCommutable = 1 in {
1550def PMAXUBrr : PDI<0xDE, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1551 "pmaxub {$src2, $dst|$dst, $src2}",
1552 [(set VR128:$dst, (int_x86_sse2_pmaxu_b VR128:$src1,
1553 VR128:$src2))]>;
1554def PMAXSWrr : PDI<0xEE, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1555 "pmaxsw {$src2, $dst|$dst, $src2}",
1556 [(set VR128:$dst, (int_x86_sse2_pmaxs_w VR128:$src1,
1557 VR128:$src2))]>;
1558}
1559def PMAXUBrm : PDI<0xDE, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2),
1560 "pmaxub {$src2, $dst|$dst, $src2}",
1561 [(set VR128:$dst, (int_x86_sse2_pmaxu_b VR128:$src1,
1562 (bc_v16i8 (loadv2i64 addr:$src2))))]>;
1563def PMAXSWrm : PDI<0xEE, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2),
1564 "pmaxsw {$src2, $dst|$dst, $src2}",
1565 [(set VR128:$dst, (int_x86_sse2_pmaxs_w VR128:$src1,
1566 (bc_v8i16 (loadv2i64 addr:$src2))))]>;
1567
1568let isCommutable = 1 in {
1569def PMINUBrr : PDI<0xDA, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1570 "pminub {$src2, $dst|$dst, $src2}",
1571 [(set VR128:$dst, (int_x86_sse2_pminu_b VR128:$src1,
1572 VR128:$src2))]>;
1573def PMINSWrr : PDI<0xEA, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1574 "pminsw {$src2, $dst|$dst, $src2}",
1575 [(set VR128:$dst, (int_x86_sse2_pmins_w VR128:$src1,
1576 VR128:$src2))]>;
1577}
1578def PMINUBrm : PDI<0xDA, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2),
1579 "pminub {$src2, $dst|$dst, $src2}",
1580 [(set VR128:$dst, (int_x86_sse2_pminu_b VR128:$src1,
1581 (bc_v16i8 (loadv2i64 addr:$src2))))]>;
1582def PMINSWrm : PDI<0xEA, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2),
1583 "pminsw {$src2, $dst|$dst, $src2}",
1584 [(set VR128:$dst, (int_x86_sse2_pmins_w VR128:$src1,
1585 (bc_v8i16 (loadv2i64 addr:$src2))))]>;
1586
1587
1588let isCommutable = 1 in {
1589def PSADBWrr : PDI<0xE0, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1590 "psadbw {$src2, $dst|$dst, $src2}",
1591 [(set VR128:$dst, (int_x86_sse2_psad_bw VR128:$src1,
1592 VR128:$src2))]>;
1593}
1594def PSADBWrm : PDI<0xE0, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2),
1595 "psadbw {$src2, $dst|$dst, $src2}",
1596 [(set VR128:$dst, (int_x86_sse2_psad_bw VR128:$src1,
1597 (bc_v16i8 (loadv2i64 addr:$src2))))]>;
Evan Cheng506d3df2006-03-29 23:07:14 +00001598}
Evan Chengc60bd972006-03-25 09:37:23 +00001599
Evan Chengff65e382006-04-04 21:49:39 +00001600let isTwoAddress = 1 in {
Evan Cheng485130f2006-10-03 06:55:11 +00001601def PSLLWrr : PDI<0xF1, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1602 "psllw {$src2, $dst|$dst, $src2}",
1603 [(set VR128:$dst, (int_x86_sse2_psll_w VR128:$src1,
1604 VR128:$src2))]>;
1605def PSLLWrm : PDI<0xF1, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2),
1606 "psllw {$src2, $dst|$dst, $src2}",
1607 [(set VR128:$dst, (int_x86_sse2_psll_w VR128:$src1,
1608 (bc_v4i32 (loadv2i64 addr:$src2))))]>;
Evan Cheng0ac8ea92006-04-14 00:14:05 +00001609def PSLLWri : PDIi8<0x71, MRM6r, (ops VR128:$dst, VR128:$src1, i32i8imm:$src2),
1610 "psllw {$src2, $dst|$dst, $src2}",
1611 [(set VR128:$dst, (int_x86_sse2_psll_w VR128:$src1,
1612 (scalar_to_vector (i32 imm:$src2))))]>;
Evan Cheng485130f2006-10-03 06:55:11 +00001613def PSLLDrr : PDI<0xF2, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1614 "pslld {$src2, $dst|$dst, $src2}",
1615 [(set VR128:$dst, (int_x86_sse2_psll_d VR128:$src1,
1616 VR128:$src2))]>;
1617def PSLLDrm : PDI<0xF2, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2),
1618 "pslld {$src2, $dst|$dst, $src2}",
1619 [(set VR128:$dst, (int_x86_sse2_psll_d VR128:$src1,
1620 (bc_v4i32 (loadv2i64 addr:$src2))))]>;
Evan Cheng0ac8ea92006-04-14 00:14:05 +00001621def PSLLDri : PDIi8<0x72, MRM6r, (ops VR128:$dst, VR128:$src1, i32i8imm:$src2),
1622 "pslld {$src2, $dst|$dst, $src2}",
1623 [(set VR128:$dst, (int_x86_sse2_psll_d VR128:$src1,
1624 (scalar_to_vector (i32 imm:$src2))))]>;
Evan Cheng485130f2006-10-03 06:55:11 +00001625def PSLLQrr : PDI<0xF3, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1626 "psllq {$src2, $dst|$dst, $src2}",
1627 [(set VR128:$dst, (int_x86_sse2_psll_q VR128:$src1,
1628 VR128:$src2))]>;
1629def PSLLQrm : PDI<0xF3, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2),
1630 "psllq {$src2, $dst|$dst, $src2}",
1631 [(set VR128:$dst, (int_x86_sse2_psll_q VR128:$src1,
1632 (bc_v4i32 (loadv2i64 addr:$src2))))]>;
Evan Cheng0ac8ea92006-04-14 00:14:05 +00001633def PSLLQri : PDIi8<0x73, MRM6r, (ops VR128:$dst, VR128:$src1, i32i8imm:$src2),
1634 "psllq {$src2, $dst|$dst, $src2}",
1635 [(set VR128:$dst, (int_x86_sse2_psll_q VR128:$src1,
1636 (scalar_to_vector (i32 imm:$src2))))]>;
Evan Chengff65e382006-04-04 21:49:39 +00001637def PSLLDQri : PDIi8<0x73, MRM7r, (ops VR128:$dst, VR128:$src1, i32i8imm:$src2),
1638 "pslldq {$src2, $dst|$dst, $src2}", []>;
Evan Cheng0ac8ea92006-04-14 00:14:05 +00001639
Evan Cheng485130f2006-10-03 06:55:11 +00001640def PSRLWrr : PDI<0xD1, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1641 "psrlw {$src2, $dst|$dst, $src2}",
1642 [(set VR128:$dst, (int_x86_sse2_psrl_w VR128:$src1,
1643 VR128:$src2))]>;
1644def PSRLWrm : PDI<0xD1, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2),
1645 "psrlw {$src2, $dst|$dst, $src2}",
1646 [(set VR128:$dst, (int_x86_sse2_psrl_w VR128:$src1,
1647 (bc_v4i32 (loadv2i64 addr:$src2))))]>;
Evan Cheng0ac8ea92006-04-14 00:14:05 +00001648def PSRLWri : PDIi8<0x71, MRM2r, (ops VR128:$dst, VR128:$src1, i32i8imm:$src2),
1649 "psrlw {$src2, $dst|$dst, $src2}",
1650 [(set VR128:$dst, (int_x86_sse2_psrl_w VR128:$src1,
1651 (scalar_to_vector (i32 imm:$src2))))]>;
Evan Cheng485130f2006-10-03 06:55:11 +00001652def PSRLDrr : PDI<0xD2, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1653 "psrld {$src2, $dst|$dst, $src2}",
1654 [(set VR128:$dst, (int_x86_sse2_psrl_d VR128:$src1,
1655 VR128:$src2))]>;
1656def PSRLDrm : PDI<0xD2, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2),
1657 "psrld {$src2, $dst|$dst, $src2}",
1658 [(set VR128:$dst, (int_x86_sse2_psrl_d VR128:$src1,
1659 (bc_v4i32 (loadv2i64 addr:$src2))))]>;
Evan Cheng0ac8ea92006-04-14 00:14:05 +00001660def PSRLDri : PDIi8<0x72, MRM2r, (ops VR128:$dst, VR128:$src1, i32i8imm:$src2),
1661 "psrld {$src2, $dst|$dst, $src2}",
1662 [(set VR128:$dst, (int_x86_sse2_psrl_d VR128:$src1,
1663 (scalar_to_vector (i32 imm:$src2))))]>;
Evan Cheng485130f2006-10-03 06:55:11 +00001664def PSRLQrr : PDI<0xD3, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1665 "psrlq {$src2, $dst|$dst, $src2}",
1666 [(set VR128:$dst, (int_x86_sse2_psrl_q VR128:$src1,
1667 VR128:$src2))]>;
1668def PSRLQrm : PDI<0xD3, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2),
1669 "psrlq {$src2, $dst|$dst, $src2}",
1670 [(set VR128:$dst, (int_x86_sse2_psrl_q VR128:$src1,
1671 (bc_v4i32 (loadv2i64 addr:$src2))))]>;
Evan Cheng0ac8ea92006-04-14 00:14:05 +00001672def PSRLQri : PDIi8<0x73, MRM2r, (ops VR128:$dst, VR128:$src1, i32i8imm:$src2),
1673 "psrlq {$src2, $dst|$dst, $src2}",
1674 [(set VR128:$dst, (int_x86_sse2_psrl_q VR128:$src1,
1675 (scalar_to_vector (i32 imm:$src2))))]>;
1676def PSRLDQri : PDIi8<0x73, MRM3r, (ops VR128:$dst, VR128:$src1, i32i8imm:$src2),
Evan Chengff65e382006-04-04 21:49:39 +00001677 "psrldq {$src2, $dst|$dst, $src2}", []>;
Evan Cheng0ac8ea92006-04-14 00:14:05 +00001678
Evan Cheng485130f2006-10-03 06:55:11 +00001679def PSRAWrr : PDI<0xE1, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1680 "psraw {$src2, $dst|$dst, $src2}",
1681 [(set VR128:$dst, (int_x86_sse2_psra_w VR128:$src1,
1682 VR128:$src2))]>;
1683def PSRAWrm : PDI<0xE1, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2),
1684 "psraw {$src2, $dst|$dst, $src2}",
1685 [(set VR128:$dst, (int_x86_sse2_psra_w VR128:$src1,
1686 (bc_v4i32 (loadv2i64 addr:$src2))))]>;
Evan Cheng0ac8ea92006-04-14 00:14:05 +00001687def PSRAWri : PDIi8<0x71, MRM4r, (ops VR128:$dst, VR128:$src1, i32i8imm:$src2),
1688 "psraw {$src2, $dst|$dst, $src2}",
1689 [(set VR128:$dst, (int_x86_sse2_psra_w VR128:$src1,
1690 (scalar_to_vector (i32 imm:$src2))))]>;
Evan Cheng485130f2006-10-03 06:55:11 +00001691def PSRADrr : PDI<0xE2, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1692 "psrad {$src2, $dst|$dst, $src2}",
1693 [(set VR128:$dst, (int_x86_sse2_psra_d VR128:$src1,
1694 VR128:$src2))]>;
1695def PSRADrm : PDI<0xE2, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2),
1696 "psrad {$src2, $dst|$dst, $src2}",
1697 [(set VR128:$dst, (int_x86_sse2_psra_d VR128:$src1,
1698 (bc_v4i32 (loadv2i64 addr:$src2))))]>;
Evan Cheng0ac8ea92006-04-14 00:14:05 +00001699def PSRADri : PDIi8<0x72, MRM4r, (ops VR128:$dst, VR128:$src1, i32i8imm:$src2),
1700 "psrad {$src2, $dst|$dst, $src2}",
1701 [(set VR128:$dst, (int_x86_sse2_psra_d VR128:$src1,
1702 (scalar_to_vector (i32 imm:$src2))))]>;
Evan Chengff65e382006-04-04 21:49:39 +00001703}
1704
Evan Cheng506d3df2006-03-29 23:07:14 +00001705// Logical
1706let isTwoAddress = 1 in {
1707let isCommutable = 1 in {
1708def PANDrr : PDI<0xDB, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1709 "pand {$src2, $dst|$dst, $src2}",
1710 [(set VR128:$dst, (v2i64 (and VR128:$src1, VR128:$src2)))]>;
Evan Cheng2b21ac62006-04-13 18:11:28 +00001711def PORrr : PDI<0xEB, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1712 "por {$src2, $dst|$dst, $src2}",
1713 [(set VR128:$dst, (v2i64 (or VR128:$src1, VR128:$src2)))]>;
1714def PXORrr : PDI<0xEF, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1715 "pxor {$src2, $dst|$dst, $src2}",
1716 [(set VR128:$dst, (v2i64 (xor VR128:$src1, VR128:$src2)))]>;
1717}
Evan Cheng506d3df2006-03-29 23:07:14 +00001718
1719def PANDrm : PDI<0xDB, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2),
1720 "pand {$src2, $dst|$dst, $src2}",
1721 [(set VR128:$dst, (v2i64 (and VR128:$src1,
1722 (load addr:$src2))))]>;
Evan Chengc6cb5bb2006-04-06 01:49:20 +00001723def PORrm : PDI<0xEB, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2),
Evan Cheng506d3df2006-03-29 23:07:14 +00001724 "por {$src2, $dst|$dst, $src2}",
1725 [(set VR128:$dst, (v2i64 (or VR128:$src1,
1726 (load addr:$src2))))]>;
Evan Cheng506d3df2006-03-29 23:07:14 +00001727def PXORrm : PDI<0xEF, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2),
1728 "pxor {$src2, $dst|$dst, $src2}",
1729 [(set VR128:$dst, (v2i64 (xor VR128:$src1,
1730 (load addr:$src2))))]>;
Evan Cheng506d3df2006-03-29 23:07:14 +00001731
1732def PANDNrr : PDI<0xDF, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1733 "pandn {$src2, $dst|$dst, $src2}",
1734 [(set VR128:$dst, (v2i64 (and (vnot VR128:$src1),
1735 VR128:$src2)))]>;
1736
1737def PANDNrm : PDI<0xDF, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2),
1738 "pandn {$src2, $dst|$dst, $src2}",
1739 [(set VR128:$dst, (v2i64 (and (vnot VR128:$src1),
1740 (load addr:$src2))))]>;
1741}
1742
Evan Cheng9ab1ac52006-04-14 23:32:40 +00001743// SSE2 Integer comparison
1744let isTwoAddress = 1 in {
1745def PCMPEQBrr : PDI<0x74, MRMSrcReg,
1746 (ops VR128:$dst, VR128:$src1, VR128:$src2),
1747 "pcmpeqb {$src2, $dst|$dst, $src2}",
1748 [(set VR128:$dst, (int_x86_sse2_pcmpeq_b VR128:$src1,
1749 VR128:$src2))]>;
Evan Cheng60d3fa22006-04-15 06:10:09 +00001750def PCMPEQBrm : PDI<0x74, MRMSrcMem,
Evan Cheng9ab1ac52006-04-14 23:32:40 +00001751 (ops VR128:$dst, VR128:$src1, i128mem:$src2),
1752 "pcmpeqb {$src2, $dst|$dst, $src2}",
1753 [(set VR128:$dst, (int_x86_sse2_pcmpeq_b VR128:$src1,
1754 (bc_v16i8 (loadv2i64 addr:$src2))))]>;
1755def PCMPEQWrr : PDI<0x75, MRMSrcReg,
1756 (ops VR128:$dst, VR128:$src1, VR128:$src2),
1757 "pcmpeqw {$src2, $dst|$dst, $src2}",
1758 [(set VR128:$dst, (int_x86_sse2_pcmpeq_w VR128:$src1,
1759 VR128:$src2))]>;
Evan Cheng60d3fa22006-04-15 06:10:09 +00001760def PCMPEQWrm : PDI<0x75, MRMSrcMem,
Evan Cheng9ab1ac52006-04-14 23:32:40 +00001761 (ops VR128:$dst, VR128:$src1, i128mem:$src2),
1762 "pcmpeqw {$src2, $dst|$dst, $src2}",
1763 [(set VR128:$dst, (int_x86_sse2_pcmpeq_w VR128:$src1,
1764 (bc_v8i16 (loadv2i64 addr:$src2))))]>;
1765def PCMPEQDrr : PDI<0x76, MRMSrcReg,
1766 (ops VR128:$dst, VR128:$src1, VR128:$src2),
1767 "pcmpeqd {$src2, $dst|$dst, $src2}",
1768 [(set VR128:$dst, (int_x86_sse2_pcmpeq_d VR128:$src1,
1769 VR128:$src2))]>;
Evan Cheng60d3fa22006-04-15 06:10:09 +00001770def PCMPEQDrm : PDI<0x76, MRMSrcMem,
Evan Cheng9ab1ac52006-04-14 23:32:40 +00001771 (ops VR128:$dst, VR128:$src1, i128mem:$src2),
1772 "pcmpeqd {$src2, $dst|$dst, $src2}",
1773 [(set VR128:$dst, (int_x86_sse2_pcmpeq_d VR128:$src1,
1774 (bc_v4i32 (loadv2i64 addr:$src2))))]>;
1775
1776def PCMPGTBrr : PDI<0x64, MRMSrcReg,
1777 (ops VR128:$dst, VR128:$src1, VR128:$src2),
1778 "pcmpgtb {$src2, $dst|$dst, $src2}",
1779 [(set VR128:$dst, (int_x86_sse2_pcmpgt_b VR128:$src1,
1780 VR128:$src2))]>;
Evan Cheng60d3fa22006-04-15 06:10:09 +00001781def PCMPGTBrm : PDI<0x64, MRMSrcMem,
Evan Cheng9ab1ac52006-04-14 23:32:40 +00001782 (ops VR128:$dst, VR128:$src1, i128mem:$src2),
1783 "pcmpgtb {$src2, $dst|$dst, $src2}",
1784 [(set VR128:$dst, (int_x86_sse2_pcmpgt_b VR128:$src1,
1785 (bc_v16i8 (loadv2i64 addr:$src2))))]>;
1786def PCMPGTWrr : PDI<0x65, MRMSrcReg,
1787 (ops VR128:$dst, VR128:$src1, VR128:$src2),
1788 "pcmpgtw {$src2, $dst|$dst, $src2}",
1789 [(set VR128:$dst, (int_x86_sse2_pcmpgt_w VR128:$src1,
1790 VR128:$src2))]>;
Evan Cheng60d3fa22006-04-15 06:10:09 +00001791def PCMPGTWrm : PDI<0x65, MRMSrcMem,
Evan Cheng9ab1ac52006-04-14 23:32:40 +00001792 (ops VR128:$dst, VR128:$src1, i128mem:$src2),
1793 "pcmpgtw {$src2, $dst|$dst, $src2}",
1794 [(set VR128:$dst, (int_x86_sse2_pcmpgt_w VR128:$src1,
1795 (bc_v8i16 (loadv2i64 addr:$src2))))]>;
1796def PCMPGTDrr : PDI<0x66, MRMSrcReg,
1797 (ops VR128:$dst, VR128:$src1, VR128:$src2),
1798 "pcmpgtd {$src2, $dst|$dst, $src2}",
1799 [(set VR128:$dst, (int_x86_sse2_pcmpgt_d VR128:$src1,
1800 VR128:$src2))]>;
Evan Cheng60d3fa22006-04-15 06:10:09 +00001801def PCMPGTDrm : PDI<0x66, MRMSrcMem,
Evan Cheng9ab1ac52006-04-14 23:32:40 +00001802 (ops VR128:$dst, VR128:$src1, i128mem:$src2),
1803 "pcmpgtd {$src2, $dst|$dst, $src2}",
1804 [(set VR128:$dst, (int_x86_sse2_pcmpgt_d VR128:$src1,
1805 (bc_v4i32 (loadv2i64 addr:$src2))))]>;
1806}
1807
Evan Cheng506d3df2006-03-29 23:07:14 +00001808// Pack instructions
1809let isTwoAddress = 1 in {
1810def PACKSSWBrr : PDI<0x63, MRMSrcReg, (ops VR128:$dst, VR128:$src1,
1811 VR128:$src2),
1812 "packsswb {$src2, $dst|$dst, $src2}",
Evan Cheng591f7402006-03-29 23:53:14 +00001813 [(set VR128:$dst, (v8i16 (int_x86_sse2_packsswb_128
1814 VR128:$src1,
1815 VR128:$src2)))]>;
Evan Cheng506d3df2006-03-29 23:07:14 +00001816def PACKSSWBrm : PDI<0x63, MRMSrcMem, (ops VR128:$dst, VR128:$src1,
1817 i128mem:$src2),
1818 "packsswb {$src2, $dst|$dst, $src2}",
Evan Cheng591f7402006-03-29 23:53:14 +00001819 [(set VR128:$dst, (v8i16 (int_x86_sse2_packsswb_128
1820 VR128:$src1,
1821 (bc_v8i16 (loadv2f64 addr:$src2)))))]>;
Evan Cheng506d3df2006-03-29 23:07:14 +00001822def PACKSSDWrr : PDI<0x6B, MRMSrcReg, (ops VR128:$dst, VR128:$src1,
1823 VR128:$src2),
Evan Cheng591f7402006-03-29 23:53:14 +00001824 "packssdw {$src2, $dst|$dst, $src2}",
1825 [(set VR128:$dst, (v4i32 (int_x86_sse2_packssdw_128
1826 VR128:$src1,
1827 VR128:$src2)))]>;
Evan Cheng60d3fa22006-04-15 06:10:09 +00001828def PACKSSDWrm : PDI<0x6B, MRMSrcMem, (ops VR128:$dst, VR128:$src1,
Evan Cheng506d3df2006-03-29 23:07:14 +00001829 i128mem:$src2),
Evan Cheng591f7402006-03-29 23:53:14 +00001830 "packssdw {$src2, $dst|$dst, $src2}",
1831 [(set VR128:$dst, (v4i32 (int_x86_sse2_packssdw_128
1832 VR128:$src1,
1833 (bc_v4i32 (loadv2i64 addr:$src2)))))]>;
Evan Cheng506d3df2006-03-29 23:07:14 +00001834def PACKUSWBrr : PDI<0x67, MRMSrcReg, (ops VR128:$dst, VR128:$src1,
1835 VR128:$src2),
1836 "packuswb {$src2, $dst|$dst, $src2}",
Evan Cheng591f7402006-03-29 23:53:14 +00001837 [(set VR128:$dst, (v8i16 (int_x86_sse2_packuswb_128
1838 VR128:$src1,
1839 VR128:$src2)))]>;
Evan Cheng60d3fa22006-04-15 06:10:09 +00001840def PACKUSWBrm : PDI<0x67, MRMSrcMem, (ops VR128:$dst, VR128:$src1,
Evan Cheng506d3df2006-03-29 23:07:14 +00001841 i128mem:$src2),
1842 "packuswb {$src2, $dst|$dst, $src2}",
Evan Cheng591f7402006-03-29 23:53:14 +00001843 [(set VR128:$dst, (v8i16 (int_x86_sse2_packuswb_128
1844 VR128:$src1,
1845 (bc_v8i16 (loadv2i64 addr:$src2)))))]>;
Evan Cheng506d3df2006-03-29 23:07:14 +00001846}
1847
1848// Shuffle and unpack instructions
Evan Cheng8703be42006-04-04 19:12:30 +00001849def PSHUFDri : PDIi8<0x70, MRMSrcReg,
Evan Cheng506d3df2006-03-29 23:07:14 +00001850 (ops VR128:$dst, VR128:$src1, i8imm:$src2),
1851 "pshufd {$src2, $src1, $dst|$dst, $src1, $src2}",
1852 [(set VR128:$dst, (v4i32 (vector_shuffle
1853 VR128:$src1, (undef),
1854 PSHUFD_shuffle_mask:$src2)))]>;
Evan Cheng8703be42006-04-04 19:12:30 +00001855def PSHUFDmi : PDIi8<0x70, MRMSrcMem,
Evan Cheng506d3df2006-03-29 23:07:14 +00001856 (ops VR128:$dst, i128mem:$src1, i8imm:$src2),
1857 "pshufd {$src2, $src1, $dst|$dst, $src1, $src2}",
1858 [(set VR128:$dst, (v4i32 (vector_shuffle
Evan Cheng91b740d2006-04-12 17:12:36 +00001859 (bc_v4i32 (loadv2i64 addr:$src1)),
1860 (undef),
Evan Cheng506d3df2006-03-29 23:07:14 +00001861 PSHUFD_shuffle_mask:$src2)))]>;
1862
1863// SSE2 with ImmT == Imm8 and XS prefix.
Evan Cheng8703be42006-04-04 19:12:30 +00001864def PSHUFHWri : Ii8<0x70, MRMSrcReg,
Evan Cheng506d3df2006-03-29 23:07:14 +00001865 (ops VR128:$dst, VR128:$src1, i8imm:$src2),
1866 "pshufhw {$src2, $src1, $dst|$dst, $src1, $src2}",
1867 [(set VR128:$dst, (v8i16 (vector_shuffle
1868 VR128:$src1, (undef),
1869 PSHUFHW_shuffle_mask:$src2)))]>,
1870 XS, Requires<[HasSSE2]>;
Evan Cheng8703be42006-04-04 19:12:30 +00001871def PSHUFHWmi : Ii8<0x70, MRMSrcMem,
Evan Cheng506d3df2006-03-29 23:07:14 +00001872 (ops VR128:$dst, i128mem:$src1, i8imm:$src2),
1873 "pshufhw {$src2, $src1, $dst|$dst, $src1, $src2}",
1874 [(set VR128:$dst, (v8i16 (vector_shuffle
Evan Cheng91b740d2006-04-12 17:12:36 +00001875 (bc_v8i16 (loadv2i64 addr:$src1)),
1876 (undef),
Evan Cheng506d3df2006-03-29 23:07:14 +00001877 PSHUFHW_shuffle_mask:$src2)))]>,
1878 XS, Requires<[HasSSE2]>;
1879
1880// SSE2 with ImmT == Imm8 and XD prefix.
Evan Cheng8703be42006-04-04 19:12:30 +00001881def PSHUFLWri : Ii8<0x70, MRMSrcReg,
Evan Cheng506d3df2006-03-29 23:07:14 +00001882 (ops VR128:$dst, VR128:$src1, i32i8imm:$src2),
Evan Cheng7d9061e2006-03-30 19:54:57 +00001883 "pshuflw {$src2, $src1, $dst|$dst, $src1, $src2}",
Evan Cheng506d3df2006-03-29 23:07:14 +00001884 [(set VR128:$dst, (v8i16 (vector_shuffle
1885 VR128:$src1, (undef),
1886 PSHUFLW_shuffle_mask:$src2)))]>,
1887 XD, Requires<[HasSSE2]>;
Evan Cheng8703be42006-04-04 19:12:30 +00001888def PSHUFLWmi : Ii8<0x70, MRMSrcMem,
Evan Cheng506d3df2006-03-29 23:07:14 +00001889 (ops VR128:$dst, i128mem:$src1, i32i8imm:$src2),
Evan Cheng7d9061e2006-03-30 19:54:57 +00001890 "pshuflw {$src2, $src1, $dst|$dst, $src1, $src2}",
Evan Cheng506d3df2006-03-29 23:07:14 +00001891 [(set VR128:$dst, (v8i16 (vector_shuffle
Evan Cheng91b740d2006-04-12 17:12:36 +00001892 (bc_v8i16 (loadv2i64 addr:$src1)),
1893 (undef),
Evan Cheng506d3df2006-03-29 23:07:14 +00001894 PSHUFLW_shuffle_mask:$src2)))]>,
1895 XD, Requires<[HasSSE2]>;
1896
1897let isTwoAddress = 1 in {
Evan Chengc60bd972006-03-25 09:37:23 +00001898def PUNPCKLBWrr : PDI<0x60, MRMSrcReg,
1899 (ops VR128:$dst, VR128:$src1, VR128:$src2),
1900 "punpcklbw {$src2, $dst|$dst, $src2}",
Evan Cheng0038e592006-03-28 00:39:58 +00001901 [(set VR128:$dst,
1902 (v16i8 (vector_shuffle VR128:$src1, VR128:$src2,
1903 UNPCKL_shuffle_mask)))]>;
Evan Chengc60bd972006-03-25 09:37:23 +00001904def PUNPCKLBWrm : PDI<0x60, MRMSrcMem,
1905 (ops VR128:$dst, VR128:$src1, i128mem:$src2),
1906 "punpcklbw {$src2, $dst|$dst, $src2}",
Evan Cheng0038e592006-03-28 00:39:58 +00001907 [(set VR128:$dst,
Evan Cheng91b740d2006-04-12 17:12:36 +00001908 (v16i8 (vector_shuffle VR128:$src1,
1909 (bc_v16i8 (loadv2i64 addr:$src2)),
Evan Cheng0038e592006-03-28 00:39:58 +00001910 UNPCKL_shuffle_mask)))]>;
Evan Chengc60bd972006-03-25 09:37:23 +00001911def PUNPCKLWDrr : PDI<0x61, MRMSrcReg,
1912 (ops VR128:$dst, VR128:$src1, VR128:$src2),
1913 "punpcklwd {$src2, $dst|$dst, $src2}",
Evan Cheng0038e592006-03-28 00:39:58 +00001914 [(set VR128:$dst,
1915 (v8i16 (vector_shuffle VR128:$src1, VR128:$src2,
1916 UNPCKL_shuffle_mask)))]>;
Evan Chengc60bd972006-03-25 09:37:23 +00001917def PUNPCKLWDrm : PDI<0x61, MRMSrcMem,
1918 (ops VR128:$dst, VR128:$src1, i128mem:$src2),
1919 "punpcklwd {$src2, $dst|$dst, $src2}",
Evan Cheng0038e592006-03-28 00:39:58 +00001920 [(set VR128:$dst,
Evan Cheng91b740d2006-04-12 17:12:36 +00001921 (v8i16 (vector_shuffle VR128:$src1,
1922 (bc_v8i16 (loadv2i64 addr:$src2)),
Evan Cheng0038e592006-03-28 00:39:58 +00001923 UNPCKL_shuffle_mask)))]>;
Evan Chengc60bd972006-03-25 09:37:23 +00001924def PUNPCKLDQrr : PDI<0x62, MRMSrcReg,
1925 (ops VR128:$dst, VR128:$src1, VR128:$src2),
1926 "punpckldq {$src2, $dst|$dst, $src2}",
Evan Cheng0038e592006-03-28 00:39:58 +00001927 [(set VR128:$dst,
1928 (v4i32 (vector_shuffle VR128:$src1, VR128:$src2,
1929 UNPCKL_shuffle_mask)))]>;
Evan Chengc60bd972006-03-25 09:37:23 +00001930def PUNPCKLDQrm : PDI<0x62, MRMSrcMem,
1931 (ops VR128:$dst, VR128:$src1, i128mem:$src2),
1932 "punpckldq {$src2, $dst|$dst, $src2}",
Evan Cheng0038e592006-03-28 00:39:58 +00001933 [(set VR128:$dst,
Evan Cheng91b740d2006-04-12 17:12:36 +00001934 (v4i32 (vector_shuffle VR128:$src1,
1935 (bc_v4i32 (loadv2i64 addr:$src2)),
Evan Cheng0038e592006-03-28 00:39:58 +00001936 UNPCKL_shuffle_mask)))]>;
Evan Chengc60bd972006-03-25 09:37:23 +00001937def PUNPCKLQDQrr : PDI<0x6C, MRMSrcReg,
1938 (ops VR128:$dst, VR128:$src1, VR128:$src2),
Evan Cheng4fcb9222006-03-28 02:43:26 +00001939 "punpcklqdq {$src2, $dst|$dst, $src2}",
1940 [(set VR128:$dst,
1941 (v2i64 (vector_shuffle VR128:$src1, VR128:$src2,
1942 UNPCKL_shuffle_mask)))]>;
Evan Chengc60bd972006-03-25 09:37:23 +00001943def PUNPCKLQDQrm : PDI<0x6C, MRMSrcMem,
1944 (ops VR128:$dst, VR128:$src1, i128mem:$src2),
Evan Cheng4fcb9222006-03-28 02:43:26 +00001945 "punpcklqdq {$src2, $dst|$dst, $src2}",
1946 [(set VR128:$dst,
Evan Cheng91b740d2006-04-12 17:12:36 +00001947 (v2i64 (vector_shuffle VR128:$src1,
1948 (loadv2i64 addr:$src2),
Evan Cheng4fcb9222006-03-28 02:43:26 +00001949 UNPCKL_shuffle_mask)))]>;
Evan Chengc60bd972006-03-25 09:37:23 +00001950
1951def PUNPCKHBWrr : PDI<0x68, MRMSrcReg,
1952 (ops VR128:$dst, VR128:$src1, VR128:$src2),
Evan Cheng4fcb9222006-03-28 02:43:26 +00001953 "punpckhbw {$src2, $dst|$dst, $src2}",
1954 [(set VR128:$dst,
1955 (v16i8 (vector_shuffle VR128:$src1, VR128:$src2,
1956 UNPCKH_shuffle_mask)))]>;
Evan Chengc60bd972006-03-25 09:37:23 +00001957def PUNPCKHBWrm : PDI<0x68, MRMSrcMem,
1958 (ops VR128:$dst, VR128:$src1, i128mem:$src2),
Evan Cheng4fcb9222006-03-28 02:43:26 +00001959 "punpckhbw {$src2, $dst|$dst, $src2}",
1960 [(set VR128:$dst,
Evan Cheng91b740d2006-04-12 17:12:36 +00001961 (v16i8 (vector_shuffle VR128:$src1,
1962 (bc_v16i8 (loadv2i64 addr:$src2)),
Evan Cheng4fcb9222006-03-28 02:43:26 +00001963 UNPCKH_shuffle_mask)))]>;
Evan Chengc60bd972006-03-25 09:37:23 +00001964def PUNPCKHWDrr : PDI<0x69, MRMSrcReg,
1965 (ops VR128:$dst, VR128:$src1, VR128:$src2),
Evan Cheng4fcb9222006-03-28 02:43:26 +00001966 "punpckhwd {$src2, $dst|$dst, $src2}",
1967 [(set VR128:$dst,
1968 (v8i16 (vector_shuffle VR128:$src1, VR128:$src2,
1969 UNPCKH_shuffle_mask)))]>;
Evan Chengc60bd972006-03-25 09:37:23 +00001970def PUNPCKHWDrm : PDI<0x69, MRMSrcMem,
1971 (ops VR128:$dst, VR128:$src1, i128mem:$src2),
Evan Cheng4fcb9222006-03-28 02:43:26 +00001972 "punpckhwd {$src2, $dst|$dst, $src2}",
1973 [(set VR128:$dst,
Evan Cheng91b740d2006-04-12 17:12:36 +00001974 (v8i16 (vector_shuffle VR128:$src1,
1975 (bc_v8i16 (loadv2i64 addr:$src2)),
Evan Cheng4fcb9222006-03-28 02:43:26 +00001976 UNPCKH_shuffle_mask)))]>;
Evan Chengc60bd972006-03-25 09:37:23 +00001977def PUNPCKHDQrr : PDI<0x6A, MRMSrcReg,
1978 (ops VR128:$dst, VR128:$src1, VR128:$src2),
Evan Cheng4fcb9222006-03-28 02:43:26 +00001979 "punpckhdq {$src2, $dst|$dst, $src2}",
1980 [(set VR128:$dst,
1981 (v4i32 (vector_shuffle VR128:$src1, VR128:$src2,
1982 UNPCKH_shuffle_mask)))]>;
Evan Chengc60bd972006-03-25 09:37:23 +00001983def PUNPCKHDQrm : PDI<0x6A, MRMSrcMem,
1984 (ops VR128:$dst, VR128:$src1, i128mem:$src2),
Evan Cheng4fcb9222006-03-28 02:43:26 +00001985 "punpckhdq {$src2, $dst|$dst, $src2}",
1986 [(set VR128:$dst,
Evan Cheng91b740d2006-04-12 17:12:36 +00001987 (v4i32 (vector_shuffle VR128:$src1,
1988 (bc_v4i32 (loadv2i64 addr:$src2)),
Evan Cheng4fcb9222006-03-28 02:43:26 +00001989 UNPCKH_shuffle_mask)))]>;
Evan Chengc60bd972006-03-25 09:37:23 +00001990def PUNPCKHQDQrr : PDI<0x6D, MRMSrcReg,
1991 (ops VR128:$dst, VR128:$src1, VR128:$src2),
Evan Cheng3d1be072006-04-25 17:48:41 +00001992 "punpckhqdq {$src2, $dst|$dst, $src2}",
Evan Cheng4fcb9222006-03-28 02:43:26 +00001993 [(set VR128:$dst,
1994 (v2i64 (vector_shuffle VR128:$src1, VR128:$src2,
1995 UNPCKH_shuffle_mask)))]>;
Evan Chengc60bd972006-03-25 09:37:23 +00001996def PUNPCKHQDQrm : PDI<0x6D, MRMSrcMem,
1997 (ops VR128:$dst, VR128:$src1, i128mem:$src2),
Evan Cheng4fcb9222006-03-28 02:43:26 +00001998 "punpckhqdq {$src2, $dst|$dst, $src2}",
1999 [(set VR128:$dst,
Evan Cheng91b740d2006-04-12 17:12:36 +00002000 (v2i64 (vector_shuffle VR128:$src1,
2001 (loadv2i64 addr:$src2),
Evan Cheng4fcb9222006-03-28 02:43:26 +00002002 UNPCKH_shuffle_mask)))]>;
Evan Chenga971f6f2006-03-23 01:57:24 +00002003}
Evan Cheng82521dd2006-03-21 07:09:35 +00002004
Evan Chengb067a1e2006-03-31 19:22:53 +00002005// Extract / Insert
Evan Cheng9ab1ac52006-04-14 23:32:40 +00002006def PEXTRWri : PDIi8<0xC5, MRMSrcReg,
Evan Cheng069287d2006-05-16 07:21:53 +00002007 (ops GR32:$dst, VR128:$src1, i32i8imm:$src2),
Evan Cheng8703be42006-04-04 19:12:30 +00002008 "pextrw {$src2, $src1, $dst|$dst, $src1, $src2}",
Evan Cheng069287d2006-05-16 07:21:53 +00002009 [(set GR32:$dst, (X86pextrw (v8i16 VR128:$src1),
Evan Cheng8703be42006-04-04 19:12:30 +00002010 (i32 imm:$src2)))]>;
Evan Chengb067a1e2006-03-31 19:22:53 +00002011let isTwoAddress = 1 in {
Evan Cheng9ab1ac52006-04-14 23:32:40 +00002012def PINSRWrri : PDIi8<0xC4, MRMSrcReg,
Evan Cheng069287d2006-05-16 07:21:53 +00002013 (ops VR128:$dst, VR128:$src1, GR32:$src2, i32i8imm:$src3),
Evan Chengb067a1e2006-03-31 19:22:53 +00002014 "pinsrw {$src3, $src2, $dst|$dst, $src2, $src3}",
Evan Cheng653159f2006-03-31 21:55:24 +00002015 [(set VR128:$dst, (v8i16 (X86pinsrw (v8i16 VR128:$src1),
Evan Cheng015188f2006-06-15 08:14:54 +00002016 GR32:$src2, (iPTR imm:$src3))))]>;
Evan Cheng9ab1ac52006-04-14 23:32:40 +00002017def PINSRWrmi : PDIi8<0xC4, MRMSrcMem,
Evan Chengb067a1e2006-03-31 19:22:53 +00002018 (ops VR128:$dst, VR128:$src1, i16mem:$src2, i32i8imm:$src3),
2019 "pinsrw {$src3, $src2, $dst|$dst, $src2, $src3}",
2020 [(set VR128:$dst,
Evan Cheng653159f2006-03-31 21:55:24 +00002021 (v8i16 (X86pinsrw (v8i16 VR128:$src1),
Evan Chengb067a1e2006-03-31 19:22:53 +00002022 (i32 (anyext (loadi16 addr:$src2))),
Evan Cheng015188f2006-06-15 08:14:54 +00002023 (iPTR imm:$src3))))]>;
Evan Chengb067a1e2006-03-31 19:22:53 +00002024}
2025
Evan Cheng82521dd2006-03-21 07:09:35 +00002026//===----------------------------------------------------------------------===//
Evan Chengc653d482006-03-24 22:28:37 +00002027// Miscellaneous Instructions
2028//===----------------------------------------------------------------------===//
2029
Evan Chengc5fb2b12006-03-30 00:33:26 +00002030// Mask creation
Evan Cheng069287d2006-05-16 07:21:53 +00002031def MOVMSKPSrr : PSI<0x50, MRMSrcReg, (ops GR32:$dst, VR128:$src),
Evan Chengc5fb2b12006-03-30 00:33:26 +00002032 "movmskps {$src, $dst|$dst, $src}",
Evan Cheng069287d2006-05-16 07:21:53 +00002033 [(set GR32:$dst, (int_x86_sse_movmsk_ps VR128:$src))]>;
2034def MOVMSKPDrr : PSI<0x50, MRMSrcReg, (ops GR32:$dst, VR128:$src),
Evan Chengc5fb2b12006-03-30 00:33:26 +00002035 "movmskpd {$src, $dst|$dst, $src}",
Evan Cheng069287d2006-05-16 07:21:53 +00002036 [(set GR32:$dst, (int_x86_sse2_movmsk_pd VR128:$src))]>;
Evan Chengc5fb2b12006-03-30 00:33:26 +00002037
Evan Cheng069287d2006-05-16 07:21:53 +00002038def PMOVMSKBrr : PDI<0xD7, MRMSrcReg, (ops GR32:$dst, VR128:$src),
Evan Chengc5fb2b12006-03-30 00:33:26 +00002039 "pmovmskb {$src, $dst|$dst, $src}",
Evan Cheng069287d2006-05-16 07:21:53 +00002040 [(set GR32:$dst, (int_x86_sse2_pmovmskb_128 VR128:$src))]>;
Evan Chengc5fb2b12006-03-30 00:33:26 +00002041
Evan Chengfcf5e212006-04-11 06:57:30 +00002042// Conditional store
Evan Cheng23b31222006-09-05 05:59:25 +00002043def MASKMOVDQU : PDI<0xF7, MRMSrcReg, (ops VR128:$src, VR128:$mask),
Evan Chengfcf5e212006-04-11 06:57:30 +00002044 "maskmovdqu {$mask, $src|$src, $mask}",
2045 [(int_x86_sse2_maskmov_dqu VR128:$src, VR128:$mask, EDI)]>,
2046 Imp<[EDI],[]>;
2047
Evan Chengecac9cb2006-03-25 06:03:26 +00002048// Prefetching loads
Evan Cheng135c6a92006-04-11 17:35:57 +00002049def PREFETCHT0 : PSI<0x18, MRM1m, (ops i8mem:$src),
Evan Chengdf3c33c2006-04-11 18:04:57 +00002050 "prefetcht0 $src", []>;
Evan Cheng135c6a92006-04-11 17:35:57 +00002051def PREFETCHT1 : PSI<0x18, MRM2m, (ops i8mem:$src),
Evan Chengdf3c33c2006-04-11 18:04:57 +00002052 "prefetcht1 $src", []>;
Evan Cheng135c6a92006-04-11 17:35:57 +00002053def PREFETCHT2 : PSI<0x18, MRM3m, (ops i8mem:$src),
Evan Chengdf3c33c2006-04-11 18:04:57 +00002054 "prefetcht2 $src", []>;
Evan Cheng135c6a92006-04-11 17:35:57 +00002055def PREFETCHTNTA : PSI<0x18, MRM0m, (ops i8mem:$src),
Evan Chengdf3c33c2006-04-11 18:04:57 +00002056 "prefetchtnta $src", []>;
Evan Chengecac9cb2006-03-25 06:03:26 +00002057
2058// Non-temporal stores
Evan Chengfcf5e212006-04-11 06:57:30 +00002059def MOVNTPSmr : PSI<0x2B, MRMDestMem, (ops i128mem:$dst, VR128:$src),
2060 "movntps {$src, $dst|$dst, $src}",
2061 [(int_x86_sse_movnt_ps addr:$dst, VR128:$src)]>;
2062def MOVNTPDmr : PDI<0x2B, MRMDestMem, (ops i128mem:$dst, VR128:$src),
2063 "movntpd {$src, $dst|$dst, $src}",
2064 [(int_x86_sse2_movnt_pd addr:$dst, VR128:$src)]>;
2065def MOVNTDQmr : PDI<0xE7, MRMDestMem, (ops f128mem:$dst, VR128:$src),
2066 "movntdq {$src, $dst|$dst, $src}",
2067 [(int_x86_sse2_movnt_dq addr:$dst, VR128:$src)]>;
Evan Cheng069287d2006-05-16 07:21:53 +00002068def MOVNTImr : I<0xC3, MRMDestMem, (ops i32mem:$dst, GR32:$src),
Evan Chengfcf5e212006-04-11 06:57:30 +00002069 "movnti {$src, $dst|$dst, $src}",
Evan Cheng069287d2006-05-16 07:21:53 +00002070 [(int_x86_sse2_movnt_i addr:$dst, GR32:$src)]>,
Evan Chengfcf5e212006-04-11 06:57:30 +00002071 TB, Requires<[HasSSE2]>;
Evan Chengecac9cb2006-03-25 06:03:26 +00002072
Evan Chengf3e1b1d2006-04-14 07:43:12 +00002073// Flush cache
2074def CLFLUSH : I<0xAE, MRM7m, (ops i8mem:$src),
2075 "clflush $src", [(int_x86_sse2_clflush addr:$src)]>,
2076 TB, Requires<[HasSSE2]>;
2077
2078// Load, store, and memory fence
Evan Chengecac9cb2006-03-25 06:03:26 +00002079def SFENCE : I<0xAE, MRM7m, (ops),
Evan Cheng135c6a92006-04-11 17:35:57 +00002080 "sfence", [(int_x86_sse_sfence)]>, TB, Requires<[HasSSE1]>;
Evan Chengf3e1b1d2006-04-14 07:43:12 +00002081def LFENCE : I<0xAE, MRM5m, (ops),
2082 "lfence", [(int_x86_sse2_lfence)]>, TB, Requires<[HasSSE2]>;
2083def MFENCE : I<0xAE, MRM6m, (ops),
2084 "mfence", [(int_x86_sse2_mfence)]>, TB, Requires<[HasSSE2]>;
Evan Chengecac9cb2006-03-25 06:03:26 +00002085
Evan Cheng372db542006-04-08 00:47:44 +00002086// MXCSR register
Evan Chengf3e1b1d2006-04-14 07:43:12 +00002087def LDMXCSR : I<0xAE, MRM5m, (ops i32mem:$src),
Evan Cheng372db542006-04-08 00:47:44 +00002088 "ldmxcsr $src",
2089 [(int_x86_sse_ldmxcsr addr:$src)]>, TB, Requires<[HasSSE1]>;
2090def STMXCSR : I<0xAE, MRM3m, (ops i32mem:$dst),
2091 "stmxcsr $dst",
2092 [(int_x86_sse_stmxcsr addr:$dst)]>, TB, Requires<[HasSSE1]>;
Evan Chengc653d482006-03-24 22:28:37 +00002093
Evan Chengd9539472006-04-14 21:59:03 +00002094// Thread synchronization
2095def MONITOR : I<0xC8, RawFrm, (ops), "monitor",
2096 [(int_x86_sse3_monitor EAX, ECX, EDX)]>,
2097 TB, Requires<[HasSSE3]>;
2098def MWAIT : I<0xC9, RawFrm, (ops), "mwait",
2099 [(int_x86_sse3_mwait ECX, EAX)]>,
2100 TB, Requires<[HasSSE3]>;
2101
Evan Chengc653d482006-03-24 22:28:37 +00002102//===----------------------------------------------------------------------===//
Evan Cheng82521dd2006-03-21 07:09:35 +00002103// Alias Instructions
2104//===----------------------------------------------------------------------===//
2105
Evan Chengffea91e2006-03-26 09:53:12 +00002106// Alias instructions that map zero vector to pxor / xorp* for sse.
Evan Cheng386031a2006-03-24 07:29:27 +00002107// FIXME: remove when we can teach regalloc that xor reg, reg is ok.
Evan Cheng775ff182006-06-29 18:04:54 +00002108def V_SET0 : PSI<0x57, MRMInitReg, (ops VR128:$dst),
2109 "xorps $dst, $dst",
2110 [(set VR128:$dst, (v4f32 immAllZerosV))]>;
Evan Cheng386031a2006-03-24 07:29:27 +00002111
Evan Chenga0b3afb2006-03-27 07:00:16 +00002112def V_SETALLONES : PDI<0x76, MRMInitReg, (ops VR128:$dst),
2113 "pcmpeqd $dst, $dst",
2114 [(set VR128:$dst, (v2f64 immAllOnesV))]>;
2115
Evan Cheng11e15b32006-04-03 20:53:28 +00002116// FR32 / FR64 to 128-bit vector conversion.
2117def MOVSS2PSrr : SSI<0x10, MRMSrcReg, (ops VR128:$dst, FR32:$src),
2118 "movss {$src, $dst|$dst, $src}",
2119 [(set VR128:$dst,
2120 (v4f32 (scalar_to_vector FR32:$src)))]>;
2121def MOVSS2PSrm : SSI<0x10, MRMSrcMem, (ops VR128:$dst, f32mem:$src),
2122 "movss {$src, $dst|$dst, $src}",
2123 [(set VR128:$dst,
2124 (v4f32 (scalar_to_vector (loadf32 addr:$src))))]>;
2125def MOVSD2PDrr : SDI<0x10, MRMSrcReg, (ops VR128:$dst, FR64:$src),
2126 "movsd {$src, $dst|$dst, $src}",
2127 [(set VR128:$dst,
2128 (v2f64 (scalar_to_vector FR64:$src)))]>;
2129def MOVSD2PDrm : SDI<0x10, MRMSrcMem, (ops VR128:$dst, f64mem:$src),
2130 "movsd {$src, $dst|$dst, $src}",
2131 [(set VR128:$dst,
2132 (v2f64 (scalar_to_vector (loadf64 addr:$src))))]>;
2133
Evan Cheng069287d2006-05-16 07:21:53 +00002134def MOVDI2PDIrr : PDI<0x6E, MRMSrcReg, (ops VR128:$dst, GR32:$src),
Evan Cheng11e15b32006-04-03 20:53:28 +00002135 "movd {$src, $dst|$dst, $src}",
2136 [(set VR128:$dst,
Evan Cheng069287d2006-05-16 07:21:53 +00002137 (v4i32 (scalar_to_vector GR32:$src)))]>;
Evan Cheng11e15b32006-04-03 20:53:28 +00002138def MOVDI2PDIrm : PDI<0x6E, MRMSrcMem, (ops VR128:$dst, i32mem:$src),
2139 "movd {$src, $dst|$dst, $src}",
2140 [(set VR128:$dst,
2141 (v4i32 (scalar_to_vector (loadi32 addr:$src))))]>;
2142// SSE2 instructions with XS prefix
2143def MOVQI2PQIrr : I<0x7E, MRMSrcReg, (ops VR128:$dst, VR64:$src),
2144 "movq {$src, $dst|$dst, $src}",
2145 [(set VR128:$dst,
2146 (v2i64 (scalar_to_vector VR64:$src)))]>, XS,
2147 Requires<[HasSSE2]>;
2148def MOVQI2PQIrm : I<0x7E, MRMSrcMem, (ops VR128:$dst, i64mem:$src),
2149 "movq {$src, $dst|$dst, $src}",
2150 [(set VR128:$dst,
2151 (v2i64 (scalar_to_vector (loadi64 addr:$src))))]>, XS,
2152 Requires<[HasSSE2]>;
2153// FIXME: may not be able to eliminate this movss with coalescing the src and
2154// dest register classes are different. We really want to write this pattern
2155// like this:
Evan Cheng015188f2006-06-15 08:14:54 +00002156// def : Pat<(f32 (vector_extract (v4f32 VR128:$src), (iPTR 0))),
Evan Cheng11e15b32006-04-03 20:53:28 +00002157// (f32 FR32:$src)>;
2158def MOVPS2SSrr : SSI<0x10, MRMSrcReg, (ops FR32:$dst, VR128:$src),
2159 "movss {$src, $dst|$dst, $src}",
2160 [(set FR32:$dst, (vector_extract (v4f32 VR128:$src),
Evan Cheng015188f2006-06-15 08:14:54 +00002161 (iPTR 0)))]>;
Evan Cheng85c09652006-04-06 23:53:29 +00002162def MOVPS2SSmr : SSI<0x11, MRMDestMem, (ops f32mem:$dst, VR128:$src),
Evan Cheng11e15b32006-04-03 20:53:28 +00002163 "movss {$src, $dst|$dst, $src}",
2164 [(store (f32 (vector_extract (v4f32 VR128:$src),
Evan Cheng015188f2006-06-15 08:14:54 +00002165 (iPTR 0))), addr:$dst)]>;
Evan Cheng11e15b32006-04-03 20:53:28 +00002166def MOVPD2SDrr : SDI<0x10, MRMSrcReg, (ops FR64:$dst, VR128:$src),
2167 "movsd {$src, $dst|$dst, $src}",
2168 [(set FR64:$dst, (vector_extract (v2f64 VR128:$src),
Evan Cheng015188f2006-06-15 08:14:54 +00002169 (iPTR 0)))]>;
Evan Chengfb2a3b22006-04-18 21:29:08 +00002170def MOVPD2SDmr : SDI<0x11, MRMDestMem, (ops f64mem:$dst, VR128:$src),
2171 "movsd {$src, $dst|$dst, $src}",
2172 [(store (f64 (vector_extract (v2f64 VR128:$src),
Evan Cheng015188f2006-06-15 08:14:54 +00002173 (iPTR 0))), addr:$dst)]>;
Evan Cheng069287d2006-05-16 07:21:53 +00002174def MOVPDI2DIrr : PDI<0x7E, MRMDestReg, (ops GR32:$dst, VR128:$src),
Evan Cheng11e15b32006-04-03 20:53:28 +00002175 "movd {$src, $dst|$dst, $src}",
Evan Cheng069287d2006-05-16 07:21:53 +00002176 [(set GR32:$dst, (vector_extract (v4i32 VR128:$src),
Evan Cheng015188f2006-06-15 08:14:54 +00002177 (iPTR 0)))]>;
Evan Cheng11e15b32006-04-03 20:53:28 +00002178def MOVPDI2DImr : PDI<0x7E, MRMDestMem, (ops i32mem:$dst, VR128:$src),
2179 "movd {$src, $dst|$dst, $src}",
2180 [(store (i32 (vector_extract (v4i32 VR128:$src),
Evan Cheng015188f2006-06-15 08:14:54 +00002181 (iPTR 0))), addr:$dst)]>;
Evan Cheng11e15b32006-04-03 20:53:28 +00002182
2183// Move to lower bits of a VR128, leaving upper bits alone.
Evan Chengbc4832b2006-03-24 23:15:12 +00002184// Three operand (but two address) aliases.
2185let isTwoAddress = 1 in {
Evan Cheng11e15b32006-04-03 20:53:28 +00002186def MOVLSS2PSrr : SSI<0x10, MRMSrcReg, (ops VR128:$dst, VR128:$src1, FR32:$src2),
Evan Chengbc4832b2006-03-24 23:15:12 +00002187 "movss {$src2, $dst|$dst, $src2}", []>;
Evan Cheng11e15b32006-04-03 20:53:28 +00002188def MOVLSD2PDrr : SDI<0x10, MRMSrcReg, (ops VR128:$dst, VR128:$src1, FR64:$src2),
Evan Chengbc4832b2006-03-24 23:15:12 +00002189 "movsd {$src2, $dst|$dst, $src2}", []>;
Evan Chengd6d1cbd2006-04-11 00:19:04 +00002190
Evan Chengfd111b52006-04-19 21:15:24 +00002191let AddedComplexity = 20 in {
Evan Chengd6d1cbd2006-04-11 00:19:04 +00002192def MOVLPSrr : SSI<0x10, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
2193 "movss {$src2, $dst|$dst, $src2}",
2194 [(set VR128:$dst,
2195 (v4f32 (vector_shuffle VR128:$src1, VR128:$src2,
Evan Cheng017dcc62006-04-21 01:05:10 +00002196 MOVL_shuffle_mask)))]>;
Evan Chengd6d1cbd2006-04-11 00:19:04 +00002197def MOVLPDrr : SDI<0x10, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
2198 "movsd {$src2, $dst|$dst, $src2}",
2199 [(set VR128:$dst,
2200 (v2f64 (vector_shuffle VR128:$src1, VR128:$src2,
Evan Cheng017dcc62006-04-21 01:05:10 +00002201 MOVL_shuffle_mask)))]>;
Evan Chengbc4832b2006-03-24 23:15:12 +00002202}
Evan Chengfd111b52006-04-19 21:15:24 +00002203}
Evan Cheng82521dd2006-03-21 07:09:35 +00002204
Evan Cheng397edef2006-04-11 22:28:25 +00002205// Store / copy lower 64-bits of a XMM register.
2206def MOVLQ128mr : PDI<0xD6, MRMDestMem, (ops i64mem:$dst, VR128:$src),
2207 "movq {$src, $dst|$dst, $src}",
2208 [(int_x86_sse2_storel_dq addr:$dst, VR128:$src)]>;
2209
Evan Cheng11e15b32006-04-03 20:53:28 +00002210// Move to lower bits of a VR128 and zeroing upper bits.
Evan Chengbc4832b2006-03-24 23:15:12 +00002211// Loading from memory automatically zeroing upper bits.
Evan Cheng017dcc62006-04-21 01:05:10 +00002212let AddedComplexity = 20 in {
Evan Cheng11e15b32006-04-03 20:53:28 +00002213def MOVZSS2PSrm : SSI<0x10, MRMSrcMem, (ops VR128:$dst, f32mem:$src),
Evan Chengbc4832b2006-03-24 23:15:12 +00002214 "movss {$src, $dst|$dst, $src}",
Evan Cheng017dcc62006-04-21 01:05:10 +00002215 [(set VR128:$dst, (v4f32 (vector_shuffle immAllZerosV,
2216 (v4f32 (scalar_to_vector (loadf32 addr:$src))),
2217 MOVL_shuffle_mask)))]>;
Evan Cheng11e15b32006-04-03 20:53:28 +00002218def MOVZSD2PDrm : SDI<0x10, MRMSrcMem, (ops VR128:$dst, f64mem:$src),
Evan Chengbc4832b2006-03-24 23:15:12 +00002219 "movsd {$src, $dst|$dst, $src}",
Evan Cheng017dcc62006-04-21 01:05:10 +00002220 [(set VR128:$dst, (v2f64 (vector_shuffle immAllZerosV,
2221 (v2f64 (scalar_to_vector (loadf64 addr:$src))),
2222 MOVL_shuffle_mask)))]>;
2223// movd / movq to XMM register zero-extends
Evan Cheng069287d2006-05-16 07:21:53 +00002224def MOVZDI2PDIrr : PDI<0x6E, MRMSrcReg, (ops VR128:$dst, GR32:$src),
Evan Cheng017dcc62006-04-21 01:05:10 +00002225 "movd {$src, $dst|$dst, $src}",
2226 [(set VR128:$dst, (v4i32 (vector_shuffle immAllZerosV,
Evan Cheng069287d2006-05-16 07:21:53 +00002227 (v4i32 (scalar_to_vector GR32:$src)),
Evan Cheng017dcc62006-04-21 01:05:10 +00002228 MOVL_shuffle_mask)))]>;
Evan Cheng11e15b32006-04-03 20:53:28 +00002229def MOVZDI2PDIrm : PDI<0x6E, MRMSrcMem, (ops VR128:$dst, i32mem:$src),
2230 "movd {$src, $dst|$dst, $src}",
Evan Cheng017dcc62006-04-21 01:05:10 +00002231 [(set VR128:$dst, (v4i32 (vector_shuffle immAllZerosV,
2232 (v4i32 (scalar_to_vector (loadi32 addr:$src))),
2233 MOVL_shuffle_mask)))]>;
Evan Chenga7fc6422006-04-24 23:34:56 +00002234// Moving from XMM to XMM but still clear upper 64 bits.
2235def MOVZQI2PQIrr : I<0x7E, MRMSrcReg, (ops VR128:$dst, VR128:$src),
2236 "movq {$src, $dst|$dst, $src}",
2237 [(set VR128:$dst, (int_x86_sse2_movl_dq VR128:$src))]>,
2238 XS, Requires<[HasSSE2]>;
2239def MOVZQI2PQIrm : I<0x7E, MRMSrcMem, (ops VR128:$dst, i64mem:$src),
2240 "movq {$src, $dst|$dst, $src}",
2241 [(set VR128:$dst, (int_x86_sse2_movl_dq
2242 (bc_v4i32 (loadv2i64 addr:$src))))]>,
2243 XS, Requires<[HasSSE2]>;
Evan Cheng017dcc62006-04-21 01:05:10 +00002244}
Evan Cheng48090aa2006-03-21 23:01:21 +00002245
2246//===----------------------------------------------------------------------===//
2247// Non-Instruction Patterns
2248//===----------------------------------------------------------------------===//
2249
2250// 128-bit vector undef's.
2251def : Pat<(v2f64 (undef)), (IMPLICIT_DEF_VR128)>, Requires<[HasSSE2]>;
2252def : Pat<(v16i8 (undef)), (IMPLICIT_DEF_VR128)>, Requires<[HasSSE2]>;
2253def : Pat<(v8i16 (undef)), (IMPLICIT_DEF_VR128)>, Requires<[HasSSE2]>;
2254def : Pat<(v4i32 (undef)), (IMPLICIT_DEF_VR128)>, Requires<[HasSSE2]>;
2255def : Pat<(v2i64 (undef)), (IMPLICIT_DEF_VR128)>, Requires<[HasSSE2]>;
2256
Evan Chengffea91e2006-03-26 09:53:12 +00002257// 128-bit vector all zero's.
Evan Cheng775ff182006-06-29 18:04:54 +00002258def : Pat<(v16i8 immAllZerosV), (V_SET0)>, Requires<[HasSSE2]>;
2259def : Pat<(v8i16 immAllZerosV), (V_SET0)>, Requires<[HasSSE2]>;
2260def : Pat<(v4i32 immAllZerosV), (V_SET0)>, Requires<[HasSSE2]>;
2261def : Pat<(v2i64 immAllZerosV), (V_SET0)>, Requires<[HasSSE2]>;
2262def : Pat<(v2f64 immAllZerosV), (V_SET0)>, Requires<[HasSSE2]>;
Evan Chengffea91e2006-03-26 09:53:12 +00002263
Evan Chenga0b3afb2006-03-27 07:00:16 +00002264// 128-bit vector all one's.
Chris Lattner30da68a2006-06-20 00:25:29 +00002265def : Pat<(v16i8 immAllOnesV), (V_SETALLONES)>, Requires<[HasSSE2]>;
2266def : Pat<(v8i16 immAllOnesV), (V_SETALLONES)>, Requires<[HasSSE2]>;
2267def : Pat<(v4i32 immAllOnesV), (V_SETALLONES)>, Requires<[HasSSE2]>;
2268def : Pat<(v2i64 immAllOnesV), (V_SETALLONES)>, Requires<[HasSSE2]>;
2269def : Pat<(v4f32 immAllOnesV), (V_SETALLONES)>, Requires<[HasSSE1]>;
Evan Chenga0b3afb2006-03-27 07:00:16 +00002270
Evan Cheng48090aa2006-03-21 23:01:21 +00002271// Store 128-bit integer vector values.
Evan Cheng24dc1f52006-03-23 07:44:07 +00002272def : Pat<(store (v16i8 VR128:$src), addr:$dst),
Evan Chengffea91e2006-03-26 09:53:12 +00002273 (MOVDQAmr addr:$dst, VR128:$src)>, Requires<[HasSSE2]>;
Evan Cheng24dc1f52006-03-23 07:44:07 +00002274def : Pat<(store (v8i16 VR128:$src), addr:$dst),
Evan Chengffea91e2006-03-26 09:53:12 +00002275 (MOVDQAmr addr:$dst, VR128:$src)>, Requires<[HasSSE2]>;
Evan Cheng24dc1f52006-03-23 07:44:07 +00002276def : Pat<(store (v4i32 VR128:$src), addr:$dst),
Evan Chengffea91e2006-03-26 09:53:12 +00002277 (MOVDQAmr addr:$dst, VR128:$src)>, Requires<[HasSSE2]>;
Evan Cheng48090aa2006-03-21 23:01:21 +00002278
Evan Cheng069287d2006-05-16 07:21:53 +00002279// Scalar to v8i16 / v16i8. The source may be a GR32, but only the lower 8 or
Evan Cheng48090aa2006-03-21 23:01:21 +00002280// 16-bits matter.
Chris Lattner30da68a2006-06-20 00:25:29 +00002281def : Pat<(v8i16 (X86s2vec GR32:$src)), (MOVDI2PDIrr GR32:$src)>,
Evan Chengffea91e2006-03-26 09:53:12 +00002282 Requires<[HasSSE2]>;
Chris Lattner30da68a2006-06-20 00:25:29 +00002283def : Pat<(v16i8 (X86s2vec GR32:$src)), (MOVDI2PDIrr GR32:$src)>,
Evan Chengffea91e2006-03-26 09:53:12 +00002284 Requires<[HasSSE2]>;
Evan Cheng48090aa2006-03-21 23:01:21 +00002285
Evan Cheng2c0dbd02006-03-24 02:58:06 +00002286// bit_convert
Chris Lattner4cc84ed2006-10-07 04:52:09 +00002287let Predicates = [HasSSE2] in {
2288 def : Pat<(v2i64 (bitconvert (v4i32 VR128:$src))), (v2i64 VR128:$src)>;
2289 def : Pat<(v2i64 (bitconvert (v8i16 VR128:$src))), (v2i64 VR128:$src)>;
2290 def : Pat<(v2i64 (bitconvert (v16i8 VR128:$src))), (v2i64 VR128:$src)>;
2291 def : Pat<(v2i64 (bitconvert (v2f64 VR128:$src))), (v2i64 VR128:$src)>;
2292 def : Pat<(v2i64 (bitconvert (v4f32 VR128:$src))), (v2i64 VR128:$src)>;
2293 def : Pat<(v4i32 (bitconvert (v2i64 VR128:$src))), (v4i32 VR128:$src)>;
2294 def : Pat<(v4i32 (bitconvert (v8i16 VR128:$src))), (v4i32 VR128:$src)>;
2295 def : Pat<(v4i32 (bitconvert (v16i8 VR128:$src))), (v4i32 VR128:$src)>;
2296 def : Pat<(v4i32 (bitconvert (v2f64 VR128:$src))), (v4i32 VR128:$src)>;
2297 def : Pat<(v4i32 (bitconvert (v4f32 VR128:$src))), (v4i32 VR128:$src)>;
2298 def : Pat<(v8i16 (bitconvert (v2i64 VR128:$src))), (v8i16 VR128:$src)>;
2299 def : Pat<(v8i16 (bitconvert (v4i32 VR128:$src))), (v8i16 VR128:$src)>;
2300 def : Pat<(v8i16 (bitconvert (v16i8 VR128:$src))), (v8i16 VR128:$src)>;
2301 def : Pat<(v8i16 (bitconvert (v2f64 VR128:$src))), (v8i16 VR128:$src)>;
2302 def : Pat<(v8i16 (bitconvert (v4f32 VR128:$src))), (v8i16 VR128:$src)>;
2303 def : Pat<(v16i8 (bitconvert (v2i64 VR128:$src))), (v16i8 VR128:$src)>;
2304 def : Pat<(v16i8 (bitconvert (v4i32 VR128:$src))), (v16i8 VR128:$src)>;
2305 def : Pat<(v16i8 (bitconvert (v8i16 VR128:$src))), (v16i8 VR128:$src)>;
2306 def : Pat<(v16i8 (bitconvert (v2f64 VR128:$src))), (v16i8 VR128:$src)>;
2307 def : Pat<(v16i8 (bitconvert (v4f32 VR128:$src))), (v16i8 VR128:$src)>;
2308 def : Pat<(v4f32 (bitconvert (v2i64 VR128:$src))), (v4f32 VR128:$src)>;
2309 def : Pat<(v4f32 (bitconvert (v4i32 VR128:$src))), (v4f32 VR128:$src)>;
2310 def : Pat<(v4f32 (bitconvert (v8i16 VR128:$src))), (v4f32 VR128:$src)>;
2311 def : Pat<(v4f32 (bitconvert (v16i8 VR128:$src))), (v4f32 VR128:$src)>;
2312 def : Pat<(v4f32 (bitconvert (v2f64 VR128:$src))), (v4f32 VR128:$src)>;
2313 def : Pat<(v2f64 (bitconvert (v2i64 VR128:$src))), (v2f64 VR128:$src)>;
2314 def : Pat<(v2f64 (bitconvert (v4i32 VR128:$src))), (v2f64 VR128:$src)>;
2315 def : Pat<(v2f64 (bitconvert (v8i16 VR128:$src))), (v2f64 VR128:$src)>;
2316 def : Pat<(v2f64 (bitconvert (v16i8 VR128:$src))), (v2f64 VR128:$src)>;
2317 def : Pat<(v2f64 (bitconvert (v4f32 VR128:$src))), (v2f64 VR128:$src)>;
2318}
Evan Chengb9df0ca2006-03-22 02:53:00 +00002319
Evan Cheng017dcc62006-04-21 01:05:10 +00002320// Move scalar to XMM zero-extended
2321// movd to XMM register zero-extends
2322let AddedComplexity = 20 in {
2323def : Pat<(v8i16 (vector_shuffle immAllZerosV,
Evan Cheng069287d2006-05-16 07:21:53 +00002324 (v8i16 (X86s2vec GR32:$src)), MOVL_shuffle_mask)),
Chris Lattner30da68a2006-06-20 00:25:29 +00002325 (MOVZDI2PDIrr GR32:$src)>, Requires<[HasSSE2]>;
Evan Cheng017dcc62006-04-21 01:05:10 +00002326def : Pat<(v16i8 (vector_shuffle immAllZerosV,
Evan Cheng069287d2006-05-16 07:21:53 +00002327 (v16i8 (X86s2vec GR32:$src)), MOVL_shuffle_mask)),
Chris Lattner30da68a2006-06-20 00:25:29 +00002328 (MOVZDI2PDIrr GR32:$src)>, Requires<[HasSSE2]>;
Evan Cheng017dcc62006-04-21 01:05:10 +00002329// Zeroing a VR128 then do a MOVS{S|D} to the lower bits.
2330def : Pat<(v2f64 (vector_shuffle immAllZerosV,
2331 (v2f64 (scalar_to_vector FR64:$src)), MOVL_shuffle_mask)),
Evan Cheng775ff182006-06-29 18:04:54 +00002332 (MOVLSD2PDrr (V_SET0), FR64:$src)>, Requires<[HasSSE2]>;
Evan Cheng017dcc62006-04-21 01:05:10 +00002333def : Pat<(v4f32 (vector_shuffle immAllZerosV,
2334 (v4f32 (scalar_to_vector FR32:$src)), MOVL_shuffle_mask)),
Evan Cheng775ff182006-06-29 18:04:54 +00002335 (MOVLSS2PSrr (V_SET0), FR32:$src)>, Requires<[HasSSE2]>;
Evan Cheng017dcc62006-04-21 01:05:10 +00002336}
Evan Chengbc4832b2006-03-24 23:15:12 +00002337
Evan Chengb9df0ca2006-03-22 02:53:00 +00002338// Splat v2f64 / v2i64
Evan Chengfd111b52006-04-19 21:15:24 +00002339let AddedComplexity = 10 in {
Evan Chengd9539472006-04-14 21:59:03 +00002340def : Pat<(vector_shuffle (v2f64 VR128:$src), (undef), SSE_splat_v2_mask:$sm),
Chris Lattner30da68a2006-06-20 00:25:29 +00002341 (UNPCKLPDrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>;
Evan Chengd9539472006-04-14 21:59:03 +00002342def : Pat<(vector_shuffle (v2i64 VR128:$src), (undef), SSE_splat_v2_mask:$sm),
Chris Lattner30da68a2006-06-20 00:25:29 +00002343 (PUNPCKLQDQrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>;
Evan Chengfd111b52006-04-19 21:15:24 +00002344}
Evan Cheng475aecf2006-03-29 03:04:49 +00002345
Evan Cheng691c9232006-03-29 19:02:40 +00002346// Splat v4f32
2347def : Pat<(vector_shuffle (v4f32 VR128:$src), (undef), SSE_splat_mask:$sm),
Chris Lattner30da68a2006-06-20 00:25:29 +00002348 (SHUFPSrri VR128:$src, VR128:$src, SSE_splat_mask:$sm)>,
Evan Cheng691c9232006-03-29 19:02:40 +00002349 Requires<[HasSSE1]>;
2350
Evan Chengb7a5c522006-04-18 21:55:35 +00002351// Special unary SHUFPSrri case.
Evan Cheng3d60df42006-04-10 22:35:16 +00002352// FIXME: when we want non two-address code, then we should use PSHUFD?
Evan Cheng7d9061e2006-03-30 19:54:57 +00002353def : Pat<(vector_shuffle (v4f32 VR128:$src1), (undef),
Evan Cheng3d60df42006-04-10 22:35:16 +00002354 SHUFP_unary_shuffle_mask:$sm),
Chris Lattner30da68a2006-06-20 00:25:29 +00002355 (SHUFPSrri VR128:$src1, VR128:$src1, SHUFP_unary_shuffle_mask:$sm)>,
Evan Cheng56e73012006-04-10 21:42:19 +00002356 Requires<[HasSSE1]>;
Evan Cheng3d60df42006-04-10 22:35:16 +00002357// Unary v4f32 shuffle with PSHUF* in order to fold a load.
Evan Cheng7d9061e2006-03-30 19:54:57 +00002358def : Pat<(vector_shuffle (loadv4f32 addr:$src1), (undef),
Evan Cheng3d60df42006-04-10 22:35:16 +00002359 SHUFP_unary_shuffle_mask:$sm),
Chris Lattner30da68a2006-06-20 00:25:29 +00002360 (PSHUFDmi addr:$src1, SHUFP_unary_shuffle_mask:$sm)>,
Evan Cheng7d9061e2006-03-30 19:54:57 +00002361 Requires<[HasSSE2]>;
Evan Cheng3d60df42006-04-10 22:35:16 +00002362// Special binary v4i32 shuffle cases with SHUFPS.
2363def : Pat<(vector_shuffle (v4i32 VR128:$src1), (v4i32 VR128:$src2),
2364 PSHUFD_binary_shuffle_mask:$sm),
Chris Lattner30da68a2006-06-20 00:25:29 +00002365 (SHUFPSrri VR128:$src1, VR128:$src2, PSHUFD_binary_shuffle_mask:$sm)>,
2366 Requires<[HasSSE2]>;
Evan Cheng91b740d2006-04-12 17:12:36 +00002367def : Pat<(vector_shuffle (v4i32 VR128:$src1),
2368 (bc_v4i32 (loadv2i64 addr:$src2)), PSHUFD_binary_shuffle_mask:$sm),
Chris Lattner30da68a2006-06-20 00:25:29 +00002369 (SHUFPSrmi VR128:$src1, addr:$src2, PSHUFD_binary_shuffle_mask:$sm)>,
2370 Requires<[HasSSE2]>;
Evan Cheng1b32f222006-03-30 07:33:32 +00002371
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002372// vector_shuffle v1, <undef>, <0, 0, 1, 1, ...>
Evan Chengfd111b52006-04-19 21:15:24 +00002373let AddedComplexity = 10 in {
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002374def : Pat<(v4f32 (vector_shuffle VR128:$src, (undef),
2375 UNPCKL_v_undef_shuffle_mask)),
Chris Lattner30da68a2006-06-20 00:25:29 +00002376 (UNPCKLPSrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>;
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002377def : Pat<(v16i8 (vector_shuffle VR128:$src, (undef),
2378 UNPCKL_v_undef_shuffle_mask)),
Chris Lattner30da68a2006-06-20 00:25:29 +00002379 (PUNPCKLBWrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>;
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002380def : Pat<(v8i16 (vector_shuffle VR128:$src, (undef),
2381 UNPCKL_v_undef_shuffle_mask)),
Chris Lattner30da68a2006-06-20 00:25:29 +00002382 (PUNPCKLWDrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>;
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002383def : Pat<(v4i32 (vector_shuffle VR128:$src, (undef),
2384 UNPCKL_v_undef_shuffle_mask)),
Chris Lattner30da68a2006-06-20 00:25:29 +00002385 (PUNPCKLDQrr VR128:$src, VR128:$src)>, Requires<[HasSSE1]>;
Evan Chengfd111b52006-04-19 21:15:24 +00002386}
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002387
Evan Chengfd111b52006-04-19 21:15:24 +00002388let AddedComplexity = 20 in {
Evan Chengd9539472006-04-14 21:59:03 +00002389// vector_shuffle v1, <undef> <1, 1, 3, 3>
2390def : Pat<(v4i32 (vector_shuffle VR128:$src, (undef),
2391 MOVSHDUP_shuffle_mask)),
Chris Lattner30da68a2006-06-20 00:25:29 +00002392 (MOVSHDUPrr VR128:$src)>, Requires<[HasSSE3]>;
Evan Chengd9539472006-04-14 21:59:03 +00002393def : Pat<(v4i32 (vector_shuffle (bc_v4i32 (loadv2i64 addr:$src)), (undef),
2394 MOVSHDUP_shuffle_mask)),
Chris Lattner30da68a2006-06-20 00:25:29 +00002395 (MOVSHDUPrm addr:$src)>, Requires<[HasSSE3]>;
Evan Chengd9539472006-04-14 21:59:03 +00002396
2397// vector_shuffle v1, <undef> <0, 0, 2, 2>
2398def : Pat<(v4i32 (vector_shuffle VR128:$src, (undef),
2399 MOVSLDUP_shuffle_mask)),
Chris Lattner30da68a2006-06-20 00:25:29 +00002400 (MOVSLDUPrr VR128:$src)>, Requires<[HasSSE3]>;
Evan Chengd9539472006-04-14 21:59:03 +00002401def : Pat<(v4i32 (vector_shuffle (bc_v4i32 (loadv2i64 addr:$src)), (undef),
2402 MOVSLDUP_shuffle_mask)),
Chris Lattner30da68a2006-06-20 00:25:29 +00002403 (MOVSLDUPrm addr:$src)>, Requires<[HasSSE3]>;
Evan Chengfd111b52006-04-19 21:15:24 +00002404}
Evan Chengd9539472006-04-14 21:59:03 +00002405
Evan Chengfd111b52006-04-19 21:15:24 +00002406let AddedComplexity = 20 in {
Evan Cheng2dadaea2006-04-19 20:37:34 +00002407// vector_shuffle v1, v2 <0, 1, 4, 5> using MOVLHPS
2408def : Pat<(v4i32 (vector_shuffle VR128:$src1, VR128:$src2,
2409 MOVHP_shuffle_mask)),
Chris Lattner30da68a2006-06-20 00:25:29 +00002410 (MOVLHPSrr VR128:$src1, VR128:$src2)>;
Evan Cheng2dadaea2006-04-19 20:37:34 +00002411
2412// vector_shuffle v1, v2 <6, 7, 2, 3> using MOVHLPS
2413def : Pat<(v4i32 (vector_shuffle VR128:$src1, VR128:$src2,
2414 MOVHLPS_shuffle_mask)),
Chris Lattner30da68a2006-06-20 00:25:29 +00002415 (MOVHLPSrr VR128:$src1, VR128:$src2)>;
Evan Cheng2dadaea2006-04-19 20:37:34 +00002416
Evan Cheng9d09b892006-05-31 00:51:37 +00002417// vector_shuffle v1, undef <2, 3, ?, ?> using MOVHLPS
2418def : Pat<(v4f32 (vector_shuffle VR128:$src1, (undef),
2419 UNPCKH_shuffle_mask)),
Chris Lattner30da68a2006-06-20 00:25:29 +00002420 (MOVHLPSrr VR128:$src1, VR128:$src1)>;
Evan Cheng9d09b892006-05-31 00:51:37 +00002421def : Pat<(v4i32 (vector_shuffle VR128:$src1, (undef),
2422 UNPCKH_shuffle_mask)),
Chris Lattner30da68a2006-06-20 00:25:29 +00002423 (MOVHLPSrr VR128:$src1, VR128:$src1)>;
Evan Cheng9d09b892006-05-31 00:51:37 +00002424
Evan Cheng2dadaea2006-04-19 20:37:34 +00002425// vector_shuffle v1, (load v2) <4, 5, 2, 3> using MOVLPS
2426// vector_shuffle v1, (load v2) <0, 1, 4, 5> using MOVHPS
Evan Chengf66a0942006-04-19 18:20:17 +00002427def : Pat<(v4f32 (vector_shuffle VR128:$src1, (loadv4f32 addr:$src2),
2428 MOVLP_shuffle_mask)),
Chris Lattner30da68a2006-06-20 00:25:29 +00002429 (MOVLPSrm VR128:$src1, addr:$src2)>, Requires<[HasSSE1]>;
Evan Chengf66a0942006-04-19 18:20:17 +00002430def : Pat<(v2f64 (vector_shuffle VR128:$src1, (loadv2f64 addr:$src2),
2431 MOVLP_shuffle_mask)),
Chris Lattner30da68a2006-06-20 00:25:29 +00002432 (MOVLPDrm VR128:$src1, addr:$src2)>, Requires<[HasSSE2]>;
Evan Chengf66a0942006-04-19 18:20:17 +00002433def : Pat<(v4f32 (vector_shuffle VR128:$src1, (loadv4f32 addr:$src2),
2434 MOVHP_shuffle_mask)),
Chris Lattner30da68a2006-06-20 00:25:29 +00002435 (MOVHPSrm VR128:$src1, addr:$src2)>, Requires<[HasSSE1]>;
Evan Chengf66a0942006-04-19 18:20:17 +00002436def : Pat<(v2f64 (vector_shuffle VR128:$src1, (loadv2f64 addr:$src2),
2437 MOVHP_shuffle_mask)),
Chris Lattner30da68a2006-06-20 00:25:29 +00002438 (MOVHPDrm VR128:$src1, addr:$src2)>, Requires<[HasSSE2]>;
Evan Chengf66a0942006-04-19 18:20:17 +00002439
Evan Chengf66a0942006-04-19 18:20:17 +00002440def : Pat<(v4i32 (vector_shuffle VR128:$src1, (bc_v4i32 (loadv2i64 addr:$src2)),
2441 MOVLP_shuffle_mask)),
Chris Lattner30da68a2006-06-20 00:25:29 +00002442 (MOVLPSrm VR128:$src1, addr:$src2)>, Requires<[HasSSE2]>;
Evan Cheng64e97692006-04-24 21:58:20 +00002443def : Pat<(v2i64 (vector_shuffle VR128:$src1, (loadv2i64 addr:$src2),
2444 MOVLP_shuffle_mask)),
Chris Lattner30da68a2006-06-20 00:25:29 +00002445 (MOVLPDrm VR128:$src1, addr:$src2)>, Requires<[HasSSE2]>;
Evan Cheng64e97692006-04-24 21:58:20 +00002446def : Pat<(v4i32 (vector_shuffle VR128:$src1, (bc_v4i32 (loadv2i64 addr:$src2)),
2447 MOVHP_shuffle_mask)),
Chris Lattner30da68a2006-06-20 00:25:29 +00002448 (MOVHPSrm VR128:$src1, addr:$src2)>, Requires<[HasSSE1]>;
Evan Cheng64e97692006-04-24 21:58:20 +00002449def : Pat<(v2i64 (vector_shuffle VR128:$src1, (loadv2i64 addr:$src2),
2450 MOVLP_shuffle_mask)),
Chris Lattner30da68a2006-06-20 00:25:29 +00002451 (MOVLPDrm VR128:$src1, addr:$src2)>, Requires<[HasSSE2]>;
Evan Cheng64e97692006-04-24 21:58:20 +00002452
2453// Setting the lowest element in the vector.
2454def : Pat<(v4i32 (vector_shuffle VR128:$src1, VR128:$src2,
2455 MOVL_shuffle_mask)),
Chris Lattner30da68a2006-06-20 00:25:29 +00002456 (MOVLPSrr VR128:$src1, VR128:$src2)>, Requires<[HasSSE2]>;
Evan Chengcc0e98c2006-04-19 18:11:52 +00002457def : Pat<(v2i64 (vector_shuffle VR128:$src1, VR128:$src2,
Evan Cheng017dcc62006-04-21 01:05:10 +00002458 MOVL_shuffle_mask)),
Chris Lattner30da68a2006-06-20 00:25:29 +00002459 (MOVLPDrr VR128:$src1, VR128:$src2)>, Requires<[HasSSE2]>;
Evan Chenga7fc6422006-04-24 23:34:56 +00002460
Evan Cheng9e062ed2006-05-03 20:32:03 +00002461// vector_shuffle v1, v2 <4, 5, 2, 3> using MOVLPDrr (movsd)
2462def : Pat<(v4f32 (vector_shuffle VR128:$src1, VR128:$src2,
2463 MOVLP_shuffle_mask)),
Chris Lattner30da68a2006-06-20 00:25:29 +00002464 (MOVLPDrr VR128:$src1, VR128:$src2)>, Requires<[HasSSE2]>;
Evan Cheng9e062ed2006-05-03 20:32:03 +00002465def : Pat<(v4i32 (vector_shuffle VR128:$src1, VR128:$src2,
2466 MOVLP_shuffle_mask)),
Chris Lattner30da68a2006-06-20 00:25:29 +00002467 (MOVLPDrr VR128:$src1, VR128:$src2)>, Requires<[HasSSE2]>;
Evan Cheng9e062ed2006-05-03 20:32:03 +00002468
Evan Chenga7fc6422006-04-24 23:34:56 +00002469// Set lowest element and zero upper elements.
2470def : Pat<(bc_v2i64 (vector_shuffle immAllZerosV,
2471 (v2f64 (scalar_to_vector (loadf64 addr:$src))),
2472 MOVL_shuffle_mask)),
Chris Lattner30da68a2006-06-20 00:25:29 +00002473 (MOVZQI2PQIrm addr:$src)>, Requires<[HasSSE2]>;
Evan Chengf66a0942006-04-19 18:20:17 +00002474}
Evan Chengcdfc3c82006-04-17 22:45:49 +00002475
Evan Chenga7fc6422006-04-24 23:34:56 +00002476// FIXME: Temporary workaround since 2-wide shuffle is broken.
2477def : Pat<(int_x86_sse2_movs_d VR128:$src1, VR128:$src2),
Evan Chenga2137b52006-04-25 00:50:01 +00002478 (v2f64 (MOVLPDrr VR128:$src1, VR128:$src2))>, Requires<[HasSSE2]>;
Evan Chenga7fc6422006-04-24 23:34:56 +00002479def : Pat<(int_x86_sse2_loadh_pd VR128:$src1, addr:$src2),
Evan Chenga2137b52006-04-25 00:50:01 +00002480 (v2f64 (MOVHPDrm VR128:$src1, addr:$src2))>, Requires<[HasSSE2]>;
Evan Chenga7fc6422006-04-24 23:34:56 +00002481def : Pat<(int_x86_sse2_loadl_pd VR128:$src1, addr:$src2),
Evan Chenga2137b52006-04-25 00:50:01 +00002482 (v2f64 (MOVLPDrm VR128:$src1, addr:$src2))>, Requires<[HasSSE2]>;
Evan Chenga7fc6422006-04-24 23:34:56 +00002483def : Pat<(int_x86_sse2_shuf_pd VR128:$src1, VR128:$src2, imm:$src3),
Evan Chenga2137b52006-04-25 00:50:01 +00002484 (v2f64 (SHUFPDrri VR128:$src1, VR128:$src2, imm:$src3))>,
2485 Requires<[HasSSE2]>;
Evan Chenga7fc6422006-04-24 23:34:56 +00002486def : Pat<(int_x86_sse2_shuf_pd VR128:$src1, (load addr:$src2), imm:$src3),
Evan Chenga2137b52006-04-25 00:50:01 +00002487 (v2f64 (SHUFPDrmi VR128:$src1, addr:$src2, imm:$src3))>,
2488 Requires<[HasSSE2]>;
Evan Chenga7fc6422006-04-24 23:34:56 +00002489def : Pat<(int_x86_sse2_unpckh_pd VR128:$src1, VR128:$src2),
Evan Chenga2137b52006-04-25 00:50:01 +00002490 (v2f64 (UNPCKHPDrr VR128:$src1, VR128:$src2))>, Requires<[HasSSE2]>;
Evan Chenga7fc6422006-04-24 23:34:56 +00002491def : Pat<(int_x86_sse2_unpckh_pd VR128:$src1, (load addr:$src2)),
Evan Chenga2137b52006-04-25 00:50:01 +00002492 (v2f64 (UNPCKHPDrm VR128:$src1, addr:$src2))>, Requires<[HasSSE2]>;
Evan Chenga7fc6422006-04-24 23:34:56 +00002493def : Pat<(int_x86_sse2_unpckl_pd VR128:$src1, VR128:$src2),
Evan Chenga2137b52006-04-25 00:50:01 +00002494 (v2f64 (UNPCKLPDrr VR128:$src1, VR128:$src2))>, Requires<[HasSSE2]>;
Evan Chenga7fc6422006-04-24 23:34:56 +00002495def : Pat<(int_x86_sse2_unpckl_pd VR128:$src1, (load addr:$src2)),
Evan Chenga2137b52006-04-25 00:50:01 +00002496 (v2f64 (UNPCKLPDrm VR128:$src1, addr:$src2))>, Requires<[HasSSE2]>;
Evan Chenga7fc6422006-04-24 23:34:56 +00002497def : Pat<(int_x86_sse2_punpckh_qdq VR128:$src1, VR128:$src2),
Evan Chenga2137b52006-04-25 00:50:01 +00002498 (v2i64 (PUNPCKHQDQrr VR128:$src1, VR128:$src2))>, Requires<[HasSSE2]>;
Evan Chenga7fc6422006-04-24 23:34:56 +00002499def : Pat<(int_x86_sse2_punpckh_qdq VR128:$src1, (load addr:$src2)),
Evan Chenga2137b52006-04-25 00:50:01 +00002500 (v2i64 (PUNPCKHQDQrm VR128:$src1, addr:$src2))>, Requires<[HasSSE2]>;
Evan Chenga7fc6422006-04-24 23:34:56 +00002501def : Pat<(int_x86_sse2_punpckl_qdq VR128:$src1, VR128:$src2),
Evan Chenga2137b52006-04-25 00:50:01 +00002502 (v2i64 (PUNPCKLQDQrr VR128:$src1, VR128:$src2))>, Requires<[HasSSE2]>;
Evan Chenga7fc6422006-04-24 23:34:56 +00002503def : Pat<(int_x86_sse2_punpckl_qdq VR128:$src1, (load addr:$src2)),
2504 (PUNPCKLQDQrm VR128:$src1, addr:$src2)>, Requires<[HasSSE2]>;
2505
Evan Chengff65e382006-04-04 21:49:39 +00002506// 128-bit logical shifts
2507def : Pat<(int_x86_sse2_psll_dq VR128:$src1, imm:$src2),
Evan Cheng2c3ae372006-04-12 21:21:57 +00002508 (v2i64 (PSLLDQri VR128:$src1, (PSxLDQ_imm imm:$src2)))>,
2509 Requires<[HasSSE2]>;
Evan Chengff65e382006-04-04 21:49:39 +00002510def : Pat<(int_x86_sse2_psrl_dq VR128:$src1, imm:$src2),
Evan Cheng2c3ae372006-04-12 21:21:57 +00002511 (v2i64 (PSRLDQri VR128:$src1, (PSxLDQ_imm imm:$src2)))>,
2512 Requires<[HasSSE2]>;
Evan Chengff65e382006-04-04 21:49:39 +00002513
Evan Cheng2c3ae372006-04-12 21:21:57 +00002514// Some special case pandn patterns.
2515def : Pat<(v2i64 (and (xor VR128:$src1, (bc_v2i64 (v4i32 immAllOnesV))),
2516 VR128:$src2)),
Chris Lattner30da68a2006-06-20 00:25:29 +00002517 (PANDNrr VR128:$src1, VR128:$src2)>, Requires<[HasSSE2]>;
Evan Cheng2c3ae372006-04-12 21:21:57 +00002518def : Pat<(v2i64 (and (xor VR128:$src1, (bc_v2i64 (v8i16 immAllOnesV))),
2519 VR128:$src2)),
Chris Lattner30da68a2006-06-20 00:25:29 +00002520 (PANDNrr VR128:$src1, VR128:$src2)>, Requires<[HasSSE2]>;
Evan Cheng2c3ae372006-04-12 21:21:57 +00002521def : Pat<(v2i64 (and (xor VR128:$src1, (bc_v2i64 (v16i8 immAllOnesV))),
2522 VR128:$src2)),
Chris Lattner30da68a2006-06-20 00:25:29 +00002523 (PANDNrr VR128:$src1, VR128:$src2)>, Requires<[HasSSE2]>;
Evan Cheng1b32f222006-03-30 07:33:32 +00002524
Evan Cheng2c3ae372006-04-12 21:21:57 +00002525def : Pat<(v2i64 (and (xor VR128:$src1, (bc_v2i64 (v4i32 immAllOnesV))),
2526 (load addr:$src2))),
Chris Lattner30da68a2006-06-20 00:25:29 +00002527 (PANDNrm VR128:$src1, addr:$src2)>, Requires<[HasSSE2]>;
Evan Cheng2c3ae372006-04-12 21:21:57 +00002528def : Pat<(v2i64 (and (xor VR128:$src1, (bc_v2i64 (v8i16 immAllOnesV))),
2529 (load addr:$src2))),
Chris Lattner30da68a2006-06-20 00:25:29 +00002530 (PANDNrm VR128:$src1, addr:$src2)>, Requires<[HasSSE2]>;
Evan Cheng2c3ae372006-04-12 21:21:57 +00002531def : Pat<(v2i64 (and (xor VR128:$src1, (bc_v2i64 (v16i8 immAllOnesV))),
2532 (load addr:$src2))),
Chris Lattner30da68a2006-06-20 00:25:29 +00002533 (PANDNrm VR128:$src1, addr:$src2)>, Requires<[HasSSE2]>;
Evan Cheng206ee9d2006-07-07 08:33:52 +00002534
2535// Unaligned load
2536def : Pat<(v4f32 (X86loadu addr:$src)), (MOVUPSrm addr:$src)>,
2537 Requires<[HasSSE1]>;