blob: f539c657de1ec7872f838308fb82dac0f0f442f2 [file] [log] [blame]
Evan Chengffcb95b2006-02-21 19:13:53 +00001//====- X86InstrSSE.td - Describe the X86 Instruction Set -------*- C++ -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file was developed by the Evan Cheng and is distributed under
6// the University of Illinois Open Source License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the X86 SSE instruction set, defining the instructions,
11// and properties of the instructions which are needed for code generation,
12// machine code emission, and analysis.
13//
14//===----------------------------------------------------------------------===//
15
Evan Cheng4e4c71e2006-02-21 20:00:20 +000016//===----------------------------------------------------------------------===//
Evan Cheng2246f842006-03-18 01:23:20 +000017// SSE specific DAG Nodes.
18//===----------------------------------------------------------------------===//
19
Evan Chengb9df0ca2006-03-22 02:53:00 +000020def X86loadp : SDNode<"X86ISD::LOAD_PACK", SDTLoad,
21 [SDNPHasChain]>;
Evan Cheng6be2c582006-04-05 23:38:46 +000022def X86fand : SDNode<"X86ISD::FAND", SDTFPBinOp,
Evan Chengb9df0ca2006-03-22 02:53:00 +000023 [SDNPCommutative, SDNPAssociative]>;
Evan Cheng6be2c582006-04-05 23:38:46 +000024def X86fxor : SDNode<"X86ISD::FXOR", SDTFPBinOp,
Evan Chengb9df0ca2006-03-22 02:53:00 +000025 [SDNPCommutative, SDNPAssociative]>;
Evan Cheng6be2c582006-04-05 23:38:46 +000026def X86comi : SDNode<"X86ISD::COMI", SDTX86CmpTest,
27 [SDNPOutFlag]>;
28def X86ucomi : SDNode<"X86ISD::UCOMI", SDTX86CmpTest,
29 [SDNPOutFlag]>;
Evan Chengbc4832b2006-03-24 23:15:12 +000030def X86s2vec : SDNode<"X86ISD::S2VEC",
Evan Chengb9df0ca2006-03-22 02:53:00 +000031 SDTypeProfile<1, 1, []>, []>;
Evan Chengb067a1e2006-03-31 19:22:53 +000032def X86pextrw : SDNode<"X86ISD::PEXTRW",
33 SDTypeProfile<1, 2, []>, []>;
Evan Cheng653159f2006-03-31 21:55:24 +000034def X86pinsrw : SDNode<"X86ISD::PINSRW",
35 SDTypeProfile<1, 3, []>, []>;
Evan Chengc60bd972006-03-25 09:37:23 +000036
Evan Cheng2246f842006-03-18 01:23:20 +000037//===----------------------------------------------------------------------===//
Evan Cheng06a8aa12006-03-17 19:55:52 +000038// SSE pattern fragments
39//===----------------------------------------------------------------------===//
40
41def X86loadpf32 : PatFrag<(ops node:$ptr), (f32 (X86loadp node:$ptr))>;
42def X86loadpf64 : PatFrag<(ops node:$ptr), (f64 (X86loadp node:$ptr))>;
43
Evan Cheng2246f842006-03-18 01:23:20 +000044def loadv4f32 : PatFrag<(ops node:$ptr), (v4f32 (load node:$ptr))>;
45def loadv2f64 : PatFrag<(ops node:$ptr), (v2f64 (load node:$ptr))>;
Evan Cheng24dc1f52006-03-23 07:44:07 +000046def loadv16i8 : PatFrag<(ops node:$ptr), (v16i8 (load node:$ptr))>;
47def loadv8i16 : PatFrag<(ops node:$ptr), (v8i16 (load node:$ptr))>;
48def loadv4i32 : PatFrag<(ops node:$ptr), (v4i32 (load node:$ptr))>;
49def loadv2i64 : PatFrag<(ops node:$ptr), (v2i64 (load node:$ptr))>;
Evan Cheng06a8aa12006-03-17 19:55:52 +000050
Evan Cheng1b32f222006-03-30 07:33:32 +000051def bc_v4f32 : PatFrag<(ops node:$in), (v4f32 (bitconvert node:$in))>;
52def bc_v2f64 : PatFrag<(ops node:$in), (v2f64 (bitconvert node:$in))>;
Evan Cheng506d3df2006-03-29 23:07:14 +000053def bc_v16i8 : PatFrag<(ops node:$in), (v16i8 (bitconvert node:$in))>;
54def bc_v8i16 : PatFrag<(ops node:$in), (v8i16 (bitconvert node:$in))>;
Evan Cheng5aa97b22006-03-29 18:47:40 +000055def bc_v4i32 : PatFrag<(ops node:$in), (v4i32 (bitconvert node:$in))>;
56def bc_v2i64 : PatFrag<(ops node:$in), (v2i64 (bitconvert node:$in))>;
57
Evan Cheng386031a2006-03-24 07:29:27 +000058def fp32imm0 : PatLeaf<(f32 fpimm), [{
59 return N->isExactlyValue(+0.0);
60}]>;
61
Evan Chengff65e382006-04-04 21:49:39 +000062def PSxLDQ_imm : SDNodeXForm<imm, [{
63 // Transformation function: imm >> 3
64 return getI32Imm(N->getValue() >> 3);
65}]>;
66
Evan Cheng63d33002006-03-22 08:01:21 +000067// SHUFFLE_get_shuf_imm xform function: convert vector_shuffle mask to PSHUF*,
68// SHUFP* etc. imm.
69def SHUFFLE_get_shuf_imm : SDNodeXForm<build_vector, [{
70 return getI8Imm(X86::getShuffleSHUFImmediate(N));
Evan Chengb9df0ca2006-03-22 02:53:00 +000071}]>;
72
Evan Cheng506d3df2006-03-29 23:07:14 +000073// SHUFFLE_get_pshufhw_imm xform function: convert vector_shuffle mask to
74// PSHUFHW imm.
75def SHUFFLE_get_pshufhw_imm : SDNodeXForm<build_vector, [{
76 return getI8Imm(X86::getShufflePSHUFHWImmediate(N));
77}]>;
78
79// SHUFFLE_get_pshuflw_imm xform function: convert vector_shuffle mask to
80// PSHUFLW imm.
81def SHUFFLE_get_pshuflw_imm : SDNodeXForm<build_vector, [{
82 return getI8Imm(X86::getShufflePSHUFLWImmediate(N));
83}]>;
84
Evan Cheng691c9232006-03-29 19:02:40 +000085def SSE_splat_mask : PatLeaf<(build_vector), [{
Evan Cheng0188ecb2006-03-22 18:59:22 +000086 return X86::isSplatMask(N);
Evan Cheng691c9232006-03-29 19:02:40 +000087}], SHUFFLE_get_shuf_imm>;
Evan Cheng0188ecb2006-03-22 18:59:22 +000088
Evan Chengd9539472006-04-14 21:59:03 +000089def SSE_splat_v2_mask : PatLeaf<(build_vector), [{
90 return X86::isSplatMask(N);
91}]>;
92
Evan Cheng2c0dbd02006-03-24 02:58:06 +000093def MOVHLPS_shuffle_mask : PatLeaf<(build_vector), [{
94 return X86::isMOVHLPSMask(N);
Evan Cheng4fcb9222006-03-28 02:43:26 +000095}]>;
Evan Cheng2c0dbd02006-03-24 02:58:06 +000096
Evan Cheng5ced1d82006-04-06 23:23:56 +000097def MOVHP_shuffle_mask : PatLeaf<(build_vector), [{
98 return X86::isMOVHPMask(N);
99}]>;
100
101def MOVLP_shuffle_mask : PatLeaf<(build_vector), [{
102 return X86::isMOVLPMask(N);
103}]>;
104
Evan Cheng017dcc62006-04-21 01:05:10 +0000105def MOVL_shuffle_mask : PatLeaf<(build_vector), [{
106 return X86::isMOVLMask(N);
Evan Chengd6d1cbd2006-04-11 00:19:04 +0000107}]>;
108
Evan Chengd9539472006-04-14 21:59:03 +0000109def MOVSHDUP_shuffle_mask : PatLeaf<(build_vector), [{
110 return X86::isMOVSHDUPMask(N);
111}]>;
112
113def MOVSLDUP_shuffle_mask : PatLeaf<(build_vector), [{
114 return X86::isMOVSLDUPMask(N);
115}]>;
116
Evan Cheng0038e592006-03-28 00:39:58 +0000117def UNPCKL_shuffle_mask : PatLeaf<(build_vector), [{
118 return X86::isUNPCKLMask(N);
119}]>;
120
Evan Cheng4fcb9222006-03-28 02:43:26 +0000121def UNPCKH_shuffle_mask : PatLeaf<(build_vector), [{
122 return X86::isUNPCKHMask(N);
123}]>;
124
Evan Cheng1d5a8cc2006-04-05 07:20:06 +0000125def UNPCKL_v_undef_shuffle_mask : PatLeaf<(build_vector), [{
126 return X86::isUNPCKL_v_undef_Mask(N);
127}]>;
128
Evan Cheng0188ecb2006-03-22 18:59:22 +0000129def PSHUFD_shuffle_mask : PatLeaf<(build_vector), [{
Evan Cheng4f563382006-03-29 01:30:51 +0000130 return X86::isPSHUFDMask(N);
Evan Cheng14aed5e2006-03-24 01:18:28 +0000131}], SHUFFLE_get_shuf_imm>;
Evan Cheng0188ecb2006-03-22 18:59:22 +0000132
Evan Cheng506d3df2006-03-29 23:07:14 +0000133def PSHUFHW_shuffle_mask : PatLeaf<(build_vector), [{
134 return X86::isPSHUFHWMask(N);
135}], SHUFFLE_get_pshufhw_imm>;
136
137def PSHUFLW_shuffle_mask : PatLeaf<(build_vector), [{
138 return X86::isPSHUFLWMask(N);
139}], SHUFFLE_get_pshuflw_imm>;
140
Evan Cheng3d60df42006-04-10 22:35:16 +0000141def SHUFP_unary_shuffle_mask : PatLeaf<(build_vector), [{
142 return X86::isPSHUFDMask(N);
Evan Cheng7d9061e2006-03-30 19:54:57 +0000143}], SHUFFLE_get_shuf_imm>;
144
Evan Cheng14aed5e2006-03-24 01:18:28 +0000145def SHUFP_shuffle_mask : PatLeaf<(build_vector), [{
146 return X86::isSHUFPMask(N);
147}], SHUFFLE_get_shuf_imm>;
Evan Chengb9df0ca2006-03-22 02:53:00 +0000148
Evan Cheng3d60df42006-04-10 22:35:16 +0000149def PSHUFD_binary_shuffle_mask : PatLeaf<(build_vector), [{
150 return X86::isSHUFPMask(N);
Evan Cheng475aecf2006-03-29 03:04:49 +0000151}], SHUFFLE_get_shuf_imm>;
152
Evan Cheng06a8aa12006-03-17 19:55:52 +0000153//===----------------------------------------------------------------------===//
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000154// SSE scalar FP Instructions
155//===----------------------------------------------------------------------===//
156
Evan Cheng470a6ad2006-02-22 02:26:30 +0000157// Instruction templates
158// SSI - SSE1 instructions with XS prefix.
159// SDI - SSE2 instructions with XD prefix.
160// PSI - SSE1 instructions with TB prefix.
161// PDI - SSE2 instructions with TB and OpSize prefixes.
Evan Cheng2da953f2006-03-22 07:10:28 +0000162// PSIi8 - SSE1 instructions with ImmT == Imm8 and TB prefix.
163// PDIi8 - SSE2 instructions with ImmT == Imm8 and TB and OpSize prefixes.
Evan Chengd9539472006-04-14 21:59:03 +0000164// S3I - SSE3 instructions with TB and OpSize prefixes.
165// S3SI - SSE3 instructions with XS prefix.
Evan Cheng57ebe9f2006-04-15 05:37:34 +0000166// S3DI - SSE3 instructions with XD prefix.
Evan Cheng470a6ad2006-02-22 02:26:30 +0000167class SSI<bits<8> o, Format F, dag ops, string asm, list<dag> pattern>
168 : I<o, F, ops, asm, pattern>, XS, Requires<[HasSSE1]>;
169class SDI<bits<8> o, Format F, dag ops, string asm, list<dag> pattern>
170 : I<o, F, ops, asm, pattern>, XD, Requires<[HasSSE2]>;
171class PSI<bits<8> o, Format F, dag ops, string asm, list<dag> pattern>
172 : I<o, F, ops, asm, pattern>, TB, Requires<[HasSSE1]>;
173class PDI<bits<8> o, Format F, dag ops, string asm, list<dag> pattern>
174 : I<o, F, ops, asm, pattern>, TB, OpSize, Requires<[HasSSE2]>;
Evan Cheng2da953f2006-03-22 07:10:28 +0000175class PSIi8<bits<8> o, Format F, dag ops, string asm, list<dag> pattern>
176 : X86Inst<o, F, Imm8, ops, asm>, TB, Requires<[HasSSE1]> {
177 let Pattern = pattern;
178}
179class PDIi8<bits<8> o, Format F, dag ops, string asm, list<dag> pattern>
180 : X86Inst<o, F, Imm8, ops, asm>, TB, OpSize, Requires<[HasSSE2]> {
181 let Pattern = pattern;
182}
Evan Cheng4b1734f2006-03-31 21:29:33 +0000183class S3SI<bits<8> o, Format F, dag ops, string asm, list<dag> pattern>
Evan Chengd9539472006-04-14 21:59:03 +0000184 : I<o, F, ops, asm, pattern>, XS, Requires<[HasSSE3]>;
Evan Cheng4b1734f2006-03-31 21:29:33 +0000185class S3DI<bits<8> o, Format F, dag ops, string asm, list<dag> pattern>
Evan Chengd9539472006-04-14 21:59:03 +0000186 : I<o, F, ops, asm, pattern>, XD, Requires<[HasSSE3]>;
187class S3I<bits<8> o, Format F, dag ops, string asm, list<dag> pattern>
Evan Cheng4b1734f2006-03-31 21:29:33 +0000188 : I<o, F, ops, asm, pattern>, TB, OpSize, Requires<[HasSSE3]>;
189
190//===----------------------------------------------------------------------===//
191// Helpers for defining instructions that directly correspond to intrinsics.
Evan Cheng6e967402006-04-04 00:10:53 +0000192class SS_Intr<bits<8> o, string asm, Intrinsic IntId>
193 : SSI<o, MRMSrcReg, (ops VR128:$dst, VR128:$src), asm,
194 [(set VR128:$dst, (v4f32 (IntId VR128:$src)))]>;
195class SS_Intm<bits<8> o, string asm, Intrinsic IntId>
196 : SSI<o, MRMSrcMem, (ops VR128:$dst, f32mem:$src), asm,
197 [(set VR128:$dst, (v4f32 (IntId (load addr:$src))))]>;
198class SD_Intr<bits<8> o, string asm, Intrinsic IntId>
199 : SDI<o, MRMSrcReg, (ops VR128:$dst, VR128:$src), asm,
200 [(set VR128:$dst, (v2f64 (IntId VR128:$src)))]>;
201class SD_Intm<bits<8> o, string asm, Intrinsic IntId>
202 : SDI<o, MRMSrcMem, (ops VR128:$dst, f64mem:$src), asm,
203 [(set VR128:$dst, (v2f64 (IntId (load addr:$src))))]>;
204
205class SS_Intrr<bits<8> o, string asm, Intrinsic IntId>
Evan Cheng97ac5fa2006-04-03 23:49:17 +0000206 : SSI<o, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2), asm,
Evan Cheng6e967402006-04-04 00:10:53 +0000207 [(set VR128:$dst, (v4f32 (IntId VR128:$src1, VR128:$src2)))]>;
208class SS_Intrm<bits<8> o, string asm, Intrinsic IntId>
Evan Cheng97ac5fa2006-04-03 23:49:17 +0000209 : SSI<o, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f32mem:$src2), asm,
Evan Cheng6e967402006-04-04 00:10:53 +0000210 [(set VR128:$dst, (v4f32 (IntId VR128:$src1, (load addr:$src2))))]>;
211class SD_Intrr<bits<8> o, string asm, Intrinsic IntId>
Evan Cheng97ac5fa2006-04-03 23:49:17 +0000212 : SDI<o, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2), asm,
Evan Cheng6e967402006-04-04 00:10:53 +0000213 [(set VR128:$dst, (v2f64 (IntId VR128:$src1, VR128:$src2)))]>;
214class SD_Intrm<bits<8> o, string asm, Intrinsic IntId>
Evan Cheng97ac5fa2006-04-03 23:49:17 +0000215 : SDI<o, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f64mem:$src2), asm,
Evan Cheng6e967402006-04-04 00:10:53 +0000216 [(set VR128:$dst, (v2f64 (IntId VR128:$src1, (load addr:$src2))))]>;
Evan Cheng97ac5fa2006-04-03 23:49:17 +0000217
218class PS_Intr<bits<8> o, string asm, Intrinsic IntId>
219 : PSI<o, MRMSrcReg, (ops VR128:$dst, VR128:$src), asm,
220 [(set VR128:$dst, (IntId VR128:$src))]>;
221class PS_Intm<bits<8> o, string asm, Intrinsic IntId>
222 : PSI<o, MRMSrcMem, (ops VR128:$dst, f32mem:$src), asm,
223 [(set VR128:$dst, (IntId (loadv4f32 addr:$src)))]>;
224class PD_Intr<bits<8> o, string asm, Intrinsic IntId>
225 : PDI<o, MRMSrcReg, (ops VR128:$dst, VR128:$src), asm,
226 [(set VR128:$dst, (IntId VR128:$src))]>;
227class PD_Intm<bits<8> o, string asm, Intrinsic IntId>
228 : PDI<o, MRMSrcMem, (ops VR128:$dst, f64mem:$src), asm,
229 [(set VR128:$dst, (IntId (loadv2f64 addr:$src)))]>;
230
231class PS_Intrr<bits<8> o, string asm, Intrinsic IntId>
232 : PSI<o, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2), asm,
233 [(set VR128:$dst, (IntId VR128:$src1, VR128:$src2))]>;
234class PS_Intrm<bits<8> o, string asm, Intrinsic IntId>
235 : PSI<o, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f32mem:$src2), asm,
236 [(set VR128:$dst, (IntId VR128:$src1, (loadv4f32 addr:$src2)))]>;
237class PD_Intrr<bits<8> o, string asm, Intrinsic IntId>
238 : PDI<o, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2), asm,
239 [(set VR128:$dst, (IntId VR128:$src1, VR128:$src2))]>;
240class PD_Intrm<bits<8> o, string asm, Intrinsic IntId>
241 : PDI<o, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f64mem:$src2), asm,
242 [(set VR128:$dst, (IntId VR128:$src1, (loadv2f64 addr:$src2)))]>;
243
Evan Cheng4b1734f2006-03-31 21:29:33 +0000244class S3D_Intrr<bits<8> o, string asm, Intrinsic IntId>
245 : S3DI<o, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2), asm,
Evan Chengd9539472006-04-14 21:59:03 +0000246 [(set VR128:$dst, (v4f32 (IntId VR128:$src1, VR128:$src2)))]>;
Evan Cheng4b1734f2006-03-31 21:29:33 +0000247class S3D_Intrm<bits<8> o, string asm, Intrinsic IntId>
248 : S3DI<o, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f128mem:$src2), asm,
Evan Chengd9539472006-04-14 21:59:03 +0000249 [(set VR128:$dst, (v4f32 (IntId VR128:$src1,
250 (loadv4f32 addr:$src2))))]>;
251class S3_Intrr<bits<8> o, string asm, Intrinsic IntId>
252 : S3I<o, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2), asm,
253 [(set VR128:$dst, (v2f64 (IntId VR128:$src1, VR128:$src2)))]>;
254class S3_Intrm<bits<8> o, string asm, Intrinsic IntId>
255 : S3I<o, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f128mem:$src2), asm,
Evan Cheng4b1734f2006-03-31 21:29:33 +0000256 [(set VR128:$dst, (v2f64 (IntId VR128:$src1,
257 (loadv2f64 addr:$src2))))]>;
Evan Cheng470a6ad2006-02-22 02:26:30 +0000258
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000259// Some 'special' instructions
260def IMPLICIT_DEF_FR32 : I<0, Pseudo, (ops FR32:$dst),
261 "#IMPLICIT_DEF $dst",
262 [(set FR32:$dst, (undef))]>, Requires<[HasSSE2]>;
263def IMPLICIT_DEF_FR64 : I<0, Pseudo, (ops FR64:$dst),
264 "#IMPLICIT_DEF $dst",
265 [(set FR64:$dst, (undef))]>, Requires<[HasSSE2]>;
266
267// CMOV* - Used to implement the SSE SELECT DAG operation. Expanded by the
268// scheduler into a branch sequence.
269let usesCustomDAGSchedInserter = 1 in { // Expanded by the scheduler.
270 def CMOV_FR32 : I<0, Pseudo,
271 (ops FR32:$dst, FR32:$t, FR32:$f, i8imm:$cond),
272 "#CMOV_FR32 PSEUDO!",
273 [(set FR32:$dst, (X86cmov FR32:$t, FR32:$f, imm:$cond))]>;
274 def CMOV_FR64 : I<0, Pseudo,
275 (ops FR64:$dst, FR64:$t, FR64:$f, i8imm:$cond),
276 "#CMOV_FR64 PSEUDO!",
277 [(set FR64:$dst, (X86cmov FR64:$t, FR64:$f, imm:$cond))]>;
Evan Chengf7c378e2006-04-10 07:23:14 +0000278 def CMOV_V4F32 : I<0, Pseudo,
279 (ops VR128:$dst, VR128:$t, VR128:$f, i8imm:$cond),
280 "#CMOV_V4F32 PSEUDO!",
281 [(set VR128:$dst,
282 (v4f32 (X86cmov VR128:$t, VR128:$f, imm:$cond)))]>;
283 def CMOV_V2F64 : I<0, Pseudo,
284 (ops VR128:$dst, VR128:$t, VR128:$f, i8imm:$cond),
285 "#CMOV_V2F64 PSEUDO!",
286 [(set VR128:$dst,
287 (v2f64 (X86cmov VR128:$t, VR128:$f, imm:$cond)))]>;
288 def CMOV_V2I64 : I<0, Pseudo,
289 (ops VR128:$dst, VR128:$t, VR128:$f, i8imm:$cond),
290 "#CMOV_V2I64 PSEUDO!",
291 [(set VR128:$dst,
292 (v2i64 (X86cmov VR128:$t, VR128:$f, imm:$cond)))]>;
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000293}
294
295// Move Instructions
Evan Cheng470a6ad2006-02-22 02:26:30 +0000296def MOVSSrr : SSI<0x10, MRMSrcReg, (ops FR32:$dst, FR32:$src),
297 "movss {$src, $dst|$dst, $src}", []>;
298def MOVSSrm : SSI<0x10, MRMSrcMem, (ops FR32:$dst, f32mem:$src),
299 "movss {$src, $dst|$dst, $src}",
300 [(set FR32:$dst, (loadf32 addr:$src))]>;
301def MOVSDrr : SDI<0x10, MRMSrcReg, (ops FR64:$dst, FR64:$src),
302 "movsd {$src, $dst|$dst, $src}", []>;
303def MOVSDrm : SDI<0x10, MRMSrcMem, (ops FR64:$dst, f64mem:$src),
304 "movsd {$src, $dst|$dst, $src}",
305 [(set FR64:$dst, (loadf64 addr:$src))]>;
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000306
Evan Cheng470a6ad2006-02-22 02:26:30 +0000307def MOVSSmr : SSI<0x11, MRMDestMem, (ops f32mem:$dst, FR32:$src),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000308 "movss {$src, $dst|$dst, $src}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000309 [(store FR32:$src, addr:$dst)]>;
310def MOVSDmr : SDI<0x11, MRMDestMem, (ops f64mem:$dst, FR64:$src),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000311 "movsd {$src, $dst|$dst, $src}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000312 [(store FR64:$src, addr:$dst)]>;
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000313
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000314// Arithmetic instructions
315let isTwoAddress = 1 in {
316let isCommutable = 1 in {
Evan Cheng470a6ad2006-02-22 02:26:30 +0000317def ADDSSrr : SSI<0x58, MRMSrcReg, (ops FR32:$dst, FR32:$src1, FR32:$src2),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000318 "addss {$src2, $dst|$dst, $src2}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000319 [(set FR32:$dst, (fadd FR32:$src1, FR32:$src2))]>;
320def ADDSDrr : SDI<0x58, MRMSrcReg, (ops FR64:$dst, FR64:$src1, FR64:$src2),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000321 "addsd {$src2, $dst|$dst, $src2}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000322 [(set FR64:$dst, (fadd FR64:$src1, FR64:$src2))]>;
323def MULSSrr : SSI<0x59, MRMSrcReg, (ops FR32:$dst, FR32:$src1, FR32:$src2),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000324 "mulss {$src2, $dst|$dst, $src2}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000325 [(set FR32:$dst, (fmul FR32:$src1, FR32:$src2))]>;
326def MULSDrr : SDI<0x59, MRMSrcReg, (ops FR64:$dst, FR64:$src1, FR64:$src2),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000327 "mulsd {$src2, $dst|$dst, $src2}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000328 [(set FR64:$dst, (fmul FR64:$src1, FR64:$src2))]>;
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000329}
330
Evan Cheng470a6ad2006-02-22 02:26:30 +0000331def ADDSSrm : SSI<0x58, MRMSrcMem, (ops FR32:$dst, FR32:$src1, f32mem:$src2),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000332 "addss {$src2, $dst|$dst, $src2}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000333 [(set FR32:$dst, (fadd FR32:$src1, (loadf32 addr:$src2)))]>;
334def ADDSDrm : SDI<0x58, MRMSrcMem, (ops FR64:$dst, FR64:$src1, f64mem:$src2),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000335 "addsd {$src2, $dst|$dst, $src2}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000336 [(set FR64:$dst, (fadd FR64:$src1, (loadf64 addr:$src2)))]>;
337def MULSSrm : SSI<0x59, MRMSrcMem, (ops FR32:$dst, FR32:$src1, f32mem:$src2),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000338 "mulss {$src2, $dst|$dst, $src2}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000339 [(set FR32:$dst, (fmul FR32:$src1, (loadf32 addr:$src2)))]>;
340def MULSDrm : SDI<0x59, MRMSrcMem, (ops FR64:$dst, FR64:$src1, f64mem:$src2),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000341 "mulsd {$src2, $dst|$dst, $src2}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000342 [(set FR64:$dst, (fmul FR64:$src1, (loadf64 addr:$src2)))]>;
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000343
Evan Cheng470a6ad2006-02-22 02:26:30 +0000344def DIVSSrr : SSI<0x5E, MRMSrcReg, (ops FR32:$dst, FR32:$src1, FR32:$src2),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000345 "divss {$src2, $dst|$dst, $src2}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000346 [(set FR32:$dst, (fdiv FR32:$src1, FR32:$src2))]>;
347def DIVSSrm : SSI<0x5E, MRMSrcMem, (ops FR32:$dst, FR32:$src1, f32mem:$src2),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000348 "divss {$src2, $dst|$dst, $src2}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000349 [(set FR32:$dst, (fdiv FR32:$src1, (loadf32 addr:$src2)))]>;
350def DIVSDrr : SDI<0x5E, MRMSrcReg, (ops FR64:$dst, FR64:$src1, FR64:$src2),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000351 "divsd {$src2, $dst|$dst, $src2}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000352 [(set FR64:$dst, (fdiv FR64:$src1, FR64:$src2))]>;
353def DIVSDrm : SDI<0x5E, MRMSrcMem, (ops FR64:$dst, FR64:$src1, f64mem:$src2),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000354 "divsd {$src2, $dst|$dst, $src2}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000355 [(set FR64:$dst, (fdiv FR64:$src1, (loadf64 addr:$src2)))]>;
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000356
Evan Cheng470a6ad2006-02-22 02:26:30 +0000357def SUBSSrr : SSI<0x5C, MRMSrcReg, (ops FR32:$dst, FR32:$src1, FR32:$src2),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000358 "subss {$src2, $dst|$dst, $src2}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000359 [(set FR32:$dst, (fsub FR32:$src1, FR32:$src2))]>;
360def SUBSSrm : SSI<0x5C, MRMSrcMem, (ops FR32:$dst, FR32:$src1, f32mem:$src2),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000361 "subss {$src2, $dst|$dst, $src2}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000362 [(set FR32:$dst, (fsub FR32:$src1, (loadf32 addr:$src2)))]>;
363def SUBSDrr : SDI<0x5C, MRMSrcReg, (ops FR64:$dst, FR64:$src1, FR64:$src2),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000364 "subsd {$src2, $dst|$dst, $src2}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000365 [(set FR64:$dst, (fsub FR64:$src1, FR64:$src2))]>;
366def SUBSDrm : SDI<0x5C, MRMSrcMem, (ops FR64:$dst, FR64:$src1, f64mem:$src2),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000367 "subsd {$src2, $dst|$dst, $src2}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000368 [(set FR64:$dst, (fsub FR64:$src1, (loadf64 addr:$src2)))]>;
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000369}
370
Evan Cheng8703be42006-04-04 19:12:30 +0000371def SQRTSSr : SSI<0x51, MRMSrcReg, (ops FR32:$dst, FR32:$src),
372 "sqrtss {$src, $dst|$dst, $src}",
373 [(set FR32:$dst, (fsqrt FR32:$src))]>;
374def SQRTSSm : SSI<0x51, MRMSrcMem, (ops FR32:$dst, f32mem:$src),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000375 "sqrtss {$src, $dst|$dst, $src}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000376 [(set FR32:$dst, (fsqrt (loadf32 addr:$src)))]>;
Evan Cheng8703be42006-04-04 19:12:30 +0000377def SQRTSDr : SDI<0x51, MRMSrcReg, (ops FR64:$dst, FR64:$src),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000378 "sqrtsd {$src, $dst|$dst, $src}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000379 [(set FR64:$dst, (fsqrt FR64:$src))]>;
Evan Cheng8703be42006-04-04 19:12:30 +0000380def SQRTSDm : SDI<0x51, MRMSrcMem, (ops FR64:$dst, f64mem:$src),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000381 "sqrtsd {$src, $dst|$dst, $src}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000382 [(set FR64:$dst, (fsqrt (loadf64 addr:$src)))]>;
383
Evan Cheng8703be42006-04-04 19:12:30 +0000384def RSQRTSSr : SSI<0x52, MRMSrcReg, (ops FR32:$dst, FR32:$src),
Evan Cheng470a6ad2006-02-22 02:26:30 +0000385 "rsqrtss {$src, $dst|$dst, $src}", []>;
Evan Cheng8703be42006-04-04 19:12:30 +0000386def RSQRTSSm : SSI<0x52, MRMSrcMem, (ops FR32:$dst, f32mem:$src),
Evan Cheng470a6ad2006-02-22 02:26:30 +0000387 "rsqrtss {$src, $dst|$dst, $src}", []>;
Evan Cheng8703be42006-04-04 19:12:30 +0000388def RCPSSr : SSI<0x53, MRMSrcReg, (ops FR32:$dst, FR32:$src),
389 "rcpss {$src, $dst|$dst, $src}", []>;
390def RCPSSm : SSI<0x53, MRMSrcMem, (ops FR32:$dst, f32mem:$src),
391 "rcpss {$src, $dst|$dst, $src}", []>;
Evan Cheng470a6ad2006-02-22 02:26:30 +0000392
Evan Cheng8703be42006-04-04 19:12:30 +0000393let isTwoAddress = 1 in {
Evan Chengb5e406a2006-05-30 23:47:30 +0000394let isCommutable = 1 in {
Evan Cheng8703be42006-04-04 19:12:30 +0000395def MAXSSrr : SSI<0x5F, MRMSrcReg, (ops FR32:$dst, FR32:$src1, FR32:$src2),
396 "maxss {$src2, $dst|$dst, $src2}", []>;
Evan Cheng8703be42006-04-04 19:12:30 +0000397def MAXSDrr : SDI<0x5F, MRMSrcReg, (ops FR64:$dst, FR32:$src1, FR64:$src2),
398 "maxsd {$src2, $dst|$dst, $src2}", []>;
Evan Cheng8703be42006-04-04 19:12:30 +0000399def MINSSrr : SSI<0x5D, MRMSrcReg, (ops FR32:$dst, FR32:$src1, FR32:$src2),
400 "minss {$src2, $dst|$dst, $src2}", []>;
Evan Cheng8703be42006-04-04 19:12:30 +0000401def MINSDrr : SDI<0x5D, MRMSrcReg, (ops FR64:$dst, FR32:$src1, FR64:$src2),
402 "minsd {$src2, $dst|$dst, $src2}", []>;
Evan Chengb5e406a2006-05-30 23:47:30 +0000403}
404def MAXSSrm : SSI<0x5F, MRMSrcMem, (ops FR32:$dst, FR32:$src1, f32mem:$src2),
405 "maxss {$src2, $dst|$dst, $src2}", []>;
406def MAXSDrm : SDI<0x5F, MRMSrcMem, (ops FR64:$dst, FR32:$src1, f64mem:$src2),
407 "maxsd {$src2, $dst|$dst, $src2}", []>;
408def MINSSrm : SSI<0x5D, MRMSrcMem, (ops FR32:$dst, FR32:$src1, f32mem:$src2),
409 "minss {$src2, $dst|$dst, $src2}", []>;
Evan Cheng8703be42006-04-04 19:12:30 +0000410def MINSDrm : SDI<0x5D, MRMSrcMem, (ops FR64:$dst, FR32:$src1, f64mem:$src2),
411 "minsd {$src2, $dst|$dst, $src2}", []>;
412}
Evan Chengc46349d2006-03-28 23:51:43 +0000413
414// Aliases to match intrinsics which expect XMM operand(s).
415let isTwoAddress = 1 in {
416let isCommutable = 1 in {
Evan Cheng6e967402006-04-04 00:10:53 +0000417def Int_ADDSSrr : SS_Intrr<0x58, "addss {$src2, $dst|$dst, $src2}",
418 int_x86_sse_add_ss>;
419def Int_ADDSDrr : SD_Intrr<0x58, "addsd {$src2, $dst|$dst, $src2}",
420 int_x86_sse2_add_sd>;
421def Int_MULSSrr : SS_Intrr<0x59, "mulss {$src2, $dst|$dst, $src2}",
422 int_x86_sse_mul_ss>;
423def Int_MULSDrr : SD_Intrr<0x59, "mulsd {$src2, $dst|$dst, $src2}",
424 int_x86_sse2_mul_sd>;
Evan Chengc46349d2006-03-28 23:51:43 +0000425}
426
Evan Cheng6e967402006-04-04 00:10:53 +0000427def Int_ADDSSrm : SS_Intrm<0x58, "addss {$src2, $dst|$dst, $src2}",
428 int_x86_sse_add_ss>;
429def Int_ADDSDrm : SD_Intrm<0x58, "addsd {$src2, $dst|$dst, $src2}",
430 int_x86_sse2_add_sd>;
431def Int_MULSSrm : SS_Intrm<0x59, "mulss {$src2, $dst|$dst, $src2}",
432 int_x86_sse_mul_ss>;
433def Int_MULSDrm : SD_Intrm<0x59, "mulsd {$src2, $dst|$dst, $src2}",
434 int_x86_sse2_mul_sd>;
Evan Chengc46349d2006-03-28 23:51:43 +0000435
Evan Cheng6e967402006-04-04 00:10:53 +0000436def Int_DIVSSrr : SS_Intrr<0x5E, "divss {$src2, $dst|$dst, $src2}",
437 int_x86_sse_div_ss>;
438def Int_DIVSSrm : SS_Intrm<0x5E, "divss {$src2, $dst|$dst, $src2}",
439 int_x86_sse_div_ss>;
440def Int_DIVSDrr : SD_Intrr<0x5E, "divsd {$src2, $dst|$dst, $src2}",
441 int_x86_sse2_div_sd>;
442def Int_DIVSDrm : SD_Intrm<0x5E, "divsd {$src2, $dst|$dst, $src2}",
443 int_x86_sse2_div_sd>;
Evan Chengc46349d2006-03-28 23:51:43 +0000444
Evan Cheng6e967402006-04-04 00:10:53 +0000445def Int_SUBSSrr : SS_Intrr<0x5C, "subss {$src2, $dst|$dst, $src2}",
446 int_x86_sse_sub_ss>;
447def Int_SUBSSrm : SS_Intrm<0x5C, "subss {$src2, $dst|$dst, $src2}",
448 int_x86_sse_sub_ss>;
449def Int_SUBSDrr : SD_Intrr<0x5C, "subsd {$src2, $dst|$dst, $src2}",
450 int_x86_sse2_sub_sd>;
451def Int_SUBSDrm : SD_Intrm<0x5C, "subsd {$src2, $dst|$dst, $src2}",
452 int_x86_sse2_sub_sd>;
Evan Chengc46349d2006-03-28 23:51:43 +0000453}
454
Evan Cheng8703be42006-04-04 19:12:30 +0000455def Int_SQRTSSr : SS_Intr<0x51, "sqrtss {$src, $dst|$dst, $src}",
456 int_x86_sse_sqrt_ss>;
457def Int_SQRTSSm : SS_Intm<0x51, "sqrtss {$src, $dst|$dst, $src}",
458 int_x86_sse_sqrt_ss>;
459def Int_SQRTSDr : SD_Intr<0x51, "sqrtsd {$src, $dst|$dst, $src}",
460 int_x86_sse2_sqrt_sd>;
461def Int_SQRTSDm : SD_Intm<0x51, "sqrtsd {$src, $dst|$dst, $src}",
462 int_x86_sse2_sqrt_sd>;
Evan Chengc46349d2006-03-28 23:51:43 +0000463
Evan Cheng8703be42006-04-04 19:12:30 +0000464def Int_RSQRTSSr : SS_Intr<0x52, "rsqrtss {$src, $dst|$dst, $src}",
465 int_x86_sse_rsqrt_ss>;
466def Int_RSQRTSSm : SS_Intm<0x52, "rsqrtss {$src, $dst|$dst, $src}",
467 int_x86_sse_rsqrt_ss>;
468def Int_RCPSSr : SS_Intr<0x53, "rcpss {$src, $dst|$dst, $src}",
469 int_x86_sse_rcp_ss>;
470def Int_RCPSSm : SS_Intm<0x53, "rcpss {$src, $dst|$dst, $src}",
471 int_x86_sse_rcp_ss>;
Evan Chengc46349d2006-03-28 23:51:43 +0000472
473let isTwoAddress = 1 in {
Evan Chengb5e406a2006-05-30 23:47:30 +0000474let isCommutable = 1 in {
Evan Cheng97ac5fa2006-04-03 23:49:17 +0000475def Int_MAXSSrr : SS_Intrr<0x5F, "maxss {$src2, $dst|$dst, $src2}",
Evan Cheng6e967402006-04-04 00:10:53 +0000476 int_x86_sse_max_ss>;
Evan Cheng97ac5fa2006-04-03 23:49:17 +0000477def Int_MAXSDrr : SD_Intrr<0x5F, "maxsd {$src2, $dst|$dst, $src2}",
Evan Cheng6e967402006-04-04 00:10:53 +0000478 int_x86_sse2_max_sd>;
Evan Cheng97ac5fa2006-04-03 23:49:17 +0000479def Int_MINSSrr : SS_Intrr<0x5D, "minss {$src2, $dst|$dst, $src2}",
Evan Cheng6e967402006-04-04 00:10:53 +0000480 int_x86_sse_min_ss>;
Evan Cheng97ac5fa2006-04-03 23:49:17 +0000481def Int_MINSDrr : SD_Intrr<0x5D, "minsd {$src2, $dst|$dst, $src2}",
Evan Cheng6e967402006-04-04 00:10:53 +0000482 int_x86_sse2_min_sd>;
Evan Chengb5e406a2006-05-30 23:47:30 +0000483}
484def Int_MAXSSrm : SS_Intrm<0x5F, "maxss {$src2, $dst|$dst, $src2}",
485 int_x86_sse_max_ss>;
486def Int_MAXSDrm : SD_Intrm<0x5F, "maxsd {$src2, $dst|$dst, $src2}",
487 int_x86_sse2_max_sd>;
488def Int_MINSSrm : SS_Intrm<0x5D, "minss {$src2, $dst|$dst, $src2}",
489 int_x86_sse_min_ss>;
Evan Cheng97ac5fa2006-04-03 23:49:17 +0000490def Int_MINSDrm : SD_Intrm<0x5D, "minsd {$src2, $dst|$dst, $src2}",
Evan Cheng6e967402006-04-04 00:10:53 +0000491 int_x86_sse2_min_sd>;
Evan Chengc46349d2006-03-28 23:51:43 +0000492}
493
494// Conversion instructions
Evan Cheng069287d2006-05-16 07:21:53 +0000495def CVTTSS2SIrr: SSI<0x2C, MRMSrcReg, (ops GR32:$dst, FR32:$src),
Evan Cheng8703be42006-04-04 19:12:30 +0000496 "cvttss2si {$src, $dst|$dst, $src}",
Evan Cheng069287d2006-05-16 07:21:53 +0000497 [(set GR32:$dst, (fp_to_sint FR32:$src))]>;
498def CVTTSS2SIrm: SSI<0x2C, MRMSrcMem, (ops GR32:$dst, f32mem:$src),
Evan Cheng8703be42006-04-04 19:12:30 +0000499 "cvttss2si {$src, $dst|$dst, $src}",
Evan Cheng069287d2006-05-16 07:21:53 +0000500 [(set GR32:$dst, (fp_to_sint (loadf32 addr:$src)))]>;
501def CVTTSD2SIrr: SDI<0x2C, MRMSrcReg, (ops GR32:$dst, FR64:$src),
Evan Cheng8703be42006-04-04 19:12:30 +0000502 "cvttsd2si {$src, $dst|$dst, $src}",
Evan Cheng069287d2006-05-16 07:21:53 +0000503 [(set GR32:$dst, (fp_to_sint FR64:$src))]>;
504def CVTTSD2SIrm: SDI<0x2C, MRMSrcMem, (ops GR32:$dst, f64mem:$src),
Evan Cheng8703be42006-04-04 19:12:30 +0000505 "cvttsd2si {$src, $dst|$dst, $src}",
Evan Cheng069287d2006-05-16 07:21:53 +0000506 [(set GR32:$dst, (fp_to_sint (loadf64 addr:$src)))]>;
Evan Chengc46349d2006-03-28 23:51:43 +0000507def CVTSD2SSrr: SDI<0x5A, MRMSrcReg, (ops FR32:$dst, FR64:$src),
Evan Cheng8703be42006-04-04 19:12:30 +0000508 "cvtsd2ss {$src, $dst|$dst, $src}",
509 [(set FR32:$dst, (fround FR64:$src))]>;
Evan Chengc46349d2006-03-28 23:51:43 +0000510def CVTSD2SSrm: SDI<0x5A, MRMSrcMem, (ops FR32:$dst, f64mem:$src),
Evan Cheng8703be42006-04-04 19:12:30 +0000511 "cvtsd2ss {$src, $dst|$dst, $src}",
512 [(set FR32:$dst, (fround (loadf64 addr:$src)))]>;
Evan Cheng069287d2006-05-16 07:21:53 +0000513def CVTSI2SSrr: SSI<0x2A, MRMSrcReg, (ops FR32:$dst, GR32:$src),
Evan Chengc46349d2006-03-28 23:51:43 +0000514 "cvtsi2ss {$src, $dst|$dst, $src}",
Evan Cheng069287d2006-05-16 07:21:53 +0000515 [(set FR32:$dst, (sint_to_fp GR32:$src))]>;
Evan Chengc46349d2006-03-28 23:51:43 +0000516def CVTSI2SSrm: SSI<0x2A, MRMSrcMem, (ops FR32:$dst, i32mem:$src),
Evan Cheng8703be42006-04-04 19:12:30 +0000517 "cvtsi2ss {$src, $dst|$dst, $src}",
518 [(set FR32:$dst, (sint_to_fp (loadi32 addr:$src)))]>;
Evan Cheng069287d2006-05-16 07:21:53 +0000519def CVTSI2SDrr: SDI<0x2A, MRMSrcReg, (ops FR64:$dst, GR32:$src),
Evan Cheng8703be42006-04-04 19:12:30 +0000520 "cvtsi2sd {$src, $dst|$dst, $src}",
Evan Cheng069287d2006-05-16 07:21:53 +0000521 [(set FR64:$dst, (sint_to_fp GR32:$src))]>;
Evan Chengc46349d2006-03-28 23:51:43 +0000522def CVTSI2SDrm: SDI<0x2A, MRMSrcMem, (ops FR64:$dst, i32mem:$src),
Evan Cheng8703be42006-04-04 19:12:30 +0000523 "cvtsi2sd {$src, $dst|$dst, $src}",
524 [(set FR64:$dst, (sint_to_fp (loadi32 addr:$src)))]>;
Evan Chengd2a6d542006-04-12 23:42:44 +0000525
Evan Chengc46349d2006-03-28 23:51:43 +0000526// SSE2 instructions with XS prefix
527def CVTSS2SDrr: I<0x5A, MRMSrcReg, (ops FR64:$dst, FR32:$src),
Evan Cheng8703be42006-04-04 19:12:30 +0000528 "cvtss2sd {$src, $dst|$dst, $src}",
529 [(set FR64:$dst, (fextend FR32:$src))]>, XS,
Evan Chengc46349d2006-03-28 23:51:43 +0000530 Requires<[HasSSE2]>;
531def CVTSS2SDrm: I<0x5A, MRMSrcMem, (ops FR64:$dst, f32mem:$src),
Evan Cheng8703be42006-04-04 19:12:30 +0000532 "cvtss2sd {$src, $dst|$dst, $src}",
Chris Lattnerbd04aa52006-05-05 21:35:18 +0000533 [(set FR64:$dst, (extload addr:$src, f32))]>, XS,
Evan Chengc46349d2006-03-28 23:51:43 +0000534 Requires<[HasSSE2]>;
535
Evan Chengd2a6d542006-04-12 23:42:44 +0000536// Match intrinsics which expect XMM operand(s).
Evan Cheng069287d2006-05-16 07:21:53 +0000537def CVTSS2SIrr: SSI<0x2D, MRMSrcReg, (ops GR32:$dst, VR128:$src),
Evan Chengd2a6d542006-04-12 23:42:44 +0000538 "cvtss2si {$src, $dst|$dst, $src}",
Evan Cheng069287d2006-05-16 07:21:53 +0000539 [(set GR32:$dst, (int_x86_sse_cvtss2si VR128:$src))]>;
540def CVTSS2SIrm: SSI<0x2D, MRMSrcMem, (ops GR32:$dst, f32mem:$src),
Evan Chengd2a6d542006-04-12 23:42:44 +0000541 "cvtss2si {$src, $dst|$dst, $src}",
Evan Cheng069287d2006-05-16 07:21:53 +0000542 [(set GR32:$dst, (int_x86_sse_cvtss2si
Evan Chengd2a6d542006-04-12 23:42:44 +0000543 (loadv4f32 addr:$src)))]>;
Evan Cheng069287d2006-05-16 07:21:53 +0000544def CVTSD2SIrr: SDI<0x2D, MRMSrcReg, (ops GR32:$dst, VR128:$src),
Evan Chengd9539472006-04-14 21:59:03 +0000545 "cvtsd2si {$src, $dst|$dst, $src}",
Evan Cheng069287d2006-05-16 07:21:53 +0000546 [(set GR32:$dst, (int_x86_sse2_cvtsd2si VR128:$src))]>;
547def CVTSD2SIrm: SDI<0x2D, MRMSrcMem, (ops GR32:$dst, f128mem:$src),
Evan Chengd9539472006-04-14 21:59:03 +0000548 "cvtsd2si {$src, $dst|$dst, $src}",
Evan Cheng069287d2006-05-16 07:21:53 +0000549 [(set GR32:$dst, (int_x86_sse2_cvtsd2si
Evan Chengd9539472006-04-14 21:59:03 +0000550 (loadv2f64 addr:$src)))]>;
Evan Chengd2a6d542006-04-12 23:42:44 +0000551
552// Aliases for intrinsics
Evan Cheng069287d2006-05-16 07:21:53 +0000553def Int_CVTTSS2SIrr: SSI<0x2C, MRMSrcReg, (ops GR32:$dst, VR128:$src),
Evan Chengd2a6d542006-04-12 23:42:44 +0000554 "cvttss2si {$src, $dst|$dst, $src}",
Evan Cheng069287d2006-05-16 07:21:53 +0000555 [(set GR32:$dst, (int_x86_sse_cvttss2si VR128:$src))]>;
556def Int_CVTTSS2SIrm: SSI<0x2C, MRMSrcMem, (ops GR32:$dst, f32mem:$src),
Evan Chengd2a6d542006-04-12 23:42:44 +0000557 "cvttss2si {$src, $dst|$dst, $src}",
Evan Cheng069287d2006-05-16 07:21:53 +0000558 [(set GR32:$dst, (int_x86_sse_cvttss2si
Evan Chengd2a6d542006-04-12 23:42:44 +0000559 (loadv4f32 addr:$src)))]>;
Evan Cheng069287d2006-05-16 07:21:53 +0000560def Int_CVTTSD2SIrr: SDI<0x2C, MRMSrcReg, (ops GR32:$dst, VR128:$src),
Evan Chengd03db7a2006-04-12 05:20:24 +0000561 "cvttsd2si {$src, $dst|$dst, $src}",
Evan Cheng069287d2006-05-16 07:21:53 +0000562 [(set GR32:$dst, (int_x86_sse2_cvttsd2si VR128:$src))]>;
563def Int_CVTTSD2SIrm: SDI<0x2C, MRMSrcMem, (ops GR32:$dst, f128mem:$src),
Evan Chengd03db7a2006-04-12 05:20:24 +0000564 "cvttsd2si {$src, $dst|$dst, $src}",
Evan Cheng069287d2006-05-16 07:21:53 +0000565 [(set GR32:$dst, (int_x86_sse2_cvttsd2si
Evan Cheng91b740d2006-04-12 17:12:36 +0000566 (loadv2f64 addr:$src)))]>;
Evan Chengd03db7a2006-04-12 05:20:24 +0000567
Evan Chengd2a6d542006-04-12 23:42:44 +0000568let isTwoAddress = 1 in {
569def Int_CVTSI2SSrr: SSI<0x2A, MRMSrcReg,
Evan Cheng069287d2006-05-16 07:21:53 +0000570 (ops VR128:$dst, VR128:$src1, GR32:$src2),
Evan Chengd2a6d542006-04-12 23:42:44 +0000571 "cvtsi2ss {$src2, $dst|$dst, $src2}",
572 [(set VR128:$dst, (int_x86_sse_cvtsi2ss VR128:$src1,
Evan Cheng069287d2006-05-16 07:21:53 +0000573 GR32:$src2))]>;
Evan Chengd2a6d542006-04-12 23:42:44 +0000574def Int_CVTSI2SSrm: SSI<0x2A, MRMSrcMem,
575 (ops VR128:$dst, VR128:$src1, i32mem:$src2),
576 "cvtsi2ss {$src2, $dst|$dst, $src2}",
577 [(set VR128:$dst, (int_x86_sse_cvtsi2ss VR128:$src1,
578 (loadi32 addr:$src2)))]>;
579}
Evan Chengd03db7a2006-04-12 05:20:24 +0000580
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000581// Comparison instructions
582let isTwoAddress = 1 in {
Evan Cheng470a6ad2006-02-22 02:26:30 +0000583def CMPSSrr : SSI<0xC2, MRMSrcReg,
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000584 (ops FR32:$dst, FR32:$src1, FR32:$src, SSECC:$cc),
Evan Cheng0876aa52006-03-30 06:21:22 +0000585 "cmp${cc}ss {$src, $dst|$dst, $src}",
586 []>;
Evan Cheng470a6ad2006-02-22 02:26:30 +0000587def CMPSSrm : SSI<0xC2, MRMSrcMem,
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000588 (ops FR32:$dst, FR32:$src1, f32mem:$src, SSECC:$cc),
Evan Cheng470a6ad2006-02-22 02:26:30 +0000589 "cmp${cc}ss {$src, $dst|$dst, $src}", []>;
590def CMPSDrr : SDI<0xC2, MRMSrcReg,
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000591 (ops FR64:$dst, FR64:$src1, FR64:$src, SSECC:$cc),
Evan Cheng470a6ad2006-02-22 02:26:30 +0000592 "cmp${cc}sd {$src, $dst|$dst, $src}", []>;
593def CMPSDrm : SDI<0xC2, MRMSrcMem,
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000594 (ops FR64:$dst, FR64:$src1, f64mem:$src, SSECC:$cc),
Evan Cheng470a6ad2006-02-22 02:26:30 +0000595 "cmp${cc}sd {$src, $dst|$dst, $src}", []>;
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000596}
597
Evan Cheng470a6ad2006-02-22 02:26:30 +0000598def UCOMISSrr: PSI<0x2E, MRMSrcReg, (ops FR32:$src1, FR32:$src2),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000599 "ucomiss {$src2, $src1|$src1, $src2}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000600 [(X86cmp FR32:$src1, FR32:$src2)]>;
601def UCOMISSrm: PSI<0x2E, MRMSrcMem, (ops FR32:$src1, f32mem:$src2),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000602 "ucomiss {$src2, $src1|$src1, $src2}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000603 [(X86cmp FR32:$src1, (loadf32 addr:$src2))]>;
604def UCOMISDrr: PDI<0x2E, MRMSrcReg, (ops FR64:$src1, FR64:$src2),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000605 "ucomisd {$src2, $src1|$src1, $src2}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000606 [(X86cmp FR64:$src1, FR64:$src2)]>;
607def UCOMISDrm: PDI<0x2E, MRMSrcMem, (ops FR64:$src1, f64mem:$src2),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000608 "ucomisd {$src2, $src1|$src1, $src2}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000609 [(X86cmp FR64:$src1, (loadf64 addr:$src2))]>;
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000610
Evan Cheng0876aa52006-03-30 06:21:22 +0000611// Aliases to match intrinsics which expect XMM operand(s).
612let isTwoAddress = 1 in {
613def Int_CMPSSrr : SSI<0xC2, MRMSrcReg,
614 (ops VR128:$dst, VR128:$src1, VR128:$src, SSECC:$cc),
615 "cmp${cc}ss {$src, $dst|$dst, $src}",
616 [(set VR128:$dst, (int_x86_sse_cmp_ss VR128:$src1,
617 VR128:$src, imm:$cc))]>;
618def Int_CMPSSrm : SSI<0xC2, MRMSrcMem,
619 (ops VR128:$dst, VR128:$src1, f32mem:$src, SSECC:$cc),
620 "cmp${cc}ss {$src, $dst|$dst, $src}",
621 [(set VR128:$dst, (int_x86_sse_cmp_ss VR128:$src1,
622 (load addr:$src), imm:$cc))]>;
623def Int_CMPSDrr : SDI<0xC2, MRMSrcReg,
624 (ops VR128:$dst, VR128:$src1, VR128:$src, SSECC:$cc),
625 "cmp${cc}sd {$src, $dst|$dst, $src}", []>;
626def Int_CMPSDrm : SDI<0xC2, MRMSrcMem,
627 (ops VR128:$dst, VR128:$src1, f64mem:$src, SSECC:$cc),
628 "cmp${cc}sd {$src, $dst|$dst, $src}", []>;
629}
630
Evan Cheng6be2c582006-04-05 23:38:46 +0000631def Int_UCOMISSrr: PSI<0x2E, MRMSrcReg, (ops VR128:$src1, VR128:$src2),
632 "ucomiss {$src2, $src1|$src1, $src2}",
633 [(X86ucomi (v4f32 VR128:$src1), VR128:$src2)]>;
634def Int_UCOMISSrm: PSI<0x2E, MRMSrcMem, (ops VR128:$src1, f128mem:$src2),
635 "ucomiss {$src2, $src1|$src1, $src2}",
636 [(X86ucomi (v4f32 VR128:$src1), (loadv4f32 addr:$src2))]>;
637def Int_UCOMISDrr: PDI<0x2E, MRMSrcReg, (ops VR128:$src1, VR128:$src2),
638 "ucomisd {$src2, $src1|$src1, $src2}",
639 [(X86ucomi (v2f64 VR128:$src1), (v2f64 VR128:$src2))]>;
640def Int_UCOMISDrm: PDI<0x2E, MRMSrcMem, (ops VR128:$src1, f128mem:$src2),
641 "ucomisd {$src2, $src1|$src1, $src2}",
642 [(X86ucomi (v2f64 VR128:$src1), (loadv2f64 addr:$src2))]>;
643
644def Int_COMISSrr: PSI<0x2F, MRMSrcReg, (ops VR128:$src1, VR128:$src2),
645 "comiss {$src2, $src1|$src1, $src2}",
646 [(X86comi (v4f32 VR128:$src1), VR128:$src2)]>;
647def Int_COMISSrm: PSI<0x2F, MRMSrcMem, (ops VR128:$src1, f128mem:$src2),
648 "comiss {$src2, $src1|$src1, $src2}",
649 [(X86comi (v4f32 VR128:$src1), (loadv4f32 addr:$src2))]>;
650def Int_COMISDrr: PDI<0x2F, MRMSrcReg, (ops VR128:$src1, VR128:$src2),
651 "comisd {$src2, $src1|$src1, $src2}",
652 [(X86comi (v2f64 VR128:$src1), (v2f64 VR128:$src2))]>;
653def Int_COMISDrm: PDI<0x2F, MRMSrcMem, (ops VR128:$src1, f128mem:$src2),
654 "comisd {$src2, $src1|$src1, $src2}",
655 [(X86comi (v2f64 VR128:$src1), (loadv2f64 addr:$src2))]>;
Evan Cheng0876aa52006-03-30 06:21:22 +0000656
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000657// Aliases of packed instructions for scalar use. These all have names that
658// start with 'Fs'.
659
660// Alias instructions that map fld0 to pxor for sse.
661// FIXME: remove when we can teach regalloc that xor reg, reg is ok.
662def FsFLD0SS : I<0xEF, MRMInitReg, (ops FR32:$dst),
663 "pxor $dst, $dst", [(set FR32:$dst, fp32imm0)]>,
664 Requires<[HasSSE1]>, TB, OpSize;
665def FsFLD0SD : I<0xEF, MRMInitReg, (ops FR64:$dst),
666 "pxor $dst, $dst", [(set FR64:$dst, fp64imm0)]>,
667 Requires<[HasSSE2]>, TB, OpSize;
668
669// Alias instructions to do FR32 / FR64 reg-to-reg copy using movaps / movapd.
670// Upper bits are disregarded.
Evan Cheng470a6ad2006-02-22 02:26:30 +0000671def FsMOVAPSrr : PSI<0x28, MRMSrcReg, (ops FR32:$dst, FR32:$src),
672 "movaps {$src, $dst|$dst, $src}", []>;
673def FsMOVAPDrr : PDI<0x28, MRMSrcReg, (ops FR64:$dst, FR64:$src),
674 "movapd {$src, $dst|$dst, $src}", []>;
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000675
676// Alias instructions to load FR32 / FR64 from f128mem using movaps / movapd.
677// Upper bits are disregarded.
Evan Cheng470a6ad2006-02-22 02:26:30 +0000678def FsMOVAPSrm : PSI<0x28, MRMSrcMem, (ops FR32:$dst, f128mem:$src),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000679 "movaps {$src, $dst|$dst, $src}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000680 [(set FR32:$dst, (X86loadpf32 addr:$src))]>;
681def FsMOVAPDrm : PDI<0x28, MRMSrcMem, (ops FR64:$dst, f128mem:$src),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000682 "movapd {$src, $dst|$dst, $src}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000683 [(set FR64:$dst, (X86loadpf64 addr:$src))]>;
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000684
685// Alias bitwise logical operations using SSE logical ops on packed FP values.
686let isTwoAddress = 1 in {
687let isCommutable = 1 in {
Evan Cheng470a6ad2006-02-22 02:26:30 +0000688def FsANDPSrr : PSI<0x54, MRMSrcReg, (ops FR32:$dst, FR32:$src1, FR32:$src2),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000689 "andps {$src2, $dst|$dst, $src2}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000690 [(set FR32:$dst, (X86fand FR32:$src1, FR32:$src2))]>;
691def FsANDPDrr : PDI<0x54, MRMSrcReg, (ops FR64:$dst, FR64:$src1, FR64:$src2),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000692 "andpd {$src2, $dst|$dst, $src2}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000693 [(set FR64:$dst, (X86fand FR64:$src1, FR64:$src2))]>;
694def FsORPSrr : PSI<0x56, MRMSrcReg, (ops FR32:$dst, FR32:$src1, FR32:$src2),
695 "orps {$src2, $dst|$dst, $src2}", []>;
696def FsORPDrr : PDI<0x56, MRMSrcReg, (ops FR64:$dst, FR64:$src1, FR64:$src2),
697 "orpd {$src2, $dst|$dst, $src2}", []>;
698def FsXORPSrr : PSI<0x57, MRMSrcReg, (ops FR32:$dst, FR32:$src1, FR32:$src2),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000699 "xorps {$src2, $dst|$dst, $src2}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000700 [(set FR32:$dst, (X86fxor FR32:$src1, FR32:$src2))]>;
701def FsXORPDrr : PDI<0x57, MRMSrcReg, (ops FR64:$dst, FR64:$src1, FR64:$src2),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000702 "xorpd {$src2, $dst|$dst, $src2}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000703 [(set FR64:$dst, (X86fxor FR64:$src1, FR64:$src2))]>;
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000704}
Evan Cheng470a6ad2006-02-22 02:26:30 +0000705def FsANDPSrm : PSI<0x54, MRMSrcMem, (ops FR32:$dst, FR32:$src1, f128mem:$src2),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000706 "andps {$src2, $dst|$dst, $src2}",
707 [(set FR32:$dst, (X86fand FR32:$src1,
Evan Cheng470a6ad2006-02-22 02:26:30 +0000708 (X86loadpf32 addr:$src2)))]>;
709def FsANDPDrm : PDI<0x54, MRMSrcMem, (ops FR64:$dst, FR64:$src1, f128mem:$src2),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000710 "andpd {$src2, $dst|$dst, $src2}",
711 [(set FR64:$dst, (X86fand FR64:$src1,
Evan Cheng470a6ad2006-02-22 02:26:30 +0000712 (X86loadpf64 addr:$src2)))]>;
713def FsORPSrm : PSI<0x56, MRMSrcMem, (ops FR32:$dst, FR32:$src1, f128mem:$src2),
714 "orps {$src2, $dst|$dst, $src2}", []>;
715def FsORPDrm : PDI<0x56, MRMSrcMem, (ops FR64:$dst, FR64:$src1, f128mem:$src2),
716 "orpd {$src2, $dst|$dst, $src2}", []>;
717def FsXORPSrm : PSI<0x57, MRMSrcMem, (ops FR32:$dst, FR32:$src1, f128mem:$src2),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000718 "xorps {$src2, $dst|$dst, $src2}",
719 [(set FR32:$dst, (X86fxor FR32:$src1,
Evan Cheng470a6ad2006-02-22 02:26:30 +0000720 (X86loadpf32 addr:$src2)))]>;
721def FsXORPDrm : PDI<0x57, MRMSrcMem, (ops FR64:$dst, FR64:$src1, f128mem:$src2),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000722 "xorpd {$src2, $dst|$dst, $src2}",
723 [(set FR64:$dst, (X86fxor FR64:$src1,
Evan Cheng470a6ad2006-02-22 02:26:30 +0000724 (X86loadpf64 addr:$src2)))]>;
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000725
Evan Cheng470a6ad2006-02-22 02:26:30 +0000726def FsANDNPSrr : PSI<0x55, MRMSrcReg, (ops FR32:$dst, FR32:$src1, FR32:$src2),
727 "andnps {$src2, $dst|$dst, $src2}", []>;
728def FsANDNPSrm : PSI<0x55, MRMSrcMem, (ops FR32:$dst, FR32:$src1, f128mem:$src2),
729 "andnps {$src2, $dst|$dst, $src2}", []>;
730def FsANDNPDrr : PDI<0x55, MRMSrcReg, (ops FR64:$dst, FR64:$src1, FR64:$src2),
731 "andnpd {$src2, $dst|$dst, $src2}", []>;
732def FsANDNPDrm : PDI<0x55, MRMSrcMem, (ops FR64:$dst, FR64:$src1, f128mem:$src2),
733 "andnpd {$src2, $dst|$dst, $src2}", []>;
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000734}
735
736//===----------------------------------------------------------------------===//
Evan Cheng9ab1ac52006-04-14 23:32:40 +0000737// SSE packed FP Instructions
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000738//===----------------------------------------------------------------------===//
739
Evan Chengc12e6c42006-03-19 09:38:54 +0000740// Some 'special' instructions
741def IMPLICIT_DEF_VR128 : I<0, Pseudo, (ops VR128:$dst),
742 "#IMPLICIT_DEF $dst",
743 [(set VR128:$dst, (v4f32 (undef)))]>,
744 Requires<[HasSSE1]>;
745
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000746// Move Instructions
Evan Cheng2246f842006-03-18 01:23:20 +0000747def MOVAPSrr : PSI<0x28, MRMSrcReg, (ops VR128:$dst, VR128:$src),
Evan Cheng470a6ad2006-02-22 02:26:30 +0000748 "movaps {$src, $dst|$dst, $src}", []>;
Evan Cheng2246f842006-03-18 01:23:20 +0000749def MOVAPSrm : PSI<0x28, MRMSrcMem, (ops VR128:$dst, f128mem:$src),
Evan Cheng470a6ad2006-02-22 02:26:30 +0000750 "movaps {$src, $dst|$dst, $src}",
Evan Cheng2246f842006-03-18 01:23:20 +0000751 [(set VR128:$dst, (loadv4f32 addr:$src))]>;
752def MOVAPDrr : PDI<0x28, MRMSrcReg, (ops VR128:$dst, VR128:$src),
Evan Cheng470a6ad2006-02-22 02:26:30 +0000753 "movapd {$src, $dst|$dst, $src}", []>;
Evan Cheng2246f842006-03-18 01:23:20 +0000754def MOVAPDrm : PDI<0x28, MRMSrcMem, (ops VR128:$dst, f128mem:$src),
Evan Cheng470a6ad2006-02-22 02:26:30 +0000755 "movapd {$src, $dst|$dst, $src}",
Evan Cheng2246f842006-03-18 01:23:20 +0000756 [(set VR128:$dst, (loadv2f64 addr:$src))]>;
Evan Chengffcb95b2006-02-21 19:13:53 +0000757
Evan Cheng2246f842006-03-18 01:23:20 +0000758def MOVAPSmr : PSI<0x29, MRMDestMem, (ops f128mem:$dst, VR128:$src),
Evan Cheng470a6ad2006-02-22 02:26:30 +0000759 "movaps {$src, $dst|$dst, $src}",
Evan Cheng2246f842006-03-18 01:23:20 +0000760 [(store (v4f32 VR128:$src), addr:$dst)]>;
761def MOVAPDmr : PDI<0x29, MRMDestMem, (ops f128mem:$dst, VR128:$src),
Evan Cheng470a6ad2006-02-22 02:26:30 +0000762 "movapd {$src, $dst|$dst, $src}",
Evan Cheng2246f842006-03-18 01:23:20 +0000763 [(store (v2f64 VR128:$src), addr:$dst)]>;
Evan Cheng470a6ad2006-02-22 02:26:30 +0000764
Evan Cheng2246f842006-03-18 01:23:20 +0000765def MOVUPSrr : PSI<0x10, MRMSrcReg, (ops VR128:$dst, VR128:$src),
Evan Cheng470a6ad2006-02-22 02:26:30 +0000766 "movups {$src, $dst|$dst, $src}", []>;
Evan Chengd8e82232006-04-16 07:02:22 +0000767def MOVUPSrm : PSI<0x10, MRMSrcMem, (ops VR128:$dst, f128mem:$src),
Evan Chengaa9fb8c2006-04-10 21:11:06 +0000768 "movups {$src, $dst|$dst, $src}",
769 [(set VR128:$dst, (int_x86_sse_loadu_ps addr:$src))]>;
Evan Chengd8e82232006-04-16 07:02:22 +0000770def MOVUPSmr : PSI<0x11, MRMDestMem, (ops f128mem:$dst, VR128:$src),
Evan Chengaa9fb8c2006-04-10 21:11:06 +0000771 "movups {$src, $dst|$dst, $src}",
772 [(int_x86_sse_storeu_ps addr:$dst, VR128:$src)]>;
Evan Cheng2246f842006-03-18 01:23:20 +0000773def MOVUPDrr : PDI<0x10, MRMSrcReg, (ops VR128:$dst, VR128:$src),
Evan Cheng470a6ad2006-02-22 02:26:30 +0000774 "movupd {$src, $dst|$dst, $src}", []>;
Evan Cheng2246f842006-03-18 01:23:20 +0000775def MOVUPDrm : PDI<0x10, MRMSrcMem, (ops VR128:$dst, f128mem:$src),
Evan Chengaa9fb8c2006-04-10 21:11:06 +0000776 "movupd {$src, $dst|$dst, $src}",
777 [(set VR128:$dst, (int_x86_sse2_loadu_pd addr:$src))]>;
Evan Cheng2246f842006-03-18 01:23:20 +0000778def MOVUPDmr : PDI<0x11, MRMDestMem, (ops f128mem:$dst, VR128:$src),
Evan Chengaa9fb8c2006-04-10 21:11:06 +0000779 "movupd {$src, $dst|$dst, $src}",
780 [(int_x86_sse2_storeu_pd addr:$dst, VR128:$src)]>;
Evan Cheng470a6ad2006-02-22 02:26:30 +0000781
Evan Cheng4fcb9222006-03-28 02:43:26 +0000782let isTwoAddress = 1 in {
Evan Chengfd111b52006-04-19 21:15:24 +0000783let AddedComplexity = 20 in {
Evan Cheng9bbfd4f2006-03-28 07:01:28 +0000784def MOVLPSrm : PSI<0x12, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f64mem:$src2),
Evan Cheng5ced1d82006-04-06 23:23:56 +0000785 "movlps {$src2, $dst|$dst, $src2}",
786 [(set VR128:$dst,
787 (v4f32 (vector_shuffle VR128:$src1,
788 (bc_v4f32 (v2f64 (scalar_to_vector (loadf64 addr:$src2)))),
Evan Chengf66a0942006-04-19 18:20:17 +0000789 MOVLP_shuffle_mask)))]>;
Evan Cheng9bbfd4f2006-03-28 07:01:28 +0000790def MOVLPDrm : PDI<0x12, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f64mem:$src2),
Evan Cheng5ced1d82006-04-06 23:23:56 +0000791 "movlpd {$src2, $dst|$dst, $src2}",
792 [(set VR128:$dst,
793 (v2f64 (vector_shuffle VR128:$src1,
794 (scalar_to_vector (loadf64 addr:$src2)),
795 MOVLP_shuffle_mask)))]>;
Evan Cheng4fcb9222006-03-28 02:43:26 +0000796def MOVHPSrm : PSI<0x16, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f64mem:$src2),
Evan Cheng5ced1d82006-04-06 23:23:56 +0000797 "movhps {$src2, $dst|$dst, $src2}",
798 [(set VR128:$dst,
799 (v4f32 (vector_shuffle VR128:$src1,
800 (bc_v4f32 (v2f64 (scalar_to_vector (loadf64 addr:$src2)))),
Evan Chengf66a0942006-04-19 18:20:17 +0000801 MOVHP_shuffle_mask)))]>;
Evan Cheng4fcb9222006-03-28 02:43:26 +0000802def MOVHPDrm : PDI<0x16, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f64mem:$src2),
803 "movhpd {$src2, $dst|$dst, $src2}",
804 [(set VR128:$dst,
805 (v2f64 (vector_shuffle VR128:$src1,
806 (scalar_to_vector (loadf64 addr:$src2)),
Evan Cheng5ced1d82006-04-06 23:23:56 +0000807 MOVHP_shuffle_mask)))]>;
Evan Cheng2dadaea2006-04-19 20:37:34 +0000808} // AddedComplexity
Evan Cheng4fcb9222006-03-28 02:43:26 +0000809}
810
Evan Cheng9bbfd4f2006-03-28 07:01:28 +0000811def MOVLPSmr : PSI<0x13, MRMDestMem, (ops f64mem:$dst, VR128:$src),
Evan Cheng664ade72006-04-07 21:20:58 +0000812 "movlps {$src, $dst|$dst, $src}",
813 [(store (f64 (vector_extract (bc_v2f64 (v4f32 VR128:$src)),
814 (i32 0))), addr:$dst)]>;
Evan Cheng9bbfd4f2006-03-28 07:01:28 +0000815def MOVLPDmr : PDI<0x13, MRMDestMem, (ops f64mem:$dst, VR128:$src),
Evan Cheng20e3ed12006-04-03 22:30:54 +0000816 "movlpd {$src, $dst|$dst, $src}",
817 [(store (f64 (vector_extract (v2f64 VR128:$src),
818 (i32 0))), addr:$dst)]>;
Evan Cheng9bbfd4f2006-03-28 07:01:28 +0000819
Evan Cheng664ade72006-04-07 21:20:58 +0000820// v2f64 extract element 1 is always custom lowered to unpack high to low
821// and extract element 0 so the non-store version isn't too horrible.
Evan Cheng2246f842006-03-18 01:23:20 +0000822def MOVHPSmr : PSI<0x17, MRMDestMem, (ops f64mem:$dst, VR128:$src),
Evan Cheng664ade72006-04-07 21:20:58 +0000823 "movhps {$src, $dst|$dst, $src}",
824 [(store (f64 (vector_extract
825 (v2f64 (vector_shuffle
826 (bc_v2f64 (v4f32 VR128:$src)), (undef),
827 UNPCKH_shuffle_mask)), (i32 0))),
828 addr:$dst)]>;
Evan Cheng2246f842006-03-18 01:23:20 +0000829def MOVHPDmr : PDI<0x17, MRMDestMem, (ops f64mem:$dst, VR128:$src),
Evan Cheng20e3ed12006-04-03 22:30:54 +0000830 "movhpd {$src, $dst|$dst, $src}",
831 [(store (f64 (vector_extract
832 (v2f64 (vector_shuffle VR128:$src, (undef),
833 UNPCKH_shuffle_mask)), (i32 0))),
834 addr:$dst)]>;
Evan Cheng470a6ad2006-02-22 02:26:30 +0000835
Evan Cheng14aed5e2006-03-24 01:18:28 +0000836let isTwoAddress = 1 in {
Evan Chengfd111b52006-04-19 21:15:24 +0000837let AddedComplexity = 20 in {
Evan Cheng14aed5e2006-03-24 01:18:28 +0000838def MOVLHPSrr : PSI<0x16, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
Evan Cheng4fcb9222006-03-28 02:43:26 +0000839 "movlhps {$src2, $dst|$dst, $src2}",
840 [(set VR128:$dst,
Evan Cheng2064a2b2006-03-28 06:50:32 +0000841 (v4f32 (vector_shuffle VR128:$src1, VR128:$src2,
Evan Cheng2dadaea2006-04-19 20:37:34 +0000842 MOVHP_shuffle_mask)))]>;
Evan Cheng2c0dbd02006-03-24 02:58:06 +0000843
Evan Cheng14aed5e2006-03-24 01:18:28 +0000844def MOVHLPSrr : PSI<0x12, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
Evan Chengbe296ac2006-03-28 06:53:49 +0000845 "movhlps {$src2, $dst|$dst, $src2}",
Evan Cheng4fcb9222006-03-28 02:43:26 +0000846 [(set VR128:$dst,
Evan Cheng2064a2b2006-03-28 06:50:32 +0000847 (v4f32 (vector_shuffle VR128:$src1, VR128:$src2,
Evan Cheng4fcb9222006-03-28 02:43:26 +0000848 MOVHLPS_shuffle_mask)))]>;
Evan Cheng2dadaea2006-04-19 20:37:34 +0000849} // AddedComplexity
Evan Cheng14aed5e2006-03-24 01:18:28 +0000850}
Evan Cheng470a6ad2006-02-22 02:26:30 +0000851
Evan Chengd9539472006-04-14 21:59:03 +0000852def MOVSHDUPrr : S3SI<0x16, MRMSrcReg, (ops VR128:$dst, VR128:$src),
853 "movshdup {$src, $dst|$dst, $src}",
854 [(set VR128:$dst, (v4f32 (vector_shuffle
855 VR128:$src, (undef),
856 MOVSHDUP_shuffle_mask)))]>;
Evan Cheng06aef152006-04-16 18:11:28 +0000857def MOVSHDUPrm : S3SI<0x16, MRMSrcMem, (ops VR128:$dst, f128mem:$src),
Evan Chengd9539472006-04-14 21:59:03 +0000858 "movshdup {$src, $dst|$dst, $src}",
859 [(set VR128:$dst, (v4f32 (vector_shuffle
860 (loadv4f32 addr:$src), (undef),
861 MOVSHDUP_shuffle_mask)))]>;
862
863def MOVSLDUPrr : S3SI<0x12, MRMSrcReg, (ops VR128:$dst, VR128:$src),
864 "movsldup {$src, $dst|$dst, $src}",
865 [(set VR128:$dst, (v4f32 (vector_shuffle
866 VR128:$src, (undef),
867 MOVSLDUP_shuffle_mask)))]>;
Evan Cheng06aef152006-04-16 18:11:28 +0000868def MOVSLDUPrm : S3SI<0x12, MRMSrcMem, (ops VR128:$dst, f128mem:$src),
Evan Chengd9539472006-04-14 21:59:03 +0000869 "movsldup {$src, $dst|$dst, $src}",
870 [(set VR128:$dst, (v4f32 (vector_shuffle
871 (loadv4f32 addr:$src), (undef),
872 MOVSLDUP_shuffle_mask)))]>;
873
874def MOVDDUPrr : S3DI<0x12, MRMSrcReg, (ops VR128:$dst, VR128:$src),
875 "movddup {$src, $dst|$dst, $src}",
876 [(set VR128:$dst, (v2f64 (vector_shuffle
877 VR128:$src, (undef),
878 SSE_splat_v2_mask)))]>;
Evan Cheng06aef152006-04-16 18:11:28 +0000879def MOVDDUPrm : S3DI<0x12, MRMSrcMem, (ops VR128:$dst, f64mem:$src),
Evan Chengd9539472006-04-14 21:59:03 +0000880 "movddup {$src, $dst|$dst, $src}",
881 [(set VR128:$dst, (v2f64 (vector_shuffle
Evan Cheng06aef152006-04-16 18:11:28 +0000882 (scalar_to_vector (loadf64 addr:$src)),
883 (undef),
Evan Chengd9539472006-04-14 21:59:03 +0000884 SSE_splat_v2_mask)))]>;
885
Evan Cheng470a6ad2006-02-22 02:26:30 +0000886// SSE2 instructions without OpSize prefix
Evan Chengd03db7a2006-04-12 05:20:24 +0000887def CVTDQ2PSrr : I<0x5B, MRMSrcReg, (ops VR128:$dst, VR128:$src),
888 "cvtdq2ps {$src, $dst|$dst, $src}",
889 [(set VR128:$dst, (int_x86_sse2_cvtdq2ps VR128:$src))]>,
890 TB, Requires<[HasSSE2]>;
891def CVTDQ2PSrm : I<0x5B, MRMSrcMem, (ops VR128:$dst, i128mem:$src),
892 "cvtdq2ps {$src, $dst|$dst, $src}",
893 [(set VR128:$dst, (int_x86_sse2_cvtdq2ps
Evan Cheng91b740d2006-04-12 17:12:36 +0000894 (bc_v4i32 (loadv2i64 addr:$src))))]>,
Evan Chengd03db7a2006-04-12 05:20:24 +0000895 TB, Requires<[HasSSE2]>;
Evan Cheng470a6ad2006-02-22 02:26:30 +0000896
897// SSE2 instructions with XS prefix
Evan Chengd03db7a2006-04-12 05:20:24 +0000898def CVTDQ2PDrr : I<0xE6, MRMSrcReg, (ops VR128:$dst, VR128:$src),
899 "cvtdq2pd {$src, $dst|$dst, $src}",
900 [(set VR128:$dst, (int_x86_sse2_cvtdq2pd VR128:$src))]>,
901 XS, Requires<[HasSSE2]>;
902def CVTDQ2PDrm : I<0xE6, MRMSrcMem, (ops VR128:$dst, i64mem:$src),
903 "cvtdq2pd {$src, $dst|$dst, $src}",
904 [(set VR128:$dst, (int_x86_sse2_cvtdq2pd
Evan Cheng91b740d2006-04-12 17:12:36 +0000905 (bc_v4i32 (loadv2i64 addr:$src))))]>,
Evan Chengd03db7a2006-04-12 05:20:24 +0000906 XS, Requires<[HasSSE2]>;
Evan Cheng470a6ad2006-02-22 02:26:30 +0000907
Evan Chengd03db7a2006-04-12 05:20:24 +0000908def CVTPS2DQrr : PDI<0x5B, MRMSrcReg, (ops VR128:$dst, VR128:$src),
909 "cvtps2dq {$src, $dst|$dst, $src}",
910 [(set VR128:$dst, (int_x86_sse2_cvtps2dq VR128:$src))]>;
911def CVTPS2DQrm : PDI<0x5B, MRMSrcMem, (ops VR128:$dst, f128mem:$src),
912 "cvtps2dq {$src, $dst|$dst, $src}",
913 [(set VR128:$dst, (int_x86_sse2_cvtps2dq
Evan Cheng91b740d2006-04-12 17:12:36 +0000914 (loadv4f32 addr:$src)))]>;
Evan Chengd03db7a2006-04-12 05:20:24 +0000915// SSE2 packed instructions with XS prefix
916def CVTTPS2DQrr : I<0x5B, MRMSrcReg, (ops VR128:$dst, VR128:$src),
917 "cvttps2dq {$src, $dst|$dst, $src}",
918 [(set VR128:$dst, (int_x86_sse2_cvttps2dq VR128:$src))]>,
919 XS, Requires<[HasSSE2]>;
920def CVTTPS2DQrm : I<0x5B, MRMSrcMem, (ops VR128:$dst, f128mem:$src),
921 "cvttps2dq {$src, $dst|$dst, $src}",
922 [(set VR128:$dst, (int_x86_sse2_cvttps2dq
Evan Cheng91b740d2006-04-12 17:12:36 +0000923 (loadv4f32 addr:$src)))]>,
Evan Chengd03db7a2006-04-12 05:20:24 +0000924 XS, Requires<[HasSSE2]>;
925
Evan Cheng470a6ad2006-02-22 02:26:30 +0000926// SSE2 packed instructions with XD prefix
Evan Chengd03db7a2006-04-12 05:20:24 +0000927def CVTPD2DQrr : I<0xE6, MRMSrcReg, (ops VR128:$dst, VR128:$src),
928 "cvtpd2dq {$src, $dst|$dst, $src}",
929 [(set VR128:$dst, (int_x86_sse2_cvtpd2dq VR128:$src))]>,
930 XD, Requires<[HasSSE2]>;
931def CVTPD2DQrm : I<0xE6, MRMSrcMem, (ops VR128:$dst, f128mem:$src),
932 "cvtpd2dq {$src, $dst|$dst, $src}",
933 [(set VR128:$dst, (int_x86_sse2_cvtpd2dq
Evan Cheng91b740d2006-04-12 17:12:36 +0000934 (loadv2f64 addr:$src)))]>,
Evan Chengd03db7a2006-04-12 05:20:24 +0000935 XD, Requires<[HasSSE2]>;
936def CVTTPD2DQrr : PDI<0xE6, MRMSrcReg, (ops VR128:$dst, VR128:$src),
937 "cvttpd2dq {$src, $dst|$dst, $src}",
938 [(set VR128:$dst, (int_x86_sse2_cvttpd2dq VR128:$src))]>;
939def CVTTPD2DQrm : PDI<0xE6, MRMSrcMem, (ops VR128:$dst, f128mem:$src),
940 "cvttpd2dq {$src, $dst|$dst, $src}",
941 [(set VR128:$dst, (int_x86_sse2_cvttpd2dq
Evan Cheng91b740d2006-04-12 17:12:36 +0000942 (loadv2f64 addr:$src)))]>;
Evan Cheng470a6ad2006-02-22 02:26:30 +0000943
944// SSE2 instructions without OpSize prefix
Evan Chengd03db7a2006-04-12 05:20:24 +0000945def CVTPS2PDrr : I<0x5A, MRMSrcReg, (ops VR128:$dst, VR128:$src),
946 "cvtps2pd {$src, $dst|$dst, $src}",
947 [(set VR128:$dst, (int_x86_sse2_cvtps2pd VR128:$src))]>,
948 TB, Requires<[HasSSE2]>;
949def CVTPS2PDrm : I<0x5A, MRMSrcReg, (ops VR128:$dst, f64mem:$src),
950 "cvtps2pd {$src, $dst|$dst, $src}",
951 [(set VR128:$dst, (int_x86_sse2_cvtps2pd
Evan Cheng91b740d2006-04-12 17:12:36 +0000952 (loadv4f32 addr:$src)))]>,
Evan Chengd03db7a2006-04-12 05:20:24 +0000953 TB, Requires<[HasSSE2]>;
Evan Cheng470a6ad2006-02-22 02:26:30 +0000954
Evan Chengd03db7a2006-04-12 05:20:24 +0000955def CVTPD2PSrr : PDI<0x5A, MRMSrcReg, (ops VR128:$dst, VR128:$src),
956 "cvtpd2ps {$src, $dst|$dst, $src}",
957 [(set VR128:$dst, (int_x86_sse2_cvtpd2ps VR128:$src))]>;
958def CVTPD2PSrm : PDI<0x5A, MRMSrcReg, (ops VR128:$dst, f128mem:$src),
959 "cvtpd2ps {$src, $dst|$dst, $src}",
960 [(set VR128:$dst, (int_x86_sse2_cvtpd2ps
Evan Cheng91b740d2006-04-12 17:12:36 +0000961 (loadv2f64 addr:$src)))]>;
Evan Cheng470a6ad2006-02-22 02:26:30 +0000962
Evan Chengd2a6d542006-04-12 23:42:44 +0000963// Match intrinsics which expect XMM operand(s).
964// Aliases for intrinsics
965let isTwoAddress = 1 in {
966def Int_CVTSI2SDrr: SDI<0x2A, MRMSrcReg,
Evan Cheng069287d2006-05-16 07:21:53 +0000967 (ops VR128:$dst, VR128:$src1, GR32:$src2),
Evan Chengd2a6d542006-04-12 23:42:44 +0000968 "cvtsi2sd {$src2, $dst|$dst, $src2}",
969 [(set VR128:$dst, (int_x86_sse2_cvtsi2sd VR128:$src1,
Evan Cheng069287d2006-05-16 07:21:53 +0000970 GR32:$src2))]>;
Evan Chengd2a6d542006-04-12 23:42:44 +0000971def Int_CVTSI2SDrm: SDI<0x2A, MRMSrcMem,
972 (ops VR128:$dst, VR128:$src1, i32mem:$src2),
973 "cvtsi2sd {$src2, $dst|$dst, $src2}",
974 [(set VR128:$dst, (int_x86_sse2_cvtsi2sd VR128:$src1,
975 (loadi32 addr:$src2)))]>;
976def Int_CVTSD2SSrr: SDI<0x5A, MRMSrcReg,
977 (ops VR128:$dst, VR128:$src1, VR128:$src2),
978 "cvtsd2ss {$src2, $dst|$dst, $src2}",
979 [(set VR128:$dst, (int_x86_sse2_cvtsd2ss VR128:$src1,
980 VR128:$src2))]>;
981def Int_CVTSD2SSrm: SDI<0x5A, MRMSrcMem,
982 (ops VR128:$dst, VR128:$src1, f64mem:$src2),
983 "cvtsd2ss {$src2, $dst|$dst, $src2}",
984 [(set VR128:$dst, (int_x86_sse2_cvtsd2ss VR128:$src1,
985 (loadv2f64 addr:$src2)))]>;
986def Int_CVTSS2SDrr: I<0x5A, MRMSrcReg,
987 (ops VR128:$dst, VR128:$src1, VR128:$src2),
988 "cvtss2sd {$src2, $dst|$dst, $src2}",
989 [(set VR128:$dst, (int_x86_sse2_cvtss2sd VR128:$src1,
990 VR128:$src2))]>, XS,
991 Requires<[HasSSE2]>;
992def Int_CVTSS2SDrm: I<0x5A, MRMSrcMem,
993 (ops VR128:$dst, VR128:$src1, f32mem:$src2),
994 "cvtss2sd {$src2, $dst|$dst, $src2}",
995 [(set VR128:$dst, (int_x86_sse2_cvtss2sd VR128:$src1,
996 (loadv4f32 addr:$src2)))]>, XS,
997 Requires<[HasSSE2]>;
998}
999
Evan Cheng470a6ad2006-02-22 02:26:30 +00001000// Arithmetic
1001let isTwoAddress = 1 in {
1002let isCommutable = 1 in {
Evan Cheng2246f842006-03-18 01:23:20 +00001003def ADDPSrr : PSI<0x58, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
Evan Cheng470a6ad2006-02-22 02:26:30 +00001004 "addps {$src2, $dst|$dst, $src2}",
Evan Cheng2246f842006-03-18 01:23:20 +00001005 [(set VR128:$dst, (v4f32 (fadd VR128:$src1, VR128:$src2)))]>;
1006def ADDPDrr : PDI<0x58, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
Evan Cheng470a6ad2006-02-22 02:26:30 +00001007 "addpd {$src2, $dst|$dst, $src2}",
Evan Cheng2246f842006-03-18 01:23:20 +00001008 [(set VR128:$dst, (v2f64 (fadd VR128:$src1, VR128:$src2)))]>;
1009def MULPSrr : PSI<0x59, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
Evan Cheng470a6ad2006-02-22 02:26:30 +00001010 "mulps {$src2, $dst|$dst, $src2}",
Evan Cheng2246f842006-03-18 01:23:20 +00001011 [(set VR128:$dst, (v4f32 (fmul VR128:$src1, VR128:$src2)))]>;
1012def MULPDrr : PDI<0x59, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
Evan Cheng470a6ad2006-02-22 02:26:30 +00001013 "mulpd {$src2, $dst|$dst, $src2}",
Evan Cheng2246f842006-03-18 01:23:20 +00001014 [(set VR128:$dst, (v2f64 (fmul VR128:$src1, VR128:$src2)))]>;
Evan Cheng470a6ad2006-02-22 02:26:30 +00001015}
1016
Evan Cheng2246f842006-03-18 01:23:20 +00001017def ADDPSrm : PSI<0x58, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f128mem:$src2),
Evan Cheng470a6ad2006-02-22 02:26:30 +00001018 "addps {$src2, $dst|$dst, $src2}",
Evan Cheng2246f842006-03-18 01:23:20 +00001019 [(set VR128:$dst, (v4f32 (fadd VR128:$src1,
1020 (load addr:$src2))))]>;
1021def ADDPDrm : PDI<0x58, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f128mem:$src2),
Evan Cheng470a6ad2006-02-22 02:26:30 +00001022 "addpd {$src2, $dst|$dst, $src2}",
Evan Cheng2246f842006-03-18 01:23:20 +00001023 [(set VR128:$dst, (v2f64 (fadd VR128:$src1,
1024 (load addr:$src2))))]>;
1025def MULPSrm : PSI<0x59, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f128mem:$src2),
Evan Cheng470a6ad2006-02-22 02:26:30 +00001026 "mulps {$src2, $dst|$dst, $src2}",
Evan Cheng2246f842006-03-18 01:23:20 +00001027 [(set VR128:$dst, (v4f32 (fmul VR128:$src1,
1028 (load addr:$src2))))]>;
1029def MULPDrm : PDI<0x59, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f128mem:$src2),
Evan Cheng470a6ad2006-02-22 02:26:30 +00001030 "mulpd {$src2, $dst|$dst, $src2}",
Evan Cheng2246f842006-03-18 01:23:20 +00001031 [(set VR128:$dst, (v2f64 (fmul VR128:$src1,
1032 (load addr:$src2))))]>;
Evan Cheng470a6ad2006-02-22 02:26:30 +00001033
Evan Cheng2246f842006-03-18 01:23:20 +00001034def DIVPSrr : PSI<0x5E, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1035 "divps {$src2, $dst|$dst, $src2}",
1036 [(set VR128:$dst, (v4f32 (fdiv VR128:$src1, VR128:$src2)))]>;
1037def DIVPSrm : PSI<0x5E, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f128mem:$src2),
1038 "divps {$src2, $dst|$dst, $src2}",
1039 [(set VR128:$dst, (v4f32 (fdiv VR128:$src1,
1040 (load addr:$src2))))]>;
1041def DIVPDrr : PDI<0x5E, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
Evan Cheng470a6ad2006-02-22 02:26:30 +00001042 "divpd {$src2, $dst|$dst, $src2}",
Evan Cheng2246f842006-03-18 01:23:20 +00001043 [(set VR128:$dst, (v2f64 (fdiv VR128:$src1, VR128:$src2)))]>;
1044def DIVPDrm : PDI<0x5E, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f128mem:$src2),
Evan Cheng470a6ad2006-02-22 02:26:30 +00001045 "divpd {$src2, $dst|$dst, $src2}",
Evan Cheng2246f842006-03-18 01:23:20 +00001046 [(set VR128:$dst, (v2f64 (fdiv VR128:$src1,
1047 (load addr:$src2))))]>;
Evan Cheng470a6ad2006-02-22 02:26:30 +00001048
Evan Cheng2246f842006-03-18 01:23:20 +00001049def SUBPSrr : PSI<0x5C, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1050 "subps {$src2, $dst|$dst, $src2}",
1051 [(set VR128:$dst, (v4f32 (fsub VR128:$src1, VR128:$src2)))]>;
1052def SUBPSrm : PSI<0x5C, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f128mem:$src2),
1053 "subps {$src2, $dst|$dst, $src2}",
1054 [(set VR128:$dst, (v4f32 (fsub VR128:$src1,
1055 (load addr:$src2))))]>;
1056def SUBPDrr : PDI<0x5C, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1057 "subpd {$src2, $dst|$dst, $src2}",
Evan Cheng2c0dbd02006-03-24 02:58:06 +00001058 [(set VR128:$dst, (v2f64 (fsub VR128:$src1, VR128:$src2)))]>;
Evan Cheng2246f842006-03-18 01:23:20 +00001059def SUBPDrm : PDI<0x5C, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f128mem:$src2),
1060 "subpd {$src2, $dst|$dst, $src2}",
Evan Cheng2c0dbd02006-03-24 02:58:06 +00001061 [(set VR128:$dst, (v2f64 (fsub VR128:$src1,
1062 (load addr:$src2))))]>;
Evan Chengd9539472006-04-14 21:59:03 +00001063
1064def ADDSUBPSrr : S3DI<0xD0, MRMSrcReg,
1065 (ops VR128:$dst, VR128:$src1, VR128:$src2),
1066 "addsubps {$src2, $dst|$dst, $src2}",
1067 [(set VR128:$dst, (int_x86_sse3_addsub_ps VR128:$src1,
1068 VR128:$src2))]>;
1069def ADDSUBPSrm : S3DI<0xD0, MRMSrcMem,
1070 (ops VR128:$dst, VR128:$src1, f128mem:$src2),
1071 "addsubps {$src2, $dst|$dst, $src2}",
1072 [(set VR128:$dst, (int_x86_sse3_addsub_ps VR128:$src1,
1073 (loadv4f32 addr:$src2)))]>;
1074def ADDSUBPDrr : S3I<0xD0, MRMSrcReg,
1075 (ops VR128:$dst, VR128:$src1, VR128:$src2),
1076 "addsubpd {$src2, $dst|$dst, $src2}",
1077 [(set VR128:$dst, (int_x86_sse3_addsub_pd VR128:$src1,
1078 VR128:$src2))]>;
1079def ADDSUBPDrm : S3I<0xD0, MRMSrcMem,
1080 (ops VR128:$dst, VR128:$src1, f128mem:$src2),
1081 "addsubpd {$src2, $dst|$dst, $src2}",
1082 [(set VR128:$dst, (int_x86_sse3_addsub_pd VR128:$src1,
1083 (loadv2f64 addr:$src2)))]>;
Evan Cheng470a6ad2006-02-22 02:26:30 +00001084}
1085
Evan Cheng8703be42006-04-04 19:12:30 +00001086def SQRTPSr : PS_Intr<0x51, "sqrtps {$src, $dst|$dst, $src}",
1087 int_x86_sse_sqrt_ps>;
1088def SQRTPSm : PS_Intm<0x51, "sqrtps {$src, $dst|$dst, $src}",
1089 int_x86_sse_sqrt_ps>;
1090def SQRTPDr : PD_Intr<0x51, "sqrtpd {$src, $dst|$dst, $src}",
1091 int_x86_sse2_sqrt_pd>;
1092def SQRTPDm : PD_Intm<0x51, "sqrtpd {$src, $dst|$dst, $src}",
1093 int_x86_sse2_sqrt_pd>;
Evan Cheng470a6ad2006-02-22 02:26:30 +00001094
Evan Cheng8703be42006-04-04 19:12:30 +00001095def RSQRTPSr : PS_Intr<0x52, "rsqrtps {$src, $dst|$dst, $src}",
1096 int_x86_sse_rsqrt_ps>;
1097def RSQRTPSm : PS_Intm<0x52, "rsqrtps {$src, $dst|$dst, $src}",
1098 int_x86_sse_rsqrt_ps>;
1099def RCPPSr : PS_Intr<0x53, "rcpps {$src, $dst|$dst, $src}",
1100 int_x86_sse_rcp_ps>;
1101def RCPPSm : PS_Intm<0x53, "rcpps {$src, $dst|$dst, $src}",
1102 int_x86_sse_rcp_ps>;
Evan Cheng470a6ad2006-02-22 02:26:30 +00001103
Evan Cheng97ac5fa2006-04-03 23:49:17 +00001104let isTwoAddress = 1 in {
Evan Chengb5e406a2006-05-30 23:47:30 +00001105let isCommutable = 1 in {
Evan Cheng97ac5fa2006-04-03 23:49:17 +00001106def MAXPSrr : PS_Intrr<0x5F, "maxps {$src2, $dst|$dst, $src2}",
1107 int_x86_sse_max_ps>;
Evan Cheng97ac5fa2006-04-03 23:49:17 +00001108def MAXPDrr : PD_Intrr<0x5F, "maxpd {$src2, $dst|$dst, $src2}",
1109 int_x86_sse2_max_pd>;
Evan Cheng97ac5fa2006-04-03 23:49:17 +00001110def MINPSrr : PS_Intrr<0x5D, "minps {$src2, $dst|$dst, $src2}",
1111 int_x86_sse_min_ps>;
Evan Cheng97ac5fa2006-04-03 23:49:17 +00001112def MINPDrr : PD_Intrr<0x5D, "minpd {$src2, $dst|$dst, $src2}",
1113 int_x86_sse2_min_pd>;
Evan Chengb5e406a2006-05-30 23:47:30 +00001114}
1115def MAXPSrm : PS_Intrm<0x5F, "maxps {$src2, $dst|$dst, $src2}",
1116 int_x86_sse_max_ps>;
1117def MAXPDrm : PD_Intrm<0x5F, "maxpd {$src2, $dst|$dst, $src2}",
1118 int_x86_sse2_max_pd>;
1119def MINPSrm : PS_Intrm<0x5D, "minps {$src2, $dst|$dst, $src2}",
1120 int_x86_sse_min_ps>;
Evan Cheng97ac5fa2006-04-03 23:49:17 +00001121def MINPDrm : PD_Intrm<0x5D, "minpd {$src2, $dst|$dst, $src2}",
1122 int_x86_sse2_min_pd>;
1123}
Evan Chengffcb95b2006-02-21 19:13:53 +00001124
1125// Logical
1126let isTwoAddress = 1 in {
1127let isCommutable = 1 in {
Evan Cheng2246f842006-03-18 01:23:20 +00001128def ANDPSrr : PSI<0x54, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1129 "andps {$src2, $dst|$dst, $src2}",
Evan Cheng2c3ae372006-04-12 21:21:57 +00001130 [(set VR128:$dst, (v2i64 (and VR128:$src1, VR128:$src2)))]>;
Evan Cheng2246f842006-03-18 01:23:20 +00001131def ANDPDrr : PDI<0x54, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
Evan Chengffcb95b2006-02-21 19:13:53 +00001132 "andpd {$src2, $dst|$dst, $src2}",
Evan Cheng5aa97b22006-03-29 18:47:40 +00001133 [(set VR128:$dst,
1134 (and (bc_v2i64 (v2f64 VR128:$src1)),
1135 (bc_v2i64 (v2f64 VR128:$src2))))]>;
Evan Cheng2246f842006-03-18 01:23:20 +00001136def ORPSrr : PSI<0x56, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1137 "orps {$src2, $dst|$dst, $src2}",
Evan Cheng2c3ae372006-04-12 21:21:57 +00001138 [(set VR128:$dst, (v2i64 (or VR128:$src1, VR128:$src2)))]>;
Evan Cheng2246f842006-03-18 01:23:20 +00001139def ORPDrr : PDI<0x56, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1140 "orpd {$src2, $dst|$dst, $src2}",
Evan Cheng5aa97b22006-03-29 18:47:40 +00001141 [(set VR128:$dst,
1142 (or (bc_v2i64 (v2f64 VR128:$src1)),
1143 (bc_v2i64 (v2f64 VR128:$src2))))]>;
Evan Cheng2246f842006-03-18 01:23:20 +00001144def XORPSrr : PSI<0x57, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1145 "xorps {$src2, $dst|$dst, $src2}",
Evan Cheng2c3ae372006-04-12 21:21:57 +00001146 [(set VR128:$dst, (v2i64 (xor VR128:$src1, VR128:$src2)))]>;
Evan Cheng2246f842006-03-18 01:23:20 +00001147def XORPDrr : PDI<0x57, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1148 "xorpd {$src2, $dst|$dst, $src2}",
Evan Cheng5aa97b22006-03-29 18:47:40 +00001149 [(set VR128:$dst,
1150 (xor (bc_v2i64 (v2f64 VR128:$src1)),
1151 (bc_v2i64 (v2f64 VR128:$src2))))]>;
Evan Chengffcb95b2006-02-21 19:13:53 +00001152}
Evan Cheng2246f842006-03-18 01:23:20 +00001153def ANDPSrm : PSI<0x54, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f128mem:$src2),
1154 "andps {$src2, $dst|$dst, $src2}",
Evan Cheng2c3ae372006-04-12 21:21:57 +00001155 [(set VR128:$dst, (and VR128:$src1,
1156 (bc_v2i64 (loadv4f32 addr:$src2))))]>;
Evan Cheng2246f842006-03-18 01:23:20 +00001157def ANDPDrm : PDI<0x54, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f128mem:$src2),
1158 "andpd {$src2, $dst|$dst, $src2}",
Evan Cheng5aa97b22006-03-29 18:47:40 +00001159 [(set VR128:$dst,
1160 (and (bc_v2i64 (v2f64 VR128:$src1)),
1161 (bc_v2i64 (loadv2f64 addr:$src2))))]>;
Evan Cheng2246f842006-03-18 01:23:20 +00001162def ORPSrm : PSI<0x56, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f128mem:$src2),
1163 "orps {$src2, $dst|$dst, $src2}",
Evan Cheng2c3ae372006-04-12 21:21:57 +00001164 [(set VR128:$dst, (or VR128:$src1,
1165 (bc_v2i64 (loadv4f32 addr:$src2))))]>;
Evan Cheng2246f842006-03-18 01:23:20 +00001166def ORPDrm : PDI<0x56, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f128mem:$src2),
1167 "orpd {$src2, $dst|$dst, $src2}",
Evan Cheng5aa97b22006-03-29 18:47:40 +00001168 [(set VR128:$dst,
1169 (or (bc_v2i64 (v2f64 VR128:$src1)),
1170 (bc_v2i64 (loadv2f64 addr:$src2))))]>;
Evan Cheng2246f842006-03-18 01:23:20 +00001171def XORPSrm : PSI<0x57, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f128mem:$src2),
1172 "xorps {$src2, $dst|$dst, $src2}",
Evan Cheng2c3ae372006-04-12 21:21:57 +00001173 [(set VR128:$dst, (xor VR128:$src1,
1174 (bc_v2i64 (loadv4f32 addr:$src2))))]>;
Evan Cheng2246f842006-03-18 01:23:20 +00001175def XORPDrm : PDI<0x57, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f128mem:$src2),
1176 "xorpd {$src2, $dst|$dst, $src2}",
Evan Cheng5aa97b22006-03-29 18:47:40 +00001177 [(set VR128:$dst,
1178 (xor (bc_v2i64 (v2f64 VR128:$src1)),
1179 (bc_v2i64 (loadv2f64 addr:$src2))))]>;
Evan Cheng2246f842006-03-18 01:23:20 +00001180def ANDNPSrr : PSI<0x55, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1181 "andnps {$src2, $dst|$dst, $src2}",
Evan Cheng2c3ae372006-04-12 21:21:57 +00001182 [(set VR128:$dst, (v2i64 (and (xor VR128:$src1,
1183 (bc_v2i64 (v4i32 immAllOnesV))),
1184 VR128:$src2)))]>;
Evan Cheng5aa97b22006-03-29 18:47:40 +00001185def ANDNPSrm : PSI<0x55, MRMSrcMem, (ops VR128:$dst, VR128:$src1,f128mem:$src2),
Evan Cheng2246f842006-03-18 01:23:20 +00001186 "andnps {$src2, $dst|$dst, $src2}",
Evan Cheng2c3ae372006-04-12 21:21:57 +00001187 [(set VR128:$dst, (v2i64 (and (xor VR128:$src1,
1188 (bc_v2i64 (v4i32 immAllOnesV))),
1189 (bc_v2i64 (loadv4f32 addr:$src2)))))]>;
Evan Cheng2246f842006-03-18 01:23:20 +00001190def ANDNPDrr : PDI<0x55, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1191 "andnpd {$src2, $dst|$dst, $src2}",
Evan Cheng5aa97b22006-03-29 18:47:40 +00001192 [(set VR128:$dst,
1193 (and (vnot (bc_v2i64 (v2f64 VR128:$src1))),
1194 (bc_v2i64 (v2f64 VR128:$src2))))]>;
1195def ANDNPDrm : PDI<0x55, MRMSrcMem, (ops VR128:$dst, VR128:$src1,f128mem:$src2),
Evan Cheng2246f842006-03-18 01:23:20 +00001196 "andnpd {$src2, $dst|$dst, $src2}",
Evan Cheng5aa97b22006-03-29 18:47:40 +00001197 [(set VR128:$dst,
1198 (and (vnot (bc_v2i64 (v2f64 VR128:$src1))),
1199 (bc_v2i64 (loadv2f64 addr:$src2))))]>;
Evan Chengffcb95b2006-02-21 19:13:53 +00001200}
Evan Chengbf156d12006-02-21 19:26:52 +00001201
Evan Cheng470a6ad2006-02-22 02:26:30 +00001202let isTwoAddress = 1 in {
Evan Cheng7b7bd572006-04-18 21:29:50 +00001203def CMPPSrri : PSIi8<0xC2, MRMSrcReg,
Evan Cheng21760462006-04-04 03:04:07 +00001204 (ops VR128:$dst, VR128:$src1, VR128:$src, SSECC:$cc),
1205 "cmp${cc}ps {$src, $dst|$dst, $src}",
1206 [(set VR128:$dst, (int_x86_sse_cmp_ps VR128:$src1,
1207 VR128:$src, imm:$cc))]>;
Evan Cheng7b7bd572006-04-18 21:29:50 +00001208def CMPPSrmi : PSIi8<0xC2, MRMSrcMem,
Evan Cheng21760462006-04-04 03:04:07 +00001209 (ops VR128:$dst, VR128:$src1, f128mem:$src, SSECC:$cc),
1210 "cmp${cc}ps {$src, $dst|$dst, $src}",
1211 [(set VR128:$dst, (int_x86_sse_cmp_ps VR128:$src1,
1212 (load addr:$src), imm:$cc))]>;
Evan Cheng7b7bd572006-04-18 21:29:50 +00001213def CMPPDrri : PDIi8<0xC2, MRMSrcReg,
Evan Cheng21760462006-04-04 03:04:07 +00001214 (ops VR128:$dst, VR128:$src1, VR128:$src, SSECC:$cc),
Evan Chengbb5c43e2006-04-14 01:39:53 +00001215 "cmp${cc}pd {$src, $dst|$dst, $src}",
1216 [(set VR128:$dst, (int_x86_sse2_cmp_pd VR128:$src1,
1217 VR128:$src, imm:$cc))]>;
Evan Cheng7b7bd572006-04-18 21:29:50 +00001218def CMPPDrmi : PDIi8<0xC2, MRMSrcMem,
Evan Cheng21760462006-04-04 03:04:07 +00001219 (ops VR128:$dst, VR128:$src1, f128mem:$src, SSECC:$cc),
Evan Chengbb5c43e2006-04-14 01:39:53 +00001220 "cmp${cc}pd {$src, $dst|$dst, $src}",
1221 [(set VR128:$dst, (int_x86_sse2_cmp_pd VR128:$src1,
1222 (load addr:$src), imm:$cc))]>;
Evan Cheng470a6ad2006-02-22 02:26:30 +00001223}
1224
1225// Shuffle and unpack instructions
Evan Cheng0cea6d22006-03-22 20:08:18 +00001226let isTwoAddress = 1 in {
Evan Chengefeaed82006-05-30 23:34:30 +00001227let isCommutable = 1, isConvertibleToThreeAddress = 1 in // Convert to pshufd
Evan Chengb7a5c522006-04-18 21:55:35 +00001228def SHUFPSrri : PSIi8<0xC6, MRMSrcReg,
Evan Cheng0038e592006-03-28 00:39:58 +00001229 (ops VR128:$dst, VR128:$src1, VR128:$src2, i32i8imm:$src3),
Evan Cheng14aed5e2006-03-24 01:18:28 +00001230 "shufps {$src3, $src2, $dst|$dst, $src2, $src3}",
Evan Cheng4f563382006-03-29 01:30:51 +00001231 [(set VR128:$dst, (v4f32 (vector_shuffle
1232 VR128:$src1, VR128:$src2,
1233 SHUFP_shuffle_mask:$src3)))]>;
Evan Chengb7a5c522006-04-18 21:55:35 +00001234def SHUFPSrmi : PSIi8<0xC6, MRMSrcMem,
Evan Cheng0038e592006-03-28 00:39:58 +00001235 (ops VR128:$dst, VR128:$src1, f128mem:$src2, i32i8imm:$src3),
1236 "shufps {$src3, $src2, $dst|$dst, $src2, $src3}",
Evan Cheng4f563382006-03-29 01:30:51 +00001237 [(set VR128:$dst, (v4f32 (vector_shuffle
1238 VR128:$src1, (load addr:$src2),
1239 SHUFP_shuffle_mask:$src3)))]>;
Evan Chengefeaed82006-05-30 23:34:30 +00001240let isCommutable = 1 in
Evan Chengb7a5c522006-04-18 21:55:35 +00001241def SHUFPDrri : PDIi8<0xC6, MRMSrcReg,
Evan Cheng2da953f2006-03-22 07:10:28 +00001242 (ops VR128:$dst, VR128:$src1, VR128:$src2, i8imm:$src3),
Evan Cheng14aed5e2006-03-24 01:18:28 +00001243 "shufpd {$src3, $src2, $dst|$dst, $src2, $src3}",
Evan Cheng4f563382006-03-29 01:30:51 +00001244 [(set VR128:$dst, (v2f64 (vector_shuffle
1245 VR128:$src1, VR128:$src2,
1246 SHUFP_shuffle_mask:$src3)))]>;
Evan Chengb7a5c522006-04-18 21:55:35 +00001247def SHUFPDrmi : PDIi8<0xC6, MRMSrcMem,
Evan Cheng2da953f2006-03-22 07:10:28 +00001248 (ops VR128:$dst, VR128:$src1, f128mem:$src2, i8imm:$src3),
Evan Cheng0038e592006-03-28 00:39:58 +00001249 "shufpd {$src3, $src2, $dst|$dst, $src2, $src3}",
Evan Cheng4f563382006-03-29 01:30:51 +00001250 [(set VR128:$dst, (v2f64 (vector_shuffle
1251 VR128:$src1, (load addr:$src2),
1252 SHUFP_shuffle_mask:$src3)))]>;
Evan Cheng470a6ad2006-02-22 02:26:30 +00001253
Evan Chengfd111b52006-04-19 21:15:24 +00001254let AddedComplexity = 10 in {
Evan Cheng470a6ad2006-02-22 02:26:30 +00001255def UNPCKHPSrr : PSI<0x15, MRMSrcReg,
Evan Cheng2246f842006-03-18 01:23:20 +00001256 (ops VR128:$dst, VR128:$src1, VR128:$src2),
Evan Cheng4fcb9222006-03-28 02:43:26 +00001257 "unpckhps {$src2, $dst|$dst, $src2}",
Evan Cheng4f563382006-03-29 01:30:51 +00001258 [(set VR128:$dst, (v4f32 (vector_shuffle
1259 VR128:$src1, VR128:$src2,
1260 UNPCKH_shuffle_mask)))]>;
Evan Cheng470a6ad2006-02-22 02:26:30 +00001261def UNPCKHPSrm : PSI<0x15, MRMSrcMem,
Evan Cheng2246f842006-03-18 01:23:20 +00001262 (ops VR128:$dst, VR128:$src1, f128mem:$src2),
Evan Cheng4fcb9222006-03-28 02:43:26 +00001263 "unpckhps {$src2, $dst|$dst, $src2}",
Evan Cheng4f563382006-03-29 01:30:51 +00001264 [(set VR128:$dst, (v4f32 (vector_shuffle
1265 VR128:$src1, (load addr:$src2),
1266 UNPCKH_shuffle_mask)))]>;
Evan Cheng470a6ad2006-02-22 02:26:30 +00001267def UNPCKHPDrr : PDI<0x15, MRMSrcReg,
Evan Cheng2246f842006-03-18 01:23:20 +00001268 (ops VR128:$dst, VR128:$src1, VR128:$src2),
Evan Cheng4fcb9222006-03-28 02:43:26 +00001269 "unpckhpd {$src2, $dst|$dst, $src2}",
Evan Cheng4f563382006-03-29 01:30:51 +00001270 [(set VR128:$dst, (v2f64 (vector_shuffle
1271 VR128:$src1, VR128:$src2,
1272 UNPCKH_shuffle_mask)))]>;
Evan Cheng470a6ad2006-02-22 02:26:30 +00001273def UNPCKHPDrm : PDI<0x15, MRMSrcMem,
Evan Cheng2246f842006-03-18 01:23:20 +00001274 (ops VR128:$dst, VR128:$src1, f128mem:$src2),
Evan Cheng4fcb9222006-03-28 02:43:26 +00001275 "unpckhpd {$src2, $dst|$dst, $src2}",
Evan Cheng4f563382006-03-29 01:30:51 +00001276 [(set VR128:$dst, (v2f64 (vector_shuffle
1277 VR128:$src1, (load addr:$src2),
1278 UNPCKH_shuffle_mask)))]>;
Evan Cheng4fcb9222006-03-28 02:43:26 +00001279
Evan Cheng470a6ad2006-02-22 02:26:30 +00001280def UNPCKLPSrr : PSI<0x14, MRMSrcReg,
Evan Cheng2246f842006-03-18 01:23:20 +00001281 (ops VR128:$dst, VR128:$src1, VR128:$src2),
Evan Chengc60bd972006-03-25 09:37:23 +00001282 "unpcklps {$src2, $dst|$dst, $src2}",
Evan Cheng4f563382006-03-29 01:30:51 +00001283 [(set VR128:$dst, (v4f32 (vector_shuffle
1284 VR128:$src1, VR128:$src2,
1285 UNPCKL_shuffle_mask)))]>;
Evan Cheng470a6ad2006-02-22 02:26:30 +00001286def UNPCKLPSrm : PSI<0x14, MRMSrcMem,
Evan Cheng2246f842006-03-18 01:23:20 +00001287 (ops VR128:$dst, VR128:$src1, f128mem:$src2),
Evan Chengc60bd972006-03-25 09:37:23 +00001288 "unpcklps {$src2, $dst|$dst, $src2}",
Evan Cheng4f563382006-03-29 01:30:51 +00001289 [(set VR128:$dst, (v4f32 (vector_shuffle
1290 VR128:$src1, (load addr:$src2),
1291 UNPCKL_shuffle_mask)))]>;
Evan Cheng470a6ad2006-02-22 02:26:30 +00001292def UNPCKLPDrr : PDI<0x14, MRMSrcReg,
Evan Cheng2246f842006-03-18 01:23:20 +00001293 (ops VR128:$dst, VR128:$src1, VR128:$src2),
Evan Cheng4fcb9222006-03-28 02:43:26 +00001294 "unpcklpd {$src2, $dst|$dst, $src2}",
Evan Cheng4f563382006-03-29 01:30:51 +00001295 [(set VR128:$dst, (v2f64 (vector_shuffle
1296 VR128:$src1, VR128:$src2,
1297 UNPCKL_shuffle_mask)))]>;
Evan Cheng470a6ad2006-02-22 02:26:30 +00001298def UNPCKLPDrm : PDI<0x14, MRMSrcMem,
Evan Cheng2246f842006-03-18 01:23:20 +00001299 (ops VR128:$dst, VR128:$src1, f128mem:$src2),
Evan Cheng4fcb9222006-03-28 02:43:26 +00001300 "unpcklpd {$src2, $dst|$dst, $src2}",
Evan Cheng4f563382006-03-29 01:30:51 +00001301 [(set VR128:$dst, (v2f64 (vector_shuffle
1302 VR128:$src1, (load addr:$src2),
1303 UNPCKL_shuffle_mask)))]>;
Evan Chengfd111b52006-04-19 21:15:24 +00001304} // AddedComplexity
Evan Cheng2c0dbd02006-03-24 02:58:06 +00001305}
Evan Cheng470a6ad2006-02-22 02:26:30 +00001306
Evan Cheng4b1734f2006-03-31 21:29:33 +00001307// Horizontal ops
1308let isTwoAddress = 1 in {
Evan Chengd9539472006-04-14 21:59:03 +00001309def HADDPSrr : S3D_Intrr<0x7C, "haddps {$src2, $dst|$dst, $src2}",
Evan Cheng4b1734f2006-03-31 21:29:33 +00001310 int_x86_sse3_hadd_ps>;
Evan Chengd9539472006-04-14 21:59:03 +00001311def HADDPSrm : S3D_Intrm<0x7C, "haddps {$src2, $dst|$dst, $src2}",
Evan Cheng4b1734f2006-03-31 21:29:33 +00001312 int_x86_sse3_hadd_ps>;
Evan Chengd9539472006-04-14 21:59:03 +00001313def HADDPDrr : S3_Intrr<0x7C, "haddpd {$src2, $dst|$dst, $src2}",
Evan Cheng4b1734f2006-03-31 21:29:33 +00001314 int_x86_sse3_hadd_pd>;
Evan Chengd9539472006-04-14 21:59:03 +00001315def HADDPDrm : S3_Intrm<0x7C, "haddpd {$src2, $dst|$dst, $src2}",
Evan Cheng4b1734f2006-03-31 21:29:33 +00001316 int_x86_sse3_hadd_pd>;
Evan Cheng7076e2d2006-04-15 05:52:42 +00001317def HSUBPSrr : S3D_Intrr<0x7D, "hsubps {$src2, $dst|$dst, $src2}",
Evan Cheng4b1734f2006-03-31 21:29:33 +00001318 int_x86_sse3_hsub_ps>;
Evan Cheng7076e2d2006-04-15 05:52:42 +00001319def HSUBPSrm : S3D_Intrm<0x7D, "hsubps {$src2, $dst|$dst, $src2}",
Evan Cheng4b1734f2006-03-31 21:29:33 +00001320 int_x86_sse3_hsub_ps>;
Evan Cheng7076e2d2006-04-15 05:52:42 +00001321def HSUBPDrr : S3_Intrr<0x7D, "hsubpd {$src2, $dst|$dst, $src2}",
Evan Cheng4b1734f2006-03-31 21:29:33 +00001322 int_x86_sse3_hsub_pd>;
Evan Cheng7076e2d2006-04-15 05:52:42 +00001323def HSUBPDrm : S3_Intrm<0x7D, "hsubpd {$src2, $dst|$dst, $src2}",
Evan Cheng4b1734f2006-03-31 21:29:33 +00001324 int_x86_sse3_hsub_pd>;
1325}
1326
Evan Chengbf156d12006-02-21 19:26:52 +00001327//===----------------------------------------------------------------------===//
Evan Cheng4e4c71e2006-02-21 20:00:20 +00001328// SSE integer instructions
Evan Chengbf156d12006-02-21 19:26:52 +00001329//===----------------------------------------------------------------------===//
1330
Evan Cheng4e4c71e2006-02-21 20:00:20 +00001331// Move Instructions
Evan Cheng24dc1f52006-03-23 07:44:07 +00001332def MOVDQArr : PDI<0x6F, MRMSrcReg, (ops VR128:$dst, VR128:$src),
1333 "movdqa {$src, $dst|$dst, $src}", []>;
1334def MOVDQArm : PDI<0x6F, MRMSrcMem, (ops VR128:$dst, i128mem:$src),
1335 "movdqa {$src, $dst|$dst, $src}",
Evan Cheng91b740d2006-04-12 17:12:36 +00001336 [(set VR128:$dst, (loadv2i64 addr:$src))]>;
Evan Cheng24dc1f52006-03-23 07:44:07 +00001337def MOVDQAmr : PDI<0x7F, MRMDestMem, (ops i128mem:$dst, VR128:$src),
1338 "movdqa {$src, $dst|$dst, $src}",
Evan Cheng91b740d2006-04-12 17:12:36 +00001339 [(store (v2i64 VR128:$src), addr:$dst)]>;
Evan Cheng9ab1ac52006-04-14 23:32:40 +00001340def MOVDQUrm : I<0x6F, MRMSrcMem, (ops VR128:$dst, i128mem:$src),
1341 "movdqu {$src, $dst|$dst, $src}",
1342 [(set VR128:$dst, (int_x86_sse2_loadu_dq addr:$src))]>,
1343 XS, Requires<[HasSSE2]>;
1344def MOVDQUmr : I<0x7F, MRMDestMem, (ops i128mem:$dst, VR128:$src),
1345 "movdqu {$src, $dst|$dst, $src}",
1346 [(int_x86_sse2_storeu_dq addr:$dst, VR128:$src)]>,
1347 XS, Requires<[HasSSE2]>;
1348def LDDQUrm : S3DI<0xF0, MRMSrcMem, (ops VR128:$dst, i128mem:$src),
1349 "lddqu {$src, $dst|$dst, $src}",
1350 [(set VR128:$dst, (int_x86_sse3_ldu_dq addr:$src))]>;
Evan Cheng24dc1f52006-03-23 07:44:07 +00001351
Evan Chenga971f6f2006-03-23 01:57:24 +00001352// 128-bit Integer Arithmetic
1353let isTwoAddress = 1 in {
1354let isCommutable = 1 in {
1355def PADDBrr : PDI<0xFC, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1356 "paddb {$src2, $dst|$dst, $src2}",
1357 [(set VR128:$dst, (v16i8 (add VR128:$src1, VR128:$src2)))]>;
1358def PADDWrr : PDI<0xFD, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1359 "paddw {$src2, $dst|$dst, $src2}",
1360 [(set VR128:$dst, (v8i16 (add VR128:$src1, VR128:$src2)))]>;
1361def PADDDrr : PDI<0xFE, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1362 "paddd {$src2, $dst|$dst, $src2}",
1363 [(set VR128:$dst, (v4i32 (add VR128:$src1, VR128:$src2)))]>;
Evan Cheng506d3df2006-03-29 23:07:14 +00001364
1365def PADDQrr : PDI<0xD4, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1366 "paddq {$src2, $dst|$dst, $src2}",
1367 [(set VR128:$dst, (v2i64 (add VR128:$src1, VR128:$src2)))]>;
Evan Chenga971f6f2006-03-23 01:57:24 +00001368}
Evan Cheng49ac1bf2006-04-13 00:43:35 +00001369def PADDBrm : PDI<0xFC, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2),
Evan Chenga971f6f2006-03-23 01:57:24 +00001370 "paddb {$src2, $dst|$dst, $src2}",
Evan Cheng083248e2006-04-17 18:05:01 +00001371 [(set VR128:$dst, (add VR128:$src1,
1372 (bc_v16i8 (loadv2i64 addr:$src2))))]>;
Evan Cheng49ac1bf2006-04-13 00:43:35 +00001373def PADDWrm : PDI<0xFD, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2),
Evan Chenga971f6f2006-03-23 01:57:24 +00001374 "paddw {$src2, $dst|$dst, $src2}",
Evan Cheng083248e2006-04-17 18:05:01 +00001375 [(set VR128:$dst, (add VR128:$src1,
1376 (bc_v8i16 (loadv2i64 addr:$src2))))]>;
Evan Cheng49ac1bf2006-04-13 00:43:35 +00001377def PADDDrm : PDI<0xFE, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2),
Evan Chenga971f6f2006-03-23 01:57:24 +00001378 "paddd {$src2, $dst|$dst, $src2}",
Evan Cheng083248e2006-04-17 18:05:01 +00001379 [(set VR128:$dst, (add VR128:$src1,
1380 (bc_v4i32 (loadv2i64 addr:$src2))))]>;
Evan Cheng49ac1bf2006-04-13 00:43:35 +00001381def PADDQrm : PDI<0xD4, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2),
Evan Cheng506d3df2006-03-29 23:07:14 +00001382 "paddd {$src2, $dst|$dst, $src2}",
Evan Cheng083248e2006-04-17 18:05:01 +00001383 [(set VR128:$dst, (add VR128:$src1,
1384 (loadv2i64 addr:$src2)))]>;
Evan Cheng7b1d34b2006-03-25 01:33:37 +00001385
Evan Cheng49ac1bf2006-04-13 00:43:35 +00001386let isCommutable = 1 in {
1387def PADDSBrr : PDI<0xEC, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1388 "paddsb {$src2, $dst|$dst, $src2}",
1389 [(set VR128:$dst, (int_x86_sse2_padds_b VR128:$src1,
1390 VR128:$src2))]>;
1391def PADDSWrr : PDI<0xED, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1392 "paddsw {$src2, $dst|$dst, $src2}",
1393 [(set VR128:$dst, (int_x86_sse2_padds_w VR128:$src1,
1394 VR128:$src2))]>;
1395def PADDUSBrr : PDI<0xDC, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1396 "paddusb {$src2, $dst|$dst, $src2}",
1397 [(set VR128:$dst, (int_x86_sse2_paddus_b VR128:$src1,
1398 VR128:$src2))]>;
1399def PADDUSWrr : PDI<0xDD, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1400 "paddusw {$src2, $dst|$dst, $src2}",
1401 [(set VR128:$dst, (int_x86_sse2_paddus_w VR128:$src1,
1402 VR128:$src2))]>;
1403}
1404def PADDSBrm : PDI<0xEC, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2),
1405 "paddsb {$src2, $dst|$dst, $src2}",
1406 [(set VR128:$dst, (int_x86_sse2_padds_b VR128:$src1,
1407 (bc_v16i8 (loadv2i64 addr:$src2))))]>;
1408def PADDSWrm : PDI<0xED, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2),
1409 "paddsw {$src2, $dst|$dst, $src2}",
1410 [(set VR128:$dst, (int_x86_sse2_padds_w VR128:$src1,
1411 (bc_v8i16 (loadv2i64 addr:$src2))))]>;
1412def PADDUSBrm : PDI<0xDC, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2),
1413 "paddusb {$src2, $dst|$dst, $src2}",
1414 [(set VR128:$dst, (int_x86_sse2_paddus_b VR128:$src1,
1415 (bc_v16i8 (loadv2i64 addr:$src2))))]>;
1416def PADDUSWrm : PDI<0xDD, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2),
1417 "paddusw {$src2, $dst|$dst, $src2}",
1418 [(set VR128:$dst, (int_x86_sse2_paddus_w VR128:$src1,
1419 (bc_v8i16 (loadv2i64 addr:$src2))))]>;
1420
1421
Evan Cheng7b1d34b2006-03-25 01:33:37 +00001422def PSUBBrr : PDI<0xF8, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1423 "psubb {$src2, $dst|$dst, $src2}",
1424 [(set VR128:$dst, (v16i8 (sub VR128:$src1, VR128:$src2)))]>;
1425def PSUBWrr : PDI<0xF9, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1426 "psubw {$src2, $dst|$dst, $src2}",
1427 [(set VR128:$dst, (v8i16 (sub VR128:$src1, VR128:$src2)))]>;
1428def PSUBDrr : PDI<0xFA, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1429 "psubd {$src2, $dst|$dst, $src2}",
1430 [(set VR128:$dst, (v4i32 (sub VR128:$src1, VR128:$src2)))]>;
Evan Cheng506d3df2006-03-29 23:07:14 +00001431def PSUBQrr : PDI<0xFB, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1432 "psubq {$src2, $dst|$dst, $src2}",
1433 [(set VR128:$dst, (v2i64 (sub VR128:$src1, VR128:$src2)))]>;
Evan Cheng7b1d34b2006-03-25 01:33:37 +00001434
Evan Cheng49ac1bf2006-04-13 00:43:35 +00001435def PSUBBrm : PDI<0xF8, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2),
Evan Cheng7b1d34b2006-03-25 01:33:37 +00001436 "psubb {$src2, $dst|$dst, $src2}",
Evan Cheng083248e2006-04-17 18:05:01 +00001437 [(set VR128:$dst, (sub VR128:$src1,
1438 (bc_v16i8 (loadv2i64 addr:$src2))))]>;
Evan Cheng49ac1bf2006-04-13 00:43:35 +00001439def PSUBWrm : PDI<0xF9, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2),
Evan Cheng7b1d34b2006-03-25 01:33:37 +00001440 "psubw {$src2, $dst|$dst, $src2}",
Evan Cheng083248e2006-04-17 18:05:01 +00001441 [(set VR128:$dst, (sub VR128:$src1,
1442 (bc_v8i16 (loadv2i64 addr:$src2))))]>;
Evan Cheng49ac1bf2006-04-13 00:43:35 +00001443def PSUBDrm : PDI<0xFA, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2),
Evan Cheng7b1d34b2006-03-25 01:33:37 +00001444 "psubd {$src2, $dst|$dst, $src2}",
Evan Cheng083248e2006-04-17 18:05:01 +00001445 [(set VR128:$dst, (sub VR128:$src1,
1446 (bc_v4i32 (loadv2i64 addr:$src2))))]>;
Evan Cheng49ac1bf2006-04-13 00:43:35 +00001447def PSUBQrm : PDI<0xFB, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2),
Evan Cheng506d3df2006-03-29 23:07:14 +00001448 "psubd {$src2, $dst|$dst, $src2}",
Evan Cheng083248e2006-04-17 18:05:01 +00001449 [(set VR128:$dst, (sub VR128:$src1,
1450 (loadv2i64 addr:$src2)))]>;
Evan Cheng49ac1bf2006-04-13 00:43:35 +00001451
1452def PSUBSBrr : PDI<0xE8, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1453 "psubsb {$src2, $dst|$dst, $src2}",
1454 [(set VR128:$dst, (int_x86_sse2_psubs_b VR128:$src1,
1455 VR128:$src2))]>;
1456def PSUBSWrr : PDI<0xE9, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1457 "psubsw {$src2, $dst|$dst, $src2}",
1458 [(set VR128:$dst, (int_x86_sse2_psubs_w VR128:$src1,
1459 VR128:$src2))]>;
1460def PSUBUSBrr : PDI<0xD8, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1461 "psubusb {$src2, $dst|$dst, $src2}",
1462 [(set VR128:$dst, (int_x86_sse2_psubus_b VR128:$src1,
1463 VR128:$src2))]>;
1464def PSUBUSWrr : PDI<0xD9, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1465 "psubusw {$src2, $dst|$dst, $src2}",
1466 [(set VR128:$dst, (int_x86_sse2_psubus_w VR128:$src1,
1467 VR128:$src2))]>;
1468
Evan Cheng2f40b1b2006-04-13 05:24:54 +00001469def PSUBSBrm : PDI<0xE8, MRMSrcMem,
1470 (ops VR128:$dst, VR128:$src1, i128mem:$src2),
Evan Cheng49ac1bf2006-04-13 00:43:35 +00001471 "psubsb {$src2, $dst|$dst, $src2}",
1472 [(set VR128:$dst, (int_x86_sse2_psubs_b VR128:$src1,
1473 (bc_v16i8 (loadv2i64 addr:$src2))))]>;
Evan Cheng2f40b1b2006-04-13 05:24:54 +00001474def PSUBSWrm : PDI<0xE9, MRMSrcMem,
1475 (ops VR128:$dst, VR128:$src1, i128mem:$src2),
Evan Cheng49ac1bf2006-04-13 00:43:35 +00001476 "psubsw {$src2, $dst|$dst, $src2}",
1477 [(set VR128:$dst, (int_x86_sse2_psubs_w VR128:$src1,
1478 (bc_v8i16 (loadv2i64 addr:$src2))))]>;
Evan Cheng2f40b1b2006-04-13 05:24:54 +00001479def PSUBUSBrm : PDI<0xD8, MRMSrcMem,
1480 (ops VR128:$dst, VR128:$src1, i128mem:$src2),
Evan Cheng49ac1bf2006-04-13 00:43:35 +00001481 "psubusb {$src2, $dst|$dst, $src2}",
1482 [(set VR128:$dst, (int_x86_sse2_psubus_b VR128:$src1,
1483 (bc_v16i8 (loadv2i64 addr:$src2))))]>;
Evan Cheng2f40b1b2006-04-13 05:24:54 +00001484def PSUBUSWrm : PDI<0xD9, MRMSrcMem,
1485 (ops VR128:$dst, VR128:$src1, i128mem:$src2),
Evan Cheng49ac1bf2006-04-13 00:43:35 +00001486 "psubusw {$src2, $dst|$dst, $src2}",
1487 [(set VR128:$dst, (int_x86_sse2_psubus_w VR128:$src1,
1488 (bc_v8i16 (loadv2i64 addr:$src2))))]>;
Evan Cheng2f40b1b2006-04-13 05:24:54 +00001489
1490let isCommutable = 1 in {
1491def PMULHUWrr : PDI<0xE4, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1492 "pmulhuw {$src2, $dst|$dst, $src2}",
1493 [(set VR128:$dst, (int_x86_sse2_pmulhu_w VR128:$src1,
1494 VR128:$src2))]>;
1495def PMULHWrr : PDI<0xE5, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1496 "pmulhw {$src2, $dst|$dst, $src2}",
1497 [(set VR128:$dst, (int_x86_sse2_pmulh_w VR128:$src1,
1498 VR128:$src2))]>;
1499def PMULLWrr : PDI<0xD5, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1500 "pmullw {$src2, $dst|$dst, $src2}",
1501 [(set VR128:$dst, (v8i16 (mul VR128:$src1, VR128:$src2)))]>;
1502def PMULUDQrr : PDI<0xF4, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1503 "pmuludq {$src2, $dst|$dst, $src2}",
1504 [(set VR128:$dst, (int_x86_sse2_pmulu_dq VR128:$src1,
1505 VR128:$src2))]>;
1506}
Evan Cheng2f40b1b2006-04-13 05:24:54 +00001507def PMULHUWrm : PDI<0xE4, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2),
1508 "pmulhuw {$src2, $dst|$dst, $src2}",
1509 [(set VR128:$dst, (int_x86_sse2_pmulhu_w VR128:$src1,
1510 (bc_v8i16 (loadv2i64 addr:$src2))))]>;
1511def PMULHWrm : PDI<0xE5, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2),
1512 "pmulhw {$src2, $dst|$dst, $src2}",
1513 [(set VR128:$dst, (int_x86_sse2_pmulh_w VR128:$src1,
1514 (bc_v8i16 (loadv2i64 addr:$src2))))]>;
1515def PMULLWrm : PDI<0xD5, MRMSrcMem,
1516 (ops VR128:$dst, VR128:$src1, i128mem:$src2),
1517 "pmullw {$src2, $dst|$dst, $src2}",
1518 [(set VR128:$dst, (v8i16 (mul VR128:$src1,
1519 (bc_v8i16 (loadv2i64 addr:$src2)))))]>;
1520def PMULUDQrm : PDI<0xF4, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2),
1521 "pmuludq {$src2, $dst|$dst, $src2}",
1522 [(set VR128:$dst, (int_x86_sse2_pmulu_dq VR128:$src1,
1523 (bc_v4i32 (loadv2i64 addr:$src2))))]>;
1524
Evan Cheng00586942006-04-13 06:11:45 +00001525let isCommutable = 1 in {
Evan Cheng2f40b1b2006-04-13 05:24:54 +00001526def PMADDWDrr : PDI<0xF5, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1527 "pmaddwd {$src2, $dst|$dst, $src2}",
1528 [(set VR128:$dst, (int_x86_sse2_pmadd_wd VR128:$src1,
1529 VR128:$src2))]>;
Evan Cheng00586942006-04-13 06:11:45 +00001530}
Evan Cheng2f40b1b2006-04-13 05:24:54 +00001531def PMADDWDrm : PDI<0xF5, MRMSrcMem,
1532 (ops VR128:$dst, VR128:$src1, i128mem:$src2),
1533 "pmaddwd {$src2, $dst|$dst, $src2}",
1534 [(set VR128:$dst, (int_x86_sse2_pmadd_wd VR128:$src1,
1535 (bc_v8i16 (loadv2i64 addr:$src2))))]>;
1536
Evan Cheng00586942006-04-13 06:11:45 +00001537let isCommutable = 1 in {
Evan Cheng2f40b1b2006-04-13 05:24:54 +00001538def PAVGBrr : PDI<0xE0, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1539 "pavgb {$src2, $dst|$dst, $src2}",
1540 [(set VR128:$dst, (int_x86_sse2_pavg_b VR128:$src1,
1541 VR128:$src2))]>;
1542def PAVGWrr : PDI<0xE3, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1543 "pavgw {$src2, $dst|$dst, $src2}",
1544 [(set VR128:$dst, (int_x86_sse2_pavg_w VR128:$src1,
1545 VR128:$src2))]>;
Evan Cheng00586942006-04-13 06:11:45 +00001546}
Evan Cheng2f40b1b2006-04-13 05:24:54 +00001547def PAVGBrm : PDI<0xE0, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2),
1548 "pavgb {$src2, $dst|$dst, $src2}",
1549 [(set VR128:$dst, (int_x86_sse2_pavg_b VR128:$src1,
1550 (bc_v16i8 (loadv2i64 addr:$src2))))]>;
1551def PAVGWrm : PDI<0xE3, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2),
1552 "pavgw {$src2, $dst|$dst, $src2}",
1553 [(set VR128:$dst, (int_x86_sse2_pavg_w VR128:$src1,
1554 (bc_v8i16 (loadv2i64 addr:$src2))))]>;
Evan Cheng00586942006-04-13 06:11:45 +00001555
1556let isCommutable = 1 in {
1557def PMAXUBrr : PDI<0xDE, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1558 "pmaxub {$src2, $dst|$dst, $src2}",
1559 [(set VR128:$dst, (int_x86_sse2_pmaxu_b VR128:$src1,
1560 VR128:$src2))]>;
1561def PMAXSWrr : PDI<0xEE, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1562 "pmaxsw {$src2, $dst|$dst, $src2}",
1563 [(set VR128:$dst, (int_x86_sse2_pmaxs_w VR128:$src1,
1564 VR128:$src2))]>;
1565}
1566def PMAXUBrm : PDI<0xDE, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2),
1567 "pmaxub {$src2, $dst|$dst, $src2}",
1568 [(set VR128:$dst, (int_x86_sse2_pmaxu_b VR128:$src1,
1569 (bc_v16i8 (loadv2i64 addr:$src2))))]>;
1570def PMAXSWrm : PDI<0xEE, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2),
1571 "pmaxsw {$src2, $dst|$dst, $src2}",
1572 [(set VR128:$dst, (int_x86_sse2_pmaxs_w VR128:$src1,
1573 (bc_v8i16 (loadv2i64 addr:$src2))))]>;
1574
1575let isCommutable = 1 in {
1576def PMINUBrr : PDI<0xDA, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1577 "pminub {$src2, $dst|$dst, $src2}",
1578 [(set VR128:$dst, (int_x86_sse2_pminu_b VR128:$src1,
1579 VR128:$src2))]>;
1580def PMINSWrr : PDI<0xEA, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1581 "pminsw {$src2, $dst|$dst, $src2}",
1582 [(set VR128:$dst, (int_x86_sse2_pmins_w VR128:$src1,
1583 VR128:$src2))]>;
1584}
1585def PMINUBrm : PDI<0xDA, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2),
1586 "pminub {$src2, $dst|$dst, $src2}",
1587 [(set VR128:$dst, (int_x86_sse2_pminu_b VR128:$src1,
1588 (bc_v16i8 (loadv2i64 addr:$src2))))]>;
1589def PMINSWrm : PDI<0xEA, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2),
1590 "pminsw {$src2, $dst|$dst, $src2}",
1591 [(set VR128:$dst, (int_x86_sse2_pmins_w VR128:$src1,
1592 (bc_v8i16 (loadv2i64 addr:$src2))))]>;
1593
1594
1595let isCommutable = 1 in {
1596def PSADBWrr : PDI<0xE0, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1597 "psadbw {$src2, $dst|$dst, $src2}",
1598 [(set VR128:$dst, (int_x86_sse2_psad_bw VR128:$src1,
1599 VR128:$src2))]>;
1600}
1601def PSADBWrm : PDI<0xE0, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2),
1602 "psadbw {$src2, $dst|$dst, $src2}",
1603 [(set VR128:$dst, (int_x86_sse2_psad_bw VR128:$src1,
1604 (bc_v16i8 (loadv2i64 addr:$src2))))]>;
Evan Cheng506d3df2006-03-29 23:07:14 +00001605}
Evan Chengc60bd972006-03-25 09:37:23 +00001606
Evan Chengff65e382006-04-04 21:49:39 +00001607let isTwoAddress = 1 in {
Evan Cheng0ac8ea92006-04-14 00:14:05 +00001608def PSLLWrr : PDIi8<0xF1, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1609 "psllw {$src2, $dst|$dst, $src2}",
1610 [(set VR128:$dst, (int_x86_sse2_psll_w VR128:$src1,
1611 VR128:$src2))]>;
Evan Cheng1af18982006-04-15 05:59:08 +00001612def PSLLWrm : PDIi8<0xF1, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2),
Evan Cheng0ac8ea92006-04-14 00:14:05 +00001613 "psllw {$src2, $dst|$dst, $src2}",
1614 [(set VR128:$dst, (int_x86_sse2_psll_w VR128:$src1,
1615 (bc_v4i32 (loadv2i64 addr:$src2))))]>;
1616def PSLLWri : PDIi8<0x71, MRM6r, (ops VR128:$dst, VR128:$src1, i32i8imm:$src2),
1617 "psllw {$src2, $dst|$dst, $src2}",
1618 [(set VR128:$dst, (int_x86_sse2_psll_w VR128:$src1,
1619 (scalar_to_vector (i32 imm:$src2))))]>;
1620def PSLLDrr : PDIi8<0xF2, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1621 "pslld {$src2, $dst|$dst, $src2}",
1622 [(set VR128:$dst, (int_x86_sse2_psll_d VR128:$src1,
1623 VR128:$src2))]>;
Evan Cheng1af18982006-04-15 05:59:08 +00001624def PSLLDrm : PDIi8<0xF2, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2),
Evan Cheng0ac8ea92006-04-14 00:14:05 +00001625 "pslld {$src2, $dst|$dst, $src2}",
1626 [(set VR128:$dst, (int_x86_sse2_psll_d VR128:$src1,
1627 (bc_v4i32 (loadv2i64 addr:$src2))))]>;
1628def PSLLDri : PDIi8<0x72, MRM6r, (ops VR128:$dst, VR128:$src1, i32i8imm:$src2),
1629 "pslld {$src2, $dst|$dst, $src2}",
1630 [(set VR128:$dst, (int_x86_sse2_psll_d VR128:$src1,
1631 (scalar_to_vector (i32 imm:$src2))))]>;
1632def PSLLQrr : PDIi8<0xF3, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1633 "psllq {$src2, $dst|$dst, $src2}",
1634 [(set VR128:$dst, (int_x86_sse2_psll_q VR128:$src1,
1635 VR128:$src2))]>;
Evan Cheng1af18982006-04-15 05:59:08 +00001636def PSLLQrm : PDIi8<0xF3, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2),
Evan Cheng0ac8ea92006-04-14 00:14:05 +00001637 "psllq {$src2, $dst|$dst, $src2}",
1638 [(set VR128:$dst, (int_x86_sse2_psll_q VR128:$src1,
1639 (bc_v4i32 (loadv2i64 addr:$src2))))]>;
1640def PSLLQri : PDIi8<0x73, MRM6r, (ops VR128:$dst, VR128:$src1, i32i8imm:$src2),
1641 "psllq {$src2, $dst|$dst, $src2}",
1642 [(set VR128:$dst, (int_x86_sse2_psll_q VR128:$src1,
1643 (scalar_to_vector (i32 imm:$src2))))]>;
Evan Chengff65e382006-04-04 21:49:39 +00001644def PSLLDQri : PDIi8<0x73, MRM7r, (ops VR128:$dst, VR128:$src1, i32i8imm:$src2),
1645 "pslldq {$src2, $dst|$dst, $src2}", []>;
Evan Cheng0ac8ea92006-04-14 00:14:05 +00001646
1647def PSRLWrr : PDIi8<0xD1, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1648 "psrlw {$src2, $dst|$dst, $src2}",
1649 [(set VR128:$dst, (int_x86_sse2_psrl_w VR128:$src1,
1650 VR128:$src2))]>;
Evan Cheng1af18982006-04-15 05:59:08 +00001651def PSRLWrm : PDIi8<0xD1, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2),
Evan Cheng0ac8ea92006-04-14 00:14:05 +00001652 "psrlw {$src2, $dst|$dst, $src2}",
1653 [(set VR128:$dst, (int_x86_sse2_psrl_w VR128:$src1,
1654 (bc_v4i32 (loadv2i64 addr:$src2))))]>;
1655def PSRLWri : PDIi8<0x71, MRM2r, (ops VR128:$dst, VR128:$src1, i32i8imm:$src2),
1656 "psrlw {$src2, $dst|$dst, $src2}",
1657 [(set VR128:$dst, (int_x86_sse2_psrl_w VR128:$src1,
1658 (scalar_to_vector (i32 imm:$src2))))]>;
1659def PSRLDrr : PDIi8<0xD2, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1660 "psrld {$src2, $dst|$dst, $src2}",
1661 [(set VR128:$dst, (int_x86_sse2_psrl_d VR128:$src1,
1662 VR128:$src2))]>;
Evan Cheng1af18982006-04-15 05:59:08 +00001663def PSRLDrm : PDIi8<0xD2, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2),
Evan Cheng0ac8ea92006-04-14 00:14:05 +00001664 "psrld {$src2, $dst|$dst, $src2}",
1665 [(set VR128:$dst, (int_x86_sse2_psrl_d VR128:$src1,
1666 (bc_v4i32 (loadv2i64 addr:$src2))))]>;
1667def PSRLDri : PDIi8<0x72, MRM2r, (ops VR128:$dst, VR128:$src1, i32i8imm:$src2),
1668 "psrld {$src2, $dst|$dst, $src2}",
1669 [(set VR128:$dst, (int_x86_sse2_psrl_d VR128:$src1,
1670 (scalar_to_vector (i32 imm:$src2))))]>;
1671def PSRLQrr : PDIi8<0xD3, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1672 "psrlq {$src2, $dst|$dst, $src2}",
1673 [(set VR128:$dst, (int_x86_sse2_psrl_q VR128:$src1,
1674 VR128:$src2))]>;
Evan Cheng1af18982006-04-15 05:59:08 +00001675def PSRLQrm : PDIi8<0xD3, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2),
Evan Cheng0ac8ea92006-04-14 00:14:05 +00001676 "psrlq {$src2, $dst|$dst, $src2}",
1677 [(set VR128:$dst, (int_x86_sse2_psrl_q VR128:$src1,
1678 (bc_v4i32 (loadv2i64 addr:$src2))))]>;
1679def PSRLQri : PDIi8<0x73, MRM2r, (ops VR128:$dst, VR128:$src1, i32i8imm:$src2),
1680 "psrlq {$src2, $dst|$dst, $src2}",
1681 [(set VR128:$dst, (int_x86_sse2_psrl_q VR128:$src1,
1682 (scalar_to_vector (i32 imm:$src2))))]>;
1683def PSRLDQri : PDIi8<0x73, MRM3r, (ops VR128:$dst, VR128:$src1, i32i8imm:$src2),
Evan Chengff65e382006-04-04 21:49:39 +00001684 "psrldq {$src2, $dst|$dst, $src2}", []>;
Evan Cheng0ac8ea92006-04-14 00:14:05 +00001685
1686def PSRAWrr : PDIi8<0xE1, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1687 "psraw {$src2, $dst|$dst, $src2}",
1688 [(set VR128:$dst, (int_x86_sse2_psra_w VR128:$src1,
1689 VR128:$src2))]>;
Evan Cheng1af18982006-04-15 05:59:08 +00001690def PSRAWrm : PDIi8<0xE1, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2),
Evan Cheng0ac8ea92006-04-14 00:14:05 +00001691 "psraw {$src2, $dst|$dst, $src2}",
1692 [(set VR128:$dst, (int_x86_sse2_psra_w VR128:$src1,
1693 (bc_v4i32 (loadv2i64 addr:$src2))))]>;
1694def PSRAWri : PDIi8<0x71, MRM4r, (ops VR128:$dst, VR128:$src1, i32i8imm:$src2),
1695 "psraw {$src2, $dst|$dst, $src2}",
1696 [(set VR128:$dst, (int_x86_sse2_psra_w VR128:$src1,
1697 (scalar_to_vector (i32 imm:$src2))))]>;
1698def PSRADrr : PDIi8<0xE2, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1699 "psrad {$src2, $dst|$dst, $src2}",
1700 [(set VR128:$dst, (int_x86_sse2_psra_d VR128:$src1,
1701 VR128:$src2))]>;
Evan Cheng1af18982006-04-15 05:59:08 +00001702def PSRADrm : PDIi8<0xE2, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2),
Evan Cheng0ac8ea92006-04-14 00:14:05 +00001703 "psrad {$src2, $dst|$dst, $src2}",
1704 [(set VR128:$dst, (int_x86_sse2_psra_d VR128:$src1,
1705 (bc_v4i32 (loadv2i64 addr:$src2))))]>;
1706def PSRADri : PDIi8<0x72, MRM4r, (ops VR128:$dst, VR128:$src1, i32i8imm:$src2),
1707 "psrad {$src2, $dst|$dst, $src2}",
1708 [(set VR128:$dst, (int_x86_sse2_psra_d VR128:$src1,
1709 (scalar_to_vector (i32 imm:$src2))))]>;
Evan Chengff65e382006-04-04 21:49:39 +00001710}
1711
Evan Cheng506d3df2006-03-29 23:07:14 +00001712// Logical
1713let isTwoAddress = 1 in {
1714let isCommutable = 1 in {
1715def PANDrr : PDI<0xDB, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1716 "pand {$src2, $dst|$dst, $src2}",
1717 [(set VR128:$dst, (v2i64 (and VR128:$src1, VR128:$src2)))]>;
Evan Cheng2b21ac62006-04-13 18:11:28 +00001718def PORrr : PDI<0xEB, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1719 "por {$src2, $dst|$dst, $src2}",
1720 [(set VR128:$dst, (v2i64 (or VR128:$src1, VR128:$src2)))]>;
1721def PXORrr : PDI<0xEF, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1722 "pxor {$src2, $dst|$dst, $src2}",
1723 [(set VR128:$dst, (v2i64 (xor VR128:$src1, VR128:$src2)))]>;
1724}
Evan Cheng506d3df2006-03-29 23:07:14 +00001725
1726def PANDrm : PDI<0xDB, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2),
1727 "pand {$src2, $dst|$dst, $src2}",
1728 [(set VR128:$dst, (v2i64 (and VR128:$src1,
1729 (load addr:$src2))))]>;
Evan Chengc6cb5bb2006-04-06 01:49:20 +00001730def PORrm : PDI<0xEB, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2),
Evan Cheng506d3df2006-03-29 23:07:14 +00001731 "por {$src2, $dst|$dst, $src2}",
1732 [(set VR128:$dst, (v2i64 (or VR128:$src1,
1733 (load addr:$src2))))]>;
Evan Cheng506d3df2006-03-29 23:07:14 +00001734def PXORrm : PDI<0xEF, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2),
1735 "pxor {$src2, $dst|$dst, $src2}",
1736 [(set VR128:$dst, (v2i64 (xor VR128:$src1,
1737 (load addr:$src2))))]>;
Evan Cheng506d3df2006-03-29 23:07:14 +00001738
1739def PANDNrr : PDI<0xDF, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1740 "pandn {$src2, $dst|$dst, $src2}",
1741 [(set VR128:$dst, (v2i64 (and (vnot VR128:$src1),
1742 VR128:$src2)))]>;
1743
1744def PANDNrm : PDI<0xDF, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2),
1745 "pandn {$src2, $dst|$dst, $src2}",
1746 [(set VR128:$dst, (v2i64 (and (vnot VR128:$src1),
1747 (load addr:$src2))))]>;
1748}
1749
Evan Cheng9ab1ac52006-04-14 23:32:40 +00001750// SSE2 Integer comparison
1751let isTwoAddress = 1 in {
1752def PCMPEQBrr : PDI<0x74, MRMSrcReg,
1753 (ops VR128:$dst, VR128:$src1, VR128:$src2),
1754 "pcmpeqb {$src2, $dst|$dst, $src2}",
1755 [(set VR128:$dst, (int_x86_sse2_pcmpeq_b VR128:$src1,
1756 VR128:$src2))]>;
Evan Cheng60d3fa22006-04-15 06:10:09 +00001757def PCMPEQBrm : PDI<0x74, MRMSrcMem,
Evan Cheng9ab1ac52006-04-14 23:32:40 +00001758 (ops VR128:$dst, VR128:$src1, i128mem:$src2),
1759 "pcmpeqb {$src2, $dst|$dst, $src2}",
1760 [(set VR128:$dst, (int_x86_sse2_pcmpeq_b VR128:$src1,
1761 (bc_v16i8 (loadv2i64 addr:$src2))))]>;
1762def PCMPEQWrr : PDI<0x75, MRMSrcReg,
1763 (ops VR128:$dst, VR128:$src1, VR128:$src2),
1764 "pcmpeqw {$src2, $dst|$dst, $src2}",
1765 [(set VR128:$dst, (int_x86_sse2_pcmpeq_w VR128:$src1,
1766 VR128:$src2))]>;
Evan Cheng60d3fa22006-04-15 06:10:09 +00001767def PCMPEQWrm : PDI<0x75, MRMSrcMem,
Evan Cheng9ab1ac52006-04-14 23:32:40 +00001768 (ops VR128:$dst, VR128:$src1, i128mem:$src2),
1769 "pcmpeqw {$src2, $dst|$dst, $src2}",
1770 [(set VR128:$dst, (int_x86_sse2_pcmpeq_w VR128:$src1,
1771 (bc_v8i16 (loadv2i64 addr:$src2))))]>;
1772def PCMPEQDrr : PDI<0x76, MRMSrcReg,
1773 (ops VR128:$dst, VR128:$src1, VR128:$src2),
1774 "pcmpeqd {$src2, $dst|$dst, $src2}",
1775 [(set VR128:$dst, (int_x86_sse2_pcmpeq_d VR128:$src1,
1776 VR128:$src2))]>;
Evan Cheng60d3fa22006-04-15 06:10:09 +00001777def PCMPEQDrm : PDI<0x76, MRMSrcMem,
Evan Cheng9ab1ac52006-04-14 23:32:40 +00001778 (ops VR128:$dst, VR128:$src1, i128mem:$src2),
1779 "pcmpeqd {$src2, $dst|$dst, $src2}",
1780 [(set VR128:$dst, (int_x86_sse2_pcmpeq_d VR128:$src1,
1781 (bc_v4i32 (loadv2i64 addr:$src2))))]>;
1782
1783def PCMPGTBrr : PDI<0x64, MRMSrcReg,
1784 (ops VR128:$dst, VR128:$src1, VR128:$src2),
1785 "pcmpgtb {$src2, $dst|$dst, $src2}",
1786 [(set VR128:$dst, (int_x86_sse2_pcmpgt_b VR128:$src1,
1787 VR128:$src2))]>;
Evan Cheng60d3fa22006-04-15 06:10:09 +00001788def PCMPGTBrm : PDI<0x64, MRMSrcMem,
Evan Cheng9ab1ac52006-04-14 23:32:40 +00001789 (ops VR128:$dst, VR128:$src1, i128mem:$src2),
1790 "pcmpgtb {$src2, $dst|$dst, $src2}",
1791 [(set VR128:$dst, (int_x86_sse2_pcmpgt_b VR128:$src1,
1792 (bc_v16i8 (loadv2i64 addr:$src2))))]>;
1793def PCMPGTWrr : PDI<0x65, MRMSrcReg,
1794 (ops VR128:$dst, VR128:$src1, VR128:$src2),
1795 "pcmpgtw {$src2, $dst|$dst, $src2}",
1796 [(set VR128:$dst, (int_x86_sse2_pcmpgt_w VR128:$src1,
1797 VR128:$src2))]>;
Evan Cheng60d3fa22006-04-15 06:10:09 +00001798def PCMPGTWrm : PDI<0x65, MRMSrcMem,
Evan Cheng9ab1ac52006-04-14 23:32:40 +00001799 (ops VR128:$dst, VR128:$src1, i128mem:$src2),
1800 "pcmpgtw {$src2, $dst|$dst, $src2}",
1801 [(set VR128:$dst, (int_x86_sse2_pcmpgt_w VR128:$src1,
1802 (bc_v8i16 (loadv2i64 addr:$src2))))]>;
1803def PCMPGTDrr : PDI<0x66, MRMSrcReg,
1804 (ops VR128:$dst, VR128:$src1, VR128:$src2),
1805 "pcmpgtd {$src2, $dst|$dst, $src2}",
1806 [(set VR128:$dst, (int_x86_sse2_pcmpgt_d VR128:$src1,
1807 VR128:$src2))]>;
Evan Cheng60d3fa22006-04-15 06:10:09 +00001808def PCMPGTDrm : PDI<0x66, MRMSrcMem,
Evan Cheng9ab1ac52006-04-14 23:32:40 +00001809 (ops VR128:$dst, VR128:$src1, i128mem:$src2),
1810 "pcmpgtd {$src2, $dst|$dst, $src2}",
1811 [(set VR128:$dst, (int_x86_sse2_pcmpgt_d VR128:$src1,
1812 (bc_v4i32 (loadv2i64 addr:$src2))))]>;
1813}
1814
Evan Cheng506d3df2006-03-29 23:07:14 +00001815// Pack instructions
1816let isTwoAddress = 1 in {
1817def PACKSSWBrr : PDI<0x63, MRMSrcReg, (ops VR128:$dst, VR128:$src1,
1818 VR128:$src2),
1819 "packsswb {$src2, $dst|$dst, $src2}",
Evan Cheng591f7402006-03-29 23:53:14 +00001820 [(set VR128:$dst, (v8i16 (int_x86_sse2_packsswb_128
1821 VR128:$src1,
1822 VR128:$src2)))]>;
Evan Cheng506d3df2006-03-29 23:07:14 +00001823def PACKSSWBrm : PDI<0x63, MRMSrcMem, (ops VR128:$dst, VR128:$src1,
1824 i128mem:$src2),
1825 "packsswb {$src2, $dst|$dst, $src2}",
Evan Cheng591f7402006-03-29 23:53:14 +00001826 [(set VR128:$dst, (v8i16 (int_x86_sse2_packsswb_128
1827 VR128:$src1,
1828 (bc_v8i16 (loadv2f64 addr:$src2)))))]>;
Evan Cheng506d3df2006-03-29 23:07:14 +00001829def PACKSSDWrr : PDI<0x6B, MRMSrcReg, (ops VR128:$dst, VR128:$src1,
1830 VR128:$src2),
Evan Cheng591f7402006-03-29 23:53:14 +00001831 "packssdw {$src2, $dst|$dst, $src2}",
1832 [(set VR128:$dst, (v4i32 (int_x86_sse2_packssdw_128
1833 VR128:$src1,
1834 VR128:$src2)))]>;
Evan Cheng60d3fa22006-04-15 06:10:09 +00001835def PACKSSDWrm : PDI<0x6B, MRMSrcMem, (ops VR128:$dst, VR128:$src1,
Evan Cheng506d3df2006-03-29 23:07:14 +00001836 i128mem:$src2),
Evan Cheng591f7402006-03-29 23:53:14 +00001837 "packssdw {$src2, $dst|$dst, $src2}",
1838 [(set VR128:$dst, (v4i32 (int_x86_sse2_packssdw_128
1839 VR128:$src1,
1840 (bc_v4i32 (loadv2i64 addr:$src2)))))]>;
Evan Cheng506d3df2006-03-29 23:07:14 +00001841def PACKUSWBrr : PDI<0x67, MRMSrcReg, (ops VR128:$dst, VR128:$src1,
1842 VR128:$src2),
1843 "packuswb {$src2, $dst|$dst, $src2}",
Evan Cheng591f7402006-03-29 23:53:14 +00001844 [(set VR128:$dst, (v8i16 (int_x86_sse2_packuswb_128
1845 VR128:$src1,
1846 VR128:$src2)))]>;
Evan Cheng60d3fa22006-04-15 06:10:09 +00001847def PACKUSWBrm : PDI<0x67, MRMSrcMem, (ops VR128:$dst, VR128:$src1,
Evan Cheng506d3df2006-03-29 23:07:14 +00001848 i128mem:$src2),
1849 "packuswb {$src2, $dst|$dst, $src2}",
Evan Cheng591f7402006-03-29 23:53:14 +00001850 [(set VR128:$dst, (v8i16 (int_x86_sse2_packuswb_128
1851 VR128:$src1,
1852 (bc_v8i16 (loadv2i64 addr:$src2)))))]>;
Evan Cheng506d3df2006-03-29 23:07:14 +00001853}
1854
1855// Shuffle and unpack instructions
Evan Cheng8703be42006-04-04 19:12:30 +00001856def PSHUFDri : PDIi8<0x70, MRMSrcReg,
Evan Cheng506d3df2006-03-29 23:07:14 +00001857 (ops VR128:$dst, VR128:$src1, i8imm:$src2),
1858 "pshufd {$src2, $src1, $dst|$dst, $src1, $src2}",
1859 [(set VR128:$dst, (v4i32 (vector_shuffle
1860 VR128:$src1, (undef),
1861 PSHUFD_shuffle_mask:$src2)))]>;
Evan Cheng8703be42006-04-04 19:12:30 +00001862def PSHUFDmi : PDIi8<0x70, MRMSrcMem,
Evan Cheng506d3df2006-03-29 23:07:14 +00001863 (ops VR128:$dst, i128mem:$src1, i8imm:$src2),
1864 "pshufd {$src2, $src1, $dst|$dst, $src1, $src2}",
1865 [(set VR128:$dst, (v4i32 (vector_shuffle
Evan Cheng91b740d2006-04-12 17:12:36 +00001866 (bc_v4i32 (loadv2i64 addr:$src1)),
1867 (undef),
Evan Cheng506d3df2006-03-29 23:07:14 +00001868 PSHUFD_shuffle_mask:$src2)))]>;
1869
1870// SSE2 with ImmT == Imm8 and XS prefix.
Evan Cheng8703be42006-04-04 19:12:30 +00001871def PSHUFHWri : Ii8<0x70, MRMSrcReg,
Evan Cheng506d3df2006-03-29 23:07:14 +00001872 (ops VR128:$dst, VR128:$src1, i8imm:$src2),
1873 "pshufhw {$src2, $src1, $dst|$dst, $src1, $src2}",
1874 [(set VR128:$dst, (v8i16 (vector_shuffle
1875 VR128:$src1, (undef),
1876 PSHUFHW_shuffle_mask:$src2)))]>,
1877 XS, Requires<[HasSSE2]>;
Evan Cheng8703be42006-04-04 19:12:30 +00001878def PSHUFHWmi : Ii8<0x70, MRMSrcMem,
Evan Cheng506d3df2006-03-29 23:07:14 +00001879 (ops VR128:$dst, i128mem:$src1, i8imm:$src2),
1880 "pshufhw {$src2, $src1, $dst|$dst, $src1, $src2}",
1881 [(set VR128:$dst, (v8i16 (vector_shuffle
Evan Cheng91b740d2006-04-12 17:12:36 +00001882 (bc_v8i16 (loadv2i64 addr:$src1)),
1883 (undef),
Evan Cheng506d3df2006-03-29 23:07:14 +00001884 PSHUFHW_shuffle_mask:$src2)))]>,
1885 XS, Requires<[HasSSE2]>;
1886
1887// SSE2 with ImmT == Imm8 and XD prefix.
Evan Cheng8703be42006-04-04 19:12:30 +00001888def PSHUFLWri : Ii8<0x70, MRMSrcReg,
Evan Cheng506d3df2006-03-29 23:07:14 +00001889 (ops VR128:$dst, VR128:$src1, i32i8imm:$src2),
Evan Cheng7d9061e2006-03-30 19:54:57 +00001890 "pshuflw {$src2, $src1, $dst|$dst, $src1, $src2}",
Evan Cheng506d3df2006-03-29 23:07:14 +00001891 [(set VR128:$dst, (v8i16 (vector_shuffle
1892 VR128:$src1, (undef),
1893 PSHUFLW_shuffle_mask:$src2)))]>,
1894 XD, Requires<[HasSSE2]>;
Evan Cheng8703be42006-04-04 19:12:30 +00001895def PSHUFLWmi : Ii8<0x70, MRMSrcMem,
Evan Cheng506d3df2006-03-29 23:07:14 +00001896 (ops VR128:$dst, i128mem:$src1, i32i8imm:$src2),
Evan Cheng7d9061e2006-03-30 19:54:57 +00001897 "pshuflw {$src2, $src1, $dst|$dst, $src1, $src2}",
Evan Cheng506d3df2006-03-29 23:07:14 +00001898 [(set VR128:$dst, (v8i16 (vector_shuffle
Evan Cheng91b740d2006-04-12 17:12:36 +00001899 (bc_v8i16 (loadv2i64 addr:$src1)),
1900 (undef),
Evan Cheng506d3df2006-03-29 23:07:14 +00001901 PSHUFLW_shuffle_mask:$src2)))]>,
1902 XD, Requires<[HasSSE2]>;
1903
1904let isTwoAddress = 1 in {
Evan Chengc60bd972006-03-25 09:37:23 +00001905def PUNPCKLBWrr : PDI<0x60, MRMSrcReg,
1906 (ops VR128:$dst, VR128:$src1, VR128:$src2),
1907 "punpcklbw {$src2, $dst|$dst, $src2}",
Evan Cheng0038e592006-03-28 00:39:58 +00001908 [(set VR128:$dst,
1909 (v16i8 (vector_shuffle VR128:$src1, VR128:$src2,
1910 UNPCKL_shuffle_mask)))]>;
Evan Chengc60bd972006-03-25 09:37:23 +00001911def PUNPCKLBWrm : PDI<0x60, MRMSrcMem,
1912 (ops VR128:$dst, VR128:$src1, i128mem:$src2),
1913 "punpcklbw {$src2, $dst|$dst, $src2}",
Evan Cheng0038e592006-03-28 00:39:58 +00001914 [(set VR128:$dst,
Evan Cheng91b740d2006-04-12 17:12:36 +00001915 (v16i8 (vector_shuffle VR128:$src1,
1916 (bc_v16i8 (loadv2i64 addr:$src2)),
Evan Cheng0038e592006-03-28 00:39:58 +00001917 UNPCKL_shuffle_mask)))]>;
Evan Chengc60bd972006-03-25 09:37:23 +00001918def PUNPCKLWDrr : PDI<0x61, MRMSrcReg,
1919 (ops VR128:$dst, VR128:$src1, VR128:$src2),
1920 "punpcklwd {$src2, $dst|$dst, $src2}",
Evan Cheng0038e592006-03-28 00:39:58 +00001921 [(set VR128:$dst,
1922 (v8i16 (vector_shuffle VR128:$src1, VR128:$src2,
1923 UNPCKL_shuffle_mask)))]>;
Evan Chengc60bd972006-03-25 09:37:23 +00001924def PUNPCKLWDrm : PDI<0x61, MRMSrcMem,
1925 (ops VR128:$dst, VR128:$src1, i128mem:$src2),
1926 "punpcklwd {$src2, $dst|$dst, $src2}",
Evan Cheng0038e592006-03-28 00:39:58 +00001927 [(set VR128:$dst,
Evan Cheng91b740d2006-04-12 17:12:36 +00001928 (v8i16 (vector_shuffle VR128:$src1,
1929 (bc_v8i16 (loadv2i64 addr:$src2)),
Evan Cheng0038e592006-03-28 00:39:58 +00001930 UNPCKL_shuffle_mask)))]>;
Evan Chengc60bd972006-03-25 09:37:23 +00001931def PUNPCKLDQrr : PDI<0x62, MRMSrcReg,
1932 (ops VR128:$dst, VR128:$src1, VR128:$src2),
1933 "punpckldq {$src2, $dst|$dst, $src2}",
Evan Cheng0038e592006-03-28 00:39:58 +00001934 [(set VR128:$dst,
1935 (v4i32 (vector_shuffle VR128:$src1, VR128:$src2,
1936 UNPCKL_shuffle_mask)))]>;
Evan Chengc60bd972006-03-25 09:37:23 +00001937def PUNPCKLDQrm : PDI<0x62, MRMSrcMem,
1938 (ops VR128:$dst, VR128:$src1, i128mem:$src2),
1939 "punpckldq {$src2, $dst|$dst, $src2}",
Evan Cheng0038e592006-03-28 00:39:58 +00001940 [(set VR128:$dst,
Evan Cheng91b740d2006-04-12 17:12:36 +00001941 (v4i32 (vector_shuffle VR128:$src1,
1942 (bc_v4i32 (loadv2i64 addr:$src2)),
Evan Cheng0038e592006-03-28 00:39:58 +00001943 UNPCKL_shuffle_mask)))]>;
Evan Chengc60bd972006-03-25 09:37:23 +00001944def PUNPCKLQDQrr : PDI<0x6C, MRMSrcReg,
1945 (ops VR128:$dst, VR128:$src1, VR128:$src2),
Evan Cheng4fcb9222006-03-28 02:43:26 +00001946 "punpcklqdq {$src2, $dst|$dst, $src2}",
1947 [(set VR128:$dst,
1948 (v2i64 (vector_shuffle VR128:$src1, VR128:$src2,
1949 UNPCKL_shuffle_mask)))]>;
Evan Chengc60bd972006-03-25 09:37:23 +00001950def PUNPCKLQDQrm : PDI<0x6C, MRMSrcMem,
1951 (ops VR128:$dst, VR128:$src1, i128mem:$src2),
Evan Cheng4fcb9222006-03-28 02:43:26 +00001952 "punpcklqdq {$src2, $dst|$dst, $src2}",
1953 [(set VR128:$dst,
Evan Cheng91b740d2006-04-12 17:12:36 +00001954 (v2i64 (vector_shuffle VR128:$src1,
1955 (loadv2i64 addr:$src2),
Evan Cheng4fcb9222006-03-28 02:43:26 +00001956 UNPCKL_shuffle_mask)))]>;
Evan Chengc60bd972006-03-25 09:37:23 +00001957
1958def PUNPCKHBWrr : PDI<0x68, MRMSrcReg,
1959 (ops VR128:$dst, VR128:$src1, VR128:$src2),
Evan Cheng4fcb9222006-03-28 02:43:26 +00001960 "punpckhbw {$src2, $dst|$dst, $src2}",
1961 [(set VR128:$dst,
1962 (v16i8 (vector_shuffle VR128:$src1, VR128:$src2,
1963 UNPCKH_shuffle_mask)))]>;
Evan Chengc60bd972006-03-25 09:37:23 +00001964def PUNPCKHBWrm : PDI<0x68, MRMSrcMem,
1965 (ops VR128:$dst, VR128:$src1, i128mem:$src2),
Evan Cheng4fcb9222006-03-28 02:43:26 +00001966 "punpckhbw {$src2, $dst|$dst, $src2}",
1967 [(set VR128:$dst,
Evan Cheng91b740d2006-04-12 17:12:36 +00001968 (v16i8 (vector_shuffle VR128:$src1,
1969 (bc_v16i8 (loadv2i64 addr:$src2)),
Evan Cheng4fcb9222006-03-28 02:43:26 +00001970 UNPCKH_shuffle_mask)))]>;
Evan Chengc60bd972006-03-25 09:37:23 +00001971def PUNPCKHWDrr : PDI<0x69, MRMSrcReg,
1972 (ops VR128:$dst, VR128:$src1, VR128:$src2),
Evan Cheng4fcb9222006-03-28 02:43:26 +00001973 "punpckhwd {$src2, $dst|$dst, $src2}",
1974 [(set VR128:$dst,
1975 (v8i16 (vector_shuffle VR128:$src1, VR128:$src2,
1976 UNPCKH_shuffle_mask)))]>;
Evan Chengc60bd972006-03-25 09:37:23 +00001977def PUNPCKHWDrm : PDI<0x69, MRMSrcMem,
1978 (ops VR128:$dst, VR128:$src1, i128mem:$src2),
Evan Cheng4fcb9222006-03-28 02:43:26 +00001979 "punpckhwd {$src2, $dst|$dst, $src2}",
1980 [(set VR128:$dst,
Evan Cheng91b740d2006-04-12 17:12:36 +00001981 (v8i16 (vector_shuffle VR128:$src1,
1982 (bc_v8i16 (loadv2i64 addr:$src2)),
Evan Cheng4fcb9222006-03-28 02:43:26 +00001983 UNPCKH_shuffle_mask)))]>;
Evan Chengc60bd972006-03-25 09:37:23 +00001984def PUNPCKHDQrr : PDI<0x6A, MRMSrcReg,
1985 (ops VR128:$dst, VR128:$src1, VR128:$src2),
Evan Cheng4fcb9222006-03-28 02:43:26 +00001986 "punpckhdq {$src2, $dst|$dst, $src2}",
1987 [(set VR128:$dst,
1988 (v4i32 (vector_shuffle VR128:$src1, VR128:$src2,
1989 UNPCKH_shuffle_mask)))]>;
Evan Chengc60bd972006-03-25 09:37:23 +00001990def PUNPCKHDQrm : PDI<0x6A, MRMSrcMem,
1991 (ops VR128:$dst, VR128:$src1, i128mem:$src2),
Evan Cheng4fcb9222006-03-28 02:43:26 +00001992 "punpckhdq {$src2, $dst|$dst, $src2}",
1993 [(set VR128:$dst,
Evan Cheng91b740d2006-04-12 17:12:36 +00001994 (v4i32 (vector_shuffle VR128:$src1,
1995 (bc_v4i32 (loadv2i64 addr:$src2)),
Evan Cheng4fcb9222006-03-28 02:43:26 +00001996 UNPCKH_shuffle_mask)))]>;
Evan Chengc60bd972006-03-25 09:37:23 +00001997def PUNPCKHQDQrr : PDI<0x6D, MRMSrcReg,
1998 (ops VR128:$dst, VR128:$src1, VR128:$src2),
Evan Cheng3d1be072006-04-25 17:48:41 +00001999 "punpckhqdq {$src2, $dst|$dst, $src2}",
Evan Cheng4fcb9222006-03-28 02:43:26 +00002000 [(set VR128:$dst,
2001 (v2i64 (vector_shuffle VR128:$src1, VR128:$src2,
2002 UNPCKH_shuffle_mask)))]>;
Evan Chengc60bd972006-03-25 09:37:23 +00002003def PUNPCKHQDQrm : PDI<0x6D, MRMSrcMem,
2004 (ops VR128:$dst, VR128:$src1, i128mem:$src2),
Evan Cheng4fcb9222006-03-28 02:43:26 +00002005 "punpckhqdq {$src2, $dst|$dst, $src2}",
2006 [(set VR128:$dst,
Evan Cheng91b740d2006-04-12 17:12:36 +00002007 (v2i64 (vector_shuffle VR128:$src1,
2008 (loadv2i64 addr:$src2),
Evan Cheng4fcb9222006-03-28 02:43:26 +00002009 UNPCKH_shuffle_mask)))]>;
Evan Chenga971f6f2006-03-23 01:57:24 +00002010}
Evan Cheng82521dd2006-03-21 07:09:35 +00002011
Evan Chengb067a1e2006-03-31 19:22:53 +00002012// Extract / Insert
Evan Cheng9ab1ac52006-04-14 23:32:40 +00002013def PEXTRWri : PDIi8<0xC5, MRMSrcReg,
Evan Cheng069287d2006-05-16 07:21:53 +00002014 (ops GR32:$dst, VR128:$src1, i32i8imm:$src2),
Evan Cheng8703be42006-04-04 19:12:30 +00002015 "pextrw {$src2, $src1, $dst|$dst, $src1, $src2}",
Evan Cheng069287d2006-05-16 07:21:53 +00002016 [(set GR32:$dst, (X86pextrw (v8i16 VR128:$src1),
Evan Cheng8703be42006-04-04 19:12:30 +00002017 (i32 imm:$src2)))]>;
Evan Chengb067a1e2006-03-31 19:22:53 +00002018let isTwoAddress = 1 in {
Evan Cheng9ab1ac52006-04-14 23:32:40 +00002019def PINSRWrri : PDIi8<0xC4, MRMSrcReg,
Evan Cheng069287d2006-05-16 07:21:53 +00002020 (ops VR128:$dst, VR128:$src1, GR32:$src2, i32i8imm:$src3),
Evan Chengb067a1e2006-03-31 19:22:53 +00002021 "pinsrw {$src3, $src2, $dst|$dst, $src2, $src3}",
Evan Cheng653159f2006-03-31 21:55:24 +00002022 [(set VR128:$dst, (v8i16 (X86pinsrw (v8i16 VR128:$src1),
Evan Cheng069287d2006-05-16 07:21:53 +00002023 GR32:$src2, (i32 imm:$src3))))]>;
Evan Cheng9ab1ac52006-04-14 23:32:40 +00002024def PINSRWrmi : PDIi8<0xC4, MRMSrcMem,
Evan Chengb067a1e2006-03-31 19:22:53 +00002025 (ops VR128:$dst, VR128:$src1, i16mem:$src2, i32i8imm:$src3),
2026 "pinsrw {$src3, $src2, $dst|$dst, $src2, $src3}",
2027 [(set VR128:$dst,
Evan Cheng653159f2006-03-31 21:55:24 +00002028 (v8i16 (X86pinsrw (v8i16 VR128:$src1),
Evan Chengb067a1e2006-03-31 19:22:53 +00002029 (i32 (anyext (loadi16 addr:$src2))),
2030 (i32 imm:$src3))))]>;
2031}
2032
Evan Cheng82521dd2006-03-21 07:09:35 +00002033//===----------------------------------------------------------------------===//
Evan Chengc653d482006-03-24 22:28:37 +00002034// Miscellaneous Instructions
2035//===----------------------------------------------------------------------===//
2036
Evan Chengc5fb2b12006-03-30 00:33:26 +00002037// Mask creation
Evan Cheng069287d2006-05-16 07:21:53 +00002038def MOVMSKPSrr : PSI<0x50, MRMSrcReg, (ops GR32:$dst, VR128:$src),
Evan Chengc5fb2b12006-03-30 00:33:26 +00002039 "movmskps {$src, $dst|$dst, $src}",
Evan Cheng069287d2006-05-16 07:21:53 +00002040 [(set GR32:$dst, (int_x86_sse_movmsk_ps VR128:$src))]>;
2041def MOVMSKPDrr : PSI<0x50, MRMSrcReg, (ops GR32:$dst, VR128:$src),
Evan Chengc5fb2b12006-03-30 00:33:26 +00002042 "movmskpd {$src, $dst|$dst, $src}",
Evan Cheng069287d2006-05-16 07:21:53 +00002043 [(set GR32:$dst, (int_x86_sse2_movmsk_pd VR128:$src))]>;
Evan Chengc5fb2b12006-03-30 00:33:26 +00002044
Evan Cheng069287d2006-05-16 07:21:53 +00002045def PMOVMSKBrr : PDI<0xD7, MRMSrcReg, (ops GR32:$dst, VR128:$src),
Evan Chengc5fb2b12006-03-30 00:33:26 +00002046 "pmovmskb {$src, $dst|$dst, $src}",
Evan Cheng069287d2006-05-16 07:21:53 +00002047 [(set GR32:$dst, (int_x86_sse2_pmovmskb_128 VR128:$src))]>;
Evan Chengc5fb2b12006-03-30 00:33:26 +00002048
Evan Chengfcf5e212006-04-11 06:57:30 +00002049// Conditional store
2050def MASKMOVDQU : PDI<0xF7, RawFrm, (ops VR128:$src, VR128:$mask),
2051 "maskmovdqu {$mask, $src|$src, $mask}",
2052 [(int_x86_sse2_maskmov_dqu VR128:$src, VR128:$mask, EDI)]>,
2053 Imp<[EDI],[]>;
2054
Evan Chengecac9cb2006-03-25 06:03:26 +00002055// Prefetching loads
Evan Cheng135c6a92006-04-11 17:35:57 +00002056def PREFETCHT0 : PSI<0x18, MRM1m, (ops i8mem:$src),
Evan Chengdf3c33c2006-04-11 18:04:57 +00002057 "prefetcht0 $src", []>;
Evan Cheng135c6a92006-04-11 17:35:57 +00002058def PREFETCHT1 : PSI<0x18, MRM2m, (ops i8mem:$src),
Evan Chengdf3c33c2006-04-11 18:04:57 +00002059 "prefetcht1 $src", []>;
Evan Cheng135c6a92006-04-11 17:35:57 +00002060def PREFETCHT2 : PSI<0x18, MRM3m, (ops i8mem:$src),
Evan Chengdf3c33c2006-04-11 18:04:57 +00002061 "prefetcht2 $src", []>;
Evan Cheng135c6a92006-04-11 17:35:57 +00002062def PREFETCHTNTA : PSI<0x18, MRM0m, (ops i8mem:$src),
Evan Chengdf3c33c2006-04-11 18:04:57 +00002063 "prefetchtnta $src", []>;
Evan Chengecac9cb2006-03-25 06:03:26 +00002064
2065// Non-temporal stores
Evan Chengfcf5e212006-04-11 06:57:30 +00002066def MOVNTPSmr : PSI<0x2B, MRMDestMem, (ops i128mem:$dst, VR128:$src),
2067 "movntps {$src, $dst|$dst, $src}",
2068 [(int_x86_sse_movnt_ps addr:$dst, VR128:$src)]>;
2069def MOVNTPDmr : PDI<0x2B, MRMDestMem, (ops i128mem:$dst, VR128:$src),
2070 "movntpd {$src, $dst|$dst, $src}",
2071 [(int_x86_sse2_movnt_pd addr:$dst, VR128:$src)]>;
2072def MOVNTDQmr : PDI<0xE7, MRMDestMem, (ops f128mem:$dst, VR128:$src),
2073 "movntdq {$src, $dst|$dst, $src}",
2074 [(int_x86_sse2_movnt_dq addr:$dst, VR128:$src)]>;
Evan Cheng069287d2006-05-16 07:21:53 +00002075def MOVNTImr : I<0xC3, MRMDestMem, (ops i32mem:$dst, GR32:$src),
Evan Chengfcf5e212006-04-11 06:57:30 +00002076 "movnti {$src, $dst|$dst, $src}",
Evan Cheng069287d2006-05-16 07:21:53 +00002077 [(int_x86_sse2_movnt_i addr:$dst, GR32:$src)]>,
Evan Chengfcf5e212006-04-11 06:57:30 +00002078 TB, Requires<[HasSSE2]>;
Evan Chengecac9cb2006-03-25 06:03:26 +00002079
Evan Chengf3e1b1d2006-04-14 07:43:12 +00002080// Flush cache
2081def CLFLUSH : I<0xAE, MRM7m, (ops i8mem:$src),
2082 "clflush $src", [(int_x86_sse2_clflush addr:$src)]>,
2083 TB, Requires<[HasSSE2]>;
2084
2085// Load, store, and memory fence
Evan Chengecac9cb2006-03-25 06:03:26 +00002086def SFENCE : I<0xAE, MRM7m, (ops),
Evan Cheng135c6a92006-04-11 17:35:57 +00002087 "sfence", [(int_x86_sse_sfence)]>, TB, Requires<[HasSSE1]>;
Evan Chengf3e1b1d2006-04-14 07:43:12 +00002088def LFENCE : I<0xAE, MRM5m, (ops),
2089 "lfence", [(int_x86_sse2_lfence)]>, TB, Requires<[HasSSE2]>;
2090def MFENCE : I<0xAE, MRM6m, (ops),
2091 "mfence", [(int_x86_sse2_mfence)]>, TB, Requires<[HasSSE2]>;
Evan Chengecac9cb2006-03-25 06:03:26 +00002092
Evan Cheng372db542006-04-08 00:47:44 +00002093// MXCSR register
Evan Chengf3e1b1d2006-04-14 07:43:12 +00002094def LDMXCSR : I<0xAE, MRM5m, (ops i32mem:$src),
Evan Cheng372db542006-04-08 00:47:44 +00002095 "ldmxcsr $src",
2096 [(int_x86_sse_ldmxcsr addr:$src)]>, TB, Requires<[HasSSE1]>;
2097def STMXCSR : I<0xAE, MRM3m, (ops i32mem:$dst),
2098 "stmxcsr $dst",
2099 [(int_x86_sse_stmxcsr addr:$dst)]>, TB, Requires<[HasSSE1]>;
Evan Chengc653d482006-03-24 22:28:37 +00002100
Evan Chengd9539472006-04-14 21:59:03 +00002101// Thread synchronization
2102def MONITOR : I<0xC8, RawFrm, (ops), "monitor",
2103 [(int_x86_sse3_monitor EAX, ECX, EDX)]>,
2104 TB, Requires<[HasSSE3]>;
2105def MWAIT : I<0xC9, RawFrm, (ops), "mwait",
2106 [(int_x86_sse3_mwait ECX, EAX)]>,
2107 TB, Requires<[HasSSE3]>;
2108
Evan Chengc653d482006-03-24 22:28:37 +00002109//===----------------------------------------------------------------------===//
Evan Cheng82521dd2006-03-21 07:09:35 +00002110// Alias Instructions
2111//===----------------------------------------------------------------------===//
2112
Evan Chengffea91e2006-03-26 09:53:12 +00002113// Alias instructions that map zero vector to pxor / xorp* for sse.
Evan Cheng386031a2006-03-24 07:29:27 +00002114// FIXME: remove when we can teach regalloc that xor reg, reg is ok.
Evan Chengffea91e2006-03-26 09:53:12 +00002115def V_SET0_PI : PDI<0xEF, MRMInitReg, (ops VR128:$dst),
2116 "pxor $dst, $dst",
2117 [(set VR128:$dst, (v2i64 immAllZerosV))]>;
2118def V_SET0_PS : PSI<0x57, MRMInitReg, (ops VR128:$dst),
2119 "xorps $dst, $dst",
2120 [(set VR128:$dst, (v4f32 immAllZerosV))]>;
2121def V_SET0_PD : PDI<0x57, MRMInitReg, (ops VR128:$dst),
2122 "xorpd $dst, $dst",
2123 [(set VR128:$dst, (v2f64 immAllZerosV))]>;
Evan Cheng386031a2006-03-24 07:29:27 +00002124
Evan Chenga0b3afb2006-03-27 07:00:16 +00002125def V_SETALLONES : PDI<0x76, MRMInitReg, (ops VR128:$dst),
2126 "pcmpeqd $dst, $dst",
2127 [(set VR128:$dst, (v2f64 immAllOnesV))]>;
2128
Evan Cheng11e15b32006-04-03 20:53:28 +00002129// FR32 / FR64 to 128-bit vector conversion.
2130def MOVSS2PSrr : SSI<0x10, MRMSrcReg, (ops VR128:$dst, FR32:$src),
2131 "movss {$src, $dst|$dst, $src}",
2132 [(set VR128:$dst,
2133 (v4f32 (scalar_to_vector FR32:$src)))]>;
2134def MOVSS2PSrm : SSI<0x10, MRMSrcMem, (ops VR128:$dst, f32mem:$src),
2135 "movss {$src, $dst|$dst, $src}",
2136 [(set VR128:$dst,
2137 (v4f32 (scalar_to_vector (loadf32 addr:$src))))]>;
2138def MOVSD2PDrr : SDI<0x10, MRMSrcReg, (ops VR128:$dst, FR64:$src),
2139 "movsd {$src, $dst|$dst, $src}",
2140 [(set VR128:$dst,
2141 (v2f64 (scalar_to_vector FR64:$src)))]>;
2142def MOVSD2PDrm : SDI<0x10, MRMSrcMem, (ops VR128:$dst, f64mem:$src),
2143 "movsd {$src, $dst|$dst, $src}",
2144 [(set VR128:$dst,
2145 (v2f64 (scalar_to_vector (loadf64 addr:$src))))]>;
2146
Evan Cheng069287d2006-05-16 07:21:53 +00002147def MOVDI2PDIrr : PDI<0x6E, MRMSrcReg, (ops VR128:$dst, GR32:$src),
Evan Cheng11e15b32006-04-03 20:53:28 +00002148 "movd {$src, $dst|$dst, $src}",
2149 [(set VR128:$dst,
Evan Cheng069287d2006-05-16 07:21:53 +00002150 (v4i32 (scalar_to_vector GR32:$src)))]>;
Evan Cheng11e15b32006-04-03 20:53:28 +00002151def MOVDI2PDIrm : PDI<0x6E, MRMSrcMem, (ops VR128:$dst, i32mem:$src),
2152 "movd {$src, $dst|$dst, $src}",
2153 [(set VR128:$dst,
2154 (v4i32 (scalar_to_vector (loadi32 addr:$src))))]>;
2155// SSE2 instructions with XS prefix
2156def MOVQI2PQIrr : I<0x7E, MRMSrcReg, (ops VR128:$dst, VR64:$src),
2157 "movq {$src, $dst|$dst, $src}",
2158 [(set VR128:$dst,
2159 (v2i64 (scalar_to_vector VR64:$src)))]>, XS,
2160 Requires<[HasSSE2]>;
2161def MOVQI2PQIrm : I<0x7E, MRMSrcMem, (ops VR128:$dst, i64mem:$src),
2162 "movq {$src, $dst|$dst, $src}",
2163 [(set VR128:$dst,
2164 (v2i64 (scalar_to_vector (loadi64 addr:$src))))]>, XS,
2165 Requires<[HasSSE2]>;
2166// FIXME: may not be able to eliminate this movss with coalescing the src and
2167// dest register classes are different. We really want to write this pattern
2168// like this:
2169// def : Pat<(f32 (vector_extract (v4f32 VR128:$src), (i32 0))),
2170// (f32 FR32:$src)>;
2171def MOVPS2SSrr : SSI<0x10, MRMSrcReg, (ops FR32:$dst, VR128:$src),
2172 "movss {$src, $dst|$dst, $src}",
2173 [(set FR32:$dst, (vector_extract (v4f32 VR128:$src),
2174 (i32 0)))]>;
Evan Cheng85c09652006-04-06 23:53:29 +00002175def MOVPS2SSmr : SSI<0x11, MRMDestMem, (ops f32mem:$dst, VR128:$src),
Evan Cheng11e15b32006-04-03 20:53:28 +00002176 "movss {$src, $dst|$dst, $src}",
2177 [(store (f32 (vector_extract (v4f32 VR128:$src),
2178 (i32 0))), addr:$dst)]>;
2179def MOVPD2SDrr : SDI<0x10, MRMSrcReg, (ops FR64:$dst, VR128:$src),
2180 "movsd {$src, $dst|$dst, $src}",
2181 [(set FR64:$dst, (vector_extract (v2f64 VR128:$src),
2182 (i32 0)))]>;
Evan Chengfb2a3b22006-04-18 21:29:08 +00002183def MOVPD2SDmr : SDI<0x11, MRMDestMem, (ops f64mem:$dst, VR128:$src),
2184 "movsd {$src, $dst|$dst, $src}",
2185 [(store (f64 (vector_extract (v2f64 VR128:$src),
2186 (i32 0))), addr:$dst)]>;
Evan Cheng069287d2006-05-16 07:21:53 +00002187def MOVPDI2DIrr : PDI<0x7E, MRMDestReg, (ops GR32:$dst, VR128:$src),
Evan Cheng11e15b32006-04-03 20:53:28 +00002188 "movd {$src, $dst|$dst, $src}",
Evan Cheng069287d2006-05-16 07:21:53 +00002189 [(set GR32:$dst, (vector_extract (v4i32 VR128:$src),
Evan Cheng11e15b32006-04-03 20:53:28 +00002190 (i32 0)))]>;
2191def MOVPDI2DImr : PDI<0x7E, MRMDestMem, (ops i32mem:$dst, VR128:$src),
2192 "movd {$src, $dst|$dst, $src}",
2193 [(store (i32 (vector_extract (v4i32 VR128:$src),
2194 (i32 0))), addr:$dst)]>;
2195
2196// Move to lower bits of a VR128, leaving upper bits alone.
Evan Chengbc4832b2006-03-24 23:15:12 +00002197// Three operand (but two address) aliases.
2198let isTwoAddress = 1 in {
Evan Cheng11e15b32006-04-03 20:53:28 +00002199def MOVLSS2PSrr : SSI<0x10, MRMSrcReg, (ops VR128:$dst, VR128:$src1, FR32:$src2),
Evan Chengbc4832b2006-03-24 23:15:12 +00002200 "movss {$src2, $dst|$dst, $src2}", []>;
Evan Cheng11e15b32006-04-03 20:53:28 +00002201def MOVLSD2PDrr : SDI<0x10, MRMSrcReg, (ops VR128:$dst, VR128:$src1, FR64:$src2),
Evan Chengbc4832b2006-03-24 23:15:12 +00002202 "movsd {$src2, $dst|$dst, $src2}", []>;
Evan Chengd6d1cbd2006-04-11 00:19:04 +00002203
Evan Chengfd111b52006-04-19 21:15:24 +00002204let AddedComplexity = 20 in {
Evan Chengd6d1cbd2006-04-11 00:19:04 +00002205def MOVLPSrr : SSI<0x10, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
2206 "movss {$src2, $dst|$dst, $src2}",
2207 [(set VR128:$dst,
2208 (v4f32 (vector_shuffle VR128:$src1, VR128:$src2,
Evan Cheng017dcc62006-04-21 01:05:10 +00002209 MOVL_shuffle_mask)))]>;
Evan Chengd6d1cbd2006-04-11 00:19:04 +00002210def MOVLPDrr : SDI<0x10, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
2211 "movsd {$src2, $dst|$dst, $src2}",
2212 [(set VR128:$dst,
2213 (v2f64 (vector_shuffle VR128:$src1, VR128:$src2,
Evan Cheng017dcc62006-04-21 01:05:10 +00002214 MOVL_shuffle_mask)))]>;
Evan Chengbc4832b2006-03-24 23:15:12 +00002215}
Evan Chengfd111b52006-04-19 21:15:24 +00002216}
Evan Cheng82521dd2006-03-21 07:09:35 +00002217
Evan Cheng397edef2006-04-11 22:28:25 +00002218// Store / copy lower 64-bits of a XMM register.
2219def MOVLQ128mr : PDI<0xD6, MRMDestMem, (ops i64mem:$dst, VR128:$src),
2220 "movq {$src, $dst|$dst, $src}",
2221 [(int_x86_sse2_storel_dq addr:$dst, VR128:$src)]>;
2222
Evan Cheng11e15b32006-04-03 20:53:28 +00002223// Move to lower bits of a VR128 and zeroing upper bits.
Evan Chengbc4832b2006-03-24 23:15:12 +00002224// Loading from memory automatically zeroing upper bits.
Evan Cheng017dcc62006-04-21 01:05:10 +00002225let AddedComplexity = 20 in {
Evan Cheng11e15b32006-04-03 20:53:28 +00002226def MOVZSS2PSrm : SSI<0x10, MRMSrcMem, (ops VR128:$dst, f32mem:$src),
Evan Chengbc4832b2006-03-24 23:15:12 +00002227 "movss {$src, $dst|$dst, $src}",
Evan Cheng017dcc62006-04-21 01:05:10 +00002228 [(set VR128:$dst, (v4f32 (vector_shuffle immAllZerosV,
2229 (v4f32 (scalar_to_vector (loadf32 addr:$src))),
2230 MOVL_shuffle_mask)))]>;
Evan Cheng11e15b32006-04-03 20:53:28 +00002231def MOVZSD2PDrm : SDI<0x10, MRMSrcMem, (ops VR128:$dst, f64mem:$src),
Evan Chengbc4832b2006-03-24 23:15:12 +00002232 "movsd {$src, $dst|$dst, $src}",
Evan Cheng017dcc62006-04-21 01:05:10 +00002233 [(set VR128:$dst, (v2f64 (vector_shuffle immAllZerosV,
2234 (v2f64 (scalar_to_vector (loadf64 addr:$src))),
2235 MOVL_shuffle_mask)))]>;
2236// movd / movq to XMM register zero-extends
Evan Cheng069287d2006-05-16 07:21:53 +00002237def MOVZDI2PDIrr : PDI<0x6E, MRMSrcReg, (ops VR128:$dst, GR32:$src),
Evan Cheng017dcc62006-04-21 01:05:10 +00002238 "movd {$src, $dst|$dst, $src}",
2239 [(set VR128:$dst, (v4i32 (vector_shuffle immAllZerosV,
Evan Cheng069287d2006-05-16 07:21:53 +00002240 (v4i32 (scalar_to_vector GR32:$src)),
Evan Cheng017dcc62006-04-21 01:05:10 +00002241 MOVL_shuffle_mask)))]>;
Evan Cheng11e15b32006-04-03 20:53:28 +00002242def MOVZDI2PDIrm : PDI<0x6E, MRMSrcMem, (ops VR128:$dst, i32mem:$src),
2243 "movd {$src, $dst|$dst, $src}",
Evan Cheng017dcc62006-04-21 01:05:10 +00002244 [(set VR128:$dst, (v4i32 (vector_shuffle immAllZerosV,
2245 (v4i32 (scalar_to_vector (loadi32 addr:$src))),
2246 MOVL_shuffle_mask)))]>;
Evan Chenga7fc6422006-04-24 23:34:56 +00002247// Moving from XMM to XMM but still clear upper 64 bits.
2248def MOVZQI2PQIrr : I<0x7E, MRMSrcReg, (ops VR128:$dst, VR128:$src),
2249 "movq {$src, $dst|$dst, $src}",
2250 [(set VR128:$dst, (int_x86_sse2_movl_dq VR128:$src))]>,
2251 XS, Requires<[HasSSE2]>;
2252def MOVZQI2PQIrm : I<0x7E, MRMSrcMem, (ops VR128:$dst, i64mem:$src),
2253 "movq {$src, $dst|$dst, $src}",
2254 [(set VR128:$dst, (int_x86_sse2_movl_dq
2255 (bc_v4i32 (loadv2i64 addr:$src))))]>,
2256 XS, Requires<[HasSSE2]>;
Evan Cheng017dcc62006-04-21 01:05:10 +00002257}
Evan Cheng48090aa2006-03-21 23:01:21 +00002258
2259//===----------------------------------------------------------------------===//
2260// Non-Instruction Patterns
2261//===----------------------------------------------------------------------===//
2262
2263// 128-bit vector undef's.
2264def : Pat<(v2f64 (undef)), (IMPLICIT_DEF_VR128)>, Requires<[HasSSE2]>;
2265def : Pat<(v16i8 (undef)), (IMPLICIT_DEF_VR128)>, Requires<[HasSSE2]>;
2266def : Pat<(v8i16 (undef)), (IMPLICIT_DEF_VR128)>, Requires<[HasSSE2]>;
2267def : Pat<(v4i32 (undef)), (IMPLICIT_DEF_VR128)>, Requires<[HasSSE2]>;
2268def : Pat<(v2i64 (undef)), (IMPLICIT_DEF_VR128)>, Requires<[HasSSE2]>;
2269
Evan Chengffea91e2006-03-26 09:53:12 +00002270// 128-bit vector all zero's.
2271def : Pat<(v16i8 immAllZerosV), (v16i8 (V_SET0_PI))>, Requires<[HasSSE2]>;
2272def : Pat<(v8i16 immAllZerosV), (v8i16 (V_SET0_PI))>, Requires<[HasSSE2]>;
2273def : Pat<(v4i32 immAllZerosV), (v4i32 (V_SET0_PI))>, Requires<[HasSSE2]>;
2274
Evan Chenga0b3afb2006-03-27 07:00:16 +00002275// 128-bit vector all one's.
2276def : Pat<(v16i8 immAllOnesV), (v16i8 (V_SETALLONES))>, Requires<[HasSSE2]>;
2277def : Pat<(v8i16 immAllOnesV), (v8i16 (V_SETALLONES))>, Requires<[HasSSE2]>;
2278def : Pat<(v4i32 immAllOnesV), (v4i32 (V_SETALLONES))>, Requires<[HasSSE2]>;
2279def : Pat<(v2i64 immAllOnesV), (v2i64 (V_SETALLONES))>, Requires<[HasSSE2]>;
2280def : Pat<(v4f32 immAllOnesV), (v4f32 (V_SETALLONES))>, Requires<[HasSSE1]>;
2281
Evan Cheng48090aa2006-03-21 23:01:21 +00002282// Store 128-bit integer vector values.
Evan Cheng24dc1f52006-03-23 07:44:07 +00002283def : Pat<(store (v16i8 VR128:$src), addr:$dst),
Evan Chengffea91e2006-03-26 09:53:12 +00002284 (MOVDQAmr addr:$dst, VR128:$src)>, Requires<[HasSSE2]>;
Evan Cheng24dc1f52006-03-23 07:44:07 +00002285def : Pat<(store (v8i16 VR128:$src), addr:$dst),
Evan Chengffea91e2006-03-26 09:53:12 +00002286 (MOVDQAmr addr:$dst, VR128:$src)>, Requires<[HasSSE2]>;
Evan Cheng24dc1f52006-03-23 07:44:07 +00002287def : Pat<(store (v4i32 VR128:$src), addr:$dst),
Evan Chengffea91e2006-03-26 09:53:12 +00002288 (MOVDQAmr addr:$dst, VR128:$src)>, Requires<[HasSSE2]>;
Evan Cheng48090aa2006-03-21 23:01:21 +00002289
Evan Cheng069287d2006-05-16 07:21:53 +00002290// Scalar to v8i16 / v16i8. The source may be a GR32, but only the lower 8 or
Evan Cheng48090aa2006-03-21 23:01:21 +00002291// 16-bits matter.
Evan Cheng069287d2006-05-16 07:21:53 +00002292def : Pat<(v8i16 (X86s2vec GR32:$src)), (v8i16 (MOVDI2PDIrr GR32:$src))>,
Evan Chengffea91e2006-03-26 09:53:12 +00002293 Requires<[HasSSE2]>;
Evan Cheng069287d2006-05-16 07:21:53 +00002294def : Pat<(v16i8 (X86s2vec GR32:$src)), (v16i8 (MOVDI2PDIrr GR32:$src))>,
Evan Chengffea91e2006-03-26 09:53:12 +00002295 Requires<[HasSSE2]>;
Evan Cheng48090aa2006-03-21 23:01:21 +00002296
Evan Cheng2c0dbd02006-03-24 02:58:06 +00002297// bit_convert
Evan Cheng475aecf2006-03-29 03:04:49 +00002298def : Pat<(v2i64 (bitconvert (v4i32 VR128:$src))), (v2i64 VR128:$src)>,
2299 Requires<[HasSSE2]>;
Evan Cheng506d3df2006-03-29 23:07:14 +00002300def : Pat<(v2i64 (bitconvert (v8i16 VR128:$src))), (v2i64 VR128:$src)>,
2301 Requires<[HasSSE2]>;
2302def : Pat<(v2i64 (bitconvert (v16i8 VR128:$src))), (v2i64 VR128:$src)>,
2303 Requires<[HasSSE2]>;
Evan Cheng664ade72006-04-07 21:20:58 +00002304def : Pat<(v2i64 (bitconvert (v2f64 VR128:$src))), (v2i64 VR128:$src)>,
2305 Requires<[HasSSE2]>;
2306def : Pat<(v2i64 (bitconvert (v4f32 VR128:$src))), (v2i64 VR128:$src)>,
2307 Requires<[HasSSE2]>;
Evan Cheng506d3df2006-03-29 23:07:14 +00002308def : Pat<(v4i32 (bitconvert (v2i64 VR128:$src))), (v4i32 VR128:$src)>,
2309 Requires<[HasSSE2]>;
2310def : Pat<(v4i32 (bitconvert (v8i16 VR128:$src))), (v4i32 VR128:$src)>,
2311 Requires<[HasSSE2]>;
2312def : Pat<(v4i32 (bitconvert (v16i8 VR128:$src))), (v4i32 VR128:$src)>,
2313 Requires<[HasSSE2]>;
Evan Cheng664ade72006-04-07 21:20:58 +00002314def : Pat<(v4i32 (bitconvert (v2f64 VR128:$src))), (v4i32 VR128:$src)>,
2315 Requires<[HasSSE2]>;
2316def : Pat<(v4i32 (bitconvert (v4f32 VR128:$src))), (v4i32 VR128:$src)>,
2317 Requires<[HasSSE2]>;
Evan Cheng506d3df2006-03-29 23:07:14 +00002318def : Pat<(v8i16 (bitconvert (v2i64 VR128:$src))), (v4i32 VR128:$src)>,
2319 Requires<[HasSSE2]>;
2320def : Pat<(v8i16 (bitconvert (v4i32 VR128:$src))), (v4i32 VR128:$src)>,
2321 Requires<[HasSSE2]>;
2322def : Pat<(v8i16 (bitconvert (v16i8 VR128:$src))), (v4i32 VR128:$src)>,
2323 Requires<[HasSSE2]>;
Evan Cheng664ade72006-04-07 21:20:58 +00002324def : Pat<(v8i16 (bitconvert (v2f64 VR128:$src))), (v8i16 VR128:$src)>,
2325 Requires<[HasSSE2]>;
2326def : Pat<(v8i16 (bitconvert (v4f32 VR128:$src))), (v8i16 VR128:$src)>,
2327 Requires<[HasSSE2]>;
Evan Cheng506d3df2006-03-29 23:07:14 +00002328def : Pat<(v16i8 (bitconvert (v2i64 VR128:$src))), (v4i32 VR128:$src)>,
2329 Requires<[HasSSE2]>;
2330def : Pat<(v16i8 (bitconvert (v4i32 VR128:$src))), (v4i32 VR128:$src)>,
2331 Requires<[HasSSE2]>;
2332def : Pat<(v16i8 (bitconvert (v8i16 VR128:$src))), (v4i32 VR128:$src)>,
2333 Requires<[HasSSE2]>;
Evan Cheng664ade72006-04-07 21:20:58 +00002334def : Pat<(v16i8 (bitconvert (v2f64 VR128:$src))), (v16i8 VR128:$src)>,
2335 Requires<[HasSSE2]>;
2336def : Pat<(v16i8 (bitconvert (v4f32 VR128:$src))), (v16i8 VR128:$src)>,
2337 Requires<[HasSSE2]>;
2338def : Pat<(v4f32 (bitconvert (v2i64 VR128:$src))), (v4f32 VR128:$src)>,
Evan Chengffea91e2006-03-26 09:53:12 +00002339 Requires<[HasSSE2]>;
2340def : Pat<(v4f32 (bitconvert (v4i32 VR128:$src))), (v4f32 VR128:$src)>,
2341 Requires<[HasSSE2]>;
Evan Cheng664ade72006-04-07 21:20:58 +00002342def : Pat<(v4f32 (bitconvert (v8i16 VR128:$src))), (v4f32 VR128:$src)>,
2343 Requires<[HasSSE2]>;
2344def : Pat<(v4f32 (bitconvert (v16i8 VR128:$src))), (v4f32 VR128:$src)>,
2345 Requires<[HasSSE2]>;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002346def : Pat<(v4f32 (bitconvert (v2f64 VR128:$src))), (v4f32 VR128:$src)>,
2347 Requires<[HasSSE2]>;
Evan Cheng664ade72006-04-07 21:20:58 +00002348def : Pat<(v2f64 (bitconvert (v2i64 VR128:$src))), (v2f64 VR128:$src)>,
2349 Requires<[HasSSE2]>;
2350def : Pat<(v2f64 (bitconvert (v4i32 VR128:$src))), (v2f64 VR128:$src)>,
2351 Requires<[HasSSE2]>;
2352def : Pat<(v2f64 (bitconvert (v8i16 VR128:$src))), (v2f64 VR128:$src)>,
2353 Requires<[HasSSE2]>;
2354def : Pat<(v2f64 (bitconvert (v16i8 VR128:$src))), (v2f64 VR128:$src)>,
2355 Requires<[HasSSE2]>;
2356def : Pat<(v2f64 (bitconvert (v4f32 VR128:$src))), (v2f64 VR128:$src)>,
2357 Requires<[HasSSE2]>;
Evan Chengb9df0ca2006-03-22 02:53:00 +00002358
Evan Cheng017dcc62006-04-21 01:05:10 +00002359// Move scalar to XMM zero-extended
2360// movd to XMM register zero-extends
2361let AddedComplexity = 20 in {
2362def : Pat<(v8i16 (vector_shuffle immAllZerosV,
Evan Cheng069287d2006-05-16 07:21:53 +00002363 (v8i16 (X86s2vec GR32:$src)), MOVL_shuffle_mask)),
2364 (v8i16 (MOVZDI2PDIrr GR32:$src))>, Requires<[HasSSE2]>;
Evan Cheng017dcc62006-04-21 01:05:10 +00002365def : Pat<(v16i8 (vector_shuffle immAllZerosV,
Evan Cheng069287d2006-05-16 07:21:53 +00002366 (v16i8 (X86s2vec GR32:$src)), MOVL_shuffle_mask)),
2367 (v16i8 (MOVZDI2PDIrr GR32:$src))>, Requires<[HasSSE2]>;
Evan Cheng017dcc62006-04-21 01:05:10 +00002368// Zeroing a VR128 then do a MOVS{S|D} to the lower bits.
2369def : Pat<(v2f64 (vector_shuffle immAllZerosV,
2370 (v2f64 (scalar_to_vector FR64:$src)), MOVL_shuffle_mask)),
Evan Chenga2137b52006-04-25 00:50:01 +00002371 (v2f64 (MOVLSD2PDrr (V_SET0_PD), FR64:$src))>, Requires<[HasSSE2]>;
Evan Cheng017dcc62006-04-21 01:05:10 +00002372def : Pat<(v4f32 (vector_shuffle immAllZerosV,
2373 (v4f32 (scalar_to_vector FR32:$src)), MOVL_shuffle_mask)),
Evan Chenga2137b52006-04-25 00:50:01 +00002374 (v4f32 (MOVLSS2PSrr (V_SET0_PS), FR32:$src))>, Requires<[HasSSE2]>;
Evan Cheng017dcc62006-04-21 01:05:10 +00002375}
Evan Chengbc4832b2006-03-24 23:15:12 +00002376
Evan Chengb9df0ca2006-03-22 02:53:00 +00002377// Splat v2f64 / v2i64
Evan Chengfd111b52006-04-19 21:15:24 +00002378let AddedComplexity = 10 in {
Evan Chengd9539472006-04-14 21:59:03 +00002379def : Pat<(vector_shuffle (v2f64 VR128:$src), (undef), SSE_splat_v2_mask:$sm),
Evan Cheng691c9232006-03-29 19:02:40 +00002380 (v2f64 (UNPCKLPDrr VR128:$src, VR128:$src))>, Requires<[HasSSE2]>;
Evan Chengd9539472006-04-14 21:59:03 +00002381def : Pat<(vector_shuffle (v2i64 VR128:$src), (undef), SSE_splat_v2_mask:$sm),
Evan Cheng475aecf2006-03-29 03:04:49 +00002382 (v2i64 (PUNPCKLQDQrr VR128:$src, VR128:$src))>, Requires<[HasSSE2]>;
Evan Chengfd111b52006-04-19 21:15:24 +00002383}
Evan Cheng475aecf2006-03-29 03:04:49 +00002384
Evan Cheng691c9232006-03-29 19:02:40 +00002385// Splat v4f32
2386def : Pat<(vector_shuffle (v4f32 VR128:$src), (undef), SSE_splat_mask:$sm),
Evan Chengb7a5c522006-04-18 21:55:35 +00002387 (v4f32 (SHUFPSrri VR128:$src, VR128:$src, SSE_splat_mask:$sm))>,
Evan Cheng691c9232006-03-29 19:02:40 +00002388 Requires<[HasSSE1]>;
2389
Evan Chengb7a5c522006-04-18 21:55:35 +00002390// Special unary SHUFPSrri case.
Evan Cheng3d60df42006-04-10 22:35:16 +00002391// FIXME: when we want non two-address code, then we should use PSHUFD?
Evan Cheng7d9061e2006-03-30 19:54:57 +00002392def : Pat<(vector_shuffle (v4f32 VR128:$src1), (undef),
Evan Cheng3d60df42006-04-10 22:35:16 +00002393 SHUFP_unary_shuffle_mask:$sm),
Evan Chengb7a5c522006-04-18 21:55:35 +00002394 (v4f32 (SHUFPSrri VR128:$src1, VR128:$src1, SHUFP_unary_shuffle_mask:$sm))>,
Evan Cheng56e73012006-04-10 21:42:19 +00002395 Requires<[HasSSE1]>;
Evan Cheng3d60df42006-04-10 22:35:16 +00002396// Unary v4f32 shuffle with PSHUF* in order to fold a load.
Evan Cheng7d9061e2006-03-30 19:54:57 +00002397def : Pat<(vector_shuffle (loadv4f32 addr:$src1), (undef),
Evan Cheng3d60df42006-04-10 22:35:16 +00002398 SHUFP_unary_shuffle_mask:$sm),
2399 (v4f32 (PSHUFDmi addr:$src1, SHUFP_unary_shuffle_mask:$sm))>,
Evan Cheng7d9061e2006-03-30 19:54:57 +00002400 Requires<[HasSSE2]>;
Evan Cheng3d60df42006-04-10 22:35:16 +00002401// Special binary v4i32 shuffle cases with SHUFPS.
2402def : Pat<(vector_shuffle (v4i32 VR128:$src1), (v4i32 VR128:$src2),
2403 PSHUFD_binary_shuffle_mask:$sm),
Evan Chengb7a5c522006-04-18 21:55:35 +00002404 (v4i32 (SHUFPSrri VR128:$src1, VR128:$src2,
Evan Cheng3d60df42006-04-10 22:35:16 +00002405 PSHUFD_binary_shuffle_mask:$sm))>, Requires<[HasSSE2]>;
Evan Cheng91b740d2006-04-12 17:12:36 +00002406def : Pat<(vector_shuffle (v4i32 VR128:$src1),
2407 (bc_v4i32 (loadv2i64 addr:$src2)), PSHUFD_binary_shuffle_mask:$sm),
Evan Chengb7a5c522006-04-18 21:55:35 +00002408 (v4i32 (SHUFPSrmi VR128:$src1, addr:$src2,
Evan Cheng3d60df42006-04-10 22:35:16 +00002409 PSHUFD_binary_shuffle_mask:$sm))>, Requires<[HasSSE2]>;
Evan Cheng1b32f222006-03-30 07:33:32 +00002410
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002411// vector_shuffle v1, <undef>, <0, 0, 1, 1, ...>
Evan Chengfd111b52006-04-19 21:15:24 +00002412let AddedComplexity = 10 in {
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002413def : Pat<(v4f32 (vector_shuffle VR128:$src, (undef),
2414 UNPCKL_v_undef_shuffle_mask)),
Evan Chenga2137b52006-04-25 00:50:01 +00002415 (v4f32 (UNPCKLPSrr VR128:$src, VR128:$src))>, Requires<[HasSSE2]>;
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002416def : Pat<(v16i8 (vector_shuffle VR128:$src, (undef),
2417 UNPCKL_v_undef_shuffle_mask)),
Evan Chenga2137b52006-04-25 00:50:01 +00002418 (v16i8 (PUNPCKLBWrr VR128:$src, VR128:$src))>, Requires<[HasSSE2]>;
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002419def : Pat<(v8i16 (vector_shuffle VR128:$src, (undef),
2420 UNPCKL_v_undef_shuffle_mask)),
Evan Chenga2137b52006-04-25 00:50:01 +00002421 (v8i16 (PUNPCKLWDrr VR128:$src, VR128:$src))>, Requires<[HasSSE2]>;
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002422def : Pat<(v4i32 (vector_shuffle VR128:$src, (undef),
2423 UNPCKL_v_undef_shuffle_mask)),
Evan Chenga2137b52006-04-25 00:50:01 +00002424 (v4i32 (PUNPCKLDQrr VR128:$src, VR128:$src))>, Requires<[HasSSE1]>;
Evan Chengfd111b52006-04-19 21:15:24 +00002425}
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002426
Evan Chengfd111b52006-04-19 21:15:24 +00002427let AddedComplexity = 20 in {
Evan Chengd9539472006-04-14 21:59:03 +00002428// vector_shuffle v1, <undef> <1, 1, 3, 3>
2429def : Pat<(v4i32 (vector_shuffle VR128:$src, (undef),
2430 MOVSHDUP_shuffle_mask)),
Evan Chenga2137b52006-04-25 00:50:01 +00002431 (v4i32 (MOVSHDUPrr VR128:$src))>, Requires<[HasSSE3]>;
Evan Chengd9539472006-04-14 21:59:03 +00002432def : Pat<(v4i32 (vector_shuffle (bc_v4i32 (loadv2i64 addr:$src)), (undef),
2433 MOVSHDUP_shuffle_mask)),
Evan Chenga2137b52006-04-25 00:50:01 +00002434 (v4i32 (MOVSHDUPrm addr:$src))>, Requires<[HasSSE3]>;
Evan Chengd9539472006-04-14 21:59:03 +00002435
2436// vector_shuffle v1, <undef> <0, 0, 2, 2>
2437def : Pat<(v4i32 (vector_shuffle VR128:$src, (undef),
2438 MOVSLDUP_shuffle_mask)),
Evan Chenga2137b52006-04-25 00:50:01 +00002439 (v4i32 (MOVSLDUPrr VR128:$src))>, Requires<[HasSSE3]>;
Evan Chengd9539472006-04-14 21:59:03 +00002440def : Pat<(v4i32 (vector_shuffle (bc_v4i32 (loadv2i64 addr:$src)), (undef),
2441 MOVSLDUP_shuffle_mask)),
Evan Chenga2137b52006-04-25 00:50:01 +00002442 (v4i32 (MOVSLDUPrm addr:$src))>, Requires<[HasSSE3]>;
Evan Chengfd111b52006-04-19 21:15:24 +00002443}
Evan Chengd9539472006-04-14 21:59:03 +00002444
Evan Chengfd111b52006-04-19 21:15:24 +00002445let AddedComplexity = 20 in {
Evan Cheng2dadaea2006-04-19 20:37:34 +00002446// vector_shuffle v1, v2 <0, 1, 4, 5> using MOVLHPS
2447def : Pat<(v4i32 (vector_shuffle VR128:$src1, VR128:$src2,
2448 MOVHP_shuffle_mask)),
Evan Chenga2137b52006-04-25 00:50:01 +00002449 (v4i32 (MOVLHPSrr VR128:$src1, VR128:$src2))>;
Evan Cheng2dadaea2006-04-19 20:37:34 +00002450
2451// vector_shuffle v1, v2 <6, 7, 2, 3> using MOVHLPS
2452def : Pat<(v4i32 (vector_shuffle VR128:$src1, VR128:$src2,
2453 MOVHLPS_shuffle_mask)),
Evan Chenga2137b52006-04-25 00:50:01 +00002454 (v4i32 (MOVHLPSrr VR128:$src1, VR128:$src2))>;
Evan Cheng2dadaea2006-04-19 20:37:34 +00002455
2456// vector_shuffle v1, (load v2) <4, 5, 2, 3> using MOVLPS
2457// vector_shuffle v1, (load v2) <0, 1, 4, 5> using MOVHPS
Evan Chengf66a0942006-04-19 18:20:17 +00002458def : Pat<(v4f32 (vector_shuffle VR128:$src1, (loadv4f32 addr:$src2),
2459 MOVLP_shuffle_mask)),
Evan Chenga2137b52006-04-25 00:50:01 +00002460 (v4f32 (MOVLPSrm VR128:$src1, addr:$src2))>, Requires<[HasSSE1]>;
Evan Chengf66a0942006-04-19 18:20:17 +00002461def : Pat<(v2f64 (vector_shuffle VR128:$src1, (loadv2f64 addr:$src2),
2462 MOVLP_shuffle_mask)),
Evan Chenga2137b52006-04-25 00:50:01 +00002463 (v2f64 (MOVLPDrm VR128:$src1, addr:$src2))>, Requires<[HasSSE2]>;
Evan Chengf66a0942006-04-19 18:20:17 +00002464def : Pat<(v4f32 (vector_shuffle VR128:$src1, (loadv4f32 addr:$src2),
2465 MOVHP_shuffle_mask)),
Evan Chenga2137b52006-04-25 00:50:01 +00002466 (v4f32 (MOVHPSrm VR128:$src1, addr:$src2))>, Requires<[HasSSE1]>;
Evan Chengf66a0942006-04-19 18:20:17 +00002467def : Pat<(v2f64 (vector_shuffle VR128:$src1, (loadv2f64 addr:$src2),
2468 MOVHP_shuffle_mask)),
Evan Chenga2137b52006-04-25 00:50:01 +00002469 (v2f64 (MOVHPDrm VR128:$src1, addr:$src2))>, Requires<[HasSSE2]>;
Evan Chengf66a0942006-04-19 18:20:17 +00002470
Evan Chengf66a0942006-04-19 18:20:17 +00002471def : Pat<(v4i32 (vector_shuffle VR128:$src1, (bc_v4i32 (loadv2i64 addr:$src2)),
2472 MOVLP_shuffle_mask)),
Evan Chenga2137b52006-04-25 00:50:01 +00002473 (v4i32 (MOVLPSrm VR128:$src1, addr:$src2))>, Requires<[HasSSE2]>;
Evan Cheng64e97692006-04-24 21:58:20 +00002474def : Pat<(v2i64 (vector_shuffle VR128:$src1, (loadv2i64 addr:$src2),
2475 MOVLP_shuffle_mask)),
Evan Chenga2137b52006-04-25 00:50:01 +00002476 (v2i64 (MOVLPDrm VR128:$src1, addr:$src2))>, Requires<[HasSSE2]>;
Evan Cheng64e97692006-04-24 21:58:20 +00002477def : Pat<(v4i32 (vector_shuffle VR128:$src1, (bc_v4i32 (loadv2i64 addr:$src2)),
2478 MOVHP_shuffle_mask)),
Evan Chenga2137b52006-04-25 00:50:01 +00002479 (v4i32 (MOVHPSrm VR128:$src1, addr:$src2))>, Requires<[HasSSE1]>;
Evan Cheng64e97692006-04-24 21:58:20 +00002480def : Pat<(v2i64 (vector_shuffle VR128:$src1, (loadv2i64 addr:$src2),
2481 MOVLP_shuffle_mask)),
Evan Chenga2137b52006-04-25 00:50:01 +00002482 (v2i64 (MOVLPDrm VR128:$src1, addr:$src2))>, Requires<[HasSSE2]>;
Evan Cheng64e97692006-04-24 21:58:20 +00002483
2484// Setting the lowest element in the vector.
2485def : Pat<(v4i32 (vector_shuffle VR128:$src1, VR128:$src2,
2486 MOVL_shuffle_mask)),
Evan Chenga2137b52006-04-25 00:50:01 +00002487 (v4i32 (MOVLPSrr VR128:$src1, VR128:$src2))>, Requires<[HasSSE2]>;
Evan Chengcc0e98c2006-04-19 18:11:52 +00002488def : Pat<(v2i64 (vector_shuffle VR128:$src1, VR128:$src2,
Evan Cheng017dcc62006-04-21 01:05:10 +00002489 MOVL_shuffle_mask)),
Evan Chenga2137b52006-04-25 00:50:01 +00002490 (v2i64 (MOVLPDrr VR128:$src1, VR128:$src2))>, Requires<[HasSSE2]>;
Evan Chenga7fc6422006-04-24 23:34:56 +00002491
Evan Cheng9e062ed2006-05-03 20:32:03 +00002492// vector_shuffle v1, v2 <4, 5, 2, 3> using MOVLPDrr (movsd)
2493def : Pat<(v4f32 (vector_shuffle VR128:$src1, VR128:$src2,
2494 MOVLP_shuffle_mask)),
2495 (v4f32 (MOVLPDrr VR128:$src1, VR128:$src2))>, Requires<[HasSSE2]>;
2496def : Pat<(v4i32 (vector_shuffle VR128:$src1, VR128:$src2,
2497 MOVLP_shuffle_mask)),
2498 (v4i32 (MOVLPDrr VR128:$src1, VR128:$src2))>, Requires<[HasSSE2]>;
2499
Evan Chenga7fc6422006-04-24 23:34:56 +00002500// Set lowest element and zero upper elements.
2501def : Pat<(bc_v2i64 (vector_shuffle immAllZerosV,
2502 (v2f64 (scalar_to_vector (loadf64 addr:$src))),
2503 MOVL_shuffle_mask)),
Evan Chenga2137b52006-04-25 00:50:01 +00002504 (v2i64 (MOVZQI2PQIrm addr:$src))>, Requires<[HasSSE2]>;
Evan Chengf66a0942006-04-19 18:20:17 +00002505}
Evan Chengcdfc3c82006-04-17 22:45:49 +00002506
Evan Chenga7fc6422006-04-24 23:34:56 +00002507// FIXME: Temporary workaround since 2-wide shuffle is broken.
2508def : Pat<(int_x86_sse2_movs_d VR128:$src1, VR128:$src2),
Evan Chenga2137b52006-04-25 00:50:01 +00002509 (v2f64 (MOVLPDrr VR128:$src1, VR128:$src2))>, Requires<[HasSSE2]>;
Evan Chenga7fc6422006-04-24 23:34:56 +00002510def : Pat<(int_x86_sse2_loadh_pd VR128:$src1, addr:$src2),
Evan Chenga2137b52006-04-25 00:50:01 +00002511 (v2f64 (MOVHPDrm VR128:$src1, addr:$src2))>, Requires<[HasSSE2]>;
Evan Chenga7fc6422006-04-24 23:34:56 +00002512def : Pat<(int_x86_sse2_loadl_pd VR128:$src1, addr:$src2),
Evan Chenga2137b52006-04-25 00:50:01 +00002513 (v2f64 (MOVLPDrm VR128:$src1, addr:$src2))>, Requires<[HasSSE2]>;
Evan Chenga7fc6422006-04-24 23:34:56 +00002514def : Pat<(int_x86_sse2_shuf_pd VR128:$src1, VR128:$src2, imm:$src3),
Evan Chenga2137b52006-04-25 00:50:01 +00002515 (v2f64 (SHUFPDrri VR128:$src1, VR128:$src2, imm:$src3))>,
2516 Requires<[HasSSE2]>;
Evan Chenga7fc6422006-04-24 23:34:56 +00002517def : Pat<(int_x86_sse2_shuf_pd VR128:$src1, (load addr:$src2), imm:$src3),
Evan Chenga2137b52006-04-25 00:50:01 +00002518 (v2f64 (SHUFPDrmi VR128:$src1, addr:$src2, imm:$src3))>,
2519 Requires<[HasSSE2]>;
Evan Chenga7fc6422006-04-24 23:34:56 +00002520def : Pat<(int_x86_sse2_unpckh_pd VR128:$src1, VR128:$src2),
Evan Chenga2137b52006-04-25 00:50:01 +00002521 (v2f64 (UNPCKHPDrr VR128:$src1, VR128:$src2))>, Requires<[HasSSE2]>;
Evan Chenga7fc6422006-04-24 23:34:56 +00002522def : Pat<(int_x86_sse2_unpckh_pd VR128:$src1, (load addr:$src2)),
Evan Chenga2137b52006-04-25 00:50:01 +00002523 (v2f64 (UNPCKHPDrm VR128:$src1, addr:$src2))>, Requires<[HasSSE2]>;
Evan Chenga7fc6422006-04-24 23:34:56 +00002524def : Pat<(int_x86_sse2_unpckl_pd VR128:$src1, VR128:$src2),
Evan Chenga2137b52006-04-25 00:50:01 +00002525 (v2f64 (UNPCKLPDrr VR128:$src1, VR128:$src2))>, Requires<[HasSSE2]>;
Evan Chenga7fc6422006-04-24 23:34:56 +00002526def : Pat<(int_x86_sse2_unpckl_pd VR128:$src1, (load addr:$src2)),
Evan Chenga2137b52006-04-25 00:50:01 +00002527 (v2f64 (UNPCKLPDrm VR128:$src1, addr:$src2))>, Requires<[HasSSE2]>;
Evan Chenga7fc6422006-04-24 23:34:56 +00002528def : Pat<(int_x86_sse2_punpckh_qdq VR128:$src1, VR128:$src2),
Evan Chenga2137b52006-04-25 00:50:01 +00002529 (v2i64 (PUNPCKHQDQrr VR128:$src1, VR128:$src2))>, Requires<[HasSSE2]>;
Evan Chenga7fc6422006-04-24 23:34:56 +00002530def : Pat<(int_x86_sse2_punpckh_qdq VR128:$src1, (load addr:$src2)),
Evan Chenga2137b52006-04-25 00:50:01 +00002531 (v2i64 (PUNPCKHQDQrm VR128:$src1, addr:$src2))>, Requires<[HasSSE2]>;
Evan Chenga7fc6422006-04-24 23:34:56 +00002532def : Pat<(int_x86_sse2_punpckl_qdq VR128:$src1, VR128:$src2),
Evan Chenga2137b52006-04-25 00:50:01 +00002533 (v2i64 (PUNPCKLQDQrr VR128:$src1, VR128:$src2))>, Requires<[HasSSE2]>;
Evan Chenga7fc6422006-04-24 23:34:56 +00002534def : Pat<(int_x86_sse2_punpckl_qdq VR128:$src1, (load addr:$src2)),
2535 (PUNPCKLQDQrm VR128:$src1, addr:$src2)>, Requires<[HasSSE2]>;
2536
Evan Chengff65e382006-04-04 21:49:39 +00002537// 128-bit logical shifts
2538def : Pat<(int_x86_sse2_psll_dq VR128:$src1, imm:$src2),
Evan Cheng2c3ae372006-04-12 21:21:57 +00002539 (v2i64 (PSLLDQri VR128:$src1, (PSxLDQ_imm imm:$src2)))>,
2540 Requires<[HasSSE2]>;
Evan Chengff65e382006-04-04 21:49:39 +00002541def : Pat<(int_x86_sse2_psrl_dq VR128:$src1, imm:$src2),
Evan Cheng2c3ae372006-04-12 21:21:57 +00002542 (v2i64 (PSRLDQri VR128:$src1, (PSxLDQ_imm imm:$src2)))>,
2543 Requires<[HasSSE2]>;
Evan Chengff65e382006-04-04 21:49:39 +00002544
Evan Cheng2c3ae372006-04-12 21:21:57 +00002545// Some special case pandn patterns.
2546def : Pat<(v2i64 (and (xor VR128:$src1, (bc_v2i64 (v4i32 immAllOnesV))),
2547 VR128:$src2)),
Evan Chenga2137b52006-04-25 00:50:01 +00002548 (v2i64 (PANDNrr VR128:$src1, VR128:$src2))>, Requires<[HasSSE2]>;
Evan Cheng2c3ae372006-04-12 21:21:57 +00002549def : Pat<(v2i64 (and (xor VR128:$src1, (bc_v2i64 (v8i16 immAllOnesV))),
2550 VR128:$src2)),
Evan Chenga2137b52006-04-25 00:50:01 +00002551 (v2i64 (PANDNrr VR128:$src1, VR128:$src2))>, Requires<[HasSSE2]>;
Evan Cheng2c3ae372006-04-12 21:21:57 +00002552def : Pat<(v2i64 (and (xor VR128:$src1, (bc_v2i64 (v16i8 immAllOnesV))),
2553 VR128:$src2)),
Evan Chenga2137b52006-04-25 00:50:01 +00002554 (v2i64 (PANDNrr VR128:$src1, VR128:$src2))>, Requires<[HasSSE2]>;
Evan Cheng1b32f222006-03-30 07:33:32 +00002555
Evan Cheng2c3ae372006-04-12 21:21:57 +00002556def : Pat<(v2i64 (and (xor VR128:$src1, (bc_v2i64 (v4i32 immAllOnesV))),
2557 (load addr:$src2))),
Evan Chenga2137b52006-04-25 00:50:01 +00002558 (v2i64 (PANDNrm VR128:$src1, addr:$src2))>, Requires<[HasSSE2]>;
Evan Cheng2c3ae372006-04-12 21:21:57 +00002559def : Pat<(v2i64 (and (xor VR128:$src1, (bc_v2i64 (v8i16 immAllOnesV))),
2560 (load addr:$src2))),
Evan Chenga2137b52006-04-25 00:50:01 +00002561 (v2i64 (PANDNrm VR128:$src1, addr:$src2))>, Requires<[HasSSE2]>;
Evan Cheng2c3ae372006-04-12 21:21:57 +00002562def : Pat<(v2i64 (and (xor VR128:$src1, (bc_v2i64 (v16i8 immAllOnesV))),
2563 (load addr:$src2))),
Evan Chenga2137b52006-04-25 00:50:01 +00002564 (v2i64 (PANDNrm VR128:$src1, addr:$src2))>, Requires<[HasSSE2]>;