Christopher Lamb | bab2474 | 2007-07-26 08:18:32 +0000 | [diff] [blame] | 1 | //===-- LowerSubregs.cpp - Subregister Lowering instruction pass ----------===// |
| 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
Chris Lattner | 4ee451d | 2007-12-29 20:36:04 +0000 | [diff] [blame] | 5 | // This file is distributed under the University of Illinois Open Source |
| 6 | // License. See LICENSE.TXT for details. |
Christopher Lamb | bab2474 | 2007-07-26 08:18:32 +0000 | [diff] [blame] | 7 | // |
| 8 | //===----------------------------------------------------------------------===// |
Dan Gohman | bd0f144 | 2008-09-24 23:44:12 +0000 | [diff] [blame] | 9 | // |
| 10 | // This file defines a MachineFunction pass which runs after register |
| 11 | // allocation that turns subreg insert/extract instructions into register |
| 12 | // copies, as needed. This ensures correct codegen even if the coalescer |
| 13 | // isn't able to remove all subreg instructions. |
| 14 | // |
| 15 | //===----------------------------------------------------------------------===// |
Christopher Lamb | bab2474 | 2007-07-26 08:18:32 +0000 | [diff] [blame] | 16 | |
| 17 | #define DEBUG_TYPE "lowersubregs" |
| 18 | #include "llvm/CodeGen/Passes.h" |
| 19 | #include "llvm/Function.h" |
| 20 | #include "llvm/CodeGen/MachineFunctionPass.h" |
| 21 | #include "llvm/CodeGen/MachineInstr.h" |
Chris Lattner | 84bc542 | 2007-12-31 04:13:23 +0000 | [diff] [blame] | 22 | #include "llvm/CodeGen/MachineRegisterInfo.h" |
Dan Gohman | 6f0d024 | 2008-02-10 18:45:23 +0000 | [diff] [blame] | 23 | #include "llvm/Target/TargetRegisterInfo.h" |
Christopher Lamb | bab2474 | 2007-07-26 08:18:32 +0000 | [diff] [blame] | 24 | #include "llvm/Target/TargetInstrInfo.h" |
| 25 | #include "llvm/Target/TargetMachine.h" |
| 26 | #include "llvm/Support/Debug.h" |
| 27 | #include "llvm/Support/Compiler.h" |
| 28 | using namespace llvm; |
| 29 | |
| 30 | namespace { |
| 31 | struct VISIBILITY_HIDDEN LowerSubregsInstructionPass |
| 32 | : public MachineFunctionPass { |
| 33 | static char ID; // Pass identification, replacement for typeid |
Dan Gohman | ae73dc1 | 2008-09-04 17:05:41 +0000 | [diff] [blame] | 34 | LowerSubregsInstructionPass() : MachineFunctionPass(&ID) {} |
Christopher Lamb | bab2474 | 2007-07-26 08:18:32 +0000 | [diff] [blame] | 35 | |
| 36 | const char *getPassName() const { |
| 37 | return "Subregister lowering instruction pass"; |
| 38 | } |
| 39 | |
Evan Cheng | bbeeb2a | 2008-09-22 20:58:04 +0000 | [diff] [blame] | 40 | virtual void getAnalysisUsage(AnalysisUsage &AU) const { |
Evan Cheng | 8b56a90 | 2008-09-22 22:21:38 +0000 | [diff] [blame] | 41 | AU.addPreservedID(MachineLoopInfoID); |
| 42 | AU.addPreservedID(MachineDominatorsID); |
Evan Cheng | bbeeb2a | 2008-09-22 20:58:04 +0000 | [diff] [blame] | 43 | MachineFunctionPass::getAnalysisUsage(AU); |
| 44 | } |
| 45 | |
Christopher Lamb | bab2474 | 2007-07-26 08:18:32 +0000 | [diff] [blame] | 46 | /// runOnMachineFunction - pass entry point |
| 47 | bool runOnMachineFunction(MachineFunction&); |
Christopher Lamb | 9836322 | 2007-08-06 16:33:56 +0000 | [diff] [blame] | 48 | |
| 49 | bool LowerExtract(MachineInstr *MI); |
| 50 | bool LowerInsert(MachineInstr *MI); |
Christopher Lamb | c929823 | 2008-03-16 03:12:01 +0000 | [diff] [blame] | 51 | bool LowerSubregToReg(MachineInstr *MI); |
Christopher Lamb | bab2474 | 2007-07-26 08:18:32 +0000 | [diff] [blame] | 52 | }; |
| 53 | |
| 54 | char LowerSubregsInstructionPass::ID = 0; |
| 55 | } |
| 56 | |
| 57 | FunctionPass *llvm::createLowerSubregsPass() { |
| 58 | return new LowerSubregsInstructionPass(); |
| 59 | } |
| 60 | |
Christopher Lamb | 9836322 | 2007-08-06 16:33:56 +0000 | [diff] [blame] | 61 | bool LowerSubregsInstructionPass::LowerExtract(MachineInstr *MI) { |
Dan Gohman | 07af765 | 2008-12-18 22:06:01 +0000 | [diff] [blame] | 62 | MachineBasicBlock *MBB = MI->getParent(); |
| 63 | MachineFunction &MF = *MBB->getParent(); |
| 64 | const TargetRegisterInfo &TRI = *MF.getTarget().getRegisterInfo(); |
| 65 | const TargetInstrInfo &TII = *MF.getTarget().getInstrInfo(); |
| 66 | |
| 67 | assert(MI->getOperand(0).isReg() && MI->getOperand(0).isDef() && |
| 68 | MI->getOperand(1).isReg() && MI->getOperand(1).isUse() && |
| 69 | MI->getOperand(2).isImm() && "Malformed extract_subreg"); |
Christopher Lamb | 9836322 | 2007-08-06 16:33:56 +0000 | [diff] [blame] | 70 | |
Dan Gohman | 07af765 | 2008-12-18 22:06:01 +0000 | [diff] [blame] | 71 | unsigned DstReg = MI->getOperand(0).getReg(); |
| 72 | unsigned SuperReg = MI->getOperand(1).getReg(); |
| 73 | unsigned SubIdx = MI->getOperand(2).getImm(); |
| 74 | unsigned SrcReg = TRI.getSubReg(SuperReg, SubIdx); |
Christopher Lamb | 9836322 | 2007-08-06 16:33:56 +0000 | [diff] [blame] | 75 | |
Dan Gohman | 07af765 | 2008-12-18 22:06:01 +0000 | [diff] [blame] | 76 | assert(TargetRegisterInfo::isPhysicalRegister(SuperReg) && |
| 77 | "Extract supperg source must be a physical register"); |
| 78 | assert(TargetRegisterInfo::isPhysicalRegister(DstReg) && |
Dan Gohman | f04865f | 2008-12-18 22:07:25 +0000 | [diff] [blame] | 79 | "Extract destination must be in a physical register"); |
Dan Gohman | 07af765 | 2008-12-18 22:06:01 +0000 | [diff] [blame] | 80 | |
| 81 | DOUT << "subreg: CONVERTING: " << *MI; |
Christopher Lamb | 9836322 | 2007-08-06 16:33:56 +0000 | [diff] [blame] | 82 | |
Dan Gohman | 98c2069 | 2008-12-18 22:11:34 +0000 | [diff] [blame^] | 83 | if (SrcReg == DstReg) { |
| 84 | // No need to insert an identify copy instruction. |
| 85 | DOUT << "subreg: eliminated!"; |
| 86 | } else { |
| 87 | // Insert copy |
Dan Gohman | 07af765 | 2008-12-18 22:06:01 +0000 | [diff] [blame] | 88 | const TargetRegisterClass *TRC = TRI.getPhysicalRegisterRegClass(DstReg); |
| 89 | assert(TRC == TRI.getPhysicalRegisterRegClass(SrcReg) && |
| 90 | "Extract subreg and Dst must be of same register class"); |
| 91 | TII.copyRegToReg(*MBB, MI, DstReg, SrcReg, TRC, TRC); |
| 92 | |
Christopher Lamb | c929823 | 2008-03-16 03:12:01 +0000 | [diff] [blame] | 93 | #ifndef NDEBUG |
Dan Gohman | 07af765 | 2008-12-18 22:06:01 +0000 | [diff] [blame] | 94 | MachineBasicBlock::iterator dMI = MI; |
| 95 | DOUT << "subreg: " << *(--dMI); |
Christopher Lamb | c929823 | 2008-03-16 03:12:01 +0000 | [diff] [blame] | 96 | #endif |
Dan Gohman | 07af765 | 2008-12-18 22:06:01 +0000 | [diff] [blame] | 97 | } |
Christopher Lamb | 9836322 | 2007-08-06 16:33:56 +0000 | [diff] [blame] | 98 | |
Dan Gohman | 07af765 | 2008-12-18 22:06:01 +0000 | [diff] [blame] | 99 | DOUT << "\n"; |
| 100 | MBB->erase(MI); |
| 101 | return true; |
Christopher Lamb | 9836322 | 2007-08-06 16:33:56 +0000 | [diff] [blame] | 102 | } |
| 103 | |
Christopher Lamb | c929823 | 2008-03-16 03:12:01 +0000 | [diff] [blame] | 104 | bool LowerSubregsInstructionPass::LowerSubregToReg(MachineInstr *MI) { |
| 105 | MachineBasicBlock *MBB = MI->getParent(); |
| 106 | MachineFunction &MF = *MBB->getParent(); |
| 107 | const TargetRegisterInfo &TRI = *MF.getTarget().getRegisterInfo(); |
| 108 | const TargetInstrInfo &TII = *MF.getTarget().getInstrInfo(); |
Dan Gohman | d735b80 | 2008-10-03 15:45:36 +0000 | [diff] [blame] | 109 | assert((MI->getOperand(0).isReg() && MI->getOperand(0).isDef()) && |
| 110 | MI->getOperand(1).isImm() && |
| 111 | (MI->getOperand(2).isReg() && MI->getOperand(2).isUse()) && |
| 112 | MI->getOperand(3).isImm() && "Invalid subreg_to_reg"); |
Christopher Lamb | c929823 | 2008-03-16 03:12:01 +0000 | [diff] [blame] | 113 | |
| 114 | unsigned DstReg = MI->getOperand(0).getReg(); |
| 115 | unsigned InsReg = MI->getOperand(2).getReg(); |
| 116 | unsigned SubIdx = MI->getOperand(3).getImm(); |
| 117 | |
| 118 | assert(SubIdx != 0 && "Invalid index for insert_subreg"); |
| 119 | unsigned DstSubReg = TRI.getSubReg(DstReg, SubIdx); |
| 120 | |
| 121 | assert(TargetRegisterInfo::isPhysicalRegister(DstReg) && |
| 122 | "Insert destination must be in a physical register"); |
| 123 | assert(TargetRegisterInfo::isPhysicalRegister(InsReg) && |
| 124 | "Inserted value must be in a physical register"); |
| 125 | |
| 126 | DOUT << "subreg: CONVERTING: " << *MI; |
| 127 | |
Dan Gohman | e3d9206 | 2008-08-07 02:54:50 +0000 | [diff] [blame] | 128 | if (DstSubReg == InsReg) { |
| 129 | // No need to insert an identify copy instruction. |
| 130 | DOUT << "subreg: eliminated!"; |
| 131 | } else { |
| 132 | // Insert sub-register copy |
| 133 | const TargetRegisterClass *TRC0= TRI.getPhysicalRegisterRegClass(DstSubReg); |
| 134 | const TargetRegisterClass *TRC1= TRI.getPhysicalRegisterRegClass(InsReg); |
| 135 | TII.copyRegToReg(*MBB, MI, DstSubReg, InsReg, TRC0, TRC1); |
Christopher Lamb | c929823 | 2008-03-16 03:12:01 +0000 | [diff] [blame] | 136 | |
| 137 | #ifndef NDEBUG |
Dan Gohman | 08293f6 | 2008-08-20 13:50:12 +0000 | [diff] [blame] | 138 | MachineBasicBlock::iterator dMI = MI; |
| 139 | DOUT << "subreg: " << *(--dMI); |
Christopher Lamb | c929823 | 2008-03-16 03:12:01 +0000 | [diff] [blame] | 140 | #endif |
Dan Gohman | e3d9206 | 2008-08-07 02:54:50 +0000 | [diff] [blame] | 141 | } |
Christopher Lamb | c929823 | 2008-03-16 03:12:01 +0000 | [diff] [blame] | 142 | |
| 143 | DOUT << "\n"; |
Dan Gohman | 2c3f7ae | 2008-07-17 23:49:46 +0000 | [diff] [blame] | 144 | MBB->erase(MI); |
Christopher Lamb | c929823 | 2008-03-16 03:12:01 +0000 | [diff] [blame] | 145 | return true; |
| 146 | } |
Christopher Lamb | 9836322 | 2007-08-06 16:33:56 +0000 | [diff] [blame] | 147 | |
| 148 | bool LowerSubregsInstructionPass::LowerInsert(MachineInstr *MI) { |
| 149 | MachineBasicBlock *MBB = MI->getParent(); |
| 150 | MachineFunction &MF = *MBB->getParent(); |
Dan Gohman | 6f0d024 | 2008-02-10 18:45:23 +0000 | [diff] [blame] | 151 | const TargetRegisterInfo &TRI = *MF.getTarget().getRegisterInfo(); |
Owen Anderson | d10fd97 | 2007-12-31 06:32:00 +0000 | [diff] [blame] | 152 | const TargetInstrInfo &TII = *MF.getTarget().getInstrInfo(); |
Dan Gohman | d735b80 | 2008-10-03 15:45:36 +0000 | [diff] [blame] | 153 | assert((MI->getOperand(0).isReg() && MI->getOperand(0).isDef()) && |
| 154 | (MI->getOperand(1).isReg() && MI->getOperand(1).isUse()) && |
| 155 | (MI->getOperand(2).isReg() && MI->getOperand(2).isUse()) && |
| 156 | MI->getOperand(3).isImm() && "Invalid insert_subreg"); |
Christopher Lamb | 1fab4a6 | 2008-03-11 10:09:17 +0000 | [diff] [blame] | 157 | |
| 158 | unsigned DstReg = MI->getOperand(0).getReg(); |
Devang Patel | 59500c8 | 2008-11-21 20:00:59 +0000 | [diff] [blame] | 159 | #ifndef NDEBUG |
Christopher Lamb | c929823 | 2008-03-16 03:12:01 +0000 | [diff] [blame] | 160 | unsigned SrcReg = MI->getOperand(1).getReg(); |
Devang Patel | 59500c8 | 2008-11-21 20:00:59 +0000 | [diff] [blame] | 161 | #endif |
Christopher Lamb | 1fab4a6 | 2008-03-11 10:09:17 +0000 | [diff] [blame] | 162 | unsigned InsReg = MI->getOperand(2).getReg(); |
| 163 | unsigned SubIdx = MI->getOperand(3).getImm(); |
Christopher Lamb | 9836322 | 2007-08-06 16:33:56 +0000 | [diff] [blame] | 164 | |
Christopher Lamb | c929823 | 2008-03-16 03:12:01 +0000 | [diff] [blame] | 165 | assert(DstReg == SrcReg && "insert_subreg not a two-address instruction?"); |
| 166 | assert(SubIdx != 0 && "Invalid index for insert_subreg"); |
Dan Gohman | 6f0d024 | 2008-02-10 18:45:23 +0000 | [diff] [blame] | 167 | unsigned DstSubReg = TRI.getSubReg(DstReg, SubIdx); |
Christopher Lamb | c929823 | 2008-03-16 03:12:01 +0000 | [diff] [blame] | 168 | |
Dan Gohman | 6f0d024 | 2008-02-10 18:45:23 +0000 | [diff] [blame] | 169 | assert(TargetRegisterInfo::isPhysicalRegister(SrcReg) && |
Christopher Lamb | 9836322 | 2007-08-06 16:33:56 +0000 | [diff] [blame] | 170 | "Insert superreg source must be in a physical register"); |
Dan Gohman | 6f0d024 | 2008-02-10 18:45:23 +0000 | [diff] [blame] | 171 | assert(TargetRegisterInfo::isPhysicalRegister(InsReg) && |
Christopher Lamb | 9836322 | 2007-08-06 16:33:56 +0000 | [diff] [blame] | 172 | "Inserted value must be in a physical register"); |
| 173 | |
| 174 | DOUT << "subreg: CONVERTING: " << *MI; |
Christopher Lamb | c929823 | 2008-03-16 03:12:01 +0000 | [diff] [blame] | 175 | |
Evan Cheng | c3de802 | 2008-06-16 22:52:53 +0000 | [diff] [blame] | 176 | if (DstSubReg == InsReg) { |
| 177 | // No need to insert an identify copy instruction. |
| 178 | DOUT << "subreg: eliminated!"; |
| 179 | } else { |
| 180 | // Insert sub-register copy |
| 181 | const TargetRegisterClass *TRC0= TRI.getPhysicalRegisterRegClass(DstSubReg); |
| 182 | const TargetRegisterClass *TRC1= TRI.getPhysicalRegisterRegClass(InsReg); |
| 183 | TII.copyRegToReg(*MBB, MI, DstSubReg, InsReg, TRC0, TRC1); |
Dan Gohman | 98c2069 | 2008-12-18 22:11:34 +0000 | [diff] [blame^] | 184 | |
Christopher Lamb | 8b16573 | 2007-08-10 21:11:55 +0000 | [diff] [blame] | 185 | #ifndef NDEBUG |
Evan Cheng | c3de802 | 2008-06-16 22:52:53 +0000 | [diff] [blame] | 186 | MachineBasicBlock::iterator dMI = MI; |
| 187 | DOUT << "subreg: " << *(--dMI); |
Christopher Lamb | 8b16573 | 2007-08-10 21:11:55 +0000 | [diff] [blame] | 188 | #endif |
Evan Cheng | c3de802 | 2008-06-16 22:52:53 +0000 | [diff] [blame] | 189 | } |
Christopher Lamb | 9836322 | 2007-08-06 16:33:56 +0000 | [diff] [blame] | 190 | |
| 191 | DOUT << "\n"; |
Dan Gohman | 2c3f7ae | 2008-07-17 23:49:46 +0000 | [diff] [blame] | 192 | MBB->erase(MI); |
Christopher Lamb | 9836322 | 2007-08-06 16:33:56 +0000 | [diff] [blame] | 193 | return true; |
| 194 | } |
Christopher Lamb | bab2474 | 2007-07-26 08:18:32 +0000 | [diff] [blame] | 195 | |
| 196 | /// runOnMachineFunction - Reduce subregister inserts and extracts to register |
| 197 | /// copies. |
| 198 | /// |
| 199 | bool LowerSubregsInstructionPass::runOnMachineFunction(MachineFunction &MF) { |
| 200 | DOUT << "Machine Function\n"; |
Christopher Lamb | bab2474 | 2007-07-26 08:18:32 +0000 | [diff] [blame] | 201 | |
| 202 | bool MadeChange = false; |
| 203 | |
| 204 | DOUT << "********** LOWERING SUBREG INSTRS **********\n"; |
| 205 | DOUT << "********** Function: " << MF.getFunction()->getName() << '\n'; |
| 206 | |
| 207 | for (MachineFunction::iterator mbbi = MF.begin(), mbbe = MF.end(); |
| 208 | mbbi != mbbe; ++mbbi) { |
| 209 | for (MachineBasicBlock::iterator mi = mbbi->begin(), me = mbbi->end(); |
Christopher Lamb | 9836322 | 2007-08-06 16:33:56 +0000 | [diff] [blame] | 210 | mi != me;) { |
| 211 | MachineInstr *MI = mi++; |
| 212 | |
| 213 | if (MI->getOpcode() == TargetInstrInfo::EXTRACT_SUBREG) { |
| 214 | MadeChange |= LowerExtract(MI); |
| 215 | } else if (MI->getOpcode() == TargetInstrInfo::INSERT_SUBREG) { |
| 216 | MadeChange |= LowerInsert(MI); |
Christopher Lamb | c929823 | 2008-03-16 03:12:01 +0000 | [diff] [blame] | 217 | } else if (MI->getOpcode() == TargetInstrInfo::SUBREG_TO_REG) { |
| 218 | MadeChange |= LowerSubregToReg(MI); |
Christopher Lamb | bab2474 | 2007-07-26 08:18:32 +0000 | [diff] [blame] | 219 | } |
| 220 | } |
| 221 | } |
| 222 | |
| 223 | return MadeChange; |
| 224 | } |