blob: 915b9d0a61b4d19c4286d6c9000afee64e4757ea [file] [log] [blame]
Chris Lattnera5a91b12005-08-17 19:33:03 +00001//===-- PPC32ISelDAGToDAG.cpp - PPC32 pattern matching inst selector ------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file was developed by Chris Lattner and is distributed under
6// the University of Illinois Open Source License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file defines a pattern matching instruction selector for 32 bit PowerPC,
11// converting from a legalized dag to a PPC dag.
12//
13//===----------------------------------------------------------------------===//
14
15#include "PowerPC.h"
16#include "PPC32TargetMachine.h"
17#include "PPC32ISelLowering.h"
Chris Lattner4416f1a2005-08-19 22:38:53 +000018#include "llvm/CodeGen/MachineInstrBuilder.h"
19#include "llvm/CodeGen/MachineFunction.h"
Chris Lattnerc8a89a12005-08-28 23:59:09 +000020#include "llvm/CodeGen/MachineFrameInfo.h"
Chris Lattner4416f1a2005-08-19 22:38:53 +000021#include "llvm/CodeGen/SSARegMap.h"
Chris Lattnera5a91b12005-08-17 19:33:03 +000022#include "llvm/CodeGen/SelectionDAG.h"
23#include "llvm/CodeGen/SelectionDAGISel.h"
24#include "llvm/Target/TargetOptions.h"
25#include "llvm/ADT/Statistic.h"
Chris Lattner2fe76e52005-08-25 04:47:18 +000026#include "llvm/Constants.h"
Chris Lattner4416f1a2005-08-19 22:38:53 +000027#include "llvm/GlobalValue.h"
Chris Lattnera5a91b12005-08-17 19:33:03 +000028#include "llvm/Support/Debug.h"
29#include "llvm/Support/MathExtras.h"
30using namespace llvm;
31
32namespace {
Chris Lattnera5a91b12005-08-17 19:33:03 +000033 Statistic<> FusedFP ("ppc-codegen", "Number of fused fp operations");
34 Statistic<> FrameOff("ppc-codegen", "Number of frame idx offsets collapsed");
35
36 //===--------------------------------------------------------------------===//
37 /// PPC32DAGToDAGISel - PPC32 specific code to select PPC32 machine
38 /// instructions for SelectionDAG operations.
39 ///
40 class PPC32DAGToDAGISel : public SelectionDAGISel {
41 PPC32TargetLowering PPC32Lowering;
Chris Lattner4416f1a2005-08-19 22:38:53 +000042 unsigned GlobalBaseReg;
Chris Lattnera5a91b12005-08-17 19:33:03 +000043 public:
44 PPC32DAGToDAGISel(TargetMachine &TM)
45 : SelectionDAGISel(PPC32Lowering), PPC32Lowering(TM) {}
46
Chris Lattner4416f1a2005-08-19 22:38:53 +000047 virtual bool runOnFunction(Function &Fn) {
48 // Make sure we re-emit a set of the global base reg if necessary
49 GlobalBaseReg = 0;
50 return SelectionDAGISel::runOnFunction(Fn);
51 }
52
Chris Lattnera5a91b12005-08-17 19:33:03 +000053 /// getI32Imm - Return a target constant with the specified value, of type
54 /// i32.
55 inline SDOperand getI32Imm(unsigned Imm) {
56 return CurDAG->getTargetConstant(Imm, MVT::i32);
57 }
Chris Lattner4416f1a2005-08-19 22:38:53 +000058
59 /// getGlobalBaseReg - insert code into the entry mbb to materialize the PIC
60 /// base register. Return the virtual register that holds this value.
Chris Lattner9944b762005-08-21 22:31:09 +000061 SDOperand getGlobalBaseReg();
Chris Lattnera5a91b12005-08-17 19:33:03 +000062
63 // Select - Convert the specified operand from a target-independent to a
64 // target-specific node if it hasn't already been changed.
65 SDOperand Select(SDOperand Op);
66
67 SDNode *SelectIntImmediateExpr(SDOperand LHS, SDOperand RHS,
68 unsigned OCHi, unsigned OCLo,
69 bool IsArithmetic = false,
70 bool Negate = false);
Nate Begeman02b88a42005-08-19 00:38:14 +000071 SDNode *SelectBitfieldInsert(SDNode *N);
72
Chris Lattner2fbb4572005-08-21 18:50:37 +000073 /// SelectCC - Select a comparison of the specified values with the
74 /// specified condition code, returning the CR# of the expression.
75 SDOperand SelectCC(SDOperand LHS, SDOperand RHS, ISD::CondCode CC);
76
Chris Lattner9944b762005-08-21 22:31:09 +000077 /// SelectAddr - Given the specified address, return the two operands for a
78 /// load/store instruction, and return true if it should be an indexed [r+r]
79 /// operation.
80 bool SelectAddr(SDOperand Addr, SDOperand &Op1, SDOperand &Op2);
81
Chris Lattner047b9522005-08-25 22:04:30 +000082 SDOperand BuildSDIVSequence(SDNode *N);
83 SDOperand BuildUDIVSequence(SDNode *N);
84
Chris Lattnera5a91b12005-08-17 19:33:03 +000085 /// InstructionSelectBasicBlock - This callback is invoked by
86 /// SelectionDAGISel when it has created a SelectionDAG for us to codegen.
87 virtual void InstructionSelectBasicBlock(SelectionDAG &DAG) {
88 DEBUG(BB->dump());
Chris Lattnerd607c122005-08-18 18:46:06 +000089 // Select target instructions for the DAG.
Chris Lattnerefa6abc2005-08-29 01:07:02 +000090 DAG.setRoot(Select(DAG.getRoot()));
Chris Lattnera5a91b12005-08-17 19:33:03 +000091 DAG.RemoveDeadNodes();
Chris Lattnerd607c122005-08-18 18:46:06 +000092
Chris Lattnerd607c122005-08-18 18:46:06 +000093 // Emit machine code to BB.
94 ScheduleAndEmitDAG(DAG);
Chris Lattnera5a91b12005-08-17 19:33:03 +000095 }
96
97 virtual const char *getPassName() const {
98 return "PowerPC DAG->DAG Pattern Instruction Selection";
99 }
100 };
101}
102
Chris Lattner4416f1a2005-08-19 22:38:53 +0000103/// getGlobalBaseReg - Output the instructions required to put the
104/// base address to use for accessing globals into a register.
105///
Chris Lattner9944b762005-08-21 22:31:09 +0000106SDOperand PPC32DAGToDAGISel::getGlobalBaseReg() {
Chris Lattner4416f1a2005-08-19 22:38:53 +0000107 if (!GlobalBaseReg) {
108 // Insert the set of GlobalBaseReg into the first MBB of the function
109 MachineBasicBlock &FirstMBB = BB->getParent()->front();
110 MachineBasicBlock::iterator MBBI = FirstMBB.begin();
111 SSARegMap *RegMap = BB->getParent()->getSSARegMap();
112 GlobalBaseReg = RegMap->createVirtualRegister(PPC32::GPRCRegisterClass);
113 BuildMI(FirstMBB, MBBI, PPC::MovePCtoLR, 0, PPC::LR);
114 BuildMI(FirstMBB, MBBI, PPC::MFLR, 1, GlobalBaseReg);
115 }
Chris Lattner9944b762005-08-21 22:31:09 +0000116 return CurDAG->getRegister(GlobalBaseReg, MVT::i32);
Chris Lattner4416f1a2005-08-19 22:38:53 +0000117}
118
119
Nate Begeman0f3257a2005-08-18 05:00:13 +0000120// isIntImmediate - This method tests to see if a constant operand.
121// If so Imm will receive the 32 bit value.
122static bool isIntImmediate(SDNode *N, unsigned& Imm) {
123 if (N->getOpcode() == ISD::Constant) {
124 Imm = cast<ConstantSDNode>(N)->getValue();
125 return true;
126 }
127 return false;
128}
129
Nate Begemancffc32b2005-08-18 07:30:46 +0000130// isOprShiftImm - Returns true if the specified operand is a shift opcode with
131// a immediate shift count less than 32.
132static bool isOprShiftImm(SDNode *N, unsigned& Opc, unsigned& SH) {
133 Opc = N->getOpcode();
134 return (Opc == ISD::SHL || Opc == ISD::SRL || Opc == ISD::SRA) &&
135 isIntImmediate(N->getOperand(1).Val, SH) && SH < 32;
136}
137
138// isRunOfOnes - Returns true iff Val consists of one contiguous run of 1s with
139// any number of 0s on either side. The 1s are allowed to wrap from LSB to
140// MSB, so 0x000FFF0, 0x0000FFFF, and 0xFF0000FF are all runs. 0x0F0F0000 is
141// not, since all 1s are not contiguous.
142static bool isRunOfOnes(unsigned Val, unsigned &MB, unsigned &ME) {
143 if (isShiftedMask_32(Val)) {
144 // look for the first non-zero bit
145 MB = CountLeadingZeros_32(Val);
146 // look for the first zero bit after the run of ones
147 ME = CountLeadingZeros_32((Val - 1) ^ Val);
148 return true;
Chris Lattner2fe76e52005-08-25 04:47:18 +0000149 } else {
150 Val = ~Val; // invert mask
151 if (isShiftedMask_32(Val)) {
152 // effectively look for the first zero bit
153 ME = CountLeadingZeros_32(Val) - 1;
154 // effectively look for the first one bit after the run of zeros
155 MB = CountLeadingZeros_32((Val - 1) ^ Val) + 1;
156 return true;
157 }
Nate Begemancffc32b2005-08-18 07:30:46 +0000158 }
159 // no run present
160 return false;
161}
162
163// isRotateAndMask - Returns true if Mask and Shift can be folded in to a rotate
164// and mask opcode and mask operation.
165static bool isRotateAndMask(SDNode *N, unsigned Mask, bool IsShiftMask,
166 unsigned &SH, unsigned &MB, unsigned &ME) {
167 unsigned Shift = 32;
168 unsigned Indeterminant = ~0; // bit mask marking indeterminant results
169 unsigned Opcode = N->getOpcode();
Chris Lattner15055732005-08-30 00:59:16 +0000170 if (N->getNumOperands() != 2 ||
171 !isIntImmediate(N->getOperand(1).Val, Shift) || (Shift > 31))
Nate Begemancffc32b2005-08-18 07:30:46 +0000172 return false;
173
174 if (Opcode == ISD::SHL) {
175 // apply shift left to mask if it comes first
176 if (IsShiftMask) Mask = Mask << Shift;
177 // determine which bits are made indeterminant by shift
178 Indeterminant = ~(0xFFFFFFFFu << Shift);
179 } else if (Opcode == ISD::SRA || Opcode == ISD::SRL) {
180 // apply shift right to mask if it comes first
181 if (IsShiftMask) Mask = Mask >> Shift;
182 // determine which bits are made indeterminant by shift
183 Indeterminant = ~(0xFFFFFFFFu >> Shift);
184 // adjust for the left rotate
185 Shift = 32 - Shift;
186 } else {
187 return false;
188 }
189
190 // if the mask doesn't intersect any Indeterminant bits
191 if (Mask && !(Mask & Indeterminant)) {
192 SH = Shift;
193 // make sure the mask is still a mask (wrap arounds may not be)
194 return isRunOfOnes(Mask, MB, ME);
195 }
196 return false;
197}
198
Nate Begeman0f3257a2005-08-18 05:00:13 +0000199// isOpcWithIntImmediate - This method tests to see if the node is a specific
200// opcode and that it has a immediate integer right operand.
201// If so Imm will receive the 32 bit value.
202static bool isOpcWithIntImmediate(SDNode *N, unsigned Opc, unsigned& Imm) {
203 return N->getOpcode() == Opc && isIntImmediate(N->getOperand(1).Val, Imm);
204}
205
206// isOprNot - Returns true if the specified operand is an xor with immediate -1.
207static bool isOprNot(SDNode *N) {
208 unsigned Imm;
209 return isOpcWithIntImmediate(N, ISD::XOR, Imm) && (signed)Imm == -1;
210}
211
Chris Lattnera5a91b12005-08-17 19:33:03 +0000212// Immediate constant composers.
213// Lo16 - grabs the lo 16 bits from a 32 bit constant.
214// Hi16 - grabs the hi 16 bits from a 32 bit constant.
215// HA16 - computes the hi bits required if the lo bits are add/subtracted in
216// arithmethically.
217static unsigned Lo16(unsigned x) { return x & 0x0000FFFF; }
218static unsigned Hi16(unsigned x) { return Lo16(x >> 16); }
219static unsigned HA16(unsigned x) { return Hi16((signed)x - (signed short)x); }
220
221// isIntImmediate - This method tests to see if a constant operand.
222// If so Imm will receive the 32 bit value.
223static bool isIntImmediate(SDOperand N, unsigned& Imm) {
224 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N)) {
225 Imm = (unsigned)CN->getSignExtended();
226 return true;
227 }
228 return false;
229}
230
Nate Begeman02b88a42005-08-19 00:38:14 +0000231/// SelectBitfieldInsert - turn an or of two masked values into
232/// the rotate left word immediate then mask insert (rlwimi) instruction.
233/// Returns true on success, false if the caller still needs to select OR.
234///
235/// Patterns matched:
236/// 1. or shl, and 5. or and, and
237/// 2. or and, shl 6. or shl, shr
238/// 3. or shr, and 7. or shr, shl
239/// 4. or and, shr
240SDNode *PPC32DAGToDAGISel::SelectBitfieldInsert(SDNode *N) {
241 bool IsRotate = false;
242 unsigned TgtMask = 0xFFFFFFFF, InsMask = 0xFFFFFFFF, SH = 0;
243 unsigned Value;
244
245 SDOperand Op0 = N->getOperand(0);
246 SDOperand Op1 = N->getOperand(1);
247
248 unsigned Op0Opc = Op0.getOpcode();
249 unsigned Op1Opc = Op1.getOpcode();
250
251 // Verify that we have the correct opcodes
252 if (ISD::SHL != Op0Opc && ISD::SRL != Op0Opc && ISD::AND != Op0Opc)
253 return false;
254 if (ISD::SHL != Op1Opc && ISD::SRL != Op1Opc && ISD::AND != Op1Opc)
255 return false;
256
257 // Generate Mask value for Target
258 if (isIntImmediate(Op0.getOperand(1), Value)) {
259 switch(Op0Opc) {
Chris Lattner13687212005-08-30 18:37:48 +0000260 case ISD::SHL: TgtMask <<= Value; break;
261 case ISD::SRL: TgtMask >>= Value; break;
262 case ISD::AND: TgtMask &= Value; break;
Nate Begeman02b88a42005-08-19 00:38:14 +0000263 }
264 } else {
265 return 0;
266 }
267
268 // Generate Mask value for Insert
Chris Lattner13687212005-08-30 18:37:48 +0000269 if (!isIntImmediate(Op1.getOperand(1), Value))
Nate Begeman02b88a42005-08-19 00:38:14 +0000270 return 0;
Chris Lattner13687212005-08-30 18:37:48 +0000271
272 switch(Op1Opc) {
273 case ISD::SHL:
274 SH = Value;
275 InsMask <<= SH;
276 if (Op0Opc == ISD::SRL) IsRotate = true;
277 break;
278 case ISD::SRL:
279 SH = Value;
280 InsMask >>= SH;
281 SH = 32-SH;
282 if (Op0Opc == ISD::SHL) IsRotate = true;
283 break;
284 case ISD::AND:
285 InsMask &= Value;
286 break;
Nate Begeman02b88a42005-08-19 00:38:14 +0000287 }
288
289 // If both of the inputs are ANDs and one of them has a logical shift by
290 // constant as its input, make that AND the inserted value so that we can
291 // combine the shift into the rotate part of the rlwimi instruction
292 bool IsAndWithShiftOp = false;
293 if (Op0Opc == ISD::AND && Op1Opc == ISD::AND) {
294 if (Op1.getOperand(0).getOpcode() == ISD::SHL ||
295 Op1.getOperand(0).getOpcode() == ISD::SRL) {
296 if (isIntImmediate(Op1.getOperand(0).getOperand(1), Value)) {
297 SH = Op1.getOperand(0).getOpcode() == ISD::SHL ? Value : 32 - Value;
298 IsAndWithShiftOp = true;
299 }
300 } else if (Op0.getOperand(0).getOpcode() == ISD::SHL ||
301 Op0.getOperand(0).getOpcode() == ISD::SRL) {
302 if (isIntImmediate(Op0.getOperand(0).getOperand(1), Value)) {
303 std::swap(Op0, Op1);
304 std::swap(TgtMask, InsMask);
305 SH = Op1.getOperand(0).getOpcode() == ISD::SHL ? Value : 32 - Value;
306 IsAndWithShiftOp = true;
307 }
308 }
309 }
310
311 // Verify that the Target mask and Insert mask together form a full word mask
312 // and that the Insert mask is a run of set bits (which implies both are runs
313 // of set bits). Given that, Select the arguments and generate the rlwimi
314 // instruction.
315 unsigned MB, ME;
316 if (((TgtMask & InsMask) == 0) && isRunOfOnes(InsMask, MB, ME)) {
317 bool fullMask = (TgtMask ^ InsMask) == 0xFFFFFFFF;
318 bool Op0IsAND = Op0Opc == ISD::AND;
319 // Check for rotlwi / rotrwi here, a special case of bitfield insert
320 // where both bitfield halves are sourced from the same value.
321 if (IsRotate && fullMask &&
322 N->getOperand(0).getOperand(0) == N->getOperand(1).getOperand(0)) {
323 Op0 = CurDAG->getTargetNode(PPC::RLWINM, MVT::i32,
324 Select(N->getOperand(0).getOperand(0)),
325 getI32Imm(SH), getI32Imm(0), getI32Imm(31));
326 return Op0.Val;
327 }
328 SDOperand Tmp1 = (Op0IsAND && fullMask) ? Select(Op0.getOperand(0))
329 : Select(Op0);
330 SDOperand Tmp2 = IsAndWithShiftOp ? Select(Op1.getOperand(0).getOperand(0))
331 : Select(Op1.getOperand(0));
332 Op0 = CurDAG->getTargetNode(PPC::RLWIMI, MVT::i32, Tmp1, Tmp2,
333 getI32Imm(SH), getI32Imm(MB), getI32Imm(ME));
334 return Op0.Val;
335 }
336 return 0;
337}
338
Chris Lattnera5a91b12005-08-17 19:33:03 +0000339// SelectIntImmediateExpr - Choose code for integer operations with an immediate
340// operand.
341SDNode *PPC32DAGToDAGISel::SelectIntImmediateExpr(SDOperand LHS, SDOperand RHS,
342 unsigned OCHi, unsigned OCLo,
343 bool IsArithmetic,
344 bool Negate) {
345 // Check to make sure this is a constant.
346 ConstantSDNode *CN = dyn_cast<ConstantSDNode>(RHS);
347 // Exit if not a constant.
348 if (!CN) return 0;
349 // Extract immediate.
350 unsigned C = (unsigned)CN->getValue();
351 // Negate if required (ISD::SUB).
352 if (Negate) C = -C;
353 // Get the hi and lo portions of constant.
354 unsigned Hi = IsArithmetic ? HA16(C) : Hi16(C);
355 unsigned Lo = Lo16(C);
356
357 // If two instructions are needed and usage indicates it would be better to
358 // load immediate into a register, bail out.
359 if (Hi && Lo && CN->use_size() > 2) return false;
360
361 // Select the first operand.
362 SDOperand Opr0 = Select(LHS);
363
364 if (Lo) // Add in the lo-part.
365 Opr0 = CurDAG->getTargetNode(OCLo, MVT::i32, Opr0, getI32Imm(Lo));
366 if (Hi) // Add in the hi-part.
367 Opr0 = CurDAG->getTargetNode(OCHi, MVT::i32, Opr0, getI32Imm(Hi));
368 return Opr0.Val;
369}
370
Chris Lattner9944b762005-08-21 22:31:09 +0000371/// SelectAddr - Given the specified address, return the two operands for a
372/// load/store instruction, and return true if it should be an indexed [r+r]
373/// operation.
374bool PPC32DAGToDAGISel::SelectAddr(SDOperand Addr, SDOperand &Op1,
375 SDOperand &Op2) {
376 unsigned imm = 0;
377 if (Addr.getOpcode() == ISD::ADD) {
378 if (isIntImmediate(Addr.getOperand(1), imm) && isInt16(imm)) {
379 Op1 = getI32Imm(Lo16(imm));
Chris Lattnere28e40a2005-08-25 00:45:43 +0000380 if (FrameIndexSDNode *FI =
381 dyn_cast<FrameIndexSDNode>(Addr.getOperand(0))) {
Chris Lattner9944b762005-08-21 22:31:09 +0000382 ++FrameOff;
Chris Lattnere28e40a2005-08-25 00:45:43 +0000383 Op2 = CurDAG->getTargetFrameIndex(FI->getIndex(), MVT::i32);
Chris Lattner9944b762005-08-21 22:31:09 +0000384 } else {
385 Op2 = Select(Addr.getOperand(0));
386 }
387 return false;
388 } else {
389 Op1 = Select(Addr.getOperand(0));
390 Op2 = Select(Addr.getOperand(1));
391 return true; // [r+r]
392 }
393 }
394
395 // Now check if we're dealing with a global, and whether or not we should emit
396 // an optimized load or store for statics.
397 if (GlobalAddressSDNode *GN = dyn_cast<GlobalAddressSDNode>(Addr)) {
398 GlobalValue *GV = GN->getGlobal();
399 if (!GV->hasWeakLinkage() && !GV->isExternal()) {
400 Op1 = CurDAG->getTargetGlobalAddress(GV, MVT::i32);
401 if (PICEnabled)
402 Op2 = CurDAG->getTargetNode(PPC::ADDIS, MVT::i32, getGlobalBaseReg(),
403 Op1);
404 else
405 Op2 = CurDAG->getTargetNode(PPC::LIS, MVT::i32, Op1);
406 return false;
407 }
Chris Lattnere28e40a2005-08-25 00:45:43 +0000408 } else if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(Addr)) {
Chris Lattner9944b762005-08-21 22:31:09 +0000409 Op1 = getI32Imm(0);
Chris Lattnere28e40a2005-08-25 00:45:43 +0000410 Op2 = CurDAG->getTargetFrameIndex(FI->getIndex(), MVT::i32);
Chris Lattner9944b762005-08-21 22:31:09 +0000411 return false;
412 } else if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(Addr)) {
413 Op1 = Addr;
414 if (PICEnabled)
415 Op2 = CurDAG->getTargetNode(PPC::ADDIS, MVT::i32, getGlobalBaseReg(),Op1);
416 else
417 Op2 = CurDAG->getTargetNode(PPC::LIS, MVT::i32, Op1);
418 return false;
419 }
420 Op1 = getI32Imm(0);
421 Op2 = Select(Addr);
422 return false;
423}
Chris Lattnera5a91b12005-08-17 19:33:03 +0000424
Chris Lattner2fbb4572005-08-21 18:50:37 +0000425/// SelectCC - Select a comparison of the specified values with the specified
426/// condition code, returning the CR# of the expression.
427SDOperand PPC32DAGToDAGISel::SelectCC(SDOperand LHS, SDOperand RHS,
428 ISD::CondCode CC) {
429 // Always select the LHS.
430 LHS = Select(LHS);
431
432 // Use U to determine whether the SETCC immediate range is signed or not.
433 if (MVT::isInteger(LHS.getValueType())) {
434 bool U = ISD::isUnsignedIntSetCC(CC);
435 unsigned Imm;
436 if (isIntImmediate(RHS, Imm) &&
437 ((U && isUInt16(Imm)) || (!U && isInt16(Imm))))
438 return CurDAG->getTargetNode(U ? PPC::CMPLWI : PPC::CMPWI, MVT::i32,
439 LHS, getI32Imm(Lo16(Imm)));
440 return CurDAG->getTargetNode(U ? PPC::CMPLW : PPC::CMPW, MVT::i32,
441 LHS, Select(RHS));
442 } else {
443 return CurDAG->getTargetNode(PPC::FCMPU, MVT::i32, LHS, Select(RHS));
444 }
445}
446
447/// getBCCForSetCC - Returns the PowerPC condition branch mnemonic corresponding
448/// to Condition.
449static unsigned getBCCForSetCC(ISD::CondCode CC) {
450 switch (CC) {
451 default: assert(0 && "Unknown condition!"); abort();
452 case ISD::SETEQ: return PPC::BEQ;
453 case ISD::SETNE: return PPC::BNE;
454 case ISD::SETULT:
455 case ISD::SETLT: return PPC::BLT;
456 case ISD::SETULE:
457 case ISD::SETLE: return PPC::BLE;
458 case ISD::SETUGT:
459 case ISD::SETGT: return PPC::BGT;
460 case ISD::SETUGE:
461 case ISD::SETGE: return PPC::BGE;
462 }
463 return 0;
464}
465
Chris Lattner64906a02005-08-25 20:08:18 +0000466/// getCRIdxForSetCC - Return the index of the condition register field
467/// associated with the SetCC condition, and whether or not the field is
468/// treated as inverted. That is, lt = 0; ge = 0 inverted.
469static unsigned getCRIdxForSetCC(ISD::CondCode CC, bool& Inv) {
470 switch (CC) {
471 default: assert(0 && "Unknown condition!"); abort();
472 case ISD::SETULT:
473 case ISD::SETLT: Inv = false; return 0;
474 case ISD::SETUGE:
475 case ISD::SETGE: Inv = true; return 0;
476 case ISD::SETUGT:
477 case ISD::SETGT: Inv = false; return 1;
478 case ISD::SETULE:
479 case ISD::SETLE: Inv = true; return 1;
480 case ISD::SETEQ: Inv = false; return 2;
481 case ISD::SETNE: Inv = true; return 2;
482 }
483 return 0;
484}
Chris Lattner9944b762005-08-21 22:31:09 +0000485
Chris Lattner047b9522005-08-25 22:04:30 +0000486// Structure used to return the necessary information to codegen an SDIV as
487// a multiply.
488struct ms {
489 int m; // magic number
490 int s; // shift amount
491};
492
493struct mu {
494 unsigned int m; // magic number
495 int a; // add indicator
496 int s; // shift amount
497};
498
499/// magic - calculate the magic numbers required to codegen an integer sdiv as
500/// a sequence of multiply and shifts. Requires that the divisor not be 0, 1,
501/// or -1.
502static struct ms magic(int d) {
503 int p;
504 unsigned int ad, anc, delta, q1, r1, q2, r2, t;
505 const unsigned int two31 = 0x80000000U;
506 struct ms mag;
507
508 ad = abs(d);
509 t = two31 + ((unsigned int)d >> 31);
510 anc = t - 1 - t%ad; // absolute value of nc
511 p = 31; // initialize p
512 q1 = two31/anc; // initialize q1 = 2p/abs(nc)
513 r1 = two31 - q1*anc; // initialize r1 = rem(2p,abs(nc))
514 q2 = two31/ad; // initialize q2 = 2p/abs(d)
515 r2 = two31 - q2*ad; // initialize r2 = rem(2p,abs(d))
516 do {
517 p = p + 1;
518 q1 = 2*q1; // update q1 = 2p/abs(nc)
519 r1 = 2*r1; // update r1 = rem(2p/abs(nc))
520 if (r1 >= anc) { // must be unsigned comparison
521 q1 = q1 + 1;
522 r1 = r1 - anc;
523 }
524 q2 = 2*q2; // update q2 = 2p/abs(d)
525 r2 = 2*r2; // update r2 = rem(2p/abs(d))
526 if (r2 >= ad) { // must be unsigned comparison
527 q2 = q2 + 1;
528 r2 = r2 - ad;
529 }
530 delta = ad - r2;
531 } while (q1 < delta || (q1 == delta && r1 == 0));
532
533 mag.m = q2 + 1;
534 if (d < 0) mag.m = -mag.m; // resulting magic number
535 mag.s = p - 32; // resulting shift
536 return mag;
537}
538
539/// magicu - calculate the magic numbers required to codegen an integer udiv as
540/// a sequence of multiply, add and shifts. Requires that the divisor not be 0.
541static struct mu magicu(unsigned d)
542{
543 int p;
544 unsigned int nc, delta, q1, r1, q2, r2;
545 struct mu magu;
546 magu.a = 0; // initialize "add" indicator
547 nc = - 1 - (-d)%d;
548 p = 31; // initialize p
549 q1 = 0x80000000/nc; // initialize q1 = 2p/nc
550 r1 = 0x80000000 - q1*nc; // initialize r1 = rem(2p,nc)
551 q2 = 0x7FFFFFFF/d; // initialize q2 = (2p-1)/d
552 r2 = 0x7FFFFFFF - q2*d; // initialize r2 = rem((2p-1),d)
553 do {
554 p = p + 1;
555 if (r1 >= nc - r1 ) {
556 q1 = 2*q1 + 1; // update q1
557 r1 = 2*r1 - nc; // update r1
558 }
559 else {
560 q1 = 2*q1; // update q1
561 r1 = 2*r1; // update r1
562 }
563 if (r2 + 1 >= d - r2) {
564 if (q2 >= 0x7FFFFFFF) magu.a = 1;
565 q2 = 2*q2 + 1; // update q2
566 r2 = 2*r2 + 1 - d; // update r2
567 }
568 else {
569 if (q2 >= 0x80000000) magu.a = 1;
570 q2 = 2*q2; // update q2
571 r2 = 2*r2 + 1; // update r2
572 }
573 delta = d - 1 - r2;
574 } while (p < 64 && (q1 < delta || (q1 == delta && r1 == 0)));
575 magu.m = q2 + 1; // resulting magic number
576 magu.s = p - 32; // resulting shift
577 return magu;
578}
579
580/// BuildSDIVSequence - Given an ISD::SDIV node expressing a divide by constant,
581/// return a DAG expression to select that will generate the same value by
582/// multiplying by a magic number. See:
583/// <http://the.wall.riscom.net/books/proc/ppc/cwg/code2.html>
584SDOperand PPC32DAGToDAGISel::BuildSDIVSequence(SDNode *N) {
585 int d = (int)cast<ConstantSDNode>(N->getOperand(1))->getValue();
586 ms magics = magic(d);
587 // Multiply the numerator (operand 0) by the magic value
588 SDOperand Q = CurDAG->getNode(ISD::MULHS, MVT::i32, N->getOperand(0),
589 CurDAG->getConstant(magics.m, MVT::i32));
590 // If d > 0 and m < 0, add the numerator
591 if (d > 0 && magics.m < 0)
592 Q = CurDAG->getNode(ISD::ADD, MVT::i32, Q, N->getOperand(0));
593 // If d < 0 and m > 0, subtract the numerator.
594 if (d < 0 && magics.m > 0)
595 Q = CurDAG->getNode(ISD::SUB, MVT::i32, Q, N->getOperand(0));
596 // Shift right algebraic if shift value is nonzero
597 if (magics.s > 0)
598 Q = CurDAG->getNode(ISD::SRA, MVT::i32, Q,
599 CurDAG->getConstant(magics.s, MVT::i32));
600 // Extract the sign bit and add it to the quotient
601 SDOperand T =
602 CurDAG->getNode(ISD::SRL, MVT::i32, Q, CurDAG->getConstant(31, MVT::i32));
603 return CurDAG->getNode(ISD::ADD, MVT::i32, Q, T);
604}
605
606/// BuildUDIVSequence - Given an ISD::UDIV node expressing a divide by constant,
607/// return a DAG expression to select that will generate the same value by
608/// multiplying by a magic number. See:
609/// <http://the.wall.riscom.net/books/proc/ppc/cwg/code2.html>
610SDOperand PPC32DAGToDAGISel::BuildUDIVSequence(SDNode *N) {
611 unsigned d = (unsigned)cast<ConstantSDNode>(N->getOperand(1))->getValue();
612 mu magics = magicu(d);
613 // Multiply the numerator (operand 0) by the magic value
614 SDOperand Q = CurDAG->getNode(ISD::MULHU, MVT::i32, N->getOperand(0),
615 CurDAG->getConstant(magics.m, MVT::i32));
616 if (magics.a == 0) {
617 return CurDAG->getNode(ISD::SRL, MVT::i32, Q,
618 CurDAG->getConstant(magics.s, MVT::i32));
619 } else {
620 SDOperand NPQ = CurDAG->getNode(ISD::SUB, MVT::i32, N->getOperand(0), Q);
621 NPQ = CurDAG->getNode(ISD::SRL, MVT::i32, NPQ,
622 CurDAG->getConstant(1, MVT::i32));
623 NPQ = CurDAG->getNode(ISD::ADD, MVT::i32, NPQ, Q);
624 return CurDAG->getNode(ISD::SRL, MVT::i32, NPQ,
625 CurDAG->getConstant(magics.s-1, MVT::i32));
626 }
627}
628
Chris Lattnera5a91b12005-08-17 19:33:03 +0000629// Select - Convert the specified operand from a target-independent to a
630// target-specific node if it hasn't already been changed.
631SDOperand PPC32DAGToDAGISel::Select(SDOperand Op) {
632 SDNode *N = Op.Val;
Chris Lattner0bbea952005-08-26 20:25:03 +0000633 if (N->getOpcode() >= ISD::BUILTIN_OP_END &&
634 N->getOpcode() < PPCISD::FIRST_NUMBER)
Chris Lattnera5a91b12005-08-17 19:33:03 +0000635 return Op; // Already selected.
636
637 switch (N->getOpcode()) {
638 default:
639 std::cerr << "Cannot yet select: ";
640 N->dump();
641 std::cerr << "\n";
642 abort();
643 case ISD::EntryToken: // These leaves remain the same.
Chris Lattnera5a91b12005-08-17 19:33:03 +0000644 return Op;
Chris Lattner99296ff2005-08-31 18:08:46 +0000645 case ISD::AssertSext:
646 case ISD::AssertZext:
647 return Select(N->getOperand(0));
Chris Lattnera5a91b12005-08-17 19:33:03 +0000648 case ISD::TokenFactor: {
649 SDOperand New;
650 if (N->getNumOperands() == 2) {
651 SDOperand Op0 = Select(N->getOperand(0));
652 SDOperand Op1 = Select(N->getOperand(1));
653 New = CurDAG->getNode(ISD::TokenFactor, MVT::Other, Op0, Op1);
654 } else {
655 std::vector<SDOperand> Ops;
656 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i)
Chris Lattner7e659972005-08-19 21:33:02 +0000657 Ops.push_back(Select(N->getOperand(i)));
Chris Lattnera5a91b12005-08-17 19:33:03 +0000658 New = CurDAG->getNode(ISD::TokenFactor, MVT::Other, Ops);
659 }
660
661 if (New.Val != N) {
Chris Lattner52987f42005-08-26 18:37:23 +0000662 CurDAG->ReplaceAllUsesWith(Op, New);
Chris Lattnera5a91b12005-08-17 19:33:03 +0000663 N = New.Val;
664 }
665 break;
666 }
667 case ISD::CopyFromReg: {
668 SDOperand Chain = Select(N->getOperand(0));
669 if (Chain == N->getOperand(0)) return Op; // No change
670 SDOperand New = CurDAG->getCopyFromReg(Chain,
671 cast<RegisterSDNode>(N->getOperand(1))->getReg(), N->getValueType(0));
672 return New.getValue(Op.ResNo);
673 }
674 case ISD::CopyToReg: {
675 SDOperand Chain = Select(N->getOperand(0));
676 SDOperand Reg = N->getOperand(1);
677 SDOperand Val = Select(N->getOperand(2));
678 if (Chain != N->getOperand(0) || Val != N->getOperand(2)) {
679 SDOperand New = CurDAG->getNode(ISD::CopyToReg, MVT::Other,
680 Chain, Reg, Val);
Chris Lattner52987f42005-08-26 18:37:23 +0000681 CurDAG->ReplaceAllUsesWith(Op, New);
Chris Lattnera5a91b12005-08-17 19:33:03 +0000682 N = New.Val;
683 }
684 break;
685 }
686 case ISD::Constant: {
687 assert(N->getValueType(0) == MVT::i32);
688 unsigned v = (unsigned)cast<ConstantSDNode>(N)->getValue();
Nate Begemana6940472005-08-18 18:01:39 +0000689 unsigned Hi = HA16(v);
690 unsigned Lo = Lo16(v);
Chris Lattner2fef8092005-08-29 01:01:01 +0000691
692 // NOTE: This doesn't use SelectNodeTo, because doing that will prevent
693 // folding shared immediates into other the second instruction that
694 // uses it.
Nate Begemana6940472005-08-18 18:01:39 +0000695 if (Hi && Lo) {
696 SDOperand Top = CurDAG->getTargetNode(PPC::LIS, MVT::i32,
697 getI32Imm(v >> 16));
Chris Lattner2fef8092005-08-29 01:01:01 +0000698 return CurDAG->getTargetNode(PPC::ORI, MVT::i32, Top,
699 getI32Imm(v & 0xFFFF));
Nate Begemana6940472005-08-18 18:01:39 +0000700 } else if (Lo) {
Chris Lattner2fef8092005-08-29 01:01:01 +0000701 return CurDAG->getTargetNode(PPC::LI, MVT::i32, getI32Imm(v));
Nate Begemana6940472005-08-18 18:01:39 +0000702 } else {
Chris Lattner2fef8092005-08-29 01:01:01 +0000703 return CurDAG->getTargetNode(PPC::LIS, MVT::i32, getI32Imm(v >> 16));
Chris Lattnera5a91b12005-08-17 19:33:03 +0000704 }
705 }
Chris Lattner2b544002005-08-24 23:08:16 +0000706 case ISD::UNDEF:
707 if (N->getValueType(0) == MVT::i32)
Chris Lattner2bb06cd2005-08-26 16:36:26 +0000708 CurDAG->SelectNodeTo(N, PPC::IMPLICIT_DEF_GPR, MVT::i32);
Chris Lattner2b544002005-08-24 23:08:16 +0000709 else
Chris Lattner2bb06cd2005-08-26 16:36:26 +0000710 CurDAG->SelectNodeTo(N, PPC::IMPLICIT_DEF_FP, N->getValueType(0));
Chris Lattner2b544002005-08-24 23:08:16 +0000711 break;
Chris Lattnere28e40a2005-08-25 00:45:43 +0000712 case ISD::FrameIndex: {
713 int FI = cast<FrameIndexSDNode>(N)->getIndex();
Chris Lattner2bb06cd2005-08-26 16:36:26 +0000714 CurDAG->SelectNodeTo(N, PPC::ADDI, MVT::i32,
Chris Lattnere28e40a2005-08-25 00:45:43 +0000715 CurDAG->getTargetFrameIndex(FI, MVT::i32),
716 getI32Imm(0));
717 break;
718 }
Chris Lattner34e17052005-08-25 05:04:11 +0000719 case ISD::ConstantPool: {
Chris Lattner5839bf22005-08-26 17:15:30 +0000720 Constant *C = cast<ConstantPoolSDNode>(N)->get();
721 SDOperand Tmp, CPI = CurDAG->getTargetConstantPool(C, MVT::i32);
Chris Lattner34e17052005-08-25 05:04:11 +0000722 if (PICEnabled)
723 Tmp = CurDAG->getTargetNode(PPC::ADDIS, MVT::i32, getGlobalBaseReg(),CPI);
724 else
725 Tmp = CurDAG->getTargetNode(PPC::LIS, MVT::i32, CPI);
Chris Lattner2bb06cd2005-08-26 16:36:26 +0000726 CurDAG->SelectNodeTo(N, PPC::LA, MVT::i32, Tmp, CPI);
Chris Lattner34e17052005-08-25 05:04:11 +0000727 break;
728 }
Chris Lattner4416f1a2005-08-19 22:38:53 +0000729 case ISD::GlobalAddress: {
730 GlobalValue *GV = cast<GlobalAddressSDNode>(N)->getGlobal();
731 SDOperand Tmp;
732 SDOperand GA = CurDAG->getTargetGlobalAddress(GV, MVT::i32);
Chris Lattner9944b762005-08-21 22:31:09 +0000733 if (PICEnabled)
734 Tmp = CurDAG->getTargetNode(PPC::ADDIS, MVT::i32, getGlobalBaseReg(), GA);
735 else
Chris Lattner4416f1a2005-08-19 22:38:53 +0000736 Tmp = CurDAG->getTargetNode(PPC::LIS, MVT::i32, GA);
Chris Lattner9944b762005-08-21 22:31:09 +0000737
Chris Lattner4416f1a2005-08-19 22:38:53 +0000738 if (GV->hasWeakLinkage() || GV->isExternal())
Chris Lattner2bb06cd2005-08-26 16:36:26 +0000739 CurDAG->SelectNodeTo(N, PPC::LWZ, MVT::i32, GA, Tmp);
Chris Lattner4416f1a2005-08-19 22:38:53 +0000740 else
Chris Lattner2bb06cd2005-08-26 16:36:26 +0000741 CurDAG->SelectNodeTo(N, PPC::LA, MVT::i32, Tmp, GA);
Chris Lattner4416f1a2005-08-19 22:38:53 +0000742 break;
743 }
Chris Lattner9c2dece2005-08-29 23:30:11 +0000744 case ISD::DYNAMIC_STACKALLOC: {
745 // FIXME: We are currently ignoring the requested alignment for handling
746 // greater than the stack alignment. This will need to be revisited at some
747 // point. Align = N.getOperand(2);
748 if (!isa<ConstantSDNode>(N->getOperand(2)) ||
749 cast<ConstantSDNode>(N->getOperand(2))->getValue() != 0) {
750 std::cerr << "Cannot allocate stack object with greater alignment than"
751 << " the stack alignment yet!";
752 abort();
753 }
754 SDOperand Chain = Select(N->getOperand(0));
755 SDOperand Amt = Select(N->getOperand(1));
756
757 SDOperand R1Reg = CurDAG->getRegister(PPC::R1, MVT::i32);
758
759 // Subtract the amount (guaranteed to be a multiple of the stack alignment)
760 // from the stack pointer, giving us the result pointer.
761 SDOperand Result = CurDAG->getTargetNode(PPC::SUBF, MVT::i32, Amt, R1Reg);
762
763 // Copy this result back into R1.
764 Chain = CurDAG->getNode(ISD::CopyToReg, MVT::Other, Chain, R1Reg, Result);
765
766 // Copy this result back out of R1 to make sure we're not using the stack
767 // space without decrementing the stack pointer.
768 Result = CurDAG->getCopyFromReg(Chain, PPC::R1, MVT::i32);
769
770 // Finally, replace the DYNAMIC_STACKALLOC with the copyfromreg.
771 CurDAG->ReplaceAllUsesWith(N, Result.Val);
772 N = Result.Val;
773 break;
774 }
Nate Begeman305a1c72005-08-18 03:04:18 +0000775 case ISD::SIGN_EXTEND_INREG:
776 switch(cast<VTSDNode>(N->getOperand(1))->getVT()) {
777 default: assert(0 && "Illegal type in SIGN_EXTEND_INREG"); break;
778 case MVT::i16:
Chris Lattner2bb06cd2005-08-26 16:36:26 +0000779 CurDAG->SelectNodeTo(N, PPC::EXTSH, MVT::i32, Select(N->getOperand(0)));
Nate Begeman305a1c72005-08-18 03:04:18 +0000780 break;
781 case MVT::i8:
Chris Lattner2bb06cd2005-08-26 16:36:26 +0000782 CurDAG->SelectNodeTo(N, PPC::EXTSB, MVT::i32, Select(N->getOperand(0)));
Nate Begeman305a1c72005-08-18 03:04:18 +0000783 break;
Nate Begeman305a1c72005-08-18 03:04:18 +0000784 }
785 break;
786 case ISD::CTLZ:
787 assert(N->getValueType(0) == MVT::i32);
Chris Lattner2bb06cd2005-08-26 16:36:26 +0000788 CurDAG->SelectNodeTo(N, PPC::CNTLZW, MVT::i32, Select(N->getOperand(0)));
Nate Begeman305a1c72005-08-18 03:04:18 +0000789 break;
Chris Lattner0bbea952005-08-26 20:25:03 +0000790 case PPCISD::FSEL:
791 CurDAG->SelectNodeTo(N, PPC::FSEL, N->getValueType(0),
792 Select(N->getOperand(0)),
793 Select(N->getOperand(1)),
794 Select(N->getOperand(2)));
795 break;
Chris Lattnera5a91b12005-08-17 19:33:03 +0000796 case ISD::ADD: {
797 MVT::ValueType Ty = N->getValueType(0);
798 if (Ty == MVT::i32) {
799 if (SDNode *I = SelectIntImmediateExpr(N->getOperand(0), N->getOperand(1),
800 PPC::ADDIS, PPC::ADDI, true)) {
Chris Lattner52987f42005-08-26 18:37:23 +0000801 CurDAG->ReplaceAllUsesWith(Op, SDOperand(I, 0));
Chris Lattnera5a91b12005-08-17 19:33:03 +0000802 N = I;
803 } else {
Chris Lattner2bb06cd2005-08-26 16:36:26 +0000804 CurDAG->SelectNodeTo(N, PPC::ADD, MVT::i32, Select(N->getOperand(0)),
Chris Lattnera5a91b12005-08-17 19:33:03 +0000805 Select(N->getOperand(1)));
806 }
807 break;
808 }
809
810 if (!NoExcessFPPrecision) { // Match FMA ops
811 if (N->getOperand(0).getOpcode() == ISD::MUL &&
812 N->getOperand(0).Val->hasOneUse()) {
813 ++FusedFP; // Statistic
Chris Lattner2bb06cd2005-08-26 16:36:26 +0000814 CurDAG->SelectNodeTo(N, Ty == MVT::f64 ? PPC::FMADD : PPC::FMADDS, Ty,
Chris Lattnera5a91b12005-08-17 19:33:03 +0000815 Select(N->getOperand(0).getOperand(0)),
816 Select(N->getOperand(0).getOperand(1)),
817 Select(N->getOperand(1)));
818 break;
819 } else if (N->getOperand(1).getOpcode() == ISD::MUL &&
820 N->getOperand(1).hasOneUse()) {
821 ++FusedFP; // Statistic
Chris Lattner2bb06cd2005-08-26 16:36:26 +0000822 CurDAG->SelectNodeTo(N, Ty == MVT::f64 ? PPC::FMADD : PPC::FMADDS, Ty,
Chris Lattnera5a91b12005-08-17 19:33:03 +0000823 Select(N->getOperand(1).getOperand(0)),
824 Select(N->getOperand(1).getOperand(1)),
825 Select(N->getOperand(0)));
826 break;
827 }
828 }
829
Chris Lattner2bb06cd2005-08-26 16:36:26 +0000830 CurDAG->SelectNodeTo(N, Ty == MVT::f64 ? PPC::FADD : PPC::FADDS, Ty,
Chris Lattnera5a91b12005-08-17 19:33:03 +0000831 Select(N->getOperand(0)), Select(N->getOperand(1)));
832 break;
833 }
834 case ISD::SUB: {
835 MVT::ValueType Ty = N->getValueType(0);
836 if (Ty == MVT::i32) {
837 unsigned Imm;
838 if (isIntImmediate(N->getOperand(0), Imm) && isInt16(Imm)) {
Nate Begemanc6b07172005-08-24 05:03:20 +0000839 if (0 == Imm)
Chris Lattner2bb06cd2005-08-26 16:36:26 +0000840 CurDAG->SelectNodeTo(N, PPC::NEG, Ty, Select(N->getOperand(1)));
Nate Begemanc6b07172005-08-24 05:03:20 +0000841 else
Chris Lattner2bb06cd2005-08-26 16:36:26 +0000842 CurDAG->SelectNodeTo(N, PPC::SUBFIC, Ty, Select(N->getOperand(1)),
Nate Begemanc6b07172005-08-24 05:03:20 +0000843 getI32Imm(Lo16(Imm)));
Chris Lattnera5a91b12005-08-17 19:33:03 +0000844 break;
845 }
846 if (SDNode *I = SelectIntImmediateExpr(N->getOperand(0), N->getOperand(1),
847 PPC::ADDIS, PPC::ADDI, true, true)) {
Chris Lattner52987f42005-08-26 18:37:23 +0000848 CurDAG->ReplaceAllUsesWith(Op, SDOperand(I, 0));
Chris Lattnera5a91b12005-08-17 19:33:03 +0000849 N = I;
850 } else {
Chris Lattner2bb06cd2005-08-26 16:36:26 +0000851 CurDAG->SelectNodeTo(N, PPC::SUBF, Ty, Select(N->getOperand(1)),
Chris Lattnera5a91b12005-08-17 19:33:03 +0000852 Select(N->getOperand(0)));
853 }
854 break;
855 }
856
857 if (!NoExcessFPPrecision) { // Match FMA ops
858 if (N->getOperand(0).getOpcode() == ISD::MUL &&
859 N->getOperand(0).Val->hasOneUse()) {
860 ++FusedFP; // Statistic
Chris Lattner2bb06cd2005-08-26 16:36:26 +0000861 CurDAG->SelectNodeTo(N, Ty == MVT::f64 ? PPC::FMSUB : PPC::FMSUBS, Ty,
Chris Lattnera5a91b12005-08-17 19:33:03 +0000862 Select(N->getOperand(0).getOperand(0)),
863 Select(N->getOperand(0).getOperand(1)),
864 Select(N->getOperand(1)));
865 break;
866 } else if (N->getOperand(1).getOpcode() == ISD::MUL &&
867 N->getOperand(1).Val->hasOneUse()) {
868 ++FusedFP; // Statistic
Chris Lattner2bb06cd2005-08-26 16:36:26 +0000869 CurDAG->SelectNodeTo(N, Ty == MVT::f64 ? PPC::FNMSUB : PPC::FNMSUBS, Ty,
Chris Lattnera5a91b12005-08-17 19:33:03 +0000870 Select(N->getOperand(1).getOperand(0)),
871 Select(N->getOperand(1).getOperand(1)),
872 Select(N->getOperand(0)));
873 break;
874 }
875 }
Chris Lattner2bb06cd2005-08-26 16:36:26 +0000876 CurDAG->SelectNodeTo(N, Ty == MVT::f64 ? PPC::FSUB : PPC::FSUBS, Ty,
Chris Lattnera5a91b12005-08-17 19:33:03 +0000877 Select(N->getOperand(0)),
878 Select(N->getOperand(1)));
879 break;
Nate Begeman26653502005-08-17 23:46:35 +0000880 }
Nate Begemanb5a06682005-08-18 00:21:41 +0000881 case ISD::MUL: {
882 unsigned Imm, Opc;
883 if (isIntImmediate(N->getOperand(1), Imm) && isInt16(Imm)) {
Chris Lattner2bb06cd2005-08-26 16:36:26 +0000884 CurDAG->SelectNodeTo(N, PPC::MULLI, MVT::i32,
Nate Begemanb5a06682005-08-18 00:21:41 +0000885 Select(N->getOperand(0)), getI32Imm(Lo16(Imm)));
886 break;
887 }
888 switch (N->getValueType(0)) {
889 default: assert(0 && "Unhandled multiply type!");
890 case MVT::i32: Opc = PPC::MULLW; break;
891 case MVT::f32: Opc = PPC::FMULS; break;
892 case MVT::f64: Opc = PPC::FMUL; break;
893 }
Chris Lattner2bb06cd2005-08-26 16:36:26 +0000894 CurDAG->SelectNodeTo(N, Opc, N->getValueType(0), Select(N->getOperand(0)),
Nate Begemanb5a06682005-08-18 00:21:41 +0000895 Select(N->getOperand(1)));
896 break;
897 }
Chris Lattner8784a232005-08-25 17:50:06 +0000898 case ISD::SDIV: {
899 unsigned Imm;
900 if (isIntImmediate(N->getOperand(1), Imm)) {
901 if ((signed)Imm > 0 && isPowerOf2_32(Imm)) {
902 SDOperand Op =
903 CurDAG->getTargetNode(PPC::SRAWI, MVT::i32, MVT::Flag,
904 Select(N->getOperand(0)),
905 getI32Imm(Log2_32(Imm)));
Chris Lattner2bb06cd2005-08-26 16:36:26 +0000906 CurDAG->SelectNodeTo(N, PPC::ADDZE, MVT::i32,
Chris Lattner8784a232005-08-25 17:50:06 +0000907 Op.getValue(0), Op.getValue(1));
908 break;
909 } else if ((signed)Imm < 0 && isPowerOf2_32(-Imm)) {
910 SDOperand Op =
Chris Lattner2501d5e2005-08-30 17:13:58 +0000911 CurDAG->getTargetNode(PPC::SRAWI, MVT::i32, MVT::Flag,
Chris Lattner8784a232005-08-25 17:50:06 +0000912 Select(N->getOperand(0)),
913 getI32Imm(Log2_32(-Imm)));
914 SDOperand PT =
Chris Lattner2501d5e2005-08-30 17:13:58 +0000915 CurDAG->getTargetNode(PPC::ADDZE, MVT::i32, Op.getValue(0),
916 Op.getValue(1));
Chris Lattner2bb06cd2005-08-26 16:36:26 +0000917 CurDAG->SelectNodeTo(N, PPC::NEG, MVT::i32, PT);
Chris Lattner8784a232005-08-25 17:50:06 +0000918 break;
Chris Lattner047b9522005-08-25 22:04:30 +0000919 } else if (Imm) {
920 SDOperand Result = Select(BuildSDIVSequence(N));
921 assert(Result.ResNo == 0);
Chris Lattner52987f42005-08-26 18:37:23 +0000922 CurDAG->ReplaceAllUsesWith(Op, Result);
Chris Lattner047b9522005-08-25 22:04:30 +0000923 N = Result.Val;
924 break;
Chris Lattner8784a232005-08-25 17:50:06 +0000925 }
926 }
Chris Lattner047b9522005-08-25 22:04:30 +0000927
928 unsigned Opc;
929 switch (N->getValueType(0)) {
Chris Lattner95e06822005-08-26 16:38:51 +0000930 default: assert(0 && "Unknown type to ISD::SDIV");
Chris Lattner047b9522005-08-25 22:04:30 +0000931 case MVT::i32: Opc = PPC::DIVW; break;
932 case MVT::f32: Opc = PPC::FDIVS; break;
933 case MVT::f64: Opc = PPC::FDIV; break;
934 }
Chris Lattner2bb06cd2005-08-26 16:36:26 +0000935 CurDAG->SelectNodeTo(N, Opc, N->getValueType(0), Select(N->getOperand(0)),
Chris Lattner047b9522005-08-25 22:04:30 +0000936 Select(N->getOperand(1)));
937 break;
938 }
939 case ISD::UDIV: {
940 // If this is a divide by constant, we can emit code using some magic
941 // constants to implement it as a multiply instead.
942 unsigned Imm;
Chris Lattnera9317ed2005-08-25 23:21:06 +0000943 if (isIntImmediate(N->getOperand(1), Imm) && Imm) {
Chris Lattner047b9522005-08-25 22:04:30 +0000944 SDOperand Result = Select(BuildUDIVSequence(N));
945 assert(Result.ResNo == 0);
Chris Lattner52987f42005-08-26 18:37:23 +0000946 CurDAG->ReplaceAllUsesWith(Op, Result);
Chris Lattner047b9522005-08-25 22:04:30 +0000947 N = Result.Val;
948 break;
949 }
950
Chris Lattner2bb06cd2005-08-26 16:36:26 +0000951 CurDAG->SelectNodeTo(N, PPC::DIVWU, MVT::i32, Select(N->getOperand(0)),
Chris Lattner047b9522005-08-25 22:04:30 +0000952 Select(N->getOperand(1)));
953 break;
954 }
Nate Begeman305a1c72005-08-18 03:04:18 +0000955 case ISD::MULHS:
Nate Begemanb5a06682005-08-18 00:21:41 +0000956 assert(N->getValueType(0) == MVT::i32);
Chris Lattner2bb06cd2005-08-26 16:36:26 +0000957 CurDAG->SelectNodeTo(N, PPC::MULHW, MVT::i32, Select(N->getOperand(0)),
Nate Begeman305a1c72005-08-18 03:04:18 +0000958 Select(N->getOperand(1)));
Nate Begemanb5a06682005-08-18 00:21:41 +0000959 break;
Nate Begeman305a1c72005-08-18 03:04:18 +0000960 case ISD::MULHU:
Nate Begemanb5a06682005-08-18 00:21:41 +0000961 assert(N->getValueType(0) == MVT::i32);
Chris Lattner2bb06cd2005-08-26 16:36:26 +0000962 CurDAG->SelectNodeTo(N, PPC::MULHWU, MVT::i32, Select(N->getOperand(0)),
Nate Begeman305a1c72005-08-18 03:04:18 +0000963 Select(N->getOperand(1)));
Nate Begemanb5a06682005-08-18 00:21:41 +0000964 break;
Nate Begemancffc32b2005-08-18 07:30:46 +0000965 case ISD::AND: {
Nate Begemana6940472005-08-18 18:01:39 +0000966 unsigned Imm;
Nate Begemancffc32b2005-08-18 07:30:46 +0000967 // If this is an and of a value rotated between 0 and 31 bits and then and'd
968 // with a mask, emit rlwinm
969 if (isIntImmediate(N->getOperand(1), Imm) && (isShiftedMask_32(Imm) ||
970 isShiftedMask_32(~Imm))) {
971 SDOperand Val;
Nate Begemana6940472005-08-18 18:01:39 +0000972 unsigned SH, MB, ME;
Nate Begemancffc32b2005-08-18 07:30:46 +0000973 if (isRotateAndMask(N->getOperand(0).Val, Imm, false, SH, MB, ME)) {
974 Val = Select(N->getOperand(0).getOperand(0));
975 } else {
976 Val = Select(N->getOperand(0));
977 isRunOfOnes(Imm, MB, ME);
978 SH = 0;
979 }
Chris Lattner2bb06cd2005-08-26 16:36:26 +0000980 CurDAG->SelectNodeTo(N, PPC::RLWINM, MVT::i32, Val, getI32Imm(SH),
Nate Begemancffc32b2005-08-18 07:30:46 +0000981 getI32Imm(MB), getI32Imm(ME));
982 break;
983 }
Nate Begemancffc32b2005-08-18 07:30:46 +0000984 // Finally, check for the case where we are being asked to select
985 // and (not(a), b) or and (a, not(b)) which can be selected as andc.
986 if (isOprNot(N->getOperand(0).Val))
Chris Lattner2bb06cd2005-08-26 16:36:26 +0000987 CurDAG->SelectNodeTo(N, PPC::ANDC, MVT::i32, Select(N->getOperand(1)),
Nate Begemancffc32b2005-08-18 07:30:46 +0000988 Select(N->getOperand(0).getOperand(0)));
989 else if (isOprNot(N->getOperand(1).Val))
Chris Lattner2bb06cd2005-08-26 16:36:26 +0000990 CurDAG->SelectNodeTo(N, PPC::ANDC, MVT::i32, Select(N->getOperand(0)),
Nate Begemancffc32b2005-08-18 07:30:46 +0000991 Select(N->getOperand(1).getOperand(0)));
992 else
Chris Lattner2bb06cd2005-08-26 16:36:26 +0000993 CurDAG->SelectNodeTo(N, PPC::AND, MVT::i32, Select(N->getOperand(0)),
Nate Begemancffc32b2005-08-18 07:30:46 +0000994 Select(N->getOperand(1)));
995 break;
996 }
Nate Begeman02b88a42005-08-19 00:38:14 +0000997 case ISD::OR:
998 if (SDNode *I = SelectBitfieldInsert(N)) {
Chris Lattner52987f42005-08-26 18:37:23 +0000999 CurDAG->ReplaceAllUsesWith(Op, SDOperand(I, 0));
Nate Begeman02b88a42005-08-19 00:38:14 +00001000 N = I;
1001 break;
1002 }
1003 if (SDNode *I = SelectIntImmediateExpr(N->getOperand(0),
1004 N->getOperand(1),
1005 PPC::ORIS, PPC::ORI)) {
Chris Lattner52987f42005-08-26 18:37:23 +00001006 CurDAG->ReplaceAllUsesWith(Op, SDOperand(I, 0));
Nate Begeman02b88a42005-08-19 00:38:14 +00001007 N = I;
1008 break;
1009 }
1010 // Finally, check for the case where we are being asked to select
1011 // 'or (not(a), b)' or 'or (a, not(b))' which can be selected as orc.
1012 if (isOprNot(N->getOperand(0).Val))
Chris Lattner2bb06cd2005-08-26 16:36:26 +00001013 CurDAG->SelectNodeTo(N, PPC::ORC, MVT::i32, Select(N->getOperand(1)),
Nate Begeman02b88a42005-08-19 00:38:14 +00001014 Select(N->getOperand(0).getOperand(0)));
1015 else if (isOprNot(N->getOperand(1).Val))
Chris Lattner2bb06cd2005-08-26 16:36:26 +00001016 CurDAG->SelectNodeTo(N, PPC::ORC, MVT::i32, Select(N->getOperand(0)),
Nate Begeman02b88a42005-08-19 00:38:14 +00001017 Select(N->getOperand(1).getOperand(0)));
1018 else
Chris Lattner2bb06cd2005-08-26 16:36:26 +00001019 CurDAG->SelectNodeTo(N, PPC::OR, MVT::i32, Select(N->getOperand(0)),
Nate Begeman02b88a42005-08-19 00:38:14 +00001020 Select(N->getOperand(1)));
1021 break;
Nate Begeman0f3257a2005-08-18 05:00:13 +00001022 case ISD::XOR:
1023 // Check whether or not this node is a logical 'not'. This is represented
1024 // by llvm as a xor with the constant value -1 (all bits set). If this is a
1025 // 'not', then fold 'or' into 'nor', and so forth for the supported ops.
1026 if (isOprNot(N)) {
1027 unsigned Opc;
Nate Begeman131a8802005-08-18 05:44:50 +00001028 SDOperand Val = Select(N->getOperand(0));
Chris Lattner528f58e2005-08-28 23:39:22 +00001029 switch (Val.isTargetOpcode() ? Val.getTargetOpcode() : 0) {
Nate Begeman0f3257a2005-08-18 05:00:13 +00001030 default: Opc = 0; break;
Nate Begeman131a8802005-08-18 05:44:50 +00001031 case PPC::OR: Opc = PPC::NOR; break;
1032 case PPC::AND: Opc = PPC::NAND; break;
1033 case PPC::XOR: Opc = PPC::EQV; break;
Nate Begeman0f3257a2005-08-18 05:00:13 +00001034 }
1035 if (Opc)
Chris Lattner2bb06cd2005-08-26 16:36:26 +00001036 CurDAG->SelectNodeTo(N, Opc, MVT::i32, Val.getOperand(0),
Nate Begeman131a8802005-08-18 05:44:50 +00001037 Val.getOperand(1));
Nate Begeman0f3257a2005-08-18 05:00:13 +00001038 else
Chris Lattner2bb06cd2005-08-26 16:36:26 +00001039 CurDAG->SelectNodeTo(N, PPC::NOR, MVT::i32, Val, Val);
Nate Begeman0f3257a2005-08-18 05:00:13 +00001040 break;
1041 }
1042 // If this is a xor with an immediate other than -1, then codegen it as high
1043 // and low 16 bit immediate xors.
1044 if (SDNode *I = SelectIntImmediateExpr(N->getOperand(0),
1045 N->getOperand(1),
1046 PPC::XORIS, PPC::XORI)) {
Chris Lattner52987f42005-08-26 18:37:23 +00001047 CurDAG->ReplaceAllUsesWith(Op, SDOperand(I, 0));
Nate Begeman0f3257a2005-08-18 05:00:13 +00001048 N = I;
1049 break;
1050 }
1051 // Finally, check for the case where we are being asked to select
1052 // xor (not(a), b) which is equivalent to not(xor a, b), which is eqv
1053 if (isOprNot(N->getOperand(0).Val))
Chris Lattner2bb06cd2005-08-26 16:36:26 +00001054 CurDAG->SelectNodeTo(N, PPC::EQV, MVT::i32,
Nate Begeman0f3257a2005-08-18 05:00:13 +00001055 Select(N->getOperand(0).getOperand(0)),
1056 Select(N->getOperand(1)));
1057 else
Chris Lattner2bb06cd2005-08-26 16:36:26 +00001058 CurDAG->SelectNodeTo(N, PPC::XOR, MVT::i32, Select(N->getOperand(0)),
Nate Begeman0f3257a2005-08-18 05:00:13 +00001059 Select(N->getOperand(1)));
1060 break;
Nate Begemanc15ed442005-08-18 23:38:00 +00001061 case ISD::SHL: {
1062 unsigned Imm, SH, MB, ME;
1063 if (isOpcWithIntImmediate(N->getOperand(0).Val, ISD::AND, Imm) &&
1064 isRotateAndMask(N, Imm, true, SH, MB, ME))
Chris Lattner2bb06cd2005-08-26 16:36:26 +00001065 CurDAG->SelectNodeTo(N, PPC::RLWINM, MVT::i32,
Nate Begemanc15ed442005-08-18 23:38:00 +00001066 Select(N->getOperand(0).getOperand(0)),
1067 getI32Imm(SH), getI32Imm(MB), getI32Imm(ME));
1068 else if (isIntImmediate(N->getOperand(1), Imm))
Chris Lattner2bb06cd2005-08-26 16:36:26 +00001069 CurDAG->SelectNodeTo(N, PPC::RLWINM, MVT::i32, Select(N->getOperand(0)),
Nate Begemanc15ed442005-08-18 23:38:00 +00001070 getI32Imm(Imm), getI32Imm(0), getI32Imm(31-Imm));
1071 else
Chris Lattner2bb06cd2005-08-26 16:36:26 +00001072 CurDAG->SelectNodeTo(N, PPC::SLW, MVT::i32, Select(N->getOperand(0)),
Nate Begemanc15ed442005-08-18 23:38:00 +00001073 Select(N->getOperand(1)));
1074 break;
1075 }
1076 case ISD::SRL: {
1077 unsigned Imm, SH, MB, ME;
1078 if (isOpcWithIntImmediate(N->getOperand(0).Val, ISD::AND, Imm) &&
1079 isRotateAndMask(N, Imm, true, SH, MB, ME))
Chris Lattner2bb06cd2005-08-26 16:36:26 +00001080 CurDAG->SelectNodeTo(N, PPC::RLWINM, MVT::i32,
Nate Begemanc15ed442005-08-18 23:38:00 +00001081 Select(N->getOperand(0).getOperand(0)),
1082 getI32Imm(SH), getI32Imm(MB), getI32Imm(ME));
1083 else if (isIntImmediate(N->getOperand(1), Imm))
Chris Lattner2bb06cd2005-08-26 16:36:26 +00001084 CurDAG->SelectNodeTo(N, PPC::RLWINM, MVT::i32, Select(N->getOperand(0)),
Nate Begemanc15ed442005-08-18 23:38:00 +00001085 getI32Imm(32-Imm), getI32Imm(Imm), getI32Imm(31));
1086 else
Chris Lattner2bb06cd2005-08-26 16:36:26 +00001087 CurDAG->SelectNodeTo(N, PPC::SRW, MVT::i32, Select(N->getOperand(0)),
Nate Begemanc15ed442005-08-18 23:38:00 +00001088 Select(N->getOperand(1)));
1089 break;
1090 }
1091 case ISD::SRA: {
1092 unsigned Imm, SH, MB, ME;
1093 if (isOpcWithIntImmediate(N->getOperand(0).Val, ISD::AND, Imm) &&
1094 isRotateAndMask(N, Imm, true, SH, MB, ME))
Chris Lattner2bb06cd2005-08-26 16:36:26 +00001095 CurDAG->SelectNodeTo(N, PPC::RLWINM, MVT::i32,
Nate Begemanc15ed442005-08-18 23:38:00 +00001096 Select(N->getOperand(0).getOperand(0)),
1097 getI32Imm(SH), getI32Imm(MB), getI32Imm(ME));
1098 else if (isIntImmediate(N->getOperand(1), Imm))
Chris Lattner2bb06cd2005-08-26 16:36:26 +00001099 CurDAG->SelectNodeTo(N, PPC::SRAWI, MVT::i32, Select(N->getOperand(0)),
Nate Begemanc15ed442005-08-18 23:38:00 +00001100 getI32Imm(Imm));
1101 else
Chris Lattner2bb06cd2005-08-26 16:36:26 +00001102 CurDAG->SelectNodeTo(N, PPC::SRAW, MVT::i32, Select(N->getOperand(0)),
Nate Begemanc15ed442005-08-18 23:38:00 +00001103 Select(N->getOperand(1)));
1104 break;
1105 }
Nate Begeman305a1c72005-08-18 03:04:18 +00001106 case ISD::FABS:
Chris Lattner2bb06cd2005-08-26 16:36:26 +00001107 CurDAG->SelectNodeTo(N, PPC::FABS, N->getValueType(0),
Nate Begeman6a7d6112005-08-18 00:53:47 +00001108 Select(N->getOperand(0)));
1109 break;
Chris Lattner8f838722005-08-30 00:30:43 +00001110 case ISD::FP_EXTEND:
Nate Begeman305a1c72005-08-18 03:04:18 +00001111 assert(MVT::f64 == N->getValueType(0) &&
1112 MVT::f32 == N->getOperand(0).getValueType() && "Illegal FP_EXTEND");
Chris Lattner8f838722005-08-30 00:30:43 +00001113 // We need to emit an FMR to make sure that the result has the right value
1114 // type.
1115 CurDAG->SelectNodeTo(N, PPC::FMR, MVT::f64, Select(N->getOperand(0)));
1116 break;
Nate Begeman305a1c72005-08-18 03:04:18 +00001117 case ISD::FP_ROUND:
1118 assert(MVT::f32 == N->getValueType(0) &&
1119 MVT::f64 == N->getOperand(0).getValueType() && "Illegal FP_ROUND");
Chris Lattner2bb06cd2005-08-26 16:36:26 +00001120 CurDAG->SelectNodeTo(N, PPC::FRSP, MVT::f32, Select(N->getOperand(0)));
Nate Begeman305a1c72005-08-18 03:04:18 +00001121 break;
Chris Lattnerc8a89a12005-08-28 23:59:09 +00001122 case ISD::FP_TO_SINT: {
1123 SDOperand In = Select(N->getOperand(0));
1124 In = CurDAG->getTargetNode(PPC::FCTIWZ, MVT::f64, In);
1125
1126 int FrameIdx = BB->getParent()->getFrameInfo()->CreateStackObject(8, 8);
1127 SDOperand FI = CurDAG->getTargetFrameIndex(FrameIdx, MVT::f64);
Chris Lattner9c2dece2005-08-29 23:30:11 +00001128 SDOperand ST = CurDAG->getTargetNode(PPC::STFD, MVT::Other, In,
1129 getI32Imm(0), FI);
1130 CurDAG->SelectNodeTo(N, PPC::LWZ, MVT::i32, MVT::Other,
1131 getI32Imm(4), FI, ST);
Chris Lattnerc8a89a12005-08-28 23:59:09 +00001132 break;
1133 }
Nate Begeman26653502005-08-17 23:46:35 +00001134 case ISD::FNEG: {
1135 SDOperand Val = Select(N->getOperand(0));
1136 MVT::ValueType Ty = N->getValueType(0);
1137 if (Val.Val->hasOneUse()) {
1138 unsigned Opc;
Chris Lattner528f58e2005-08-28 23:39:22 +00001139 switch (Val.isTargetOpcode() ? Val.getTargetOpcode() : 0) {
Nate Begeman26653502005-08-17 23:46:35 +00001140 default: Opc = 0; break;
1141 case PPC::FABS: Opc = PPC::FNABS; break;
1142 case PPC::FMADD: Opc = PPC::FNMADD; break;
1143 case PPC::FMADDS: Opc = PPC::FNMADDS; break;
1144 case PPC::FMSUB: Opc = PPC::FNMSUB; break;
1145 case PPC::FMSUBS: Opc = PPC::FNMSUBS; break;
1146 }
1147 // If we inverted the opcode, then emit the new instruction with the
1148 // inverted opcode and the original instruction's operands. Otherwise,
1149 // fall through and generate a fneg instruction.
1150 if (Opc) {
1151 if (PPC::FNABS == Opc)
Chris Lattner2bb06cd2005-08-26 16:36:26 +00001152 CurDAG->SelectNodeTo(N, Opc, Ty, Val.getOperand(0));
Nate Begeman26653502005-08-17 23:46:35 +00001153 else
Chris Lattner2bb06cd2005-08-26 16:36:26 +00001154 CurDAG->SelectNodeTo(N, Opc, Ty, Val.getOperand(0),
Nate Begeman26653502005-08-17 23:46:35 +00001155 Val.getOperand(1), Val.getOperand(2));
1156 break;
1157 }
1158 }
Chris Lattner2bb06cd2005-08-26 16:36:26 +00001159 CurDAG->SelectNodeTo(N, PPC::FNEG, Ty, Val);
Nate Begeman26653502005-08-17 23:46:35 +00001160 break;
1161 }
Nate Begeman6a7d6112005-08-18 00:53:47 +00001162 case ISD::FSQRT: {
1163 MVT::ValueType Ty = N->getValueType(0);
Chris Lattner2bb06cd2005-08-26 16:36:26 +00001164 CurDAG->SelectNodeTo(N, Ty == MVT::f64 ? PPC::FSQRT : PPC::FSQRTS, Ty,
Nate Begeman6a7d6112005-08-18 00:53:47 +00001165 Select(N->getOperand(0)));
1166 break;
1167 }
Chris Lattnera9317ed2005-08-25 23:21:06 +00001168
1169 case ISD::ADD_PARTS: {
1170 SDOperand LHSL = Select(N->getOperand(0));
1171 SDOperand LHSH = Select(N->getOperand(1));
1172
1173 unsigned Imm;
Chris Lattner95e06822005-08-26 16:38:51 +00001174 bool ME = false, ZE = false;
Chris Lattnera9317ed2005-08-25 23:21:06 +00001175 if (isIntImmediate(N->getOperand(3), Imm)) {
1176 ME = (signed)Imm == -1;
1177 ZE = Imm == 0;
1178 }
1179
1180 std::vector<SDOperand> Result;
1181 SDOperand CarryFromLo;
1182 if (isIntImmediate(N->getOperand(2), Imm) &&
1183 ((signed)Imm >= -32768 || (signed)Imm < 32768)) {
1184 // Codegen the low 32 bits of the add. Interestingly, there is no
1185 // shifted form of add immediate carrying.
1186 CarryFromLo = CurDAG->getTargetNode(PPC::ADDIC, MVT::i32, MVT::Flag,
1187 LHSL, getI32Imm(Imm));
1188 } else {
1189 CarryFromLo = CurDAG->getTargetNode(PPC::ADDC, MVT::i32, MVT::Flag,
1190 LHSL, Select(N->getOperand(2)));
1191 }
Chris Lattnera9317ed2005-08-25 23:21:06 +00001192 CarryFromLo = CarryFromLo.getValue(1);
1193
1194 // Codegen the high 32 bits, adding zero, minus one, or the full value
1195 // along with the carry flag produced by addc/addic.
1196 SDOperand ResultHi;
1197 if (ZE)
1198 ResultHi = CurDAG->getTargetNode(PPC::ADDZE, MVT::i32, LHSH, CarryFromLo);
1199 else if (ME)
1200 ResultHi = CurDAG->getTargetNode(PPC::ADDME, MVT::i32, LHSH, CarryFromLo);
1201 else
1202 ResultHi = CurDAG->getTargetNode(PPC::ADDE, MVT::i32, LHSH,
1203 Select(N->getOperand(3)), CarryFromLo);
Chris Lattnerb20c3182005-08-25 23:36:49 +00001204 Result.push_back(CarryFromLo.getValue(0));
Chris Lattner14b86c72005-08-30 17:40:13 +00001205 Result.push_back(ResultHi);
Chris Lattnera9317ed2005-08-25 23:21:06 +00001206 CurDAG->ReplaceAllUsesWith(N, Result);
1207 return Result[Op.ResNo];
1208 }
1209 case ISD::SUB_PARTS: {
1210 SDOperand LHSL = Select(N->getOperand(0));
1211 SDOperand LHSH = Select(N->getOperand(1));
1212 SDOperand RHSL = Select(N->getOperand(2));
1213 SDOperand RHSH = Select(N->getOperand(3));
1214
1215 std::vector<SDOperand> Result;
1216 Result.push_back(CurDAG->getTargetNode(PPC::SUBFC, MVT::i32, MVT::Flag,
1217 RHSL, LHSL));
1218 Result.push_back(CurDAG->getTargetNode(PPC::SUBFE, MVT::i32, RHSH, LHSH,
1219 Result[0].getValue(1)));
1220 CurDAG->ReplaceAllUsesWith(N, Result);
1221 return Result[Op.ResNo];
1222 }
Nate Begeman6660cd62005-08-26 00:28:00 +00001223 case ISD::SHL_PARTS: {
Chris Lattnerb551ba72005-08-30 17:42:59 +00001224 SDOperand LO = Select(N->getOperand(0));
1225 SDOperand HI = Select(N->getOperand(1));
Nate Begeman6660cd62005-08-26 00:28:00 +00001226 SDOperand SH = Select(N->getOperand(2));
Nate Begemanbb22df32005-08-26 00:34:06 +00001227 SDOperand SH_LO_R = CurDAG->getTargetNode(PPC::SUBFIC, MVT::i32, MVT::Flag,
1228 SH, getI32Imm(32));
Nate Begeman6660cd62005-08-26 00:28:00 +00001229 SDOperand SH_LO_L = CurDAG->getTargetNode(PPC::ADDI, MVT::i32, SH,
1230 getI32Imm((unsigned)-32));
1231 SDOperand HI_SHL = CurDAG->getTargetNode(PPC::SLW, MVT::i32, HI, SH);
1232 SDOperand HI_LOR = CurDAG->getTargetNode(PPC::SRW, MVT::i32, LO, SH_LO_R);
1233 SDOperand HI_LOL = CurDAG->getTargetNode(PPC::SLW, MVT::i32, LO, SH_LO_L);
1234 SDOperand HI_OR = CurDAG->getTargetNode(PPC::OR, MVT::i32, HI_SHL, HI_LOR);
1235
1236 std::vector<SDOperand> Result;
1237 Result.push_back(CurDAG->getTargetNode(PPC::SLW, MVT::i32, LO, SH));
1238 Result.push_back(CurDAG->getTargetNode(PPC::OR, MVT::i32, HI_OR, HI_LOL));
1239 CurDAG->ReplaceAllUsesWith(N, Result);
1240 return Result[Op.ResNo];
1241 }
1242 case ISD::SRL_PARTS: {
Chris Lattnerb551ba72005-08-30 17:42:59 +00001243 SDOperand LO = Select(N->getOperand(0));
1244 SDOperand HI = Select(N->getOperand(1));
Nate Begeman6660cd62005-08-26 00:28:00 +00001245 SDOperand SH = Select(N->getOperand(2));
Nate Begemanbb22df32005-08-26 00:34:06 +00001246 SDOperand SH_HI_L = CurDAG->getTargetNode(PPC::SUBFIC, MVT::i32, MVT::Flag,
1247 SH, getI32Imm(32));
Nate Begeman6660cd62005-08-26 00:28:00 +00001248 SDOperand SH_HI_R = CurDAG->getTargetNode(PPC::ADDI, MVT::i32, SH,
1249 getI32Imm((unsigned)-32));
1250 SDOperand LO_SHR = CurDAG->getTargetNode(PPC::SRW, MVT::i32, LO, SH);
1251 SDOperand LO_HIL = CurDAG->getTargetNode(PPC::SLW, MVT::i32, HI, SH_HI_L);
1252 SDOperand LO_HIR = CurDAG->getTargetNode(PPC::SRW, MVT::i32, HI, SH_HI_R);
1253 SDOperand LO_OR = CurDAG->getTargetNode(PPC::OR, MVT::i32, LO_SHR, LO_HIL);
1254
1255 std::vector<SDOperand> Result;
1256 Result.push_back(CurDAG->getTargetNode(PPC::OR, MVT::i32, LO_OR, LO_HIR));
1257 Result.push_back(CurDAG->getTargetNode(PPC::SRW, MVT::i32, HI, SH));
1258 CurDAG->ReplaceAllUsesWith(N, Result);
1259 return Result[Op.ResNo];
1260 }
Chris Lattnera9317ed2005-08-25 23:21:06 +00001261
Chris Lattner9944b762005-08-21 22:31:09 +00001262 case ISD::LOAD:
1263 case ISD::EXTLOAD:
1264 case ISD::ZEXTLOAD:
1265 case ISD::SEXTLOAD: {
1266 SDOperand Op1, Op2;
1267 bool isIdx = SelectAddr(N->getOperand(1), Op1, Op2);
1268
1269 MVT::ValueType TypeBeingLoaded = (N->getOpcode() == ISD::LOAD) ?
1270 N->getValueType(0) : cast<VTSDNode>(N->getOperand(3))->getVT();
1271 unsigned Opc;
1272 switch (TypeBeingLoaded) {
1273 default: N->dump(); assert(0 && "Cannot load this type!");
1274 case MVT::i1:
1275 case MVT::i8: Opc = isIdx ? PPC::LBZX : PPC::LBZ; break;
1276 case MVT::i16:
1277 if (N->getOpcode() == ISD::SEXTLOAD) { // SEXT load?
1278 Opc = isIdx ? PPC::LHAX : PPC::LHA;
1279 } else {
1280 Opc = isIdx ? PPC::LHZX : PPC::LHZ;
1281 }
1282 break;
1283 case MVT::i32: Opc = isIdx ? PPC::LWZX : PPC::LWZ; break;
1284 case MVT::f32: Opc = isIdx ? PPC::LFSX : PPC::LFS; break;
1285 case MVT::f64: Opc = isIdx ? PPC::LFDX : PPC::LFD; break;
1286 }
1287
Chris Lattner2bb06cd2005-08-26 16:36:26 +00001288 CurDAG->SelectNodeTo(N, Opc, N->getValueType(0), MVT::Other,
Chris Lattner9944b762005-08-21 22:31:09 +00001289 Op1, Op2, Select(N->getOperand(0)));
1290 break;
1291 }
1292
Chris Lattnerf7f22552005-08-22 01:27:59 +00001293 case ISD::TRUNCSTORE:
1294 case ISD::STORE: {
1295 SDOperand AddrOp1, AddrOp2;
1296 bool isIdx = SelectAddr(N->getOperand(2), AddrOp1, AddrOp2);
1297
1298 unsigned Opc;
1299 if (N->getOpcode() == ISD::STORE) {
1300 switch (N->getOperand(1).getValueType()) {
1301 default: assert(0 && "unknown Type in store");
1302 case MVT::i32: Opc = isIdx ? PPC::STWX : PPC::STW; break;
1303 case MVT::f64: Opc = isIdx ? PPC::STFDX : PPC::STFD; break;
1304 case MVT::f32: Opc = isIdx ? PPC::STFSX : PPC::STFS; break;
1305 }
1306 } else { //ISD::TRUNCSTORE
1307 switch(cast<VTSDNode>(N->getOperand(4))->getVT()) {
1308 default: assert(0 && "unknown Type in store");
1309 case MVT::i1:
1310 case MVT::i8: Opc = isIdx ? PPC::STBX : PPC::STB; break;
1311 case MVT::i16: Opc = isIdx ? PPC::STHX : PPC::STH; break;
1312 }
1313 }
Chris Lattnerfb0c9642005-08-24 22:45:17 +00001314
Chris Lattner2bb06cd2005-08-26 16:36:26 +00001315 CurDAG->SelectNodeTo(N, Opc, MVT::Other, Select(N->getOperand(1)),
Chris Lattnerf7f22552005-08-22 01:27:59 +00001316 AddrOp1, AddrOp2, Select(N->getOperand(0)));
1317 break;
1318 }
Chris Lattner64906a02005-08-25 20:08:18 +00001319
1320 case ISD::SETCC: {
1321 unsigned Imm;
1322 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(2))->get();
1323 if (isIntImmediate(N->getOperand(1), Imm)) {
1324 // We can codegen setcc op, imm very efficiently compared to a brcond.
1325 // Check for those cases here.
1326 // setcc op, 0
1327 if (Imm == 0) {
1328 SDOperand Op = Select(N->getOperand(0));
1329 switch (CC) {
1330 default: assert(0 && "Unhandled SetCC condition"); abort();
1331 case ISD::SETEQ:
1332 Op = CurDAG->getTargetNode(PPC::CNTLZW, MVT::i32, Op);
Chris Lattner2bb06cd2005-08-26 16:36:26 +00001333 CurDAG->SelectNodeTo(N, PPC::RLWINM, MVT::i32, Op, getI32Imm(27),
Chris Lattner64906a02005-08-25 20:08:18 +00001334 getI32Imm(5), getI32Imm(31));
1335 break;
1336 case ISD::SETNE: {
1337 SDOperand AD = CurDAG->getTargetNode(PPC::ADDIC, MVT::i32, MVT::Flag,
1338 Op, getI32Imm(~0U));
Chris Lattner2bb06cd2005-08-26 16:36:26 +00001339 CurDAG->SelectNodeTo(N, PPC::SUBFE, MVT::i32, AD, Op, AD.getValue(1));
Chris Lattner64906a02005-08-25 20:08:18 +00001340 break;
1341 }
1342 case ISD::SETLT:
Chris Lattner2bb06cd2005-08-26 16:36:26 +00001343 CurDAG->SelectNodeTo(N, PPC::RLWINM, MVT::i32, Op, getI32Imm(1),
Chris Lattner64906a02005-08-25 20:08:18 +00001344 getI32Imm(31), getI32Imm(31));
1345 break;
1346 case ISD::SETGT: {
1347 SDOperand T = CurDAG->getTargetNode(PPC::NEG, MVT::i32, Op);
1348 T = CurDAG->getTargetNode(PPC::ANDC, MVT::i32, T, Op);;
Chris Lattner2bb06cd2005-08-26 16:36:26 +00001349 CurDAG->SelectNodeTo(N, PPC::RLWINM, MVT::i32, T, getI32Imm(1),
Chris Lattner64906a02005-08-25 20:08:18 +00001350 getI32Imm(31), getI32Imm(31));
1351 break;
1352 }
1353 }
1354 break;
1355 } else if (Imm == ~0U) { // setcc op, -1
1356 SDOperand Op = Select(N->getOperand(0));
1357 switch (CC) {
1358 default: assert(0 && "Unhandled SetCC condition"); abort();
1359 case ISD::SETEQ:
1360 Op = CurDAG->getTargetNode(PPC::ADDIC, MVT::i32, MVT::Flag,
1361 Op, getI32Imm(1));
Chris Lattner2bb06cd2005-08-26 16:36:26 +00001362 CurDAG->SelectNodeTo(N, PPC::ADDZE, MVT::i32,
Chris Lattner64906a02005-08-25 20:08:18 +00001363 CurDAG->getTargetNode(PPC::LI, MVT::i32,
1364 getI32Imm(0)),
1365 Op.getValue(1));
1366 break;
1367 case ISD::SETNE: {
1368 Op = CurDAG->getTargetNode(PPC::NOR, MVT::i32, Op, Op);
Chris Lattner8bbcc202005-08-29 23:49:25 +00001369 SDOperand AD = CurDAG->getTargetNode(PPC::ADDIC, MVT::i32, MVT::Flag,
1370 Op, getI32Imm(~0U));
Chris Lattner2bb06cd2005-08-26 16:36:26 +00001371 CurDAG->SelectNodeTo(N, PPC::SUBFE, MVT::i32, AD, Op, AD.getValue(1));
Chris Lattner64906a02005-08-25 20:08:18 +00001372 break;
1373 }
1374 case ISD::SETLT: {
1375 SDOperand AD = CurDAG->getTargetNode(PPC::ADDI, MVT::i32, Op,
1376 getI32Imm(1));
1377 SDOperand AN = CurDAG->getTargetNode(PPC::AND, MVT::i32, AD, Op);
Chris Lattner2bb06cd2005-08-26 16:36:26 +00001378 CurDAG->SelectNodeTo(N, PPC::RLWINM, MVT::i32, AN, getI32Imm(1),
Chris Lattner64906a02005-08-25 20:08:18 +00001379 getI32Imm(31), getI32Imm(31));
1380 break;
1381 }
1382 case ISD::SETGT:
1383 Op = CurDAG->getTargetNode(PPC::RLWINM, MVT::i32, Op, getI32Imm(1),
1384 getI32Imm(31), getI32Imm(31));
Chris Lattner2bb06cd2005-08-26 16:36:26 +00001385 CurDAG->SelectNodeTo(N, PPC::XORI, MVT::i32, Op, getI32Imm(1));
Chris Lattner64906a02005-08-25 20:08:18 +00001386 break;
1387 }
1388 break;
1389 }
1390 }
1391
1392 bool Inv;
1393 unsigned Idx = getCRIdxForSetCC(CC, Inv);
1394 SDOperand CCReg =
1395 SelectCC(Select(N->getOperand(0)), Select(N->getOperand(1)), CC);
1396 SDOperand IntCR;
Chris Lattner957fcfb2005-08-25 21:39:42 +00001397
1398 // Force the ccreg into CR7.
1399 SDOperand CR7Reg = CurDAG->getRegister(PPC::CR7, MVT::i32);
1400
1401 std::vector<MVT::ValueType> VTs;
1402 VTs.push_back(MVT::Other);
1403 VTs.push_back(MVT::Flag); // NONSTANDARD CopyToReg node: defines a flag
1404 std::vector<SDOperand> Ops;
1405 Ops.push_back(CurDAG->getEntryNode());
1406 Ops.push_back(CR7Reg);
1407 Ops.push_back(CCReg);
1408 CCReg = CurDAG->getNode(ISD::CopyToReg, VTs, Ops).getValue(1);
1409
1410 if (TLI.getTargetMachine().getSubtarget<PPCSubtarget>().isGigaProcessor())
1411 IntCR = CurDAG->getTargetNode(PPC::MFOCRF, MVT::i32, CR7Reg, CCReg);
1412 else
1413 IntCR = CurDAG->getTargetNode(PPC::MFCR, MVT::i32, CCReg);
Chris Lattner64906a02005-08-25 20:08:18 +00001414
1415 if (!Inv) {
Chris Lattner2bb06cd2005-08-26 16:36:26 +00001416 CurDAG->SelectNodeTo(N, PPC::RLWINM, MVT::i32, IntCR,
Chris Lattner64906a02005-08-25 20:08:18 +00001417 getI32Imm(32-(3-Idx)), getI32Imm(31), getI32Imm(31));
1418 } else {
1419 SDOperand Tmp =
1420 CurDAG->getTargetNode(PPC::RLWINM, MVT::i32, IntCR,
1421 getI32Imm(32-(3-Idx)), getI32Imm(31),getI32Imm(31));
Chris Lattner2bb06cd2005-08-26 16:36:26 +00001422 CurDAG->SelectNodeTo(N, PPC::XORI, MVT::i32, Tmp, getI32Imm(1));
Chris Lattner64906a02005-08-25 20:08:18 +00001423 }
1424
1425 break;
1426 }
Chris Lattnera2590c52005-08-24 00:47:15 +00001427
Chris Lattner13794f52005-08-26 18:46:49 +00001428 case ISD::SELECT_CC: {
1429 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(4))->get();
1430
1431 // handle the setcc cases here. select_cc lhs, 0, 1, 0, cc
1432 if (ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N->getOperand(1)))
1433 if (ConstantSDNode *N2C = dyn_cast<ConstantSDNode>(N->getOperand(2)))
1434 if (ConstantSDNode *N3C = dyn_cast<ConstantSDNode>(N->getOperand(3)))
1435 if (N1C->isNullValue() && N3C->isNullValue() &&
1436 N2C->getValue() == 1ULL && CC == ISD::SETNE) {
1437 SDOperand LHS = Select(N->getOperand(0));
1438 SDOperand Tmp =
1439 CurDAG->getTargetNode(PPC::ADDIC, MVT::i32, MVT::Flag,
1440 LHS, getI32Imm(~0U));
1441 CurDAG->SelectNodeTo(N, PPC::SUBFE, MVT::i32, Tmp, LHS,
1442 Tmp.getValue(1));
1443 break;
1444 }
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00001445
1446 SDOperand CCReg = SelectCC(Select(N->getOperand(0)),
1447 Select(N->getOperand(1)), CC);
1448 unsigned BROpc = getBCCForSetCC(CC);
1449
1450 bool isFP = MVT::isFloatingPoint(N->getValueType(0));
1451 unsigned SelectCCOp = isFP ? PPC::SELECT_CC_FP : PPC::SELECT_CC_Int;
1452 CurDAG->SelectNodeTo(N, SelectCCOp, N->getValueType(0), CCReg,
1453 Select(N->getOperand(2)), Select(N->getOperand(3)),
1454 getI32Imm(BROpc));
1455 break;
Chris Lattner13794f52005-08-26 18:46:49 +00001456 }
1457
Chris Lattnera2590c52005-08-24 00:47:15 +00001458 case ISD::CALLSEQ_START:
1459 case ISD::CALLSEQ_END: {
1460 unsigned Amt = cast<ConstantSDNode>(N->getOperand(1))->getValue();
1461 unsigned Opc = N->getOpcode() == ISD::CALLSEQ_START ?
1462 PPC::ADJCALLSTACKDOWN : PPC::ADJCALLSTACKUP;
Chris Lattner2bb06cd2005-08-26 16:36:26 +00001463 CurDAG->SelectNodeTo(N, Opc, MVT::Other,
Chris Lattnerfb0c9642005-08-24 22:45:17 +00001464 getI32Imm(Amt), Select(N->getOperand(0)));
Chris Lattnera2590c52005-08-24 00:47:15 +00001465 break;
1466 }
Chris Lattnerfb0c9642005-08-24 22:45:17 +00001467 case ISD::CALL:
1468 case ISD::TAILCALL: {
1469 SDOperand Chain = Select(N->getOperand(0));
1470
1471 unsigned CallOpcode;
1472 std::vector<SDOperand> CallOperands;
1473
1474 if (GlobalAddressSDNode *GASD =
1475 dyn_cast<GlobalAddressSDNode>(N->getOperand(1))) {
1476 CallOpcode = PPC::CALLpcrel;
1477 CallOperands.push_back(CurDAG->getTargetGlobalAddress(GASD->getGlobal(),
1478 MVT::i32));
1479 } else if (ExternalSymbolSDNode *ESSDN =
1480 dyn_cast<ExternalSymbolSDNode>(N->getOperand(1))) {
1481 CallOpcode = PPC::CALLpcrel;
1482 CallOperands.push_back(N->getOperand(1));
1483 } else {
1484 // Copy the callee address into the CTR register.
1485 SDOperand Callee = Select(N->getOperand(1));
1486 Chain = CurDAG->getTargetNode(PPC::MTCTR, MVT::Other, Callee, Chain);
1487
1488 // Copy the callee address into R12 on darwin.
1489 SDOperand R12 = CurDAG->getRegister(PPC::R12, MVT::i32);
Chris Lattner2a06a5e2005-08-29 00:26:57 +00001490 Chain = CurDAG->getNode(ISD::CopyToReg, MVT::Other, Chain, R12, Callee);
Chris Lattnerfb0c9642005-08-24 22:45:17 +00001491
1492 CallOperands.push_back(getI32Imm(20)); // Information to encode indcall
1493 CallOperands.push_back(getI32Imm(0)); // Information to encode indcall
1494 CallOperands.push_back(R12);
1495 CallOpcode = PPC::CALLindirect;
1496 }
1497
1498 unsigned GPR_idx = 0, FPR_idx = 0;
1499 static const unsigned GPR[] = {
1500 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
1501 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
1502 };
1503 static const unsigned FPR[] = {
1504 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
1505 PPC::F8, PPC::F9, PPC::F10, PPC::F11, PPC::F12, PPC::F13
1506 };
1507
Chris Lattner31ce12f2005-08-30 01:57:02 +00001508 SDOperand InFlag; // Null incoming flag value.
1509
Chris Lattner7107c102005-08-29 22:22:57 +00001510 for (unsigned i = 2, e = N->getNumOperands(); i != e; ++i) {
1511 unsigned DestReg = 0;
Chris Lattnereb80fe82005-08-30 22:59:48 +00001512 MVT::ValueType RegTy = N->getOperand(i).getValueType();
1513 if (RegTy == MVT::i32) {
Chris Lattner7107c102005-08-29 22:22:57 +00001514 assert(GPR_idx < 8 && "Too many int args");
1515 DestReg = GPR[GPR_idx++];
Chris Lattner7107c102005-08-29 22:22:57 +00001516 } else {
1517 assert(MVT::isFloatingPoint(N->getOperand(i).getValueType()) &&
1518 "Unpromoted integer arg?");
1519 assert(FPR_idx < 13 && "Too many fp args");
1520 DestReg = FPR[FPR_idx++];
Chris Lattner7107c102005-08-29 22:22:57 +00001521 }
1522
Chris Lattnerfb0c9642005-08-24 22:45:17 +00001523 if (N->getOperand(i).getOpcode() != ISD::UNDEF) {
Chris Lattner2ea0c662005-08-30 21:28:19 +00001524 SDOperand Val = Select(N->getOperand(i));
Chris Lattner2ea0c662005-08-30 21:28:19 +00001525 Chain = CurDAG->getCopyToReg(Chain, DestReg, Val, InFlag);
Chris Lattner31ce12f2005-08-30 01:57:02 +00001526 InFlag = Chain.getValue(1);
1527 CallOperands.push_back(CurDAG->getRegister(DestReg, RegTy));
Chris Lattnerfb0c9642005-08-24 22:45:17 +00001528 }
Chris Lattner7107c102005-08-29 22:22:57 +00001529 }
Chris Lattnerfb0c9642005-08-24 22:45:17 +00001530
1531 // Finally, once everything is in registers to pass to the call, emit the
1532 // call itself.
Chris Lattner31ce12f2005-08-30 01:57:02 +00001533 if (InFlag.Val)
1534 CallOperands.push_back(InFlag); // Strong dep on register copies.
1535 else
1536 CallOperands.push_back(Chain); // Weak dep on whatever occurs before
1537 Chain = CurDAG->getTargetNode(CallOpcode, MVT::Other, MVT::Flag,
1538 CallOperands);
Chris Lattnerfb0c9642005-08-24 22:45:17 +00001539
1540 std::vector<SDOperand> CallResults;
1541
1542 // If the call has results, copy the values out of the ret val registers.
1543 switch (N->getValueType(0)) {
1544 default: assert(0 && "Unexpected ret value!");
1545 case MVT::Other: break;
1546 case MVT::i32:
1547 if (N->getValueType(1) == MVT::i32) {
Chris Lattner31ce12f2005-08-30 01:57:02 +00001548 Chain = CurDAG->getCopyFromReg(Chain, PPC::R4, MVT::i32,
1549 Chain.getValue(1)).getValue(1);
Chris Lattnerfb0c9642005-08-24 22:45:17 +00001550 CallResults.push_back(Chain.getValue(0));
Chris Lattner31ce12f2005-08-30 01:57:02 +00001551 Chain = CurDAG->getCopyFromReg(Chain, PPC::R3, MVT::i32,
1552 Chain.getValue(1)).getValue(1);
Chris Lattnerfb0c9642005-08-24 22:45:17 +00001553 CallResults.push_back(Chain.getValue(0));
1554 } else {
Chris Lattner31ce12f2005-08-30 01:57:02 +00001555 Chain = CurDAG->getCopyFromReg(Chain, PPC::R3, MVT::i32,
1556 Chain.getValue(1)).getValue(1);
Chris Lattnerfb0c9642005-08-24 22:45:17 +00001557 CallResults.push_back(Chain.getValue(0));
1558 }
1559 break;
1560 case MVT::f32:
1561 case MVT::f64:
Chris Lattnereb80fe82005-08-30 22:59:48 +00001562 Chain = CurDAG->getCopyFromReg(Chain, PPC::F1, N->getValueType(0),
Chris Lattner31ce12f2005-08-30 01:57:02 +00001563 Chain.getValue(1)).getValue(1);
Chris Lattnereb80fe82005-08-30 22:59:48 +00001564 CallResults.push_back(Chain.getValue(0));
Chris Lattnerfb0c9642005-08-24 22:45:17 +00001565 break;
1566 }
1567
1568 CallResults.push_back(Chain);
1569 CurDAG->ReplaceAllUsesWith(N, CallResults);
1570 return CallResults[Op.ResNo];
1571 }
Chris Lattnera5a91b12005-08-17 19:33:03 +00001572 case ISD::RET: {
1573 SDOperand Chain = Select(N->getOperand(0)); // Token chain.
1574
Chris Lattner7a49fdc2005-08-31 01:34:29 +00001575 if (N->getNumOperands() == 2) {
Chris Lattnera5a91b12005-08-17 19:33:03 +00001576 SDOperand Val = Select(N->getOperand(1));
Chris Lattnereb80fe82005-08-30 22:59:48 +00001577 if (N->getOperand(1).getValueType() == MVT::i32) {
Chris Lattnera5a91b12005-08-17 19:33:03 +00001578 Chain = CurDAG->getCopyToReg(Chain, PPC::R3, Val);
Chris Lattnereb80fe82005-08-30 22:59:48 +00001579 } else {
1580 assert(MVT::isFloatingPoint(N->getOperand(1).getValueType()));
1581 Chain = CurDAG->getCopyToReg(Chain, PPC::F1, Val);
Chris Lattnera5a91b12005-08-17 19:33:03 +00001582 }
Chris Lattner7a49fdc2005-08-31 01:34:29 +00001583 } else if (N->getNumOperands() > 1) {
1584 assert(N->getOperand(1).getValueType() == MVT::i32 &&
1585 N->getOperand(2).getValueType() == MVT::i32 &&
1586 N->getNumOperands() == 3 && "Unknown two-register ret value!");
1587 Chain = CurDAG->getCopyToReg(Chain, PPC::R4, Select(N->getOperand(1)));
1588 Chain = CurDAG->getCopyToReg(Chain, PPC::R3, Select(N->getOperand(2)));
Chris Lattnera5a91b12005-08-17 19:33:03 +00001589 }
1590
1591 // Finally, select this to a blr (return) instruction.
Chris Lattner2bb06cd2005-08-26 16:36:26 +00001592 CurDAG->SelectNodeTo(N, PPC::BLR, MVT::Other, Chain);
Chris Lattnera5a91b12005-08-17 19:33:03 +00001593 break;
1594 }
Chris Lattner89532c72005-08-25 00:29:58 +00001595 case ISD::BR:
Chris Lattner2bb06cd2005-08-26 16:36:26 +00001596 CurDAG->SelectNodeTo(N, PPC::B, MVT::Other, N->getOperand(1),
Chris Lattner89532c72005-08-25 00:29:58 +00001597 Select(N->getOperand(0)));
1598 break;
Chris Lattner2fbb4572005-08-21 18:50:37 +00001599 case ISD::BR_CC:
1600 case ISD::BRTWOWAY_CC: {
1601 SDOperand Chain = Select(N->getOperand(0));
1602 MachineBasicBlock *Dest =
1603 cast<BasicBlockSDNode>(N->getOperand(4))->getBasicBlock();
1604 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(1))->get();
1605 SDOperand CondCode = SelectCC(N->getOperand(2), N->getOperand(3), CC);
1606 unsigned Opc = getBCCForSetCC(CC);
1607
1608 // If this is a two way branch, then grab the fallthrough basic block
1609 // argument and build a PowerPC branch pseudo-op, suitable for long branch
1610 // conversion if necessary by the branch selection pass. Otherwise, emit a
1611 // standard conditional branch.
1612 if (N->getOpcode() == ISD::BRTWOWAY_CC) {
1613 MachineBasicBlock *Fallthrough =
1614 cast<BasicBlockSDNode>(N->getOperand(5))->getBasicBlock();
1615 SDOperand CB = CurDAG->getTargetNode(PPC::COND_BRANCH, MVT::Other,
1616 CondCode, getI32Imm(Opc),
1617 N->getOperand(4), N->getOperand(5),
1618 Chain);
Chris Lattner2bb06cd2005-08-26 16:36:26 +00001619 CurDAG->SelectNodeTo(N, PPC::B, MVT::Other, N->getOperand(5), CB);
Chris Lattner2fbb4572005-08-21 18:50:37 +00001620 } else {
1621 // Iterate to the next basic block
1622 ilist<MachineBasicBlock>::iterator It = BB;
1623 ++It;
1624
1625 // If the fallthrough path is off the end of the function, which would be
1626 // undefined behavior, set it to be the same as the current block because
1627 // we have nothing better to set it to, and leaving it alone will cause
1628 // the PowerPC Branch Selection pass to crash.
1629 if (It == BB->getParent()->end()) It = Dest;
Chris Lattner2bb06cd2005-08-26 16:36:26 +00001630 CurDAG->SelectNodeTo(N, PPC::COND_BRANCH, MVT::Other, CondCode,
Chris Lattner2fbb4572005-08-21 18:50:37 +00001631 getI32Imm(Opc), N->getOperand(4),
1632 CurDAG->getBasicBlock(It), Chain);
1633 }
1634 break;
1635 }
Chris Lattnera5a91b12005-08-17 19:33:03 +00001636 }
Chris Lattnerddf3e7d2005-08-22 00:59:14 +00001637 return SDOperand(N, Op.ResNo);
Chris Lattnera5a91b12005-08-17 19:33:03 +00001638}
1639
1640
1641/// createPPC32ISelDag - This pass converts a legalized DAG into a
1642/// PowerPC-specific DAG, ready for instruction scheduling.
1643///
1644FunctionPass *llvm::createPPC32ISelDag(TargetMachine &TM) {
1645 return new PPC32DAGToDAGISel(TM);
1646}
1647