blob: 89c2966f202bd0c686307966dc01610afa7c122f [file] [log] [blame]
Misha Brukman2a8350a2005-02-05 02:24:26 +00001//===- AlphaInstrInfo.cpp - Alpha Instruction Information -------*- C++ -*-===//
Misha Brukman4633f1c2005-04-21 23:13:11 +00002//
Andrew Lenharth304d0f32005-01-22 23:41:55 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Misha Brukman4633f1c2005-04-21 23:13:11 +00007//
Andrew Lenharth304d0f32005-01-22 23:41:55 +00008//===----------------------------------------------------------------------===//
9//
10// This file contains the Alpha implementation of the TargetInstrInfo class.
11//
12//===----------------------------------------------------------------------===//
13
14#include "Alpha.h"
15#include "AlphaInstrInfo.h"
Dan Gohman99114052009-06-03 20:30:14 +000016#include "AlphaMachineFunctionInfo.h"
Andrew Lenharth304d0f32005-01-22 23:41:55 +000017#include "AlphaGenInstrInfo.inc"
Dan Gohman99114052009-06-03 20:30:14 +000018#include "llvm/CodeGen/MachineRegisterInfo.h"
Owen Anderson718cb662007-09-07 04:06:50 +000019#include "llvm/ADT/STLExtras.h"
Dan Gohmand68a0762009-01-05 17:59:02 +000020#include "llvm/ADT/SmallVector.h"
Andrew Lenharth304d0f32005-01-22 23:41:55 +000021#include "llvm/CodeGen/MachineInstrBuilder.h"
Torok Edwin804e0fe2009-07-08 19:04:27 +000022#include "llvm/Support/ErrorHandling.h"
Andrew Lenharth304d0f32005-01-22 23:41:55 +000023using namespace llvm;
24
25AlphaInstrInfo::AlphaInstrInfo()
Chris Lattner64105522008-01-01 01:03:04 +000026 : TargetInstrInfoImpl(AlphaInsts, array_lengthof(AlphaInsts)),
Evan Cheng7ce45782006-11-13 23:36:35 +000027 RI(*this) { }
Andrew Lenharth304d0f32005-01-22 23:41:55 +000028
29
30bool AlphaInstrInfo::isMoveInstr(const MachineInstr& MI,
Evan Cheng04ee5a12009-01-20 19:12:24 +000031 unsigned& sourceReg, unsigned& destReg,
32 unsigned& SrcSR, unsigned& DstSR) const {
Chris Lattnercc8cd0c2008-01-07 02:48:55 +000033 unsigned oc = MI.getOpcode();
Andrew Lenharth6bbf6b02006-10-31 23:46:56 +000034 if (oc == Alpha::BISr ||
Andrew Lenharthddc877c2006-03-09 18:18:51 +000035 oc == Alpha::CPYSS ||
36 oc == Alpha::CPYST ||
37 oc == Alpha::CPYSSt ||
38 oc == Alpha::CPYSTs) {
Andrew Lenharth5cefc5e2005-11-09 19:17:08 +000039 // or r1, r2, r2
40 // cpys(s|t) r1 r2 r2
Evan Cheng1e3417292007-04-25 07:12:14 +000041 assert(MI.getNumOperands() >= 3 &&
Dan Gohmand735b802008-10-03 15:45:36 +000042 MI.getOperand(0).isReg() &&
43 MI.getOperand(1).isReg() &&
44 MI.getOperand(2).isReg() &&
Andrew Lenharth304d0f32005-01-22 23:41:55 +000045 "invalid Alpha BIS instruction!");
46 if (MI.getOperand(1).getReg() == MI.getOperand(2).getReg()) {
47 sourceReg = MI.getOperand(1).getReg();
48 destReg = MI.getOperand(0).getReg();
Evan Cheng04ee5a12009-01-20 19:12:24 +000049 SrcSR = DstSR = 0;
Andrew Lenharth304d0f32005-01-22 23:41:55 +000050 return true;
51 }
52 }
53 return false;
54}
Chris Lattner40839602006-02-02 20:12:32 +000055
56unsigned
Dan Gohmancbad42c2008-11-18 19:49:32 +000057AlphaInstrInfo::isLoadFromStackSlot(const MachineInstr *MI,
58 int &FrameIndex) const {
Chris Lattner40839602006-02-02 20:12:32 +000059 switch (MI->getOpcode()) {
60 case Alpha::LDL:
61 case Alpha::LDQ:
62 case Alpha::LDBU:
63 case Alpha::LDWU:
64 case Alpha::LDS:
65 case Alpha::LDT:
Dan Gohmand735b802008-10-03 15:45:36 +000066 if (MI->getOperand(1).isFI()) {
Chris Lattner8aa797a2007-12-30 23:10:15 +000067 FrameIndex = MI->getOperand(1).getIndex();
Chris Lattner40839602006-02-02 20:12:32 +000068 return MI->getOperand(0).getReg();
69 }
70 break;
71 }
72 return 0;
73}
74
Andrew Lenharth133d3102006-02-03 03:07:37 +000075unsigned
Dan Gohmancbad42c2008-11-18 19:49:32 +000076AlphaInstrInfo::isStoreToStackSlot(const MachineInstr *MI,
77 int &FrameIndex) const {
Andrew Lenharth133d3102006-02-03 03:07:37 +000078 switch (MI->getOpcode()) {
79 case Alpha::STL:
80 case Alpha::STQ:
81 case Alpha::STB:
82 case Alpha::STW:
83 case Alpha::STS:
84 case Alpha::STT:
Dan Gohmand735b802008-10-03 15:45:36 +000085 if (MI->getOperand(1).isFI()) {
Chris Lattner8aa797a2007-12-30 23:10:15 +000086 FrameIndex = MI->getOperand(1).getIndex();
Andrew Lenharth133d3102006-02-03 03:07:37 +000087 return MI->getOperand(0).getReg();
88 }
89 break;
90 }
91 return 0;
92}
93
Andrew Lenharthf81173f2006-10-31 16:49:55 +000094static bool isAlphaIntCondCode(unsigned Opcode) {
95 switch (Opcode) {
96 case Alpha::BEQ:
97 case Alpha::BNE:
98 case Alpha::BGE:
99 case Alpha::BGT:
100 case Alpha::BLE:
101 case Alpha::BLT:
102 case Alpha::BLBC:
103 case Alpha::BLBS:
104 return true;
105 default:
106 return false;
107 }
108}
109
Owen Anderson44eb65c2008-08-14 22:49:33 +0000110unsigned AlphaInstrInfo::InsertBranch(MachineBasicBlock &MBB,
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000111 MachineBasicBlock *TBB,
112 MachineBasicBlock *FBB,
Stuart Hastings3bf91252010-06-17 22:43:56 +0000113 const SmallVectorImpl<MachineOperand> &Cond,
114 DebugLoc DL) const {
Andrew Lenharthf81173f2006-10-31 16:49:55 +0000115 assert(TBB && "InsertBranch must not be told to insert a fallthrough");
116 assert((Cond.size() == 2 || Cond.size() == 0) &&
117 "Alpha branch conditions have two components!");
118
119 // One-way branch.
120 if (FBB == 0) {
121 if (Cond.empty()) // Unconditional branch
Stuart Hastings3bf91252010-06-17 22:43:56 +0000122 BuildMI(&MBB, DL, get(Alpha::BR)).addMBB(TBB);
Andrew Lenharthf81173f2006-10-31 16:49:55 +0000123 else // Conditional branch
124 if (isAlphaIntCondCode(Cond[0].getImm()))
Stuart Hastings3bf91252010-06-17 22:43:56 +0000125 BuildMI(&MBB, DL, get(Alpha::COND_BRANCH_I))
Andrew Lenharthf81173f2006-10-31 16:49:55 +0000126 .addImm(Cond[0].getImm()).addReg(Cond[1].getReg()).addMBB(TBB);
127 else
Stuart Hastings3bf91252010-06-17 22:43:56 +0000128 BuildMI(&MBB, DL, get(Alpha::COND_BRANCH_F))
Andrew Lenharthf81173f2006-10-31 16:49:55 +0000129 .addImm(Cond[0].getImm()).addReg(Cond[1].getReg()).addMBB(TBB);
Evan Chengb5cdaa22007-05-18 00:05:48 +0000130 return 1;
Andrew Lenharthf81173f2006-10-31 16:49:55 +0000131 }
132
133 // Two-way Conditional Branch.
134 if (isAlphaIntCondCode(Cond[0].getImm()))
Stuart Hastings3bf91252010-06-17 22:43:56 +0000135 BuildMI(&MBB, DL, get(Alpha::COND_BRANCH_I))
Andrew Lenharthf81173f2006-10-31 16:49:55 +0000136 .addImm(Cond[0].getImm()).addReg(Cond[1].getReg()).addMBB(TBB);
137 else
Stuart Hastings3bf91252010-06-17 22:43:56 +0000138 BuildMI(&MBB, DL, get(Alpha::COND_BRANCH_F))
Andrew Lenharthf81173f2006-10-31 16:49:55 +0000139 .addImm(Cond[0].getImm()).addReg(Cond[1].getReg()).addMBB(TBB);
Stuart Hastings3bf91252010-06-17 22:43:56 +0000140 BuildMI(&MBB, DL, get(Alpha::BR)).addMBB(FBB);
Evan Chengb5cdaa22007-05-18 00:05:48 +0000141 return 2;
Rafael Espindola3d7d39a2006-10-24 17:07:11 +0000142}
Andrew Lenharthf81173f2006-10-31 16:49:55 +0000143
Jakob Stoklund Olesen99666a32010-07-11 01:08:23 +0000144void AlphaInstrInfo::copyPhysReg(MachineBasicBlock &MBB,
145 MachineBasicBlock::iterator MI, DebugLoc DL,
146 unsigned DestReg, unsigned SrcReg,
147 bool KillSrc) const {
148 if (Alpha::GPRCRegClass.contains(DestReg, SrcReg)) {
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000149 BuildMI(MBB, MI, DL, get(Alpha::BISr), DestReg)
150 .addReg(SrcReg)
Jakob Stoklund Olesen99666a32010-07-11 01:08:23 +0000151 .addReg(SrcReg, getKillRegState(KillSrc));
152 } else if (Alpha::F4RCRegClass.contains(DestReg, SrcReg)) {
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000153 BuildMI(MBB, MI, DL, get(Alpha::CPYSS), DestReg)
154 .addReg(SrcReg)
Jakob Stoklund Olesen99666a32010-07-11 01:08:23 +0000155 .addReg(SrcReg, getKillRegState(KillSrc));
156 } else if (Alpha::F8RCRegClass.contains(DestReg, SrcReg)) {
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000157 BuildMI(MBB, MI, DL, get(Alpha::CPYST), DestReg)
158 .addReg(SrcReg)
Jakob Stoklund Olesen99666a32010-07-11 01:08:23 +0000159 .addReg(SrcReg, getKillRegState(KillSrc));
Owen Andersond10fd972007-12-31 06:32:00 +0000160 } else {
Jakob Stoklund Olesen99666a32010-07-11 01:08:23 +0000161 llvm_unreachable("Attempt to copy register that is not GPR or FPR");
Owen Andersond10fd972007-12-31 06:32:00 +0000162 }
163}
164
Owen Andersonf6372aa2008-01-01 21:11:32 +0000165void
166AlphaInstrInfo::storeRegToStackSlot(MachineBasicBlock &MBB,
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000167 MachineBasicBlock::iterator MI,
168 unsigned SrcReg, bool isKill, int FrameIdx,
Evan Cheng746ad692010-05-06 19:06:44 +0000169 const TargetRegisterClass *RC,
170 const TargetRegisterInfo *TRI) const {
Owen Andersonf6372aa2008-01-01 21:11:32 +0000171 //cerr << "Trying to store " << getPrettyName(SrcReg) << " to "
172 // << FrameIdx << "\n";
173 //BuildMI(MBB, MI, Alpha::WTF, 0).addReg(SrcReg);
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000174
Chris Lattnerc7f3ace2010-04-02 20:16:16 +0000175 DebugLoc DL;
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000176 if (MI != MBB.end()) DL = MI->getDebugLoc();
177
Owen Andersonf6372aa2008-01-01 21:11:32 +0000178 if (RC == Alpha::F4RCRegisterClass)
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000179 BuildMI(MBB, MI, DL, get(Alpha::STS))
Bill Wendling587daed2009-05-13 21:33:08 +0000180 .addReg(SrcReg, getKillRegState(isKill))
Owen Andersonf6372aa2008-01-01 21:11:32 +0000181 .addFrameIndex(FrameIdx).addReg(Alpha::F31);
182 else if (RC == Alpha::F8RCRegisterClass)
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000183 BuildMI(MBB, MI, DL, get(Alpha::STT))
Bill Wendling587daed2009-05-13 21:33:08 +0000184 .addReg(SrcReg, getKillRegState(isKill))
Owen Andersonf6372aa2008-01-01 21:11:32 +0000185 .addFrameIndex(FrameIdx).addReg(Alpha::F31);
186 else if (RC == Alpha::GPRCRegisterClass)
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000187 BuildMI(MBB, MI, DL, get(Alpha::STQ))
Bill Wendling587daed2009-05-13 21:33:08 +0000188 .addReg(SrcReg, getKillRegState(isKill))
Owen Andersonf6372aa2008-01-01 21:11:32 +0000189 .addFrameIndex(FrameIdx).addReg(Alpha::F31);
190 else
Torok Edwinc23197a2009-07-14 16:55:14 +0000191 llvm_unreachable("Unhandled register class");
Owen Andersonf6372aa2008-01-01 21:11:32 +0000192}
193
Owen Andersonf6372aa2008-01-01 21:11:32 +0000194void
195AlphaInstrInfo::loadRegFromStackSlot(MachineBasicBlock &MBB,
196 MachineBasicBlock::iterator MI,
197 unsigned DestReg, int FrameIdx,
Evan Cheng746ad692010-05-06 19:06:44 +0000198 const TargetRegisterClass *RC,
199 const TargetRegisterInfo *TRI) const {
Owen Andersonf6372aa2008-01-01 21:11:32 +0000200 //cerr << "Trying to load " << getPrettyName(DestReg) << " to "
201 // << FrameIdx << "\n";
Chris Lattnerc7f3ace2010-04-02 20:16:16 +0000202 DebugLoc DL;
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000203 if (MI != MBB.end()) DL = MI->getDebugLoc();
204
Owen Andersonf6372aa2008-01-01 21:11:32 +0000205 if (RC == Alpha::F4RCRegisterClass)
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000206 BuildMI(MBB, MI, DL, get(Alpha::LDS), DestReg)
Owen Andersonf6372aa2008-01-01 21:11:32 +0000207 .addFrameIndex(FrameIdx).addReg(Alpha::F31);
208 else if (RC == Alpha::F8RCRegisterClass)
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000209 BuildMI(MBB, MI, DL, get(Alpha::LDT), DestReg)
Owen Andersonf6372aa2008-01-01 21:11:32 +0000210 .addFrameIndex(FrameIdx).addReg(Alpha::F31);
211 else if (RC == Alpha::GPRCRegisterClass)
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000212 BuildMI(MBB, MI, DL, get(Alpha::LDQ), DestReg)
Owen Andersonf6372aa2008-01-01 21:11:32 +0000213 .addFrameIndex(FrameIdx).addReg(Alpha::F31);
214 else
Torok Edwinc23197a2009-07-14 16:55:14 +0000215 llvm_unreachable("Unhandled register class");
Owen Andersonf6372aa2008-01-01 21:11:32 +0000216}
217
Dan Gohmanc54baa22008-12-03 18:43:12 +0000218MachineInstr *AlphaInstrInfo::foldMemoryOperandImpl(MachineFunction &MF,
219 MachineInstr *MI,
Dan Gohman8e8b8a22008-10-16 01:49:15 +0000220 const SmallVectorImpl<unsigned> &Ops,
Dan Gohmanc54baa22008-12-03 18:43:12 +0000221 int FrameIndex) const {
Owen Anderson43dbe052008-01-07 01:35:02 +0000222 if (Ops.size() != 1) return NULL;
223
224 // Make sure this is a reg-reg copy.
225 unsigned Opc = MI->getOpcode();
226
227 MachineInstr *NewMI = NULL;
228 switch(Opc) {
229 default:
230 break;
231 case Alpha::BISr:
232 case Alpha::CPYSS:
233 case Alpha::CPYST:
234 if (MI->getOperand(1).getReg() == MI->getOperand(2).getReg()) {
235 if (Ops[0] == 0) { // move -> store
236 unsigned InReg = MI->getOperand(1).getReg();
Evan Cheng9f1c8312008-07-03 09:09:37 +0000237 bool isKill = MI->getOperand(1).isKill();
Evan Cheng2578ba22009-07-01 01:59:31 +0000238 bool isUndef = MI->getOperand(1).isUndef();
Owen Anderson43dbe052008-01-07 01:35:02 +0000239 Opc = (Opc == Alpha::BISr) ? Alpha::STQ :
240 ((Opc == Alpha::CPYSS) ? Alpha::STS : Alpha::STT);
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000241 NewMI = BuildMI(MF, MI->getDebugLoc(), get(Opc))
Evan Cheng2578ba22009-07-01 01:59:31 +0000242 .addReg(InReg, getKillRegState(isKill) | getUndefRegState(isUndef))
Evan Cheng9f1c8312008-07-03 09:09:37 +0000243 .addFrameIndex(FrameIndex)
Owen Anderson43dbe052008-01-07 01:35:02 +0000244 .addReg(Alpha::F31);
245 } else { // load -> move
246 unsigned OutReg = MI->getOperand(0).getReg();
Evan Cheng9f1c8312008-07-03 09:09:37 +0000247 bool isDead = MI->getOperand(0).isDead();
Evan Cheng2578ba22009-07-01 01:59:31 +0000248 bool isUndef = MI->getOperand(0).isUndef();
Owen Anderson43dbe052008-01-07 01:35:02 +0000249 Opc = (Opc == Alpha::BISr) ? Alpha::LDQ :
250 ((Opc == Alpha::CPYSS) ? Alpha::LDS : Alpha::LDT);
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000251 NewMI = BuildMI(MF, MI->getDebugLoc(), get(Opc))
Evan Cheng2578ba22009-07-01 01:59:31 +0000252 .addReg(OutReg, RegState::Define | getDeadRegState(isDead) |
253 getUndefRegState(isUndef))
Evan Cheng9f1c8312008-07-03 09:09:37 +0000254 .addFrameIndex(FrameIndex)
Owen Anderson43dbe052008-01-07 01:35:02 +0000255 .addReg(Alpha::F31);
256 }
257 }
258 break;
259 }
Evan Cheng9f1c8312008-07-03 09:09:37 +0000260 return NewMI;
Owen Anderson43dbe052008-01-07 01:35:02 +0000261}
262
Andrew Lenharthf81173f2006-10-31 16:49:55 +0000263static unsigned AlphaRevCondCode(unsigned Opcode) {
264 switch (Opcode) {
265 case Alpha::BEQ: return Alpha::BNE;
266 case Alpha::BNE: return Alpha::BEQ;
267 case Alpha::BGE: return Alpha::BLT;
268 case Alpha::BGT: return Alpha::BLE;
269 case Alpha::BLE: return Alpha::BGT;
270 case Alpha::BLT: return Alpha::BGE;
271 case Alpha::BLBC: return Alpha::BLBS;
272 case Alpha::BLBS: return Alpha::BLBC;
273 case Alpha::FBEQ: return Alpha::FBNE;
274 case Alpha::FBNE: return Alpha::FBEQ;
275 case Alpha::FBGE: return Alpha::FBLT;
276 case Alpha::FBGT: return Alpha::FBLE;
277 case Alpha::FBLE: return Alpha::FBGT;
278 case Alpha::FBLT: return Alpha::FBGE;
279 default:
Torok Edwinc23197a2009-07-14 16:55:14 +0000280 llvm_unreachable("Unknown opcode");
Andrew Lenharthf81173f2006-10-31 16:49:55 +0000281 }
Chris Lattnerd27c9912008-03-30 18:22:13 +0000282 return 0; // Not reached
Andrew Lenharthf81173f2006-10-31 16:49:55 +0000283}
284
285// Branch analysis.
286bool AlphaInstrInfo::AnalyzeBranch(MachineBasicBlock &MBB,MachineBasicBlock *&TBB,
Evan Chengdc54d312009-02-09 07:14:22 +0000287 MachineBasicBlock *&FBB,
288 SmallVectorImpl<MachineOperand> &Cond,
289 bool AllowModify) const {
Andrew Lenharthf81173f2006-10-31 16:49:55 +0000290 // If the block has no terminators, it just falls into the block after it.
291 MachineBasicBlock::iterator I = MBB.end();
Dale Johannesen93d6a7e2010-04-02 01:38:09 +0000292 if (I == MBB.begin())
293 return false;
294 --I;
295 while (I->isDebugValue()) {
296 if (I == MBB.begin())
297 return false;
298 --I;
299 }
300 if (!isUnpredicatedTerminator(I))
Andrew Lenharthf81173f2006-10-31 16:49:55 +0000301 return false;
302
303 // Get the last instruction in the block.
304 MachineInstr *LastInst = I;
305
306 // If there is only one terminator instruction, process it.
Evan Chengbfd2ec42007-06-08 21:59:56 +0000307 if (I == MBB.begin() || !isUnpredicatedTerminator(--I)) {
Andrew Lenharthf81173f2006-10-31 16:49:55 +0000308 if (LastInst->getOpcode() == Alpha::BR) {
Chris Lattner8aa797a2007-12-30 23:10:15 +0000309 TBB = LastInst->getOperand(0).getMBB();
Andrew Lenharthf81173f2006-10-31 16:49:55 +0000310 return false;
311 } else if (LastInst->getOpcode() == Alpha::COND_BRANCH_I ||
312 LastInst->getOpcode() == Alpha::COND_BRANCH_F) {
313 // Block ends with fall-through condbranch.
Chris Lattner8aa797a2007-12-30 23:10:15 +0000314 TBB = LastInst->getOperand(2).getMBB();
Andrew Lenharthf81173f2006-10-31 16:49:55 +0000315 Cond.push_back(LastInst->getOperand(0));
316 Cond.push_back(LastInst->getOperand(1));
317 return false;
318 }
319 // Otherwise, don't know what this is.
320 return true;
321 }
322
323 // Get the instruction before it if it's a terminator.
324 MachineInstr *SecondLastInst = I;
325
326 // If there are three terminators, we don't know what sort of block this is.
327 if (SecondLastInst && I != MBB.begin() &&
Evan Chengbfd2ec42007-06-08 21:59:56 +0000328 isUnpredicatedTerminator(--I))
Andrew Lenharthf81173f2006-10-31 16:49:55 +0000329 return true;
330
331 // If the block ends with Alpha::BR and Alpha::COND_BRANCH_*, handle it.
332 if ((SecondLastInst->getOpcode() == Alpha::COND_BRANCH_I ||
333 SecondLastInst->getOpcode() == Alpha::COND_BRANCH_F) &&
334 LastInst->getOpcode() == Alpha::BR) {
Chris Lattner8aa797a2007-12-30 23:10:15 +0000335 TBB = SecondLastInst->getOperand(2).getMBB();
Andrew Lenharthf81173f2006-10-31 16:49:55 +0000336 Cond.push_back(SecondLastInst->getOperand(0));
337 Cond.push_back(SecondLastInst->getOperand(1));
Chris Lattner8aa797a2007-12-30 23:10:15 +0000338 FBB = LastInst->getOperand(0).getMBB();
Andrew Lenharthf81173f2006-10-31 16:49:55 +0000339 return false;
340 }
341
Dale Johannesen13e8b512007-06-13 17:59:52 +0000342 // If the block ends with two Alpha::BRs, handle it. The second one is not
343 // executed, so remove it.
344 if (SecondLastInst->getOpcode() == Alpha::BR &&
345 LastInst->getOpcode() == Alpha::BR) {
Chris Lattner8aa797a2007-12-30 23:10:15 +0000346 TBB = SecondLastInst->getOperand(0).getMBB();
Dale Johannesen13e8b512007-06-13 17:59:52 +0000347 I = LastInst;
Evan Chengdc54d312009-02-09 07:14:22 +0000348 if (AllowModify)
349 I->eraseFromParent();
Dale Johannesen13e8b512007-06-13 17:59:52 +0000350 return false;
351 }
352
Andrew Lenharthf81173f2006-10-31 16:49:55 +0000353 // Otherwise, can't handle this.
354 return true;
355}
356
Evan Chengb5cdaa22007-05-18 00:05:48 +0000357unsigned AlphaInstrInfo::RemoveBranch(MachineBasicBlock &MBB) const {
Andrew Lenharthf81173f2006-10-31 16:49:55 +0000358 MachineBasicBlock::iterator I = MBB.end();
Evan Chengb5cdaa22007-05-18 00:05:48 +0000359 if (I == MBB.begin()) return 0;
Andrew Lenharthf81173f2006-10-31 16:49:55 +0000360 --I;
Dale Johannesen93d6a7e2010-04-02 01:38:09 +0000361 while (I->isDebugValue()) {
362 if (I == MBB.begin())
363 return 0;
364 --I;
365 }
Andrew Lenharthf81173f2006-10-31 16:49:55 +0000366 if (I->getOpcode() != Alpha::BR &&
367 I->getOpcode() != Alpha::COND_BRANCH_I &&
368 I->getOpcode() != Alpha::COND_BRANCH_F)
Evan Chengb5cdaa22007-05-18 00:05:48 +0000369 return 0;
Andrew Lenharthf81173f2006-10-31 16:49:55 +0000370
371 // Remove the branch.
372 I->eraseFromParent();
373
374 I = MBB.end();
375
Evan Chengb5cdaa22007-05-18 00:05:48 +0000376 if (I == MBB.begin()) return 1;
Andrew Lenharthf81173f2006-10-31 16:49:55 +0000377 --I;
378 if (I->getOpcode() != Alpha::COND_BRANCH_I &&
379 I->getOpcode() != Alpha::COND_BRANCH_F)
Evan Chengb5cdaa22007-05-18 00:05:48 +0000380 return 1;
Andrew Lenharthf81173f2006-10-31 16:49:55 +0000381
382 // Remove the branch.
383 I->eraseFromParent();
Evan Chengb5cdaa22007-05-18 00:05:48 +0000384 return 2;
Andrew Lenharthf81173f2006-10-31 16:49:55 +0000385}
386
387void AlphaInstrInfo::insertNoop(MachineBasicBlock &MBB,
388 MachineBasicBlock::iterator MI) const {
Chris Lattnerc7f3ace2010-04-02 20:16:16 +0000389 DebugLoc DL;
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000390 BuildMI(MBB, MI, DL, get(Alpha::BISr), Alpha::R31)
391 .addReg(Alpha::R31)
Andrew Lenharthf81173f2006-10-31 16:49:55 +0000392 .addReg(Alpha::R31);
393}
394
Andrew Lenharthf81173f2006-10-31 16:49:55 +0000395bool AlphaInstrInfo::
Owen Anderson44eb65c2008-08-14 22:49:33 +0000396ReverseBranchCondition(SmallVectorImpl<MachineOperand> &Cond) const {
Andrew Lenharthf81173f2006-10-31 16:49:55 +0000397 assert(Cond.size() == 2 && "Invalid Alpha branch opcode!");
398 Cond[0].setImm(AlphaRevCondCode(Cond[0].getImm()));
399 return false;
400}
401
Dan Gohman99114052009-06-03 20:30:14 +0000402/// getGlobalBaseReg - Return a virtual register initialized with the
403/// the global base register value. Output instructions required to
404/// initialize the register in the function entry block, if necessary.
405///
406unsigned AlphaInstrInfo::getGlobalBaseReg(MachineFunction *MF) const {
407 AlphaMachineFunctionInfo *AlphaFI = MF->getInfo<AlphaMachineFunctionInfo>();
408 unsigned GlobalBaseReg = AlphaFI->getGlobalBaseReg();
409 if (GlobalBaseReg != 0)
410 return GlobalBaseReg;
411
412 // Insert the set of GlobalBaseReg into the first MBB of the function
413 MachineBasicBlock &FirstMBB = MF->front();
414 MachineBasicBlock::iterator MBBI = FirstMBB.begin();
415 MachineRegisterInfo &RegInfo = MF->getRegInfo();
416 const TargetInstrInfo *TII = MF->getTarget().getInstrInfo();
417
418 GlobalBaseReg = RegInfo.createVirtualRegister(&Alpha::GPRCRegClass);
Jakob Stoklund Olesen3ecf1f02010-07-10 22:43:03 +0000419 BuildMI(FirstMBB, MBBI, DebugLoc(), TII->get(TargetOpcode::COPY),
420 GlobalBaseReg).addReg(Alpha::R29);
Dan Gohman99114052009-06-03 20:30:14 +0000421 RegInfo.addLiveIn(Alpha::R29);
422
423 AlphaFI->setGlobalBaseReg(GlobalBaseReg);
424 return GlobalBaseReg;
425}
426
427/// getGlobalRetAddr - Return a virtual register initialized with the
428/// the global base register value. Output instructions required to
429/// initialize the register in the function entry block, if necessary.
430///
431unsigned AlphaInstrInfo::getGlobalRetAddr(MachineFunction *MF) const {
432 AlphaMachineFunctionInfo *AlphaFI = MF->getInfo<AlphaMachineFunctionInfo>();
433 unsigned GlobalRetAddr = AlphaFI->getGlobalRetAddr();
434 if (GlobalRetAddr != 0)
435 return GlobalRetAddr;
436
437 // Insert the set of GlobalRetAddr into the first MBB of the function
438 MachineBasicBlock &FirstMBB = MF->front();
439 MachineBasicBlock::iterator MBBI = FirstMBB.begin();
440 MachineRegisterInfo &RegInfo = MF->getRegInfo();
441 const TargetInstrInfo *TII = MF->getTarget().getInstrInfo();
442
443 GlobalRetAddr = RegInfo.createVirtualRegister(&Alpha::GPRCRegClass);
Jakob Stoklund Olesen3ecf1f02010-07-10 22:43:03 +0000444 BuildMI(FirstMBB, MBBI, DebugLoc(), TII->get(TargetOpcode::COPY),
445 GlobalRetAddr).addReg(Alpha::R26);
Dan Gohman99114052009-06-03 20:30:14 +0000446 RegInfo.addLiveIn(Alpha::R26);
447
448 AlphaFI->setGlobalRetAddr(GlobalRetAddr);
449 return GlobalRetAddr;
450}