Chris Lattner | b0cfa6d | 2002-08-09 18:55:18 +0000 | [diff] [blame] | 1 | //===- SchedGraph.cpp - Scheduling Graph Implementation -------------------===// |
| 2 | // |
| 3 | // Scheduling graph based on SSA graph plus extra dependence edges capturing |
| 4 | // dependences due to machine resources (machine registers, CC registers, and |
| 5 | // any others). |
| 6 | // |
| 7 | //===----------------------------------------------------------------------===// |
Vikram S. Adve | 78ef139 | 2001-08-28 23:06:02 +0000 | [diff] [blame] | 8 | |
Chris Lattner | 46cbff6 | 2001-09-14 16:56:32 +0000 | [diff] [blame] | 9 | #include "SchedGraph.h" |
Tanya Lattner | b6489f3 | 2003-08-25 22:42:20 +0000 | [diff] [blame] | 10 | #include "llvm/CodeGen/SchedGraphCommon.h" |
| 11 | #include <iostream> |
| 12 | |
Chris Lattner | 0861b0c | 2002-02-03 07:29:45 +0000 | [diff] [blame] | 13 | #include "llvm/Target/TargetMachine.h" |
Chris Lattner | 3501fea | 2003-01-14 22:00:31 +0000 | [diff] [blame] | 14 | #include "llvm/Target/TargetInstrInfo.h" |
Tanya Lattner | b6489f3 | 2003-08-25 22:42:20 +0000 | [diff] [blame] | 15 | #include "Support/STLExtras.h" |
| 16 | #include "llvm/BasicBlock.h" |
| 17 | #include "llvm/CodeGen/MachineCodeForInstruction.h" |
| 18 | #include "llvm/Target/TargetRegInfo.h" |
Chris Lattner | 2fbfdcf | 2002-04-07 20:49:59 +0000 | [diff] [blame] | 19 | #include "llvm/Function.h" |
Tanya Lattner | b6489f3 | 2003-08-25 22:42:20 +0000 | [diff] [blame] | 20 | #include "llvm/CodeGen/MachineFunction.h" |
| 21 | #include "llvm/CodeGen/InstrSelection.h" |
Chris Lattner | b00c582 | 2001-10-02 03:41:24 +0000 | [diff] [blame] | 22 | #include "llvm/iOther.h" |
Chris Lattner | cee8f9a | 2001-11-27 00:03:19 +0000 | [diff] [blame] | 23 | #include "Support/StringExtras.h" |
Tanya Lattner | b6489f3 | 2003-08-25 22:42:20 +0000 | [diff] [blame] | 24 | |
Vikram S. Adve | 78ef139 | 2001-08-28 23:06:02 +0000 | [diff] [blame] | 25 | |
Vikram S. Adve | 5316f8f | 2001-09-30 23:36:58 +0000 | [diff] [blame] | 26 | //*********************** Internal Data Structures *************************/ |
| 27 | |
Vikram S. Adve | c352d2c | 2001-11-05 04:04:23 +0000 | [diff] [blame] | 28 | // The following two types need to be classes, not typedefs, so we can use |
| 29 | // opaque declarations in SchedGraph.h |
| 30 | // |
Misha Brukman | c2312df | 2003-05-22 21:24:35 +0000 | [diff] [blame] | 31 | struct RefVec: public std::vector<std::pair<SchedGraphNode*, int> > { |
| 32 | typedef std::vector<std::pair<SchedGraphNode*,int> >::iterator iterator; |
| 33 | typedef |
| 34 | std::vector<std::pair<SchedGraphNode*,int> >::const_iterator const_iterator; |
Vikram S. Adve | c352d2c | 2001-11-05 04:04:23 +0000 | [diff] [blame] | 35 | }; |
Vikram S. Adve | 5316f8f | 2001-09-30 23:36:58 +0000 | [diff] [blame] | 36 | |
Chris Lattner | 80c685f | 2001-10-13 06:51:01 +0000 | [diff] [blame] | 37 | struct RegToRefVecMap: public hash_map<int, RefVec> { |
Vikram S. Adve | c352d2c | 2001-11-05 04:04:23 +0000 | [diff] [blame] | 38 | typedef hash_map<int, RefVec>:: iterator iterator; |
Vikram S. Adve | 5316f8f | 2001-09-30 23:36:58 +0000 | [diff] [blame] | 39 | typedef hash_map<int, RefVec>::const_iterator const_iterator; |
| 40 | }; |
| 41 | |
Vikram S. Adve | 74d15d3 | 2003-07-02 01:16:01 +0000 | [diff] [blame] | 42 | struct ValueToDefVecMap: public hash_map<const Value*, RefVec> { |
| 43 | typedef hash_map<const Value*, RefVec>:: iterator iterator; |
| 44 | typedef hash_map<const Value*, RefVec>::const_iterator const_iterator; |
Vikram S. Adve | c352d2c | 2001-11-05 04:04:23 +0000 | [diff] [blame] | 45 | }; |
| 46 | |
Vikram S. Adve | 78ef139 | 2001-08-28 23:06:02 +0000 | [diff] [blame] | 47 | |
| 48 | // |
| 49 | // class SchedGraphNode |
| 50 | // |
| 51 | |
| 52 | /*ctor*/ |
Chris Lattner | fb3a0aed | 2002-10-28 18:50:08 +0000 | [diff] [blame] | 53 | SchedGraphNode::SchedGraphNode(unsigned NID, |
| 54 | MachineBasicBlock *mbb, |
Vikram S. Adve | 5b43af9 | 2001-11-11 01:23:27 +0000 | [diff] [blame] | 55 | int indexInBB, |
Chris Lattner | fb3a0aed | 2002-10-28 18:50:08 +0000 | [diff] [blame] | 56 | const TargetMachine& Target) |
Tanya Lattner | b6489f3 | 2003-08-25 22:42:20 +0000 | [diff] [blame] | 57 | : SchedGraphNodeCommon(NID), origIndexInBB(indexInBB), MBB(mbb), MI(mbb ? (*mbb)[indexInBB] : 0) |
| 58 | { |
| 59 | if (MI) |
Vikram S. Adve | 78ef139 | 2001-08-28 23:06:02 +0000 | [diff] [blame] | 60 | { |
Tanya Lattner | b6489f3 | 2003-08-25 22:42:20 +0000 | [diff] [blame] | 61 | MachineOpCode mopCode = MI->getOpCode(); |
Chris Lattner | fb3a0aed | 2002-10-28 18:50:08 +0000 | [diff] [blame] | 62 | latency = Target.getInstrInfo().hasResultInterlock(mopCode) |
| 63 | ? Target.getInstrInfo().minLatency(mopCode) |
| 64 | : Target.getInstrInfo().maxLatency(mopCode); |
Vikram S. Adve | 78ef139 | 2001-08-28 23:06:02 +0000 | [diff] [blame] | 65 | } |
| 66 | } |
| 67 | |
| 68 | |
| 69 | /*dtor*/ |
| 70 | SchedGraphNode::~SchedGraphNode() |
| 71 | { |
Chris Lattner | f3dd05c | 2002-04-09 05:15:33 +0000 | [diff] [blame] | 72 | // for each node, delete its out-edges |
| 73 | std::for_each(beginOutEdges(), endOutEdges(), |
| 74 | deleter<SchedGraphEdge>); |
Vikram S. Adve | 78ef139 | 2001-08-28 23:06:02 +0000 | [diff] [blame] | 75 | } |
| 76 | |
Vikram S. Adve | 78ef139 | 2001-08-28 23:06:02 +0000 | [diff] [blame] | 77 | // |
| 78 | // class SchedGraph |
| 79 | // |
| 80 | |
| 81 | |
| 82 | /*ctor*/ |
Chris Lattner | fb3a0aed | 2002-10-28 18:50:08 +0000 | [diff] [blame] | 83 | SchedGraph::SchedGraph(MachineBasicBlock &mbb, const TargetMachine& target) |
| 84 | : MBB(mbb) { |
Chris Lattner | 697954c | 2002-01-20 22:54:45 +0000 | [diff] [blame] | 85 | buildGraph(target); |
Vikram S. Adve | 78ef139 | 2001-08-28 23:06:02 +0000 | [diff] [blame] | 86 | } |
| 87 | |
| 88 | |
| 89 | /*dtor*/ |
| 90 | SchedGraph::~SchedGraph() |
| 91 | { |
Chris Lattner | 697954c | 2002-01-20 22:54:45 +0000 | [diff] [blame] | 92 | for (const_iterator I = begin(); I != end(); ++I) |
Chris Lattner | f3dd05c | 2002-04-09 05:15:33 +0000 | [diff] [blame] | 93 | delete I->second; |
| 94 | delete graphRoot; |
| 95 | delete graphLeaf; |
Vikram S. Adve | 78ef139 | 2001-08-28 23:06:02 +0000 | [diff] [blame] | 96 | } |
| 97 | |
| 98 | |
| 99 | void |
| 100 | SchedGraph::dump() const |
| 101 | { |
Misha Brukman | c2312df | 2003-05-22 21:24:35 +0000 | [diff] [blame] | 102 | std::cerr << " Sched Graph for Basic Block: "; |
| 103 | std::cerr << MBB.getBasicBlock()->getName() |
| 104 | << " (" << MBB.getBasicBlock() << ")"; |
Vikram S. Adve | 78ef139 | 2001-08-28 23:06:02 +0000 | [diff] [blame] | 105 | |
Misha Brukman | c2312df | 2003-05-22 21:24:35 +0000 | [diff] [blame] | 106 | std::cerr << "\n\n Actual Root nodes : "; |
Vikram S. Adve | 78ef139 | 2001-08-28 23:06:02 +0000 | [diff] [blame] | 107 | for (unsigned i=0, N=graphRoot->outEdges.size(); i < N; i++) |
Misha Brukman | c2312df | 2003-05-22 21:24:35 +0000 | [diff] [blame] | 108 | std::cerr << graphRoot->outEdges[i]->getSink()->getNodeId() |
| 109 | << ((i == N-1)? "" : ", "); |
Vikram S. Adve | 78ef139 | 2001-08-28 23:06:02 +0000 | [diff] [blame] | 110 | |
Misha Brukman | c2312df | 2003-05-22 21:24:35 +0000 | [diff] [blame] | 111 | std::cerr << "\n Graph Nodes:\n"; |
Vikram S. Adve | 78ef139 | 2001-08-28 23:06:02 +0000 | [diff] [blame] | 112 | for (const_iterator I=begin(); I != end(); ++I) |
Misha Brukman | c2312df | 2003-05-22 21:24:35 +0000 | [diff] [blame] | 113 | std::cerr << "\n" << *I->second; |
Vikram S. Adve | 78ef139 | 2001-08-28 23:06:02 +0000 | [diff] [blame] | 114 | |
Misha Brukman | c2312df | 2003-05-22 21:24:35 +0000 | [diff] [blame] | 115 | std::cerr << "\n"; |
Vikram S. Adve | 78ef139 | 2001-08-28 23:06:02 +0000 | [diff] [blame] | 116 | } |
| 117 | |
| 118 | |
Vikram S. Adve | 8b6d245 | 2001-09-18 12:50:40 +0000 | [diff] [blame] | 119 | |
| 120 | void |
Vikram S. Adve | 78ef139 | 2001-08-28 23:06:02 +0000 | [diff] [blame] | 121 | SchedGraph::addDummyEdges() |
| 122 | { |
| 123 | assert(graphRoot->outEdges.size() == 0); |
| 124 | |
| 125 | for (const_iterator I=begin(); I != end(); ++I) |
Misha Brukman | 6b77ec4 | 2003-05-22 21:49:18 +0000 | [diff] [blame] | 126 | { |
| 127 | SchedGraphNode* node = (*I).second; |
| 128 | assert(node != graphRoot && node != graphLeaf); |
| 129 | if (node->beginInEdges() == node->endInEdges()) |
| 130 | (void) new SchedGraphEdge(graphRoot, node, SchedGraphEdge::CtrlDep, |
| 131 | SchedGraphEdge::NonDataDep, 0); |
| 132 | if (node->beginOutEdges() == node->endOutEdges()) |
| 133 | (void) new SchedGraphEdge(node, graphLeaf, SchedGraphEdge::CtrlDep, |
| 134 | SchedGraphEdge::NonDataDep, 0); |
| 135 | } |
Vikram S. Adve | 78ef139 | 2001-08-28 23:06:02 +0000 | [diff] [blame] | 136 | } |
| 137 | |
| 138 | |
| 139 | void |
| 140 | SchedGraph::addCDEdges(const TerminatorInst* term, |
| 141 | const TargetMachine& target) |
| 142 | { |
Chris Lattner | 3501fea | 2003-01-14 22:00:31 +0000 | [diff] [blame] | 143 | const TargetInstrInfo& mii = target.getInstrInfo(); |
Chris Lattner | 0861b0c | 2002-02-03 07:29:45 +0000 | [diff] [blame] | 144 | MachineCodeForInstruction &termMvec = MachineCodeForInstruction::get(term); |
Vikram S. Adve | 78ef139 | 2001-08-28 23:06:02 +0000 | [diff] [blame] | 145 | |
| 146 | // Find the first branch instr in the sequence of machine instrs for term |
| 147 | // |
| 148 | unsigned first = 0; |
Vikram S. Adve | acf0f70 | 2002-10-13 00:39:22 +0000 | [diff] [blame] | 149 | while (! mii.isBranch(termMvec[first]->getOpCode()) && |
| 150 | ! mii.isReturn(termMvec[first]->getOpCode())) |
Vikram S. Adve | 78ef139 | 2001-08-28 23:06:02 +0000 | [diff] [blame] | 151 | ++first; |
| 152 | assert(first < termMvec.size() && |
Vikram S. Adve | acf0f70 | 2002-10-13 00:39:22 +0000 | [diff] [blame] | 153 | "No branch instructions for terminator? Ok, but weird!"); |
Vikram S. Adve | 78ef139 | 2001-08-28 23:06:02 +0000 | [diff] [blame] | 154 | if (first == termMvec.size()) |
| 155 | return; |
Vikram S. Adve | acf0f70 | 2002-10-13 00:39:22 +0000 | [diff] [blame] | 156 | |
Chris Lattner | b0cfa6d | 2002-08-09 18:55:18 +0000 | [diff] [blame] | 157 | SchedGraphNode* firstBrNode = getGraphNodeForInstr(termMvec[first]); |
Vikram S. Adve | acf0f70 | 2002-10-13 00:39:22 +0000 | [diff] [blame] | 158 | |
Vikram S. Adve | 78ef139 | 2001-08-28 23:06:02 +0000 | [diff] [blame] | 159 | // Add CD edges from each instruction in the sequence to the |
| 160 | // *last preceding* branch instr. in the sequence |
Vikram S. Adve | a93bbac | 2001-10-28 21:43:33 +0000 | [diff] [blame] | 161 | // Use a latency of 0 because we only need to prevent out-of-order issue. |
Vikram S. Adve | 78ef139 | 2001-08-28 23:06:02 +0000 | [diff] [blame] | 162 | // |
Chris Lattner | b0cfa6d | 2002-08-09 18:55:18 +0000 | [diff] [blame] | 163 | for (unsigned i = termMvec.size(); i > first+1; --i) |
Misha Brukman | 6b77ec4 | 2003-05-22 21:49:18 +0000 | [diff] [blame] | 164 | { |
| 165 | SchedGraphNode* toNode = getGraphNodeForInstr(termMvec[i-1]); |
| 166 | assert(toNode && "No node for instr generated for branch/ret?"); |
Vikram S. Adve | 78ef139 | 2001-08-28 23:06:02 +0000 | [diff] [blame] | 167 | |
Misha Brukman | 6b77ec4 | 2003-05-22 21:49:18 +0000 | [diff] [blame] | 168 | for (unsigned j = i-1; j != 0; --j) |
| 169 | if (mii.isBranch(termMvec[j-1]->getOpCode()) || |
| 170 | mii.isReturn(termMvec[j-1]->getOpCode())) |
| 171 | { |
| 172 | SchedGraphNode* brNode = getGraphNodeForInstr(termMvec[j-1]); |
| 173 | assert(brNode && "No node for instr generated for branch/ret?"); |
| 174 | (void) new SchedGraphEdge(brNode, toNode, SchedGraphEdge::CtrlDep, |
| 175 | SchedGraphEdge::NonDataDep, 0); |
| 176 | break; // only one incoming edge is enough |
| 177 | } |
| 178 | } |
Vikram S. Adve | 78ef139 | 2001-08-28 23:06:02 +0000 | [diff] [blame] | 179 | |
| 180 | // Add CD edges from each instruction preceding the first branch |
Vikram S. Adve | a93bbac | 2001-10-28 21:43:33 +0000 | [diff] [blame] | 181 | // to the first branch. Use a latency of 0 as above. |
Vikram S. Adve | 78ef139 | 2001-08-28 23:06:02 +0000 | [diff] [blame] | 182 | // |
Chris Lattner | b0cfa6d | 2002-08-09 18:55:18 +0000 | [diff] [blame] | 183 | for (unsigned i = first; i != 0; --i) |
Misha Brukman | 6b77ec4 | 2003-05-22 21:49:18 +0000 | [diff] [blame] | 184 | { |
| 185 | SchedGraphNode* fromNode = getGraphNodeForInstr(termMvec[i-1]); |
| 186 | assert(fromNode && "No node for instr generated for branch?"); |
| 187 | (void) new SchedGraphEdge(fromNode, firstBrNode, SchedGraphEdge::CtrlDep, |
| 188 | SchedGraphEdge::NonDataDep, 0); |
| 189 | } |
Vikram S. Adve | 78ef139 | 2001-08-28 23:06:02 +0000 | [diff] [blame] | 190 | |
Vikram S. Adve | a93bbac | 2001-10-28 21:43:33 +0000 | [diff] [blame] | 191 | // Now add CD edges to the first branch instruction in the sequence from |
| 192 | // all preceding instructions in the basic block. Use 0 latency again. |
Vikram S. Adve | 78ef139 | 2001-08-28 23:06:02 +0000 | [diff] [blame] | 193 | // |
Chris Lattner | fb3a0aed | 2002-10-28 18:50:08 +0000 | [diff] [blame] | 194 | for (unsigned i=0, N=MBB.size(); i < N; i++) |
Misha Brukman | 6b77ec4 | 2003-05-22 21:49:18 +0000 | [diff] [blame] | 195 | { |
| 196 | if (MBB[i] == termMvec[first]) // reached the first branch |
| 197 | break; |
| 198 | |
| 199 | SchedGraphNode* fromNode = this->getGraphNodeForInstr(MBB[i]); |
| 200 | if (fromNode == NULL) |
| 201 | continue; // dummy instruction, e.g., PHI |
| 202 | |
| 203 | (void) new SchedGraphEdge(fromNode, firstBrNode, |
| 204 | SchedGraphEdge::CtrlDep, |
| 205 | SchedGraphEdge::NonDataDep, 0); |
| 206 | |
| 207 | // If we find any other machine instructions (other than due to |
| 208 | // the terminator) that also have delay slots, add an outgoing edge |
| 209 | // from the instruction to the instructions in the delay slots. |
| 210 | // |
| 211 | unsigned d = mii.getNumDelaySlots(MBB[i]->getOpCode()); |
| 212 | assert(i+d < N && "Insufficient delay slots for instruction?"); |
| 213 | |
| 214 | for (unsigned j=1; j <= d; j++) |
Vikram S. Adve | 78ef139 | 2001-08-28 23:06:02 +0000 | [diff] [blame] | 215 | { |
Misha Brukman | 6b77ec4 | 2003-05-22 21:49:18 +0000 | [diff] [blame] | 216 | SchedGraphNode* toNode = this->getGraphNodeForInstr(MBB[i+j]); |
| 217 | assert(toNode && "No node for machine instr in delay slot?"); |
| 218 | (void) new SchedGraphEdge(fromNode, toNode, |
Vikram S. Adve | 200a435 | 2001-11-12 18:53:43 +0000 | [diff] [blame] | 219 | SchedGraphEdge::CtrlDep, |
| 220 | SchedGraphEdge::NonDataDep, 0); |
Vikram S. Adve | 78ef139 | 2001-08-28 23:06:02 +0000 | [diff] [blame] | 221 | } |
Misha Brukman | 6b77ec4 | 2003-05-22 21:49:18 +0000 | [diff] [blame] | 222 | } |
Vikram S. Adve | 78ef139 | 2001-08-28 23:06:02 +0000 | [diff] [blame] | 223 | } |
| 224 | |
Vikram S. Adve | a93bbac | 2001-10-28 21:43:33 +0000 | [diff] [blame] | 225 | static const int SG_LOAD_REF = 0; |
| 226 | static const int SG_STORE_REF = 1; |
| 227 | static const int SG_CALL_REF = 2; |
| 228 | |
| 229 | static const unsigned int SG_DepOrderArray[][3] = { |
| 230 | { SchedGraphEdge::NonDataDep, |
| 231 | SchedGraphEdge::AntiDep, |
| 232 | SchedGraphEdge::AntiDep }, |
| 233 | { SchedGraphEdge::TrueDep, |
| 234 | SchedGraphEdge::OutputDep, |
| 235 | SchedGraphEdge::TrueDep | SchedGraphEdge::OutputDep }, |
| 236 | { SchedGraphEdge::TrueDep, |
| 237 | SchedGraphEdge::AntiDep | SchedGraphEdge::OutputDep, |
| 238 | SchedGraphEdge::TrueDep | SchedGraphEdge::AntiDep |
| 239 | | SchedGraphEdge::OutputDep } |
| 240 | }; |
| 241 | |
Vikram S. Adve | 78ef139 | 2001-08-28 23:06:02 +0000 | [diff] [blame] | 242 | |
Vikram S. Adve | e64574c | 2001-11-08 05:20:23 +0000 | [diff] [blame] | 243 | // Add a dependence edge between every pair of machine load/store/call |
| 244 | // instructions, where at least one is a store or a call. |
| 245 | // Use latency 1 just to ensure that memory operations are ordered; |
| 246 | // latency does not otherwise matter (true dependences enforce that). |
| 247 | // |
Vikram S. Adve | 78ef139 | 2001-08-28 23:06:02 +0000 | [diff] [blame] | 248 | void |
Misha Brukman | c2312df | 2003-05-22 21:24:35 +0000 | [diff] [blame] | 249 | SchedGraph::addMemEdges(const std::vector<SchedGraphNode*>& memNodeVec, |
Vikram S. Adve | 78ef139 | 2001-08-28 23:06:02 +0000 | [diff] [blame] | 250 | const TargetMachine& target) |
| 251 | { |
Chris Lattner | 3501fea | 2003-01-14 22:00:31 +0000 | [diff] [blame] | 252 | const TargetInstrInfo& mii = target.getInstrInfo(); |
Vikram S. Adve | 78ef139 | 2001-08-28 23:06:02 +0000 | [diff] [blame] | 253 | |
Vikram S. Adve | e64574c | 2001-11-08 05:20:23 +0000 | [diff] [blame] | 254 | // Instructions in memNodeVec are in execution order within the basic block, |
| 255 | // so simply look at all pairs <memNodeVec[i], memNodeVec[j: j > i]>. |
| 256 | // |
| 257 | for (unsigned im=0, NM=memNodeVec.size(); im < NM; im++) |
Misha Brukman | 6b77ec4 | 2003-05-22 21:49:18 +0000 | [diff] [blame] | 258 | { |
| 259 | MachineOpCode fromOpCode = memNodeVec[im]->getOpCode(); |
Vikram S. Adve | 7952d60 | 2003-05-31 07:37:05 +0000 | [diff] [blame] | 260 | int fromType = (mii.isCall(fromOpCode)? SG_CALL_REF |
| 261 | : (mii.isLoad(fromOpCode)? SG_LOAD_REF |
| 262 | : SG_STORE_REF)); |
Misha Brukman | 6b77ec4 | 2003-05-22 21:49:18 +0000 | [diff] [blame] | 263 | for (unsigned jm=im+1; jm < NM; jm++) |
Vikram S. Adve | 78ef139 | 2001-08-28 23:06:02 +0000 | [diff] [blame] | 264 | { |
Misha Brukman | 6b77ec4 | 2003-05-22 21:49:18 +0000 | [diff] [blame] | 265 | MachineOpCode toOpCode = memNodeVec[jm]->getOpCode(); |
Vikram S. Adve | 7952d60 | 2003-05-31 07:37:05 +0000 | [diff] [blame] | 266 | int toType = (mii.isCall(toOpCode)? SG_CALL_REF |
| 267 | : (mii.isLoad(toOpCode)? SG_LOAD_REF |
| 268 | : SG_STORE_REF)); |
Vikram S. Adve | a93bbac | 2001-10-28 21:43:33 +0000 | [diff] [blame] | 269 | |
Misha Brukman | 6b77ec4 | 2003-05-22 21:49:18 +0000 | [diff] [blame] | 270 | if (fromType != SG_LOAD_REF || toType != SG_LOAD_REF) |
| 271 | (void) new SchedGraphEdge(memNodeVec[im], memNodeVec[jm], |
| 272 | SchedGraphEdge::MemoryDep, |
| 273 | SG_DepOrderArray[fromType][toType], 1); |
Vikram S. Adve | 78ef139 | 2001-08-28 23:06:02 +0000 | [diff] [blame] | 274 | } |
Misha Brukman | 6b77ec4 | 2003-05-22 21:49:18 +0000 | [diff] [blame] | 275 | } |
Vikram S. Adve | e64574c | 2001-11-08 05:20:23 +0000 | [diff] [blame] | 276 | } |
Vikram S. Adve | 78ef139 | 2001-08-28 23:06:02 +0000 | [diff] [blame] | 277 | |
Vikram S. Adve | e64574c | 2001-11-08 05:20:23 +0000 | [diff] [blame] | 278 | // Add edges from/to CC reg instrs to/from call instrs. |
| 279 | // Essentially this prevents anything that sets or uses a CC reg from being |
| 280 | // reordered w.r.t. a call. |
| 281 | // Use a latency of 0 because we only need to prevent out-of-order issue, |
| 282 | // like with control dependences. |
| 283 | // |
Vikram S. Adve | 78ef139 | 2001-08-28 23:06:02 +0000 | [diff] [blame] | 284 | void |
Vikram S. Adve | 7952d60 | 2003-05-31 07:37:05 +0000 | [diff] [blame] | 285 | SchedGraph::addCallDepEdges(const std::vector<SchedGraphNode*>& callDepNodeVec, |
| 286 | const TargetMachine& target) |
Vikram S. Adve | a93bbac | 2001-10-28 21:43:33 +0000 | [diff] [blame] | 287 | { |
Chris Lattner | 3501fea | 2003-01-14 22:00:31 +0000 | [diff] [blame] | 288 | const TargetInstrInfo& mii = target.getInstrInfo(); |
Vikram S. Adve | a93bbac | 2001-10-28 21:43:33 +0000 | [diff] [blame] | 289 | |
Vikram S. Adve | 7952d60 | 2003-05-31 07:37:05 +0000 | [diff] [blame] | 290 | // Instructions in memNodeVec are in execution order within the basic block, |
| 291 | // so simply look at all pairs <memNodeVec[i], memNodeVec[j: j > i]>. |
| 292 | // |
| 293 | for (unsigned ic=0, NC=callDepNodeVec.size(); ic < NC; ic++) |
| 294 | if (mii.isCall(callDepNodeVec[ic]->getOpCode())) |
| 295 | { |
| 296 | // Add SG_CALL_REF edges from all preds to this instruction. |
| 297 | for (unsigned jc=0; jc < ic; jc++) |
| 298 | (void) new SchedGraphEdge(callDepNodeVec[jc], callDepNodeVec[ic], |
| 299 | SchedGraphEdge::MachineRegister, |
| 300 | MachineIntRegsRID, 0); |
| 301 | |
| 302 | // And do the same from this instruction to all successors. |
| 303 | for (unsigned jc=ic+1; jc < NC; jc++) |
| 304 | (void) new SchedGraphEdge(callDepNodeVec[ic], callDepNodeVec[jc], |
| 305 | SchedGraphEdge::MachineRegister, |
| 306 | MachineIntRegsRID, 0); |
| 307 | } |
| 308 | |
| 309 | #ifdef CALL_DEP_NODE_VEC_CANNOT_WORK |
Vikram S. Adve | e64574c | 2001-11-08 05:20:23 +0000 | [diff] [blame] | 310 | // Find the call instruction nodes and put them in a vector. |
Vikram S. Adve | 7952d60 | 2003-05-31 07:37:05 +0000 | [diff] [blame] | 311 | std::vector<SchedGraphNode*> callNodeVec; |
Vikram S. Adve | e64574c | 2001-11-08 05:20:23 +0000 | [diff] [blame] | 312 | for (unsigned im=0, NM=memNodeVec.size(); im < NM; im++) |
| 313 | if (mii.isCall(memNodeVec[im]->getOpCode())) |
| 314 | callNodeVec.push_back(memNodeVec[im]); |
Vikram S. Adve | a93bbac | 2001-10-28 21:43:33 +0000 | [diff] [blame] | 315 | |
Vikram S. Adve | e64574c | 2001-11-08 05:20:23 +0000 | [diff] [blame] | 316 | // Now walk the entire basic block, looking for CC instructions *and* |
| 317 | // call instructions, and keep track of the order of the instructions. |
| 318 | // Use the call node vec to quickly find earlier and later call nodes |
| 319 | // relative to the current CC instruction. |
Vikram S. Adve | a93bbac | 2001-10-28 21:43:33 +0000 | [diff] [blame] | 320 | // |
| 321 | int lastCallNodeIdx = -1; |
| 322 | for (unsigned i=0, N=bbMvec.size(); i < N; i++) |
| 323 | if (mii.isCall(bbMvec[i]->getOpCode())) |
Misha Brukman | 6b77ec4 | 2003-05-22 21:49:18 +0000 | [diff] [blame] | 324 | { |
| 325 | ++lastCallNodeIdx; |
| 326 | for ( ; lastCallNodeIdx < (int)callNodeVec.size(); ++lastCallNodeIdx) |
| 327 | if (callNodeVec[lastCallNodeIdx]->getMachineInstr() == bbMvec[i]) |
| 328 | break; |
| 329 | assert(lastCallNodeIdx < (int)callNodeVec.size() && "Missed Call?"); |
Vikram S. Adve | 7952d60 | 2003-05-31 07:37:05 +0000 | [diff] [blame] | 330 | } |
| 331 | else if (mii.isCCInstr(bbMvec[i]->getOpCode())) |
| 332 | { |
Misha Brukman | 6b77ec4 | 2003-05-22 21:49:18 +0000 | [diff] [blame] | 333 | // Add incoming/outgoing edges from/to preceding/later calls |
| 334 | SchedGraphNode* ccNode = this->getGraphNodeForInstr(bbMvec[i]); |
| 335 | int j=0; |
| 336 | for ( ; j <= lastCallNodeIdx; j++) |
| 337 | (void) new SchedGraphEdge(callNodeVec[j], ccNode, |
| 338 | MachineCCRegsRID, 0); |
| 339 | for ( ; j < (int) callNodeVec.size(); j++) |
| 340 | (void) new SchedGraphEdge(ccNode, callNodeVec[j], |
| 341 | MachineCCRegsRID, 0); |
| 342 | } |
Vikram S. Adve | 7952d60 | 2003-05-31 07:37:05 +0000 | [diff] [blame] | 343 | #endif |
Vikram S. Adve | a93bbac | 2001-10-28 21:43:33 +0000 | [diff] [blame] | 344 | } |
| 345 | |
| 346 | |
| 347 | void |
Vikram S. Adve | 5316f8f | 2001-09-30 23:36:58 +0000 | [diff] [blame] | 348 | SchedGraph::addMachineRegEdges(RegToRefVecMap& regToRefVecMap, |
Vikram S. Adve | 78ef139 | 2001-08-28 23:06:02 +0000 | [diff] [blame] | 349 | const TargetMachine& target) |
| 350 | { |
Vikram S. Adve | 7952d60 | 2003-05-31 07:37:05 +0000 | [diff] [blame] | 351 | // This code assumes that two registers with different numbers are |
Vikram S. Adve | 78ef139 | 2001-08-28 23:06:02 +0000 | [diff] [blame] | 352 | // not aliased! |
| 353 | // |
Vikram S. Adve | 5316f8f | 2001-09-30 23:36:58 +0000 | [diff] [blame] | 354 | for (RegToRefVecMap::iterator I = regToRefVecMap.begin(); |
Vikram S. Adve | 78ef139 | 2001-08-28 23:06:02 +0000 | [diff] [blame] | 355 | I != regToRefVecMap.end(); ++I) |
Misha Brukman | 6b77ec4 | 2003-05-22 21:49:18 +0000 | [diff] [blame] | 356 | { |
| 357 | int regNum = (*I).first; |
| 358 | RefVec& regRefVec = (*I).second; |
Vikram S. Adve | 78ef139 | 2001-08-28 23:06:02 +0000 | [diff] [blame] | 359 | |
Misha Brukman | 6b77ec4 | 2003-05-22 21:49:18 +0000 | [diff] [blame] | 360 | // regRefVec is ordered by control flow order in the basic block |
| 361 | for (unsigned i=0; i < regRefVec.size(); ++i) { |
| 362 | SchedGraphNode* node = regRefVec[i].first; |
| 363 | unsigned int opNum = regRefVec[i].second; |
Vikram S. Adve | 7952d60 | 2003-05-31 07:37:05 +0000 | [diff] [blame] | 364 | const MachineOperand& mop = |
| 365 | node->getMachineInstr()->getExplOrImplOperand(opNum); |
| 366 | bool isDef = mop.opIsDefOnly(); |
| 367 | bool isDefAndUse = mop.opIsDefAndUse(); |
Vikram S. Adve | 0baf1c0 | 2002-07-08 22:59:23 +0000 | [diff] [blame] | 368 | |
Misha Brukman | 6b77ec4 | 2003-05-22 21:49:18 +0000 | [diff] [blame] | 369 | for (unsigned p=0; p < i; ++p) { |
| 370 | SchedGraphNode* prevNode = regRefVec[p].first; |
| 371 | if (prevNode != node) { |
| 372 | unsigned int prevOpNum = regRefVec[p].second; |
Vikram S. Adve | 7952d60 | 2003-05-31 07:37:05 +0000 | [diff] [blame] | 373 | const MachineOperand& prevMop = |
| 374 | prevNode->getMachineInstr()->getExplOrImplOperand(prevOpNum); |
| 375 | bool prevIsDef = prevMop.opIsDefOnly(); |
| 376 | bool prevIsDefAndUse = prevMop.opIsDefAndUse(); |
Misha Brukman | 6b77ec4 | 2003-05-22 21:49:18 +0000 | [diff] [blame] | 377 | if (isDef) { |
| 378 | if (prevIsDef) |
| 379 | new SchedGraphEdge(prevNode, node, regNum, |
| 380 | SchedGraphEdge::OutputDep); |
| 381 | if (!prevIsDef || prevIsDefAndUse) |
| 382 | new SchedGraphEdge(prevNode, node, regNum, |
| 383 | SchedGraphEdge::AntiDep); |
| 384 | } |
Vikram S. Adve | 0baf1c0 | 2002-07-08 22:59:23 +0000 | [diff] [blame] | 385 | |
Misha Brukman | 6b77ec4 | 2003-05-22 21:49:18 +0000 | [diff] [blame] | 386 | if (prevIsDef) |
| 387 | if (!isDef || isDefAndUse) |
| 388 | new SchedGraphEdge(prevNode, node, regNum, |
| 389 | SchedGraphEdge::TrueDep); |
Vikram S. Adve | 5316f8f | 2001-09-30 23:36:58 +0000 | [diff] [blame] | 390 | } |
Misha Brukman | 6b77ec4 | 2003-05-22 21:49:18 +0000 | [diff] [blame] | 391 | } |
Vikram S. Adve | 78ef139 | 2001-08-28 23:06:02 +0000 | [diff] [blame] | 392 | } |
Misha Brukman | 6b77ec4 | 2003-05-22 21:49:18 +0000 | [diff] [blame] | 393 | } |
Vikram S. Adve | 78ef139 | 2001-08-28 23:06:02 +0000 | [diff] [blame] | 394 | } |
| 395 | |
Vikram S. Adve | c352d2c | 2001-11-05 04:04:23 +0000 | [diff] [blame] | 396 | |
Vikram S. Adve | 0baf1c0 | 2002-07-08 22:59:23 +0000 | [diff] [blame] | 397 | // Adds dependences to/from refNode from/to all other defs |
| 398 | // in the basic block. refNode may be a use, a def, or both. |
| 399 | // We do not consider other uses because we are not building use-use deps. |
| 400 | // |
Vikram S. Adve | c352d2c | 2001-11-05 04:04:23 +0000 | [diff] [blame] | 401 | void |
Vikram S. Adve | 200a435 | 2001-11-12 18:53:43 +0000 | [diff] [blame] | 402 | SchedGraph::addEdgesForValue(SchedGraphNode* refNode, |
| 403 | const RefVec& defVec, |
| 404 | const Value* defValue, |
| 405 | bool refNodeIsDef, |
Vikram S. Adve | 0baf1c0 | 2002-07-08 22:59:23 +0000 | [diff] [blame] | 406 | bool refNodeIsDefAndUse, |
Vikram S. Adve | 200a435 | 2001-11-12 18:53:43 +0000 | [diff] [blame] | 407 | const TargetMachine& target) |
Vikram S. Adve | c352d2c | 2001-11-05 04:04:23 +0000 | [diff] [blame] | 408 | { |
Vikram S. Adve | 0baf1c0 | 2002-07-08 22:59:23 +0000 | [diff] [blame] | 409 | bool refNodeIsUse = !refNodeIsDef || refNodeIsDefAndUse; |
| 410 | |
Vikram S. Adve | 200a435 | 2001-11-12 18:53:43 +0000 | [diff] [blame] | 411 | // Add true or output dep edges from all def nodes before refNode in BB. |
| 412 | // Add anti or output dep edges to all def nodes after refNode. |
Vikram S. Adve | c352d2c | 2001-11-05 04:04:23 +0000 | [diff] [blame] | 413 | for (RefVec::const_iterator I=defVec.begin(), E=defVec.end(); I != E; ++I) |
Misha Brukman | 6b77ec4 | 2003-05-22 21:49:18 +0000 | [diff] [blame] | 414 | { |
| 415 | if ((*I).first == refNode) |
| 416 | continue; // Dont add any self-loops |
Vikram S. Adve | 200a435 | 2001-11-12 18:53:43 +0000 | [diff] [blame] | 417 | |
Misha Brukman | 6b77ec4 | 2003-05-22 21:49:18 +0000 | [diff] [blame] | 418 | if ((*I).first->getOrigIndexInBB() < refNode->getOrigIndexInBB()) { |
| 419 | // (*).first is before refNode |
| 420 | if (refNodeIsDef) |
| 421 | (void) new SchedGraphEdge((*I).first, refNode, defValue, |
| 422 | SchedGraphEdge::OutputDep); |
| 423 | if (refNodeIsUse) |
| 424 | (void) new SchedGraphEdge((*I).first, refNode, defValue, |
| 425 | SchedGraphEdge::TrueDep); |
| 426 | } else { |
| 427 | // (*).first is after refNode |
| 428 | if (refNodeIsDef) |
| 429 | (void) new SchedGraphEdge(refNode, (*I).first, defValue, |
| 430 | SchedGraphEdge::OutputDep); |
| 431 | if (refNodeIsUse) |
| 432 | (void) new SchedGraphEdge(refNode, (*I).first, defValue, |
| 433 | SchedGraphEdge::AntiDep); |
Vikram S. Adve | 200a435 | 2001-11-12 18:53:43 +0000 | [diff] [blame] | 434 | } |
Misha Brukman | 6b77ec4 | 2003-05-22 21:49:18 +0000 | [diff] [blame] | 435 | } |
Vikram S. Adve | c352d2c | 2001-11-05 04:04:23 +0000 | [diff] [blame] | 436 | } |
| 437 | |
Vikram S. Adve | 78ef139 | 2001-08-28 23:06:02 +0000 | [diff] [blame] | 438 | |
| 439 | void |
Chris Lattner | 133f079 | 2002-10-28 04:45:29 +0000 | [diff] [blame] | 440 | SchedGraph::addEdgesForInstruction(const MachineInstr& MI, |
Vikram S. Adve | c352d2c | 2001-11-05 04:04:23 +0000 | [diff] [blame] | 441 | const ValueToDefVecMap& valueToDefVecMap, |
Vikram S. Adve | 78ef139 | 2001-08-28 23:06:02 +0000 | [diff] [blame] | 442 | const TargetMachine& target) |
| 443 | { |
Chris Lattner | 133f079 | 2002-10-28 04:45:29 +0000 | [diff] [blame] | 444 | SchedGraphNode* node = getGraphNodeForInstr(&MI); |
Vikram S. Adve | 5316f8f | 2001-09-30 23:36:58 +0000 | [diff] [blame] | 445 | if (node == NULL) |
| 446 | return; |
Vikram S. Adve | 78ef139 | 2001-08-28 23:06:02 +0000 | [diff] [blame] | 447 | |
Vikram S. Adve | 5316f8f | 2001-09-30 23:36:58 +0000 | [diff] [blame] | 448 | // Add edges for all operands of the machine instruction. |
Vikram S. Adve | 78ef139 | 2001-08-28 23:06:02 +0000 | [diff] [blame] | 449 | // |
Chris Lattner | 133f079 | 2002-10-28 04:45:29 +0000 | [diff] [blame] | 450 | for (unsigned i = 0, numOps = MI.getNumOperands(); i != numOps; ++i) |
Misha Brukman | 6b77ec4 | 2003-05-22 21:49:18 +0000 | [diff] [blame] | 451 | { |
Vikram S. Adve | 5f2180c | 2003-05-27 00:05:23 +0000 | [diff] [blame] | 452 | switch (MI.getOperand(i).getType()) |
Vikram S. Adve | 78ef139 | 2001-08-28 23:06:02 +0000 | [diff] [blame] | 453 | { |
Misha Brukman | 6b77ec4 | 2003-05-22 21:49:18 +0000 | [diff] [blame] | 454 | case MachineOperand::MO_VirtualRegister: |
| 455 | case MachineOperand::MO_CCRegister: |
Vikram S. Adve | 74d15d3 | 2003-07-02 01:16:01 +0000 | [diff] [blame] | 456 | if (const Value* srcI = MI.getOperand(i).getVRegValue()) |
Misha Brukman | 6b77ec4 | 2003-05-22 21:49:18 +0000 | [diff] [blame] | 457 | { |
| 458 | ValueToDefVecMap::const_iterator I = valueToDefVecMap.find(srcI); |
| 459 | if (I != valueToDefVecMap.end()) |
| 460 | addEdgesForValue(node, I->second, srcI, |
Vikram S. Adve | 5f2180c | 2003-05-27 00:05:23 +0000 | [diff] [blame] | 461 | MI.getOperand(i).opIsDefOnly(), |
| 462 | MI.getOperand(i).opIsDefAndUse(), target); |
Misha Brukman | 6b77ec4 | 2003-05-22 21:49:18 +0000 | [diff] [blame] | 463 | } |
| 464 | break; |
Vikram S. Adve | 78ef139 | 2001-08-28 23:06:02 +0000 | [diff] [blame] | 465 | |
Misha Brukman | 6b77ec4 | 2003-05-22 21:49:18 +0000 | [diff] [blame] | 466 | case MachineOperand::MO_MachineRegister: |
| 467 | break; |
Vikram S. Adve | 78ef139 | 2001-08-28 23:06:02 +0000 | [diff] [blame] | 468 | |
Misha Brukman | 6b77ec4 | 2003-05-22 21:49:18 +0000 | [diff] [blame] | 469 | case MachineOperand::MO_SignExtendedImmed: |
| 470 | case MachineOperand::MO_UnextendedImmed: |
| 471 | case MachineOperand::MO_PCRelativeDisp: |
| 472 | break; // nothing to do for immediate fields |
Vikram S. Adve | 78ef139 | 2001-08-28 23:06:02 +0000 | [diff] [blame] | 473 | |
Misha Brukman | 6b77ec4 | 2003-05-22 21:49:18 +0000 | [diff] [blame] | 474 | default: |
| 475 | assert(0 && "Unknown machine operand type in SchedGraph builder"); |
| 476 | break; |
Vikram S. Adve | 78ef139 | 2001-08-28 23:06:02 +0000 | [diff] [blame] | 477 | } |
Misha Brukman | 6b77ec4 | 2003-05-22 21:49:18 +0000 | [diff] [blame] | 478 | } |
Vikram S. Adve | 8d0ffa5 | 2001-10-11 04:22:45 +0000 | [diff] [blame] | 479 | |
| 480 | // Add edges for values implicitly used by the machine instruction. |
| 481 | // Examples include function arguments to a Call instructions or the return |
| 482 | // value of a Ret instruction. |
Vikram S. Adve | 5316f8f | 2001-09-30 23:36:58 +0000 | [diff] [blame] | 483 | // |
Chris Lattner | 133f079 | 2002-10-28 04:45:29 +0000 | [diff] [blame] | 484 | for (unsigned i=0, N=MI.getNumImplicitRefs(); i < N; ++i) |
Vikram S. Adve | 5f2180c | 2003-05-27 00:05:23 +0000 | [diff] [blame] | 485 | if (MI.getImplicitOp(i).opIsUse() || MI.getImplicitOp(i).opIsDefAndUse()) |
Vikram S. Adve | 74d15d3 | 2003-07-02 01:16:01 +0000 | [diff] [blame] | 486 | if (const Value* srcI = MI.getImplicitRef(i)) |
Misha Brukman | 6b77ec4 | 2003-05-22 21:49:18 +0000 | [diff] [blame] | 487 | { |
| 488 | ValueToDefVecMap::const_iterator I = valueToDefVecMap.find(srcI); |
| 489 | if (I != valueToDefVecMap.end()) |
| 490 | addEdgesForValue(node, I->second, srcI, |
Vikram S. Adve | 5f2180c | 2003-05-27 00:05:23 +0000 | [diff] [blame] | 491 | MI.getImplicitOp(i).opIsDefOnly(), |
| 492 | MI.getImplicitOp(i).opIsDefAndUse(), target); |
Misha Brukman | 6b77ec4 | 2003-05-22 21:49:18 +0000 | [diff] [blame] | 493 | } |
Vikram S. Adve | 5316f8f | 2001-09-30 23:36:58 +0000 | [diff] [blame] | 494 | } |
| 495 | |
| 496 | |
Vikram S. Adve | 5316f8f | 2001-09-30 23:36:58 +0000 | [diff] [blame] | 497 | void |
Vikram S. Adve | c352d2c | 2001-11-05 04:04:23 +0000 | [diff] [blame] | 498 | SchedGraph::findDefUseInfoAtInstr(const TargetMachine& target, |
| 499 | SchedGraphNode* node, |
Misha Brukman | c2312df | 2003-05-22 21:24:35 +0000 | [diff] [blame] | 500 | std::vector<SchedGraphNode*>& memNodeVec, |
Vikram S. Adve | 7952d60 | 2003-05-31 07:37:05 +0000 | [diff] [blame] | 501 | std::vector<SchedGraphNode*>& callDepNodeVec, |
Vikram S. Adve | c352d2c | 2001-11-05 04:04:23 +0000 | [diff] [blame] | 502 | RegToRefVecMap& regToRefVecMap, |
| 503 | ValueToDefVecMap& valueToDefVecMap) |
| 504 | { |
Chris Lattner | 3501fea | 2003-01-14 22:00:31 +0000 | [diff] [blame] | 505 | const TargetInstrInfo& mii = target.getInstrInfo(); |
Vikram S. Adve | c352d2c | 2001-11-05 04:04:23 +0000 | [diff] [blame] | 506 | |
Vikram S. Adve | e64574c | 2001-11-08 05:20:23 +0000 | [diff] [blame] | 507 | MachineOpCode opCode = node->getOpCode(); |
Vikram S. Adve | 7952d60 | 2003-05-31 07:37:05 +0000 | [diff] [blame] | 508 | |
| 509 | if (mii.isCall(opCode) || mii.isCCInstr(opCode)) |
| 510 | callDepNodeVec.push_back(node); |
| 511 | |
Vikram S. Adve | e64574c | 2001-11-08 05:20:23 +0000 | [diff] [blame] | 512 | if (mii.isLoad(opCode) || mii.isStore(opCode) || mii.isCall(opCode)) |
| 513 | memNodeVec.push_back(node); |
| 514 | |
Vikram S. Adve | c352d2c | 2001-11-05 04:04:23 +0000 | [diff] [blame] | 515 | // Collect the register references and value defs. for explicit operands |
| 516 | // |
Tanya Lattner | b6489f3 | 2003-08-25 22:42:20 +0000 | [diff] [blame] | 517 | const MachineInstr& MI = *node->getMachineInstr(); |
| 518 | for (int i=0, numOps = (int) MI.getNumOperands(); i < numOps; i++) |
Misha Brukman | 6b77ec4 | 2003-05-22 21:49:18 +0000 | [diff] [blame] | 519 | { |
Tanya Lattner | b6489f3 | 2003-08-25 22:42:20 +0000 | [diff] [blame] | 520 | const MachineOperand& mop = MI.getOperand(i); |
Misha Brukman | 6b77ec4 | 2003-05-22 21:49:18 +0000 | [diff] [blame] | 521 | |
| 522 | // if this references a register other than the hardwired |
| 523 | // "zero" register, record the reference. |
Vikram S. Adve | 7952d60 | 2003-05-31 07:37:05 +0000 | [diff] [blame] | 524 | if (mop.hasAllocatedReg()) |
Vikram S. Adve | c352d2c | 2001-11-05 04:04:23 +0000 | [diff] [blame] | 525 | { |
Vikram S. Adve | 7952d60 | 2003-05-31 07:37:05 +0000 | [diff] [blame] | 526 | int regNum = mop.getAllocatedRegNum(); |
| 527 | |
| 528 | // If this is not a dummy zero register, record the reference in order |
Misha Brukman | 6b77ec4 | 2003-05-22 21:49:18 +0000 | [diff] [blame] | 529 | if (regNum != target.getRegInfo().getZeroRegNum()) |
Vikram S. Adve | 7952d60 | 2003-05-31 07:37:05 +0000 | [diff] [blame] | 530 | regToRefVecMap[mop.getAllocatedRegNum()] |
Misha Brukman | 6b77ec4 | 2003-05-22 21:49:18 +0000 | [diff] [blame] | 531 | .push_back(std::make_pair(node, i)); |
Vikram S. Adve | 7952d60 | 2003-05-31 07:37:05 +0000 | [diff] [blame] | 532 | |
| 533 | // If this is a volatile register, add the instruction to callDepVec |
| 534 | // (only if the node is not already on the callDepVec!) |
| 535 | if (callDepNodeVec.size() == 0 || callDepNodeVec.back() != node) |
| 536 | { |
| 537 | unsigned rcid; |
| 538 | int regInClass = target.getRegInfo().getClassRegNum(regNum, rcid); |
| 539 | if (target.getRegInfo().getMachineRegClass(rcid) |
| 540 | ->isRegVolatile(regInClass)) |
| 541 | callDepNodeVec.push_back(node); |
| 542 | } |
| 543 | |
Misha Brukman | 6b77ec4 | 2003-05-22 21:49:18 +0000 | [diff] [blame] | 544 | continue; // nothing more to do |
Vikram S. Adve | c352d2c | 2001-11-05 04:04:23 +0000 | [diff] [blame] | 545 | } |
Vikram S. Adve | 7952d60 | 2003-05-31 07:37:05 +0000 | [diff] [blame] | 546 | |
Misha Brukman | 6b77ec4 | 2003-05-22 21:49:18 +0000 | [diff] [blame] | 547 | // ignore all other non-def operands |
Tanya Lattner | b6489f3 | 2003-08-25 22:42:20 +0000 | [diff] [blame] | 548 | if (!MI.getOperand(i).opIsDefOnly() && |
| 549 | !MI.getOperand(i).opIsDefAndUse()) |
Misha Brukman | 6b77ec4 | 2003-05-22 21:49:18 +0000 | [diff] [blame] | 550 | continue; |
| 551 | |
| 552 | // We must be defining a value. |
| 553 | assert((mop.getType() == MachineOperand::MO_VirtualRegister || |
| 554 | mop.getType() == MachineOperand::MO_CCRegister) |
| 555 | && "Do not expect any other kind of operand to be defined!"); |
Vikram S. Adve | 74d15d3 | 2003-07-02 01:16:01 +0000 | [diff] [blame] | 556 | assert(mop.getVRegValue() != NULL && "Null value being defined?"); |
Misha Brukman | 6b77ec4 | 2003-05-22 21:49:18 +0000 | [diff] [blame] | 557 | |
Vikram S. Adve | 74d15d3 | 2003-07-02 01:16:01 +0000 | [diff] [blame] | 558 | valueToDefVecMap[mop.getVRegValue()].push_back(std::make_pair(node, i)); |
Misha Brukman | 6b77ec4 | 2003-05-22 21:49:18 +0000 | [diff] [blame] | 559 | } |
Vikram S. Adve | e64574c | 2001-11-08 05:20:23 +0000 | [diff] [blame] | 560 | |
Vikram S. Adve | c352d2c | 2001-11-05 04:04:23 +0000 | [diff] [blame] | 561 | // |
Vikram S. Adve | 7952d60 | 2003-05-31 07:37:05 +0000 | [diff] [blame] | 562 | // Collect value defs. for implicit operands. They may have allocated |
| 563 | // physical registers also. |
Vikram S. Adve | c352d2c | 2001-11-05 04:04:23 +0000 | [diff] [blame] | 564 | // |
Tanya Lattner | b6489f3 | 2003-08-25 22:42:20 +0000 | [diff] [blame] | 565 | for (unsigned i=0, N = MI.getNumImplicitRefs(); i != N; ++i) |
Vikram S. Adve | 7952d60 | 2003-05-31 07:37:05 +0000 | [diff] [blame] | 566 | { |
Tanya Lattner | b6489f3 | 2003-08-25 22:42:20 +0000 | [diff] [blame] | 567 | const MachineOperand& mop = MI.getImplicitOp(i); |
Vikram S. Adve | 7952d60 | 2003-05-31 07:37:05 +0000 | [diff] [blame] | 568 | if (mop.hasAllocatedReg()) |
| 569 | { |
| 570 | int regNum = mop.getAllocatedRegNum(); |
| 571 | if (regNum != target.getRegInfo().getZeroRegNum()) |
| 572 | regToRefVecMap[mop.getAllocatedRegNum()] |
Tanya Lattner | b6489f3 | 2003-08-25 22:42:20 +0000 | [diff] [blame] | 573 | .push_back(std::make_pair(node, i + MI.getNumOperands())); |
Vikram S. Adve | 7952d60 | 2003-05-31 07:37:05 +0000 | [diff] [blame] | 574 | continue; // nothing more to do |
| 575 | } |
| 576 | |
Vikram S. Adve | 74d15d3 | 2003-07-02 01:16:01 +0000 | [diff] [blame] | 577 | if (mop.opIsDefOnly() || mop.opIsDefAndUse()) { |
Tanya Lattner | b6489f3 | 2003-08-25 22:42:20 +0000 | [diff] [blame] | 578 | assert(MI.getImplicitRef(i) != NULL && "Null value being defined?"); |
| 579 | valueToDefVecMap[MI.getImplicitRef(i)].push_back(std::make_pair(node, |
Vikram S. Adve | 74d15d3 | 2003-07-02 01:16:01 +0000 | [diff] [blame] | 580 | -i)); |
| 581 | } |
Vikram S. Adve | 7952d60 | 2003-05-31 07:37:05 +0000 | [diff] [blame] | 582 | } |
Vikram S. Adve | c352d2c | 2001-11-05 04:04:23 +0000 | [diff] [blame] | 583 | } |
| 584 | |
| 585 | |
| 586 | void |
Chris Lattner | fb3a0aed | 2002-10-28 18:50:08 +0000 | [diff] [blame] | 587 | SchedGraph::buildNodesForBB(const TargetMachine& target, |
| 588 | MachineBasicBlock& MBB, |
Misha Brukman | c2312df | 2003-05-22 21:24:35 +0000 | [diff] [blame] | 589 | std::vector<SchedGraphNode*>& memNodeVec, |
Vikram S. Adve | 7952d60 | 2003-05-31 07:37:05 +0000 | [diff] [blame] | 590 | std::vector<SchedGraphNode*>& callDepNodeVec, |
Vikram S. Adve | 5b43af9 | 2001-11-11 01:23:27 +0000 | [diff] [blame] | 591 | RegToRefVecMap& regToRefVecMap, |
| 592 | ValueToDefVecMap& valueToDefVecMap) |
Vikram S. Adve | 5316f8f | 2001-09-30 23:36:58 +0000 | [diff] [blame] | 593 | { |
Chris Lattner | 3501fea | 2003-01-14 22:00:31 +0000 | [diff] [blame] | 594 | const TargetInstrInfo& mii = target.getInstrInfo(); |
Vikram S. Adve | 5b43af9 | 2001-11-11 01:23:27 +0000 | [diff] [blame] | 595 | |
| 596 | // Build graph nodes for each VM instruction and gather def/use info. |
| 597 | // Do both those together in a single pass over all machine instructions. |
Chris Lattner | fb3a0aed | 2002-10-28 18:50:08 +0000 | [diff] [blame] | 598 | for (unsigned i=0; i < MBB.size(); i++) |
| 599 | if (!mii.isDummyPhiInstr(MBB[i]->getOpCode())) { |
| 600 | SchedGraphNode* node = new SchedGraphNode(getNumNodes(), &MBB, i, target); |
| 601 | noteGraphNodeForInstr(MBB[i], node); |
| 602 | |
| 603 | // Remember all register references and value defs |
Vikram S. Adve | 7952d60 | 2003-05-31 07:37:05 +0000 | [diff] [blame] | 604 | findDefUseInfoAtInstr(target, node, memNodeVec, callDepNodeVec, |
| 605 | regToRefVecMap, valueToDefVecMap); |
Chris Lattner | fb3a0aed | 2002-10-28 18:50:08 +0000 | [diff] [blame] | 606 | } |
Vikram S. Adve | 78ef139 | 2001-08-28 23:06:02 +0000 | [diff] [blame] | 607 | } |
| 608 | |
| 609 | |
| 610 | void |
| 611 | SchedGraph::buildGraph(const TargetMachine& target) |
| 612 | { |
Vikram S. Adve | c352d2c | 2001-11-05 04:04:23 +0000 | [diff] [blame] | 613 | // Use this data structure to note all machine operands that compute |
| 614 | // ordinary LLVM values. These must be computed defs (i.e., instructions). |
| 615 | // Note that there may be multiple machine instructions that define |
| 616 | // each Value. |
| 617 | ValueToDefVecMap valueToDefVecMap; |
| 618 | |
Vikram S. Adve | e64574c | 2001-11-08 05:20:23 +0000 | [diff] [blame] | 619 | // Use this data structure to note all memory instructions. |
Vikram S. Adve | 78ef139 | 2001-08-28 23:06:02 +0000 | [diff] [blame] | 620 | // We use this to add memory dependence edges without a second full walk. |
Misha Brukman | c2312df | 2003-05-22 21:24:35 +0000 | [diff] [blame] | 621 | std::vector<SchedGraphNode*> memNodeVec; |
Vikram S. Adve | 7952d60 | 2003-05-31 07:37:05 +0000 | [diff] [blame] | 622 | |
| 623 | // Use this data structure to note all instructions that access physical |
| 624 | // registers that can be modified by a call (including call instructions) |
| 625 | std::vector<SchedGraphNode*> callDepNodeVec; |
Vikram S. Adve | 78ef139 | 2001-08-28 23:06:02 +0000 | [diff] [blame] | 626 | |
Vikram S. Adve | c352d2c | 2001-11-05 04:04:23 +0000 | [diff] [blame] | 627 | // Use this data structure to note any uses or definitions of |
Vikram S. Adve | 78ef139 | 2001-08-28 23:06:02 +0000 | [diff] [blame] | 628 | // machine registers so we can add edges for those later without |
| 629 | // extra passes over the nodes. |
| 630 | // The vector holds an ordered list of references to the machine reg, |
| 631 | // ordered according to control-flow order. This only works for a |
| 632 | // single basic block, hence the assertion. Each reference is identified |
| 633 | // by the pair: <node, operand-number>. |
| 634 | // |
Vikram S. Adve | 5316f8f | 2001-09-30 23:36:58 +0000 | [diff] [blame] | 635 | RegToRefVecMap regToRefVecMap; |
Vikram S. Adve | 78ef139 | 2001-08-28 23:06:02 +0000 | [diff] [blame] | 636 | |
| 637 | // Make a dummy root node. We'll add edges to the real roots later. |
Chris Lattner | fb3a0aed | 2002-10-28 18:50:08 +0000 | [diff] [blame] | 638 | graphRoot = new SchedGraphNode(0, NULL, -1, target); |
| 639 | graphLeaf = new SchedGraphNode(1, NULL, -1, target); |
Vikram S. Adve | 78ef139 | 2001-08-28 23:06:02 +0000 | [diff] [blame] | 640 | |
| 641 | //---------------------------------------------------------------- |
Vikram S. Adve | 5316f8f | 2001-09-30 23:36:58 +0000 | [diff] [blame] | 642 | // First add nodes for all the machine instructions in the basic block |
| 643 | // because this greatly simplifies identifying which edges to add. |
| 644 | // Do this one VM instruction at a time since the SchedGraphNode needs that. |
Vikram S. Adve | 78ef139 | 2001-08-28 23:06:02 +0000 | [diff] [blame] | 645 | // Also, remember the load/store instructions to add memory deps later. |
| 646 | //---------------------------------------------------------------- |
Chris Lattner | fb3a0aed | 2002-10-28 18:50:08 +0000 | [diff] [blame] | 647 | |
Vikram S. Adve | 7952d60 | 2003-05-31 07:37:05 +0000 | [diff] [blame] | 648 | buildNodesForBB(target, MBB, memNodeVec, callDepNodeVec, |
| 649 | regToRefVecMap, valueToDefVecMap); |
Vikram S. Adve | 78ef139 | 2001-08-28 23:06:02 +0000 | [diff] [blame] | 650 | |
| 651 | //---------------------------------------------------------------- |
Vikram S. Adve | 5316f8f | 2001-09-30 23:36:58 +0000 | [diff] [blame] | 652 | // Now add edges for the following (all are incoming edges except (4)): |
| 653 | // (1) operands of the machine instruction, including hidden operands |
| 654 | // (2) machine register dependences |
| 655 | // (3) memory load/store dependences |
| 656 | // (3) other resource dependences for the machine instruction, if any |
| 657 | // (4) output dependences when multiple machine instructions define the |
| 658 | // same value; all must have been generated from a single VM instrn |
| 659 | // (5) control dependences to branch instructions generated for the |
| 660 | // terminator instruction of the BB. Because of delay slots and |
| 661 | // 2-way conditional branches, multiple CD edges are needed |
| 662 | // (see addCDEdges for details). |
| 663 | // Also, note any uses or defs of machine registers. |
| 664 | // |
Vikram S. Adve | 78ef139 | 2001-08-28 23:06:02 +0000 | [diff] [blame] | 665 | //---------------------------------------------------------------- |
| 666 | |
| 667 | // First, add edges to the terminator instruction of the basic block. |
Chris Lattner | fb3a0aed | 2002-10-28 18:50:08 +0000 | [diff] [blame] | 668 | this->addCDEdges(MBB.getBasicBlock()->getTerminator(), target); |
Vikram S. Adve | 78ef139 | 2001-08-28 23:06:02 +0000 | [diff] [blame] | 669 | |
Vikram S. Adve | a93bbac | 2001-10-28 21:43:33 +0000 | [diff] [blame] | 670 | // Then add memory dep edges: store->load, load->store, and store->store. |
| 671 | // Call instructions are treated as both load and store. |
Vikram S. Adve | e64574c | 2001-11-08 05:20:23 +0000 | [diff] [blame] | 672 | this->addMemEdges(memNodeVec, target); |
Vikram S. Adve | a93bbac | 2001-10-28 21:43:33 +0000 | [diff] [blame] | 673 | |
| 674 | // Then add edges between call instructions and CC set/use instructions |
Vikram S. Adve | 7952d60 | 2003-05-31 07:37:05 +0000 | [diff] [blame] | 675 | this->addCallDepEdges(callDepNodeVec, target); |
Vikram S. Adve | a93bbac | 2001-10-28 21:43:33 +0000 | [diff] [blame] | 676 | |
Vikram S. Adve | c352d2c | 2001-11-05 04:04:23 +0000 | [diff] [blame] | 677 | // Then add incoming def-use (SSA) edges for each machine instruction. |
Chris Lattner | fb3a0aed | 2002-10-28 18:50:08 +0000 | [diff] [blame] | 678 | for (unsigned i=0, N=MBB.size(); i < N; i++) |
| 679 | addEdgesForInstruction(*MBB[i], valueToDefVecMap, target); |
Vikram S. Adve | 5316f8f | 2001-09-30 23:36:58 +0000 | [diff] [blame] | 680 | |
Vikram S. Adve | 200a435 | 2001-11-12 18:53:43 +0000 | [diff] [blame] | 681 | #ifdef NEED_SEPARATE_NONSSA_EDGES_CODE |
Vikram S. Adve | c352d2c | 2001-11-05 04:04:23 +0000 | [diff] [blame] | 682 | // Then add non-SSA edges for all VM instructions in the block. |
Vikram S. Adve | 5316f8f | 2001-09-30 23:36:58 +0000 | [diff] [blame] | 683 | // We assume that all machine instructions that define a value are |
| 684 | // generated from the VM instruction corresponding to that value. |
Vikram S. Adve | c352d2c | 2001-11-05 04:04:23 +0000 | [diff] [blame] | 685 | // TODO: This could probably be done much more efficiently. |
Vikram S. Adve | 5316f8f | 2001-09-30 23:36:58 +0000 | [diff] [blame] | 686 | for (BasicBlock::const_iterator II = bb->begin(); II != bb->end(); ++II) |
Vikram S. Adve | c352d2c | 2001-11-05 04:04:23 +0000 | [diff] [blame] | 687 | this->addNonSSAEdgesForValue(*II, target); |
Chris Lattner | 4ed17ba | 2001-11-26 18:56:52 +0000 | [diff] [blame] | 688 | #endif //NEED_SEPARATE_NONSSA_EDGES_CODE |
Vikram S. Adve | 78ef139 | 2001-08-28 23:06:02 +0000 | [diff] [blame] | 689 | |
| 690 | // Then add edges for dependences on machine registers |
| 691 | this->addMachineRegEdges(regToRefVecMap, target); |
| 692 | |
| 693 | // Finally, add edges from the dummy root and to dummy leaf |
| 694 | this->addDummyEdges(); |
| 695 | } |
| 696 | |
| 697 | |
| 698 | // |
| 699 | // class SchedGraphSet |
| 700 | // |
| 701 | |
| 702 | /*ctor*/ |
Chris Lattner | 2fbfdcf | 2002-04-07 20:49:59 +0000 | [diff] [blame] | 703 | SchedGraphSet::SchedGraphSet(const Function* _function, |
Vikram S. Adve | 78ef139 | 2001-08-28 23:06:02 +0000 | [diff] [blame] | 704 | const TargetMachine& target) : |
Tanya Lattner | b6489f3 | 2003-08-25 22:42:20 +0000 | [diff] [blame] | 705 | function(_function) |
Vikram S. Adve | 78ef139 | 2001-08-28 23:06:02 +0000 | [diff] [blame] | 706 | { |
Tanya Lattner | b6489f3 | 2003-08-25 22:42:20 +0000 | [diff] [blame] | 707 | buildGraphsForMethod(function, target); |
Vikram S. Adve | 78ef139 | 2001-08-28 23:06:02 +0000 | [diff] [blame] | 708 | } |
| 709 | |
| 710 | |
| 711 | /*dtor*/ |
| 712 | SchedGraphSet::~SchedGraphSet() |
| 713 | { |
| 714 | // delete all the graphs |
Chris Lattner | f3dd05c | 2002-04-09 05:15:33 +0000 | [diff] [blame] | 715 | for(iterator I = begin(), E = end(); I != E; ++I) |
| 716 | delete *I; // destructor is a friend |
Vikram S. Adve | 78ef139 | 2001-08-28 23:06:02 +0000 | [diff] [blame] | 717 | } |
| 718 | |
| 719 | |
| 720 | void |
| 721 | SchedGraphSet::dump() const |
| 722 | { |
Tanya Lattner | b6489f3 | 2003-08-25 22:42:20 +0000 | [diff] [blame] | 723 | std::cerr << "======== Sched graphs for function `" << function->getName() |
Misha Brukman | c2312df | 2003-05-22 21:24:35 +0000 | [diff] [blame] | 724 | << "' ========\n\n"; |
Vikram S. Adve | 78ef139 | 2001-08-28 23:06:02 +0000 | [diff] [blame] | 725 | |
| 726 | for (const_iterator I=begin(); I != end(); ++I) |
Vikram S. Adve | cf8a98f | 2002-03-24 03:40:59 +0000 | [diff] [blame] | 727 | (*I)->dump(); |
Vikram S. Adve | 78ef139 | 2001-08-28 23:06:02 +0000 | [diff] [blame] | 728 | |
Tanya Lattner | b6489f3 | 2003-08-25 22:42:20 +0000 | [diff] [blame] | 729 | std::cerr << "\n====== End graphs for function `" << function->getName() |
Misha Brukman | c2312df | 2003-05-22 21:24:35 +0000 | [diff] [blame] | 730 | << "' ========\n\n"; |
Vikram S. Adve | 78ef139 | 2001-08-28 23:06:02 +0000 | [diff] [blame] | 731 | } |
| 732 | |
| 733 | |
| 734 | void |
Chris Lattner | 2fbfdcf | 2002-04-07 20:49:59 +0000 | [diff] [blame] | 735 | SchedGraphSet::buildGraphsForMethod(const Function *F, |
Vikram S. Adve | 78ef139 | 2001-08-28 23:06:02 +0000 | [diff] [blame] | 736 | const TargetMachine& target) |
| 737 | { |
Chris Lattner | fb3a0aed | 2002-10-28 18:50:08 +0000 | [diff] [blame] | 738 | MachineFunction &MF = MachineFunction::get(F); |
| 739 | for (MachineFunction::iterator I = MF.begin(), E = MF.end(); I != E; ++I) |
| 740 | addGraph(new SchedGraph(*I, target)); |
Vikram S. Adve | 78ef139 | 2001-08-28 23:06:02 +0000 | [diff] [blame] | 741 | } |
| 742 | |
| 743 | |
Chris Lattner | 697954c | 2002-01-20 22:54:45 +0000 | [diff] [blame] | 744 | std::ostream &operator<<(std::ostream &os, const SchedGraphEdge& edge) |
Vikram S. Adve | 78ef139 | 2001-08-28 23:06:02 +0000 | [diff] [blame] | 745 | { |
| 746 | os << "edge [" << edge.src->getNodeId() << "] -> [" |
| 747 | << edge.sink->getNodeId() << "] : "; |
| 748 | |
| 749 | switch(edge.depType) { |
| 750 | case SchedGraphEdge::CtrlDep: os<< "Control Dep"; break; |
Vikram S. Adve | 200a435 | 2001-11-12 18:53:43 +0000 | [diff] [blame] | 751 | case SchedGraphEdge::ValueDep: os<< "Reg Value " << edge.val; break; |
| 752 | case SchedGraphEdge::MemoryDep: os<< "Memory Dep"; break; |
Vikram S. Adve | 78ef139 | 2001-08-28 23:06:02 +0000 | [diff] [blame] | 753 | case SchedGraphEdge::MachineRegister: os<< "Reg " <<edge.machineRegNum;break; |
| 754 | case SchedGraphEdge::MachineResource: os<<"Resource "<<edge.resourceId;break; |
| 755 | default: assert(0); break; |
| 756 | } |
| 757 | |
Chris Lattner | 697954c | 2002-01-20 22:54:45 +0000 | [diff] [blame] | 758 | os << " : delay = " << edge.minDelay << "\n"; |
Vikram S. Adve | 78ef139 | 2001-08-28 23:06:02 +0000 | [diff] [blame] | 759 | |
| 760 | return os; |
| 761 | } |
| 762 | |
Chris Lattner | 697954c | 2002-01-20 22:54:45 +0000 | [diff] [blame] | 763 | std::ostream &operator<<(std::ostream &os, const SchedGraphNode& node) |
Vikram S. Adve | 78ef139 | 2001-08-28 23:06:02 +0000 | [diff] [blame] | 764 | { |
Chris Lattner | 697954c | 2002-01-20 22:54:45 +0000 | [diff] [blame] | 765 | os << std::string(8, ' ') |
Tanya Lattner | b6489f3 | 2003-08-25 22:42:20 +0000 | [diff] [blame] | 766 | << "Node " << node.ID << " : " |
Chris Lattner | 697954c | 2002-01-20 22:54:45 +0000 | [diff] [blame] | 767 | << "latency = " << node.latency << "\n" << std::string(12, ' '); |
Vikram S. Adve | 78ef139 | 2001-08-28 23:06:02 +0000 | [diff] [blame] | 768 | |
| 769 | if (node.getMachineInstr() == NULL) |
Chris Lattner | 697954c | 2002-01-20 22:54:45 +0000 | [diff] [blame] | 770 | os << "(Dummy node)\n"; |
Misha Brukman | 6b77ec4 | 2003-05-22 21:49:18 +0000 | [diff] [blame] | 771 | else { |
| 772 | os << *node.getMachineInstr() << "\n" << std::string(12, ' '); |
| 773 | os << node.inEdges.size() << " Incoming Edges:\n"; |
| 774 | for (unsigned i=0, N=node.inEdges.size(); i < N; i++) |
| 775 | os << std::string(16, ' ') << *node.inEdges[i]; |
Vikram S. Adve | 78ef139 | 2001-08-28 23:06:02 +0000 | [diff] [blame] | 776 | |
Misha Brukman | 6b77ec4 | 2003-05-22 21:49:18 +0000 | [diff] [blame] | 777 | os << std::string(12, ' ') << node.outEdges.size() |
| 778 | << " Outgoing Edges:\n"; |
| 779 | for (unsigned i=0, N=node.outEdges.size(); i < N; i++) |
| 780 | os << std::string(16, ' ') << *node.outEdges[i]; |
| 781 | } |
Vikram S. Adve | 78ef139 | 2001-08-28 23:06:02 +0000 | [diff] [blame] | 782 | |
| 783 | return os; |
| 784 | } |