blob: 4c297bd1789bb1b57c06d7597fbd1457f8c6c288 [file] [log] [blame]
Chris Lattnerb22a04d2006-03-25 07:51:43 +00001//===- PPCInstrAltivec.td - The PowerPC Altivec Extension --*- tablegen -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file was developed by Chris Lattner and is distributed under
6// the University of Illinois Open Source License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the Altivec extension to the PowerPC instruction set.
11//
12//===----------------------------------------------------------------------===//
13
14//===----------------------------------------------------------------------===//
15// Altivec transformation functions and pattern fragments.
16//
17
Chris Lattner7ff7e672006-04-04 17:25:31 +000018// VSPLT*_get_imm xform function: convert vector_shuffle mask to VSPLT* imm.
19def VSPLTB_get_imm : SDNodeXForm<build_vector, [{
20 return getI32Imm(PPC::getVSPLTImmediate(N, 1));
Chris Lattnerb22a04d2006-03-25 07:51:43 +000021}]>;
Chris Lattner7ff7e672006-04-04 17:25:31 +000022def VSPLTB_shuffle_mask : PatLeaf<(build_vector), [{
23 return PPC::isSplatShuffleMask(N, 1);
24}], VSPLTB_get_imm>;
25def VSPLTH_get_imm : SDNodeXForm<build_vector, [{
26 return getI32Imm(PPC::getVSPLTImmediate(N, 2));
27}]>;
28def VSPLTH_shuffle_mask : PatLeaf<(build_vector), [{
29 return PPC::isSplatShuffleMask(N, 2);
30}], VSPLTH_get_imm>;
31def VSPLTW_get_imm : SDNodeXForm<build_vector, [{
32 return getI32Imm(PPC::getVSPLTImmediate(N, 4));
33}]>;
34def VSPLTW_shuffle_mask : PatLeaf<(build_vector), [{
35 return PPC::isSplatShuffleMask(N, 4);
36}], VSPLTW_get_imm>;
Chris Lattnerb22a04d2006-03-25 07:51:43 +000037
Chris Lattnerb22a04d2006-03-25 07:51:43 +000038
39// VSPLTISB_get_imm xform function: convert build_vector to VSPLTISB imm.
40def VSPLTISB_get_imm : SDNodeXForm<build_vector, [{
41 char Val;
42 PPC::isVecSplatImm(N, 1, &Val);
43 return getI32Imm(Val);
44}]>;
45def vecspltisb : PatLeaf<(build_vector), [{
46 return PPC::isVecSplatImm(N, 1);
47}], VSPLTISB_get_imm>;
48
49// VSPLTISH_get_imm xform function: convert build_vector to VSPLTISH imm.
50def VSPLTISH_get_imm : SDNodeXForm<build_vector, [{
51 char Val;
52 PPC::isVecSplatImm(N, 2, &Val);
53 return getI32Imm(Val);
54}]>;
55def vecspltish : PatLeaf<(build_vector), [{
56 return PPC::isVecSplatImm(N, 2);
57}], VSPLTISH_get_imm>;
58
59// VSPLTISW_get_imm xform function: convert build_vector to VSPLTISW imm.
60def VSPLTISW_get_imm : SDNodeXForm<build_vector, [{
61 char Val;
62 PPC::isVecSplatImm(N, 4, &Val);
63 return getI32Imm(Val);
64}]>;
65def vecspltisw : PatLeaf<(build_vector), [{
66 return PPC::isVecSplatImm(N, 4);
67}], VSPLTISW_get_imm>;
68
Chris Lattnerb22a04d2006-03-25 07:51:43 +000069//===----------------------------------------------------------------------===//
Chris Lattner3c4f4e9f2006-03-30 23:21:27 +000070// Helpers for defining instructions that directly correspond to intrinsics.
71
Chris Lattner8768bf62006-03-30 23:39:06 +000072// VA1a_Int - A VAForm_1a intrinsic definition.
Chris Lattnerb5c4d172006-03-31 21:57:36 +000073class VA1a_Int<bits<6> xo, string opc, Intrinsic IntID>
74 : VAForm_1a<xo, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB, VRRC:$vC),
75 !strconcat(opc, " $vD, $vA, $vB, $vC"), VecFP,
Chris Lattner8768bf62006-03-30 23:39:06 +000076 [(set VRRC:$vD, (IntID VRRC:$vA, VRRC:$vB, VRRC:$vC))]>;
77
Chris Lattner3c4f4e9f2006-03-30 23:21:27 +000078// VX1_Int - A VXForm_1 intrinsic definition.
Chris Lattner6cea8142006-03-31 22:34:05 +000079class VX1_Int<bits<11> xo, string opc, Intrinsic IntID>
80 : VXForm_1<xo, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
81 !strconcat(opc, " $vD, $vA, $vB"), VecFP,
Chris Lattner3c4f4e9f2006-03-30 23:21:27 +000082 [(set VRRC:$vD, (IntID VRRC:$vA, VRRC:$vB))]>;
83
84// VX2_Int - A VXForm_2 intrinsic definition.
Chris Lattner6cea8142006-03-31 22:34:05 +000085class VX2_Int<bits<11> xo, string opc, Intrinsic IntID>
86 : VXForm_2<xo, (ops VRRC:$vD, VRRC:$vB),
87 !strconcat(opc, " $vD, $vB"), VecFP,
Chris Lattner3c4f4e9f2006-03-30 23:21:27 +000088 [(set VRRC:$vD, (IntID VRRC:$vB))]>;
89
90//===----------------------------------------------------------------------===//
Chris Lattnerb22a04d2006-03-25 07:51:43 +000091// Instruction Definitions.
92
93def IMPLICIT_DEF_VRRC : Pseudo<(ops VRRC:$rD), "; $rD = IMPLICIT_DEF_VRRC",
94 [(set VRRC:$rD, (v4f32 (undef)))]>;
95
Chris Lattner4d9100d2006-04-05 00:03:57 +000096def MFVSCR : VXForm_4<1540, (ops VRRC:$vD),
97 "mfvcr $vD", LdStGeneral,
98 [(set VRRC:$vD, (int_ppc_altivec_mfvscr))]>;
99def MTVSCR : VXForm_5<1604, (ops VRRC:$vB),
100 "mtvcr $vB", LdStGeneral,
101 [(int_ppc_altivec_mtvscr VRRC:$vB)]>;
102
Chris Lattnerb22a04d2006-03-25 07:51:43 +0000103let isLoad = 1, PPC970_Unit = 2 in { // Loads.
104def LVEBX: XForm_1<31, 7, (ops VRRC:$vD, memrr:$src),
105 "lvebx $vD, $src", LdStGeneral,
Chris Lattnerecc219b2006-03-28 02:29:37 +0000106 [(set VRRC:$vD, (int_ppc_altivec_lvebx xoaddr:$src))]>;
Chris Lattnere7d959c2006-03-26 00:41:48 +0000107def LVEHX: XForm_1<31, 39, (ops VRRC:$vD, memrr:$src),
Chris Lattnerb22a04d2006-03-25 07:51:43 +0000108 "lvehx $vD, $src", LdStGeneral,
Chris Lattnerecc219b2006-03-28 02:29:37 +0000109 [(set VRRC:$vD, (int_ppc_altivec_lvehx xoaddr:$src))]>;
Chris Lattnere7d959c2006-03-26 00:41:48 +0000110def LVEWX: XForm_1<31, 71, (ops VRRC:$vD, memrr:$src),
Chris Lattnerb22a04d2006-03-25 07:51:43 +0000111 "lvewx $vD, $src", LdStGeneral,
Chris Lattnerecc219b2006-03-28 02:29:37 +0000112 [(set VRRC:$vD, (int_ppc_altivec_lvewx xoaddr:$src))]>;
Chris Lattnere7d959c2006-03-26 00:41:48 +0000113def LVX : XForm_1<31, 103, (ops VRRC:$vD, memrr:$src),
Chris Lattnerb22a04d2006-03-25 07:51:43 +0000114 "lvx $vD, $src", LdStGeneral,
Chris Lattnerecc219b2006-03-28 02:29:37 +0000115 [(set VRRC:$vD, (int_ppc_altivec_lvx xoaddr:$src))]>;
116def LVXL : XForm_1<31, 359, (ops VRRC:$vD, memrr:$src),
117 "lvxl $vD, $src", LdStGeneral,
118 [(set VRRC:$vD, (int_ppc_altivec_lvxl xoaddr:$src))]>;
Chris Lattnerb22a04d2006-03-25 07:51:43 +0000119}
120
Chris Lattner30a6aba2006-03-30 23:07:36 +0000121def LVSL : XForm_1<31, 6, (ops VRRC:$vD, memrr:$src),
122 "lvsl $vD, $src", LdStGeneral,
123 [(set VRRC:$vD, (int_ppc_altivec_lvsl xoaddr:$src))]>,
124 PPC970_Unit_LSU;
125def LVSR : XForm_1<31, 38, (ops VRRC:$vD, memrr:$src),
Chris Lattner99bdc652006-04-05 20:15:25 +0000126 "lvsr $vD, $src", LdStGeneral,
Chris Lattner30a6aba2006-03-30 23:07:36 +0000127 [(set VRRC:$vD, (int_ppc_altivec_lvsr xoaddr:$src))]>,
128 PPC970_Unit_LSU;
Chris Lattnerb22a04d2006-03-25 07:51:43 +0000129
130let isStore = 1, noResults = 1, PPC970_Unit = 2 in { // Stores.
Chris Lattner48b61a72006-03-28 00:40:33 +0000131def STVEBX: XForm_8<31, 135, (ops VRRC:$rS, memrr:$dst),
132 "stvebx $rS, $dst", LdStGeneral,
133 [(int_ppc_altivec_stvebx VRRC:$rS, xoaddr:$dst)]>;
134def STVEHX: XForm_8<31, 167, (ops VRRC:$rS, memrr:$dst),
135 "stvehx $rS, $dst", LdStGeneral,
136 [(int_ppc_altivec_stvehx VRRC:$rS, xoaddr:$dst)]>;
137def STVEWX: XForm_8<31, 199, (ops VRRC:$rS, memrr:$dst),
138 "stvewx $rS, $dst", LdStGeneral,
139 [(int_ppc_altivec_stvewx VRRC:$rS, xoaddr:$dst)]>;
Chris Lattnerb22a04d2006-03-25 07:51:43 +0000140def STVX : XForm_8<31, 231, (ops VRRC:$rS, memrr:$dst),
141 "stvx $rS, $dst", LdStGeneral,
Chris Lattnerecc219b2006-03-28 02:29:37 +0000142 [(int_ppc_altivec_stvx VRRC:$rS, xoaddr:$dst)]>;
143def STVXL : XForm_8<31, 487, (ops VRRC:$rS, memrr:$dst),
144 "stvxl $rS, $dst", LdStGeneral,
145 [(int_ppc_altivec_stvxl VRRC:$rS, xoaddr:$dst)]>;
Chris Lattnerb22a04d2006-03-25 07:51:43 +0000146}
147
148let PPC970_Unit = 5 in { // VALU Operations.
149// VA-Form instructions. 3-input AltiVec ops.
150def VMADDFP : VAForm_1<46, (ops VRRC:$vD, VRRC:$vA, VRRC:$vC, VRRC:$vB),
151 "vmaddfp $vD, $vA, $vC, $vB", VecFP,
152 [(set VRRC:$vD, (fadd (fmul VRRC:$vA, VRRC:$vC),
153 VRRC:$vB))]>,
154 Requires<[FPContractions]>;
155def VNMSUBFP: VAForm_1<47, (ops VRRC:$vD, VRRC:$vA, VRRC:$vC, VRRC:$vB),
156 "vnmsubfp $vD, $vA, $vC, $vB", VecFP,
157 [(set VRRC:$vD, (fneg (fsub (fmul VRRC:$vA, VRRC:$vC),
158 VRRC:$vB)))]>,
159 Requires<[FPContractions]>;
Chris Lattner0d2cf6b2006-04-05 00:49:48 +0000160
Chris Lattnerb5c4d172006-03-31 21:57:36 +0000161def VMHADDSHS : VA1a_Int<32, "vmhaddshs", int_ppc_altivec_vmhaddshs>;
162def VMHRADDSHS : VA1a_Int<33, "vmhraddshs", int_ppc_altivec_vmhraddshs>;
Chris Lattner0d2cf6b2006-04-05 00:49:48 +0000163def VMLADDUHM : VA1a_Int<34, "vmladduhm", int_ppc_altivec_vmladduhm>;
Chris Lattnerb5c4d172006-03-31 21:57:36 +0000164def VPERM : VA1a_Int<43, "vperm", int_ppc_altivec_vperm>;
165def VSEL : VA1a_Int<42, "vsel", int_ppc_altivec_vsel>;
Chris Lattnera9cb4412006-03-31 20:00:35 +0000166
Chris Lattnere7d959c2006-03-26 00:41:48 +0000167def VSLDOI : VAForm_2<44, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB, u5imm:$SH),
168 "vsldoi $vD, $vA, $vB, $SH", VecFP,
169 [(set VRRC:$vD,
170 (int_ppc_altivec_vsldoi VRRC:$vA, VRRC:$vB,
171 imm:$SH))]>;
Chris Lattnerb22a04d2006-03-25 07:51:43 +0000172
173// VX-Form instructions. AltiVec arithmetic ops.
174def VADDFP : VXForm_1<10, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
175 "vaddfp $vD, $vA, $vB", VecFP,
176 [(set VRRC:$vD, (fadd VRRC:$vA, VRRC:$vB))]>;
Chris Lattner5d729072006-03-26 02:39:02 +0000177
178def VADDUBM : VXForm_1<0, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
179 "vaddubm $vD, $vA, $vB", VecGeneral,
180 [(set VRRC:$vD, (add (v16i8 VRRC:$vA), VRRC:$vB))]>;
181def VADDUHM : VXForm_1<64, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
182 "vadduhm $vD, $vA, $vB", VecGeneral,
183 [(set VRRC:$vD, (add (v8i16 VRRC:$vA), VRRC:$vB))]>;
184def VADDUWM : VXForm_1<128, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
185 "vadduwm $vD, $vA, $vB", VecGeneral,
186 [(set VRRC:$vD, (add (v4i32 VRRC:$vA), VRRC:$vB))]>;
187
Chris Lattner348ba3f2006-03-31 22:41:56 +0000188def VADDCUW : VX1_Int<384, "vaddcuw", int_ppc_altivec_vaddcuw>;
189def VADDSBS : VX1_Int<768, "vaddsbs", int_ppc_altivec_vaddsbs>;
190def VADDSHS : VX1_Int<832, "vaddshs", int_ppc_altivec_vaddshs>;
191def VADDSWS : VX1_Int<896, "vaddsws", int_ppc_altivec_vaddsws>;
192def VADDUBS : VX1_Int<512, "vaddubs", int_ppc_altivec_vaddubs>;
193def VADDUHS : VX1_Int<576, "vadduhs", int_ppc_altivec_vadduhs>;
194def VADDUWS : VX1_Int<640, "vadduws", int_ppc_altivec_vadduws>;
Chris Lattner5d729072006-03-26 02:39:02 +0000195
Chris Lattner348ba3f2006-03-31 22:41:56 +0000196
Chris Lattner2430a5f2006-03-25 22:16:05 +0000197def VAND : VXForm_1<1028, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
198 "vand $vD, $vA, $vB", VecFP,
199 [(set VRRC:$vD, (and (v4i32 VRRC:$vA), VRRC:$vB))]>;
200def VANDC : VXForm_1<1092, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
201 "vandc $vD, $vA, $vB", VecFP,
Chris Lattneraf9136b2006-03-25 23:10:40 +0000202 [(set VRRC:$vD, (and (v4i32 VRRC:$vA), (vnot VRRC:$vB)))]>;
Chris Lattner2430a5f2006-03-25 22:16:05 +0000203
Chris Lattnerb22a04d2006-03-25 07:51:43 +0000204def VCFSX : VXForm_1<842, (ops VRRC:$vD, u5imm:$UIMM, VRRC:$vB),
205 "vcfsx $vD, $vB, $UIMM", VecFP,
Chris Lattner984f38b2006-03-25 08:01:02 +0000206 [(set VRRC:$vD,
207 (int_ppc_altivec_vcfsx VRRC:$vB, imm:$UIMM))]>;
Chris Lattnerb22a04d2006-03-25 07:51:43 +0000208def VCFUX : VXForm_1<778, (ops VRRC:$vD, u5imm:$UIMM, VRRC:$vB),
209 "vcfux $vD, $vB, $UIMM", VecFP,
Chris Lattner984f38b2006-03-25 08:01:02 +0000210 [(set VRRC:$vD,
211 (int_ppc_altivec_vcfux VRRC:$vB, imm:$UIMM))]>;
Chris Lattnerb22a04d2006-03-25 07:51:43 +0000212def VCTSXS : VXForm_1<970, (ops VRRC:$vD, u5imm:$UIMM, VRRC:$vB),
213 "vctsxs $vD, $vB, $UIMM", VecFP,
Chris Lattnera046d4a2006-04-04 23:25:02 +0000214 [(set VRRC:$vD,
215 (int_ppc_altivec_vctsxs VRRC:$vB, imm:$UIMM))]>;
Chris Lattnerb22a04d2006-03-25 07:51:43 +0000216def VCTUXS : VXForm_1<906, (ops VRRC:$vD, u5imm:$UIMM, VRRC:$vB),
217 "vctuxs $vD, $vB, $UIMM", VecFP,
Chris Lattnera046d4a2006-04-04 23:25:02 +0000218 [(set VRRC:$vD,
219 (int_ppc_altivec_vctuxs VRRC:$vB, imm:$UIMM))]>;
Chris Lattner348ba3f2006-03-31 22:41:56 +0000220def VEXPTEFP : VX2_Int<394, "vexptefp", int_ppc_altivec_vexptefp>;
221def VLOGEFP : VX2_Int<458, "vlogefp", int_ppc_altivec_vlogefp>;
222
Chris Lattner3f0b7ff2006-04-04 23:14:00 +0000223def VAVGSB : VX1_Int<1282, "vavgsb", int_ppc_altivec_vavgsb>;
224def VAVGSH : VX1_Int<1346, "vavgsh", int_ppc_altivec_vavgsh>;
225def VAVGSW : VX1_Int<1410, "vavgsw", int_ppc_altivec_vavgsw>;
226def VAVGUB : VX1_Int<1026, "vavgub", int_ppc_altivec_vavgub>;
227def VAVGUH : VX1_Int<1090, "vavguh", int_ppc_altivec_vavguh>;
228def VAVGUW : VX1_Int<1154, "vavguw", int_ppc_altivec_vavguw>;
229
Chris Lattnerc461a512006-04-03 15:58:28 +0000230def VMAXFP : VX1_Int<1034, "vmaxfp", int_ppc_altivec_vmaxfp>;
231def VMAXSB : VX1_Int< 258, "vmaxsb", int_ppc_altivec_vmaxsb>;
232def VMAXSH : VX1_Int< 322, "vmaxsh", int_ppc_altivec_vmaxsh>;
233def VMAXSW : VX1_Int< 386, "vmaxsw", int_ppc_altivec_vmaxsw>;
234def VMAXUB : VX1_Int< 2, "vmaxub", int_ppc_altivec_vmaxub>;
235def VMAXUH : VX1_Int< 66, "vmaxuh", int_ppc_altivec_vmaxuh>;
236def VMAXUW : VX1_Int< 130, "vmaxuw", int_ppc_altivec_vmaxuw>;
237def VMINFP : VX1_Int<1098, "vminfp", int_ppc_altivec_vminfp>;
238def VMINSB : VX1_Int< 770, "vminsb", int_ppc_altivec_vminsb>;
239def VMINSH : VX1_Int< 834, "vminsh", int_ppc_altivec_vminsh>;
240def VMINSW : VX1_Int< 896, "vminsw", int_ppc_altivec_vminsw>;
241def VMINUB : VX1_Int< 514, "vminub", int_ppc_altivec_vminub>;
242def VMINUH : VX1_Int< 578, "vminuh", int_ppc_altivec_vminuh>;
243def VMINUW : VX1_Int< 642, "vminuw", int_ppc_altivec_vminuw>;
Chris Lattner30a6aba2006-03-30 23:07:36 +0000244
Chris Lattner72e241c2006-04-04 23:43:56 +0000245def VMRGHB : VX1_Int<12 , "vmrghb", int_ppc_altivec_vmrghb>;
Chris Lattner6cea8142006-03-31 22:34:05 +0000246def VMRGHH : VX1_Int<76 , "vmrghh", int_ppc_altivec_vmrghh>;
247def VMRGHW : VX1_Int<140, "vmrghw", int_ppc_altivec_vmrghw>;
Chris Lattner72e241c2006-04-04 23:43:56 +0000248def VMRGLB : VX1_Int<268, "vmrglb", int_ppc_altivec_vmrglb>;
Chris Lattner6cea8142006-03-31 22:34:05 +0000249def VMRGLH : VX1_Int<332, "vmrglh", int_ppc_altivec_vmrglh>;
250def VMRGLW : VX1_Int<396, "vmrglw", int_ppc_altivec_vmrglw>;
Chris Lattner3c4f4e9f2006-03-30 23:21:27 +0000251
Chris Lattnerb5c4d172006-03-31 21:57:36 +0000252def VMSUMMBM : VA1a_Int<37, "vmsummbm", int_ppc_altivec_vmsummbm>;
253def VMSUMSHM : VA1a_Int<40, "vmsumshm", int_ppc_altivec_vmsumshm>;
254def VMSUMSHS : VA1a_Int<41, "vmsumshs", int_ppc_altivec_vmsumshs>;
255def VMSUMUBM : VA1a_Int<36, "vmsumubm", int_ppc_altivec_vmsumubm>;
256def VMSUMUHM : VA1a_Int<38, "vmsumuhm", int_ppc_altivec_vmsumuhm>;
257def VMSUMUHS : VA1a_Int<39, "vmsumuhs", int_ppc_altivec_vmsumuhs>;
Chris Lattner8768bf62006-03-30 23:39:06 +0000258
Chris Lattner6cea8142006-03-31 22:34:05 +0000259def VMULESB : VX1_Int<776, "vmulesb", int_ppc_altivec_vmulesb>;
260def VMULESH : VX1_Int<840, "vmulesh", int_ppc_altivec_vmulesh>;
261def VMULEUB : VX1_Int<520, "vmuleub", int_ppc_altivec_vmuleub>;
262def VMULEUH : VX1_Int<584, "vmuleuh", int_ppc_altivec_vmuleuh>;
263def VMULOSB : VX1_Int<264, "vmulosb", int_ppc_altivec_vmulosb>;
264def VMULOSH : VX1_Int<328, "vmulosh", int_ppc_altivec_vmulosh>;
265def VMULOUB : VX1_Int< 8, "vmuloub", int_ppc_altivec_vmuloub>;
266def VMULOUH : VX1_Int< 72, "vmulouh", int_ppc_altivec_vmulouh>;
Chris Lattner30a6aba2006-03-30 23:07:36 +0000267
Chris Lattner6cea8142006-03-31 22:34:05 +0000268def VREFP : VX2_Int<266, "vrefp", int_ppc_altivec_vrefp>;
269def VRFIM : VX2_Int<714, "vrfim", int_ppc_altivec_vrfim>;
270def VRFIN : VX2_Int<522, "vrfin", int_ppc_altivec_vrfin>;
271def VRFIP : VX2_Int<650, "vrfip", int_ppc_altivec_vrfip>;
272def VRFIZ : VX2_Int<586, "vrfiz", int_ppc_altivec_vrfiz>;
273def VRSQRTEFP : VX2_Int<330, "vrsqrtefp", int_ppc_altivec_vrsqrtefp>;
Chris Lattner3c4f4e9f2006-03-30 23:21:27 +0000274
Chris Lattner6cea8142006-03-31 22:34:05 +0000275def VSUBCUW : VX1_Int<74, "vsubcuw", int_ppc_altivec_vsubcuw>;
Chris Lattner3c4f4e9f2006-03-30 23:21:27 +0000276
277def VSUBFP : VXForm_1<74, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
278 "vsubfp $vD, $vA, $vB", VecGeneral,
Chris Lattnerb22a04d2006-03-25 07:51:43 +0000279 [(set VRRC:$vD, (fsub VRRC:$vA, VRRC:$vB))]>;
Chris Lattner5d729072006-03-26 02:39:02 +0000280def VSUBUBM : VXForm_1<1024, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
281 "vsububm $vD, $vA, $vB", VecGeneral,
282 [(set VRRC:$vD, (sub (v16i8 VRRC:$vA), VRRC:$vB))]>;
283def VSUBUHM : VXForm_1<1088, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
284 "vsubuhm $vD, $vA, $vB", VecGeneral,
285 [(set VRRC:$vD, (sub (v8i16 VRRC:$vA), VRRC:$vB))]>;
286def VSUBUWM : VXForm_1<1152, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
287 "vsubuwm $vD, $vA, $vB", VecGeneral,
288 [(set VRRC:$vD, (sub (v4i32 VRRC:$vA), VRRC:$vB))]>;
289
Chris Lattner6cea8142006-03-31 22:34:05 +0000290def VSUBSBS : VX1_Int<1792, "vsubsbs" , int_ppc_altivec_vsubsbs>;
291def VSUBSHS : VX1_Int<1856, "vsubshs" , int_ppc_altivec_vsubshs>;
292def VSUBSWS : VX1_Int<1920, "vsubsws" , int_ppc_altivec_vsubsws>;
293def VSUBUBS : VX1_Int<1536, "vsububs" , int_ppc_altivec_vsububs>;
294def VSUBUHS : VX1_Int<1600, "vsubuhs" , int_ppc_altivec_vsubuhs>;
295def VSUBUWS : VX1_Int<1664, "vsubuws" , int_ppc_altivec_vsubuws>;
296def VSUMSWS : VX1_Int<1928, "vsumsws" , int_ppc_altivec_vsumsws>;
297def VSUM2SWS: VX1_Int<1672, "vsum2sws", int_ppc_altivec_vsum2sws>;
298def VSUM4SBS: VX1_Int<1672, "vsum4sbs", int_ppc_altivec_vsum4sbs>;
299def VSUM4SHS: VX1_Int<1608, "vsum4shs", int_ppc_altivec_vsum4shs>;
300def VSUM4UBS: VX1_Int<1544, "vsum4ubs", int_ppc_altivec_vsum4ubs>;
Chris Lattnerecc219b2006-03-28 02:29:37 +0000301
Chris Lattner2430a5f2006-03-25 22:16:05 +0000302def VNOR : VXForm_1<1284, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
303 "vnor $vD, $vA, $vB", VecFP,
Chris Lattner6509ae82006-03-25 23:05:29 +0000304 [(set VRRC:$vD, (vnot (or (v4i32 VRRC:$vA), VRRC:$vB)))]>;
Chris Lattnerb22a04d2006-03-25 07:51:43 +0000305def VOR : VXForm_1<1156, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
306 "vor $vD, $vA, $vB", VecFP,
Chris Lattner2430a5f2006-03-25 22:16:05 +0000307 [(set VRRC:$vD, (or (v4i32 VRRC:$vA), VRRC:$vB))]>;
Chris Lattnerb22a04d2006-03-25 07:51:43 +0000308def VXOR : VXForm_1<1220, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
309 "vxor $vD, $vA, $vB", VecFP,
Chris Lattner2430a5f2006-03-25 22:16:05 +0000310 [(set VRRC:$vD, (xor (v4i32 VRRC:$vA), VRRC:$vB))]>;
Chris Lattnerb22a04d2006-03-25 07:51:43 +0000311
Chris Lattner6cea8142006-03-31 22:34:05 +0000312def VRLB : VX1_Int< 4, "vrlb", int_ppc_altivec_vrlb>;
313def VRLH : VX1_Int< 68, "vrlh", int_ppc_altivec_vrlh>;
314def VRLW : VX1_Int< 132, "vrlw", int_ppc_altivec_vrlw>;
Chris Lattner3827f712006-04-05 01:16:22 +0000315
316def VSL : VX1_Int< 452, "vsl" , int_ppc_altivec_vsl >;
Chris Lattner6cea8142006-03-31 22:34:05 +0000317def VSLO : VX1_Int<1036, "vslo", int_ppc_altivec_vslo>;
318def VSLB : VX1_Int< 260, "vslb", int_ppc_altivec_vslb>;
319def VSLH : VX1_Int< 324, "vslh", int_ppc_altivec_vslh>;
320def VSLW : VX1_Int< 388, "vslw", int_ppc_altivec_vslw>;
Chris Lattnerecc219b2006-03-28 02:29:37 +0000321
Chris Lattnerb22a04d2006-03-25 07:51:43 +0000322def VSPLTB : VXForm_1<524, (ops VRRC:$vD, u5imm:$UIMM, VRRC:$vB),
323 "vspltb $vD, $vB, $UIMM", VecPerm,
Chris Lattner684ad772006-04-04 00:05:13 +0000324 [(set VRRC:$vD, (vector_shuffle (v16i8 VRRC:$vB), (undef),
Chris Lattner7ff7e672006-04-04 17:25:31 +0000325 VSPLTB_shuffle_mask:$UIMM))]>;
Chris Lattnerb22a04d2006-03-25 07:51:43 +0000326def VSPLTH : VXForm_1<588, (ops VRRC:$vD, u5imm:$UIMM, VRRC:$vB),
327 "vsplth $vD, $vB, $UIMM", VecPerm,
Chris Lattner7ff7e672006-04-04 17:25:31 +0000328 [(set VRRC:$vD, (vector_shuffle (v16i8 VRRC:$vB), (undef),
329 VSPLTH_shuffle_mask:$UIMM))]>;
Chris Lattnerb22a04d2006-03-25 07:51:43 +0000330def VSPLTW : VXForm_1<652, (ops VRRC:$vD, u5imm:$UIMM, VRRC:$vB),
331 "vspltw $vD, $vB, $UIMM", VecPerm,
Chris Lattner7ff7e672006-04-04 17:25:31 +0000332 [(set VRRC:$vD, (vector_shuffle (v16i8 VRRC:$vB), (undef),
333 VSPLTW_shuffle_mask:$UIMM))]>;
Chris Lattnerb22a04d2006-03-25 07:51:43 +0000334
Chris Lattner6cea8142006-03-31 22:34:05 +0000335def VSR : VX1_Int< 708, "vsr" , int_ppc_altivec_vsr>;
336def VSRO : VX1_Int<1100, "vsro" , int_ppc_altivec_vsro>;
337def VSRAB : VX1_Int< 772, "vsrab", int_ppc_altivec_vsrab>;
338def VSRAH : VX1_Int< 836, "vsrah", int_ppc_altivec_vsrah>;
339def VSRAW : VX1_Int< 900, "vsraw", int_ppc_altivec_vsraw>;
340def VSRB : VX1_Int< 516, "vsrb" , int_ppc_altivec_vsrb>;
341def VSRH : VX1_Int< 580, "vsrh" , int_ppc_altivec_vsrh>;
342def VSRW : VX1_Int< 644, "vsrw" , int_ppc_altivec_vsrw>;
Chris Lattnerecc219b2006-03-28 02:29:37 +0000343
344
Chris Lattnereeaf72a2006-03-27 03:28:57 +0000345def VSPLTISB : VXForm_3<780, (ops VRRC:$vD, s5imm:$SIMM),
346 "vspltisb $vD, $SIMM", VecPerm,
347 [(set VRRC:$vD, (v4f32 vecspltisb:$SIMM))]>;
348def VSPLTISH : VXForm_3<844, (ops VRRC:$vD, s5imm:$SIMM),
349 "vspltish $vD, $SIMM", VecPerm,
350 [(set VRRC:$vD, (v4f32 vecspltish:$SIMM))]>;
351def VSPLTISW : VXForm_3<908, (ops VRRC:$vD, s5imm:$SIMM),
352 "vspltisw $vD, $SIMM", VecPerm,
353 [(set VRRC:$vD, (v4f32 vecspltisw:$SIMM))]>;
Chris Lattnerb22a04d2006-03-25 07:51:43 +0000354
Chris Lattner30a6aba2006-03-30 23:07:36 +0000355// Vector Pack.
Chris Lattner6cea8142006-03-31 22:34:05 +0000356def VPKPX : VX1_Int<782, "vpkpx", int_ppc_altivec_vpkpx>;
357def VPKSHSS : VX1_Int<398, "vpkshss", int_ppc_altivec_vpkshss>;
358def VPKSHUS : VX1_Int<270, "vpkshus", int_ppc_altivec_vpkshus>;
359def VPKSWSS : VX1_Int<462, "vpkswss", int_ppc_altivec_vpkswss>;
360def VPKSWUS : VX1_Int<334, "vpkswus", int_ppc_altivec_vpkswus>;
Chris Lattner30a6aba2006-03-30 23:07:36 +0000361def VPKUHUM : VXForm_1<14, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
362 "vpkuhum $vD, $vA, $vB", VecFP,
363 [/*TODO*/]>;
Chris Lattner6cea8142006-03-31 22:34:05 +0000364def VPKUHUS : VX1_Int<142, "vpkuhus", int_ppc_altivec_vpkuhus>;
Chris Lattner30a6aba2006-03-30 23:07:36 +0000365def VPKUWUM : VXForm_1<78, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
366 "vpkuwum $vD, $vA, $vB", VecFP,
367 [/*TODO*/]>;
Chris Lattner6cea8142006-03-31 22:34:05 +0000368def VPKUWUS : VX1_Int<206, "vpkuwus", int_ppc_altivec_vpkuwus>;
Chris Lattner30a6aba2006-03-30 23:07:36 +0000369
370// Vector Unpack.
Chris Lattner348ba3f2006-03-31 22:41:56 +0000371def VUPKHPX : VX2_Int<846, "vupkhpx", int_ppc_altivec_vupkhpx>;
372def VUPKHSB : VX2_Int<526, "vupkhsb", int_ppc_altivec_vupkhsb>;
373def VUPKHSH : VX2_Int<590, "vupkhsh", int_ppc_altivec_vupkhsh>;
374def VUPKLPX : VX2_Int<974, "vupklpx", int_ppc_altivec_vupklpx>;
375def VUPKLSB : VX2_Int<654, "vupklsb", int_ppc_altivec_vupklsb>;
376def VUPKLSH : VX2_Int<718, "vupklsh", int_ppc_altivec_vupklsh>;
Chris Lattner30a6aba2006-03-30 23:07:36 +0000377
Chris Lattnerb22a04d2006-03-25 07:51:43 +0000378
Chris Lattnerb8a45c22006-03-26 04:57:17 +0000379// Altivec Comparisons.
380
Chris Lattner5f7b0192006-03-31 05:32:57 +0000381class VCMP<bits<10> xo, string asmstr, ValueType Ty>
382 : VXRForm_1<xo, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB), asmstr, VecFPCompare,
383 [(set VRRC:$vD, (Ty (PPCvcmp VRRC:$vA, VRRC:$vB, xo)))]>;
384class VCMPo<bits<10> xo, string asmstr, ValueType Ty>
385 : VXRForm_1<xo, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB), asmstr, VecFPCompare,
Chris Lattner7ff7e672006-04-04 17:25:31 +0000386 [(set VRRC:$vD, (Ty (PPCvcmp_o VRRC:$vA, VRRC:$vB, xo)))]> {
387 let Defs = [CR6];
388 let RC = 1;
389}
Chris Lattner5f7b0192006-03-31 05:32:57 +0000390
391// f32 element comparisons.0
392def VCMPBFP : VCMP <966, "vcmpbfp $vD, $vA, $vB" , v4f32>;
393def VCMPBFPo : VCMPo<966, "vcmpbfp. $vD, $vA, $vB" , v4f32>;
394def VCMPEQFP : VCMP <198, "vcmpeqfp $vD, $vA, $vB" , v4f32>;
395def VCMPEQFPo : VCMPo<198, "vcmpeqfp. $vD, $vA, $vB", v4f32>;
396def VCMPGEFP : VCMP <454, "vcmpgefp $vD, $vA, $vB" , v4f32>;
397def VCMPGEFPo : VCMPo<454, "vcmpgefp. $vD, $vA, $vB", v4f32>;
398def VCMPGTFP : VCMP <710, "vcmpgtfp $vD, $vA, $vB" , v4f32>;
399def VCMPGTFPo : VCMPo<710, "vcmpgtfp. $vD, $vA, $vB", v4f32>;
Chris Lattnerb8a45c22006-03-26 04:57:17 +0000400
401// i8 element comparisons.
Chris Lattner5f7b0192006-03-31 05:32:57 +0000402def VCMPEQUB : VCMP < 6, "vcmpequb $vD, $vA, $vB" , v16i8>;
403def VCMPEQUBo : VCMPo< 6, "vcmpequb. $vD, $vA, $vB", v16i8>;
404def VCMPGTSB : VCMP <774, "vcmpgtsb $vD, $vA, $vB" , v16i8>;
405def VCMPGTSBo : VCMPo<774, "vcmpgtsb. $vD, $vA, $vB", v16i8>;
406def VCMPGTUB : VCMP <518, "vcmpgtub $vD, $vA, $vB" , v16i8>;
407def VCMPGTUBo : VCMPo<518, "vcmpgtub. $vD, $vA, $vB", v16i8>;
Chris Lattnerb8a45c22006-03-26 04:57:17 +0000408
409// i16 element comparisons.
Chris Lattner5f7b0192006-03-31 05:32:57 +0000410def VCMPEQUH : VCMP < 70, "vcmpequh $vD, $vA, $vB" , v8i16>;
411def VCMPEQUHo : VCMPo< 70, "vcmpequh. $vD, $vA, $vB", v8i16>;
412def VCMPGTSH : VCMP <838, "vcmpgtsh $vD, $vA, $vB" , v8i16>;
413def VCMPGTSHo : VCMPo<838, "vcmpgtsh. $vD, $vA, $vB", v8i16>;
414def VCMPGTUH : VCMP <582, "vcmpgtuh $vD, $vA, $vB" , v8i16>;
415def VCMPGTUHo : VCMPo<582, "vcmpgtuh. $vD, $vA, $vB", v8i16>;
Chris Lattnerb8a45c22006-03-26 04:57:17 +0000416
417// i32 element comparisons.
Chris Lattner5f7b0192006-03-31 05:32:57 +0000418def VCMPEQUW : VCMP <134, "vcmpequw $vD, $vA, $vB" , v4i32>;
419def VCMPEQUWo : VCMPo<134, "vcmpequw. $vD, $vA, $vB", v4i32>;
420def VCMPGTSW : VCMP <902, "vcmpgtsw $vD, $vA, $vB" , v4i32>;
421def VCMPGTSWo : VCMPo<902, "vcmpgtsw. $vD, $vA, $vB", v4i32>;
422def VCMPGTUW : VCMP <646, "vcmpgtuw $vD, $vA, $vB" , v4i32>;
423def VCMPGTUWo : VCMPo<646, "vcmpgtuw. $vD, $vA, $vB", v4i32>;
Chris Lattnerb8a45c22006-03-26 04:57:17 +0000424
Chris Lattnerb22a04d2006-03-25 07:51:43 +0000425def V_SET0 : VXForm_setzero<1220, (ops VRRC:$vD),
426 "vxor $vD, $vD, $vD", VecFP,
Evan Cheng5b6a01b2006-03-26 09:52:32 +0000427 [(set VRRC:$vD, (v4f32 immAllZerosV))]>;
Chris Lattnerb22a04d2006-03-25 07:51:43 +0000428}
429
430//===----------------------------------------------------------------------===//
431// Additional Altivec Patterns
432//
433
434// Undef/Zero.
435def : Pat<(v16i8 (undef)), (v16i8 (IMPLICIT_DEF_VRRC))>;
436def : Pat<(v8i16 (undef)), (v8i16 (IMPLICIT_DEF_VRRC))>;
437def : Pat<(v4i32 (undef)), (v4i32 (IMPLICIT_DEF_VRRC))>;
Evan Cheng5b6a01b2006-03-26 09:52:32 +0000438def : Pat<(v16i8 immAllZerosV), (v16i8 (V_SET0))>;
439def : Pat<(v8i16 immAllZerosV), (v8i16 (V_SET0))>;
440def : Pat<(v4i32 immAllZerosV), (v4i32 (V_SET0))>;
Chris Lattnerb22a04d2006-03-25 07:51:43 +0000441
442// Loads.
443def : Pat<(v16i8 (load xoaddr:$src)), (v16i8 (LVX xoaddr:$src))>;
444def : Pat<(v8i16 (load xoaddr:$src)), (v8i16 (LVX xoaddr:$src))>;
445def : Pat<(v4i32 (load xoaddr:$src)), (v4i32 (LVX xoaddr:$src))>;
Chris Lattnerecc219b2006-03-28 02:29:37 +0000446def : Pat<(v4f32 (load xoaddr:$src)), (v4f32 (LVX xoaddr:$src))>;
Chris Lattnerb22a04d2006-03-25 07:51:43 +0000447
448// Stores.
449def : Pat<(store (v16i8 VRRC:$rS), xoaddr:$dst),
450 (STVX (v16i8 VRRC:$rS), xoaddr:$dst)>;
451def : Pat<(store (v8i16 VRRC:$rS), xoaddr:$dst),
452 (STVX (v8i16 VRRC:$rS), xoaddr:$dst)>;
453def : Pat<(store (v4i32 VRRC:$rS), xoaddr:$dst),
454 (STVX (v4i32 VRRC:$rS), xoaddr:$dst)>;
Chris Lattnerecc219b2006-03-28 02:29:37 +0000455def : Pat<(store (v4f32 VRRC:$rS), xoaddr:$dst),
456 (STVX (v4f32 VRRC:$rS), xoaddr:$dst)>;
Chris Lattnerb22a04d2006-03-25 07:51:43 +0000457
458// Bit conversions.
459def : Pat<(v16i8 (bitconvert (v8i16 VRRC:$src))), (v16i8 VRRC:$src)>;
460def : Pat<(v16i8 (bitconvert (v4i32 VRRC:$src))), (v16i8 VRRC:$src)>;
461def : Pat<(v16i8 (bitconvert (v4f32 VRRC:$src))), (v16i8 VRRC:$src)>;
462
463def : Pat<(v8i16 (bitconvert (v16i8 VRRC:$src))), (v8i16 VRRC:$src)>;
464def : Pat<(v8i16 (bitconvert (v4i32 VRRC:$src))), (v8i16 VRRC:$src)>;
465def : Pat<(v8i16 (bitconvert (v4f32 VRRC:$src))), (v8i16 VRRC:$src)>;
466
467def : Pat<(v4i32 (bitconvert (v16i8 VRRC:$src))), (v4i32 VRRC:$src)>;
468def : Pat<(v4i32 (bitconvert (v8i16 VRRC:$src))), (v4i32 VRRC:$src)>;
469def : Pat<(v4i32 (bitconvert (v4f32 VRRC:$src))), (v4i32 VRRC:$src)>;
470
471def : Pat<(v4f32 (bitconvert (v16i8 VRRC:$src))), (v4f32 VRRC:$src)>;
472def : Pat<(v4f32 (bitconvert (v8i16 VRRC:$src))), (v4f32 VRRC:$src)>;
473def : Pat<(v4f32 (bitconvert (v4i32 VRRC:$src))), (v4f32 VRRC:$src)>;
474
475// Immediate vector formation with vsplti*.
476def : Pat<(v16i8 vecspltisb:$invec), (v16i8 (VSPLTISB vecspltisb:$invec))>;
477def : Pat<(v16i8 vecspltish:$invec), (v16i8 (VSPLTISH vecspltish:$invec))>;
478def : Pat<(v16i8 vecspltisw:$invec), (v16i8 (VSPLTISW vecspltisw:$invec))>;
479
480def : Pat<(v8i16 vecspltisb:$invec), (v8i16 (VSPLTISB vecspltisb:$invec))>;
481def : Pat<(v8i16 vecspltish:$invec), (v8i16 (VSPLTISH vecspltish:$invec))>;
482def : Pat<(v8i16 vecspltisw:$invec), (v8i16 (VSPLTISW vecspltisw:$invec))>;
483
484def : Pat<(v4i32 vecspltisb:$invec), (v4i32 (VSPLTISB vecspltisb:$invec))>;
485def : Pat<(v4i32 vecspltish:$invec), (v4i32 (VSPLTISH vecspltish:$invec))>;
486def : Pat<(v4i32 vecspltisw:$invec), (v4i32 (VSPLTISW vecspltisw:$invec))>;
487
Chris Lattner2430a5f2006-03-25 22:16:05 +0000488// Logical Operations
Chris Lattnerc3837d42006-04-01 22:41:47 +0000489def : Pat<(v16i8 (vnot VRRC:$vA)), (v16i8 (VNOR VRRC:$vA, VRRC:$vA))>;
490def : Pat<(v8i16 (vnot VRRC:$vA)), (v8i16 (VNOR VRRC:$vA, VRRC:$vA))>;
491def : Pat<(v4i32 (vnot VRRC:$vA)), (v4i32 (VNOR VRRC:$vA, VRRC:$vA))>;
492
Chris Lattner2430a5f2006-03-25 22:16:05 +0000493def : Pat<(v16i8 (and VRRC:$A, VRRC:$B)), (v16i8 (VAND VRRC:$A, VRRC:$B))>;
494def : Pat<(v8i16 (and VRRC:$A, VRRC:$B)), (v8i16 (VAND VRRC:$A, VRRC:$B))>;
495def : Pat<(v16i8 (or VRRC:$A, VRRC:$B)), (v16i8 (VOR VRRC:$A, VRRC:$B))>;
496def : Pat<(v8i16 (or VRRC:$A, VRRC:$B)), (v8i16 (VOR VRRC:$A, VRRC:$B))>;
497def : Pat<(v16i8 (xor VRRC:$A, VRRC:$B)), (v16i8 (VXOR VRRC:$A, VRRC:$B))>;
498def : Pat<(v8i16 (xor VRRC:$A, VRRC:$B)), (v8i16 (VXOR VRRC:$A, VRRC:$B))>;
Chris Lattner6509ae82006-03-25 23:05:29 +0000499def : Pat<(v16i8 (vnot (or VRRC:$A, VRRC:$B))),(v16i8 (VNOR VRRC:$A, VRRC:$B))>;
500def : Pat<(v8i16 (vnot (or VRRC:$A, VRRC:$B))),(v8i16 (VNOR VRRC:$A, VRRC:$B))>;
Chris Lattneraf9136b2006-03-25 23:10:40 +0000501def : Pat<(v16i8 (and VRRC:$A, (vnot VRRC:$B))),
Chris Lattner6509ae82006-03-25 23:05:29 +0000502 (v16i8 (VANDC VRRC:$A, VRRC:$B))>;
Chris Lattneraf9136b2006-03-25 23:10:40 +0000503def : Pat<(v8i16 (and VRRC:$A, (vnot VRRC:$B))),
Chris Lattner6509ae82006-03-25 23:05:29 +0000504 (v8i16 (VANDC VRRC:$A, VRRC:$B))>;
Chris Lattnerb22a04d2006-03-25 07:51:43 +0000505
506def : Pat<(fmul VRRC:$vA, VRRC:$vB),
507 (VMADDFP VRRC:$vA, VRRC:$vB, (V_SET0))>;
508
509// Fused multiply add and multiply sub for packed float. These are represented
510// separately from the real instructions above, for operations that must have
511// the additional precision, such as Newton-Rhapson (used by divide, sqrt)
512def : Pat<(PPCvmaddfp VRRC:$A, VRRC:$B, VRRC:$C),
513 (VMADDFP VRRC:$A, VRRC:$B, VRRC:$C)>;
514def : Pat<(PPCvnmsubfp VRRC:$A, VRRC:$B, VRRC:$C),
515 (VNMSUBFP VRRC:$A, VRRC:$B, VRRC:$C)>;
516
517def : Pat<(int_ppc_altivec_vmaddfp VRRC:$A, VRRC:$B, VRRC:$C),
518 (VMADDFP VRRC:$A, VRRC:$B, VRRC:$C)>;
519def : Pat<(int_ppc_altivec_vnmsubfp VRRC:$A, VRRC:$B, VRRC:$C),
520 (VNMSUBFP VRRC:$A, VRRC:$B, VRRC:$C)>;
Chris Lattnerb22a04d2006-03-25 07:51:43 +0000521
Chris Lattnera9cb4412006-03-31 20:00:35 +0000522def : Pat<(PPCvperm (v16i8 VRRC:$vA), VRRC:$vB, VRRC:$vC),
523 (v16i8 (VPERM VRRC:$vA, VRRC:$vB, VRRC:$vC))>;