blob: 1cd42ca2ae0fbc1d0a26316fe60b4d771076b1a1 [file] [log] [blame]
Chris Lattner64105522008-01-01 01:03:04 +00001//===-- TargetInstrInfoImpl.cpp - Target Instruction Information ----------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file implements the TargetInstrInfoImpl class, it just provides default
11// implementations of various methods.
12//
13//===----------------------------------------------------------------------===//
14
15#include "llvm/Target/TargetInstrInfo.h"
Evan Cheng86050dc2010-06-18 23:09:54 +000016#include "llvm/Target/TargetLowering.h"
Dan Gohmana70dca12009-10-09 23:27:56 +000017#include "llvm/Target/TargetMachine.h"
18#include "llvm/Target/TargetRegisterInfo.h"
Owen Anderson44eb65c2008-08-14 22:49:33 +000019#include "llvm/ADT/SmallVector.h"
Dan Gohmanc54baa22008-12-03 18:43:12 +000020#include "llvm/CodeGen/MachineFrameInfo.h"
Chris Lattner64105522008-01-01 01:03:04 +000021#include "llvm/CodeGen/MachineInstr.h"
Evan Cheng58dcb0e2008-06-16 07:33:11 +000022#include "llvm/CodeGen/MachineInstrBuilder.h"
Dan Gohmanc76909a2009-09-25 20:36:54 +000023#include "llvm/CodeGen/MachineMemOperand.h"
Dan Gohmana70dca12009-10-09 23:27:56 +000024#include "llvm/CodeGen/MachineRegisterInfo.h"
Andrew Trick6b120722010-12-08 20:04:29 +000025#include "llvm/CodeGen/ScoreboardHazardRecognizer.h"
Dan Gohmanc54baa22008-12-03 18:43:12 +000026#include "llvm/CodeGen/PseudoSourceValue.h"
Andrew Trickc8bfd1d2011-01-21 05:51:33 +000027#include "llvm/Support/CommandLine.h"
Jakob Stoklund Olesen9fac4152010-07-13 00:23:30 +000028#include "llvm/Support/Debug.h"
Evan Cheng34c75092009-07-10 23:26:12 +000029#include "llvm/Support/ErrorHandling.h"
30#include "llvm/Support/raw_ostream.h"
Chris Lattner64105522008-01-01 01:03:04 +000031using namespace llvm;
32
Andrew Trickc8bfd1d2011-01-21 05:51:33 +000033static cl::opt<bool> DisableHazardRecognizer(
34 "disable-sched-hazard", cl::Hidden, cl::init(false),
35 cl::desc("Disable hazard detection during preRA scheduling"));
36
Evan Cheng4d54e5b2010-06-22 01:18:16 +000037/// ReplaceTailWithBranchTo - Delete the instruction OldInst and everything
38/// after it, replacing it with an unconditional branch to NewDest.
Evan Cheng86050dc2010-06-18 23:09:54 +000039void
40TargetInstrInfoImpl::ReplaceTailWithBranchTo(MachineBasicBlock::iterator Tail,
41 MachineBasicBlock *NewDest) const {
42 MachineBasicBlock *MBB = Tail->getParent();
43
44 // Remove all the old successors of MBB from the CFG.
45 while (!MBB->succ_empty())
46 MBB->removeSuccessor(MBB->succ_begin());
47
48 // Remove all the dead instructions from the end of MBB.
49 MBB->erase(Tail, MBB->end());
50
51 // If MBB isn't immediately before MBB, insert a branch to it.
52 if (++MachineFunction::iterator(MBB) != MachineFunction::iterator(NewDest))
53 InsertBranch(*MBB, NewDest, 0, SmallVector<MachineOperand, 0>(),
54 Tail->getDebugLoc());
55 MBB->addSuccessor(NewDest);
56}
57
Chris Lattner64105522008-01-01 01:03:04 +000058// commuteInstruction - The default implementation of this method just exchanges
Evan Cheng34c75092009-07-10 23:26:12 +000059// the two operands returned by findCommutedOpIndices.
Evan Cheng58dcb0e2008-06-16 07:33:11 +000060MachineInstr *TargetInstrInfoImpl::commuteInstruction(MachineInstr *MI,
61 bool NewMI) const {
Evan Chenge837dea2011-06-28 19:10:37 +000062 const MCInstrDesc &MCID = MI->getDesc();
63 bool HasDef = MCID.getNumDefs();
Evan Cheng34c75092009-07-10 23:26:12 +000064 if (HasDef && !MI->getOperand(0).isReg())
65 // No idea how to commute this instruction. Target should implement its own.
66 return 0;
67 unsigned Idx1, Idx2;
68 if (!findCommutedOpIndices(MI, Idx1, Idx2)) {
69 std::string msg;
70 raw_string_ostream Msg(msg);
71 Msg << "Don't know how to commute: " << *MI;
Chris Lattner75361b62010-04-07 22:58:41 +000072 report_fatal_error(Msg.str());
Evan Cheng34c75092009-07-10 23:26:12 +000073 }
Evan Cheng498c2902009-07-01 08:29:08 +000074
75 assert(MI->getOperand(Idx1).isReg() && MI->getOperand(Idx2).isReg() &&
Chris Lattner64105522008-01-01 01:03:04 +000076 "This only knows how to commute register operands so far");
Evan Chengcb08f182011-08-22 23:04:56 +000077 unsigned Reg0 = HasDef ? MI->getOperand(0).getReg() : 0;
Evan Cheng498c2902009-07-01 08:29:08 +000078 unsigned Reg1 = MI->getOperand(Idx1).getReg();
79 unsigned Reg2 = MI->getOperand(Idx2).getReg();
80 bool Reg1IsKill = MI->getOperand(Idx1).isKill();
81 bool Reg2IsKill = MI->getOperand(Idx2).isKill();
Evan Chengcb08f182011-08-22 23:04:56 +000082 // If destination is tied to either of the commuted source register, then
83 // it must be updated.
84 if (HasDef && Reg0 == Reg1 &&
85 MI->getDesc().getOperandConstraint(Idx1, MCOI::TIED_TO) == 0) {
Evan Chenga4d16a12008-02-13 02:46:49 +000086 Reg2IsKill = false;
Evan Chengcb08f182011-08-22 23:04:56 +000087 Reg0 = Reg2;
88 } else if (HasDef && Reg0 == Reg2 &&
89 MI->getDesc().getOperandConstraint(Idx2, MCOI::TIED_TO) == 0) {
90 Reg1IsKill = false;
91 Reg0 = Reg1;
Evan Chenga4d16a12008-02-13 02:46:49 +000092 }
Evan Cheng58dcb0e2008-06-16 07:33:11 +000093
94 if (NewMI) {
95 // Create a new instruction.
Evan Cheng498c2902009-07-01 08:29:08 +000096 bool Reg0IsDead = HasDef ? MI->getOperand(0).isDead() : false;
Dan Gohman8e5f2c62008-07-07 23:14:23 +000097 MachineFunction &MF = *MI->getParent()->getParent();
Evan Cheng498c2902009-07-01 08:29:08 +000098 if (HasDef)
99 return BuildMI(MF, MI->getDebugLoc(), MI->getDesc())
100 .addReg(Reg0, RegState::Define | getDeadRegState(Reg0IsDead))
101 .addReg(Reg2, getKillRegState(Reg2IsKill))
102 .addReg(Reg1, getKillRegState(Reg2IsKill));
103 else
104 return BuildMI(MF, MI->getDebugLoc(), MI->getDesc())
105 .addReg(Reg2, getKillRegState(Reg2IsKill))
106 .addReg(Reg1, getKillRegState(Reg2IsKill));
Evan Cheng58dcb0e2008-06-16 07:33:11 +0000107 }
108
Evan Chengcb08f182011-08-22 23:04:56 +0000109 if (HasDef)
110 MI->getOperand(0).setReg(Reg0);
Evan Cheng498c2902009-07-01 08:29:08 +0000111 MI->getOperand(Idx2).setReg(Reg1);
112 MI->getOperand(Idx1).setReg(Reg2);
113 MI->getOperand(Idx2).setIsKill(Reg1IsKill);
114 MI->getOperand(Idx1).setIsKill(Reg2IsKill);
Chris Lattner64105522008-01-01 01:03:04 +0000115 return MI;
116}
117
Evan Cheng261ce1d2009-07-10 19:15:51 +0000118/// findCommutedOpIndices - If specified MI is commutable, return the two
119/// operand indices that would swap value. Return true if the instruction
120/// is not in a form which this routine understands.
121bool TargetInstrInfoImpl::findCommutedOpIndices(MachineInstr *MI,
122 unsigned &SrcOpIdx1,
123 unsigned &SrcOpIdx2) const {
Evan Chenge837dea2011-06-28 19:10:37 +0000124 const MCInstrDesc &MCID = MI->getDesc();
125 if (!MCID.isCommutable())
Evan Cheng498c2902009-07-01 08:29:08 +0000126 return false;
Evan Cheng261ce1d2009-07-10 19:15:51 +0000127 // This assumes v0 = op v1, v2 and commuting would swap v1 and v2. If this
128 // is not true, then the target must implement this.
Evan Chenge837dea2011-06-28 19:10:37 +0000129 SrcOpIdx1 = MCID.getNumDefs();
Evan Cheng261ce1d2009-07-10 19:15:51 +0000130 SrcOpIdx2 = SrcOpIdx1 + 1;
131 if (!MI->getOperand(SrcOpIdx1).isReg() ||
132 !MI->getOperand(SrcOpIdx2).isReg())
133 // No idea.
134 return false;
135 return true;
Evan Chengf20db152008-02-15 18:21:33 +0000136}
137
138
Chris Lattner64105522008-01-01 01:03:04 +0000139bool TargetInstrInfoImpl::PredicateInstruction(MachineInstr *MI,
Owen Anderson44eb65c2008-08-14 22:49:33 +0000140 const SmallVectorImpl<MachineOperand> &Pred) const {
Chris Lattner64105522008-01-01 01:03:04 +0000141 bool MadeChange = false;
Evan Chenge837dea2011-06-28 19:10:37 +0000142 const MCInstrDesc &MCID = MI->getDesc();
143 if (!MCID.isPredicable())
Chris Lattner749c6f62008-01-07 07:27:27 +0000144 return false;
Andrew Trick6b120722010-12-08 20:04:29 +0000145
Chris Lattner749c6f62008-01-07 07:27:27 +0000146 for (unsigned j = 0, i = 0, e = MI->getNumOperands(); i != e; ++i) {
Evan Chenge837dea2011-06-28 19:10:37 +0000147 if (MCID.OpInfo[i].isPredicate()) {
Chris Lattner749c6f62008-01-07 07:27:27 +0000148 MachineOperand &MO = MI->getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +0000149 if (MO.isReg()) {
Chris Lattner749c6f62008-01-07 07:27:27 +0000150 MO.setReg(Pred[j].getReg());
151 MadeChange = true;
Dan Gohmand735b802008-10-03 15:45:36 +0000152 } else if (MO.isImm()) {
Chris Lattner749c6f62008-01-07 07:27:27 +0000153 MO.setImm(Pred[j].getImm());
154 MadeChange = true;
Dan Gohmand735b802008-10-03 15:45:36 +0000155 } else if (MO.isMBB()) {
Chris Lattner749c6f62008-01-07 07:27:27 +0000156 MO.setMBB(Pred[j].getMBB());
157 MadeChange = true;
Chris Lattner64105522008-01-01 01:03:04 +0000158 }
Chris Lattner749c6f62008-01-07 07:27:27 +0000159 ++j;
Chris Lattner64105522008-01-01 01:03:04 +0000160 }
161 }
162 return MadeChange;
163}
Evan Chengca1267c2008-03-31 20:40:39 +0000164
Jakob Stoklund Olesen2df3f582011-08-08 20:53:24 +0000165bool TargetInstrInfoImpl::hasLoadFromStackSlot(const MachineInstr *MI,
166 const MachineMemOperand *&MMO,
167 int &FrameIndex) const {
168 for (MachineInstr::mmo_iterator o = MI->memoperands_begin(),
169 oe = MI->memoperands_end();
170 o != oe;
171 ++o) {
172 if ((*o)->isLoad() && (*o)->getValue())
173 if (const FixedStackPseudoSourceValue *Value =
174 dyn_cast<const FixedStackPseudoSourceValue>((*o)->getValue())) {
175 FrameIndex = Value->getFrameIndex();
176 MMO = *o;
177 return true;
178 }
179 }
180 return false;
181}
182
183bool TargetInstrInfoImpl::hasStoreToStackSlot(const MachineInstr *MI,
184 const MachineMemOperand *&MMO,
185 int &FrameIndex) const {
186 for (MachineInstr::mmo_iterator o = MI->memoperands_begin(),
187 oe = MI->memoperands_end();
188 o != oe;
189 ++o) {
190 if ((*o)->isStore() && (*o)->getValue())
191 if (const FixedStackPseudoSourceValue *Value =
192 dyn_cast<const FixedStackPseudoSourceValue>((*o)->getValue())) {
193 FrameIndex = Value->getFrameIndex();
194 MMO = *o;
195 return true;
196 }
197 }
198 return false;
199}
200
Evan Chengca1267c2008-03-31 20:40:39 +0000201void TargetInstrInfoImpl::reMaterialize(MachineBasicBlock &MBB,
202 MachineBasicBlock::iterator I,
203 unsigned DestReg,
Evan Cheng37844532009-07-16 09:20:10 +0000204 unsigned SubIdx,
Evan Chengd57cdd52009-11-14 02:55:43 +0000205 const MachineInstr *Orig,
Jakob Stoklund Olesen9edf7de2010-06-02 22:47:25 +0000206 const TargetRegisterInfo &TRI) const {
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000207 MachineInstr *MI = MBB.getParent()->CloneMachineInstr(Orig);
Jakob Stoklund Olesen9edf7de2010-06-02 22:47:25 +0000208 MI->substituteRegister(MI->getOperand(0).getReg(), DestReg, SubIdx, TRI);
Evan Chengca1267c2008-03-31 20:40:39 +0000209 MBB.insert(I, MI);
210}
211
Evan Cheng9fe20092011-01-20 08:34:58 +0000212bool
213TargetInstrInfoImpl::produceSameValue(const MachineInstr *MI0,
214 const MachineInstr *MI1,
215 const MachineRegisterInfo *MRI) const {
Evan Cheng506049f2010-03-03 01:44:33 +0000216 return MI0->isIdenticalTo(MI1, MachineInstr::IgnoreVRegDefs);
217}
218
Jakob Stoklund Olesen30ac0462010-01-06 23:47:07 +0000219MachineInstr *TargetInstrInfoImpl::duplicate(MachineInstr *Orig,
220 MachineFunction &MF) const {
221 assert(!Orig->getDesc().isNotDuplicable() &&
222 "Instruction cannot be duplicated");
223 return MF.CloneMachineInstr(Orig);
224}
225
Jakob Stoklund Olesen1f323402010-07-09 20:43:13 +0000226// If the COPY instruction in MI can be folded to a stack operation, return
227// the register class to use.
228static const TargetRegisterClass *canFoldCopy(const MachineInstr *MI,
229 unsigned FoldIdx) {
230 assert(MI->isCopy() && "MI must be a COPY instruction");
231 if (MI->getNumOperands() != 2)
232 return 0;
233 assert(FoldIdx<2 && "FoldIdx refers no nonexistent operand");
234
235 const MachineOperand &FoldOp = MI->getOperand(FoldIdx);
236 const MachineOperand &LiveOp = MI->getOperand(1-FoldIdx);
237
238 if (FoldOp.getSubReg() || LiveOp.getSubReg())
239 return 0;
240
241 unsigned FoldReg = FoldOp.getReg();
242 unsigned LiveReg = LiveOp.getReg();
243
244 assert(TargetRegisterInfo::isVirtualRegister(FoldReg) &&
245 "Cannot fold physregs");
246
247 const MachineRegisterInfo &MRI = MI->getParent()->getParent()->getRegInfo();
248 const TargetRegisterClass *RC = MRI.getRegClass(FoldReg);
249
250 if (TargetRegisterInfo::isPhysicalRegister(LiveOp.getReg()))
251 return RC->contains(LiveOp.getReg()) ? RC : 0;
252
Jakob Stoklund Olesenfa226bc2011-06-02 05:43:46 +0000253 if (RC->hasSubClassEq(MRI.getRegClass(LiveReg)))
Jakob Stoklund Olesen1f323402010-07-09 20:43:13 +0000254 return RC;
255
256 // FIXME: Allow folding when register classes are memory compatible.
257 return 0;
258}
259
260bool TargetInstrInfoImpl::
261canFoldMemoryOperand(const MachineInstr *MI,
262 const SmallVectorImpl<unsigned> &Ops) const {
263 return MI->isCopy() && Ops.size() == 1 && canFoldCopy(MI, Ops[0]);
264}
265
Dan Gohmanc54baa22008-12-03 18:43:12 +0000266/// foldMemoryOperand - Attempt to fold a load or store of the specified stack
267/// slot into the specified machine instruction for the specified operand(s).
268/// If this is possible, a new instruction is returned with the specified
269/// operand folded, otherwise NULL is returned. The client is responsible for
270/// removing the old instruction and adding the new one in the instruction
271/// stream.
272MachineInstr*
Jakob Stoklund Olesene05442d2010-07-09 17:29:08 +0000273TargetInstrInfo::foldMemoryOperand(MachineBasicBlock::iterator MI,
Dan Gohmanc54baa22008-12-03 18:43:12 +0000274 const SmallVectorImpl<unsigned> &Ops,
Jakob Stoklund Olesen1f323402010-07-09 20:43:13 +0000275 int FI) const {
Dan Gohmanc54baa22008-12-03 18:43:12 +0000276 unsigned Flags = 0;
277 for (unsigned i = 0, e = Ops.size(); i != e; ++i)
278 if (MI->getOperand(Ops[i]).isDef())
279 Flags |= MachineMemOperand::MOStore;
280 else
281 Flags |= MachineMemOperand::MOLoad;
282
Jakob Stoklund Olesen1f323402010-07-09 20:43:13 +0000283 MachineBasicBlock *MBB = MI->getParent();
284 assert(MBB && "foldMemoryOperand needs an inserted instruction");
285 MachineFunction &MF = *MBB->getParent();
Jakob Stoklund Olesene05442d2010-07-09 17:29:08 +0000286
Dan Gohmanc54baa22008-12-03 18:43:12 +0000287 // Ask the target to do the actual folding.
Jakob Stoklund Olesen9fac4152010-07-13 00:23:30 +0000288 if (MachineInstr *NewMI = foldMemoryOperandImpl(MF, MI, Ops, FI)) {
289 // Add a memory operand, foldMemoryOperandImpl doesn't do that.
290 assert((!(Flags & MachineMemOperand::MOStore) ||
291 NewMI->getDesc().mayStore()) &&
292 "Folded a def to a non-store!");
293 assert((!(Flags & MachineMemOperand::MOLoad) ||
294 NewMI->getDesc().mayLoad()) &&
295 "Folded a use to a non-load!");
296 const MachineFrameInfo &MFI = *MF.getFrameInfo();
297 assert(MFI.getObjectOffset(FI) != -1);
298 MachineMemOperand *MMO =
Chris Lattner93a95ae2010-09-21 04:46:39 +0000299 MF.getMachineMemOperand(
300 MachinePointerInfo(PseudoSourceValue::getFixedStack(FI)),
301 Flags, MFI.getObjectSize(FI),
Jakob Stoklund Olesen9fac4152010-07-13 00:23:30 +0000302 MFI.getObjectAlignment(FI));
303 NewMI->addMemOperand(MF, MMO);
Jakob Stoklund Olesen1f323402010-07-09 20:43:13 +0000304
Jakob Stoklund Olesen1f323402010-07-09 20:43:13 +0000305 // FIXME: change foldMemoryOperandImpl semantics to also insert NewMI.
Jakob Stoklund Olesen9fac4152010-07-13 00:23:30 +0000306 return MBB->insert(MI, NewMI);
Jakob Stoklund Olesen1f323402010-07-09 20:43:13 +0000307 }
308
Jakob Stoklund Olesen9fac4152010-07-13 00:23:30 +0000309 // Straight COPY may fold as load/store.
310 if (!MI->isCopy() || Ops.size() != 1)
311 return 0;
Dan Gohmanc54baa22008-12-03 18:43:12 +0000312
Jakob Stoklund Olesen9fac4152010-07-13 00:23:30 +0000313 const TargetRegisterClass *RC = canFoldCopy(MI, Ops[0]);
314 if (!RC)
315 return 0;
Jakob Stoklund Olesene05442d2010-07-09 17:29:08 +0000316
Jakob Stoklund Olesen9fac4152010-07-13 00:23:30 +0000317 const MachineOperand &MO = MI->getOperand(1-Ops[0]);
318 MachineBasicBlock::iterator Pos = MI;
319 const TargetRegisterInfo *TRI = MF.getTarget().getRegisterInfo();
Dan Gohmanc54baa22008-12-03 18:43:12 +0000320
Jakob Stoklund Olesen9fac4152010-07-13 00:23:30 +0000321 if (Flags == MachineMemOperand::MOStore)
322 storeRegToStackSlot(*MBB, Pos, MO.getReg(), MO.isKill(), FI, RC, TRI);
323 else
324 loadRegFromStackSlot(*MBB, Pos, MO.getReg(), FI, RC, TRI);
325 return --Pos;
Dan Gohmanc54baa22008-12-03 18:43:12 +0000326}
327
328/// foldMemoryOperand - Same as the previous version except it allows folding
329/// of any load and store from / to any address, not just from a specific
330/// stack slot.
331MachineInstr*
Jakob Stoklund Olesene05442d2010-07-09 17:29:08 +0000332TargetInstrInfo::foldMemoryOperand(MachineBasicBlock::iterator MI,
Dan Gohmanc54baa22008-12-03 18:43:12 +0000333 const SmallVectorImpl<unsigned> &Ops,
334 MachineInstr* LoadMI) const {
335 assert(LoadMI->getDesc().canFoldAsLoad() && "LoadMI isn't foldable!");
336#ifndef NDEBUG
337 for (unsigned i = 0, e = Ops.size(); i != e; ++i)
338 assert(MI->getOperand(Ops[i]).isUse() && "Folding load into def!");
339#endif
Jakob Stoklund Olesene05442d2010-07-09 17:29:08 +0000340 MachineBasicBlock &MBB = *MI->getParent();
341 MachineFunction &MF = *MBB.getParent();
Dan Gohmanc54baa22008-12-03 18:43:12 +0000342
343 // Ask the target to do the actual folding.
344 MachineInstr *NewMI = foldMemoryOperandImpl(MF, MI, Ops, LoadMI);
345 if (!NewMI) return 0;
346
Jakob Stoklund Olesene05442d2010-07-09 17:29:08 +0000347 NewMI = MBB.insert(MI, NewMI);
348
Dan Gohmanc54baa22008-12-03 18:43:12 +0000349 // Copy the memoperands from the load to the folded instruction.
Dan Gohmanc76909a2009-09-25 20:36:54 +0000350 NewMI->setMemRefs(LoadMI->memoperands_begin(),
351 LoadMI->memoperands_end());
Dan Gohmanc54baa22008-12-03 18:43:12 +0000352
353 return NewMI;
354}
Dan Gohmana70dca12009-10-09 23:27:56 +0000355
Evan Cheng44acc242010-06-12 00:11:53 +0000356bool TargetInstrInfo::
357isReallyTriviallyReMaterializableGeneric(const MachineInstr *MI,
358 AliasAnalysis *AA) const {
Dan Gohmana70dca12009-10-09 23:27:56 +0000359 const MachineFunction &MF = *MI->getParent()->getParent();
360 const MachineRegisterInfo &MRI = MF.getRegInfo();
361 const TargetMachine &TM = MF.getTarget();
362 const TargetInstrInfo &TII = *TM.getInstrInfo();
363 const TargetRegisterInfo &TRI = *TM.getRegisterInfo();
364
Jakob Stoklund Olesen9d548d02011-09-01 17:18:50 +0000365 // A sub-register definition can only be rematerialized if the instruction
366 // doesn't read the other parts of the register. Otherwise it is really a
367 // read-modify-write operation on the full virtual register which cannot be
368 // moved safely.
369 unsigned Reg = MI->getOperand(0).getReg();
370 if (TargetRegisterInfo::isVirtualRegister(Reg) &&
371 MI->getOperand(0).getSubReg() && MI->readsVirtualRegister(Reg))
372 return false;
373
Dan Gohmana70dca12009-10-09 23:27:56 +0000374 // A load from a fixed stack slot can be rematerialized. This may be
375 // redundant with subsequent checks, but it's target-independent,
376 // simple, and a common case.
377 int FrameIdx = 0;
378 if (TII.isLoadFromStackSlot(MI, FrameIdx) &&
379 MF.getFrameInfo()->isImmutableObjectIndex(FrameIdx))
380 return true;
381
Evan Chenge837dea2011-06-28 19:10:37 +0000382 const MCInstrDesc &MCID = MI->getDesc();
Dan Gohmana70dca12009-10-09 23:27:56 +0000383
384 // Avoid instructions obviously unsafe for remat.
Evan Chenge837dea2011-06-28 19:10:37 +0000385 if (MCID.isNotDuplicable() || MCID.mayStore() ||
Evan Chengc36b7062011-01-07 23:50:32 +0000386 MI->hasUnmodeledSideEffects())
387 return false;
388
389 // Don't remat inline asm. We have no idea how expensive it is
390 // even if it's side effect free.
391 if (MI->isInlineAsm())
Dan Gohmana70dca12009-10-09 23:27:56 +0000392 return false;
393
394 // Avoid instructions which load from potentially varying memory.
Evan Chenge837dea2011-06-28 19:10:37 +0000395 if (MCID.mayLoad() && !MI->isInvariantLoad(AA))
Dan Gohmana70dca12009-10-09 23:27:56 +0000396 return false;
397
398 // If any of the registers accessed are non-constant, conservatively assume
399 // the instruction is not rematerializable.
400 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
401 const MachineOperand &MO = MI->getOperand(i);
402 if (!MO.isReg()) continue;
403 unsigned Reg = MO.getReg();
404 if (Reg == 0)
405 continue;
406
407 // Check for a well-behaved physical register.
408 if (TargetRegisterInfo::isPhysicalRegister(Reg)) {
409 if (MO.isUse()) {
410 // If the physreg has no defs anywhere, it's just an ambient register
411 // and we can freely move its uses. Alternatively, if it's allocatable,
412 // it could get allocated to something with a def during allocation.
413 if (!MRI.def_empty(Reg))
414 return false;
415 BitVector AllocatableRegs = TRI.getAllocatableSet(MF, 0);
416 if (AllocatableRegs.test(Reg))
417 return false;
418 // Check for a def among the register's aliases too.
419 for (const unsigned *Alias = TRI.getAliasSet(Reg); *Alias; ++Alias) {
420 unsigned AliasReg = *Alias;
421 if (!MRI.def_empty(AliasReg))
422 return false;
423 if (AllocatableRegs.test(AliasReg))
424 return false;
425 }
426 } else {
427 // A physreg def. We can't remat it.
428 return false;
429 }
430 continue;
431 }
432
433 // Only allow one virtual-register def, and that in the first operand.
434 if (MO.isDef() != (i == 0))
435 return false;
436
Dan Gohmana70dca12009-10-09 23:27:56 +0000437 // Don't allow any virtual-register uses. Rematting an instruction with
438 // virtual register uses would length the live ranges of the uses, which
439 // is not necessarily a good idea, certainly not "trivial".
440 if (MO.isUse())
441 return false;
442 }
443
444 // Everything checked out.
445 return true;
446}
Evan Cheng774bc882010-06-14 21:06:53 +0000447
Evan Cheng86050dc2010-06-18 23:09:54 +0000448/// isSchedulingBoundary - Test if the given instruction should be
449/// considered a scheduling boundary. This primarily includes labels
450/// and terminators.
451bool TargetInstrInfoImpl::isSchedulingBoundary(const MachineInstr *MI,
452 const MachineBasicBlock *MBB,
453 const MachineFunction &MF) const{
454 // Terminators and labels can't be scheduled around.
455 if (MI->getDesc().isTerminator() || MI->isLabel())
456 return true;
457
458 // Don't attempt to schedule around any instruction that defines
459 // a stack-oriented pointer, as it's unlikely to be profitable. This
460 // saves compile time, because it doesn't require every single
461 // stack slot reference to depend on the instruction that does the
462 // modification.
463 const TargetLowering &TLI = *MF.getTarget().getTargetLowering();
464 if (MI->definesRegister(TLI.getStackPointerRegisterToSaveRestore()))
465 return true;
466
467 return false;
468}
469
Andrew Trickc8bfd1d2011-01-21 05:51:33 +0000470// Provide a global flag for disabling the PreRA hazard recognizer that targets
471// may choose to honor.
472bool TargetInstrInfoImpl::usePreRAHazardRecognizer() const {
473 return !DisableHazardRecognizer;
474}
475
476// Default implementation of CreateTargetRAHazardRecognizer.
Andrew Trick2da8bc82010-12-24 05:03:26 +0000477ScheduleHazardRecognizer *TargetInstrInfoImpl::
478CreateTargetHazardRecognizer(const TargetMachine *TM,
479 const ScheduleDAG *DAG) const {
480 // Dummy hazard recognizer allows all instructions to issue.
481 return new ScheduleHazardRecognizer();
482}
483
Evan Cheng774bc882010-06-14 21:06:53 +0000484// Default implementation of CreateTargetPostRAHazardRecognizer.
485ScheduleHazardRecognizer *TargetInstrInfoImpl::
Andrew Trick2da8bc82010-12-24 05:03:26 +0000486CreateTargetPostRAHazardRecognizer(const InstrItineraryData *II,
487 const ScheduleDAG *DAG) const {
488 return (ScheduleHazardRecognizer *)
489 new ScoreboardHazardRecognizer(II, DAG, "post-RA-sched");
Evan Cheng774bc882010-06-14 21:06:53 +0000490}