blob: 7e381e1fd49148aa1bb88880e5e2861ba3f9d0e1 [file] [log] [blame]
Misha Brukman91b5ca82004-07-26 18:45:48 +00001//===-- X86PeepholeOpt.cpp - X86 Peephole Optimizer -----------------------===//
Misha Brukman0e0a7a452005-04-21 23:38:14 +00002//
John Criswellb576c942003-10-20 19:43:21 +00003// The LLVM Compiler Infrastructure
4//
5// This file was developed by the LLVM research group and is distributed under
6// the University of Illinois Open Source License. See LICENSE.TXT for details.
Misha Brukman0e0a7a452005-04-21 23:38:14 +00007//
John Criswellb576c942003-10-20 19:43:21 +00008//===----------------------------------------------------------------------===//
Chris Lattnera960d952003-01-13 01:01:59 +00009//
10// This file contains a peephole optimizer for the X86.
11//
12//===----------------------------------------------------------------------===//
13
14#include "X86.h"
15#include "llvm/CodeGen/MachineFunctionPass.h"
16#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner61b08f12004-02-10 21:18:55 +000017#include "llvm/Target/MRegisterInfo.h"
Chris Lattner6d2fdcf2004-02-22 04:44:58 +000018#include "llvm/Target/TargetInstrInfo.h"
19#include "llvm/Target/TargetMachine.h"
Reid Spencer551ccae2004-09-01 22:55:40 +000020#include "llvm/ADT/Statistic.h"
21#include "llvm/ADT/STLExtras.h"
Alkis Evlogimenosf81af212004-02-14 01:18:34 +000022
Chris Lattnere1cc79f2003-11-30 06:13:25 +000023using namespace llvm;
Brian Gaeked0fde302003-11-11 22:41:34 +000024
Chris Lattnera960d952003-01-13 01:01:59 +000025namespace {
Chris Lattner45370762003-12-01 05:15:28 +000026 Statistic<> NumPHOpts("x86-peephole",
27 "Number of peephole optimization performed");
Chris Lattner6d2fdcf2004-02-22 04:44:58 +000028 Statistic<> NumPHMoves("x86-peephole", "Number of peephole moves folded");
Chris Lattnera960d952003-01-13 01:01:59 +000029 struct PH : public MachineFunctionPass {
30 virtual bool runOnMachineFunction(MachineFunction &MF);
31
32 bool PeepholeOptimize(MachineBasicBlock &MBB,
Jeff Cohen00b168892005-07-27 06:12:32 +000033 MachineBasicBlock::iterator &I);
Chris Lattnera960d952003-01-13 01:01:59 +000034
35 virtual const char *getPassName() const { return "X86 Peephole Optimizer"; }
36 };
37}
38
Chris Lattnere1cc79f2003-11-30 06:13:25 +000039FunctionPass *llvm::createX86PeepholeOptimizerPass() { return new PH(); }
Chris Lattnera960d952003-01-13 01:01:59 +000040
41bool PH::runOnMachineFunction(MachineFunction &MF) {
42 bool Changed = false;
43
44 for (MachineFunction::iterator BI = MF.begin(), E = MF.end(); BI != E; ++BI)
Chris Lattneree3e4352003-01-16 18:07:13 +000045 for (MachineBasicBlock::iterator I = BI->begin(); I != BI->end(); )
Chris Lattner45370762003-12-01 05:15:28 +000046 if (PeepholeOptimize(*BI, I)) {
Jeff Cohen00b168892005-07-27 06:12:32 +000047 Changed = true;
Chris Lattner45370762003-12-01 05:15:28 +000048 ++NumPHOpts;
49 } else
Jeff Cohen00b168892005-07-27 06:12:32 +000050 ++I;
Chris Lattnera960d952003-01-13 01:01:59 +000051
52 return Changed;
53}
54
55
56bool PH::PeepholeOptimize(MachineBasicBlock &MBB,
Jeff Cohen00b168892005-07-27 06:12:32 +000057 MachineBasicBlock::iterator &I) {
Alkis Evlogimenosc0b9dc52004-02-12 02:27:10 +000058 assert(I != MBB.end());
Alkis Evlogimenosf81af212004-02-14 01:18:34 +000059 MachineBasicBlock::iterator NextI = next(I);
Alkis Evlogimenosc0b9dc52004-02-12 02:27:10 +000060
61 MachineInstr *MI = I;
62 MachineInstr *Next = (NextI != MBB.end()) ? &*NextI : (MachineInstr*)0;
Chris Lattnera960d952003-01-13 01:01:59 +000063 unsigned Size = 0;
64 switch (MI->getOpcode()) {
Alkis Evlogimenos8295f202004-02-29 08:50:03 +000065 case X86::MOV8rr:
66 case X86::MOV16rr:
67 case X86::MOV32rr: // Destroy X = X copies...
Chris Lattnera960d952003-01-13 01:01:59 +000068 if (MI->getOperand(0).getReg() == MI->getOperand(1).getReg()) {
69 I = MBB.erase(I);
Chris Lattnera960d952003-01-13 01:01:59 +000070 return true;
71 }
72 return false;
73
Chris Lattner43a5ff82003-10-20 05:53:31 +000074 // A large number of X86 instructions have forms which take an 8-bit
75 // immediate despite the fact that the operands are 16 or 32 bits. Because
76 // this can save three bytes of code size (and icache space), we want to
77 // shrink them if possible.
Alkis Evlogimenos8295f202004-02-29 08:50:03 +000078 case X86::IMUL16rri: case X86::IMUL32rri:
Chris Lattner43a5ff82003-10-20 05:53:31 +000079 assert(MI->getNumOperands() == 3 && "These should all have 3 operands!");
80 if (MI->getOperand(2).isImmediate()) {
81 int Val = MI->getOperand(2).getImmedValue();
82 // If the value is the same when signed extended from 8 bits...
83 if (Val == (signed int)(signed char)Val) {
84 unsigned Opcode;
85 switch (MI->getOpcode()) {
86 default: assert(0 && "Unknown opcode value!");
Alkis Evlogimenos8295f202004-02-29 08:50:03 +000087 case X86::IMUL16rri: Opcode = X86::IMUL16rri8; break;
88 case X86::IMUL32rri: Opcode = X86::IMUL32rri8; break;
Alkis Evlogimenos14be6402004-02-04 22:17:40 +000089 }
90 unsigned R0 = MI->getOperand(0).getReg();
91 unsigned R1 = MI->getOperand(1).getReg();
Alkis Evlogimenosc0b9dc52004-02-12 02:27:10 +000092 I = MBB.insert(MBB.erase(I),
93 BuildMI(Opcode, 2, R0).addReg(R1).addZImm((char)Val));
Alkis Evlogimenos14be6402004-02-04 22:17:40 +000094 return true;
95 }
96 }
97 return false;
98
Chris Lattner651fd552004-02-17 07:36:32 +000099#if 0
Alkis Evlogimenos8295f202004-02-29 08:50:03 +0000100 case X86::IMUL16rmi: case X86::IMUL32rmi:
Chris Lattner55b54812004-02-17 04:26:43 +0000101 assert(MI->getNumOperands() == 6 && "These should all have 6 operands!");
102 if (MI->getOperand(5).isImmediate()) {
103 int Val = MI->getOperand(5).getImmedValue();
104 // If the value is the same when signed extended from 8 bits...
105 if (Val == (signed int)(signed char)Val) {
106 unsigned Opcode;
107 switch (MI->getOpcode()) {
108 default: assert(0 && "Unknown opcode value!");
Alkis Evlogimenos8295f202004-02-29 08:50:03 +0000109 case X86::IMUL16rmi: Opcode = X86::IMUL16rmi8; break;
110 case X86::IMUL32rmi: Opcode = X86::IMUL32rmi8; break;
Chris Lattner55b54812004-02-17 04:26:43 +0000111 }
112 unsigned R0 = MI->getOperand(0).getReg();
113 unsigned R1 = MI->getOperand(1).getReg();
114 unsigned Scale = MI->getOperand(2).getImmedValue();
115 unsigned R2 = MI->getOperand(3).getReg();
Chris Lattner4ff78762004-02-17 05:25:50 +0000116 unsigned Offset = MI->getOperand(4).getImmedValue();
Chris Lattner55b54812004-02-17 04:26:43 +0000117 I = MBB.insert(MBB.erase(I),
Chris Lattner4ff78762004-02-17 05:25:50 +0000118 BuildMI(Opcode, 5, R0).addReg(R1).addZImm(Scale).
Chris Lattner55b54812004-02-17 04:26:43 +0000119 addReg(R2).addSImm(Offset).addZImm((char)Val));
120 return true;
121 }
122 }
123 return false;
Chris Lattner651fd552004-02-17 07:36:32 +0000124#endif
Chris Lattner55b54812004-02-17 04:26:43 +0000125
Alkis Evlogimenos8b28b6d2004-04-02 07:11:10 +0000126 case X86::ADD16ri: case X86::ADD32ri: case X86::ADC32ri:
Chris Lattnerd93d3b02004-10-06 04:01:02 +0000127 case X86::SUB16ri: case X86::SUB32ri:
128 case X86::SBB16ri: case X86::SBB32ri:
Alkis Evlogimenos8295f202004-02-29 08:50:03 +0000129 case X86::AND16ri: case X86::AND32ri:
130 case X86::OR16ri: case X86::OR32ri:
131 case X86::XOR16ri: case X86::XOR32ri:
Alkis Evlogimenos14be6402004-02-04 22:17:40 +0000132 assert(MI->getNumOperands() == 2 && "These should all have 2 operands!");
133 if (MI->getOperand(1).isImmediate()) {
134 int Val = MI->getOperand(1).getImmedValue();
135 // If the value is the same when signed extended from 8 bits...
136 if (Val == (signed int)(signed char)Val) {
137 unsigned Opcode;
138 switch (MI->getOpcode()) {
139 default: assert(0 && "Unknown opcode value!");
Alkis Evlogimenos8295f202004-02-29 08:50:03 +0000140 case X86::ADD16ri: Opcode = X86::ADD16ri8; break;
141 case X86::ADD32ri: Opcode = X86::ADD32ri8; break;
Alkis Evlogimenos8b28b6d2004-04-02 07:11:10 +0000142 case X86::ADC32ri: Opcode = X86::ADC32ri8; break;
Alkis Evlogimenos8295f202004-02-29 08:50:03 +0000143 case X86::SUB16ri: Opcode = X86::SUB16ri8; break;
144 case X86::SUB32ri: Opcode = X86::SUB32ri8; break;
Chris Lattnerd93d3b02004-10-06 04:01:02 +0000145 case X86::SBB16ri: Opcode = X86::SBB16ri8; break;
Alkis Evlogimenos8b28b6d2004-04-02 07:11:10 +0000146 case X86::SBB32ri: Opcode = X86::SBB32ri8; break;
Alkis Evlogimenos8295f202004-02-29 08:50:03 +0000147 case X86::AND16ri: Opcode = X86::AND16ri8; break;
148 case X86::AND32ri: Opcode = X86::AND32ri8; break;
149 case X86::OR16ri: Opcode = X86::OR16ri8; break;
150 case X86::OR32ri: Opcode = X86::OR32ri8; break;
151 case X86::XOR16ri: Opcode = X86::XOR16ri8; break;
152 case X86::XOR32ri: Opcode = X86::XOR32ri8; break;
Chris Lattner43a5ff82003-10-20 05:53:31 +0000153 }
154 unsigned R0 = MI->getOperand(0).getReg();
Chris Lattner4ff78762004-02-17 05:25:50 +0000155 I = MBB.insert(MBB.erase(I),
Alkis Evlogimenos890f9232004-02-22 19:23:26 +0000156 BuildMI(Opcode, 1, R0, MachineOperand::UseAndDef)
157 .addZImm((char)Val));
Chris Lattner4ff78762004-02-17 05:25:50 +0000158 return true;
159 }
160 }
161 return false;
162
Alkis Evlogimenos8b28b6d2004-04-02 07:11:10 +0000163 case X86::ADD16mi: case X86::ADD32mi: case X86::ADC32mi:
Chris Lattnerd93d3b02004-10-06 04:01:02 +0000164 case X86::SUB16mi: case X86::SUB32mi:
165 case X86::SBB16mi: case X86::SBB32mi:
Alkis Evlogimenos8295f202004-02-29 08:50:03 +0000166 case X86::AND16mi: case X86::AND32mi:
167 case X86::OR16mi: case X86::OR32mi:
168 case X86::XOR16mi: case X86::XOR32mi:
Chris Lattner4ff78762004-02-17 05:25:50 +0000169 assert(MI->getNumOperands() == 5 && "These should all have 5 operands!");
170 if (MI->getOperand(4).isImmediate()) {
171 int Val = MI->getOperand(4).getImmedValue();
172 // If the value is the same when signed extended from 8 bits...
173 if (Val == (signed int)(signed char)Val) {
174 unsigned Opcode;
175 switch (MI->getOpcode()) {
176 default: assert(0 && "Unknown opcode value!");
Alkis Evlogimenos8295f202004-02-29 08:50:03 +0000177 case X86::ADD16mi: Opcode = X86::ADD16mi8; break;
178 case X86::ADD32mi: Opcode = X86::ADD32mi8; break;
Alkis Evlogimenos8b28b6d2004-04-02 07:11:10 +0000179 case X86::ADC32mi: Opcode = X86::ADC32mi8; break;
Alkis Evlogimenos8295f202004-02-29 08:50:03 +0000180 case X86::SUB16mi: Opcode = X86::SUB16mi8; break;
181 case X86::SUB32mi: Opcode = X86::SUB32mi8; break;
Chris Lattnerd93d3b02004-10-06 04:01:02 +0000182 case X86::SBB16mi: Opcode = X86::SBB16mi8; break;
Alkis Evlogimenos8b28b6d2004-04-02 07:11:10 +0000183 case X86::SBB32mi: Opcode = X86::SBB32mi8; break;
Alkis Evlogimenos8295f202004-02-29 08:50:03 +0000184 case X86::AND16mi: Opcode = X86::AND16mi8; break;
185 case X86::AND32mi: Opcode = X86::AND32mi8; break;
186 case X86::OR16mi: Opcode = X86::OR16mi8; break;
187 case X86::OR32mi: Opcode = X86::OR32mi8; break;
188 case X86::XOR16mi: Opcode = X86::XOR16mi8; break;
189 case X86::XOR32mi: Opcode = X86::XOR32mi8; break;
Chris Lattner4ff78762004-02-17 05:25:50 +0000190 }
191 unsigned R0 = MI->getOperand(0).getReg();
Chris Lattner90c38c82004-02-17 06:02:15 +0000192 unsigned Scale = MI->getOperand(1).getImmedValue();
193 unsigned R1 = MI->getOperand(2).getReg();
Chris Lattner5f75d9a2005-01-11 22:58:43 +0000194 if (MI->getOperand(3).isImmediate()) {
195 unsigned Offset = MI->getOperand(3).getImmedValue();
196 I = MBB.insert(MBB.erase(I),
197 BuildMI(Opcode, 5).addReg(R0).addZImm(Scale).
198 addReg(R1).addSImm(Offset).addZImm((char)Val));
199 } else if (MI->getOperand(3).isGlobalAddress()) {
200 GlobalValue *GA = MI->getOperand(3).getGlobal();
Chris Lattnera23ccfb2005-01-12 05:17:28 +0000201 int Offset = MI->getOperand(3).getOffset();
Chris Lattner5f75d9a2005-01-11 22:58:43 +0000202 I = MBB.insert(MBB.erase(I),
203 BuildMI(Opcode, 5).addReg(R0).addZImm(Scale).
Chris Lattnera23ccfb2005-01-12 05:17:28 +0000204 addReg(R1).addGlobalAddress(GA, false, Offset).
205 addZImm((char)Val));
Chris Lattner5f75d9a2005-01-11 22:58:43 +0000206 }
Chris Lattner43a5ff82003-10-20 05:53:31 +0000207 return true;
208 }
209 }
210 return false;
211
Chris Lattnera960d952003-01-13 01:01:59 +0000212#if 0
Alkis Evlogimenos8295f202004-02-29 08:50:03 +0000213 case X86::MOV32ri: Size++;
214 case X86::MOV16ri: Size++;
215 case X86::MOV8ri:
Chris Lattnera960d952003-01-13 01:01:59 +0000216 // FIXME: We can only do this transformation if we know that flags are not
217 // used here, because XOR clobbers the flags!
218 if (MI->getOperand(1).isImmediate()) { // avoid mov EAX, <value>
219 int Val = MI->getOperand(1).getImmedValue();
220 if (Val == 0) { // mov EAX, 0 -> xor EAX, EAX
Jeff Cohen00b168892005-07-27 06:12:32 +0000221 static const unsigned Opcode[] ={X86::XOR8rr,X86::XOR16rr,X86::XOR32rr};
222 unsigned Reg = MI->getOperand(0).getReg();
223 I = MBB.insert(MBB.erase(I),
Alkis Evlogimenosc0b9dc52004-02-12 02:27:10 +0000224 BuildMI(Opcode[Size], 2, Reg).addReg(Reg).addReg(Reg));
Jeff Cohen00b168892005-07-27 06:12:32 +0000225 return true;
Chris Lattnera960d952003-01-13 01:01:59 +0000226 } else if (Val == -1) { // mov EAX, -1 -> or EAX, -1
Jeff Cohen00b168892005-07-27 06:12:32 +0000227 // TODO: 'or Reg, -1' has a smaller encoding than 'mov Reg, -1'
Chris Lattnera960d952003-01-13 01:01:59 +0000228 }
229 }
230 return false;
231#endif
Alkis Evlogimenos8295f202004-02-29 08:50:03 +0000232 case X86::BSWAP32r: // Change bswap EAX, bswap EAX into nothing
233 if (Next->getOpcode() == X86::BSWAP32r &&
Jeff Cohen00b168892005-07-27 06:12:32 +0000234 MI->getOperand(0).getReg() == Next->getOperand(0).getReg()) {
Chris Lattnera960d952003-01-13 01:01:59 +0000235 I = MBB.erase(MBB.erase(I));
Chris Lattnera960d952003-01-13 01:01:59 +0000236 return true;
237 }
238 return false;
239 default:
240 return false;
241 }
242}
Brian Gaeked0fde302003-11-11 22:41:34 +0000243
Chris Lattner45370762003-12-01 05:15:28 +0000244namespace {
245 class UseDefChains : public MachineFunctionPass {
246 std::vector<MachineInstr*> DefiningInst;
247 public:
248 // getDefinition - Return the machine instruction that defines the specified
249 // SSA virtual register.
250 MachineInstr *getDefinition(unsigned Reg) {
Alkis Evlogimenos859a18b2004-02-15 21:37:17 +0000251 assert(MRegisterInfo::isVirtualRegister(Reg) &&
Chris Lattner45370762003-12-01 05:15:28 +0000252 "use-def chains only exist for SSA registers!");
253 assert(Reg - MRegisterInfo::FirstVirtualRegister < DefiningInst.size() &&
254 "Unknown register number!");
255 assert(DefiningInst[Reg-MRegisterInfo::FirstVirtualRegister] &&
256 "Unknown register number!");
257 return DefiningInst[Reg-MRegisterInfo::FirstVirtualRegister];
258 }
259
260 // setDefinition - Update the use-def chains to indicate that MI defines
261 // register Reg.
262 void setDefinition(unsigned Reg, MachineInstr *MI) {
263 if (Reg-MRegisterInfo::FirstVirtualRegister >= DefiningInst.size())
264 DefiningInst.resize(Reg-MRegisterInfo::FirstVirtualRegister+1);
265 DefiningInst[Reg-MRegisterInfo::FirstVirtualRegister] = MI;
266 }
267
268 // removeDefinition - Update the use-def chains to forget about Reg
269 // entirely.
270 void removeDefinition(unsigned Reg) {
271 assert(getDefinition(Reg)); // Check validity
272 DefiningInst[Reg-MRegisterInfo::FirstVirtualRegister] = 0;
273 }
274
275 virtual bool runOnMachineFunction(MachineFunction &MF) {
276 for (MachineFunction::iterator BI = MF.begin(), E = MF.end(); BI!=E; ++BI)
277 for (MachineBasicBlock::iterator I = BI->begin(); I != BI->end(); ++I) {
Alkis Evlogimenosc0b9dc52004-02-12 02:27:10 +0000278 for (unsigned i = 0, e = I->getNumOperands(); i != e; ++i) {
279 MachineOperand &MO = I->getOperand(i);
Chris Lattnerc31ecb92004-02-10 20:55:47 +0000280 if (MO.isRegister() && MO.isDef() && !MO.isUse() &&
281 MRegisterInfo::isVirtualRegister(MO.getReg()))
Alkis Evlogimenosc0b9dc52004-02-12 02:27:10 +0000282 setDefinition(MO.getReg(), I);
Chris Lattner45370762003-12-01 05:15:28 +0000283 }
284 }
285 return false;
286 }
287
288 virtual void getAnalysisUsage(AnalysisUsage &AU) const {
289 AU.setPreservesAll();
290 MachineFunctionPass::getAnalysisUsage(AU);
291 }
292
293 virtual void releaseMemory() {
294 std::vector<MachineInstr*>().swap(DefiningInst);
295 }
296 };
297
298 RegisterAnalysis<UseDefChains> X("use-def-chains",
299 "use-def chain construction for machine code");
300}
301
302
303namespace {
304 Statistic<> NumSSAPHOpts("x86-ssa-peephole",
305 "Number of SSA peephole optimization performed");
306
307 /// SSAPH - This pass is an X86-specific, SSA-based, peephole optimizer. This
308 /// pass is really a bad idea: a better instruction selector should completely
309 /// supersume it. However, that will take some time to develop, and the
310 /// simple things this can do are important now.
311 class SSAPH : public MachineFunctionPass {
312 UseDefChains *UDC;
313 public:
314 virtual bool runOnMachineFunction(MachineFunction &MF);
315
316 bool PeepholeOptimize(MachineBasicBlock &MBB,
Jeff Cohen00b168892005-07-27 06:12:32 +0000317 MachineBasicBlock::iterator &I);
Chris Lattner45370762003-12-01 05:15:28 +0000318
319 virtual const char *getPassName() const {
320 return "X86 SSA-based Peephole Optimizer";
321 }
322
323 /// Propagate - Set MI[DestOpNo] = Src[SrcOpNo], optionally change the
324 /// opcode of the instruction, then return true.
325 bool Propagate(MachineInstr *MI, unsigned DestOpNo,
326 MachineInstr *Src, unsigned SrcOpNo, unsigned NewOpcode = 0){
327 MI->getOperand(DestOpNo) = Src->getOperand(SrcOpNo);
328 if (NewOpcode) MI->setOpcode(NewOpcode);
329 return true;
330 }
331
332 /// OptimizeAddress - If we can fold the addressing arithmetic for this
333 /// memory instruction into the instruction itself, do so and return true.
334 bool OptimizeAddress(MachineInstr *MI, unsigned OpNo);
335
336 /// getDefininingInst - If the specified operand is a read of an SSA
337 /// register, return the machine instruction defining it, otherwise, return
338 /// null.
339 MachineInstr *getDefiningInst(MachineOperand &MO) {
Chris Lattnerc31ecb92004-02-10 20:55:47 +0000340 if (MO.isDef() || !MO.isRegister() ||
341 !MRegisterInfo::isVirtualRegister(MO.getReg())) return 0;
Chris Lattner45370762003-12-01 05:15:28 +0000342 return UDC->getDefinition(MO.getReg());
343 }
344
345 virtual void getAnalysisUsage(AnalysisUsage &AU) const {
346 AU.addRequired<UseDefChains>();
347 AU.addPreserved<UseDefChains>();
348 MachineFunctionPass::getAnalysisUsage(AU);
349 }
350 };
351}
352
353FunctionPass *llvm::createX86SSAPeepholeOptimizerPass() { return new SSAPH(); }
354
355bool SSAPH::runOnMachineFunction(MachineFunction &MF) {
356 bool Changed = false;
357 bool LocalChanged;
358
359 UDC = &getAnalysis<UseDefChains>();
360
361 do {
362 LocalChanged = false;
363
364 for (MachineFunction::iterator BI = MF.begin(), E = MF.end(); BI != E; ++BI)
365 for (MachineBasicBlock::iterator I = BI->begin(); I != BI->end(); )
366 if (PeepholeOptimize(*BI, I)) {
367 LocalChanged = true;
368 ++NumSSAPHOpts;
369 } else
370 ++I;
371 Changed |= LocalChanged;
372 } while (LocalChanged);
373
374 return Changed;
375}
376
377static bool isValidScaleAmount(unsigned Scale) {
378 return Scale == 1 || Scale == 2 || Scale == 4 || Scale == 8;
379}
380
381/// OptimizeAddress - If we can fold the addressing arithmetic for this
382/// memory instruction into the instruction itself, do so and return true.
383bool SSAPH::OptimizeAddress(MachineInstr *MI, unsigned OpNo) {
384 MachineOperand &BaseRegOp = MI->getOperand(OpNo+0);
385 MachineOperand &ScaleOp = MI->getOperand(OpNo+1);
386 MachineOperand &IndexRegOp = MI->getOperand(OpNo+2);
387 MachineOperand &DisplacementOp = MI->getOperand(OpNo+3);
388
389 unsigned BaseReg = BaseRegOp.hasAllocatedReg() ? BaseRegOp.getReg() : 0;
390 unsigned Scale = ScaleOp.getImmedValue();
391 unsigned IndexReg = IndexRegOp.hasAllocatedReg() ? IndexRegOp.getReg() : 0;
392
393 bool Changed = false;
394
395 // If the base register is unset, and the index register is set with a scale
396 // of 1, move it to be the base register.
397 if (BaseRegOp.hasAllocatedReg() && BaseReg == 0 &&
398 Scale == 1 && IndexReg != 0) {
399 BaseRegOp.setReg(IndexReg);
400 IndexRegOp.setReg(0);
401 return true;
402 }
403
404 // Attempt to fold instructions used by the base register into the instruction
405 if (MachineInstr *DefInst = getDefiningInst(BaseRegOp)) {
406 switch (DefInst->getOpcode()) {
Alkis Evlogimenos8295f202004-02-29 08:50:03 +0000407 case X86::MOV32ri:
Chris Lattner45370762003-12-01 05:15:28 +0000408 // If there is no displacement set for this instruction set one now.
409 // FIXME: If we can fold two immediates together, we should do so!
410 if (DisplacementOp.isImmediate() && !DisplacementOp.getImmedValue()) {
411 if (DefInst->getOperand(1).isImmediate()) {
412 BaseRegOp.setReg(0);
413 return Propagate(MI, OpNo+3, DefInst, 1);
414 }
415 }
416 break;
417
Alkis Evlogimenos8295f202004-02-29 08:50:03 +0000418 case X86::ADD32rr:
Chris Lattner45370762003-12-01 05:15:28 +0000419 // If the source is a register-register add, and we do not yet have an
420 // index register, fold the add into the memory address.
421 if (IndexReg == 0) {
422 BaseRegOp = DefInst->getOperand(1);
423 IndexRegOp = DefInst->getOperand(2);
424 ScaleOp.setImmedValue(1);
425 return true;
426 }
427 break;
428
Alkis Evlogimenos8295f202004-02-29 08:50:03 +0000429 case X86::SHL32ri:
Chris Lattner45370762003-12-01 05:15:28 +0000430 // If this shift could be folded into the index portion of the address if
431 // it were the index register, move it to the index register operand now,
432 // so it will be folded in below.
433 if ((Scale == 1 || (IndexReg == 0 && IndexRegOp.hasAllocatedReg())) &&
434 DefInst->getOperand(2).getImmedValue() < 4) {
435 std::swap(BaseRegOp, IndexRegOp);
436 ScaleOp.setImmedValue(1); Scale = 1;
437 std::swap(IndexReg, BaseReg);
438 Changed = true;
439 break;
440 }
441 }
442 }
443
444 // Attempt to fold instructions used by the index into the instruction
445 if (MachineInstr *DefInst = getDefiningInst(IndexRegOp)) {
446 switch (DefInst->getOpcode()) {
Alkis Evlogimenos8295f202004-02-29 08:50:03 +0000447 case X86::SHL32ri: {
Chris Lattner45370762003-12-01 05:15:28 +0000448 // Figure out what the resulting scale would be if we folded this shift.
449 unsigned ResScale = Scale * (1 << DefInst->getOperand(2).getImmedValue());
450 if (isValidScaleAmount(ResScale)) {
451 IndexRegOp = DefInst->getOperand(1);
452 ScaleOp.setImmedValue(ResScale);
453 return true;
454 }
455 break;
456 }
457 }
458 }
459
460 return Changed;
461}
462
463bool SSAPH::PeepholeOptimize(MachineBasicBlock &MBB,
464 MachineBasicBlock::iterator &I) {
Alkis Evlogimenosf81af212004-02-14 01:18:34 +0000465 MachineBasicBlock::iterator NextI = next(I);
Alkis Evlogimenosc0b9dc52004-02-12 02:27:10 +0000466
467 MachineInstr *MI = I;
468 MachineInstr *Next = (NextI != MBB.end()) ? &*NextI : (MachineInstr*)0;
Chris Lattner45370762003-12-01 05:15:28 +0000469
470 bool Changed = false;
471
Chris Lattnerd029cd22004-06-02 05:55:25 +0000472 const TargetInstrInfo &TII = *MBB.getParent()->getTarget().getInstrInfo();
Chris Lattner6d2fdcf2004-02-22 04:44:58 +0000473
Chris Lattner45370762003-12-01 05:15:28 +0000474 // Scan the operands of this instruction. If any operands are
475 // register-register copies, replace the operand with the source.
476 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i)
477 // Is this an SSA register use?
Chris Lattner6d2fdcf2004-02-22 04:44:58 +0000478 if (MachineInstr *DefInst = getDefiningInst(MI->getOperand(i))) {
Chris Lattner45370762003-12-01 05:15:28 +0000479 // If the operand is a vreg-vreg copy, it is always safe to replace the
480 // source value with the input operand.
Chris Lattner6d2fdcf2004-02-22 04:44:58 +0000481 unsigned Source, Dest;
482 if (TII.isMoveInstr(*DefInst, Source, Dest)) {
483 // Don't propagate physical registers into any instructions.
484 if (DefInst->getOperand(1).isRegister() &&
485 MRegisterInfo::isVirtualRegister(Source)) {
486 MI->getOperand(i).setReg(Source);
487 Changed = true;
488 ++NumPHMoves;
489 }
Chris Lattner45370762003-12-01 05:15:28 +0000490 }
Chris Lattner6d2fdcf2004-02-22 04:44:58 +0000491 }
Misha Brukman0e0a7a452005-04-21 23:38:14 +0000492
493
Chris Lattner45370762003-12-01 05:15:28 +0000494 // Perform instruction specific optimizations.
495 switch (MI->getOpcode()) {
496
497 // Register to memory stores. Format: <base,scale,indexreg,immdisp>, srcreg
Alkis Evlogimenos8295f202004-02-29 08:50:03 +0000498 case X86::MOV32mr: case X86::MOV16mr: case X86::MOV8mr:
499 case X86::MOV32mi: case X86::MOV16mi: case X86::MOV8mi:
Chris Lattner45370762003-12-01 05:15:28 +0000500 // Check to see if we can fold the source instruction into this one...
501 if (MachineInstr *SrcInst = getDefiningInst(MI->getOperand(4))) {
502 switch (SrcInst->getOpcode()) {
503 // Fold the immediate value into the store, if possible.
Alkis Evlogimenos8295f202004-02-29 08:50:03 +0000504 case X86::MOV8ri: return Propagate(MI, 4, SrcInst, 1, X86::MOV8mi);
505 case X86::MOV16ri: return Propagate(MI, 4, SrcInst, 1, X86::MOV16mi);
506 case X86::MOV32ri: return Propagate(MI, 4, SrcInst, 1, X86::MOV32mi);
Chris Lattner45370762003-12-01 05:15:28 +0000507 default: break;
508 }
509 }
510
511 // If we can optimize the addressing expression, do so now.
512 if (OptimizeAddress(MI, 0))
513 return true;
514 break;
515
Alkis Evlogimenos8295f202004-02-29 08:50:03 +0000516 case X86::MOV32rm:
517 case X86::MOV16rm:
518 case X86::MOV8rm:
Chris Lattner45370762003-12-01 05:15:28 +0000519 // If we can optimize the addressing expression, do so now.
520 if (OptimizeAddress(MI, 1))
521 return true;
522 break;
523
524 default: break;
525 }
526
527 return Changed;
528}