Chris Lattner | 1d62cea | 2002-12-16 14:37:00 +0000 | [diff] [blame] | 1 | //===-- RegAllocSimple.cpp - A simple generic register allocator ----------===// |
Misha Brukman | edf128a | 2005-04-21 22:36:52 +0000 | [diff] [blame] | 2 | // |
John Criswell | b576c94 | 2003-10-20 19:43:21 +0000 | [diff] [blame] | 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
| 5 | // This file was developed by the LLVM research group and is distributed under |
| 6 | // the University of Illinois Open Source License. See LICENSE.TXT for details. |
Misha Brukman | edf128a | 2005-04-21 22:36:52 +0000 | [diff] [blame] | 7 | // |
John Criswell | b576c94 | 2003-10-20 19:43:21 +0000 | [diff] [blame] | 8 | //===----------------------------------------------------------------------===// |
Misha Brukman | 0721867 | 2002-11-22 22:44:32 +0000 | [diff] [blame] | 9 | // |
Chris Lattner | 600dee4 | 2002-12-28 20:42:14 +0000 | [diff] [blame] | 10 | // This file implements a simple register allocator. *Very* simple: It immediate |
| 11 | // spills every value right after it is computed, and it reloads all used |
| 12 | // operands from the spill area to temporary registers before each instruction. |
| 13 | // It does not keep values in registers across instructions. |
Misha Brukman | 0721867 | 2002-11-22 22:44:32 +0000 | [diff] [blame] | 14 | // |
| 15 | //===----------------------------------------------------------------------===// |
| 16 | |
Chris Lattner | 4cc662b | 2003-08-03 21:47:31 +0000 | [diff] [blame] | 17 | #define DEBUG_TYPE "regalloc" |
Chris Lattner | 80a0478 | 2003-01-13 00:26:08 +0000 | [diff] [blame] | 18 | #include "llvm/CodeGen/Passes.h" |
Chris Lattner | 600dee4 | 2002-12-28 20:42:14 +0000 | [diff] [blame] | 19 | #include "llvm/CodeGen/MachineFunctionPass.h" |
Chris Lattner | abe8dd5 | 2002-12-15 18:19:24 +0000 | [diff] [blame] | 20 | #include "llvm/CodeGen/MachineInstr.h" |
Chris Lattner | 5124aec | 2002-12-25 05:04:20 +0000 | [diff] [blame] | 21 | #include "llvm/CodeGen/SSARegMap.h" |
Chris Lattner | eb24db9 | 2002-12-28 21:08:26 +0000 | [diff] [blame] | 22 | #include "llvm/CodeGen/MachineFrameInfo.h" |
Jim Laskey | eb577ba | 2006-08-02 12:30:23 +0000 | [diff] [blame] | 23 | #include "llvm/CodeGen/RegAllocRegistry.h" |
Chris Lattner | 3501fea | 2003-01-14 22:00:31 +0000 | [diff] [blame] | 24 | #include "llvm/Target/TargetInstrInfo.h" |
Misha Brukman | 0721867 | 2002-11-22 22:44:32 +0000 | [diff] [blame] | 25 | #include "llvm/Target/TargetMachine.h" |
Reid Spencer | 551ccae | 2004-09-01 22:55:40 +0000 | [diff] [blame] | 26 | #include "llvm/Support/Debug.h" |
Chris Lattner | f8c68f6 | 2006-06-28 22:17:39 +0000 | [diff] [blame] | 27 | #include "llvm/Support/Visibility.h" |
Reid Spencer | 551ccae | 2004-09-01 22:55:40 +0000 | [diff] [blame] | 28 | #include "llvm/ADT/Statistic.h" |
| 29 | #include "llvm/ADT/STLExtras.h" |
Chris Lattner | 2c2c6c6 | 2006-01-22 23:41:00 +0000 | [diff] [blame] | 30 | #include <iostream> |
Chris Lattner | 5aaf1d2 | 2004-02-15 21:38:28 +0000 | [diff] [blame] | 31 | using namespace llvm; |
Brian Gaeke | d0fde30 | 2003-11-11 22:41:34 +0000 | [diff] [blame] | 32 | |
Misha Brukman | 59b3eed | 2002-12-13 10:42:31 +0000 | [diff] [blame] | 33 | namespace { |
Andrew Lenharth | ed41f1b | 2006-07-20 17:28:38 +0000 | [diff] [blame] | 34 | static Statistic<> NumStores("ra-simple", "Number of stores added"); |
| 35 | static Statistic<> NumLoads ("ra-simple", "Number of loads added"); |
Chris Lattner | da7e453 | 2002-12-15 20:36:09 +0000 | [diff] [blame] | 36 | |
Jim Laskey | 13ec702 | 2006-08-01 14:21:23 +0000 | [diff] [blame] | 37 | static RegisterRegAlloc |
| 38 | simpleRegAlloc("simple", " simple register allocator", |
| 39 | createSimpleRegisterAllocator); |
| 40 | |
Chris Lattner | f8c68f6 | 2006-06-28 22:17:39 +0000 | [diff] [blame] | 41 | class VISIBILITY_HIDDEN RegAllocSimple : public MachineFunctionPass { |
Misha Brukman | 0721867 | 2002-11-22 22:44:32 +0000 | [diff] [blame] | 42 | MachineFunction *MF; |
Chris Lattner | 600dee4 | 2002-12-28 20:42:14 +0000 | [diff] [blame] | 43 | const TargetMachine *TM; |
Misha Brukman | 0721867 | 2002-11-22 22:44:32 +0000 | [diff] [blame] | 44 | const MRegisterInfo *RegInfo; |
Chris Lattner | 7861163 | 2005-01-23 22:55:45 +0000 | [diff] [blame] | 45 | bool *PhysRegsEverUsed; |
Misha Brukman | edf128a | 2005-04-21 22:36:52 +0000 | [diff] [blame] | 46 | |
Chris Lattner | 600dee4 | 2002-12-28 20:42:14 +0000 | [diff] [blame] | 47 | // StackSlotForVirtReg - Maps SSA Regs => frame index on the stack where |
| 48 | // these values are spilled |
| 49 | std::map<unsigned, int> StackSlotForVirtReg; |
Misha Brukman | 0721867 | 2002-11-22 22:44:32 +0000 | [diff] [blame] | 50 | |
Chris Lattner | 600dee4 | 2002-12-28 20:42:14 +0000 | [diff] [blame] | 51 | // RegsUsed - Keep track of what registers are currently in use. This is a |
| 52 | // bitset. |
| 53 | std::vector<bool> RegsUsed; |
Chris Lattner | da7e453 | 2002-12-15 20:36:09 +0000 | [diff] [blame] | 54 | |
| 55 | // RegClassIdx - Maps RegClass => which index we can take a register |
| 56 | // from. Since this is a simple register allocator, when we need a register |
| 57 | // of a certain class, we just take the next available one. |
Misha Brukman | 0721867 | 2002-11-22 22:44:32 +0000 | [diff] [blame] | 58 | std::map<const TargetRegisterClass*, unsigned> RegClassIdx; |
| 59 | |
Chris Lattner | da7e453 | 2002-12-15 20:36:09 +0000 | [diff] [blame] | 60 | public: |
Chris Lattner | 8233e2f | 2002-12-15 21:13:12 +0000 | [diff] [blame] | 61 | virtual const char *getPassName() const { |
| 62 | return "Simple Register Allocator"; |
| 63 | } |
| 64 | |
Chris Lattner | da7e453 | 2002-12-15 20:36:09 +0000 | [diff] [blame] | 65 | /// runOnMachineFunction - Register allocate the whole function |
| 66 | bool runOnMachineFunction(MachineFunction &Fn); |
| 67 | |
Chris Lattner | 80a0478 | 2003-01-13 00:26:08 +0000 | [diff] [blame] | 68 | virtual void getAnalysisUsage(AnalysisUsage &AU) const { |
| 69 | AU.addRequiredID(PHIEliminationID); // Eliminate PHI nodes |
| 70 | MachineFunctionPass::getAnalysisUsage(AU); |
| 71 | } |
Chris Lattner | 600dee4 | 2002-12-28 20:42:14 +0000 | [diff] [blame] | 72 | private: |
Chris Lattner | da7e453 | 2002-12-15 20:36:09 +0000 | [diff] [blame] | 73 | /// AllocateBasicBlock - Register allocate the specified basic block. |
| 74 | void AllocateBasicBlock(MachineBasicBlock &MBB); |
| 75 | |
Chris Lattner | 9f366d7 | 2002-12-15 22:19:19 +0000 | [diff] [blame] | 76 | /// getStackSpaceFor - This returns the offset of the specified virtual |
Misha Brukman | 5560c9d | 2003-08-18 14:43:39 +0000 | [diff] [blame] | 77 | /// register on the stack, allocating space if necessary. |
Chris Lattner | 600dee4 | 2002-12-28 20:42:14 +0000 | [diff] [blame] | 78 | int getStackSpaceFor(unsigned VirtReg, const TargetRegisterClass *RC); |
Misha Brukman | 0721867 | 2002-11-22 22:44:32 +0000 | [diff] [blame] | 79 | |
Chris Lattner | 9f366d7 | 2002-12-15 22:19:19 +0000 | [diff] [blame] | 80 | /// Given a virtual register, return a compatible physical register that is |
| 81 | /// currently unused. |
Chris Lattner | da7e453 | 2002-12-15 20:36:09 +0000 | [diff] [blame] | 82 | /// |
Misha Brukman | 0721867 | 2002-11-22 22:44:32 +0000 | [diff] [blame] | 83 | /// Side effect: marks that register as being used until manually cleared |
Chris Lattner | da7e453 | 2002-12-15 20:36:09 +0000 | [diff] [blame] | 84 | /// |
Misha Brukman | 0721867 | 2002-11-22 22:44:32 +0000 | [diff] [blame] | 85 | unsigned getFreeReg(unsigned virtualReg); |
| 86 | |
Misha Brukman | 0721867 | 2002-11-22 22:44:32 +0000 | [diff] [blame] | 87 | /// Moves value from memory into that register |
Chris Lattner | b167c04 | 2002-12-15 23:01:26 +0000 | [diff] [blame] | 88 | unsigned reloadVirtReg(MachineBasicBlock &MBB, |
Alkis Evlogimenos | fc2b449 | 2004-02-23 04:12:30 +0000 | [diff] [blame] | 89 | MachineBasicBlock::iterator I, unsigned VirtReg); |
Misha Brukman | 0721867 | 2002-11-22 22:44:32 +0000 | [diff] [blame] | 90 | |
| 91 | /// Saves reg value on the stack (maps virtual register to stack value) |
Alkis Evlogimenos | fc2b449 | 2004-02-23 04:12:30 +0000 | [diff] [blame] | 92 | void spillVirtReg(MachineBasicBlock &MBB, MachineBasicBlock::iterator I, |
Chris Lattner | b167c04 | 2002-12-15 23:01:26 +0000 | [diff] [blame] | 93 | unsigned VirtReg, unsigned PhysReg); |
Misha Brukman | 0721867 | 2002-11-22 22:44:32 +0000 | [diff] [blame] | 94 | }; |
| 95 | |
Misha Brukman | 59b3eed | 2002-12-13 10:42:31 +0000 | [diff] [blame] | 96 | } |
Misha Brukman | 0721867 | 2002-11-22 22:44:32 +0000 | [diff] [blame] | 97 | |
Chris Lattner | 9f366d7 | 2002-12-15 22:19:19 +0000 | [diff] [blame] | 98 | /// getStackSpaceFor - This allocates space for the specified virtual |
Chris Lattner | c2db1a9 | 2002-12-15 19:51:14 +0000 | [diff] [blame] | 99 | /// register to be held on the stack. |
Chris Lattner | 600dee4 | 2002-12-28 20:42:14 +0000 | [diff] [blame] | 100 | int RegAllocSimple::getStackSpaceFor(unsigned VirtReg, |
Misha Brukman | dedf2bd | 2005-04-22 04:01:18 +0000 | [diff] [blame] | 101 | const TargetRegisterClass *RC) { |
Chris Lattner | 9f366d7 | 2002-12-15 22:19:19 +0000 | [diff] [blame] | 102 | // Find the location VirtReg would belong... |
Chris Lattner | 600dee4 | 2002-12-28 20:42:14 +0000 | [diff] [blame] | 103 | std::map<unsigned, int>::iterator I = |
| 104 | StackSlotForVirtReg.lower_bound(VirtReg); |
Chris Lattner | 9593fb1 | 2002-12-15 19:07:34 +0000 | [diff] [blame] | 105 | |
Chris Lattner | 600dee4 | 2002-12-28 20:42:14 +0000 | [diff] [blame] | 106 | if (I != StackSlotForVirtReg.end() && I->first == VirtReg) |
Chris Lattner | 9f366d7 | 2002-12-15 22:19:19 +0000 | [diff] [blame] | 107 | return I->second; // Already has space allocated? |
Chris Lattner | 9593fb1 | 2002-12-15 19:07:34 +0000 | [diff] [blame] | 108 | |
Chris Lattner | 600dee4 | 2002-12-28 20:42:14 +0000 | [diff] [blame] | 109 | // Allocate a new stack object for this spill location... |
Chris Lattner | 26eb14b | 2004-08-15 22:02:22 +0000 | [diff] [blame] | 110 | int FrameIdx = MF->getFrameInfo()->CreateStackObject(RC->getSize(), |
| 111 | RC->getAlignment()); |
Misha Brukman | edf128a | 2005-04-21 22:36:52 +0000 | [diff] [blame] | 112 | |
Chris Lattner | 9f366d7 | 2002-12-15 22:19:19 +0000 | [diff] [blame] | 113 | // Assign the slot... |
Chris Lattner | 600dee4 | 2002-12-28 20:42:14 +0000 | [diff] [blame] | 114 | StackSlotForVirtReg.insert(I, std::make_pair(VirtReg, FrameIdx)); |
| 115 | |
| 116 | return FrameIdx; |
Misha Brukman | f514d51 | 2002-12-02 21:11:58 +0000 | [diff] [blame] | 117 | } |
| 118 | |
Misha Brukman | 0721867 | 2002-11-22 22:44:32 +0000 | [diff] [blame] | 119 | unsigned RegAllocSimple::getFreeReg(unsigned virtualReg) { |
Chris Lattner | 5124aec | 2002-12-25 05:04:20 +0000 | [diff] [blame] | 120 | const TargetRegisterClass* RC = MF->getSSARegMap()->getRegClass(virtualReg); |
Chris Lattner | 600dee4 | 2002-12-28 20:42:14 +0000 | [diff] [blame] | 121 | TargetRegisterClass::iterator RI = RC->allocation_order_begin(*MF); |
| 122 | TargetRegisterClass::iterator RE = RC->allocation_order_end(*MF); |
Misha Brukman | 0721867 | 2002-11-22 22:44:32 +0000 | [diff] [blame] | 123 | |
Chris Lattner | 600dee4 | 2002-12-28 20:42:14 +0000 | [diff] [blame] | 124 | while (1) { |
Misha Brukman | edf128a | 2005-04-21 22:36:52 +0000 | [diff] [blame] | 125 | unsigned regIdx = RegClassIdx[RC]++; |
Chris Lattner | 600dee4 | 2002-12-28 20:42:14 +0000 | [diff] [blame] | 126 | assert(RI+regIdx != RE && "Not enough registers!"); |
| 127 | unsigned PhysReg = *(RI+regIdx); |
Misha Brukman | edf128a | 2005-04-21 22:36:52 +0000 | [diff] [blame] | 128 | |
Chris Lattner | 7861163 | 2005-01-23 22:55:45 +0000 | [diff] [blame] | 129 | if (!RegsUsed[PhysReg]) { |
| 130 | PhysRegsEverUsed[PhysReg] = true; |
Chris Lattner | 600dee4 | 2002-12-28 20:42:14 +0000 | [diff] [blame] | 131 | return PhysReg; |
Chris Lattner | 7861163 | 2005-01-23 22:55:45 +0000 | [diff] [blame] | 132 | } |
Chris Lattner | 600dee4 | 2002-12-28 20:42:14 +0000 | [diff] [blame] | 133 | } |
Misha Brukman | 0721867 | 2002-11-22 22:44:32 +0000 | [diff] [blame] | 134 | } |
| 135 | |
Chris Lattner | b167c04 | 2002-12-15 23:01:26 +0000 | [diff] [blame] | 136 | unsigned RegAllocSimple::reloadVirtReg(MachineBasicBlock &MBB, |
Alkis Evlogimenos | fc2b449 | 2004-02-23 04:12:30 +0000 | [diff] [blame] | 137 | MachineBasicBlock::iterator I, |
Chris Lattner | b167c04 | 2002-12-15 23:01:26 +0000 | [diff] [blame] | 138 | unsigned VirtReg) { |
Chris Lattner | 5124aec | 2002-12-25 05:04:20 +0000 | [diff] [blame] | 139 | const TargetRegisterClass* RC = MF->getSSARegMap()->getRegClass(VirtReg); |
Chris Lattner | 600dee4 | 2002-12-28 20:42:14 +0000 | [diff] [blame] | 140 | int FrameIdx = getStackSpaceFor(VirtReg, RC); |
Chris Lattner | b167c04 | 2002-12-15 23:01:26 +0000 | [diff] [blame] | 141 | unsigned PhysReg = getFreeReg(VirtReg); |
Misha Brukman | 0721867 | 2002-11-22 22:44:32 +0000 | [diff] [blame] | 142 | |
Misha Brukman | f514d51 | 2002-12-02 21:11:58 +0000 | [diff] [blame] | 143 | // Add move instruction(s) |
Alkis Evlogimenos | 2acef2d | 2004-02-19 06:19:09 +0000 | [diff] [blame] | 144 | ++NumLoads; |
Chris Lattner | bf9716b | 2005-09-30 01:29:00 +0000 | [diff] [blame] | 145 | RegInfo->loadRegFromStackSlot(MBB, I, PhysReg, FrameIdx, RC); |
Chris Lattner | b167c04 | 2002-12-15 23:01:26 +0000 | [diff] [blame] | 146 | return PhysReg; |
Misha Brukman | 0721867 | 2002-11-22 22:44:32 +0000 | [diff] [blame] | 147 | } |
| 148 | |
Chris Lattner | b167c04 | 2002-12-15 23:01:26 +0000 | [diff] [blame] | 149 | void RegAllocSimple::spillVirtReg(MachineBasicBlock &MBB, |
Alkis Evlogimenos | fc2b449 | 2004-02-23 04:12:30 +0000 | [diff] [blame] | 150 | MachineBasicBlock::iterator I, |
Chris Lattner | 600dee4 | 2002-12-28 20:42:14 +0000 | [diff] [blame] | 151 | unsigned VirtReg, unsigned PhysReg) { |
Chris Lattner | 5124aec | 2002-12-25 05:04:20 +0000 | [diff] [blame] | 152 | const TargetRegisterClass* RC = MF->getSSARegMap()->getRegClass(VirtReg); |
Chris Lattner | 600dee4 | 2002-12-28 20:42:14 +0000 | [diff] [blame] | 153 | int FrameIdx = getStackSpaceFor(VirtReg, RC); |
Misha Brukman | f514d51 | 2002-12-02 21:11:58 +0000 | [diff] [blame] | 154 | |
Misha Brukman | 0721867 | 2002-11-22 22:44:32 +0000 | [diff] [blame] | 155 | // Add move instruction(s) |
Alkis Evlogimenos | 2acef2d | 2004-02-19 06:19:09 +0000 | [diff] [blame] | 156 | ++NumStores; |
Chris Lattner | bf9716b | 2005-09-30 01:29:00 +0000 | [diff] [blame] | 157 | RegInfo->storeRegToStackSlot(MBB, I, PhysReg, FrameIdx, RC); |
Misha Brukman | 0721867 | 2002-11-22 22:44:32 +0000 | [diff] [blame] | 158 | } |
| 159 | |
Misha Brukman | dc2ec00 | 2002-12-03 23:15:19 +0000 | [diff] [blame] | 160 | |
Chris Lattner | c2db1a9 | 2002-12-15 19:51:14 +0000 | [diff] [blame] | 161 | void RegAllocSimple::AllocateBasicBlock(MachineBasicBlock &MBB) { |
Chris Lattner | f605055 | 2002-12-15 21:33:51 +0000 | [diff] [blame] | 162 | // loop over each instruction |
Alkis Evlogimenos | c0b9dc5 | 2004-02-12 02:27:10 +0000 | [diff] [blame] | 163 | for (MachineBasicBlock::iterator MI = MBB.begin(); MI != MBB.end(); ++MI) { |
Chris Lattner | 01b08c5 | 2002-12-15 21:24:30 +0000 | [diff] [blame] | 164 | // Made to combat the incorrect allocation of r2 = add r1, r1 |
Chris Lattner | 9f366d7 | 2002-12-15 22:19:19 +0000 | [diff] [blame] | 165 | std::map<unsigned, unsigned> Virt2PhysRegMap; |
Chris Lattner | 01b08c5 | 2002-12-15 21:24:30 +0000 | [diff] [blame] | 166 | |
Alkis Evlogimenos | 859a18b | 2004-02-15 21:37:17 +0000 | [diff] [blame] | 167 | RegsUsed.resize(RegInfo->getNumRegs()); |
Misha Brukman | edf128a | 2005-04-21 22:36:52 +0000 | [diff] [blame] | 168 | |
Chris Lattner | 7861163 | 2005-01-23 22:55:45 +0000 | [diff] [blame] | 169 | // This is a preliminary pass that will invalidate any registers that are |
| 170 | // used by the instruction (including implicit uses). |
Chris Lattner | 600dee4 | 2002-12-28 20:42:14 +0000 | [diff] [blame] | 171 | unsigned Opcode = MI->getOpcode(); |
Chris Lattner | 9bcdcd1 | 2004-06-02 05:57:12 +0000 | [diff] [blame] | 172 | const TargetInstrDescriptor &Desc = TM->getInstrInfo()->get(Opcode); |
Chris Lattner | 7861163 | 2005-01-23 22:55:45 +0000 | [diff] [blame] | 173 | const unsigned *Regs; |
Jim Laskey | cd4317e | 2006-07-21 21:15:20 +0000 | [diff] [blame] | 174 | if (Desc.ImplicitUses) { |
| 175 | for (Regs = Desc.ImplicitUses; *Regs; ++Regs) |
| 176 | RegsUsed[*Regs] = true; |
| 177 | } |
Misha Brukman | edf128a | 2005-04-21 22:36:52 +0000 | [diff] [blame] | 178 | |
Jim Laskey | cd4317e | 2006-07-21 21:15:20 +0000 | [diff] [blame] | 179 | if (Desc.ImplicitDefs) { |
| 180 | for (Regs = Desc.ImplicitDefs; *Regs; ++Regs) { |
| 181 | RegsUsed[*Regs] = true; |
| 182 | PhysRegsEverUsed[*Regs] = true; |
| 183 | } |
Chris Lattner | 7861163 | 2005-01-23 22:55:45 +0000 | [diff] [blame] | 184 | } |
Misha Brukman | edf128a | 2005-04-21 22:36:52 +0000 | [diff] [blame] | 185 | |
Chris Lattner | 7861163 | 2005-01-23 22:55:45 +0000 | [diff] [blame] | 186 | // Loop over uses, move from memory into registers. |
Chris Lattner | c2db1a9 | 2002-12-15 19:51:14 +0000 | [diff] [blame] | 187 | for (int i = MI->getNumOperands() - 1; i >= 0; --i) { |
| 188 | MachineOperand &op = MI->getOperand(i); |
Misha Brukman | edf128a | 2005-04-21 22:36:52 +0000 | [diff] [blame] | 189 | |
Chris Lattner | 6ae9eb1 | 2004-03-16 01:45:55 +0000 | [diff] [blame] | 190 | if (op.isRegister() && op.getReg() && |
| 191 | MRegisterInfo::isVirtualRegister(op.getReg())) { |
Alkis Evlogimenos | be766c7 | 2004-02-13 21:01:20 +0000 | [diff] [blame] | 192 | unsigned virtualReg = (unsigned) op.getReg(); |
Chris Lattner | c2db1a9 | 2002-12-15 19:51:14 +0000 | [diff] [blame] | 193 | DEBUG(std::cerr << "op: " << op << "\n"); |
| 194 | DEBUG(std::cerr << "\t inst[" << i << "]: "; |
Tanya Lattner | b140762 | 2004-06-25 00:13:11 +0000 | [diff] [blame] | 195 | MI->print(std::cerr, TM)); |
Misha Brukman | edf128a | 2005-04-21 22:36:52 +0000 | [diff] [blame] | 196 | |
Chris Lattner | c2db1a9 | 2002-12-15 19:51:14 +0000 | [diff] [blame] | 197 | // make sure the same virtual register maps to the same physical |
| 198 | // register in any given instruction |
Chris Lattner | 9f366d7 | 2002-12-15 22:19:19 +0000 | [diff] [blame] | 199 | unsigned physReg = Virt2PhysRegMap[virtualReg]; |
| 200 | if (physReg == 0) { |
Alkis Evlogimenos | 4d7af65 | 2003-12-14 13:24:17 +0000 | [diff] [blame] | 201 | if (op.isDef()) { |
Chris Lattner | 9bcdcd1 | 2004-06-02 05:57:12 +0000 | [diff] [blame] | 202 | if (!TM->getInstrInfo()->isTwoAddrInstr(MI->getOpcode()) || i) { |
Chris Lattner | 5aaf1d2 | 2004-02-15 21:38:28 +0000 | [diff] [blame] | 203 | physReg = getFreeReg(virtualReg); |
| 204 | } else { |
Chris Lattner | c2db1a9 | 2002-12-15 19:51:14 +0000 | [diff] [blame] | 205 | // must be same register number as the first operand |
| 206 | // This maps a = b + c into b += c, and saves b into a's spot |
Chris Lattner | 15f96db | 2002-12-15 21:02:20 +0000 | [diff] [blame] | 207 | assert(MI->getOperand(1).isRegister() && |
Alkis Evlogimenos | be766c7 | 2004-02-13 21:01:20 +0000 | [diff] [blame] | 208 | MI->getOperand(1).getReg() && |
Alkis Evlogimenos | 4d7af65 | 2003-12-14 13:24:17 +0000 | [diff] [blame] | 209 | MI->getOperand(1).isUse() && |
Chris Lattner | 15f96db | 2002-12-15 21:02:20 +0000 | [diff] [blame] | 210 | "Two address instruction invalid!"); |
| 211 | |
Alkis Evlogimenos | be766c7 | 2004-02-13 21:01:20 +0000 | [diff] [blame] | 212 | physReg = MI->getOperand(1).getReg(); |
Alkis Evlogimenos | fc2b449 | 2004-02-23 04:12:30 +0000 | [diff] [blame] | 213 | spillVirtReg(MBB, next(MI), virtualReg, physReg); |
Chris Lattner | 5aaf1d2 | 2004-02-15 21:38:28 +0000 | [diff] [blame] | 214 | MI->getOperand(1).setDef(); |
| 215 | MI->RemoveOperand(0); |
| 216 | break; // This is the last operand to process |
Chris Lattner | c2db1a9 | 2002-12-15 19:51:14 +0000 | [diff] [blame] | 217 | } |
Alkis Evlogimenos | fc2b449 | 2004-02-23 04:12:30 +0000 | [diff] [blame] | 218 | spillVirtReg(MBB, next(MI), virtualReg, physReg); |
Chris Lattner | c2db1a9 | 2002-12-15 19:51:14 +0000 | [diff] [blame] | 219 | } else { |
Alkis Evlogimenos | c0b9dc5 | 2004-02-12 02:27:10 +0000 | [diff] [blame] | 220 | physReg = reloadVirtReg(MBB, MI, virtualReg); |
Chris Lattner | b167c04 | 2002-12-15 23:01:26 +0000 | [diff] [blame] | 221 | Virt2PhysRegMap[virtualReg] = physReg; |
Chris Lattner | c2db1a9 | 2002-12-15 19:51:14 +0000 | [diff] [blame] | 222 | } |
Chris Lattner | c2db1a9 | 2002-12-15 19:51:14 +0000 | [diff] [blame] | 223 | } |
Chris Lattner | e53f4a0 | 2006-05-04 17:52:23 +0000 | [diff] [blame] | 224 | MI->getOperand(i).setReg(physReg); |
Misha Brukman | edf128a | 2005-04-21 22:36:52 +0000 | [diff] [blame] | 225 | DEBUG(std::cerr << "virt: " << virtualReg << |
Alkis Evlogimenos | be766c7 | 2004-02-13 21:01:20 +0000 | [diff] [blame] | 226 | ", phys: " << op.getReg() << "\n"); |
Chris Lattner | c2db1a9 | 2002-12-15 19:51:14 +0000 | [diff] [blame] | 227 | } |
| 228 | } |
Chris Lattner | 600dee4 | 2002-12-28 20:42:14 +0000 | [diff] [blame] | 229 | RegClassIdx.clear(); |
| 230 | RegsUsed.clear(); |
Chris Lattner | c2db1a9 | 2002-12-15 19:51:14 +0000 | [diff] [blame] | 231 | } |
| 232 | } |
| 233 | |
Chris Lattner | e7d361d | 2002-12-17 04:19:40 +0000 | [diff] [blame] | 234 | |
Chris Lattner | da7e453 | 2002-12-15 20:36:09 +0000 | [diff] [blame] | 235 | /// runOnMachineFunction - Register allocate the whole function |
| 236 | /// |
Chris Lattner | c2db1a9 | 2002-12-15 19:51:14 +0000 | [diff] [blame] | 237 | bool RegAllocSimple::runOnMachineFunction(MachineFunction &Fn) { |
Misha Brukman | 0721867 | 2002-11-22 22:44:32 +0000 | [diff] [blame] | 238 | DEBUG(std::cerr << "Machine Function " << "\n"); |
| 239 | MF = &Fn; |
Chris Lattner | 600dee4 | 2002-12-28 20:42:14 +0000 | [diff] [blame] | 240 | TM = &MF->getTarget(); |
| 241 | RegInfo = TM->getRegisterInfo(); |
Misha Brukman | dc2ec00 | 2002-12-03 23:15:19 +0000 | [diff] [blame] | 242 | |
Chris Lattner | 7861163 | 2005-01-23 22:55:45 +0000 | [diff] [blame] | 243 | PhysRegsEverUsed = new bool[RegInfo->getNumRegs()]; |
| 244 | std::fill(PhysRegsEverUsed, PhysRegsEverUsed+RegInfo->getNumRegs(), false); |
| 245 | Fn.setUsedPhysRegs(PhysRegsEverUsed); |
| 246 | |
Chris Lattner | 9f366d7 | 2002-12-15 22:19:19 +0000 | [diff] [blame] | 247 | // Loop over all of the basic blocks, eliminating virtual register references |
Misha Brukman | 0721867 | 2002-11-22 22:44:32 +0000 | [diff] [blame] | 248 | for (MachineFunction::iterator MBB = Fn.begin(), MBBe = Fn.end(); |
| 249 | MBB != MBBe; ++MBB) |
Chris Lattner | c2db1a9 | 2002-12-15 19:51:14 +0000 | [diff] [blame] | 250 | AllocateBasicBlock(*MBB); |
Misha Brukman | 0721867 | 2002-11-22 22:44:32 +0000 | [diff] [blame] | 251 | |
Chris Lattner | 600dee4 | 2002-12-28 20:42:14 +0000 | [diff] [blame] | 252 | StackSlotForVirtReg.clear(); |
Chris Lattner | 9f366d7 | 2002-12-15 22:19:19 +0000 | [diff] [blame] | 253 | return true; |
Misha Brukman | 0721867 | 2002-11-22 22:44:32 +0000 | [diff] [blame] | 254 | } |
| 255 | |
Chris Lattner | 5aaf1d2 | 2004-02-15 21:38:28 +0000 | [diff] [blame] | 256 | FunctionPass *llvm::createSimpleRegisterAllocator() { |
Chris Lattner | 600dee4 | 2002-12-28 20:42:14 +0000 | [diff] [blame] | 257 | return new RegAllocSimple(); |
Misha Brukman | 0721867 | 2002-11-22 22:44:32 +0000 | [diff] [blame] | 258 | } |