Jim Grosbach | 31c24bf | 2009-11-07 22:00:39 +0000 | [diff] [blame] | 1 | //===- Thumb2InstrInfo.cpp - Thumb-2 Instruction Information ----*- C++ -*-===// |
Anton Korobeynikov | d49ea77 | 2009-06-26 21:28:53 +0000 | [diff] [blame] | 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
| 5 | // This file is distributed under the University of Illinois Open Source |
| 6 | // License. See LICENSE.TXT for details. |
| 7 | // |
| 8 | //===----------------------------------------------------------------------===// |
| 9 | // |
David Goodwin | b50ea5c | 2009-07-02 22:18:33 +0000 | [diff] [blame] | 10 | // This file contains the Thumb-2 implementation of the TargetInstrInfo class. |
Anton Korobeynikov | d49ea77 | 2009-06-26 21:28:53 +0000 | [diff] [blame] | 11 | // |
| 12 | //===----------------------------------------------------------------------===// |
| 13 | |
Evan Cheng | b9803a8 | 2009-11-06 23:52:48 +0000 | [diff] [blame] | 14 | #include "Thumb2InstrInfo.h" |
Anton Korobeynikov | d49ea77 | 2009-06-26 21:28:53 +0000 | [diff] [blame] | 15 | #include "ARM.h" |
Evan Cheng | b9803a8 | 2009-11-06 23:52:48 +0000 | [diff] [blame] | 16 | #include "ARMConstantPoolValue.h" |
Evan Cheng | 6495f63 | 2009-07-28 05:48:47 +0000 | [diff] [blame] | 17 | #include "ARMAddressingModes.h" |
Anton Korobeynikov | d49ea77 | 2009-06-26 21:28:53 +0000 | [diff] [blame] | 18 | #include "ARMGenInstrInfo.inc" |
| 19 | #include "ARMMachineFunctionInfo.h" |
Evan Cheng | 86050dc | 2010-06-18 23:09:54 +0000 | [diff] [blame] | 20 | #include "Thumb2HazardRecognizer.h" |
| 21 | #include "Thumb2InstrInfo.h" |
Anton Korobeynikov | d49ea77 | 2009-06-26 21:28:53 +0000 | [diff] [blame] | 22 | #include "llvm/CodeGen/MachineFrameInfo.h" |
| 23 | #include "llvm/CodeGen/MachineInstrBuilder.h" |
Evan Cheng | e3ce8aa | 2009-11-01 22:04:35 +0000 | [diff] [blame] | 24 | #include "llvm/CodeGen/MachineMemOperand.h" |
| 25 | #include "llvm/CodeGen/PseudoSourceValue.h" |
Anton Korobeynikov | d49ea77 | 2009-06-26 21:28:53 +0000 | [diff] [blame] | 26 | #include "llvm/ADT/SmallVector.h" |
Evan Cheng | 1315143 | 2010-06-25 22:42:03 +0000 | [diff] [blame] | 27 | #include "llvm/Support/CommandLine.h" |
Anton Korobeynikov | d49ea77 | 2009-06-26 21:28:53 +0000 | [diff] [blame] | 28 | |
| 29 | using namespace llvm; |
| 30 | |
Anton Korobeynikov | f95215f | 2009-11-02 00:10:38 +0000 | [diff] [blame] | 31 | Thumb2InstrInfo::Thumb2InstrInfo(const ARMSubtarget &STI) |
| 32 | : ARMBaseInstrInfo(STI), RI(*this, STI) { |
Anton Korobeynikov | d49ea77 | 2009-06-26 21:28:53 +0000 | [diff] [blame] | 33 | } |
| 34 | |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 35 | unsigned Thumb2InstrInfo::getUnindexedOpcode(unsigned Opc) const { |
David Goodwin | 334c264 | 2009-07-08 16:09:28 +0000 | [diff] [blame] | 36 | // FIXME |
| 37 | return 0; |
| 38 | } |
| 39 | |
Evan Cheng | 86050dc | 2010-06-18 23:09:54 +0000 | [diff] [blame] | 40 | void |
| 41 | Thumb2InstrInfo::ReplaceTailWithBranchTo(MachineBasicBlock::iterator Tail, |
| 42 | MachineBasicBlock *NewDest) const { |
| 43 | MachineBasicBlock *MBB = Tail->getParent(); |
| 44 | ARMFunctionInfo *AFI = MBB->getParent()->getInfo<ARMFunctionInfo>(); |
| 45 | if (!AFI->hasITBlocks()) { |
| 46 | TargetInstrInfoImpl::ReplaceTailWithBranchTo(Tail, NewDest); |
| 47 | return; |
| 48 | } |
| 49 | |
| 50 | // If the first instruction of Tail is predicated, we may have to update |
| 51 | // the IT instruction. |
| 52 | unsigned PredReg = 0; |
| 53 | ARMCC::CondCodes CC = llvm::getInstrPredicate(Tail, PredReg); |
| 54 | MachineBasicBlock::iterator MBBI = Tail; |
| 55 | if (CC != ARMCC::AL) |
| 56 | // Expecting at least the t2IT instruction before it. |
| 57 | --MBBI; |
| 58 | |
| 59 | // Actually replace the tail. |
| 60 | TargetInstrInfoImpl::ReplaceTailWithBranchTo(Tail, NewDest); |
| 61 | |
| 62 | // Fix up IT. |
| 63 | if (CC != ARMCC::AL) { |
| 64 | MachineBasicBlock::iterator E = MBB->begin(); |
| 65 | unsigned Count = 4; // At most 4 instructions in an IT block. |
| 66 | while (Count && MBBI != E) { |
| 67 | if (MBBI->isDebugValue()) { |
| 68 | --MBBI; |
| 69 | continue; |
| 70 | } |
| 71 | if (MBBI->getOpcode() == ARM::t2IT) { |
| 72 | unsigned Mask = MBBI->getOperand(1).getImm(); |
| 73 | if (Count == 4) |
| 74 | MBBI->eraseFromParent(); |
| 75 | else { |
| 76 | unsigned MaskOn = 1 << Count; |
| 77 | unsigned MaskOff = ~(MaskOn - 1); |
| 78 | MBBI->getOperand(1).setImm((Mask & MaskOff) | MaskOn); |
| 79 | } |
| 80 | return; |
| 81 | } |
| 82 | --MBBI; |
| 83 | --Count; |
| 84 | } |
| 85 | |
| 86 | // Ctrl flow can reach here if branch folding is run before IT block |
| 87 | // formation pass. |
| 88 | } |
| 89 | } |
| 90 | |
David Goodwin | 334c264 | 2009-07-08 16:09:28 +0000 | [diff] [blame] | 91 | bool |
Evan Cheng | 4d54e5b | 2010-06-22 01:18:16 +0000 | [diff] [blame] | 92 | Thumb2InstrInfo::isLegalToSplitMBBAt(MachineBasicBlock &MBB, |
| 93 | MachineBasicBlock::iterator MBBI) const { |
| 94 | unsigned PredReg = 0; |
| 95 | return llvm::getITInstrPredicate(MBBI, PredReg) == ARMCC::AL; |
| 96 | } |
| 97 | |
Jakob Stoklund Olesen | ac27366 | 2010-07-11 06:33:54 +0000 | [diff] [blame] | 98 | void Thumb2InstrInfo::copyPhysReg(MachineBasicBlock &MBB, |
| 99 | MachineBasicBlock::iterator I, DebugLoc DL, |
| 100 | unsigned DestReg, unsigned SrcReg, |
| 101 | bool KillSrc) const { |
Evan Cheng | 08b93c6 | 2009-07-27 00:33:08 +0000 | [diff] [blame] | 102 | // Handle SPR, DPR, and QPR copies. |
Jakob Stoklund Olesen | ac27366 | 2010-07-11 06:33:54 +0000 | [diff] [blame] | 103 | if (!ARM::GPRRegClass.contains(DestReg, SrcReg)) |
| 104 | return ARMBaseInstrInfo::copyPhysReg(MBB, I, DL, DestReg, SrcReg, KillSrc); |
| 105 | |
| 106 | bool tDest = ARM::tGPRRegClass.contains(DestReg); |
| 107 | bool tSrc = ARM::tGPRRegClass.contains(SrcReg); |
| 108 | unsigned Opc = ARM::tMOVgpr2gpr; |
| 109 | if (tDest && tSrc) |
| 110 | Opc = ARM::tMOVr; |
| 111 | else if (tSrc) |
| 112 | Opc = ARM::tMOVtgpr2gpr; |
| 113 | else if (tDest) |
| 114 | Opc = ARM::tMOVgpr2tgpr; |
| 115 | |
| 116 | BuildMI(MBB, I, DL, get(Opc), DestReg) |
| 117 | .addReg(SrcReg, getKillRegState(KillSrc)); |
Anton Korobeynikov | b8e9ac8 | 2009-07-16 23:26:06 +0000 | [diff] [blame] | 118 | } |
Evan Cheng | 5732ca0 | 2009-07-27 03:14:20 +0000 | [diff] [blame] | 119 | |
| 120 | void Thumb2InstrInfo:: |
| 121 | storeRegToStackSlot(MachineBasicBlock &MBB, MachineBasicBlock::iterator I, |
| 122 | unsigned SrcReg, bool isKill, int FI, |
Evan Cheng | 746ad69 | 2010-05-06 19:06:44 +0000 | [diff] [blame] | 123 | const TargetRegisterClass *RC, |
| 124 | const TargetRegisterInfo *TRI) const { |
Jim Grosbach | 6ccfc50 | 2010-07-30 02:41:01 +0000 | [diff] [blame] | 125 | if (RC == ARM::GPRRegisterClass || RC == ARM::tGPRRegisterClass || |
| 126 | RC == ARM::tcGPRRegisterClass || RC == ARM::rGPRRegisterClass) { |
Evan Cheng | 746ad69 | 2010-05-06 19:06:44 +0000 | [diff] [blame] | 127 | DebugLoc DL; |
| 128 | if (I != MBB.end()) DL = I->getDebugLoc(); |
| 129 | |
Evan Cheng | e3ce8aa | 2009-11-01 22:04:35 +0000 | [diff] [blame] | 130 | MachineFunction &MF = *MBB.getParent(); |
| 131 | MachineFrameInfo &MFI = *MF.getFrameInfo(); |
| 132 | MachineMemOperand *MMO = |
Chris Lattner | 59db549 | 2010-09-21 04:39:43 +0000 | [diff] [blame] | 133 | MF.getMachineMemOperand( |
| 134 | MachinePointerInfo(PseudoSourceValue::getFixedStack(FI)), |
| 135 | MachineMemOperand::MOStore, |
Evan Cheng | e3ce8aa | 2009-11-01 22:04:35 +0000 | [diff] [blame] | 136 | MFI.getObjectSize(FI), |
| 137 | MFI.getObjectAlignment(FI)); |
Evan Cheng | 5732ca0 | 2009-07-27 03:14:20 +0000 | [diff] [blame] | 138 | AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::t2STRi12)) |
| 139 | .addReg(SrcReg, getKillRegState(isKill)) |
Evan Cheng | e3ce8aa | 2009-11-01 22:04:35 +0000 | [diff] [blame] | 140 | .addFrameIndex(FI).addImm(0).addMemOperand(MMO)); |
Evan Cheng | 5732ca0 | 2009-07-27 03:14:20 +0000 | [diff] [blame] | 141 | return; |
| 142 | } |
| 143 | |
Evan Cheng | 746ad69 | 2010-05-06 19:06:44 +0000 | [diff] [blame] | 144 | ARMBaseInstrInfo::storeRegToStackSlot(MBB, I, SrcReg, isKill, FI, RC, TRI); |
Evan Cheng | 5732ca0 | 2009-07-27 03:14:20 +0000 | [diff] [blame] | 145 | } |
| 146 | |
| 147 | void Thumb2InstrInfo:: |
| 148 | loadRegFromStackSlot(MachineBasicBlock &MBB, MachineBasicBlock::iterator I, |
| 149 | unsigned DestReg, int FI, |
Evan Cheng | 746ad69 | 2010-05-06 19:06:44 +0000 | [diff] [blame] | 150 | const TargetRegisterClass *RC, |
| 151 | const TargetRegisterInfo *TRI) const { |
Jim Grosbach | 6ccfc50 | 2010-07-30 02:41:01 +0000 | [diff] [blame] | 152 | if (RC == ARM::GPRRegisterClass || RC == ARM::tGPRRegisterClass || |
| 153 | RC == ARM::tcGPRRegisterClass || RC == ARM::rGPRRegisterClass) { |
Evan Cheng | 746ad69 | 2010-05-06 19:06:44 +0000 | [diff] [blame] | 154 | DebugLoc DL; |
| 155 | if (I != MBB.end()) DL = I->getDebugLoc(); |
| 156 | |
Evan Cheng | e3ce8aa | 2009-11-01 22:04:35 +0000 | [diff] [blame] | 157 | MachineFunction &MF = *MBB.getParent(); |
| 158 | MachineFrameInfo &MFI = *MF.getFrameInfo(); |
| 159 | MachineMemOperand *MMO = |
Chris Lattner | 59db549 | 2010-09-21 04:39:43 +0000 | [diff] [blame] | 160 | MF.getMachineMemOperand( |
| 161 | MachinePointerInfo(PseudoSourceValue::getFixedStack(FI)), |
| 162 | MachineMemOperand::MOLoad, |
Evan Cheng | e3ce8aa | 2009-11-01 22:04:35 +0000 | [diff] [blame] | 163 | MFI.getObjectSize(FI), |
| 164 | MFI.getObjectAlignment(FI)); |
Evan Cheng | 5732ca0 | 2009-07-27 03:14:20 +0000 | [diff] [blame] | 165 | AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::t2LDRi12), DestReg) |
Evan Cheng | e3ce8aa | 2009-11-01 22:04:35 +0000 | [diff] [blame] | 166 | .addFrameIndex(FI).addImm(0).addMemOperand(MMO)); |
Evan Cheng | 5732ca0 | 2009-07-27 03:14:20 +0000 | [diff] [blame] | 167 | return; |
| 168 | } |
| 169 | |
Evan Cheng | 746ad69 | 2010-05-06 19:06:44 +0000 | [diff] [blame] | 170 | ARMBaseInstrInfo::loadRegFromStackSlot(MBB, I, DestReg, FI, RC, TRI); |
Evan Cheng | 5732ca0 | 2009-07-27 03:14:20 +0000 | [diff] [blame] | 171 | } |
Evan Cheng | 6495f63 | 2009-07-28 05:48:47 +0000 | [diff] [blame] | 172 | |
Evan Cheng | 86050dc | 2010-06-18 23:09:54 +0000 | [diff] [blame] | 173 | ScheduleHazardRecognizer *Thumb2InstrInfo:: |
Evan Cheng | 3ef1c87 | 2010-09-10 01:29:16 +0000 | [diff] [blame] | 174 | CreateTargetPostRAHazardRecognizer(const InstrItineraryData *II) const { |
Evan Cheng | 86050dc | 2010-06-18 23:09:54 +0000 | [diff] [blame] | 175 | return (ScheduleHazardRecognizer *)new Thumb2HazardRecognizer(II); |
| 176 | } |
| 177 | |
Evan Cheng | 6495f63 | 2009-07-28 05:48:47 +0000 | [diff] [blame] | 178 | void llvm::emitT2RegPlusImmediate(MachineBasicBlock &MBB, |
| 179 | MachineBasicBlock::iterator &MBBI, DebugLoc dl, |
| 180 | unsigned DestReg, unsigned BaseReg, int NumBytes, |
| 181 | ARMCC::CondCodes Pred, unsigned PredReg, |
| 182 | const ARMBaseInstrInfo &TII) { |
| 183 | bool isSub = NumBytes < 0; |
| 184 | if (isSub) NumBytes = -NumBytes; |
| 185 | |
| 186 | // If profitable, use a movw or movt to materialize the offset. |
| 187 | // FIXME: Use the scavenger to grab a scratch register. |
| 188 | if (DestReg != ARM::SP && DestReg != BaseReg && |
| 189 | NumBytes >= 4096 && |
| 190 | ARM_AM::getT2SOImmVal(NumBytes) == -1) { |
| 191 | bool Fits = false; |
| 192 | if (NumBytes < 65536) { |
| 193 | // Use a movw to materialize the 16-bit constant. |
| 194 | BuildMI(MBB, MBBI, dl, TII.get(ARM::t2MOVi16), DestReg) |
| 195 | .addImm(NumBytes) |
Bob Wilson | 1ab3846 | 2010-06-29 16:25:11 +0000 | [diff] [blame] | 196 | .addImm((unsigned)Pred).addReg(PredReg); |
Evan Cheng | 6495f63 | 2009-07-28 05:48:47 +0000 | [diff] [blame] | 197 | Fits = true; |
| 198 | } else if ((NumBytes & 0xffff) == 0) { |
| 199 | // Use a movt to materialize the 32-bit constant. |
| 200 | BuildMI(MBB, MBBI, dl, TII.get(ARM::t2MOVTi16), DestReg) |
| 201 | .addReg(DestReg) |
| 202 | .addImm(NumBytes >> 16) |
Bob Wilson | 1ab3846 | 2010-06-29 16:25:11 +0000 | [diff] [blame] | 203 | .addImm((unsigned)Pred).addReg(PredReg); |
Evan Cheng | 6495f63 | 2009-07-28 05:48:47 +0000 | [diff] [blame] | 204 | Fits = true; |
| 205 | } |
| 206 | |
| 207 | if (Fits) { |
| 208 | if (isSub) { |
| 209 | BuildMI(MBB, MBBI, dl, TII.get(ARM::t2SUBrr), DestReg) |
| 210 | .addReg(BaseReg, RegState::Kill) |
| 211 | .addReg(DestReg, RegState::Kill) |
| 212 | .addImm((unsigned)Pred).addReg(PredReg).addReg(0); |
| 213 | } else { |
| 214 | BuildMI(MBB, MBBI, dl, TII.get(ARM::t2ADDrr), DestReg) |
| 215 | .addReg(DestReg, RegState::Kill) |
| 216 | .addReg(BaseReg, RegState::Kill) |
| 217 | .addImm((unsigned)Pred).addReg(PredReg).addReg(0); |
| 218 | } |
| 219 | return; |
| 220 | } |
| 221 | } |
| 222 | |
| 223 | while (NumBytes) { |
Evan Cheng | 6495f63 | 2009-07-28 05:48:47 +0000 | [diff] [blame] | 224 | unsigned ThisVal = NumBytes; |
Evan Cheng | 8619864 | 2009-08-07 00:34:42 +0000 | [diff] [blame] | 225 | unsigned Opc = 0; |
| 226 | if (DestReg == ARM::SP && BaseReg != ARM::SP) { |
| 227 | // mov sp, rn. Note t2MOVr cannot be used. |
| 228 | BuildMI(MBB, MBBI, dl, TII.get(ARM::tMOVgpr2gpr),DestReg).addReg(BaseReg); |
| 229 | BaseReg = ARM::SP; |
| 230 | continue; |
| 231 | } |
| 232 | |
Bob Wilson | f5fd499 | 2010-03-08 22:56:15 +0000 | [diff] [blame] | 233 | bool HasCCOut = true; |
Evan Cheng | 8619864 | 2009-08-07 00:34:42 +0000 | [diff] [blame] | 234 | if (BaseReg == ARM::SP) { |
| 235 | // sub sp, sp, #imm7 |
| 236 | if (DestReg == ARM::SP && (ThisVal < ((1 << 7)-1) * 4)) { |
| 237 | assert((ThisVal & 3) == 0 && "Stack update is not multiple of 4?"); |
| 238 | Opc = isSub ? ARM::tSUBspi : ARM::tADDspi; |
| 239 | // FIXME: Fix Thumb1 immediate encoding. |
| 240 | BuildMI(MBB, MBBI, dl, TII.get(Opc), DestReg) |
| 241 | .addReg(BaseReg).addImm(ThisVal/4); |
| 242 | NumBytes = 0; |
| 243 | continue; |
| 244 | } |
| 245 | |
| 246 | // sub rd, sp, so_imm |
| 247 | Opc = isSub ? ARM::t2SUBrSPi : ARM::t2ADDrSPi; |
| 248 | if (ARM_AM::getT2SOImmVal(NumBytes) != -1) { |
| 249 | NumBytes = 0; |
| 250 | } else { |
| 251 | // FIXME: Move this to ARMAddressingModes.h? |
| 252 | unsigned RotAmt = CountLeadingZeros_32(ThisVal); |
| 253 | ThisVal = ThisVal & ARM_AM::rotr32(0xff000000U, RotAmt); |
| 254 | NumBytes &= ~ThisVal; |
| 255 | assert(ARM_AM::getT2SOImmVal(ThisVal) != -1 && |
| 256 | "Bit extraction didn't work?"); |
| 257 | } |
Evan Cheng | 6495f63 | 2009-07-28 05:48:47 +0000 | [diff] [blame] | 258 | } else { |
Evan Cheng | 8619864 | 2009-08-07 00:34:42 +0000 | [diff] [blame] | 259 | assert(DestReg != ARM::SP && BaseReg != ARM::SP); |
| 260 | Opc = isSub ? ARM::t2SUBri : ARM::t2ADDri; |
| 261 | if (ARM_AM::getT2SOImmVal(NumBytes) != -1) { |
| 262 | NumBytes = 0; |
| 263 | } else if (ThisVal < 4096) { |
| 264 | Opc = isSub ? ARM::t2SUBri12 : ARM::t2ADDri12; |
Bob Wilson | f5fd499 | 2010-03-08 22:56:15 +0000 | [diff] [blame] | 265 | HasCCOut = false; |
Evan Cheng | 8619864 | 2009-08-07 00:34:42 +0000 | [diff] [blame] | 266 | NumBytes = 0; |
| 267 | } else { |
| 268 | // FIXME: Move this to ARMAddressingModes.h? |
| 269 | unsigned RotAmt = CountLeadingZeros_32(ThisVal); |
| 270 | ThisVal = ThisVal & ARM_AM::rotr32(0xff000000U, RotAmt); |
| 271 | NumBytes &= ~ThisVal; |
| 272 | assert(ARM_AM::getT2SOImmVal(ThisVal) != -1 && |
| 273 | "Bit extraction didn't work?"); |
| 274 | } |
Evan Cheng | 6495f63 | 2009-07-28 05:48:47 +0000 | [diff] [blame] | 275 | } |
| 276 | |
| 277 | // Build the new ADD / SUB. |
Bob Wilson | f5fd499 | 2010-03-08 22:56:15 +0000 | [diff] [blame] | 278 | MachineInstrBuilder MIB = |
| 279 | AddDefaultPred(BuildMI(MBB, MBBI, dl, TII.get(Opc), DestReg) |
| 280 | .addReg(BaseReg, RegState::Kill) |
| 281 | .addImm(ThisVal)); |
| 282 | if (HasCCOut) |
| 283 | AddDefaultCC(MIB); |
Evan Cheng | 8619864 | 2009-08-07 00:34:42 +0000 | [diff] [blame] | 284 | |
Evan Cheng | 6495f63 | 2009-07-28 05:48:47 +0000 | [diff] [blame] | 285 | BaseReg = DestReg; |
| 286 | } |
| 287 | } |
| 288 | |
| 289 | static unsigned |
| 290 | negativeOffsetOpcode(unsigned opcode) |
| 291 | { |
| 292 | switch (opcode) { |
| 293 | case ARM::t2LDRi12: return ARM::t2LDRi8; |
| 294 | case ARM::t2LDRHi12: return ARM::t2LDRHi8; |
| 295 | case ARM::t2LDRBi12: return ARM::t2LDRBi8; |
| 296 | case ARM::t2LDRSHi12: return ARM::t2LDRSHi8; |
| 297 | case ARM::t2LDRSBi12: return ARM::t2LDRSBi8; |
| 298 | case ARM::t2STRi12: return ARM::t2STRi8; |
| 299 | case ARM::t2STRBi12: return ARM::t2STRBi8; |
| 300 | case ARM::t2STRHi12: return ARM::t2STRHi8; |
| 301 | |
| 302 | case ARM::t2LDRi8: |
| 303 | case ARM::t2LDRHi8: |
| 304 | case ARM::t2LDRBi8: |
| 305 | case ARM::t2LDRSHi8: |
| 306 | case ARM::t2LDRSBi8: |
| 307 | case ARM::t2STRi8: |
| 308 | case ARM::t2STRBi8: |
| 309 | case ARM::t2STRHi8: |
| 310 | return opcode; |
| 311 | |
| 312 | default: |
| 313 | break; |
| 314 | } |
| 315 | |
| 316 | return 0; |
| 317 | } |
| 318 | |
| 319 | static unsigned |
| 320 | positiveOffsetOpcode(unsigned opcode) |
| 321 | { |
| 322 | switch (opcode) { |
| 323 | case ARM::t2LDRi8: return ARM::t2LDRi12; |
| 324 | case ARM::t2LDRHi8: return ARM::t2LDRHi12; |
| 325 | case ARM::t2LDRBi8: return ARM::t2LDRBi12; |
| 326 | case ARM::t2LDRSHi8: return ARM::t2LDRSHi12; |
| 327 | case ARM::t2LDRSBi8: return ARM::t2LDRSBi12; |
| 328 | case ARM::t2STRi8: return ARM::t2STRi12; |
| 329 | case ARM::t2STRBi8: return ARM::t2STRBi12; |
| 330 | case ARM::t2STRHi8: return ARM::t2STRHi12; |
| 331 | |
| 332 | case ARM::t2LDRi12: |
| 333 | case ARM::t2LDRHi12: |
| 334 | case ARM::t2LDRBi12: |
| 335 | case ARM::t2LDRSHi12: |
| 336 | case ARM::t2LDRSBi12: |
| 337 | case ARM::t2STRi12: |
| 338 | case ARM::t2STRBi12: |
| 339 | case ARM::t2STRHi12: |
| 340 | return opcode; |
| 341 | |
| 342 | default: |
| 343 | break; |
| 344 | } |
| 345 | |
| 346 | return 0; |
| 347 | } |
| 348 | |
| 349 | static unsigned |
| 350 | immediateOffsetOpcode(unsigned opcode) |
| 351 | { |
| 352 | switch (opcode) { |
| 353 | case ARM::t2LDRs: return ARM::t2LDRi12; |
| 354 | case ARM::t2LDRHs: return ARM::t2LDRHi12; |
| 355 | case ARM::t2LDRBs: return ARM::t2LDRBi12; |
| 356 | case ARM::t2LDRSHs: return ARM::t2LDRSHi12; |
| 357 | case ARM::t2LDRSBs: return ARM::t2LDRSBi12; |
| 358 | case ARM::t2STRs: return ARM::t2STRi12; |
| 359 | case ARM::t2STRBs: return ARM::t2STRBi12; |
| 360 | case ARM::t2STRHs: return ARM::t2STRHi12; |
| 361 | |
| 362 | case ARM::t2LDRi12: |
| 363 | case ARM::t2LDRHi12: |
| 364 | case ARM::t2LDRBi12: |
| 365 | case ARM::t2LDRSHi12: |
| 366 | case ARM::t2LDRSBi12: |
| 367 | case ARM::t2STRi12: |
| 368 | case ARM::t2STRBi12: |
| 369 | case ARM::t2STRHi12: |
| 370 | case ARM::t2LDRi8: |
| 371 | case ARM::t2LDRHi8: |
| 372 | case ARM::t2LDRBi8: |
| 373 | case ARM::t2LDRSHi8: |
| 374 | case ARM::t2LDRSBi8: |
| 375 | case ARM::t2STRi8: |
| 376 | case ARM::t2STRBi8: |
| 377 | case ARM::t2STRHi8: |
| 378 | return opcode; |
| 379 | |
| 380 | default: |
| 381 | break; |
| 382 | } |
| 383 | |
| 384 | return 0; |
| 385 | } |
| 386 | |
Evan Cheng | cdbb3f5 | 2009-08-27 01:23:50 +0000 | [diff] [blame] | 387 | bool llvm::rewriteT2FrameIndex(MachineInstr &MI, unsigned FrameRegIdx, |
| 388 | unsigned FrameReg, int &Offset, |
| 389 | const ARMBaseInstrInfo &TII) { |
Evan Cheng | 6495f63 | 2009-07-28 05:48:47 +0000 | [diff] [blame] | 390 | unsigned Opcode = MI.getOpcode(); |
Evan Cheng | 6495f63 | 2009-07-28 05:48:47 +0000 | [diff] [blame] | 391 | const TargetInstrDesc &Desc = MI.getDesc(); |
| 392 | unsigned AddrMode = (Desc.TSFlags & ARMII::AddrModeMask); |
| 393 | bool isSub = false; |
| 394 | |
| 395 | // Memory operands in inline assembly always use AddrModeT2_i12. |
| 396 | if (Opcode == ARM::INLINEASM) |
| 397 | AddrMode = ARMII::AddrModeT2_i12; // FIXME. mode for thumb2? |
Jim Grosbach | 764ab52 | 2009-08-11 15:33:49 +0000 | [diff] [blame] | 398 | |
Evan Cheng | 6495f63 | 2009-07-28 05:48:47 +0000 | [diff] [blame] | 399 | if (Opcode == ARM::t2ADDri || Opcode == ARM::t2ADDri12) { |
| 400 | Offset += MI.getOperand(FrameRegIdx+1).getImm(); |
Evan Cheng | 8619864 | 2009-08-07 00:34:42 +0000 | [diff] [blame] | 401 | |
Jakob Stoklund Olesen | 35f0feb | 2010-01-19 21:08:28 +0000 | [diff] [blame] | 402 | unsigned PredReg; |
| 403 | if (Offset == 0 && getInstrPredicate(&MI, PredReg) == ARMCC::AL) { |
Evan Cheng | 6495f63 | 2009-07-28 05:48:47 +0000 | [diff] [blame] | 404 | // Turn it into a move. |
Evan Cheng | 09d9735 | 2009-08-10 02:06:53 +0000 | [diff] [blame] | 405 | MI.setDesc(TII.get(ARM::tMOVgpr2gpr)); |
Evan Cheng | 6495f63 | 2009-07-28 05:48:47 +0000 | [diff] [blame] | 406 | MI.getOperand(FrameRegIdx).ChangeToRegister(FrameReg, false); |
Jakob Stoklund Olesen | 35f0feb | 2010-01-19 21:08:28 +0000 | [diff] [blame] | 407 | // Remove offset and remaining explicit predicate operands. |
| 408 | do MI.RemoveOperand(FrameRegIdx+1); |
| 409 | while (MI.getNumOperands() > FrameRegIdx+1 && |
| 410 | (!MI.getOperand(FrameRegIdx+1).isReg() || |
| 411 | !MI.getOperand(FrameRegIdx+1).isImm())); |
Evan Cheng | cdbb3f5 | 2009-08-27 01:23:50 +0000 | [diff] [blame] | 412 | return true; |
Evan Cheng | 6495f63 | 2009-07-28 05:48:47 +0000 | [diff] [blame] | 413 | } |
| 414 | |
Bob Wilson | f5fd499 | 2010-03-08 22:56:15 +0000 | [diff] [blame] | 415 | bool isSP = FrameReg == ARM::SP; |
| 416 | bool HasCCOut = Opcode != ARM::t2ADDri12; |
| 417 | |
Evan Cheng | 6495f63 | 2009-07-28 05:48:47 +0000 | [diff] [blame] | 418 | if (Offset < 0) { |
| 419 | Offset = -Offset; |
| 420 | isSub = true; |
Evan Cheng | 8619864 | 2009-08-07 00:34:42 +0000 | [diff] [blame] | 421 | MI.setDesc(TII.get(isSP ? ARM::t2SUBrSPi : ARM::t2SUBri)); |
| 422 | } else { |
| 423 | MI.setDesc(TII.get(isSP ? ARM::t2ADDrSPi : ARM::t2ADDri)); |
Evan Cheng | 6495f63 | 2009-07-28 05:48:47 +0000 | [diff] [blame] | 424 | } |
| 425 | |
| 426 | // Common case: small offset, fits into instruction. |
| 427 | if (ARM_AM::getT2SOImmVal(Offset) != -1) { |
Evan Cheng | 6495f63 | 2009-07-28 05:48:47 +0000 | [diff] [blame] | 428 | MI.getOperand(FrameRegIdx).ChangeToRegister(FrameReg, false); |
| 429 | MI.getOperand(FrameRegIdx+1).ChangeToImmediate(Offset); |
Bob Wilson | f5fd499 | 2010-03-08 22:56:15 +0000 | [diff] [blame] | 430 | // Add cc_out operand if the original instruction did not have one. |
| 431 | if (!HasCCOut) |
| 432 | MI.addOperand(MachineOperand::CreateReg(0, false)); |
Evan Cheng | cdbb3f5 | 2009-08-27 01:23:50 +0000 | [diff] [blame] | 433 | Offset = 0; |
| 434 | return true; |
Evan Cheng | 6495f63 | 2009-07-28 05:48:47 +0000 | [diff] [blame] | 435 | } |
| 436 | // Another common case: imm12. |
Bob Wilson | f5fd499 | 2010-03-08 22:56:15 +0000 | [diff] [blame] | 437 | if (Offset < 4096 && |
| 438 | (!HasCCOut || MI.getOperand(MI.getNumOperands()-1).getReg() == 0)) { |
Evan Cheng | 8619864 | 2009-08-07 00:34:42 +0000 | [diff] [blame] | 439 | unsigned NewOpc = isSP |
| 440 | ? (isSub ? ARM::t2SUBrSPi12 : ARM::t2ADDrSPi12) |
| 441 | : (isSub ? ARM::t2SUBri12 : ARM::t2ADDri12); |
| 442 | MI.setDesc(TII.get(NewOpc)); |
Evan Cheng | 6495f63 | 2009-07-28 05:48:47 +0000 | [diff] [blame] | 443 | MI.getOperand(FrameRegIdx).ChangeToRegister(FrameReg, false); |
| 444 | MI.getOperand(FrameRegIdx+1).ChangeToImmediate(Offset); |
Bob Wilson | f5fd499 | 2010-03-08 22:56:15 +0000 | [diff] [blame] | 445 | // Remove the cc_out operand. |
| 446 | if (HasCCOut) |
| 447 | MI.RemoveOperand(MI.getNumOperands()-1); |
Evan Cheng | cdbb3f5 | 2009-08-27 01:23:50 +0000 | [diff] [blame] | 448 | Offset = 0; |
| 449 | return true; |
Evan Cheng | 6495f63 | 2009-07-28 05:48:47 +0000 | [diff] [blame] | 450 | } |
| 451 | |
| 452 | // Otherwise, extract 8 adjacent bits from the immediate into this |
| 453 | // t2ADDri/t2SUBri. |
| 454 | unsigned RotAmt = CountLeadingZeros_32(Offset); |
| 455 | unsigned ThisImmVal = Offset & ARM_AM::rotr32(0xff000000U, RotAmt); |
| 456 | |
| 457 | // We will handle these bits from offset, clear them. |
| 458 | Offset &= ~ThisImmVal; |
| 459 | |
| 460 | assert(ARM_AM::getT2SOImmVal(ThisImmVal) != -1 && |
| 461 | "Bit extraction didn't work?"); |
| 462 | MI.getOperand(FrameRegIdx+1).ChangeToImmediate(ThisImmVal); |
Bob Wilson | f5fd499 | 2010-03-08 22:56:15 +0000 | [diff] [blame] | 463 | // Add cc_out operand if the original instruction did not have one. |
| 464 | if (!HasCCOut) |
| 465 | MI.addOperand(MachineOperand::CreateReg(0, false)); |
| 466 | |
Evan Cheng | 6495f63 | 2009-07-28 05:48:47 +0000 | [diff] [blame] | 467 | } else { |
Bob Wilson | e4863f4 | 2009-09-15 17:56:18 +0000 | [diff] [blame] | 468 | |
Bob Wilson | e6373eb | 2010-02-06 00:24:38 +0000 | [diff] [blame] | 469 | // AddrMode4 and AddrMode6 cannot handle any offset. |
| 470 | if (AddrMode == ARMII::AddrMode4 || AddrMode == ARMII::AddrMode6) |
Bob Wilson | e4863f4 | 2009-09-15 17:56:18 +0000 | [diff] [blame] | 471 | return false; |
| 472 | |
Evan Cheng | 6495f63 | 2009-07-28 05:48:47 +0000 | [diff] [blame] | 473 | // AddrModeT2_so cannot handle any offset. If there is no offset |
| 474 | // register then we change to an immediate version. |
Evan Cheng | 8619864 | 2009-08-07 00:34:42 +0000 | [diff] [blame] | 475 | unsigned NewOpc = Opcode; |
Evan Cheng | 6495f63 | 2009-07-28 05:48:47 +0000 | [diff] [blame] | 476 | if (AddrMode == ARMII::AddrModeT2_so) { |
| 477 | unsigned OffsetReg = MI.getOperand(FrameRegIdx+1).getReg(); |
| 478 | if (OffsetReg != 0) { |
| 479 | MI.getOperand(FrameRegIdx).ChangeToRegister(FrameReg, false); |
Evan Cheng | cdbb3f5 | 2009-08-27 01:23:50 +0000 | [diff] [blame] | 480 | return Offset == 0; |
Evan Cheng | 6495f63 | 2009-07-28 05:48:47 +0000 | [diff] [blame] | 481 | } |
Jim Grosbach | 764ab52 | 2009-08-11 15:33:49 +0000 | [diff] [blame] | 482 | |
Evan Cheng | 6495f63 | 2009-07-28 05:48:47 +0000 | [diff] [blame] | 483 | MI.RemoveOperand(FrameRegIdx+1); |
| 484 | MI.getOperand(FrameRegIdx+1).ChangeToImmediate(0); |
| 485 | NewOpc = immediateOffsetOpcode(Opcode); |
| 486 | AddrMode = ARMII::AddrModeT2_i12; |
| 487 | } |
| 488 | |
| 489 | unsigned NumBits = 0; |
| 490 | unsigned Scale = 1; |
| 491 | if (AddrMode == ARMII::AddrModeT2_i8 || AddrMode == ARMII::AddrModeT2_i12) { |
| 492 | // i8 supports only negative, and i12 supports only positive, so |
| 493 | // based on Offset sign convert Opcode to the appropriate |
| 494 | // instruction |
| 495 | Offset += MI.getOperand(FrameRegIdx+1).getImm(); |
| 496 | if (Offset < 0) { |
| 497 | NewOpc = negativeOffsetOpcode(Opcode); |
| 498 | NumBits = 8; |
| 499 | isSub = true; |
| 500 | Offset = -Offset; |
| 501 | } else { |
| 502 | NewOpc = positiveOffsetOpcode(Opcode); |
| 503 | NumBits = 12; |
| 504 | } |
Bob Wilson | e6373eb | 2010-02-06 00:24:38 +0000 | [diff] [blame] | 505 | } else if (AddrMode == ARMII::AddrMode5) { |
| 506 | // VFP address mode. |
| 507 | const MachineOperand &OffOp = MI.getOperand(FrameRegIdx+1); |
| 508 | int InstrOffs = ARM_AM::getAM5Offset(OffOp.getImm()); |
| 509 | if (ARM_AM::getAM5Op(OffOp.getImm()) == ARM_AM::sub) |
| 510 | InstrOffs *= -1; |
Evan Cheng | 6495f63 | 2009-07-28 05:48:47 +0000 | [diff] [blame] | 511 | NumBits = 8; |
| 512 | Scale = 4; |
| 513 | Offset += InstrOffs * 4; |
| 514 | assert((Offset & (Scale-1)) == 0 && "Can't encode this offset!"); |
| 515 | if (Offset < 0) { |
| 516 | Offset = -Offset; |
| 517 | isSub = true; |
| 518 | } |
Bob Wilson | e6373eb | 2010-02-06 00:24:38 +0000 | [diff] [blame] | 519 | } else { |
| 520 | llvm_unreachable("Unsupported addressing mode!"); |
Evan Cheng | 6495f63 | 2009-07-28 05:48:47 +0000 | [diff] [blame] | 521 | } |
| 522 | |
| 523 | if (NewOpc != Opcode) |
| 524 | MI.setDesc(TII.get(NewOpc)); |
| 525 | |
| 526 | MachineOperand &ImmOp = MI.getOperand(FrameRegIdx+1); |
| 527 | |
| 528 | // Attempt to fold address computation |
| 529 | // Common case: small offset, fits into instruction. |
| 530 | int ImmedOffset = Offset / Scale; |
| 531 | unsigned Mask = (1 << NumBits) - 1; |
| 532 | if ((unsigned)Offset <= Mask * Scale) { |
| 533 | // Replace the FrameIndex with fp/sp |
| 534 | MI.getOperand(FrameRegIdx).ChangeToRegister(FrameReg, false); |
| 535 | if (isSub) { |
| 536 | if (AddrMode == ARMII::AddrMode5) |
| 537 | // FIXME: Not consistent. |
| 538 | ImmedOffset |= 1 << NumBits; |
Jim Grosbach | 764ab52 | 2009-08-11 15:33:49 +0000 | [diff] [blame] | 539 | else |
Evan Cheng | 6495f63 | 2009-07-28 05:48:47 +0000 | [diff] [blame] | 540 | ImmedOffset = -ImmedOffset; |
| 541 | } |
| 542 | ImmOp.ChangeToImmediate(ImmedOffset); |
Evan Cheng | cdbb3f5 | 2009-08-27 01:23:50 +0000 | [diff] [blame] | 543 | Offset = 0; |
| 544 | return true; |
Evan Cheng | 6495f63 | 2009-07-28 05:48:47 +0000 | [diff] [blame] | 545 | } |
Jim Grosbach | 764ab52 | 2009-08-11 15:33:49 +0000 | [diff] [blame] | 546 | |
Evan Cheng | 6495f63 | 2009-07-28 05:48:47 +0000 | [diff] [blame] | 547 | // Otherwise, offset doesn't fit. Pull in what we can to simplify |
David Goodwin | d945378 | 2009-07-28 23:52:33 +0000 | [diff] [blame] | 548 | ImmedOffset = ImmedOffset & Mask; |
Evan Cheng | 6495f63 | 2009-07-28 05:48:47 +0000 | [diff] [blame] | 549 | if (isSub) { |
| 550 | if (AddrMode == ARMII::AddrMode5) |
| 551 | // FIXME: Not consistent. |
| 552 | ImmedOffset |= 1 << NumBits; |
Evan Cheng | a8e8984 | 2009-08-03 02:38:06 +0000 | [diff] [blame] | 553 | else { |
Evan Cheng | 6495f63 | 2009-07-28 05:48:47 +0000 | [diff] [blame] | 554 | ImmedOffset = -ImmedOffset; |
Evan Cheng | a8e8984 | 2009-08-03 02:38:06 +0000 | [diff] [blame] | 555 | if (ImmedOffset == 0) |
| 556 | // Change the opcode back if the encoded offset is zero. |
| 557 | MI.setDesc(TII.get(positiveOffsetOpcode(NewOpc))); |
| 558 | } |
Evan Cheng | 6495f63 | 2009-07-28 05:48:47 +0000 | [diff] [blame] | 559 | } |
| 560 | ImmOp.ChangeToImmediate(ImmedOffset); |
| 561 | Offset &= ~(Mask*Scale); |
| 562 | } |
| 563 | |
Evan Cheng | cdbb3f5 | 2009-08-27 01:23:50 +0000 | [diff] [blame] | 564 | Offset = (isSub) ? -Offset : Offset; |
| 565 | return Offset == 0; |
Evan Cheng | 6495f63 | 2009-07-28 05:48:47 +0000 | [diff] [blame] | 566 | } |
Evan Cheng | 68fc2da | 2010-06-09 19:26:01 +0000 | [diff] [blame] | 567 | |
| 568 | /// scheduleTwoAddrSource - Schedule the copy / re-mat of the source of the |
| 569 | /// two-addrss instruction inserted by two-address pass. |
| 570 | void |
| 571 | Thumb2InstrInfo::scheduleTwoAddrSource(MachineInstr *SrcMI, |
| 572 | MachineInstr *UseMI, |
| 573 | const TargetRegisterInfo &TRI) const { |
| 574 | if (SrcMI->getOpcode() != ARM::tMOVgpr2gpr || |
| 575 | SrcMI->getOperand(1).isKill()) |
| 576 | return; |
| 577 | |
| 578 | unsigned PredReg = 0; |
| 579 | ARMCC::CondCodes CC = llvm::getInstrPredicate(UseMI, PredReg); |
| 580 | if (CC == ARMCC::AL || PredReg != ARM::CPSR) |
| 581 | return; |
| 582 | |
| 583 | // Schedule the copy so it doesn't come between previous instructions |
| 584 | // and UseMI which can form an IT block. |
| 585 | unsigned SrcReg = SrcMI->getOperand(1).getReg(); |
| 586 | ARMCC::CondCodes OCC = ARMCC::getOppositeCondition(CC); |
| 587 | MachineBasicBlock *MBB = UseMI->getParent(); |
| 588 | MachineBasicBlock::iterator MBBI = SrcMI; |
| 589 | unsigned NumInsts = 0; |
| 590 | while (--MBBI != MBB->begin()) { |
| 591 | if (MBBI->isDebugValue()) |
| 592 | continue; |
| 593 | |
| 594 | MachineInstr *NMI = &*MBBI; |
| 595 | ARMCC::CondCodes NCC = llvm::getInstrPredicate(NMI, PredReg); |
| 596 | if (!(NCC == CC || NCC == OCC) || |
| 597 | NMI->modifiesRegister(SrcReg, &TRI) || |
| 598 | NMI->definesRegister(ARM::CPSR)) |
| 599 | break; |
| 600 | if (++NumInsts == 4) |
| 601 | // Too many in a row! |
| 602 | return; |
| 603 | } |
| 604 | |
| 605 | if (NumInsts) { |
| 606 | MBB->remove(SrcMI); |
| 607 | MBB->insert(++MBBI, SrcMI); |
| 608 | } |
| 609 | } |
Evan Cheng | 4d54e5b | 2010-06-22 01:18:16 +0000 | [diff] [blame] | 610 | |
| 611 | ARMCC::CondCodes |
| 612 | llvm::getITInstrPredicate(const MachineInstr *MI, unsigned &PredReg) { |
| 613 | unsigned Opc = MI->getOpcode(); |
| 614 | if (Opc == ARM::tBcc || Opc == ARM::t2Bcc) |
| 615 | return ARMCC::AL; |
| 616 | return llvm::getInstrPredicate(MI, PredReg); |
| 617 | } |