blob: 3426831a635862ae3a31f415a4633b4153f328f8 [file] [log] [blame]
Tom Stellardf98f2ce2012-12-11 21:25:42 +00001//===-- R600Instructions.td - R600 Instruction defs -------*- tablegen -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// R600 Tablegen instruction definitions
11//
12//===----------------------------------------------------------------------===//
13
14include "R600Intrinsics.td"
15
Vincent Lejeune8723c9e2013-04-30 00:13:20 +000016class InstR600 <dag outs, dag ins, string asm, list<dag> pattern,
Tom Stellardf98f2ce2012-12-11 21:25:42 +000017 InstrItinClass itin>
18 : AMDGPUInst <outs, ins, asm, pattern> {
19
20 field bits<64> Inst;
Vincent Lejeuneabcde262013-04-30 00:14:17 +000021 bit TransOnly = 0;
Tom Stellardf98f2ce2012-12-11 21:25:42 +000022 bit Trig = 0;
23 bit Op3 = 0;
24 bit isVector = 0;
25 bits<2> FlagOperandIdx = 0;
26 bit Op1 = 0;
27 bit Op2 = 0;
28 bit HasNativeOperands = 0;
Vincent Lejeune631591e2013-04-30 00:13:39 +000029 bit VTXInst = 0;
30 bit TEXInst = 0;
Tom Stellardf98f2ce2012-12-11 21:25:42 +000031
Tom Stellardf98f2ce2012-12-11 21:25:42 +000032 let Namespace = "AMDGPU";
33 let OutOperandList = outs;
34 let InOperandList = ins;
35 let AsmString = asm;
36 let Pattern = pattern;
37 let Itinerary = itin;
38
Vincent Lejeuneabcde262013-04-30 00:14:17 +000039 let TSFlags{0} = TransOnly;
Tom Stellardf98f2ce2012-12-11 21:25:42 +000040 let TSFlags{4} = Trig;
41 let TSFlags{5} = Op3;
42
43 // Vector instructions are instructions that must fill all slots in an
44 // instruction group
45 let TSFlags{6} = isVector;
46 let TSFlags{8-7} = FlagOperandIdx;
47 let TSFlags{9} = HasNativeOperands;
48 let TSFlags{10} = Op1;
49 let TSFlags{11} = Op2;
Vincent Lejeune631591e2013-04-30 00:13:39 +000050 let TSFlags{12} = VTXInst;
51 let TSFlags{13} = TEXInst;
Tom Stellardf98f2ce2012-12-11 21:25:42 +000052}
53
54class InstR600ISA <dag outs, dag ins, string asm, list<dag> pattern> :
Vincent Lejeune8723c9e2013-04-30 00:13:20 +000055 InstR600 <outs, ins, asm, pattern, NullALU> {
Tom Stellardf98f2ce2012-12-11 21:25:42 +000056
57 let Namespace = "AMDGPU";
58}
59
60def MEMxi : Operand<iPTR> {
61 let MIOperandInfo = (ops R600_TReg32_X:$ptr, i32imm:$index);
62 let PrintMethod = "printMemOperand";
63}
64
65def MEMrr : Operand<iPTR> {
66 let MIOperandInfo = (ops R600_Reg32:$ptr, R600_Reg32:$index);
67}
68
69// Operands for non-registers
70
71class InstFlag<string PM = "printOperand", int Default = 0>
72 : OperandWithDefaultOps <i32, (ops (i32 Default))> {
73 let PrintMethod = PM;
74}
75
Vincent Lejeunea311c5262013-02-10 17:57:33 +000076// src_sel for ALU src operands, see also ALU_CONST, ALU_PARAM registers
Tom Stellard9f7818d2013-01-23 02:09:06 +000077def SEL : OperandWithDefaultOps <i32, (ops (i32 -1))> {
78 let PrintMethod = "printSel";
79}
Vincent Lejeunee332e352013-04-30 00:14:08 +000080def BANK_SWIZZLE : OperandWithDefaultOps <i32, (ops (i32 0))> {
81 let PrintMethod = "printSel";
82}
Tom Stellard9f7818d2013-01-23 02:09:06 +000083
Tom Stellardf98f2ce2012-12-11 21:25:42 +000084def LITERAL : InstFlag<"printLiteral">;
85
86def WRITE : InstFlag <"printWrite", 1>;
87def OMOD : InstFlag <"printOMOD">;
88def REL : InstFlag <"printRel">;
89def CLAMP : InstFlag <"printClamp">;
90def NEG : InstFlag <"printNeg">;
91def ABS : InstFlag <"printAbs">;
92def UEM : InstFlag <"printUpdateExecMask">;
93def UP : InstFlag <"printUpdatePred">;
94
95// XXX: The r600g finalizer in Mesa expects last to be one in most cases.
96// Once we start using the packetizer in this backend we should have this
97// default to 0.
98def LAST : InstFlag<"printLast", 1>;
99
Tom Stellardc0b0c672013-02-06 17:32:29 +0000100def FRAMEri : Operand<iPTR> {
101 let MIOperandInfo = (ops R600_Reg32:$ptr, i32imm:$index);
102}
103
Tom Stellardf98f2ce2012-12-11 21:25:42 +0000104def ADDRParam : ComplexPattern<i32, 2, "SelectADDRParam", [], []>;
105def ADDRDWord : ComplexPattern<i32, 1, "SelectADDRDWord", [], []>;
106def ADDRVTX_READ : ComplexPattern<i32, 2, "SelectADDRVTX_READ", [], []>;
Tom Stellard9f7818d2013-01-23 02:09:06 +0000107def ADDRGA_CONST_OFFSET : ComplexPattern<i32, 1, "SelectGlobalValueConstantOffset", [], []>;
108def ADDRGA_VAR_OFFSET : ComplexPattern<i32, 2, "SelectGlobalValueVariableOffset", [], []>;
Tom Stellardc0b0c672013-02-06 17:32:29 +0000109def ADDRIndirect : ComplexPattern<iPTR, 2, "SelectADDRIndirect", [], []>;
Tom Stellardf98f2ce2012-12-11 21:25:42 +0000110
111class R600ALU_Word0 {
112 field bits<32> Word0;
113
114 bits<11> src0;
115 bits<1> src0_neg;
116 bits<1> src0_rel;
117 bits<11> src1;
118 bits<1> src1_rel;
119 bits<1> src1_neg;
120 bits<3> index_mode = 0;
121 bits<2> pred_sel;
122 bits<1> last;
123
124 bits<9> src0_sel = src0{8-0};
125 bits<2> src0_chan = src0{10-9};
126 bits<9> src1_sel = src1{8-0};
127 bits<2> src1_chan = src1{10-9};
128
129 let Word0{8-0} = src0_sel;
130 let Word0{9} = src0_rel;
131 let Word0{11-10} = src0_chan;
132 let Word0{12} = src0_neg;
133 let Word0{21-13} = src1_sel;
134 let Word0{22} = src1_rel;
135 let Word0{24-23} = src1_chan;
136 let Word0{25} = src1_neg;
137 let Word0{28-26} = index_mode;
138 let Word0{30-29} = pred_sel;
139 let Word0{31} = last;
140}
141
142class R600ALU_Word1 {
143 field bits<32> Word1;
144
145 bits<11> dst;
Vincent Lejeunee332e352013-04-30 00:14:08 +0000146 bits<3> bank_swizzle;
Tom Stellardf98f2ce2012-12-11 21:25:42 +0000147 bits<1> dst_rel;
148 bits<1> clamp;
149
150 bits<7> dst_sel = dst{6-0};
151 bits<2> dst_chan = dst{10-9};
152
153 let Word1{20-18} = bank_swizzle;
154 let Word1{27-21} = dst_sel;
155 let Word1{28} = dst_rel;
156 let Word1{30-29} = dst_chan;
157 let Word1{31} = clamp;
158}
159
160class R600ALU_Word1_OP2 <bits<11> alu_inst> : R600ALU_Word1{
161
162 bits<1> src0_abs;
163 bits<1> src1_abs;
164 bits<1> update_exec_mask;
165 bits<1> update_pred;
166 bits<1> write;
167 bits<2> omod;
168
169 let Word1{0} = src0_abs;
170 let Word1{1} = src1_abs;
171 let Word1{2} = update_exec_mask;
172 let Word1{3} = update_pred;
173 let Word1{4} = write;
174 let Word1{6-5} = omod;
175 let Word1{17-7} = alu_inst;
176}
177
178class R600ALU_Word1_OP3 <bits<5> alu_inst> : R600ALU_Word1{
179
180 bits<11> src2;
181 bits<1> src2_rel;
182 bits<1> src2_neg;
183
184 bits<9> src2_sel = src2{8-0};
185 bits<2> src2_chan = src2{10-9};
186
187 let Word1{8-0} = src2_sel;
188 let Word1{9} = src2_rel;
189 let Word1{11-10} = src2_chan;
190 let Word1{12} = src2_neg;
191 let Word1{17-13} = alu_inst;
192}
193
Tom Stellard80537b92013-01-23 02:09:01 +0000194class VTX_WORD0 {
195 field bits<32> Word0;
196 bits<7> SRC_GPR;
197 bits<5> VC_INST;
198 bits<2> FETCH_TYPE;
199 bits<1> FETCH_WHOLE_QUAD;
200 bits<8> BUFFER_ID;
201 bits<1> SRC_REL;
202 bits<2> SRC_SEL_X;
203 bits<6> MEGA_FETCH_COUNT;
204
205 let Word0{4-0} = VC_INST;
206 let Word0{6-5} = FETCH_TYPE;
207 let Word0{7} = FETCH_WHOLE_QUAD;
208 let Word0{15-8} = BUFFER_ID;
209 let Word0{22-16} = SRC_GPR;
210 let Word0{23} = SRC_REL;
211 let Word0{25-24} = SRC_SEL_X;
212 let Word0{31-26} = MEGA_FETCH_COUNT;
213}
214
215class VTX_WORD1_GPR {
216 field bits<32> Word1;
217 bits<7> DST_GPR;
218 bits<1> DST_REL;
219 bits<3> DST_SEL_X;
220 bits<3> DST_SEL_Y;
221 bits<3> DST_SEL_Z;
222 bits<3> DST_SEL_W;
223 bits<1> USE_CONST_FIELDS;
224 bits<6> DATA_FORMAT;
225 bits<2> NUM_FORMAT_ALL;
226 bits<1> FORMAT_COMP_ALL;
227 bits<1> SRF_MODE_ALL;
228
229 let Word1{6-0} = DST_GPR;
230 let Word1{7} = DST_REL;
231 let Word1{8} = 0; // Reserved
232 let Word1{11-9} = DST_SEL_X;
233 let Word1{14-12} = DST_SEL_Y;
234 let Word1{17-15} = DST_SEL_Z;
235 let Word1{20-18} = DST_SEL_W;
236 let Word1{21} = USE_CONST_FIELDS;
237 let Word1{27-22} = DATA_FORMAT;
238 let Word1{29-28} = NUM_FORMAT_ALL;
239 let Word1{30} = FORMAT_COMP_ALL;
240 let Word1{31} = SRF_MODE_ALL;
241}
242
Vincent Lejeune2691fe92013-03-31 19:33:04 +0000243class TEX_WORD0 {
244 field bits<32> Word0;
245
246 bits<5> TEX_INST;
247 bits<2> INST_MOD;
248 bits<1> FETCH_WHOLE_QUAD;
249 bits<8> RESOURCE_ID;
250 bits<7> SRC_GPR;
251 bits<1> SRC_REL;
252 bits<1> ALT_CONST;
253 bits<2> RESOURCE_INDEX_MODE;
254 bits<2> SAMPLER_INDEX_MODE;
255
256 let Word0{4-0} = TEX_INST;
257 let Word0{6-5} = INST_MOD;
258 let Word0{7} = FETCH_WHOLE_QUAD;
259 let Word0{15-8} = RESOURCE_ID;
260 let Word0{22-16} = SRC_GPR;
261 let Word0{23} = SRC_REL;
262 let Word0{24} = ALT_CONST;
263 let Word0{26-25} = RESOURCE_INDEX_MODE;
264 let Word0{28-27} = SAMPLER_INDEX_MODE;
265}
266
267class TEX_WORD1 {
268 field bits<32> Word1;
269
270 bits<7> DST_GPR;
271 bits<1> DST_REL;
272 bits<3> DST_SEL_X;
273 bits<3> DST_SEL_Y;
274 bits<3> DST_SEL_Z;
275 bits<3> DST_SEL_W;
276 bits<7> LOD_BIAS;
277 bits<1> COORD_TYPE_X;
278 bits<1> COORD_TYPE_Y;
279 bits<1> COORD_TYPE_Z;
280 bits<1> COORD_TYPE_W;
281
282 let Word1{6-0} = DST_GPR;
283 let Word1{7} = DST_REL;
284 let Word1{11-9} = DST_SEL_X;
285 let Word1{14-12} = DST_SEL_Y;
286 let Word1{17-15} = DST_SEL_Z;
287 let Word1{20-18} = DST_SEL_W;
288 let Word1{27-21} = LOD_BIAS;
289 let Word1{28} = COORD_TYPE_X;
290 let Word1{29} = COORD_TYPE_Y;
291 let Word1{30} = COORD_TYPE_Z;
292 let Word1{31} = COORD_TYPE_W;
293}
294
295class TEX_WORD2 {
296 field bits<32> Word2;
297
298 bits<5> OFFSET_X;
299 bits<5> OFFSET_Y;
300 bits<5> OFFSET_Z;
301 bits<5> SAMPLER_ID;
302 bits<3> SRC_SEL_X;
303 bits<3> SRC_SEL_Y;
304 bits<3> SRC_SEL_Z;
305 bits<3> SRC_SEL_W;
306
307 let Word2{4-0} = OFFSET_X;
308 let Word2{9-5} = OFFSET_Y;
309 let Word2{14-10} = OFFSET_Z;
310 let Word2{19-15} = SAMPLER_ID;
311 let Word2{22-20} = SRC_SEL_X;
312 let Word2{25-23} = SRC_SEL_Y;
313 let Word2{28-26} = SRC_SEL_Z;
314 let Word2{31-29} = SRC_SEL_W;
315}
316
Tom Stellardf98f2ce2012-12-11 21:25:42 +0000317/*
318XXX: R600 subtarget uses a slightly different encoding than the other
319subtargets. We currently handle this in R600MCCodeEmitter, but we may
320want to use these instruction classes in the future.
321
322class R600ALU_Word1_OP2_r600 : R600ALU_Word1_OP2 {
323
324 bits<1> fog_merge;
325 bits<10> alu_inst;
326
327 let Inst{37} = fog_merge;
328 let Inst{39-38} = omod;
329 let Inst{49-40} = alu_inst;
330}
331
332class R600ALU_Word1_OP2_r700 : R600ALU_Word1_OP2 {
333
334 bits<11> alu_inst;
335
336 let Inst{38-37} = omod;
337 let Inst{49-39} = alu_inst;
338}
339*/
340
341def R600_Pred : PredicateOperand<i32, (ops R600_Predicate),
342 (ops PRED_SEL_OFF)>;
343
344
345let mayLoad = 0, mayStore = 0, hasSideEffects = 0 in {
346
347// Class for instructions with only one source register.
348// If you add new ins to this instruction, make sure they are listed before
349// $literal, because the backend currently assumes that the last operand is
350// a literal. Also be sure to update the enum R600Op1OperandIndex::ROI in
351// R600Defines.h, R600InstrInfo::buildDefaultInstruction(),
352// and R600InstrInfo::getOperandIdx().
353class R600_1OP <bits<11> inst, string opName, list<dag> pattern,
354 InstrItinClass itin = AnyALU> :
Vincent Lejeune8723c9e2013-04-30 00:13:20 +0000355 InstR600 <(outs R600_Reg32:$dst),
Tom Stellardf98f2ce2012-12-11 21:25:42 +0000356 (ins WRITE:$write, OMOD:$omod, REL:$dst_rel, CLAMP:$clamp,
Tom Stellard9f7818d2013-01-23 02:09:06 +0000357 R600_Reg32:$src0, NEG:$src0_neg, REL:$src0_rel, ABS:$src0_abs, SEL:$src0_sel,
Vincent Lejeunee332e352013-04-30 00:14:08 +0000358 LAST:$last, R600_Pred:$pred_sel, LITERAL:$literal,
359 BANK_SWIZZLE:$bank_swizzle),
Vincent Lejeune8e591912013-04-01 21:47:42 +0000360 !strconcat(" ", opName,
Tom Stellardf98f2ce2012-12-11 21:25:42 +0000361 "$clamp $dst$write$dst_rel$omod, "
Vincent Lejeune8e591912013-04-01 21:47:42 +0000362 "$src0_neg$src0_abs$src0$src0_abs$src0_rel, "
Tom Stellardf98f2ce2012-12-11 21:25:42 +0000363 "$literal $pred_sel$last"),
364 pattern,
365 itin>,
366 R600ALU_Word0,
367 R600ALU_Word1_OP2 <inst> {
368
369 let src1 = 0;
370 let src1_rel = 0;
371 let src1_neg = 0;
372 let src1_abs = 0;
373 let update_exec_mask = 0;
374 let update_pred = 0;
375 let HasNativeOperands = 1;
376 let Op1 = 1;
377 let DisableEncoding = "$literal";
378
379 let Inst{31-0} = Word0;
380 let Inst{63-32} = Word1;
381}
382
383class R600_1OP_Helper <bits<11> inst, string opName, SDPatternOperator node,
384 InstrItinClass itin = AnyALU> :
385 R600_1OP <inst, opName,
386 [(set R600_Reg32:$dst, (node R600_Reg32:$src0))]
387>;
388
389// If you add our change the operands for R600_2OP instructions, you must
390// also update the R600Op2OperandIndex::ROI enum in R600Defines.h,
391// R600InstrInfo::buildDefaultInstruction(), and R600InstrInfo::getOperandIdx().
392class R600_2OP <bits<11> inst, string opName, list<dag> pattern,
393 InstrItinClass itin = AnyALU> :
Vincent Lejeune8723c9e2013-04-30 00:13:20 +0000394 InstR600 <(outs R600_Reg32:$dst),
Tom Stellardf98f2ce2012-12-11 21:25:42 +0000395 (ins UEM:$update_exec_mask, UP:$update_pred, WRITE:$write,
396 OMOD:$omod, REL:$dst_rel, CLAMP:$clamp,
Tom Stellard9f7818d2013-01-23 02:09:06 +0000397 R600_Reg32:$src0, NEG:$src0_neg, REL:$src0_rel, ABS:$src0_abs, SEL:$src0_sel,
398 R600_Reg32:$src1, NEG:$src1_neg, REL:$src1_rel, ABS:$src1_abs, SEL:$src1_sel,
Vincent Lejeunee332e352013-04-30 00:14:08 +0000399 LAST:$last, R600_Pred:$pred_sel, LITERAL:$literal,
400 BANK_SWIZZLE:$bank_swizzle),
Vincent Lejeune8e591912013-04-01 21:47:42 +0000401 !strconcat(" ", opName,
Tom Stellardf98f2ce2012-12-11 21:25:42 +0000402 "$clamp $update_exec_mask$update_pred$dst$write$dst_rel$omod, "
Vincent Lejeune8e591912013-04-01 21:47:42 +0000403 "$src0_neg$src0_abs$src0$src0_abs$src0_rel, "
404 "$src1_neg$src1_abs$src1$src1_abs$src1_rel, "
Tom Stellardf98f2ce2012-12-11 21:25:42 +0000405 "$literal $pred_sel$last"),
406 pattern,
407 itin>,
408 R600ALU_Word0,
409 R600ALU_Word1_OP2 <inst> {
410
411 let HasNativeOperands = 1;
412 let Op2 = 1;
413 let DisableEncoding = "$literal";
414
415 let Inst{31-0} = Word0;
416 let Inst{63-32} = Word1;
417}
418
419class R600_2OP_Helper <bits<11> inst, string opName, SDPatternOperator node,
420 InstrItinClass itim = AnyALU> :
421 R600_2OP <inst, opName,
422 [(set R600_Reg32:$dst, (node R600_Reg32:$src0,
423 R600_Reg32:$src1))]
424>;
425
426// If you add our change the operands for R600_3OP instructions, you must
427// also update the R600Op3OperandIndex::ROI enum in R600Defines.h,
428// R600InstrInfo::buildDefaultInstruction(), and
429// R600InstrInfo::getOperandIdx().
430class R600_3OP <bits<5> inst, string opName, list<dag> pattern,
431 InstrItinClass itin = AnyALU> :
Vincent Lejeune8723c9e2013-04-30 00:13:20 +0000432 InstR600 <(outs R600_Reg32:$dst),
Tom Stellardf98f2ce2012-12-11 21:25:42 +0000433 (ins REL:$dst_rel, CLAMP:$clamp,
Tom Stellard9f7818d2013-01-23 02:09:06 +0000434 R600_Reg32:$src0, NEG:$src0_neg, REL:$src0_rel, SEL:$src0_sel,
435 R600_Reg32:$src1, NEG:$src1_neg, REL:$src1_rel, SEL:$src1_sel,
436 R600_Reg32:$src2, NEG:$src2_neg, REL:$src2_rel, SEL:$src2_sel,
Vincent Lejeunee332e352013-04-30 00:14:08 +0000437 LAST:$last, R600_Pred:$pred_sel, LITERAL:$literal,
438 BANK_SWIZZLE:$bank_swizzle),
Vincent Lejeune8e591912013-04-01 21:47:42 +0000439 !strconcat(" ", opName, "$clamp $dst$dst_rel, "
440 "$src0_neg$src0$src0_rel, "
441 "$src1_neg$src1$src1_rel, "
442 "$src2_neg$src2$src2_rel, "
Tom Stellardf98f2ce2012-12-11 21:25:42 +0000443 "$literal $pred_sel$last"),
444 pattern,
445 itin>,
446 R600ALU_Word0,
447 R600ALU_Word1_OP3<inst>{
448
449 let HasNativeOperands = 1;
450 let DisableEncoding = "$literal";
451 let Op3 = 1;
452
453 let Inst{31-0} = Word0;
454 let Inst{63-32} = Word1;
455}
456
457class R600_REDUCTION <bits<11> inst, dag ins, string asm, list<dag> pattern,
458 InstrItinClass itin = VecALU> :
Vincent Lejeune8723c9e2013-04-30 00:13:20 +0000459 InstR600 <(outs R600_Reg32:$dst),
Tom Stellardf98f2ce2012-12-11 21:25:42 +0000460 ins,
461 asm,
462 pattern,
463 itin>;
464
465class R600_TEX <bits<11> inst, string opName, list<dag> pattern,
466 InstrItinClass itin = AnyALU> :
Vincent Lejeune8723c9e2013-04-30 00:13:20 +0000467 InstR600 <(outs R600_Reg128:$DST_GPR),
Vincent Lejeune2691fe92013-03-31 19:33:04 +0000468 (ins R600_Reg128:$SRC_GPR, i32imm:$RESOURCE_ID, i32imm:$SAMPLER_ID, i32imm:$textureTarget),
469 !strconcat(opName, "$DST_GPR, $SRC_GPR, $RESOURCE_ID, $SAMPLER_ID, $textureTarget"),
Tom Stellardf98f2ce2012-12-11 21:25:42 +0000470 pattern,
Vincent Lejeune2691fe92013-03-31 19:33:04 +0000471 itin>, TEX_WORD0, TEX_WORD1, TEX_WORD2 {
472 let Inst{31-0} = Word0;
473 let Inst{63-32} = Word1;
474
475 let TEX_INST = inst{4-0};
476 let SRC_REL = 0;
477 let DST_REL = 0;
478 let DST_SEL_X = 0;
479 let DST_SEL_Y = 1;
480 let DST_SEL_Z = 2;
481 let DST_SEL_W = 3;
482 let LOD_BIAS = 0;
483
484 let INST_MOD = 0;
485 let FETCH_WHOLE_QUAD = 0;
486 let ALT_CONST = 0;
487 let SAMPLER_INDEX_MODE = 0;
Vincent Lejeuneb6379de2013-04-30 00:13:53 +0000488 let RESOURCE_INDEX_MODE = 0;
Vincent Lejeune2691fe92013-03-31 19:33:04 +0000489
490 let COORD_TYPE_X = 0;
491 let COORD_TYPE_Y = 0;
492 let COORD_TYPE_Z = 0;
493 let COORD_TYPE_W = 0;
Vincent Lejeune631591e2013-04-30 00:13:39 +0000494
495 let TEXInst = 1;
Tom Stellardf98f2ce2012-12-11 21:25:42 +0000496 }
497
498} // End mayLoad = 1, mayStore = 0, hasSideEffects = 0
499
500def TEX_SHADOW : PatLeaf<
501 (imm),
502 [{uint32_t TType = (uint32_t)N->getZExtValue();
Michel Danzer6158ad12013-02-12 12:11:23 +0000503 return (TType >= 6 && TType <= 8) || (TType >= 11 && TType <= 13);
Tom Stellardf98f2ce2012-12-11 21:25:42 +0000504 }]
505>;
506
Tom Stellard97ff6182013-01-21 15:40:48 +0000507def TEX_RECT : PatLeaf<
508 (imm),
509 [{uint32_t TType = (uint32_t)N->getZExtValue();
510 return TType == 5;
511 }]
512>;
513
Tom Stellard64dca862013-02-07 17:02:14 +0000514def TEX_ARRAY : PatLeaf<
515 (imm),
516 [{uint32_t TType = (uint32_t)N->getZExtValue();
517 return TType == 9 || TType == 10 || TType == 15 || TType == 16;
518 }]
519>;
520
521def TEX_SHADOW_ARRAY : PatLeaf<
522 (imm),
523 [{uint32_t TType = (uint32_t)N->getZExtValue();
524 return TType == 11 || TType == 12 || TType == 17;
525 }]
526>;
527
Tom Stellardf98f2ce2012-12-11 21:25:42 +0000528class EG_CF_RAT <bits <8> cf_inst, bits <6> rat_inst, bits<4> rat_id, dag outs,
529 dag ins, string asm, list<dag> pattern> :
530 InstR600ISA <outs, ins, asm, pattern> {
531 bits<7> RW_GPR;
532 bits<7> INDEX_GPR;
533
534 bits<2> RIM;
535 bits<2> TYPE;
536 bits<1> RW_REL;
537 bits<2> ELEM_SIZE;
538
539 bits<12> ARRAY_SIZE;
540 bits<4> COMP_MASK;
541 bits<4> BURST_COUNT;
542 bits<1> VPM;
543 bits<1> eop;
544 bits<1> MARK;
545 bits<1> BARRIER;
546
547 // CF_ALLOC_EXPORT_WORD0_RAT
548 let Inst{3-0} = rat_id;
549 let Inst{9-4} = rat_inst;
550 let Inst{10} = 0; // Reserved
551 let Inst{12-11} = RIM;
552 let Inst{14-13} = TYPE;
553 let Inst{21-15} = RW_GPR;
554 let Inst{22} = RW_REL;
555 let Inst{29-23} = INDEX_GPR;
556 let Inst{31-30} = ELEM_SIZE;
557
558 // CF_ALLOC_EXPORT_WORD1_BUF
559 let Inst{43-32} = ARRAY_SIZE;
560 let Inst{47-44} = COMP_MASK;
561 let Inst{51-48} = BURST_COUNT;
562 let Inst{52} = VPM;
563 let Inst{53} = eop;
564 let Inst{61-54} = cf_inst;
565 let Inst{62} = MARK;
566 let Inst{63} = BARRIER;
567}
568
569class LoadParamFrag <PatFrag load_type> : PatFrag <
570 (ops node:$ptr), (load_type node:$ptr),
571 [{ return isParamLoad(dyn_cast<LoadSDNode>(N)); }]
572>;
573
574def load_param : LoadParamFrag<load>;
575def load_param_zexti8 : LoadParamFrag<zextloadi8>;
576def load_param_zexti16 : LoadParamFrag<zextloadi16>;
577
578def isR600 : Predicate<"Subtarget.device()"
579 "->getGeneration() == AMDGPUDeviceInfo::HD4XXX">;
580def isR700 : Predicate<"Subtarget.device()"
581 "->getGeneration() == AMDGPUDeviceInfo::HD4XXX &&"
582 "Subtarget.device()->getDeviceFlag()"
583 ">= OCL_DEVICE_RV710">;
584def isEG : Predicate<
585 "Subtarget.device()->getGeneration() >= AMDGPUDeviceInfo::HD5XXX && "
586 "Subtarget.device()->getGeneration() < AMDGPUDeviceInfo::HD7XXX && "
587 "Subtarget.device()->getDeviceFlag() != OCL_DEVICE_CAYMAN">;
588
589def isCayman : Predicate<"Subtarget.device()"
590 "->getDeviceFlag() == OCL_DEVICE_CAYMAN">;
591def isEGorCayman : Predicate<"Subtarget.device()"
592 "->getGeneration() == AMDGPUDeviceInfo::HD5XXX"
593 "|| Subtarget.device()->getGeneration() =="
594 "AMDGPUDeviceInfo::HD6XXX">;
595
596def isR600toCayman : Predicate<
597 "Subtarget.device()->getGeneration() <= AMDGPUDeviceInfo::HD6XXX">;
598
599//===----------------------------------------------------------------------===//
Tom Stellardc7e18882013-01-23 02:09:03 +0000600// R600 SDNodes
Tom Stellardf98f2ce2012-12-11 21:25:42 +0000601//===----------------------------------------------------------------------===//
602
Tom Stellard29b15a32013-02-05 17:09:14 +0000603def INTERP_PAIR_XY : AMDGPUShaderInst <
604 (outs R600_TReg32_X:$dst0, R600_TReg32_Y:$dst1),
605 (ins i32imm:$src0, R600_Reg32:$src1, R600_Reg32:$src2),
606 "INTERP_PAIR_XY $src0 $src1 $src2 : $dst0 dst1",
607 []>;
Tom Stellardf98f2ce2012-12-11 21:25:42 +0000608
Tom Stellard29b15a32013-02-05 17:09:14 +0000609def INTERP_PAIR_ZW : AMDGPUShaderInst <
610 (outs R600_TReg32_Z:$dst0, R600_TReg32_W:$dst1),
611 (ins i32imm:$src0, R600_Reg32:$src1, R600_Reg32:$src2),
612 "INTERP_PAIR_ZW $src0 $src1 $src2 : $dst0 dst1",
613 []>;
Tom Stellardf98f2ce2012-12-11 21:25:42 +0000614
Tom Stellardc7e18882013-01-23 02:09:03 +0000615def CONST_ADDRESS: SDNode<"AMDGPUISD::CONST_ADDRESS",
Vincent Lejeune3f7f8e82013-03-05 15:04:29 +0000616 SDTypeProfile<1, -1, [SDTCisInt<0>, SDTCisPtrTy<1>]>,
Vincent Lejeune64ca84d2013-03-05 15:04:42 +0000617 [SDNPVariadic]
Tom Stellardc7e18882013-01-23 02:09:03 +0000618>;
619
620//===----------------------------------------------------------------------===//
621// Interpolation Instructions
622//===----------------------------------------------------------------------===//
623
Tom Stellard29b15a32013-02-05 17:09:14 +0000624def INTERP_VEC_LOAD : AMDGPUShaderInst <
Tom Stellardf98f2ce2012-12-11 21:25:42 +0000625 (outs R600_Reg128:$dst),
Tom Stellard29b15a32013-02-05 17:09:14 +0000626 (ins i32imm:$src0),
627 "INTERP_LOAD $src0 : $dst",
628 []>;
Tom Stellardf98f2ce2012-12-11 21:25:42 +0000629
630def INTERP_XY : R600_2OP <0xD6, "INTERP_XY", []> {
631 let bank_swizzle = 5;
632}
633
634def INTERP_ZW : R600_2OP <0xD7, "INTERP_ZW", []> {
635 let bank_swizzle = 5;
636}
637
638def INTERP_LOAD_P0 : R600_1OP <0xE0, "INTERP_LOAD_P0", []>;
639
640//===----------------------------------------------------------------------===//
641// Export Instructions
642//===----------------------------------------------------------------------===//
643
Vincent Lejeuneabfd5f62013-02-14 16:55:06 +0000644def ExportType : SDTypeProfile<0, 7, [SDTCisFP<0>, SDTCisInt<1>]>;
Tom Stellardf98f2ce2012-12-11 21:25:42 +0000645
646def EXPORT: SDNode<"AMDGPUISD::EXPORT", ExportType,
647 [SDNPHasChain, SDNPSideEffect]>;
648
649class ExportWord0 {
650 field bits<32> Word0;
651
652 bits<13> arraybase;
653 bits<2> type;
654 bits<7> gpr;
655 bits<2> elem_size;
656
657 let Word0{12-0} = arraybase;
658 let Word0{14-13} = type;
659 let Word0{21-15} = gpr;
660 let Word0{22} = 0; // RW_REL
661 let Word0{29-23} = 0; // INDEX_GPR
662 let Word0{31-30} = elem_size;
663}
664
665class ExportSwzWord1 {
666 field bits<32> Word1;
667
668 bits<3> sw_x;
669 bits<3> sw_y;
670 bits<3> sw_z;
671 bits<3> sw_w;
672 bits<1> eop;
673 bits<8> inst;
674
675 let Word1{2-0} = sw_x;
676 let Word1{5-3} = sw_y;
677 let Word1{8-6} = sw_z;
678 let Word1{11-9} = sw_w;
679}
680
681class ExportBufWord1 {
682 field bits<32> Word1;
683
684 bits<12> arraySize;
685 bits<4> compMask;
686 bits<1> eop;
687 bits<8> inst;
688
689 let Word1{11-0} = arraySize;
690 let Word1{15-12} = compMask;
691}
692
693multiclass ExportPattern<Instruction ExportInst, bits<8> cf_inst> {
694 def : Pat<(int_R600_store_pixel_depth R600_Reg32:$reg),
695 (ExportInst
Tom Stellard07b59ba2013-02-07 14:02:37 +0000696 (INSERT_SUBREG (v4f32 (IMPLICIT_DEF)), R600_Reg32:$reg, sub0),
Tom Stellardf98f2ce2012-12-11 21:25:42 +0000697 0, 61, 0, 7, 7, 7, cf_inst, 0)
698 >;
699
700 def : Pat<(int_R600_store_pixel_stencil R600_Reg32:$reg),
701 (ExportInst
Tom Stellard07b59ba2013-02-07 14:02:37 +0000702 (INSERT_SUBREG (v4f32 (IMPLICIT_DEF)), R600_Reg32:$reg, sub0),
Tom Stellardf98f2ce2012-12-11 21:25:42 +0000703 0, 61, 7, 0, 7, 7, cf_inst, 0)
704 >;
705
Tom Stellard44ddc362013-01-31 22:11:46 +0000706 def : Pat<(int_R600_store_dummy (i32 imm:$type)),
Tom Stellardf98f2ce2012-12-11 21:25:42 +0000707 (ExportInst
Tom Stellard44ddc362013-01-31 22:11:46 +0000708 (v4f32 (IMPLICIT_DEF)), imm:$type, 0, 7, 7, 7, 7, cf_inst, 0)
709 >;
710
711 def : Pat<(int_R600_store_dummy 1),
712 (ExportInst
713 (v4f32 (IMPLICIT_DEF)), 1, 60, 7, 7, 7, 7, cf_inst, 0)
Tom Stellardf98f2ce2012-12-11 21:25:42 +0000714 >;
715
Vincent Lejeuneabfd5f62013-02-14 16:55:06 +0000716 def : Pat<(EXPORT (v4f32 R600_Reg128:$src), (i32 imm:$base), (i32 imm:$type),
717 (i32 imm:$swz_x), (i32 imm:$swz_y), (i32 imm:$swz_z), (i32 imm:$swz_w)),
718 (ExportInst R600_Reg128:$src, imm:$type, imm:$base,
719 imm:$swz_x, imm:$swz_y, imm:$swz_z, imm:$swz_w, cf_inst, 0)
Tom Stellard254a83e2013-01-23 21:39:49 +0000720 >;
721
Tom Stellardf98f2ce2012-12-11 21:25:42 +0000722}
723
724multiclass SteamOutputExportPattern<Instruction ExportInst,
725 bits<8> buf0inst, bits<8> buf1inst, bits<8> buf2inst, bits<8> buf3inst> {
726// Stream0
Tom Stellard2a3e0d72013-01-23 21:39:47 +0000727 def : Pat<(int_R600_store_stream_output (v4f32 R600_Reg128:$src),
728 (i32 imm:$arraybase), (i32 0), (i32 imm:$mask)),
729 (ExportInst R600_Reg128:$src, 0, imm:$arraybase,
Tom Stellardf98f2ce2012-12-11 21:25:42 +0000730 4095, imm:$mask, buf0inst, 0)>;
731// Stream1
Tom Stellard2a3e0d72013-01-23 21:39:47 +0000732 def : Pat<(int_R600_store_stream_output (v4f32 R600_Reg128:$src),
733 (i32 imm:$arraybase), (i32 1), (i32 imm:$mask)),
734 (ExportInst R600_Reg128:$src, 0, imm:$arraybase,
Tom Stellardf98f2ce2012-12-11 21:25:42 +0000735 4095, imm:$mask, buf1inst, 0)>;
736// Stream2
Tom Stellard2a3e0d72013-01-23 21:39:47 +0000737 def : Pat<(int_R600_store_stream_output (v4f32 R600_Reg128:$src),
738 (i32 imm:$arraybase), (i32 2), (i32 imm:$mask)),
739 (ExportInst R600_Reg128:$src, 0, imm:$arraybase,
Tom Stellardf98f2ce2012-12-11 21:25:42 +0000740 4095, imm:$mask, buf2inst, 0)>;
741// Stream3
Tom Stellard2a3e0d72013-01-23 21:39:47 +0000742 def : Pat<(int_R600_store_stream_output (v4f32 R600_Reg128:$src),
743 (i32 imm:$arraybase), (i32 3), (i32 imm:$mask)),
744 (ExportInst R600_Reg128:$src, 0, imm:$arraybase,
Tom Stellardf98f2ce2012-12-11 21:25:42 +0000745 4095, imm:$mask, buf3inst, 0)>;
746}
747
Vincent Lejeune26ebd7a2013-04-17 15:17:39 +0000748// Export Instructions should not be duplicated by TailDuplication pass
749// (which assumes that duplicable instruction are affected by exec mask)
750let usesCustomInserter = 1, isNotDuplicable = 1 in {
Tom Stellardf98f2ce2012-12-11 21:25:42 +0000751
752class ExportSwzInst : InstR600ISA<(
753 outs),
754 (ins R600_Reg128:$gpr, i32imm:$type, i32imm:$arraybase,
755 i32imm:$sw_x, i32imm:$sw_y, i32imm:$sw_z, i32imm:$sw_w, i32imm:$inst,
756 i32imm:$eop),
757 !strconcat("EXPORT", " $gpr"),
758 []>, ExportWord0, ExportSwzWord1 {
759 let elem_size = 3;
760 let Inst{31-0} = Word0;
761 let Inst{63-32} = Word1;
762}
763
Vincent Lejeunef846add2013-02-14 16:55:11 +0000764} // End usesCustomInserter = 1
Tom Stellardf98f2ce2012-12-11 21:25:42 +0000765
766class ExportBufInst : InstR600ISA<(
767 outs),
768 (ins R600_Reg128:$gpr, i32imm:$type, i32imm:$arraybase,
769 i32imm:$arraySize, i32imm:$compMask, i32imm:$inst, i32imm:$eop),
770 !strconcat("EXPORT", " $gpr"),
771 []>, ExportWord0, ExportBufWord1 {
772 let elem_size = 0;
773 let Inst{31-0} = Word0;
774 let Inst{63-32} = Word1;
775}
776
Vincent Lejeune8e591912013-04-01 21:47:42 +0000777//===----------------------------------------------------------------------===//
778// Control Flow Instructions
779//===----------------------------------------------------------------------===//
780
781class CF_ALU_WORD0 {
782 field bits<32> Word0;
783
784 bits<22> ADDR;
785 bits<4> KCACHE_BANK0;
786 bits<4> KCACHE_BANK1;
787 bits<2> KCACHE_MODE0;
788
789 let Word0{21-0} = ADDR;
790 let Word0{25-22} = KCACHE_BANK0;
791 let Word0{29-26} = KCACHE_BANK1;
792 let Word0{31-30} = KCACHE_MODE0;
793}
794
795class CF_ALU_WORD1 {
796 field bits<32> Word1;
797
798 bits<2> KCACHE_MODE1;
799 bits<8> KCACHE_ADDR0;
800 bits<8> KCACHE_ADDR1;
801 bits<7> COUNT;
802 bits<1> ALT_CONST;
803 bits<4> CF_INST;
804 bits<1> WHOLE_QUAD_MODE;
805 bits<1> BARRIER;
806
807 let Word1{1-0} = KCACHE_MODE1;
808 let Word1{9-2} = KCACHE_ADDR0;
809 let Word1{17-10} = KCACHE_ADDR1;
810 let Word1{24-18} = COUNT;
811 let Word1{25} = ALT_CONST;
812 let Word1{29-26} = CF_INST;
813 let Word1{30} = WHOLE_QUAD_MODE;
814 let Word1{31} = BARRIER;
815}
816
817class ALU_CLAUSE<bits<4> inst, string OpName> : AMDGPUInst <(outs),
818(ins i32imm:$ADDR, i32imm:$KCACHE_BANK0, i32imm:$KCACHE_BANK1, i32imm:$KCACHE_MODE0, i32imm:$KCACHE_MODE1,
819i32imm:$KCACHE_ADDR0, i32imm:$KCACHE_ADDR1, i32imm:$COUNT),
820!strconcat(OpName, " $COUNT, @$ADDR, "
821"KC0[CB$KCACHE_BANK0:$KCACHE_ADDR0-$KCACHE_ADDR0+32]"
822", KC1[CB$KCACHE_BANK1:$KCACHE_ADDR1-$KCACHE_ADDR1+32]"),
823[] >, CF_ALU_WORD0, CF_ALU_WORD1 {
824 field bits<64> Inst;
825
826 let CF_INST = inst;
827 let ALT_CONST = 0;
828 let WHOLE_QUAD_MODE = 0;
829 let BARRIER = 1;
830
831 let Inst{31-0} = Word0;
832 let Inst{63-32} = Word1;
833}
834
Vincent Lejeunebd7c6342013-04-08 13:05:49 +0000835class CF_WORD0_R600 {
836 field bits<32> Word0;
837
838 bits<32> ADDR;
839
840 let Word0 = ADDR;
841}
842
843class CF_WORD1_R600 {
844 field bits<32> Word1;
845
846 bits<3> POP_COUNT;
847 bits<5> CF_CONST;
848 bits<2> COND;
849 bits<3> COUNT;
850 bits<6> CALL_COUNT;
851 bits<1> COUNT_3;
852 bits<1> END_OF_PROGRAM;
853 bits<1> VALID_PIXEL_MODE;
854 bits<7> CF_INST;
855 bits<1> WHOLE_QUAD_MODE;
856 bits<1> BARRIER;
857
858 let Word1{2-0} = POP_COUNT;
859 let Word1{7-3} = CF_CONST;
860 let Word1{9-8} = COND;
861 let Word1{12-10} = COUNT;
862 let Word1{18-13} = CALL_COUNT;
863 let Word1{19} = COUNT_3;
864 let Word1{21} = END_OF_PROGRAM;
865 let Word1{22} = VALID_PIXEL_MODE;
866 let Word1{29-23} = CF_INST;
867 let Word1{30} = WHOLE_QUAD_MODE;
868 let Word1{31} = BARRIER;
869}
870
871class CF_CLAUSE_R600 <bits<7> inst, dag ins, string AsmPrint> : AMDGPUInst <(outs),
872ins, AsmPrint, [] >, CF_WORD0_R600, CF_WORD1_R600 {
873 field bits<64> Inst;
874
875 let CF_INST = inst;
876 let BARRIER = 1;
877 let CF_CONST = 0;
878 let VALID_PIXEL_MODE = 0;
879 let COND = 0;
880 let CALL_COUNT = 0;
881 let COUNT_3 = 0;
882 let END_OF_PROGRAM = 0;
883 let WHOLE_QUAD_MODE = 0;
884
885 let Inst{31-0} = Word0;
886 let Inst{63-32} = Word1;
887}
888
889class CF_WORD0_EG {
Vincent Lejeune08001a52013-04-01 21:48:05 +0000890 field bits<32> Word0;
891
892 bits<24> ADDR;
893 bits<3> JUMPTABLE_SEL;
894
895 let Word0{23-0} = ADDR;
896 let Word0{26-24} = JUMPTABLE_SEL;
897}
898
Vincent Lejeunebd7c6342013-04-08 13:05:49 +0000899class CF_WORD1_EG {
Vincent Lejeune08001a52013-04-01 21:48:05 +0000900 field bits<32> Word1;
901
902 bits<3> POP_COUNT;
903 bits<5> CF_CONST;
904 bits<2> COND;
905 bits<6> COUNT;
906 bits<1> VALID_PIXEL_MODE;
Vincent Lejeune7a28d8a2013-04-23 17:34:00 +0000907 bits<1> END_OF_PROGRAM;
Vincent Lejeune08001a52013-04-01 21:48:05 +0000908 bits<8> CF_INST;
909 bits<1> BARRIER;
910
911 let Word1{2-0} = POP_COUNT;
912 let Word1{7-3} = CF_CONST;
913 let Word1{9-8} = COND;
914 let Word1{15-10} = COUNT;
915 let Word1{20} = VALID_PIXEL_MODE;
Tom Stellard015f5862013-04-29 22:23:54 +0000916 let Word1{21} = END_OF_PROGRAM;
Vincent Lejeune08001a52013-04-01 21:48:05 +0000917 let Word1{29-22} = CF_INST;
918 let Word1{31} = BARRIER;
919}
920
Vincent Lejeunebd7c6342013-04-08 13:05:49 +0000921class CF_CLAUSE_EG <bits<8> inst, dag ins, string AsmPrint> : AMDGPUInst <(outs),
922ins, AsmPrint, [] >, CF_WORD0_EG, CF_WORD1_EG {
Vincent Lejeune08001a52013-04-01 21:48:05 +0000923 field bits<64> Inst;
924
925 let CF_INST = inst;
926 let BARRIER = 1;
927 let JUMPTABLE_SEL = 0;
928 let CF_CONST = 0;
929 let VALID_PIXEL_MODE = 0;
930 let COND = 0;
Vincent Lejeune7a28d8a2013-04-23 17:34:00 +0000931 let END_OF_PROGRAM = 0;
Vincent Lejeune08001a52013-04-01 21:48:05 +0000932
933 let Inst{31-0} = Word0;
934 let Inst{63-32} = Word1;
935}
936
Vincent Lejeune8e591912013-04-01 21:47:42 +0000937def CF_ALU : ALU_CLAUSE<8, "ALU">;
938def CF_ALU_PUSH_BEFORE : ALU_CLAUSE<9, "ALU_PUSH_BEFORE">;
939
Vincent Lejeuneb6379de2013-04-30 00:13:53 +0000940def FETCH_CLAUSE : AMDGPUInst <(outs),
941(ins i32imm:$addr), "Fetch clause starting at $addr:", [] > {
942 field bits<8> Inst;
943 bits<8> num;
944 let Inst = num;
945}
946
Vincent Lejeune7a28d8a2013-04-23 17:34:00 +0000947def PAD : AMDGPUInst <(outs), (ins), "PAD", [] > {
948 field bits<64> Inst;
949}
950
Vincent Lejeunea311c5262013-02-10 17:57:33 +0000951let Predicates = [isR600toCayman] in {
Tom Stellardf98f2ce2012-12-11 21:25:42 +0000952
953//===----------------------------------------------------------------------===//
954// Common Instructions R600, R700, Evergreen, Cayman
955//===----------------------------------------------------------------------===//
956
957def ADD : R600_2OP_Helper <0x0, "ADD", fadd>;
958// Non-IEEE MUL: 0 * anything = 0
959def MUL : R600_2OP_Helper <0x1, "MUL NON-IEEE", int_AMDGPU_mul>;
960def MUL_IEEE : R600_2OP_Helper <0x2, "MUL_IEEE", fmul>;
961def MAX : R600_2OP_Helper <0x3, "MAX", AMDGPUfmax>;
962def MIN : R600_2OP_Helper <0x4, "MIN", AMDGPUfmin>;
963
964// For the SET* instructions there is a naming conflict in TargetSelectionDAG.td,
965// so some of the instruction names don't match the asm string.
966// XXX: Use the defs in TargetSelectionDAG.td instead of intrinsics.
967def SETE : R600_2OP <
968 0x08, "SETE",
969 [(set R600_Reg32:$dst,
970 (selectcc (f32 R600_Reg32:$src0), R600_Reg32:$src1, FP_ONE, FP_ZERO,
971 COND_EQ))]
972>;
973
974def SGT : R600_2OP <
975 0x09, "SETGT",
976 [(set R600_Reg32:$dst,
977 (selectcc (f32 R600_Reg32:$src0), R600_Reg32:$src1, FP_ONE, FP_ZERO,
978 COND_GT))]
979>;
980
981def SGE : R600_2OP <
982 0xA, "SETGE",
983 [(set R600_Reg32:$dst,
984 (selectcc (f32 R600_Reg32:$src0), R600_Reg32:$src1, FP_ONE, FP_ZERO,
985 COND_GE))]
986>;
987
988def SNE : R600_2OP <
989 0xB, "SETNE",
990 [(set R600_Reg32:$dst,
991 (selectcc (f32 R600_Reg32:$src0), R600_Reg32:$src1, FP_ONE, FP_ZERO,
992 COND_NE))]
993>;
994
Tom Stellard1234c9b2013-02-07 14:02:35 +0000995def SETE_DX10 : R600_2OP <
996 0xC, "SETE_DX10",
997 [(set R600_Reg32:$dst,
998 (selectcc (f32 R600_Reg32:$src0), R600_Reg32:$src1, (i32 -1), (i32 0),
999 COND_EQ))]
1000>;
1001
1002def SETGT_DX10 : R600_2OP <
1003 0xD, "SETGT_DX10",
1004 [(set R600_Reg32:$dst,
1005 (selectcc (f32 R600_Reg32:$src0), R600_Reg32:$src1, (i32 -1), (i32 0),
1006 COND_GT))]
1007>;
1008
1009def SETGE_DX10 : R600_2OP <
1010 0xE, "SETGE_DX10",
1011 [(set R600_Reg32:$dst,
1012 (selectcc (f32 R600_Reg32:$src0), R600_Reg32:$src1, (i32 -1), (i32 0),
1013 COND_GE))]
1014>;
1015
1016def SETNE_DX10 : R600_2OP <
1017 0xF, "SETNE_DX10",
1018 [(set R600_Reg32:$dst,
1019 (selectcc (f32 R600_Reg32:$src0), R600_Reg32:$src1, (i32 -1), (i32 0),
1020 COND_NE))]
1021>;
1022
Tom Stellardf98f2ce2012-12-11 21:25:42 +00001023def FRACT : R600_1OP_Helper <0x10, "FRACT", AMDGPUfract>;
1024def TRUNC : R600_1OP_Helper <0x11, "TRUNC", int_AMDGPU_trunc>;
1025def CEIL : R600_1OP_Helper <0x12, "CEIL", fceil>;
1026def RNDNE : R600_1OP_Helper <0x13, "RNDNE", frint>;
1027def FLOOR : R600_1OP_Helper <0x14, "FLOOR", ffloor>;
1028
1029def MOV : R600_1OP <0x19, "MOV", []>;
1030
1031let isPseudo = 1, isCodeGenOnly = 1, usesCustomInserter = 1 in {
1032
1033class MOV_IMM <ValueType vt, Operand immType> : AMDGPUInst <
1034 (outs R600_Reg32:$dst),
1035 (ins immType:$imm),
1036 "",
1037 []
1038>;
1039
1040} // end let isPseudo = 1, isCodeGenOnly = 1, usesCustomInserter = 1
1041
1042def MOV_IMM_I32 : MOV_IMM<i32, i32imm>;
1043def : Pat <
1044 (imm:$val),
1045 (MOV_IMM_I32 imm:$val)
1046>;
1047
1048def MOV_IMM_F32 : MOV_IMM<f32, f32imm>;
1049def : Pat <
1050 (fpimm:$val),
1051 (MOV_IMM_F32 fpimm:$val)
1052>;
1053
1054def PRED_SETE : R600_2OP <0x20, "PRED_SETE", []>;
1055def PRED_SETGT : R600_2OP <0x21, "PRED_SETGT", []>;
1056def PRED_SETGE : R600_2OP <0x22, "PRED_SETGE", []>;
1057def PRED_SETNE : R600_2OP <0x23, "PRED_SETNE", []>;
1058
1059let hasSideEffects = 1 in {
1060
1061def KILLGT : R600_2OP <0x2D, "KILLGT", []>;
1062
1063} // end hasSideEffects
1064
1065def AND_INT : R600_2OP_Helper <0x30, "AND_INT", and>;
1066def OR_INT : R600_2OP_Helper <0x31, "OR_INT", or>;
1067def XOR_INT : R600_2OP_Helper <0x32, "XOR_INT", xor>;
1068def NOT_INT : R600_1OP_Helper <0x33, "NOT_INT", not>;
1069def ADD_INT : R600_2OP_Helper <0x34, "ADD_INT", add>;
1070def SUB_INT : R600_2OP_Helper <0x35, "SUB_INT", sub>;
1071def MAX_INT : R600_2OP_Helper <0x36, "MAX_INT", AMDGPUsmax>;
1072def MIN_INT : R600_2OP_Helper <0x37, "MIN_INT", AMDGPUsmin>;
Tom Stellardeef0d5a2012-12-21 20:12:01 +00001073def MAX_UINT : R600_2OP_Helper <0x38, "MAX_UINT", AMDGPUumax>;
Tom Stellardf98f2ce2012-12-11 21:25:42 +00001074def MIN_UINT : R600_2OP_Helper <0x39, "MIN_UINT", AMDGPUumin>;
1075
1076def SETE_INT : R600_2OP <
1077 0x3A, "SETE_INT",
1078 [(set (i32 R600_Reg32:$dst),
1079 (selectcc (i32 R600_Reg32:$src0), R600_Reg32:$src1, -1, 0, SETEQ))]
1080>;
1081
1082def SETGT_INT : R600_2OP <
Tom Stellardb4409612013-02-07 14:02:27 +00001083 0x3B, "SETGT_INT",
Tom Stellardf98f2ce2012-12-11 21:25:42 +00001084 [(set (i32 R600_Reg32:$dst),
1085 (selectcc (i32 R600_Reg32:$src0), R600_Reg32:$src1, -1, 0, SETGT))]
1086>;
1087
1088def SETGE_INT : R600_2OP <
1089 0x3C, "SETGE_INT",
1090 [(set (i32 R600_Reg32:$dst),
1091 (selectcc (i32 R600_Reg32:$src0), R600_Reg32:$src1, -1, 0, SETGE))]
1092>;
1093
1094def SETNE_INT : R600_2OP <
1095 0x3D, "SETNE_INT",
1096 [(set (i32 R600_Reg32:$dst),
1097 (selectcc (i32 R600_Reg32:$src0), R600_Reg32:$src1, -1, 0, SETNE))]
1098>;
1099
1100def SETGT_UINT : R600_2OP <
1101 0x3E, "SETGT_UINT",
1102 [(set (i32 R600_Reg32:$dst),
1103 (selectcc (i32 R600_Reg32:$src0), R600_Reg32:$src1, -1, 0, SETUGT))]
1104>;
1105
1106def SETGE_UINT : R600_2OP <
1107 0x3F, "SETGE_UINT",
1108 [(set (i32 R600_Reg32:$dst),
1109 (selectcc (i32 R600_Reg32:$src0), R600_Reg32:$src1, -1, 0, SETUGE))]
1110>;
1111
1112def PRED_SETE_INT : R600_2OP <0x42, "PRED_SETE_INT", []>;
1113def PRED_SETGT_INT : R600_2OP <0x43, "PRED_SETGE_INT", []>;
1114def PRED_SETGE_INT : R600_2OP <0x44, "PRED_SETGE_INT", []>;
1115def PRED_SETNE_INT : R600_2OP <0x45, "PRED_SETNE_INT", []>;
1116
1117def CNDE_INT : R600_3OP <
1118 0x1C, "CNDE_INT",
1119 [(set (i32 R600_Reg32:$dst),
1120 (selectcc (i32 R600_Reg32:$src0), 0,
1121 (i32 R600_Reg32:$src1), (i32 R600_Reg32:$src2),
1122 COND_EQ))]
1123>;
1124
1125def CNDGE_INT : R600_3OP <
1126 0x1E, "CNDGE_INT",
1127 [(set (i32 R600_Reg32:$dst),
1128 (selectcc (i32 R600_Reg32:$src0), 0,
1129 (i32 R600_Reg32:$src1), (i32 R600_Reg32:$src2),
1130 COND_GE))]
1131>;
1132
1133def CNDGT_INT : R600_3OP <
1134 0x1D, "CNDGT_INT",
1135 [(set (i32 R600_Reg32:$dst),
1136 (selectcc (i32 R600_Reg32:$src0), 0,
1137 (i32 R600_Reg32:$src1), (i32 R600_Reg32:$src2),
1138 COND_GT))]
1139>;
1140
1141//===----------------------------------------------------------------------===//
1142// Texture instructions
1143//===----------------------------------------------------------------------===//
1144
1145def TEX_LD : R600_TEX <
1146 0x03, "TEX_LD",
Vincent Lejeune2691fe92013-03-31 19:33:04 +00001147 [(set R600_Reg128:$DST_GPR, (int_AMDGPU_txf R600_Reg128:$SRC_GPR,
1148 imm:$OFFSET_X, imm:$OFFSET_Y, imm:$OFFSET_Z, imm:$RESOURCE_ID,
1149 imm:$SAMPLER_ID, imm:$textureTarget))]
Tom Stellardf98f2ce2012-12-11 21:25:42 +00001150> {
Vincent Lejeune2691fe92013-03-31 19:33:04 +00001151let AsmString = "TEX_LD $DST_GPR, $SRC_GPR, $OFFSET_X, $OFFSET_Y, $OFFSET_Z,"
1152 "$RESOURCE_ID, $SAMPLER_ID, $textureTarget";
1153let InOperandList = (ins R600_Reg128:$SRC_GPR, i32imm:$OFFSET_X,
1154 i32imm:$OFFSET_Y, i32imm:$OFFSET_Z, i32imm:$RESOURCE_ID, i32imm:$SAMPLER_ID,
1155 i32imm:$textureTarget);
Tom Stellardf98f2ce2012-12-11 21:25:42 +00001156}
1157
1158def TEX_GET_TEXTURE_RESINFO : R600_TEX <
1159 0x04, "TEX_GET_TEXTURE_RESINFO",
Vincent Lejeune2691fe92013-03-31 19:33:04 +00001160 [(set R600_Reg128:$DST_GPR, (int_AMDGPU_txq R600_Reg128:$SRC_GPR,
1161 imm:$RESOURCE_ID, imm:$SAMPLER_ID, imm:$textureTarget))]
Tom Stellardf98f2ce2012-12-11 21:25:42 +00001162>;
1163
1164def TEX_GET_GRADIENTS_H : R600_TEX <
1165 0x07, "TEX_GET_GRADIENTS_H",
Vincent Lejeune2691fe92013-03-31 19:33:04 +00001166 [(set R600_Reg128:$DST_GPR, (int_AMDGPU_ddx R600_Reg128:$SRC_GPR,
1167 imm:$RESOURCE_ID, imm:$SAMPLER_ID, imm:$textureTarget))]
Tom Stellardf98f2ce2012-12-11 21:25:42 +00001168>;
1169
1170def TEX_GET_GRADIENTS_V : R600_TEX <
1171 0x08, "TEX_GET_GRADIENTS_V",
Vincent Lejeune2691fe92013-03-31 19:33:04 +00001172 [(set R600_Reg128:$DST_GPR, (int_AMDGPU_ddy R600_Reg128:$SRC_GPR,
1173 imm:$RESOURCE_ID, imm:$SAMPLER_ID, imm:$textureTarget))]
Tom Stellardf98f2ce2012-12-11 21:25:42 +00001174>;
1175
1176def TEX_SET_GRADIENTS_H : R600_TEX <
1177 0x0B, "TEX_SET_GRADIENTS_H",
1178 []
1179>;
1180
1181def TEX_SET_GRADIENTS_V : R600_TEX <
1182 0x0C, "TEX_SET_GRADIENTS_V",
1183 []
1184>;
1185
1186def TEX_SAMPLE : R600_TEX <
1187 0x10, "TEX_SAMPLE",
Vincent Lejeune2691fe92013-03-31 19:33:04 +00001188 [(set R600_Reg128:$DST_GPR, (int_AMDGPU_tex R600_Reg128:$SRC_GPR,
1189 imm:$RESOURCE_ID, imm:$SAMPLER_ID, imm:$textureTarget))]
Tom Stellardf98f2ce2012-12-11 21:25:42 +00001190>;
1191
1192def TEX_SAMPLE_C : R600_TEX <
1193 0x18, "TEX_SAMPLE_C",
Vincent Lejeune2691fe92013-03-31 19:33:04 +00001194 [(set R600_Reg128:$DST_GPR, (int_AMDGPU_tex R600_Reg128:$SRC_GPR,
1195 imm:$RESOURCE_ID, imm:$SAMPLER_ID, TEX_SHADOW:$textureTarget))]
Tom Stellardf98f2ce2012-12-11 21:25:42 +00001196>;
1197
1198def TEX_SAMPLE_L : R600_TEX <
1199 0x11, "TEX_SAMPLE_L",
Vincent Lejeune2691fe92013-03-31 19:33:04 +00001200 [(set R600_Reg128:$DST_GPR, (int_AMDGPU_txl R600_Reg128:$SRC_GPR,
1201 imm:$RESOURCE_ID, imm:$SAMPLER_ID, imm:$textureTarget))]
Tom Stellardf98f2ce2012-12-11 21:25:42 +00001202>;
1203
1204def TEX_SAMPLE_C_L : R600_TEX <
1205 0x19, "TEX_SAMPLE_C_L",
Vincent Lejeune2691fe92013-03-31 19:33:04 +00001206 [(set R600_Reg128:$DST_GPR, (int_AMDGPU_txl R600_Reg128:$SRC_GPR,
1207 imm:$RESOURCE_ID, imm:$SAMPLER_ID, TEX_SHADOW:$textureTarget))]
Tom Stellardf98f2ce2012-12-11 21:25:42 +00001208>;
1209
1210def TEX_SAMPLE_LB : R600_TEX <
1211 0x12, "TEX_SAMPLE_LB",
Vincent Lejeune2691fe92013-03-31 19:33:04 +00001212 [(set R600_Reg128:$DST_GPR, (int_AMDGPU_txb R600_Reg128:$SRC_GPR,
1213 imm:$RESOURCE_ID, imm:$SAMPLER_ID, imm:$textureTarget))]
Tom Stellardf98f2ce2012-12-11 21:25:42 +00001214>;
1215
1216def TEX_SAMPLE_C_LB : R600_TEX <
1217 0x1A, "TEX_SAMPLE_C_LB",
Vincent Lejeune2691fe92013-03-31 19:33:04 +00001218 [(set R600_Reg128:$DST_GPR, (int_AMDGPU_txb R600_Reg128:$SRC_GPR,
1219 imm:$RESOURCE_ID, imm:$SAMPLER_ID, TEX_SHADOW:$textureTarget))]
Tom Stellardf98f2ce2012-12-11 21:25:42 +00001220>;
1221
1222def TEX_SAMPLE_G : R600_TEX <
1223 0x14, "TEX_SAMPLE_G",
1224 []
1225>;
1226
1227def TEX_SAMPLE_C_G : R600_TEX <
1228 0x1C, "TEX_SAMPLE_C_G",
1229 []
1230>;
1231
1232//===----------------------------------------------------------------------===//
1233// Helper classes for common instructions
1234//===----------------------------------------------------------------------===//
1235
1236class MUL_LIT_Common <bits<5> inst> : R600_3OP <
1237 inst, "MUL_LIT",
1238 []
1239>;
1240
1241class MULADD_Common <bits<5> inst> : R600_3OP <
1242 inst, "MULADD",
Vincent Lejeunee3111962013-02-18 14:11:28 +00001243 []
1244>;
1245
1246class MULADD_IEEE_Common <bits<5> inst> : R600_3OP <
1247 inst, "MULADD_IEEE",
Tom Stellardf98f2ce2012-12-11 21:25:42 +00001248 [(set (f32 R600_Reg32:$dst),
Vincent Lejeunee3111962013-02-18 14:11:28 +00001249 (fadd (fmul R600_Reg32:$src0, R600_Reg32:$src1), R600_Reg32:$src2))]
Tom Stellardf98f2ce2012-12-11 21:25:42 +00001250>;
1251
1252class CNDE_Common <bits<5> inst> : R600_3OP <
1253 inst, "CNDE",
1254 [(set R600_Reg32:$dst,
1255 (selectcc (f32 R600_Reg32:$src0), FP_ZERO,
1256 (f32 R600_Reg32:$src1), (f32 R600_Reg32:$src2),
1257 COND_EQ))]
1258>;
1259
1260class CNDGT_Common <bits<5> inst> : R600_3OP <
1261 inst, "CNDGT",
1262 [(set R600_Reg32:$dst,
1263 (selectcc (f32 R600_Reg32:$src0), FP_ZERO,
1264 (f32 R600_Reg32:$src1), (f32 R600_Reg32:$src2),
1265 COND_GT))]
1266>;
1267
1268class CNDGE_Common <bits<5> inst> : R600_3OP <
1269 inst, "CNDGE",
1270 [(set R600_Reg32:$dst,
1271 (selectcc (f32 R600_Reg32:$src0), FP_ZERO,
1272 (f32 R600_Reg32:$src1), (f32 R600_Reg32:$src2),
1273 COND_GE))]
1274>;
1275
1276multiclass DOT4_Common <bits<11> inst> {
1277
1278 def _pseudo : R600_REDUCTION <inst,
1279 (ins R600_Reg128:$src0, R600_Reg128:$src1),
1280 "DOT4 $dst $src0, $src1",
1281 [(set R600_Reg32:$dst, (int_AMDGPU_dp4 R600_Reg128:$src0, R600_Reg128:$src1))]
1282 >;
1283
1284 def _real : R600_2OP <inst, "DOT4", []>;
1285}
1286
1287let mayLoad = 0, mayStore = 0, hasSideEffects = 0 in {
1288multiclass CUBE_Common <bits<11> inst> {
1289
1290 def _pseudo : InstR600 <
Tom Stellardf98f2ce2012-12-11 21:25:42 +00001291 (outs R600_Reg128:$dst),
1292 (ins R600_Reg128:$src),
1293 "CUBE $dst $src",
1294 [(set R600_Reg128:$dst, (int_AMDGPU_cube R600_Reg128:$src))],
1295 VecALU
1296 > {
1297 let isPseudo = 1;
1298 }
1299
1300 def _real : R600_2OP <inst, "CUBE", []>;
1301}
1302} // End mayLoad = 0, mayStore = 0, hasSideEffects = 0
1303
1304class EXP_IEEE_Common <bits<11> inst> : R600_1OP_Helper <
1305 inst, "EXP_IEEE", fexp2
Vincent Lejeuneabcde262013-04-30 00:14:17 +00001306> {
1307 let TransOnly = 1;
1308 let Itinerary = TransALU;
1309}
Tom Stellardf98f2ce2012-12-11 21:25:42 +00001310
1311class FLT_TO_INT_Common <bits<11> inst> : R600_1OP_Helper <
1312 inst, "FLT_TO_INT", fp_to_sint
Vincent Lejeuneabcde262013-04-30 00:14:17 +00001313> {
1314 let TransOnly = 1;
1315 let Itinerary = TransALU;
1316}
Tom Stellardf98f2ce2012-12-11 21:25:42 +00001317
1318class INT_TO_FLT_Common <bits<11> inst> : R600_1OP_Helper <
1319 inst, "INT_TO_FLT", sint_to_fp
Vincent Lejeuneabcde262013-04-30 00:14:17 +00001320> {
1321 let TransOnly = 1;
1322 let Itinerary = TransALU;
1323}
Tom Stellardf98f2ce2012-12-11 21:25:42 +00001324
1325class FLT_TO_UINT_Common <bits<11> inst> : R600_1OP_Helper <
1326 inst, "FLT_TO_UINT", fp_to_uint
Vincent Lejeuneabcde262013-04-30 00:14:17 +00001327> {
1328 let TransOnly = 1;
1329 let Itinerary = TransALU;
1330}
Tom Stellardf98f2ce2012-12-11 21:25:42 +00001331
1332class UINT_TO_FLT_Common <bits<11> inst> : R600_1OP_Helper <
1333 inst, "UINT_TO_FLT", uint_to_fp
Vincent Lejeuneabcde262013-04-30 00:14:17 +00001334> {
1335 let TransOnly = 1;
1336 let Itinerary = TransALU;
1337}
Tom Stellardf98f2ce2012-12-11 21:25:42 +00001338
1339class LOG_CLAMPED_Common <bits<11> inst> : R600_1OP <
1340 inst, "LOG_CLAMPED", []
1341>;
1342
1343class LOG_IEEE_Common <bits<11> inst> : R600_1OP_Helper <
1344 inst, "LOG_IEEE", flog2
Vincent Lejeuneabcde262013-04-30 00:14:17 +00001345> {
1346 let TransOnly = 1;
1347 let Itinerary = TransALU;
1348}
Tom Stellardf98f2ce2012-12-11 21:25:42 +00001349
1350class LSHL_Common <bits<11> inst> : R600_2OP_Helper <inst, "LSHL", shl>;
1351class LSHR_Common <bits<11> inst> : R600_2OP_Helper <inst, "LSHR", srl>;
1352class ASHR_Common <bits<11> inst> : R600_2OP_Helper <inst, "ASHR", sra>;
1353class MULHI_INT_Common <bits<11> inst> : R600_2OP_Helper <
1354 inst, "MULHI_INT", mulhs
Vincent Lejeuneabcde262013-04-30 00:14:17 +00001355> {
1356 let TransOnly = 1;
1357 let Itinerary = TransALU;
1358}
Tom Stellardf98f2ce2012-12-11 21:25:42 +00001359class MULHI_UINT_Common <bits<11> inst> : R600_2OP_Helper <
1360 inst, "MULHI", mulhu
Vincent Lejeuneabcde262013-04-30 00:14:17 +00001361> {
1362 let TransOnly = 1;
1363 let Itinerary = TransALU;
1364}
Tom Stellardf98f2ce2012-12-11 21:25:42 +00001365class MULLO_INT_Common <bits<11> inst> : R600_2OP_Helper <
1366 inst, "MULLO_INT", mul
Vincent Lejeuneabcde262013-04-30 00:14:17 +00001367> {
1368 let TransOnly = 1;
1369 let Itinerary = TransALU;
1370}
1371class MULLO_UINT_Common <bits<11> inst> : R600_2OP <inst, "MULLO_UINT", []> {
1372 let TransOnly = 1;
1373 let Itinerary = TransALU;
1374}
Tom Stellardf98f2ce2012-12-11 21:25:42 +00001375
1376class RECIP_CLAMPED_Common <bits<11> inst> : R600_1OP <
1377 inst, "RECIP_CLAMPED", []
Vincent Lejeuneabcde262013-04-30 00:14:17 +00001378> {
1379 let TransOnly = 1;
1380 let Itinerary = TransALU;
1381}
Tom Stellardf98f2ce2012-12-11 21:25:42 +00001382
1383class RECIP_IEEE_Common <bits<11> inst> : R600_1OP <
1384 inst, "RECIP_IEEE", [(set R600_Reg32:$dst, (fdiv FP_ONE, R600_Reg32:$src0))]
Vincent Lejeuneabcde262013-04-30 00:14:17 +00001385> {
1386 let TransOnly = 1;
1387 let Itinerary = TransALU;
1388}
Tom Stellardf98f2ce2012-12-11 21:25:42 +00001389
1390class RECIP_UINT_Common <bits<11> inst> : R600_1OP_Helper <
1391 inst, "RECIP_UINT", AMDGPUurecip
Vincent Lejeuneabcde262013-04-30 00:14:17 +00001392> {
1393 let TransOnly = 1;
1394 let Itinerary = TransALU;
1395}
Tom Stellardf98f2ce2012-12-11 21:25:42 +00001396
1397class RECIPSQRT_CLAMPED_Common <bits<11> inst> : R600_1OP_Helper <
1398 inst, "RECIPSQRT_CLAMPED", int_AMDGPU_rsq
Vincent Lejeuneabcde262013-04-30 00:14:17 +00001399> {
1400 let TransOnly = 1;
1401 let Itinerary = TransALU;
1402}
Tom Stellardf98f2ce2012-12-11 21:25:42 +00001403
1404class RECIPSQRT_IEEE_Common <bits<11> inst> : R600_1OP <
1405 inst, "RECIPSQRT_IEEE", []
Vincent Lejeuneabcde262013-04-30 00:14:17 +00001406> {
1407 let TransOnly = 1;
1408 let Itinerary = TransALU;
1409}
Tom Stellardf98f2ce2012-12-11 21:25:42 +00001410
1411class SIN_Common <bits<11> inst> : R600_1OP <
1412 inst, "SIN", []>{
1413 let Trig = 1;
Vincent Lejeuneabcde262013-04-30 00:14:17 +00001414 let TransOnly = 1;
1415 let Itinerary = TransALU;
Tom Stellardf98f2ce2012-12-11 21:25:42 +00001416}
1417
1418class COS_Common <bits<11> inst> : R600_1OP <
1419 inst, "COS", []> {
1420 let Trig = 1;
Vincent Lejeuneabcde262013-04-30 00:14:17 +00001421 let TransOnly = 1;
1422 let Itinerary = TransALU;
Tom Stellardf98f2ce2012-12-11 21:25:42 +00001423}
1424
1425//===----------------------------------------------------------------------===//
1426// Helper patterns for complex intrinsics
1427//===----------------------------------------------------------------------===//
1428
1429multiclass DIV_Common <InstR600 recip_ieee> {
1430def : Pat<
1431 (int_AMDGPU_div R600_Reg32:$src0, R600_Reg32:$src1),
Vincent Lejeunef49cf1c2013-03-05 15:04:37 +00001432 (MUL_IEEE R600_Reg32:$src0, (recip_ieee R600_Reg32:$src1))
Tom Stellardf98f2ce2012-12-11 21:25:42 +00001433>;
1434
1435def : Pat<
1436 (fdiv R600_Reg32:$src0, R600_Reg32:$src1),
Vincent Lejeunef49cf1c2013-03-05 15:04:37 +00001437 (MUL_IEEE R600_Reg32:$src0, (recip_ieee R600_Reg32:$src1))
Tom Stellardf98f2ce2012-12-11 21:25:42 +00001438>;
1439}
1440
1441class TGSI_LIT_Z_Common <InstR600 mul_lit, InstR600 log_clamped, InstR600 exp_ieee> : Pat <
1442 (int_TGSI_lit_z R600_Reg32:$src_x, R600_Reg32:$src_y, R600_Reg32:$src_w),
1443 (exp_ieee (mul_lit (log_clamped (MAX R600_Reg32:$src_y, (f32 ZERO))), R600_Reg32:$src_w, R600_Reg32:$src_x))
1444>;
1445
1446//===----------------------------------------------------------------------===//
1447// R600 / R700 Instructions
1448//===----------------------------------------------------------------------===//
1449
1450let Predicates = [isR600] in {
1451
1452 def MUL_LIT_r600 : MUL_LIT_Common<0x0C>;
1453 def MULADD_r600 : MULADD_Common<0x10>;
Vincent Lejeunee3111962013-02-18 14:11:28 +00001454 def MULADD_IEEE_r600 : MULADD_IEEE_Common<0x14>;
Tom Stellardf98f2ce2012-12-11 21:25:42 +00001455 def CNDE_r600 : CNDE_Common<0x18>;
1456 def CNDGT_r600 : CNDGT_Common<0x19>;
1457 def CNDGE_r600 : CNDGE_Common<0x1A>;
1458 defm DOT4_r600 : DOT4_Common<0x50>;
1459 defm CUBE_r600 : CUBE_Common<0x52>;
1460 def EXP_IEEE_r600 : EXP_IEEE_Common<0x61>;
1461 def LOG_CLAMPED_r600 : LOG_CLAMPED_Common<0x62>;
1462 def LOG_IEEE_r600 : LOG_IEEE_Common<0x63>;
1463 def RECIP_CLAMPED_r600 : RECIP_CLAMPED_Common<0x64>;
1464 def RECIP_IEEE_r600 : RECIP_IEEE_Common<0x66>;
1465 def RECIPSQRT_CLAMPED_r600 : RECIPSQRT_CLAMPED_Common<0x67>;
1466 def RECIPSQRT_IEEE_r600 : RECIPSQRT_IEEE_Common<0x69>;
1467 def FLT_TO_INT_r600 : FLT_TO_INT_Common<0x6b>;
1468 def INT_TO_FLT_r600 : INT_TO_FLT_Common<0x6c>;
1469 def FLT_TO_UINT_r600 : FLT_TO_UINT_Common<0x79>;
1470 def UINT_TO_FLT_r600 : UINT_TO_FLT_Common<0x6d>;
1471 def SIN_r600 : SIN_Common<0x6E>;
1472 def COS_r600 : COS_Common<0x6F>;
1473 def ASHR_r600 : ASHR_Common<0x70>;
1474 def LSHR_r600 : LSHR_Common<0x71>;
1475 def LSHL_r600 : LSHL_Common<0x72>;
1476 def MULLO_INT_r600 : MULLO_INT_Common<0x73>;
1477 def MULHI_INT_r600 : MULHI_INT_Common<0x74>;
1478 def MULLO_UINT_r600 : MULLO_UINT_Common<0x75>;
1479 def MULHI_UINT_r600 : MULHI_UINT_Common<0x76>;
1480 def RECIP_UINT_r600 : RECIP_UINT_Common <0x78>;
1481
1482 defm DIV_r600 : DIV_Common<RECIP_IEEE_r600>;
Michel Danzerc446baa2013-03-22 14:09:10 +00001483 def : POW_Common <LOG_IEEE_r600, EXP_IEEE_r600, MUL, R600_Reg32>;
Tom Stellardf98f2ce2012-12-11 21:25:42 +00001484 def TGSI_LIT_Z_r600 : TGSI_LIT_Z_Common<MUL_LIT_r600, LOG_CLAMPED_r600, EXP_IEEE_r600>;
1485
1486 def : Pat<(fsqrt R600_Reg32:$src),
1487 (MUL R600_Reg32:$src, (RECIPSQRT_CLAMPED_r600 R600_Reg32:$src))>;
1488
1489 def R600_ExportSwz : ExportSwzInst {
Vincent Lejeune58df1692013-04-17 15:17:32 +00001490 let Word1{20-17} = 0; // BURST_COUNT
Tom Stellardf98f2ce2012-12-11 21:25:42 +00001491 let Word1{21} = eop;
1492 let Word1{22} = 1; // VALID_PIXEL_MODE
1493 let Word1{30-23} = inst;
1494 let Word1{31} = 1; // BARRIER
1495 }
1496 defm : ExportPattern<R600_ExportSwz, 39>;
1497
1498 def R600_ExportBuf : ExportBufInst {
Vincent Lejeune58df1692013-04-17 15:17:32 +00001499 let Word1{20-17} = 0; // BURST_COUNT
Tom Stellardf98f2ce2012-12-11 21:25:42 +00001500 let Word1{21} = eop;
1501 let Word1{22} = 1; // VALID_PIXEL_MODE
1502 let Word1{30-23} = inst;
1503 let Word1{31} = 1; // BARRIER
1504 }
1505 defm : SteamOutputExportPattern<R600_ExportBuf, 0x20, 0x21, 0x22, 0x23>;
Vincent Lejeunebd7c6342013-04-08 13:05:49 +00001506
1507 def CF_TC_R600 : CF_CLAUSE_R600<1, (ins i32imm:$ADDR, i32imm:$COUNT),
1508 "TEX $COUNT @$ADDR"> {
1509 let POP_COUNT = 0;
1510 }
1511 def CF_VC_R600 : CF_CLAUSE_R600<2, (ins i32imm:$ADDR, i32imm:$COUNT),
1512 "VTX $COUNT @$ADDR"> {
1513 let POP_COUNT = 0;
1514 }
1515 def WHILE_LOOP_R600 : CF_CLAUSE_R600<6, (ins i32imm:$ADDR),
1516 "LOOP_START_DX10 @$ADDR"> {
1517 let POP_COUNT = 0;
1518 let COUNT = 0;
1519 }
1520 def END_LOOP_R600 : CF_CLAUSE_R600<5, (ins i32imm:$ADDR), "END_LOOP @$ADDR"> {
1521 let POP_COUNT = 0;
1522 let COUNT = 0;
1523 }
1524 def LOOP_BREAK_R600 : CF_CLAUSE_R600<9, (ins i32imm:$ADDR),
1525 "LOOP_BREAK @$ADDR"> {
1526 let POP_COUNT = 0;
1527 let COUNT = 0;
1528 }
1529 def CF_CONTINUE_R600 : CF_CLAUSE_R600<8, (ins i32imm:$ADDR),
1530 "CONTINUE @$ADDR"> {
1531 let POP_COUNT = 0;
1532 let COUNT = 0;
1533 }
1534 def CF_JUMP_R600 : CF_CLAUSE_R600<10, (ins i32imm:$ADDR, i32imm:$POP_COUNT),
1535 "JUMP @$ADDR POP:$POP_COUNT"> {
1536 let COUNT = 0;
1537 }
1538 def CF_ELSE_R600 : CF_CLAUSE_R600<13, (ins i32imm:$ADDR, i32imm:$POP_COUNT),
1539 "ELSE @$ADDR POP:$POP_COUNT"> {
1540 let COUNT = 0;
1541 }
1542 def CF_CALL_FS_R600 : CF_CLAUSE_R600<19, (ins), "CALL_FS"> {
1543 let ADDR = 0;
1544 let COUNT = 0;
1545 let POP_COUNT = 0;
1546 }
1547 def POP_R600 : CF_CLAUSE_R600<14, (ins i32imm:$ADDR, i32imm:$POP_COUNT),
1548 "POP @$ADDR POP:$POP_COUNT"> {
1549 let COUNT = 0;
1550 }
Vincent Lejeune7a28d8a2013-04-23 17:34:00 +00001551 def CF_END_R600 : CF_CLAUSE_R600<0, (ins), "CF_END"> {
1552 let COUNT = 0;
1553 let POP_COUNT = 0;
1554 let ADDR = 0;
1555 let END_OF_PROGRAM = 1;
1556 }
Vincent Lejeunebd7c6342013-04-08 13:05:49 +00001557
Tom Stellardf98f2ce2012-12-11 21:25:42 +00001558}
1559
1560// Helper pattern for normalizing inputs to triginomic instructions for R700+
1561// cards.
1562class COS_PAT <InstR600 trig> : Pat<
1563 (fcos R600_Reg32:$src),
Vincent Lejeunef49cf1c2013-03-05 15:04:37 +00001564 (trig (MUL_IEEE (MOV_IMM_I32 CONST.TWO_PI_INV), R600_Reg32:$src))
Tom Stellardf98f2ce2012-12-11 21:25:42 +00001565>;
1566
1567class SIN_PAT <InstR600 trig> : Pat<
1568 (fsin R600_Reg32:$src),
Vincent Lejeunef49cf1c2013-03-05 15:04:37 +00001569 (trig (MUL_IEEE (MOV_IMM_I32 CONST.TWO_PI_INV), R600_Reg32:$src))
Tom Stellardf98f2ce2012-12-11 21:25:42 +00001570>;
1571
1572//===----------------------------------------------------------------------===//
1573// R700 Only instructions
1574//===----------------------------------------------------------------------===//
1575
1576let Predicates = [isR700] in {
1577 def SIN_r700 : SIN_Common<0x6E>;
1578 def COS_r700 : COS_Common<0x6F>;
1579
1580 // R700 normalizes inputs to SIN/COS the same as EG
1581 def : SIN_PAT <SIN_r700>;
1582 def : COS_PAT <COS_r700>;
1583}
1584
1585//===----------------------------------------------------------------------===//
1586// Evergreen Only instructions
1587//===----------------------------------------------------------------------===//
1588
1589let Predicates = [isEG] in {
Vincent Lejeunea311c5262013-02-10 17:57:33 +00001590
Tom Stellardf98f2ce2012-12-11 21:25:42 +00001591def RECIP_IEEE_eg : RECIP_IEEE_Common<0x86>;
1592defm DIV_eg : DIV_Common<RECIP_IEEE_eg>;
1593
1594def MULLO_INT_eg : MULLO_INT_Common<0x8F>;
1595def MULHI_INT_eg : MULHI_INT_Common<0x90>;
1596def MULLO_UINT_eg : MULLO_UINT_Common<0x91>;
1597def MULHI_UINT_eg : MULHI_UINT_Common<0x92>;
1598def RECIP_UINT_eg : RECIP_UINT_Common<0x94>;
1599def RECIPSQRT_CLAMPED_eg : RECIPSQRT_CLAMPED_Common<0x87>;
1600def EXP_IEEE_eg : EXP_IEEE_Common<0x81>;
1601def LOG_IEEE_eg : LOG_IEEE_Common<0x83>;
1602def RECIP_CLAMPED_eg : RECIP_CLAMPED_Common<0x84>;
1603def RECIPSQRT_IEEE_eg : RECIPSQRT_IEEE_Common<0x89>;
1604def SIN_eg : SIN_Common<0x8D>;
1605def COS_eg : COS_Common<0x8E>;
1606
Michel Danzerc446baa2013-03-22 14:09:10 +00001607def : POW_Common <LOG_IEEE_eg, EXP_IEEE_eg, MUL, R600_Reg32>;
Tom Stellardf98f2ce2012-12-11 21:25:42 +00001608def : SIN_PAT <SIN_eg>;
1609def : COS_PAT <COS_eg>;
1610def : Pat<(fsqrt R600_Reg32:$src),
1611 (MUL R600_Reg32:$src, (RECIPSQRT_CLAMPED_eg R600_Reg32:$src))>;
1612} // End Predicates = [isEG]
1613
1614//===----------------------------------------------------------------------===//
1615// Evergreen / Cayman Instructions
1616//===----------------------------------------------------------------------===//
1617
1618let Predicates = [isEGorCayman] in {
1619
1620 // BFE_UINT - bit_extract, an optimization for mask and shift
1621 // Src0 = Input
1622 // Src1 = Offset
1623 // Src2 = Width
1624 //
1625 // bit_extract = (Input << (32 - Offset - Width)) >> (32 - Width)
1626 //
1627 // Example Usage:
1628 // (Offset, Width)
1629 //
1630 // (0, 8) = (Input << 24) >> 24 = (Input & 0xff) >> 0
1631 // (8, 8) = (Input << 16) >> 24 = (Input & 0xffff) >> 8
1632 // (16,8) = (Input << 8) >> 24 = (Input & 0xffffff) >> 16
1633 // (24,8) = (Input << 0) >> 24 = (Input & 0xffffffff) >> 24
1634 def BFE_UINT_eg : R600_3OP <0x4, "BFE_UINT",
1635 [(set R600_Reg32:$dst, (int_AMDIL_bit_extract_u32 R600_Reg32:$src0,
1636 R600_Reg32:$src1,
1637 R600_Reg32:$src2))],
1638 VecALU
1639 >;
1640
Tom Stellard48b809e2013-04-19 02:11:06 +00001641 def BFI_INT_eg : R600_3OP <0x06, "BFI_INT", []>;
1642 defm : BFIPatterns <BFI_INT_eg>;
1643
Tom Stellardf98f2ce2012-12-11 21:25:42 +00001644 def BIT_ALIGN_INT_eg : R600_3OP <0xC, "BIT_ALIGN_INT",
1645 [(set R600_Reg32:$dst, (AMDGPUbitalign R600_Reg32:$src0, R600_Reg32:$src1,
1646 R600_Reg32:$src2))],
1647 VecALU
1648 >;
1649
1650 def MULADD_eg : MULADD_Common<0x14>;
Vincent Lejeunee3111962013-02-18 14:11:28 +00001651 def MULADD_IEEE_eg : MULADD_IEEE_Common<0x18>;
Tom Stellardf98f2ce2012-12-11 21:25:42 +00001652 def ASHR_eg : ASHR_Common<0x15>;
1653 def LSHR_eg : LSHR_Common<0x16>;
1654 def LSHL_eg : LSHL_Common<0x17>;
1655 def CNDE_eg : CNDE_Common<0x19>;
1656 def CNDGT_eg : CNDGT_Common<0x1A>;
1657 def CNDGE_eg : CNDGE_Common<0x1B>;
1658 def MUL_LIT_eg : MUL_LIT_Common<0x1F>;
1659 def LOG_CLAMPED_eg : LOG_CLAMPED_Common<0x82>;
1660 defm DOT4_eg : DOT4_Common<0xBE>;
1661 defm CUBE_eg : CUBE_Common<0xC0>;
1662
Tom Stellardc0b0c672013-02-06 17:32:29 +00001663let hasSideEffects = 1 in {
1664 def MOVA_INT_eg : R600_1OP <0xCC, "MOVA_INT", []>;
1665}
1666
Tom Stellardf98f2ce2012-12-11 21:25:42 +00001667 def TGSI_LIT_Z_eg : TGSI_LIT_Z_Common<MUL_LIT_eg, LOG_CLAMPED_eg, EXP_IEEE_eg>;
1668
1669 def FLT_TO_INT_eg : FLT_TO_INT_Common<0x50> {
1670 let Pattern = [];
1671 }
1672
1673 def INT_TO_FLT_eg : INT_TO_FLT_Common<0x9B>;
1674
1675 def FLT_TO_UINT_eg : FLT_TO_UINT_Common<0x9A> {
1676 let Pattern = [];
1677 }
1678
1679 def UINT_TO_FLT_eg : UINT_TO_FLT_Common<0x9C>;
1680
1681 // TRUNC is used for the FLT_TO_INT instructions to work around a
1682 // perceived problem where the rounding modes are applied differently
1683 // depending on the instruction and the slot they are in.
1684 // See:
1685 // https://bugs.freedesktop.org/show_bug.cgi?id=50232
1686 // Mesa commit: a1a0974401c467cb86ef818f22df67c21774a38c
1687 //
1688 // XXX: Lowering SELECT_CC will sometimes generate fp_to_[su]int nodes,
1689 // which do not need to be truncated since the fp values are 0.0f or 1.0f.
1690 // We should look into handling these cases separately.
1691 def : Pat<(fp_to_sint R600_Reg32:$src0),
1692 (FLT_TO_INT_eg (TRUNC R600_Reg32:$src0))>;
1693
1694 def : Pat<(fp_to_uint R600_Reg32:$src0),
1695 (FLT_TO_UINT_eg (TRUNC R600_Reg32:$src0))>;
1696
1697 def EG_ExportSwz : ExportSwzInst {
Vincent Lejeune58df1692013-04-17 15:17:32 +00001698 let Word1{19-16} = 0; // BURST_COUNT
Tom Stellardf98f2ce2012-12-11 21:25:42 +00001699 let Word1{20} = 1; // VALID_PIXEL_MODE
1700 let Word1{21} = eop;
1701 let Word1{29-22} = inst;
1702 let Word1{30} = 0; // MARK
1703 let Word1{31} = 1; // BARRIER
1704 }
1705 defm : ExportPattern<EG_ExportSwz, 83>;
1706
1707 def EG_ExportBuf : ExportBufInst {
Vincent Lejeune58df1692013-04-17 15:17:32 +00001708 let Word1{19-16} = 0; // BURST_COUNT
Tom Stellardf98f2ce2012-12-11 21:25:42 +00001709 let Word1{20} = 1; // VALID_PIXEL_MODE
1710 let Word1{21} = eop;
1711 let Word1{29-22} = inst;
1712 let Word1{30} = 0; // MARK
1713 let Word1{31} = 1; // BARRIER
1714 }
1715 defm : SteamOutputExportPattern<EG_ExportBuf, 0x40, 0x41, 0x42, 0x43>;
1716
Vincent Lejeunebd7c6342013-04-08 13:05:49 +00001717 def CF_TC_EG : CF_CLAUSE_EG<1, (ins i32imm:$ADDR, i32imm:$COUNT),
1718 "TEX $COUNT @$ADDR"> {
1719 let POP_COUNT = 0;
1720 }
1721 def CF_VC_EG : CF_CLAUSE_EG<2, (ins i32imm:$ADDR, i32imm:$COUNT),
1722 "VTX $COUNT @$ADDR"> {
1723 let POP_COUNT = 0;
1724 }
1725 def WHILE_LOOP_EG : CF_CLAUSE_EG<6, (ins i32imm:$ADDR),
1726 "LOOP_START_DX10 @$ADDR"> {
1727 let POP_COUNT = 0;
1728 let COUNT = 0;
1729 }
1730 def END_LOOP_EG : CF_CLAUSE_EG<5, (ins i32imm:$ADDR), "END_LOOP @$ADDR"> {
1731 let POP_COUNT = 0;
1732 let COUNT = 0;
1733 }
1734 def LOOP_BREAK_EG : CF_CLAUSE_EG<9, (ins i32imm:$ADDR),
1735 "LOOP_BREAK @$ADDR"> {
1736 let POP_COUNT = 0;
1737 let COUNT = 0;
1738 }
1739 def CF_CONTINUE_EG : CF_CLAUSE_EG<8, (ins i32imm:$ADDR),
1740 "CONTINUE @$ADDR"> {
1741 let POP_COUNT = 0;
1742 let COUNT = 0;
1743 }
1744 def CF_JUMP_EG : CF_CLAUSE_EG<10, (ins i32imm:$ADDR, i32imm:$POP_COUNT),
1745 "JUMP @$ADDR POP:$POP_COUNT"> {
1746 let COUNT = 0;
1747 }
1748 def CF_ELSE_EG : CF_CLAUSE_EG<13, (ins i32imm:$ADDR, i32imm:$POP_COUNT),
1749 "ELSE @$ADDR POP:$POP_COUNT"> {
1750 let COUNT = 0;
1751 }
1752 def CF_CALL_FS_EG : CF_CLAUSE_EG<19, (ins), "CALL_FS"> {
1753 let ADDR = 0;
1754 let COUNT = 0;
1755 let POP_COUNT = 0;
1756 }
1757 def POP_EG : CF_CLAUSE_EG<14, (ins i32imm:$ADDR, i32imm:$POP_COUNT),
1758 "POP @$ADDR POP:$POP_COUNT"> {
1759 let COUNT = 0;
1760 }
Vincent Lejeune7a28d8a2013-04-23 17:34:00 +00001761 def CF_END_EG : CF_CLAUSE_EG<0, (ins), "CF_END"> {
1762 let COUNT = 0;
1763 let POP_COUNT = 0;
1764 let ADDR = 0;
1765 let END_OF_PROGRAM = 1;
1766 }
Vincent Lejeunebd7c6342013-04-08 13:05:49 +00001767
Tom Stellardf98f2ce2012-12-11 21:25:42 +00001768//===----------------------------------------------------------------------===//
1769// Memory read/write instructions
1770//===----------------------------------------------------------------------===//
1771let usesCustomInserter = 1 in {
1772
1773class RAT_WRITE_CACHELESS_eg <dag ins, bits<4> comp_mask, string name,
1774 list<dag> pattern>
1775 : EG_CF_RAT <0x57, 0x2, 0, (outs), ins,
1776 !strconcat(name, " $rw_gpr, $index_gpr, $eop"), pattern> {
1777 let RIM = 0;
1778 // XXX: Have a separate instruction for non-indexed writes.
1779 let TYPE = 1;
1780 let RW_REL = 0;
1781 let ELEM_SIZE = 0;
1782
1783 let ARRAY_SIZE = 0;
1784 let COMP_MASK = comp_mask;
1785 let BURST_COUNT = 0;
1786 let VPM = 0;
1787 let MARK = 0;
1788 let BARRIER = 1;
1789}
1790
1791} // End usesCustomInserter = 1
1792
1793// 32-bit store
1794def RAT_WRITE_CACHELESS_32_eg : RAT_WRITE_CACHELESS_eg <
1795 (ins R600_TReg32_X:$rw_gpr, R600_TReg32_X:$index_gpr, InstFlag:$eop),
1796 0x1, "RAT_WRITE_CACHELESS_32_eg",
1797 [(global_store (i32 R600_TReg32_X:$rw_gpr), R600_TReg32_X:$index_gpr)]
1798>;
1799
1800//128-bit store
1801def RAT_WRITE_CACHELESS_128_eg : RAT_WRITE_CACHELESS_eg <
1802 (ins R600_Reg128:$rw_gpr, R600_TReg32_X:$index_gpr, InstFlag:$eop),
1803 0xf, "RAT_WRITE_CACHELESS_128",
1804 [(global_store (v4i32 R600_Reg128:$rw_gpr), R600_TReg32_X:$index_gpr)]
1805>;
1806
1807class VTX_READ_eg <string name, bits<8> buffer_id, dag outs, list<dag> pattern>
Tom Stellard80537b92013-01-23 02:09:01 +00001808 : InstR600ISA <outs, (ins MEMxi:$ptr), name#" $dst, $ptr", pattern>,
1809 VTX_WORD1_GPR, VTX_WORD0 {
Tom Stellardf98f2ce2012-12-11 21:25:42 +00001810
1811 // Static fields
Tom Stellard80537b92013-01-23 02:09:01 +00001812 let VC_INST = 0;
1813 let FETCH_TYPE = 2;
1814 let FETCH_WHOLE_QUAD = 0;
1815 let BUFFER_ID = buffer_id;
1816 let SRC_REL = 0;
Tom Stellardf98f2ce2012-12-11 21:25:42 +00001817 // XXX: We can infer this field based on the SRC_GPR. This would allow us
1818 // to store vertex addresses in any channel, not just X.
Tom Stellard80537b92013-01-23 02:09:01 +00001819 let SRC_SEL_X = 0;
1820 let DST_REL = 0;
Tom Stellardf98f2ce2012-12-11 21:25:42 +00001821 // The docs say that if this bit is set, then DATA_FORMAT, NUM_FORMAT_ALL,
1822 // FORMAT_COMP_ALL, SRF_MODE_ALL, and ENDIAN_SWAP fields will be ignored,
1823 // however, based on my testing if USE_CONST_FIELDS is set, then all
1824 // these fields need to be set to 0.
Tom Stellard80537b92013-01-23 02:09:01 +00001825 let USE_CONST_FIELDS = 0;
1826 let NUM_FORMAT_ALL = 1;
1827 let FORMAT_COMP_ALL = 0;
1828 let SRF_MODE_ALL = 0;
Tom Stellardf98f2ce2012-12-11 21:25:42 +00001829
Tom Stellard80537b92013-01-23 02:09:01 +00001830 let Inst{31-0} = Word0;
1831 let Inst{63-32} = Word1;
Tom Stellardf98f2ce2012-12-11 21:25:42 +00001832 // LLVM can only encode 64-bit instructions, so these fields are manually
1833 // encoded in R600CodeEmitter
1834 //
1835 // bits<16> OFFSET;
1836 // bits<2> ENDIAN_SWAP = 0;
1837 // bits<1> CONST_BUF_NO_STRIDE = 0;
1838 // bits<1> MEGA_FETCH = 0;
1839 // bits<1> ALT_CONST = 0;
1840 // bits<2> BUFFER_INDEX_MODE = 0;
1841
Tom Stellardf98f2ce2012-12-11 21:25:42 +00001842
Tom Stellardf98f2ce2012-12-11 21:25:42 +00001843
1844 // VTX_WORD2 (LLVM can only encode 64-bit instructions, so WORD2 encoding
1845 // is done in R600CodeEmitter
1846 //
1847 // Inst{79-64} = OFFSET;
1848 // Inst{81-80} = ENDIAN_SWAP;
1849 // Inst{82} = CONST_BUF_NO_STRIDE;
1850 // Inst{83} = MEGA_FETCH;
1851 // Inst{84} = ALT_CONST;
1852 // Inst{86-85} = BUFFER_INDEX_MODE;
1853 // Inst{95-86} = 0; Reserved
1854
1855 // VTX_WORD3 (Padding)
1856 //
1857 // Inst{127-96} = 0;
Vincent Lejeune631591e2013-04-30 00:13:39 +00001858
1859 let VTXInst = 1;
Tom Stellardf98f2ce2012-12-11 21:25:42 +00001860}
1861
1862class VTX_READ_8_eg <bits<8> buffer_id, list<dag> pattern>
1863 : VTX_READ_eg <"VTX_READ_8", buffer_id, (outs R600_TReg32_X:$dst),
1864 pattern> {
1865
1866 let MEGA_FETCH_COUNT = 1;
1867 let DST_SEL_X = 0;
1868 let DST_SEL_Y = 7; // Masked
1869 let DST_SEL_Z = 7; // Masked
1870 let DST_SEL_W = 7; // Masked
1871 let DATA_FORMAT = 1; // FMT_8
1872}
1873
1874class VTX_READ_16_eg <bits<8> buffer_id, list<dag> pattern>
1875 : VTX_READ_eg <"VTX_READ_16", buffer_id, (outs R600_TReg32_X:$dst),
1876 pattern> {
1877 let MEGA_FETCH_COUNT = 2;
1878 let DST_SEL_X = 0;
1879 let DST_SEL_Y = 7; // Masked
1880 let DST_SEL_Z = 7; // Masked
1881 let DST_SEL_W = 7; // Masked
1882 let DATA_FORMAT = 5; // FMT_16
1883
1884}
1885
1886class VTX_READ_32_eg <bits<8> buffer_id, list<dag> pattern>
1887 : VTX_READ_eg <"VTX_READ_32", buffer_id, (outs R600_TReg32_X:$dst),
1888 pattern> {
1889
1890 let MEGA_FETCH_COUNT = 4;
1891 let DST_SEL_X = 0;
1892 let DST_SEL_Y = 7; // Masked
1893 let DST_SEL_Z = 7; // Masked
1894 let DST_SEL_W = 7; // Masked
1895 let DATA_FORMAT = 0xD; // COLOR_32
1896
1897 // This is not really necessary, but there were some GPU hangs that appeared
1898 // to be caused by ALU instructions in the next instruction group that wrote
Vincent Lejeunea311c5262013-02-10 17:57:33 +00001899 // to the $ptr registers of the VTX_READ.
Tom Stellardf98f2ce2012-12-11 21:25:42 +00001900 // e.g.
1901 // %T3_X<def> = VTX_READ_PARAM_32_eg %T2_X<kill>, 24
1902 // %T2_X<def> = MOV %ZERO
1903 //Adding this constraint prevents this from happening.
1904 let Constraints = "$ptr.ptr = $dst";
1905}
1906
1907class VTX_READ_128_eg <bits<8> buffer_id, list<dag> pattern>
1908 : VTX_READ_eg <"VTX_READ_128", buffer_id, (outs R600_Reg128:$dst),
1909 pattern> {
1910
1911 let MEGA_FETCH_COUNT = 16;
1912 let DST_SEL_X = 0;
1913 let DST_SEL_Y = 1;
1914 let DST_SEL_Z = 2;
1915 let DST_SEL_W = 3;
1916 let DATA_FORMAT = 0x22; // COLOR_32_32_32_32
1917
1918 // XXX: Need to force VTX_READ_128 instructions to write to the same register
1919 // that holds its buffer address to avoid potential hangs. We can't use
1920 // the same constraint as VTX_READ_32_eg, because the $ptr.ptr and $dst
1921 // registers are different sizes.
1922}
1923
1924//===----------------------------------------------------------------------===//
1925// VTX Read from parameter memory space
1926//===----------------------------------------------------------------------===//
1927
1928def VTX_READ_PARAM_8_eg : VTX_READ_8_eg <0,
1929 [(set (i32 R600_TReg32_X:$dst), (load_param_zexti8 ADDRVTX_READ:$ptr))]
1930>;
1931
1932def VTX_READ_PARAM_16_eg : VTX_READ_16_eg <0,
1933 [(set (i32 R600_TReg32_X:$dst), (load_param_zexti16 ADDRVTX_READ:$ptr))]
1934>;
1935
1936def VTX_READ_PARAM_32_eg : VTX_READ_32_eg <0,
1937 [(set (i32 R600_TReg32_X:$dst), (load_param ADDRVTX_READ:$ptr))]
1938>;
1939
Tom Stellard76308d82013-02-13 22:05:20 +00001940def VTX_READ_PARAM_128_eg : VTX_READ_128_eg <0,
1941 [(set (v4i32 R600_Reg128:$dst), (load_param ADDRVTX_READ:$ptr))]
1942>;
1943
Tom Stellardf98f2ce2012-12-11 21:25:42 +00001944//===----------------------------------------------------------------------===//
1945// VTX Read from global memory space
1946//===----------------------------------------------------------------------===//
1947
1948// 8-bit reads
1949def VTX_READ_GLOBAL_8_eg : VTX_READ_8_eg <1,
1950 [(set (i32 R600_TReg32_X:$dst), (zextloadi8_global ADDRVTX_READ:$ptr))]
1951>;
1952
1953// 32-bit reads
1954def VTX_READ_GLOBAL_32_eg : VTX_READ_32_eg <1,
1955 [(set (i32 R600_TReg32_X:$dst), (global_load ADDRVTX_READ:$ptr))]
1956>;
1957
1958// 128-bit reads
1959def VTX_READ_GLOBAL_128_eg : VTX_READ_128_eg <1,
1960 [(set (v4i32 R600_Reg128:$dst), (global_load ADDRVTX_READ:$ptr))]
1961>;
1962
1963//===----------------------------------------------------------------------===//
1964// Constant Loads
1965// XXX: We are currently storing all constants in the global address space.
1966//===----------------------------------------------------------------------===//
1967
1968def CONSTANT_LOAD_eg : VTX_READ_32_eg <1,
1969 [(set (i32 R600_TReg32_X:$dst), (constant_load ADDRVTX_READ:$ptr))]
1970>;
1971
1972}
1973
Tom Stellardc0b0c672013-02-06 17:32:29 +00001974//===----------------------------------------------------------------------===//
1975// Regist loads and stores - for indirect addressing
1976//===----------------------------------------------------------------------===//
1977
1978defm R600_ : RegisterLoadStore <R600_Reg32, FRAMEri, ADDRIndirect>;
1979
Tom Stellardf98f2ce2012-12-11 21:25:42 +00001980let Predicates = [isCayman] in {
1981
Vincent Lejeunea311c5262013-02-10 17:57:33 +00001982let isVector = 1 in {
Tom Stellardf98f2ce2012-12-11 21:25:42 +00001983
1984def RECIP_IEEE_cm : RECIP_IEEE_Common<0x86>;
1985
1986def MULLO_INT_cm : MULLO_INT_Common<0x8F>;
1987def MULHI_INT_cm : MULHI_INT_Common<0x90>;
1988def MULLO_UINT_cm : MULLO_UINT_Common<0x91>;
1989def MULHI_UINT_cm : MULHI_UINT_Common<0x92>;
1990def RECIPSQRT_CLAMPED_cm : RECIPSQRT_CLAMPED_Common<0x87>;
1991def EXP_IEEE_cm : EXP_IEEE_Common<0x81>;
Michel Danzerc446baa2013-03-22 14:09:10 +00001992def LOG_IEEE_cm : LOG_IEEE_Common<0x83>;
Tom Stellardf98f2ce2012-12-11 21:25:42 +00001993def RECIP_CLAMPED_cm : RECIP_CLAMPED_Common<0x84>;
1994def RECIPSQRT_IEEE_cm : RECIPSQRT_IEEE_Common<0x89>;
1995def SIN_cm : SIN_Common<0x8D>;
1996def COS_cm : COS_Common<0x8E>;
1997} // End isVector = 1
1998
Michel Danzerc446baa2013-03-22 14:09:10 +00001999def : POW_Common <LOG_IEEE_cm, EXP_IEEE_cm, MUL, R600_Reg32>;
Tom Stellardf98f2ce2012-12-11 21:25:42 +00002000def : SIN_PAT <SIN_cm>;
2001def : COS_PAT <COS_cm>;
2002
2003defm DIV_cm : DIV_Common<RECIP_IEEE_cm>;
2004
2005// RECIP_UINT emulation for Cayman
Michel Danzerb187f8c2013-04-10 17:17:56 +00002006// The multiplication scales from [0,1] to the unsigned integer range
Tom Stellardf98f2ce2012-12-11 21:25:42 +00002007def : Pat <
2008 (AMDGPUurecip R600_Reg32:$src0),
2009 (FLT_TO_UINT_eg (MUL_IEEE (RECIP_IEEE_cm (UINT_TO_FLT_eg R600_Reg32:$src0)),
Michel Danzerb187f8c2013-04-10 17:17:56 +00002010 (MOV_IMM_I32 CONST.FP_UINT_MAX_PLUS_1)))
Tom Stellardf98f2ce2012-12-11 21:25:42 +00002011>;
2012
Vincent Lejeune7a28d8a2013-04-23 17:34:00 +00002013 def CF_END_CM : CF_CLAUSE_EG<32, (ins), "CF_END"> {
2014 let ADDR = 0;
2015 let POP_COUNT = 0;
2016 let COUNT = 0;
2017 }
Tom Stellardf98f2ce2012-12-11 21:25:42 +00002018
2019def : Pat<(fsqrt R600_Reg32:$src),
2020 (MUL R600_Reg32:$src, (RECIPSQRT_CLAMPED_cm R600_Reg32:$src))>;
2021
2022} // End isCayman
2023
2024//===----------------------------------------------------------------------===//
2025// Branch Instructions
2026//===----------------------------------------------------------------------===//
2027
2028
2029def IF_PREDICATE_SET : ILFormat<(outs), (ins GPRI32:$src),
2030 "IF_PREDICATE_SET $src", []>;
2031
2032def PREDICATED_BREAK : ILFormat<(outs), (ins GPRI32:$src),
2033 "PREDICATED_BREAK $src", []>;
2034
2035//===----------------------------------------------------------------------===//
2036// Pseudo instructions
2037//===----------------------------------------------------------------------===//
2038
2039let isPseudo = 1 in {
2040
2041def PRED_X : InstR600 <
Vincent Lejeune8723c9e2013-04-30 00:13:20 +00002042 (outs R600_Predicate_Bit:$dst),
Tom Stellardf98f2ce2012-12-11 21:25:42 +00002043 (ins R600_Reg32:$src0, i32imm:$src1, i32imm:$flags),
2044 "", [], NullALU> {
2045 let FlagOperandIdx = 3;
2046}
2047
Vincent Lejeunefd49dac2013-03-11 18:15:06 +00002048let isTerminator = 1, isBranch = 1 in {
Vincent Lejeune8723c9e2013-04-30 00:13:20 +00002049def JUMP_COND : InstR600 <
Tom Stellardf98f2ce2012-12-11 21:25:42 +00002050 (outs),
Vincent Lejeunefd49dac2013-03-11 18:15:06 +00002051 (ins brtarget:$target, R600_Predicate_Bit:$p),
Tom Stellardf98f2ce2012-12-11 21:25:42 +00002052 "JUMP $target ($p)",
2053 [], AnyALU
2054 >;
2055
Vincent Lejeune8723c9e2013-04-30 00:13:20 +00002056def JUMP : InstR600 <
Vincent Lejeunefd49dac2013-03-11 18:15:06 +00002057 (outs),
2058 (ins brtarget:$target),
2059 "JUMP $target",
2060 [], AnyALU
2061 >
2062{
2063 let isPredicable = 1;
2064 let isBarrier = 1;
2065}
2066
2067} // End isTerminator = 1, isBranch = 1
Tom Stellardf98f2ce2012-12-11 21:25:42 +00002068
2069let usesCustomInserter = 1 in {
2070
2071let mayLoad = 0, mayStore = 0, hasSideEffects = 1 in {
2072
2073def MASK_WRITE : AMDGPUShaderInst <
2074 (outs),
2075 (ins R600_Reg32:$src),
2076 "MASK_WRITE $src",
2077 []
2078>;
2079
2080} // End mayLoad = 0, mayStore = 0, hasSideEffects = 1
2081
Tom Stellardf98f2ce2012-12-11 21:25:42 +00002082
Vincent Lejeune8723c9e2013-04-30 00:13:20 +00002083def TXD: InstR600 <
Tom Stellardf98f2ce2012-12-11 21:25:42 +00002084 (outs R600_Reg128:$dst),
2085 (ins R600_Reg128:$src0, R600_Reg128:$src1, R600_Reg128:$src2, i32imm:$resourceId, i32imm:$samplerId, i32imm:$textureTarget),
2086 "TXD $dst, $src0, $src1, $src2, $resourceId, $samplerId, $textureTarget",
Vincent Lejeune8723c9e2013-04-30 00:13:20 +00002087 [(set R600_Reg128:$dst, (int_AMDGPU_txd R600_Reg128:$src0, R600_Reg128:$src1, R600_Reg128:$src2, imm:$resourceId, imm:$samplerId, imm:$textureTarget))], NullALU> {
Vincent Lejeune631591e2013-04-30 00:13:39 +00002088 let TEXInst = 1;
2089}
Tom Stellardf98f2ce2012-12-11 21:25:42 +00002090
Vincent Lejeune8723c9e2013-04-30 00:13:20 +00002091def TXD_SHADOW: InstR600 <
Tom Stellardf98f2ce2012-12-11 21:25:42 +00002092 (outs R600_Reg128:$dst),
2093 (ins R600_Reg128:$src0, R600_Reg128:$src1, R600_Reg128:$src2, i32imm:$resourceId, i32imm:$samplerId, i32imm:$textureTarget),
2094 "TXD_SHADOW $dst, $src0, $src1, $src2, $resourceId, $samplerId, $textureTarget",
Vincent Lejeune8723c9e2013-04-30 00:13:20 +00002095 [(set R600_Reg128:$dst, (int_AMDGPU_txd R600_Reg128:$src0, R600_Reg128:$src1, R600_Reg128:$src2, imm:$resourceId, imm:$samplerId, TEX_SHADOW:$textureTarget))], NullALU
Vincent Lejeune631591e2013-04-30 00:13:39 +00002096> {
2097 let TEXInst = 1;
2098}
Tom Stellardf98f2ce2012-12-11 21:25:42 +00002099} // End isPseudo = 1
2100} // End usesCustomInserter = 1
2101
2102def CLAMP_R600 : CLAMP <R600_Reg32>;
2103def FABS_R600 : FABS<R600_Reg32>;
2104def FNEG_R600 : FNEG<R600_Reg32>;
2105
2106//===---------------------------------------------------------------------===//
2107// Return instruction
2108//===---------------------------------------------------------------------===//
Vincent Lejeunefd49dac2013-03-11 18:15:06 +00002109let isTerminator = 1, isReturn = 1, hasCtrlDep = 1,
Jakob Stoklund Olesena499d2b2013-02-05 17:53:52 +00002110 usesCustomInserter = 1 in {
Tom Stellardf98f2ce2012-12-11 21:25:42 +00002111 def RETURN : ILFormat<(outs), (ins variable_ops),
2112 "RETURN", [(IL_retflag)]>;
2113}
2114
Tom Stellard9f7818d2013-01-23 02:09:06 +00002115
2116//===----------------------------------------------------------------------===//
2117// Constant Buffer Addressing Support
2118//===----------------------------------------------------------------------===//
2119
Vincent Lejeuned4c3e562013-03-05 15:04:55 +00002120let usesCustomInserter = 1, isCodeGenOnly = 1, isPseudo = 1, Namespace = "AMDGPU" in {
Tom Stellard9f7818d2013-01-23 02:09:06 +00002121def CONST_COPY : Instruction {
2122 let OutOperandList = (outs R600_Reg32:$dst);
2123 let InOperandList = (ins i32imm:$src);
Vincent Lejeuned4c3e562013-03-05 15:04:55 +00002124 let Pattern =
2125 [(set R600_Reg32:$dst, (CONST_ADDRESS ADDRGA_CONST_OFFSET:$src))];
Tom Stellard9f7818d2013-01-23 02:09:06 +00002126 let AsmString = "CONST_COPY";
2127 let neverHasSideEffects = 1;
2128 let isAsCheapAsAMove = 1;
2129 let Itinerary = NullALU;
2130}
Vincent Lejeuned4c3e562013-03-05 15:04:55 +00002131} // end usesCustomInserter = 1, isCodeGenOnly = 1, isPseudo = 1, Namespace = "AMDGPU"
Tom Stellard9f7818d2013-01-23 02:09:06 +00002132
2133def TEX_VTX_CONSTBUF :
Vincent Lejeune3f7f8e82013-03-05 15:04:29 +00002134 InstR600ISA <(outs R600_Reg128:$dst), (ins MEMxi:$ptr, i32imm:$BUFFER_ID), "VTX_READ_eg $dst, $ptr",
2135 [(set R600_Reg128:$dst, (CONST_ADDRESS ADDRGA_VAR_OFFSET:$ptr, (i32 imm:$BUFFER_ID)))]>,
Tom Stellard9f7818d2013-01-23 02:09:06 +00002136 VTX_WORD1_GPR, VTX_WORD0 {
2137
2138 let VC_INST = 0;
2139 let FETCH_TYPE = 2;
2140 let FETCH_WHOLE_QUAD = 0;
Tom Stellard9f7818d2013-01-23 02:09:06 +00002141 let SRC_REL = 0;
2142 let SRC_SEL_X = 0;
2143 let DST_REL = 0;
2144 let USE_CONST_FIELDS = 0;
2145 let NUM_FORMAT_ALL = 2;
2146 let FORMAT_COMP_ALL = 1;
2147 let SRF_MODE_ALL = 1;
2148 let MEGA_FETCH_COUNT = 16;
2149 let DST_SEL_X = 0;
2150 let DST_SEL_Y = 1;
2151 let DST_SEL_Z = 2;
2152 let DST_SEL_W = 3;
2153 let DATA_FORMAT = 35;
2154
2155 let Inst{31-0} = Word0;
2156 let Inst{63-32} = Word1;
2157
2158// LLVM can only encode 64-bit instructions, so these fields are manually
2159// encoded in R600CodeEmitter
2160//
2161// bits<16> OFFSET;
2162// bits<2> ENDIAN_SWAP = 0;
2163// bits<1> CONST_BUF_NO_STRIDE = 0;
2164// bits<1> MEGA_FETCH = 0;
2165// bits<1> ALT_CONST = 0;
2166// bits<2> BUFFER_INDEX_MODE = 0;
2167
2168
2169
2170// VTX_WORD2 (LLVM can only encode 64-bit instructions, so WORD2 encoding
2171// is done in R600CodeEmitter
2172//
2173// Inst{79-64} = OFFSET;
2174// Inst{81-80} = ENDIAN_SWAP;
2175// Inst{82} = CONST_BUF_NO_STRIDE;
2176// Inst{83} = MEGA_FETCH;
2177// Inst{84} = ALT_CONST;
2178// Inst{86-85} = BUFFER_INDEX_MODE;
2179// Inst{95-86} = 0; Reserved
2180
2181// VTX_WORD3 (Padding)
2182//
2183// Inst{127-96} = 0;
Vincent Lejeune631591e2013-04-30 00:13:39 +00002184 let VTXInst = 1;
Tom Stellard9f7818d2013-01-23 02:09:06 +00002185}
2186
Vincent Lejeunebbbef492013-02-18 14:11:19 +00002187def TEX_VTX_TEXBUF:
2188 InstR600ISA <(outs R600_Reg128:$dst), (ins MEMxi:$ptr, i32imm:$BUFFER_ID), "TEX_VTX_EXPLICIT_READ $dst, $ptr",
2189 [(set R600_Reg128:$dst, (int_R600_load_texbuf ADDRGA_VAR_OFFSET:$ptr, imm:$BUFFER_ID))]>,
2190VTX_WORD1_GPR, VTX_WORD0 {
2191
2192let VC_INST = 0;
2193let FETCH_TYPE = 2;
2194let FETCH_WHOLE_QUAD = 0;
2195let SRC_REL = 0;
2196let SRC_SEL_X = 0;
2197let DST_REL = 0;
2198let USE_CONST_FIELDS = 1;
2199let NUM_FORMAT_ALL = 0;
2200let FORMAT_COMP_ALL = 0;
2201let SRF_MODE_ALL = 1;
2202let MEGA_FETCH_COUNT = 16;
2203let DST_SEL_X = 0;
2204let DST_SEL_Y = 1;
2205let DST_SEL_Z = 2;
2206let DST_SEL_W = 3;
2207let DATA_FORMAT = 0;
2208
2209let Inst{31-0} = Word0;
2210let Inst{63-32} = Word1;
2211
2212// LLVM can only encode 64-bit instructions, so these fields are manually
2213// encoded in R600CodeEmitter
2214//
2215// bits<16> OFFSET;
2216// bits<2> ENDIAN_SWAP = 0;
2217// bits<1> CONST_BUF_NO_STRIDE = 0;
2218// bits<1> MEGA_FETCH = 0;
2219// bits<1> ALT_CONST = 0;
2220// bits<2> BUFFER_INDEX_MODE = 0;
2221
2222
2223
2224// VTX_WORD2 (LLVM can only encode 64-bit instructions, so WORD2 encoding
2225// is done in R600CodeEmitter
2226//
2227// Inst{79-64} = OFFSET;
2228// Inst{81-80} = ENDIAN_SWAP;
2229// Inst{82} = CONST_BUF_NO_STRIDE;
2230// Inst{83} = MEGA_FETCH;
2231// Inst{84} = ALT_CONST;
2232// Inst{86-85} = BUFFER_INDEX_MODE;
2233// Inst{95-86} = 0; Reserved
2234
2235// VTX_WORD3 (Padding)
2236//
2237// Inst{127-96} = 0;
Vincent Lejeune631591e2013-04-30 00:13:39 +00002238 let VTXInst = 1;
Vincent Lejeunebbbef492013-02-18 14:11:19 +00002239}
2240
2241
Tom Stellard9f7818d2013-01-23 02:09:06 +00002242
Tom Stellard6b7d99d2012-12-19 22:10:31 +00002243//===--------------------------------------------------------------------===//
2244// Instructions support
2245//===--------------------------------------------------------------------===//
2246//===---------------------------------------------------------------------===//
2247// Custom Inserter for Branches and returns, this eventually will be a
2248// seperate pass
2249//===---------------------------------------------------------------------===//
2250let isTerminator = 1, usesCustomInserter = 1, isBranch = 1, isBarrier = 1 in {
2251 def BRANCH : ILFormat<(outs), (ins brtarget:$target),
2252 "; Pseudo unconditional branch instruction",
2253 [(br bb:$target)]>;
2254 defm BRANCH_COND : BranchConditional<IL_brcond>;
2255}
2256
2257//===---------------------------------------------------------------------===//
2258// Flow and Program control Instructions
2259//===---------------------------------------------------------------------===//
2260let isTerminator=1 in {
2261 def SWITCH : ILFormat< (outs), (ins GPRI32:$src),
2262 !strconcat("SWITCH", " $src"), []>;
2263 def CASE : ILFormat< (outs), (ins GPRI32:$src),
2264 !strconcat("CASE", " $src"), []>;
2265 def BREAK : ILFormat< (outs), (ins),
2266 "BREAK", []>;
2267 def CONTINUE : ILFormat< (outs), (ins),
2268 "CONTINUE", []>;
2269 def DEFAULT : ILFormat< (outs), (ins),
2270 "DEFAULT", []>;
2271 def ELSE : ILFormat< (outs), (ins),
2272 "ELSE", []>;
2273 def ENDSWITCH : ILFormat< (outs), (ins),
2274 "ENDSWITCH", []>;
2275 def ENDMAIN : ILFormat< (outs), (ins),
2276 "ENDMAIN", []>;
2277 def END : ILFormat< (outs), (ins),
2278 "END", []>;
2279 def ENDFUNC : ILFormat< (outs), (ins),
2280 "ENDFUNC", []>;
2281 def ENDIF : ILFormat< (outs), (ins),
2282 "ENDIF", []>;
2283 def WHILELOOP : ILFormat< (outs), (ins),
2284 "WHILE", []>;
2285 def ENDLOOP : ILFormat< (outs), (ins),
2286 "ENDLOOP", []>;
2287 def FUNC : ILFormat< (outs), (ins),
2288 "FUNC", []>;
2289 def RETDYN : ILFormat< (outs), (ins),
2290 "RET_DYN", []>;
2291 // This opcode has custom swizzle pattern encoded in Swizzle Encoder
2292 defm IF_LOGICALNZ : BranchInstr<"IF_LOGICALNZ">;
2293 // This opcode has custom swizzle pattern encoded in Swizzle Encoder
2294 defm IF_LOGICALZ : BranchInstr<"IF_LOGICALZ">;
2295 // This opcode has custom swizzle pattern encoded in Swizzle Encoder
2296 defm BREAK_LOGICALNZ : BranchInstr<"BREAK_LOGICALNZ">;
2297 // This opcode has custom swizzle pattern encoded in Swizzle Encoder
2298 defm BREAK_LOGICALZ : BranchInstr<"BREAK_LOGICALZ">;
2299 // This opcode has custom swizzle pattern encoded in Swizzle Encoder
2300 defm CONTINUE_LOGICALNZ : BranchInstr<"CONTINUE_LOGICALNZ">;
2301 // This opcode has custom swizzle pattern encoded in Swizzle Encoder
2302 defm CONTINUE_LOGICALZ : BranchInstr<"CONTINUE_LOGICALZ">;
2303 defm IFC : BranchInstr2<"IFC">;
2304 defm BREAKC : BranchInstr2<"BREAKC">;
2305 defm CONTINUEC : BranchInstr2<"CONTINUEC">;
2306}
2307
Tom Stellardf98f2ce2012-12-11 21:25:42 +00002308//===----------------------------------------------------------------------===//
2309// ISel Patterns
2310//===----------------------------------------------------------------------===//
2311
Tom Stellard1454cb82013-03-08 15:37:09 +00002312// CND*_INT Pattterns for f32 True / False values
2313
2314class CND_INT_f32 <InstR600 cnd, CondCode cc> : Pat <
2315 (selectcc (i32 R600_Reg32:$src0), 0, (f32 R600_Reg32:$src1),
2316 R600_Reg32:$src2, cc),
2317 (cnd R600_Reg32:$src0, R600_Reg32:$src1, R600_Reg32:$src2)
2318>;
2319
2320def : CND_INT_f32 <CNDE_INT, SETEQ>;
2321def : CND_INT_f32 <CNDGT_INT, SETGT>;
2322def : CND_INT_f32 <CNDGE_INT, SETGE>;
2323
Tom Stellardf98f2ce2012-12-11 21:25:42 +00002324//CNDGE_INT extra pattern
2325def : Pat <
2326 (selectcc (i32 R600_Reg32:$src0), -1, (i32 R600_Reg32:$src1),
2327 (i32 R600_Reg32:$src2), COND_GT),
2328 (CNDGE_INT R600_Reg32:$src0, R600_Reg32:$src1, R600_Reg32:$src2)
2329>;
2330
2331// KIL Patterns
2332def KILP : Pat <
2333 (int_AMDGPU_kilp),
2334 (MASK_WRITE (KILLGT (f32 ONE), (f32 ZERO)))
2335>;
2336
2337def KIL : Pat <
2338 (int_AMDGPU_kill R600_Reg32:$src0),
2339 (MASK_WRITE (KILLGT (f32 ZERO), (f32 R600_Reg32:$src0)))
2340>;
2341
2342// SGT Reverse args
2343def : Pat <
2344 (selectcc (f32 R600_Reg32:$src0), R600_Reg32:$src1, FP_ONE, FP_ZERO, COND_LT),
2345 (SGT R600_Reg32:$src1, R600_Reg32:$src0)
2346>;
2347
2348// SGE Reverse args
2349def : Pat <
2350 (selectcc (f32 R600_Reg32:$src0), R600_Reg32:$src1, FP_ONE, FP_ZERO, COND_LE),
Vincent Lejeunea311c5262013-02-10 17:57:33 +00002351 (SGE R600_Reg32:$src1, R600_Reg32:$src0)
Tom Stellardf98f2ce2012-12-11 21:25:42 +00002352>;
2353
Tom Stellard1234c9b2013-02-07 14:02:35 +00002354// SETGT_DX10 reverse args
2355def : Pat <
2356 (selectcc (f32 R600_Reg32:$src0), R600_Reg32:$src1, -1, 0, COND_LT),
2357 (SETGT_DX10 R600_Reg32:$src1, R600_Reg32:$src0)
2358>;
2359
2360// SETGE_DX10 reverse args
2361def : Pat <
2362 (selectcc (f32 R600_Reg32:$src0), R600_Reg32:$src1, -1, 0, COND_LE),
2363 (SETGE_DX10 R600_Reg32:$src1, R600_Reg32:$src0)
2364>;
2365
Tom Stellardf98f2ce2012-12-11 21:25:42 +00002366// SETGT_INT reverse args
2367def : Pat <
2368 (selectcc (i32 R600_Reg32:$src0), R600_Reg32:$src1, -1, 0, SETLT),
2369 (SETGT_INT R600_Reg32:$src1, R600_Reg32:$src0)
2370>;
2371
2372// SETGE_INT reverse args
2373def : Pat <
2374 (selectcc (i32 R600_Reg32:$src0), R600_Reg32:$src1, -1, 0, SETLE),
2375 (SETGE_INT R600_Reg32:$src1, R600_Reg32:$src0)
2376>;
2377
2378// SETGT_UINT reverse args
2379def : Pat <
2380 (selectcc (i32 R600_Reg32:$src0), R600_Reg32:$src1, -1, 0, SETULT),
2381 (SETGT_UINT R600_Reg32:$src1, R600_Reg32:$src0)
2382>;
2383
2384// SETGE_UINT reverse args
2385def : Pat <
2386 (selectcc (i32 R600_Reg32:$src0), R600_Reg32:$src1, -1, 0, SETULE),
2387 (SETGE_UINT R600_Reg32:$src1, R600_Reg32:$src0)
2388>;
2389
2390// The next two patterns are special cases for handling 'true if ordered' and
2391// 'true if unordered' conditionals. The assumption here is that the behavior of
2392// SETE and SNE conforms to the Direct3D 10 rules for floating point values
2393// described here:
2394// http://msdn.microsoft.com/en-us/library/windows/desktop/cc308050.aspx#alpha_32_bit
2395// We assume that SETE returns false when one of the operands is NAN and
2396// SNE returns true when on of the operands is NAN
2397
2398//SETE - 'true if ordered'
2399def : Pat <
2400 (selectcc (f32 R600_Reg32:$src0), R600_Reg32:$src1, FP_ONE, FP_ZERO, SETO),
2401 (SETE R600_Reg32:$src0, R600_Reg32:$src1)
2402>;
2403
Tom Stellard1234c9b2013-02-07 14:02:35 +00002404//SETE_DX10 - 'true if ordered'
2405def : Pat <
2406 (selectcc (f32 R600_Reg32:$src0), R600_Reg32:$src1, -1, 0, SETO),
2407 (SETE_DX10 R600_Reg32:$src0, R600_Reg32:$src1)
2408>;
2409
Tom Stellardf98f2ce2012-12-11 21:25:42 +00002410//SNE - 'true if unordered'
2411def : Pat <
2412 (selectcc (f32 R600_Reg32:$src0), R600_Reg32:$src1, FP_ONE, FP_ZERO, SETUO),
2413 (SNE R600_Reg32:$src0, R600_Reg32:$src1)
2414>;
2415
Tom Stellard1234c9b2013-02-07 14:02:35 +00002416//SETNE_DX10 - 'true if ordered'
2417def : Pat <
2418 (selectcc (f32 R600_Reg32:$src0), R600_Reg32:$src1, -1, 0, SETUO),
2419 (SETNE_DX10 R600_Reg32:$src0, R600_Reg32:$src1)
2420>;
2421
Tom Stellard07b59ba2013-02-07 14:02:37 +00002422def : Extract_Element <f32, v4f32, R600_Reg128, 0, sub0>;
2423def : Extract_Element <f32, v4f32, R600_Reg128, 1, sub1>;
2424def : Extract_Element <f32, v4f32, R600_Reg128, 2, sub2>;
2425def : Extract_Element <f32, v4f32, R600_Reg128, 3, sub3>;
Tom Stellardf98f2ce2012-12-11 21:25:42 +00002426
Tom Stellard07b59ba2013-02-07 14:02:37 +00002427def : Insert_Element <f32, v4f32, R600_Reg32, R600_Reg128, 0, sub0>;
2428def : Insert_Element <f32, v4f32, R600_Reg32, R600_Reg128, 1, sub1>;
2429def : Insert_Element <f32, v4f32, R600_Reg32, R600_Reg128, 2, sub2>;
2430def : Insert_Element <f32, v4f32, R600_Reg32, R600_Reg128, 3, sub3>;
Tom Stellardf98f2ce2012-12-11 21:25:42 +00002431
Tom Stellard07b59ba2013-02-07 14:02:37 +00002432def : Extract_Element <i32, v4i32, R600_Reg128, 0, sub0>;
2433def : Extract_Element <i32, v4i32, R600_Reg128, 1, sub1>;
2434def : Extract_Element <i32, v4i32, R600_Reg128, 2, sub2>;
2435def : Extract_Element <i32, v4i32, R600_Reg128, 3, sub3>;
Tom Stellardf98f2ce2012-12-11 21:25:42 +00002436
Tom Stellard07b59ba2013-02-07 14:02:37 +00002437def : Insert_Element <i32, v4i32, R600_Reg32, R600_Reg128, 0, sub0>;
2438def : Insert_Element <i32, v4i32, R600_Reg32, R600_Reg128, 1, sub1>;
2439def : Insert_Element <i32, v4i32, R600_Reg32, R600_Reg128, 2, sub2>;
2440def : Insert_Element <i32, v4i32, R600_Reg32, R600_Reg128, 3, sub3>;
Tom Stellardf98f2ce2012-12-11 21:25:42 +00002441
Christian Konig2d7f19e2013-03-18 11:34:10 +00002442def : Vector4_Build <v4f32, R600_Reg128, f32, R600_Reg32>;
2443def : Vector4_Build <v4i32, R600_Reg128, i32, R600_Reg32>;
Tom Stellardf98f2ce2012-12-11 21:25:42 +00002444
2445// bitconvert patterns
2446
2447def : BitConvert <i32, f32, R600_Reg32>;
2448def : BitConvert <f32, i32, R600_Reg32>;
2449def : BitConvert <v4f32, v4i32, R600_Reg128>;
2450def : BitConvert <v4i32, v4f32, R600_Reg128>;
2451
2452// DWORDADDR pattern
2453def : DwordAddrPat <i32, R600_Reg32>;
2454
2455} // End isR600toCayman Predicate