Chris Lattner | 7c90f73 | 2006-02-05 05:50:24 +0000 | [diff] [blame] | 1 | //===-- SparcISelDAGToDAG.cpp - A dag to dag inst selector for Sparc ------===// |
Chris Lattner | 6c18b10 | 2005-12-17 07:47:01 +0000 | [diff] [blame] | 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
| 5 | // This file was developed by Chris Lattner and is distributed under |
| 6 | // the University of Illinois Open Source License. See LICENSE.TXT for details. |
| 7 | // |
| 8 | //===----------------------------------------------------------------------===// |
| 9 | // |
Chris Lattner | 7c90f73 | 2006-02-05 05:50:24 +0000 | [diff] [blame] | 10 | // This file defines an instruction selector for the SPARC target. |
Chris Lattner | 6c18b10 | 2005-12-17 07:47:01 +0000 | [diff] [blame] | 11 | // |
| 12 | //===----------------------------------------------------------------------===// |
| 13 | |
Chris Lattner | 7c90f73 | 2006-02-05 05:50:24 +0000 | [diff] [blame] | 14 | #include "Sparc.h" |
| 15 | #include "SparcTargetMachine.h" |
Chris Lattner | 384e5ef | 2005-12-18 13:33:06 +0000 | [diff] [blame] | 16 | #include "llvm/DerivedTypes.h" |
Chris Lattner | a01b757 | 2005-12-17 08:03:24 +0000 | [diff] [blame] | 17 | #include "llvm/Function.h" |
Chris Lattner | 8fa54dc | 2005-12-18 06:59:57 +0000 | [diff] [blame] | 18 | #include "llvm/CodeGen/MachineFrameInfo.h" |
Chris Lattner | a01b757 | 2005-12-17 08:03:24 +0000 | [diff] [blame] | 19 | #include "llvm/CodeGen/MachineFunction.h" |
Chris Lattner | 3308449 | 2005-12-18 08:13:54 +0000 | [diff] [blame] | 20 | #include "llvm/CodeGen/MachineInstrBuilder.h" |
Chris Lattner | 6c18b10 | 2005-12-17 07:47:01 +0000 | [diff] [blame] | 21 | #include "llvm/CodeGen/SelectionDAG.h" |
| 22 | #include "llvm/CodeGen/SelectionDAGISel.h" |
Chris Lattner | a01b757 | 2005-12-17 08:03:24 +0000 | [diff] [blame] | 23 | #include "llvm/CodeGen/SSARegMap.h" |
Chris Lattner | 6c18b10 | 2005-12-17 07:47:01 +0000 | [diff] [blame] | 24 | #include "llvm/Target/TargetLowering.h" |
| 25 | #include "llvm/Support/Debug.h" |
| 26 | #include <iostream> |
Evan Cheng | 900c826 | 2006-02-05 06:51:51 +0000 | [diff] [blame] | 27 | #include <set> |
Chris Lattner | 6c18b10 | 2005-12-17 07:47:01 +0000 | [diff] [blame] | 28 | using namespace llvm; |
| 29 | |
| 30 | //===----------------------------------------------------------------------===// |
| 31 | // TargetLowering Implementation |
| 32 | //===----------------------------------------------------------------------===// |
| 33 | |
Chris Lattner | 7c90f73 | 2006-02-05 05:50:24 +0000 | [diff] [blame] | 34 | namespace SPISD { |
Chris Lattner | 4d55aca | 2005-12-18 01:20:35 +0000 | [diff] [blame] | 35 | enum { |
Chris Lattner | 7c90f73 | 2006-02-05 05:50:24 +0000 | [diff] [blame] | 36 | FIRST_NUMBER = ISD::BUILTIN_OP_END+SP::INSTRUCTION_LIST_END, |
Chris Lattner | 9072c05 | 2006-01-30 06:14:02 +0000 | [diff] [blame] | 37 | CMPICC, // Compare two GPR operands, set icc. |
| 38 | CMPFCC, // Compare two FP operands, set fcc. |
| 39 | BRICC, // Branch to dest on icc condition |
| 40 | BRFCC, // Branch to dest on fcc condition |
| 41 | SELECT_ICC, // Select between two values using the current ICC flags. |
| 42 | SELECT_FCC, // Select between two values using the current FCC flags. |
Chris Lattner | e357246 | 2005-12-18 02:10:39 +0000 | [diff] [blame] | 43 | |
Chris Lattner | 9072c05 | 2006-01-30 06:14:02 +0000 | [diff] [blame] | 44 | Hi, Lo, // Hi/Lo operations, typically on a global address. |
Chris Lattner | 8fa54dc | 2005-12-18 06:59:57 +0000 | [diff] [blame] | 45 | |
Chris Lattner | 9072c05 | 2006-01-30 06:14:02 +0000 | [diff] [blame] | 46 | FTOI, // FP to Int within a FP register. |
| 47 | ITOF, // Int to FP within a FP register. |
| 48 | |
Chris Lattner | 7c90f73 | 2006-02-05 05:50:24 +0000 | [diff] [blame] | 49 | CALL, // A call instruction. |
Chris Lattner | 9072c05 | 2006-01-30 06:14:02 +0000 | [diff] [blame] | 50 | RET_FLAG, // Return with a flag operand. |
Chris Lattner | 4d55aca | 2005-12-18 01:20:35 +0000 | [diff] [blame] | 51 | }; |
| 52 | } |
| 53 | |
Chris Lattner | 3772bcb | 2006-01-30 07:43:04 +0000 | [diff] [blame] | 54 | /// IntCondCCodeToICC - Convert a DAG integer condition code to a SPARC ICC |
| 55 | /// condition. |
Chris Lattner | 7c90f73 | 2006-02-05 05:50:24 +0000 | [diff] [blame] | 56 | static SPCC::CondCodes IntCondCCodeToICC(ISD::CondCode CC) { |
Chris Lattner | 3772bcb | 2006-01-30 07:43:04 +0000 | [diff] [blame] | 57 | switch (CC) { |
| 58 | default: assert(0 && "Unknown integer condition code!"); |
Chris Lattner | 7c90f73 | 2006-02-05 05:50:24 +0000 | [diff] [blame] | 59 | case ISD::SETEQ: return SPCC::ICC_E; |
| 60 | case ISD::SETNE: return SPCC::ICC_NE; |
| 61 | case ISD::SETLT: return SPCC::ICC_L; |
| 62 | case ISD::SETGT: return SPCC::ICC_G; |
| 63 | case ISD::SETLE: return SPCC::ICC_LE; |
| 64 | case ISD::SETGE: return SPCC::ICC_GE; |
| 65 | case ISD::SETULT: return SPCC::ICC_CS; |
| 66 | case ISD::SETULE: return SPCC::ICC_LEU; |
| 67 | case ISD::SETUGT: return SPCC::ICC_GU; |
| 68 | case ISD::SETUGE: return SPCC::ICC_CC; |
Chris Lattner | 3772bcb | 2006-01-30 07:43:04 +0000 | [diff] [blame] | 69 | } |
| 70 | } |
| 71 | |
| 72 | /// FPCondCCodeToFCC - Convert a DAG floatingp oint condition code to a SPARC |
| 73 | /// FCC condition. |
Chris Lattner | 7c90f73 | 2006-02-05 05:50:24 +0000 | [diff] [blame] | 74 | static SPCC::CondCodes FPCondCCodeToFCC(ISD::CondCode CC) { |
Chris Lattner | 3772bcb | 2006-01-30 07:43:04 +0000 | [diff] [blame] | 75 | switch (CC) { |
| 76 | default: assert(0 && "Unknown fp condition code!"); |
Chris Lattner | 7c90f73 | 2006-02-05 05:50:24 +0000 | [diff] [blame] | 77 | case ISD::SETEQ: return SPCC::FCC_E; |
| 78 | case ISD::SETNE: return SPCC::FCC_NE; |
| 79 | case ISD::SETLT: return SPCC::FCC_L; |
| 80 | case ISD::SETGT: return SPCC::FCC_G; |
| 81 | case ISD::SETLE: return SPCC::FCC_LE; |
| 82 | case ISD::SETGE: return SPCC::FCC_GE; |
| 83 | case ISD::SETULT: return SPCC::FCC_UL; |
| 84 | case ISD::SETULE: return SPCC::FCC_ULE; |
| 85 | case ISD::SETUGT: return SPCC::FCC_UG; |
| 86 | case ISD::SETUGE: return SPCC::FCC_UGE; |
| 87 | case ISD::SETUO: return SPCC::FCC_U; |
| 88 | case ISD::SETO: return SPCC::FCC_O; |
| 89 | case ISD::SETONE: return SPCC::FCC_LG; |
| 90 | case ISD::SETUEQ: return SPCC::FCC_UE; |
Chris Lattner | 3772bcb | 2006-01-30 07:43:04 +0000 | [diff] [blame] | 91 | } |
| 92 | } |
Chris Lattner | 3772bcb | 2006-01-30 07:43:04 +0000 | [diff] [blame] | 93 | |
Chris Lattner | 6c18b10 | 2005-12-17 07:47:01 +0000 | [diff] [blame] | 94 | namespace { |
Chris Lattner | 7c90f73 | 2006-02-05 05:50:24 +0000 | [diff] [blame] | 95 | class SparcTargetLowering : public TargetLowering { |
Chris Lattner | 2db3ff6 | 2005-12-18 15:55:15 +0000 | [diff] [blame] | 96 | int VarArgsFrameOffset; // Frame offset to start of varargs area. |
Chris Lattner | 6c18b10 | 2005-12-17 07:47:01 +0000 | [diff] [blame] | 97 | public: |
Chris Lattner | 7c90f73 | 2006-02-05 05:50:24 +0000 | [diff] [blame] | 98 | SparcTargetLowering(TargetMachine &TM); |
Chris Lattner | 4d55aca | 2005-12-18 01:20:35 +0000 | [diff] [blame] | 99 | virtual SDOperand LowerOperation(SDOperand Op, SelectionDAG &DAG); |
Chris Lattner | 4a397e0 | 2006-01-30 03:51:45 +0000 | [diff] [blame] | 100 | |
| 101 | /// isMaskedValueZeroForTargetNode - Return true if 'Op & Mask' is known to |
| 102 | /// be zero. Op is expected to be a target specific node. Used by DAG |
| 103 | /// combiner. |
| 104 | virtual bool isMaskedValueZeroForTargetNode(const SDOperand &Op, |
Chris Lattner | c6fd6cd | 2006-01-30 04:09:27 +0000 | [diff] [blame] | 105 | uint64_t Mask) const; |
Chris Lattner | 4a397e0 | 2006-01-30 03:51:45 +0000 | [diff] [blame] | 106 | |
Chris Lattner | 6c18b10 | 2005-12-17 07:47:01 +0000 | [diff] [blame] | 107 | virtual std::vector<SDOperand> |
| 108 | LowerArguments(Function &F, SelectionDAG &DAG); |
| 109 | virtual std::pair<SDOperand, SDOperand> |
| 110 | LowerCallTo(SDOperand Chain, const Type *RetTy, bool isVarArg, |
| 111 | unsigned CC, |
| 112 | bool isTailCall, SDOperand Callee, ArgListTy &Args, |
| 113 | SelectionDAG &DAG); |
Chris Lattner | 3308449 | 2005-12-18 08:13:54 +0000 | [diff] [blame] | 114 | virtual MachineBasicBlock *InsertAtEndOfBasicBlock(MachineInstr *MI, |
| 115 | MachineBasicBlock *MBB); |
Chris Lattner | 72878a4 | 2006-01-12 07:31:15 +0000 | [diff] [blame] | 116 | |
| 117 | virtual const char *getTargetNodeName(unsigned Opcode) const; |
Chris Lattner | 6c18b10 | 2005-12-17 07:47:01 +0000 | [diff] [blame] | 118 | }; |
| 119 | } |
| 120 | |
Chris Lattner | 7c90f73 | 2006-02-05 05:50:24 +0000 | [diff] [blame] | 121 | SparcTargetLowering::SparcTargetLowering(TargetMachine &TM) |
Chris Lattner | 6c18b10 | 2005-12-17 07:47:01 +0000 | [diff] [blame] | 122 | : TargetLowering(TM) { |
| 123 | |
| 124 | // Set up the register classes. |
Chris Lattner | 7c90f73 | 2006-02-05 05:50:24 +0000 | [diff] [blame] | 125 | addRegisterClass(MVT::i32, SP::IntRegsRegisterClass); |
| 126 | addRegisterClass(MVT::f32, SP::FPRegsRegisterClass); |
| 127 | addRegisterClass(MVT::f64, SP::DFPRegsRegisterClass); |
Chris Lattner | 9a60ff6 | 2005-12-17 20:50:42 +0000 | [diff] [blame] | 128 | |
Chris Lattner | e357246 | 2005-12-18 02:10:39 +0000 | [diff] [blame] | 129 | // Custom legalize GlobalAddress nodes into LO/HI parts. |
| 130 | setOperationAction(ISD::GlobalAddress, MVT::i32, Custom); |
Chris Lattner | 76acc87 | 2005-12-18 02:37:35 +0000 | [diff] [blame] | 131 | setOperationAction(ISD::ConstantPool , MVT::i32, Custom); |
Chris Lattner | e357246 | 2005-12-18 02:10:39 +0000 | [diff] [blame] | 132 | |
Chris Lattner | 9a60ff6 | 2005-12-17 20:50:42 +0000 | [diff] [blame] | 133 | // Sparc doesn't have sext_inreg, replace them with shl/sra |
Chris Lattner | 3308449 | 2005-12-18 08:13:54 +0000 | [diff] [blame] | 134 | setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16, Expand); |
| 135 | setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8 , Expand); |
| 136 | setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1 , Expand); |
Chris Lattner | 7087e57 | 2005-12-17 22:39:19 +0000 | [diff] [blame] | 137 | |
| 138 | // Sparc has no REM operation. |
| 139 | setOperationAction(ISD::UREM, MVT::i32, Expand); |
| 140 | setOperationAction(ISD::SREM, MVT::i32, Expand); |
Chris Lattner | 8fa54dc | 2005-12-18 06:59:57 +0000 | [diff] [blame] | 141 | |
| 142 | // Custom expand fp<->sint |
| 143 | setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom); |
| 144 | setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom); |
| 145 | |
| 146 | // Expand fp<->uint |
| 147 | setOperationAction(ISD::FP_TO_UINT, MVT::i32, Expand); |
| 148 | setOperationAction(ISD::UINT_TO_FP, MVT::i32, Expand); |
Chris Lattner | 6c18b10 | 2005-12-17 07:47:01 +0000 | [diff] [blame] | 149 | |
Chris Lattner | 53e8845 | 2005-12-23 05:13:35 +0000 | [diff] [blame] | 150 | setOperationAction(ISD::BIT_CONVERT, MVT::f32, Expand); |
| 151 | setOperationAction(ISD::BIT_CONVERT, MVT::i32, Expand); |
| 152 | |
Chris Lattner | e90ac3a | 2005-12-18 23:00:27 +0000 | [diff] [blame] | 153 | // Turn FP extload into load/fextend |
Chris Lattner | 065c896 | 2005-12-18 07:13:32 +0000 | [diff] [blame] | 154 | setOperationAction(ISD::EXTLOAD, MVT::f32, Expand); |
| 155 | |
Chris Lattner | 4d55aca | 2005-12-18 01:20:35 +0000 | [diff] [blame] | 156 | // Sparc has no select or setcc: expand to SELECT_CC. |
| 157 | setOperationAction(ISD::SELECT, MVT::i32, Expand); |
| 158 | setOperationAction(ISD::SELECT, MVT::f32, Expand); |
| 159 | setOperationAction(ISD::SELECT, MVT::f64, Expand); |
| 160 | setOperationAction(ISD::SETCC, MVT::i32, Expand); |
| 161 | setOperationAction(ISD::SETCC, MVT::f32, Expand); |
| 162 | setOperationAction(ISD::SETCC, MVT::f64, Expand); |
| 163 | |
| 164 | // Sparc doesn't have BRCOND either, it has BR_CC. |
| 165 | setOperationAction(ISD::BRCOND, MVT::Other, Expand); |
| 166 | setOperationAction(ISD::BRCONDTWOWAY, MVT::Other, Expand); |
| 167 | setOperationAction(ISD::BRTWOWAY_CC, MVT::Other, Expand); |
| 168 | setOperationAction(ISD::BR_CC, MVT::i32, Custom); |
| 169 | setOperationAction(ISD::BR_CC, MVT::f32, Custom); |
| 170 | setOperationAction(ISD::BR_CC, MVT::f64, Custom); |
| 171 | |
Chris Lattner | 3308449 | 2005-12-18 08:13:54 +0000 | [diff] [blame] | 172 | setOperationAction(ISD::SELECT_CC, MVT::i32, Custom); |
| 173 | setOperationAction(ISD::SELECT_CC, MVT::f32, Custom); |
| 174 | setOperationAction(ISD::SELECT_CC, MVT::f64, Custom); |
| 175 | |
Chris Lattner | 7c90f73 | 2006-02-05 05:50:24 +0000 | [diff] [blame] | 176 | // SPARC has no intrinsics for these particular operations. |
Chris Lattner | e90ac3a | 2005-12-18 23:00:27 +0000 | [diff] [blame] | 177 | setOperationAction(ISD::MEMMOVE, MVT::Other, Expand); |
| 178 | setOperationAction(ISD::MEMSET, MVT::Other, Expand); |
| 179 | setOperationAction(ISD::MEMCPY, MVT::Other, Expand); |
| 180 | |
Chris Lattner | 61772c2 | 2005-12-19 01:39:40 +0000 | [diff] [blame] | 181 | setOperationAction(ISD::FSIN , MVT::f64, Expand); |
| 182 | setOperationAction(ISD::FCOS , MVT::f64, Expand); |
| 183 | setOperationAction(ISD::FSIN , MVT::f32, Expand); |
| 184 | setOperationAction(ISD::FCOS , MVT::f32, Expand); |
| 185 | setOperationAction(ISD::CTPOP, MVT::i32, Expand); |
| 186 | setOperationAction(ISD::CTTZ , MVT::i32, Expand); |
| 187 | setOperationAction(ISD::CTLZ , MVT::i32, Expand); |
Nate Begeman | 35ef913 | 2006-01-11 21:21:00 +0000 | [diff] [blame] | 188 | setOperationAction(ISD::ROTL , MVT::i32, Expand); |
| 189 | setOperationAction(ISD::ROTR , MVT::i32, Expand); |
Nate Begeman | d88fc03 | 2006-01-14 03:14:10 +0000 | [diff] [blame] | 190 | setOperationAction(ISD::BSWAP, MVT::i32, Expand); |
Chris Lattner | 61772c2 | 2005-12-19 01:39:40 +0000 | [diff] [blame] | 191 | |
| 192 | setOperationAction(ISD::SHL_PARTS, MVT::i32, Expand); |
| 193 | setOperationAction(ISD::SRA_PARTS, MVT::i32, Expand); |
| 194 | setOperationAction(ISD::SRL_PARTS, MVT::i32, Expand); |
Jim Laskey | e81aecb | 2005-12-21 20:51:37 +0000 | [diff] [blame] | 195 | |
| 196 | // We don't have line number support yet. |
| 197 | setOperationAction(ISD::LOCATION, MVT::Other, Expand); |
Jim Laskey | e0bce71 | 2006-01-05 01:47:43 +0000 | [diff] [blame] | 198 | setOperationAction(ISD::DEBUG_LOC, MVT::Other, Expand); |
| 199 | setOperationAction(ISD::DEBUG_LABEL, MVT::Other, Expand); |
Jim Laskey | e81aecb | 2005-12-21 20:51:37 +0000 | [diff] [blame] | 200 | |
Nate Begeman | ee62557 | 2006-01-27 21:09:22 +0000 | [diff] [blame] | 201 | // RET must be custom lowered, to meet ABI requirements |
| 202 | setOperationAction(ISD::RET , MVT::Other, Custom); |
| 203 | |
Chris Lattner | c275dfa | 2006-02-04 08:31:30 +0000 | [diff] [blame] | 204 | // VASTART needs to be custom lowered to use the VarArgsFrameIndex. |
Nate Begeman | acc398c | 2006-01-25 18:21:52 +0000 | [diff] [blame] | 205 | setOperationAction(ISD::VASTART , MVT::Other, Custom); |
Chris Lattner | c275dfa | 2006-02-04 08:31:30 +0000 | [diff] [blame] | 206 | // VAARG needs to be lowered to not do unaligned accesses for doubles. |
| 207 | setOperationAction(ISD::VAARG , MVT::Other, Custom); |
Nate Begeman | acc398c | 2006-01-25 18:21:52 +0000 | [diff] [blame] | 208 | |
| 209 | // Use the default implementation. |
Nate Begeman | acc398c | 2006-01-25 18:21:52 +0000 | [diff] [blame] | 210 | setOperationAction(ISD::VACOPY , MVT::Other, Expand); |
| 211 | setOperationAction(ISD::VAEND , MVT::Other, Expand); |
| 212 | setOperationAction(ISD::STACKSAVE , MVT::Other, Expand); |
| 213 | setOperationAction(ISD::STACKRESTORE , MVT::Other, Expand); |
Chris Lattner | 9072c05 | 2006-01-30 06:14:02 +0000 | [diff] [blame] | 214 | setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32 , Expand); |
Chris Lattner | 934ea49 | 2006-01-15 08:55:25 +0000 | [diff] [blame] | 215 | |
Chris Lattner | 2adc05c | 2006-01-30 22:20:49 +0000 | [diff] [blame] | 216 | setOperationAction(ISD::ConstantFP, MVT::f64, Expand); |
| 217 | setOperationAction(ISD::ConstantFP, MVT::f32, Expand); |
| 218 | |
Chris Lattner | 7c90f73 | 2006-02-05 05:50:24 +0000 | [diff] [blame] | 219 | setStackPointerRegisterToSaveRestore(SP::O6); |
Chris Lattner | b99329e | 2006-01-13 02:42:53 +0000 | [diff] [blame] | 220 | |
Chris Lattner | 7c90f73 | 2006-02-05 05:50:24 +0000 | [diff] [blame] | 221 | if (TM.getSubtarget<SparcSubtarget>().isV9()) { |
Chris Lattner | 9072c05 | 2006-01-30 06:14:02 +0000 | [diff] [blame] | 222 | setOperationAction(ISD::CTPOP, MVT::i32, Legal); |
| 223 | } |
| 224 | |
Chris Lattner | 6c18b10 | 2005-12-17 07:47:01 +0000 | [diff] [blame] | 225 | computeRegisterProperties(); |
| 226 | } |
| 227 | |
Chris Lattner | 7c90f73 | 2006-02-05 05:50:24 +0000 | [diff] [blame] | 228 | const char *SparcTargetLowering::getTargetNodeName(unsigned Opcode) const { |
Chris Lattner | 72878a4 | 2006-01-12 07:31:15 +0000 | [diff] [blame] | 229 | switch (Opcode) { |
Chris Lattner | 138d322 | 2006-01-12 07:38:04 +0000 | [diff] [blame] | 230 | default: return 0; |
Chris Lattner | 7c90f73 | 2006-02-05 05:50:24 +0000 | [diff] [blame] | 231 | case SPISD::CMPICC: return "SPISD::CMPICC"; |
| 232 | case SPISD::CMPFCC: return "SPISD::CMPFCC"; |
| 233 | case SPISD::BRICC: return "SPISD::BRICC"; |
| 234 | case SPISD::BRFCC: return "SPISD::BRFCC"; |
| 235 | case SPISD::SELECT_ICC: return "SPISD::SELECT_ICC"; |
| 236 | case SPISD::SELECT_FCC: return "SPISD::SELECT_FCC"; |
| 237 | case SPISD::Hi: return "SPISD::Hi"; |
| 238 | case SPISD::Lo: return "SPISD::Lo"; |
| 239 | case SPISD::FTOI: return "SPISD::FTOI"; |
| 240 | case SPISD::ITOF: return "SPISD::ITOF"; |
| 241 | case SPISD::CALL: return "SPISD::CALL"; |
| 242 | case SPISD::RET_FLAG: return "SPISD::RET_FLAG"; |
Chris Lattner | 72878a4 | 2006-01-12 07:31:15 +0000 | [diff] [blame] | 243 | } |
| 244 | } |
| 245 | |
Chris Lattner | 4a397e0 | 2006-01-30 03:51:45 +0000 | [diff] [blame] | 246 | /// isMaskedValueZeroForTargetNode - Return true if 'Op & Mask' is known to |
| 247 | /// be zero. Op is expected to be a target specific node. Used by DAG |
| 248 | /// combiner. |
Chris Lattner | 7c90f73 | 2006-02-05 05:50:24 +0000 | [diff] [blame] | 249 | bool SparcTargetLowering:: |
Chris Lattner | c6fd6cd | 2006-01-30 04:09:27 +0000 | [diff] [blame] | 250 | isMaskedValueZeroForTargetNode(const SDOperand &Op, uint64_t Mask) const { |
Chris Lattner | 4a397e0 | 2006-01-30 03:51:45 +0000 | [diff] [blame] | 251 | switch (Op.getOpcode()) { |
| 252 | default: return false; |
Chris Lattner | 7c90f73 | 2006-02-05 05:50:24 +0000 | [diff] [blame] | 253 | case SPISD::SELECT_ICC: |
| 254 | case SPISD::SELECT_FCC: |
Chris Lattner | 4a397e0 | 2006-01-30 03:51:45 +0000 | [diff] [blame] | 255 | assert(MVT::isInteger(Op.getValueType()) && "Not an integer select!"); |
| 256 | // These operations are masked zero if both the left and the right are zero. |
Chris Lattner | c6fd6cd | 2006-01-30 04:09:27 +0000 | [diff] [blame] | 257 | return MaskedValueIsZero(Op.getOperand(0), Mask) && |
| 258 | MaskedValueIsZero(Op.getOperand(1), Mask); |
Chris Lattner | 4a397e0 | 2006-01-30 03:51:45 +0000 | [diff] [blame] | 259 | } |
| 260 | } |
| 261 | |
| 262 | |
Chris Lattner | 384e5ef | 2005-12-18 13:33:06 +0000 | [diff] [blame] | 263 | /// LowerArguments - V8 uses a very simple ABI, where all values are passed in |
| 264 | /// either one or two GPRs, including FP values. TODO: we should pass FP values |
| 265 | /// in FP registers for fastcc functions. |
Chris Lattner | 6c18b10 | 2005-12-17 07:47:01 +0000 | [diff] [blame] | 266 | std::vector<SDOperand> |
Chris Lattner | 7c90f73 | 2006-02-05 05:50:24 +0000 | [diff] [blame] | 267 | SparcTargetLowering::LowerArguments(Function &F, SelectionDAG &DAG) { |
Chris Lattner | a01b757 | 2005-12-17 08:03:24 +0000 | [diff] [blame] | 268 | MachineFunction &MF = DAG.getMachineFunction(); |
| 269 | SSARegMap *RegMap = MF.getSSARegMap(); |
| 270 | std::vector<SDOperand> ArgValues; |
| 271 | |
Chris Lattner | 384e5ef | 2005-12-18 13:33:06 +0000 | [diff] [blame] | 272 | static const unsigned ArgRegs[] = { |
Chris Lattner | 7c90f73 | 2006-02-05 05:50:24 +0000 | [diff] [blame] | 273 | SP::I0, SP::I1, SP::I2, SP::I3, SP::I4, SP::I5 |
Chris Lattner | a01b757 | 2005-12-17 08:03:24 +0000 | [diff] [blame] | 274 | }; |
Chris Lattner | 384e5ef | 2005-12-18 13:33:06 +0000 | [diff] [blame] | 275 | |
| 276 | const unsigned *CurArgReg = ArgRegs, *ArgRegEnd = ArgRegs+6; |
| 277 | unsigned ArgOffset = 68; |
| 278 | |
| 279 | SDOperand Root = DAG.getRoot(); |
| 280 | std::vector<SDOperand> OutChains; |
| 281 | |
Chris Lattner | a01b757 | 2005-12-17 08:03:24 +0000 | [diff] [blame] | 282 | for (Function::arg_iterator I = F.arg_begin(), E = F.arg_end(); I != E; ++I) { |
| 283 | MVT::ValueType ObjectVT = getValueType(I->getType()); |
Chris Lattner | a01b757 | 2005-12-17 08:03:24 +0000 | [diff] [blame] | 284 | |
| 285 | switch (ObjectVT) { |
| 286 | default: assert(0 && "Unhandled argument type!"); |
Chris Lattner | a01b757 | 2005-12-17 08:03:24 +0000 | [diff] [blame] | 287 | case MVT::i1: |
| 288 | case MVT::i8: |
| 289 | case MVT::i16: |
Chris Lattner | 384e5ef | 2005-12-18 13:33:06 +0000 | [diff] [blame] | 290 | case MVT::i32: |
| 291 | if (I->use_empty()) { // Argument is dead. |
| 292 | if (CurArgReg < ArgRegEnd) ++CurArgReg; |
| 293 | ArgValues.push_back(DAG.getNode(ISD::UNDEF, ObjectVT)); |
| 294 | } else if (CurArgReg < ArgRegEnd) { // Lives in an incoming GPR |
Chris Lattner | 7c90f73 | 2006-02-05 05:50:24 +0000 | [diff] [blame] | 295 | unsigned VReg = RegMap->createVirtualRegister(&SP::IntRegsRegClass); |
Chris Lattner | 384e5ef | 2005-12-18 13:33:06 +0000 | [diff] [blame] | 296 | MF.addLiveIn(*CurArgReg++, VReg); |
| 297 | SDOperand Arg = DAG.getCopyFromReg(Root, VReg, MVT::i32); |
| 298 | if (ObjectVT != MVT::i32) { |
| 299 | unsigned AssertOp = I->getType()->isSigned() ? ISD::AssertSext |
| 300 | : ISD::AssertZext; |
| 301 | Arg = DAG.getNode(AssertOp, MVT::i32, Arg, |
| 302 | DAG.getValueType(ObjectVT)); |
| 303 | Arg = DAG.getNode(ISD::TRUNCATE, ObjectVT, Arg); |
| 304 | } |
| 305 | ArgValues.push_back(Arg); |
| 306 | } else { |
| 307 | int FrameIdx = MF.getFrameInfo()->CreateFixedObject(4, ArgOffset); |
| 308 | SDOperand FIPtr = DAG.getFrameIndex(FrameIdx, MVT::i32); |
| 309 | SDOperand Load; |
| 310 | if (ObjectVT == MVT::i32) { |
| 311 | Load = DAG.getLoad(MVT::i32, Root, FIPtr, DAG.getSrcValue(0)); |
| 312 | } else { |
| 313 | unsigned LoadOp = |
| 314 | I->getType()->isSigned() ? ISD::SEXTLOAD : ISD::ZEXTLOAD; |
| 315 | |
Chris Lattner | 99cf509 | 2006-01-16 01:40:00 +0000 | [diff] [blame] | 316 | // Sparc is big endian, so add an offset based on the ObjectVT. |
| 317 | unsigned Offset = 4-std::max(1U, MVT::getSizeInBits(ObjectVT)/8); |
| 318 | FIPtr = DAG.getNode(ISD::ADD, MVT::i32, FIPtr, |
| 319 | DAG.getConstant(Offset, MVT::i32)); |
Chris Lattner | 384e5ef | 2005-12-18 13:33:06 +0000 | [diff] [blame] | 320 | Load = DAG.getExtLoad(LoadOp, MVT::i32, Root, FIPtr, |
| 321 | DAG.getSrcValue(0), ObjectVT); |
Chris Lattner | f7511b4 | 2006-01-15 22:22:01 +0000 | [diff] [blame] | 322 | Load = DAG.getNode(ISD::TRUNCATE, ObjectVT, Load); |
Chris Lattner | 384e5ef | 2005-12-18 13:33:06 +0000 | [diff] [blame] | 323 | } |
| 324 | ArgValues.push_back(Load); |
Chris Lattner | a01b757 | 2005-12-17 08:03:24 +0000 | [diff] [blame] | 325 | } |
Chris Lattner | 384e5ef | 2005-12-18 13:33:06 +0000 | [diff] [blame] | 326 | |
| 327 | ArgOffset += 4; |
Chris Lattner | 217aabf | 2005-12-17 20:59:06 +0000 | [diff] [blame] | 328 | break; |
Chris Lattner | 384e5ef | 2005-12-18 13:33:06 +0000 | [diff] [blame] | 329 | case MVT::f32: |
| 330 | if (I->use_empty()) { // Argument is dead. |
| 331 | if (CurArgReg < ArgRegEnd) ++CurArgReg; |
| 332 | ArgValues.push_back(DAG.getNode(ISD::UNDEF, ObjectVT)); |
| 333 | } else if (CurArgReg < ArgRegEnd) { // Lives in an incoming GPR |
| 334 | // FP value is passed in an integer register. |
Chris Lattner | 7c90f73 | 2006-02-05 05:50:24 +0000 | [diff] [blame] | 335 | unsigned VReg = RegMap->createVirtualRegister(&SP::IntRegsRegClass); |
Chris Lattner | 384e5ef | 2005-12-18 13:33:06 +0000 | [diff] [blame] | 336 | MF.addLiveIn(*CurArgReg++, VReg); |
| 337 | SDOperand Arg = DAG.getCopyFromReg(Root, VReg, MVT::i32); |
| 338 | |
Chris Lattner | a01874f | 2005-12-23 02:31:39 +0000 | [diff] [blame] | 339 | Arg = DAG.getNode(ISD::BIT_CONVERT, MVT::f32, Arg); |
| 340 | ArgValues.push_back(Arg); |
Chris Lattner | 46030a6 | 2006-01-19 07:22:29 +0000 | [diff] [blame] | 341 | } else { |
| 342 | int FrameIdx = MF.getFrameInfo()->CreateFixedObject(4, ArgOffset); |
| 343 | SDOperand FIPtr = DAG.getFrameIndex(FrameIdx, MVT::i32); |
| 344 | SDOperand Load = DAG.getLoad(MVT::f32, Root, FIPtr, DAG.getSrcValue(0)); |
| 345 | ArgValues.push_back(Load); |
Chris Lattner | 384e5ef | 2005-12-18 13:33:06 +0000 | [diff] [blame] | 346 | } |
| 347 | ArgOffset += 4; |
Chris Lattner | 217aabf | 2005-12-17 20:59:06 +0000 | [diff] [blame] | 348 | break; |
Chris Lattner | 384e5ef | 2005-12-18 13:33:06 +0000 | [diff] [blame] | 349 | |
| 350 | case MVT::i64: |
| 351 | case MVT::f64: |
| 352 | if (I->use_empty()) { // Argument is dead. |
| 353 | if (CurArgReg < ArgRegEnd) ++CurArgReg; |
| 354 | if (CurArgReg < ArgRegEnd) ++CurArgReg; |
| 355 | ArgValues.push_back(DAG.getNode(ISD::UNDEF, ObjectVT)); |
Chris Lattner | b716343 | 2006-01-31 02:45:52 +0000 | [diff] [blame] | 356 | } else if (/* FIXME: Apparently this isn't safe?? */ |
| 357 | 0 && CurArgReg == ArgRegEnd && ObjectVT == MVT::f64 && |
Chris Lattner | 384e5ef | 2005-12-18 13:33:06 +0000 | [diff] [blame] | 358 | ((CurArgReg-ArgRegs) & 1) == 0) { |
| 359 | // If this is a double argument and the whole thing lives on the stack, |
| 360 | // and the argument is aligned, load the double straight from the stack. |
| 361 | // We can't do a load in cases like void foo([6ints], int,double), |
| 362 | // because the double wouldn't be aligned! |
| 363 | int FrameIdx = MF.getFrameInfo()->CreateFixedObject(8, ArgOffset); |
| 364 | SDOperand FIPtr = DAG.getFrameIndex(FrameIdx, MVT::i32); |
| 365 | ArgValues.push_back(DAG.getLoad(MVT::f64, Root, FIPtr, |
| 366 | DAG.getSrcValue(0))); |
| 367 | } else { |
| 368 | SDOperand HiVal; |
| 369 | if (CurArgReg < ArgRegEnd) { // Lives in an incoming GPR |
Chris Lattner | 7c90f73 | 2006-02-05 05:50:24 +0000 | [diff] [blame] | 370 | unsigned VRegHi = RegMap->createVirtualRegister(&SP::IntRegsRegClass); |
Chris Lattner | 384e5ef | 2005-12-18 13:33:06 +0000 | [diff] [blame] | 371 | MF.addLiveIn(*CurArgReg++, VRegHi); |
| 372 | HiVal = DAG.getCopyFromReg(Root, VRegHi, MVT::i32); |
| 373 | } else { |
| 374 | int FrameIdx = MF.getFrameInfo()->CreateFixedObject(4, ArgOffset); |
| 375 | SDOperand FIPtr = DAG.getFrameIndex(FrameIdx, MVT::i32); |
| 376 | HiVal = DAG.getLoad(MVT::i32, Root, FIPtr, DAG.getSrcValue(0)); |
| 377 | } |
| 378 | |
| 379 | SDOperand LoVal; |
| 380 | if (CurArgReg < ArgRegEnd) { // Lives in an incoming GPR |
Chris Lattner | 7c90f73 | 2006-02-05 05:50:24 +0000 | [diff] [blame] | 381 | unsigned VRegLo = RegMap->createVirtualRegister(&SP::IntRegsRegClass); |
Chris Lattner | 384e5ef | 2005-12-18 13:33:06 +0000 | [diff] [blame] | 382 | MF.addLiveIn(*CurArgReg++, VRegLo); |
| 383 | LoVal = DAG.getCopyFromReg(Root, VRegLo, MVT::i32); |
| 384 | } else { |
| 385 | int FrameIdx = MF.getFrameInfo()->CreateFixedObject(4, ArgOffset+4); |
| 386 | SDOperand FIPtr = DAG.getFrameIndex(FrameIdx, MVT::i32); |
| 387 | LoVal = DAG.getLoad(MVT::i32, Root, FIPtr, DAG.getSrcValue(0)); |
| 388 | } |
| 389 | |
| 390 | // Compose the two halves together into an i64 unit. |
| 391 | SDOperand WholeValue = |
| 392 | DAG.getNode(ISD::BUILD_PAIR, MVT::i64, LoVal, HiVal); |
Chris Lattner | a01874f | 2005-12-23 02:31:39 +0000 | [diff] [blame] | 393 | |
| 394 | // If we want a double, do a bit convert. |
| 395 | if (ObjectVT == MVT::f64) |
| 396 | WholeValue = DAG.getNode(ISD::BIT_CONVERT, MVT::f64, WholeValue); |
| 397 | |
| 398 | ArgValues.push_back(WholeValue); |
Chris Lattner | 384e5ef | 2005-12-18 13:33:06 +0000 | [diff] [blame] | 399 | } |
| 400 | ArgOffset += 8; |
| 401 | break; |
Chris Lattner | a01b757 | 2005-12-17 08:03:24 +0000 | [diff] [blame] | 402 | } |
| 403 | } |
| 404 | |
Chris Lattner | 384e5ef | 2005-12-18 13:33:06 +0000 | [diff] [blame] | 405 | // Store remaining ArgRegs to the stack if this is a varargs function. |
| 406 | if (F.getFunctionType()->isVarArg()) { |
Chris Lattner | 2db3ff6 | 2005-12-18 15:55:15 +0000 | [diff] [blame] | 407 | // Remember the vararg offset for the va_start implementation. |
| 408 | VarArgsFrameOffset = ArgOffset; |
| 409 | |
Chris Lattner | 384e5ef | 2005-12-18 13:33:06 +0000 | [diff] [blame] | 410 | for (; CurArgReg != ArgRegEnd; ++CurArgReg) { |
Chris Lattner | 7c90f73 | 2006-02-05 05:50:24 +0000 | [diff] [blame] | 411 | unsigned VReg = RegMap->createVirtualRegister(&SP::IntRegsRegClass); |
Chris Lattner | 384e5ef | 2005-12-18 13:33:06 +0000 | [diff] [blame] | 412 | MF.addLiveIn(*CurArgReg, VReg); |
| 413 | SDOperand Arg = DAG.getCopyFromReg(DAG.getRoot(), VReg, MVT::i32); |
| 414 | |
| 415 | int FrameIdx = MF.getFrameInfo()->CreateFixedObject(4, ArgOffset); |
| 416 | SDOperand FIPtr = DAG.getFrameIndex(FrameIdx, MVT::i32); |
| 417 | |
| 418 | OutChains.push_back(DAG.getNode(ISD::STORE, MVT::Other, DAG.getRoot(), |
| 419 | Arg, FIPtr, DAG.getSrcValue(0))); |
| 420 | ArgOffset += 4; |
| 421 | } |
| 422 | } |
| 423 | |
| 424 | if (!OutChains.empty()) |
| 425 | DAG.setRoot(DAG.getNode(ISD::TokenFactor, MVT::Other, OutChains)); |
Chris Lattner | a01b757 | 2005-12-17 08:03:24 +0000 | [diff] [blame] | 426 | |
| 427 | // Finally, inform the code generator which regs we return values in. |
| 428 | switch (getValueType(F.getReturnType())) { |
| 429 | default: assert(0 && "Unknown type!"); |
| 430 | case MVT::isVoid: break; |
| 431 | case MVT::i1: |
| 432 | case MVT::i8: |
| 433 | case MVT::i16: |
| 434 | case MVT::i32: |
Chris Lattner | 7c90f73 | 2006-02-05 05:50:24 +0000 | [diff] [blame] | 435 | MF.addLiveOut(SP::I0); |
Chris Lattner | a01b757 | 2005-12-17 08:03:24 +0000 | [diff] [blame] | 436 | break; |
| 437 | case MVT::i64: |
Chris Lattner | 7c90f73 | 2006-02-05 05:50:24 +0000 | [diff] [blame] | 438 | MF.addLiveOut(SP::I0); |
| 439 | MF.addLiveOut(SP::I1); |
Chris Lattner | a01b757 | 2005-12-17 08:03:24 +0000 | [diff] [blame] | 440 | break; |
| 441 | case MVT::f32: |
Chris Lattner | 7c90f73 | 2006-02-05 05:50:24 +0000 | [diff] [blame] | 442 | MF.addLiveOut(SP::F0); |
Chris Lattner | a01b757 | 2005-12-17 08:03:24 +0000 | [diff] [blame] | 443 | break; |
| 444 | case MVT::f64: |
Chris Lattner | 7c90f73 | 2006-02-05 05:50:24 +0000 | [diff] [blame] | 445 | MF.addLiveOut(SP::D0); |
Chris Lattner | a01b757 | 2005-12-17 08:03:24 +0000 | [diff] [blame] | 446 | break; |
| 447 | } |
| 448 | |
| 449 | return ArgValues; |
Chris Lattner | 6c18b10 | 2005-12-17 07:47:01 +0000 | [diff] [blame] | 450 | } |
| 451 | |
| 452 | std::pair<SDOperand, SDOperand> |
Chris Lattner | 7c90f73 | 2006-02-05 05:50:24 +0000 | [diff] [blame] | 453 | SparcTargetLowering::LowerCallTo(SDOperand Chain, const Type *RetTy, |
| 454 | bool isVarArg, unsigned CC, |
| 455 | bool isTailCall, SDOperand Callee, |
| 456 | ArgListTy &Args, SelectionDAG &DAG) { |
Chris Lattner | 2db3ff6 | 2005-12-18 15:55:15 +0000 | [diff] [blame] | 457 | MachineFunction &MF = DAG.getMachineFunction(); |
| 458 | // Count the size of the outgoing arguments. |
| 459 | unsigned ArgsSize = 0; |
| 460 | for (unsigned i = 0, e = Args.size(); i != e; ++i) { |
| 461 | switch (getValueType(Args[i].second)) { |
| 462 | default: assert(0 && "Unknown value type!"); |
| 463 | case MVT::i1: |
| 464 | case MVT::i8: |
| 465 | case MVT::i16: |
| 466 | case MVT::i32: |
| 467 | case MVT::f32: |
| 468 | ArgsSize += 4; |
| 469 | break; |
| 470 | case MVT::i64: |
| 471 | case MVT::f64: |
| 472 | ArgsSize += 8; |
| 473 | break; |
| 474 | } |
| 475 | } |
| 476 | if (ArgsSize > 4*6) |
| 477 | ArgsSize -= 4*6; // Space for first 6 arguments is prereserved. |
| 478 | else |
| 479 | ArgsSize = 0; |
| 480 | |
Chris Lattner | 6554bef | 2005-12-19 01:15:13 +0000 | [diff] [blame] | 481 | // Keep stack frames 8-byte aligned. |
| 482 | ArgsSize = (ArgsSize+7) & ~7; |
| 483 | |
Chris Lattner | 2db3ff6 | 2005-12-18 15:55:15 +0000 | [diff] [blame] | 484 | Chain = DAG.getNode(ISD::CALLSEQ_START, MVT::Other, Chain, |
| 485 | DAG.getConstant(ArgsSize, getPointerTy())); |
| 486 | |
| 487 | SDOperand StackPtr, NullSV; |
| 488 | std::vector<SDOperand> Stores; |
| 489 | std::vector<SDOperand> RegValuesToPass; |
| 490 | unsigned ArgOffset = 68; |
| 491 | for (unsigned i = 0, e = Args.size(); i != e; ++i) { |
| 492 | SDOperand Val = Args[i].first; |
| 493 | MVT::ValueType ObjectVT = Val.getValueType(); |
Chris Lattner | cb83374 | 2006-01-06 17:56:38 +0000 | [diff] [blame] | 494 | SDOperand ValToStore(0, 0); |
Chris Lattner | 2db3ff6 | 2005-12-18 15:55:15 +0000 | [diff] [blame] | 495 | unsigned ObjSize; |
| 496 | switch (ObjectVT) { |
| 497 | default: assert(0 && "Unhandled argument type!"); |
| 498 | case MVT::i1: |
| 499 | case MVT::i8: |
| 500 | case MVT::i16: |
| 501 | // Promote the integer to 32-bits. If the input type is signed, use a |
| 502 | // sign extend, otherwise use a zero extend. |
| 503 | if (Args[i].second->isSigned()) |
| 504 | Val = DAG.getNode(ISD::SIGN_EXTEND, MVT::i32, Val); |
| 505 | else |
| 506 | Val = DAG.getNode(ISD::ZERO_EXTEND, MVT::i32, Val); |
| 507 | // FALL THROUGH |
| 508 | case MVT::i32: |
| 509 | ObjSize = 4; |
| 510 | |
| 511 | if (RegValuesToPass.size() >= 6) { |
| 512 | ValToStore = Val; |
| 513 | } else { |
| 514 | RegValuesToPass.push_back(Val); |
| 515 | } |
| 516 | break; |
| 517 | case MVT::f32: |
| 518 | ObjSize = 4; |
| 519 | if (RegValuesToPass.size() >= 6) { |
| 520 | ValToStore = Val; |
| 521 | } else { |
| 522 | // Convert this to a FP value in an int reg. |
Chris Lattner | a01874f | 2005-12-23 02:31:39 +0000 | [diff] [blame] | 523 | Val = DAG.getNode(ISD::BIT_CONVERT, MVT::i32, Val); |
Chris Lattner | 2db3ff6 | 2005-12-18 15:55:15 +0000 | [diff] [blame] | 524 | RegValuesToPass.push_back(Val); |
| 525 | } |
| 526 | break; |
Chris Lattner | a01874f | 2005-12-23 02:31:39 +0000 | [diff] [blame] | 527 | case MVT::f64: |
Chris Lattner | 2db3ff6 | 2005-12-18 15:55:15 +0000 | [diff] [blame] | 528 | ObjSize = 8; |
| 529 | // If we can store this directly into the outgoing slot, do so. We can |
| 530 | // do this when all ArgRegs are used and if the outgoing slot is aligned. |
Chris Lattner | 7f9975a | 2006-01-15 19:15:46 +0000 | [diff] [blame] | 531 | // FIXME: McGill/misr fails with this. |
| 532 | if (0 && RegValuesToPass.size() >= 6 && ((ArgOffset-68) & 7) == 0) { |
Chris Lattner | 2db3ff6 | 2005-12-18 15:55:15 +0000 | [diff] [blame] | 533 | ValToStore = Val; |
| 534 | break; |
| 535 | } |
| 536 | |
| 537 | // Otherwise, convert this to a FP value in int regs. |
Chris Lattner | a01874f | 2005-12-23 02:31:39 +0000 | [diff] [blame] | 538 | Val = DAG.getNode(ISD::BIT_CONVERT, MVT::i64, Val); |
Chris Lattner | 2db3ff6 | 2005-12-18 15:55:15 +0000 | [diff] [blame] | 539 | // FALL THROUGH |
| 540 | case MVT::i64: |
| 541 | ObjSize = 8; |
| 542 | if (RegValuesToPass.size() >= 6) { |
| 543 | ValToStore = Val; // Whole thing is passed in memory. |
| 544 | break; |
| 545 | } |
| 546 | |
| 547 | // Split the value into top and bottom part. Top part goes in a reg. |
| 548 | SDOperand Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, MVT::i32, Val, |
| 549 | DAG.getConstant(1, MVT::i32)); |
| 550 | SDOperand Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, MVT::i32, Val, |
| 551 | DAG.getConstant(0, MVT::i32)); |
| 552 | RegValuesToPass.push_back(Hi); |
| 553 | |
| 554 | if (RegValuesToPass.size() >= 6) { |
| 555 | ValToStore = Lo; |
Chris Lattner | 7c423b4 | 2005-12-19 07:57:53 +0000 | [diff] [blame] | 556 | ArgOffset += 4; |
| 557 | ObjSize = 4; |
Chris Lattner | 2db3ff6 | 2005-12-18 15:55:15 +0000 | [diff] [blame] | 558 | } else { |
| 559 | RegValuesToPass.push_back(Lo); |
| 560 | } |
| 561 | break; |
| 562 | } |
| 563 | |
| 564 | if (ValToStore.Val) { |
| 565 | if (!StackPtr.Val) { |
Chris Lattner | 7c90f73 | 2006-02-05 05:50:24 +0000 | [diff] [blame] | 566 | StackPtr = DAG.getRegister(SP::O6, MVT::i32); |
Chris Lattner | 2db3ff6 | 2005-12-18 15:55:15 +0000 | [diff] [blame] | 567 | NullSV = DAG.getSrcValue(NULL); |
| 568 | } |
| 569 | SDOperand PtrOff = DAG.getConstant(ArgOffset, getPointerTy()); |
| 570 | PtrOff = DAG.getNode(ISD::ADD, MVT::i32, StackPtr, PtrOff); |
| 571 | Stores.push_back(DAG.getNode(ISD::STORE, MVT::Other, Chain, |
| 572 | ValToStore, PtrOff, NullSV)); |
| 573 | } |
| 574 | ArgOffset += ObjSize; |
| 575 | } |
| 576 | |
| 577 | // Emit all stores, make sure the occur before any copies into physregs. |
| 578 | if (!Stores.empty()) |
| 579 | Chain = DAG.getNode(ISD::TokenFactor, MVT::Other, Stores); |
| 580 | |
| 581 | static const unsigned ArgRegs[] = { |
Chris Lattner | 7c90f73 | 2006-02-05 05:50:24 +0000 | [diff] [blame] | 582 | SP::O0, SP::O1, SP::O2, SP::O3, SP::O4, SP::O5 |
Chris Lattner | 2db3ff6 | 2005-12-18 15:55:15 +0000 | [diff] [blame] | 583 | }; |
| 584 | |
| 585 | // Build a sequence of copy-to-reg nodes chained together with token chain |
| 586 | // and flag operands which copy the outgoing args into O[0-5]. |
| 587 | SDOperand InFlag; |
| 588 | for (unsigned i = 0, e = RegValuesToPass.size(); i != e; ++i) { |
| 589 | Chain = DAG.getCopyToReg(Chain, ArgRegs[i], RegValuesToPass[i], InFlag); |
| 590 | InFlag = Chain.getValue(1); |
| 591 | } |
| 592 | |
Chris Lattner | 2db3ff6 | 2005-12-18 15:55:15 +0000 | [diff] [blame] | 593 | // If the callee is a GlobalAddress node (quite common, every direct call is) |
| 594 | // turn it into a TargetGlobalAddress node so that legalize doesn't hack it. |
Chris Lattner | ad7a3e6 | 2006-02-10 07:35:42 +0000 | [diff] [blame^] | 595 | // Likewise ExternalSymbol -> TargetExternalSymbol. |
Chris Lattner | 2db3ff6 | 2005-12-18 15:55:15 +0000 | [diff] [blame] | 596 | if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) |
| 597 | Callee = DAG.getTargetGlobalAddress(G->getGlobal(), MVT::i32); |
Chris Lattner | ad7a3e6 | 2006-02-10 07:35:42 +0000 | [diff] [blame^] | 598 | else if (ExternalSymbolSDNode *E = dyn_cast<ExternalSymbolSDNode>(Callee)) |
| 599 | Callee = DAG.getTargetExternalSymbol(E->getSymbol(), MVT::i32); |
Chris Lattner | 2db3ff6 | 2005-12-18 15:55:15 +0000 | [diff] [blame] | 600 | |
| 601 | std::vector<MVT::ValueType> NodeTys; |
| 602 | NodeTys.push_back(MVT::Other); // Returns a chain |
| 603 | NodeTys.push_back(MVT::Flag); // Returns a flag for retval copy to use. |
Chris Lattner | 44ea7b1 | 2006-01-27 23:30:03 +0000 | [diff] [blame] | 604 | std::vector<SDOperand> Ops; |
| 605 | Ops.push_back(Chain); |
| 606 | Ops.push_back(Callee); |
Chris Lattner | b4d899e | 2005-12-18 22:57:47 +0000 | [diff] [blame] | 607 | if (InFlag.Val) |
Chris Lattner | 44ea7b1 | 2006-01-27 23:30:03 +0000 | [diff] [blame] | 608 | Ops.push_back(InFlag); |
Chris Lattner | 7c90f73 | 2006-02-05 05:50:24 +0000 | [diff] [blame] | 609 | Chain = DAG.getNode(SPISD::CALL, NodeTys, Ops); |
Chris Lattner | 2db3ff6 | 2005-12-18 15:55:15 +0000 | [diff] [blame] | 610 | InFlag = Chain.getValue(1); |
| 611 | |
| 612 | MVT::ValueType RetTyVT = getValueType(RetTy); |
| 613 | SDOperand RetVal; |
| 614 | if (RetTyVT != MVT::isVoid) { |
| 615 | switch (RetTyVT) { |
| 616 | default: assert(0 && "Unknown value type to return!"); |
| 617 | case MVT::i1: |
| 618 | case MVT::i8: |
| 619 | case MVT::i16: |
Chris Lattner | 7c90f73 | 2006-02-05 05:50:24 +0000 | [diff] [blame] | 620 | RetVal = DAG.getCopyFromReg(Chain, SP::O0, MVT::i32, InFlag); |
Chris Lattner | 2db3ff6 | 2005-12-18 15:55:15 +0000 | [diff] [blame] | 621 | Chain = RetVal.getValue(1); |
| 622 | |
| 623 | // Add a note to keep track of whether it is sign or zero extended. |
| 624 | RetVal = DAG.getNode(RetTy->isSigned() ? ISD::AssertSext :ISD::AssertZext, |
| 625 | MVT::i32, RetVal, DAG.getValueType(RetTyVT)); |
| 626 | RetVal = DAG.getNode(ISD::TRUNCATE, RetTyVT, RetVal); |
| 627 | break; |
| 628 | case MVT::i32: |
Chris Lattner | 7c90f73 | 2006-02-05 05:50:24 +0000 | [diff] [blame] | 629 | RetVal = DAG.getCopyFromReg(Chain, SP::O0, MVT::i32, InFlag); |
Chris Lattner | 2db3ff6 | 2005-12-18 15:55:15 +0000 | [diff] [blame] | 630 | Chain = RetVal.getValue(1); |
| 631 | break; |
| 632 | case MVT::f32: |
Chris Lattner | 7c90f73 | 2006-02-05 05:50:24 +0000 | [diff] [blame] | 633 | RetVal = DAG.getCopyFromReg(Chain, SP::F0, MVT::f32, InFlag); |
Chris Lattner | 2db3ff6 | 2005-12-18 15:55:15 +0000 | [diff] [blame] | 634 | Chain = RetVal.getValue(1); |
| 635 | break; |
| 636 | case MVT::f64: |
Chris Lattner | 7c90f73 | 2006-02-05 05:50:24 +0000 | [diff] [blame] | 637 | RetVal = DAG.getCopyFromReg(Chain, SP::D0, MVT::f64, InFlag); |
Chris Lattner | 2db3ff6 | 2005-12-18 15:55:15 +0000 | [diff] [blame] | 638 | Chain = RetVal.getValue(1); |
| 639 | break; |
| 640 | case MVT::i64: |
Chris Lattner | 7c90f73 | 2006-02-05 05:50:24 +0000 | [diff] [blame] | 641 | SDOperand Lo = DAG.getCopyFromReg(Chain, SP::O1, MVT::i32, InFlag); |
| 642 | SDOperand Hi = DAG.getCopyFromReg(Lo.getValue(1), SP::O0, MVT::i32, |
Chris Lattner | 2db3ff6 | 2005-12-18 15:55:15 +0000 | [diff] [blame] | 643 | Lo.getValue(2)); |
| 644 | RetVal = DAG.getNode(ISD::BUILD_PAIR, MVT::i64, Lo, Hi); |
| 645 | Chain = Hi.getValue(1); |
| 646 | break; |
| 647 | } |
| 648 | } |
| 649 | |
| 650 | Chain = DAG.getNode(ISD::CALLSEQ_END, MVT::Other, Chain, |
| 651 | DAG.getConstant(ArgsSize, getPointerTy())); |
| 652 | |
Chris Lattner | 2db3ff6 | 2005-12-18 15:55:15 +0000 | [diff] [blame] | 653 | return std::make_pair(RetVal, Chain); |
Chris Lattner | 6c18b10 | 2005-12-17 07:47:01 +0000 | [diff] [blame] | 654 | } |
| 655 | |
Chris Lattner | 7c90f73 | 2006-02-05 05:50:24 +0000 | [diff] [blame] | 656 | // Look at LHS/RHS/CC and see if they are a lowered setcc instruction. If so |
| 657 | // set LHS/RHS and SPCC to the LHS/RHS of the setcc and SPCC to the condition. |
Chris Lattner | 86638b9 | 2006-01-31 05:05:52 +0000 | [diff] [blame] | 658 | static void LookThroughSetCC(SDOperand &LHS, SDOperand &RHS, |
Chris Lattner | 7c90f73 | 2006-02-05 05:50:24 +0000 | [diff] [blame] | 659 | ISD::CondCode CC, unsigned &SPCC) { |
Chris Lattner | 86638b9 | 2006-01-31 05:05:52 +0000 | [diff] [blame] | 660 | if (isa<ConstantSDNode>(RHS) && cast<ConstantSDNode>(RHS)->getValue() == 0 && |
| 661 | CC == ISD::SETNE && |
Chris Lattner | 7c90f73 | 2006-02-05 05:50:24 +0000 | [diff] [blame] | 662 | ((LHS.getOpcode() == SPISD::SELECT_ICC && |
| 663 | LHS.getOperand(3).getOpcode() == SPISD::CMPICC) || |
| 664 | (LHS.getOpcode() == SPISD::SELECT_FCC && |
| 665 | LHS.getOperand(3).getOpcode() == SPISD::CMPFCC)) && |
Chris Lattner | 86638b9 | 2006-01-31 05:05:52 +0000 | [diff] [blame] | 666 | isa<ConstantSDNode>(LHS.getOperand(0)) && |
| 667 | isa<ConstantSDNode>(LHS.getOperand(1)) && |
| 668 | cast<ConstantSDNode>(LHS.getOperand(0))->getValue() == 1 && |
| 669 | cast<ConstantSDNode>(LHS.getOperand(1))->getValue() == 0) { |
| 670 | SDOperand CMPCC = LHS.getOperand(3); |
Chris Lattner | 7c90f73 | 2006-02-05 05:50:24 +0000 | [diff] [blame] | 671 | SPCC = cast<ConstantSDNode>(LHS.getOperand(2))->getValue(); |
Chris Lattner | 86638b9 | 2006-01-31 05:05:52 +0000 | [diff] [blame] | 672 | LHS = CMPCC.getOperand(0); |
| 673 | RHS = CMPCC.getOperand(1); |
| 674 | } |
| 675 | } |
| 676 | |
| 677 | |
Chris Lattner | 7c90f73 | 2006-02-05 05:50:24 +0000 | [diff] [blame] | 678 | SDOperand SparcTargetLowering:: |
Chris Lattner | 4d55aca | 2005-12-18 01:20:35 +0000 | [diff] [blame] | 679 | LowerOperation(SDOperand Op, SelectionDAG &DAG) { |
| 680 | switch (Op.getOpcode()) { |
| 681 | default: assert(0 && "Should not custom lower this!"); |
Chris Lattner | e357246 | 2005-12-18 02:10:39 +0000 | [diff] [blame] | 682 | case ISD::GlobalAddress: { |
| 683 | GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal(); |
| 684 | SDOperand GA = DAG.getTargetGlobalAddress(GV, MVT::i32); |
Chris Lattner | 7c90f73 | 2006-02-05 05:50:24 +0000 | [diff] [blame] | 685 | SDOperand Hi = DAG.getNode(SPISD::Hi, MVT::i32, GA); |
| 686 | SDOperand Lo = DAG.getNode(SPISD::Lo, MVT::i32, GA); |
Chris Lattner | e357246 | 2005-12-18 02:10:39 +0000 | [diff] [blame] | 687 | return DAG.getNode(ISD::ADD, MVT::i32, Lo, Hi); |
| 688 | } |
Chris Lattner | 76acc87 | 2005-12-18 02:37:35 +0000 | [diff] [blame] | 689 | case ISD::ConstantPool: { |
| 690 | Constant *C = cast<ConstantPoolSDNode>(Op)->get(); |
Evan Cheng | b8973bd | 2006-01-31 22:23:14 +0000 | [diff] [blame] | 691 | SDOperand CP = DAG.getTargetConstantPool(C, MVT::i32, |
| 692 | cast<ConstantPoolSDNode>(Op)->getAlignment()); |
Chris Lattner | 7c90f73 | 2006-02-05 05:50:24 +0000 | [diff] [blame] | 693 | SDOperand Hi = DAG.getNode(SPISD::Hi, MVT::i32, CP); |
| 694 | SDOperand Lo = DAG.getNode(SPISD::Lo, MVT::i32, CP); |
Chris Lattner | 76acc87 | 2005-12-18 02:37:35 +0000 | [diff] [blame] | 695 | return DAG.getNode(ISD::ADD, MVT::i32, Lo, Hi); |
| 696 | } |
Chris Lattner | 3cb7187 | 2005-12-23 05:00:16 +0000 | [diff] [blame] | 697 | case ISD::FP_TO_SINT: |
Chris Lattner | 8fa54dc | 2005-12-18 06:59:57 +0000 | [diff] [blame] | 698 | // Convert the fp value to integer in an FP register. |
Chris Lattner | 3cb7187 | 2005-12-23 05:00:16 +0000 | [diff] [blame] | 699 | assert(Op.getValueType() == MVT::i32); |
Chris Lattner | 7c90f73 | 2006-02-05 05:50:24 +0000 | [diff] [blame] | 700 | Op = DAG.getNode(SPISD::FTOI, MVT::f32, Op.getOperand(0)); |
Chris Lattner | 3cb7187 | 2005-12-23 05:00:16 +0000 | [diff] [blame] | 701 | return DAG.getNode(ISD::BIT_CONVERT, MVT::i32, Op); |
Chris Lattner | 8fa54dc | 2005-12-18 06:59:57 +0000 | [diff] [blame] | 702 | case ISD::SINT_TO_FP: { |
Chris Lattner | 3cb7187 | 2005-12-23 05:00:16 +0000 | [diff] [blame] | 703 | assert(Op.getOperand(0).getValueType() == MVT::i32); |
Chris Lattner | 3fbb726 | 2006-01-11 07:27:40 +0000 | [diff] [blame] | 704 | SDOperand Tmp = DAG.getNode(ISD::BIT_CONVERT, MVT::f32, Op.getOperand(0)); |
Chris Lattner | 8fa54dc | 2005-12-18 06:59:57 +0000 | [diff] [blame] | 705 | // Convert the int value to FP in an FP register. |
Chris Lattner | 7c90f73 | 2006-02-05 05:50:24 +0000 | [diff] [blame] | 706 | return DAG.getNode(SPISD::ITOF, Op.getValueType(), Tmp); |
Chris Lattner | 8fa54dc | 2005-12-18 06:59:57 +0000 | [diff] [blame] | 707 | } |
Chris Lattner | 3308449 | 2005-12-18 08:13:54 +0000 | [diff] [blame] | 708 | case ISD::BR_CC: { |
| 709 | SDOperand Chain = Op.getOperand(0); |
Chris Lattner | 3772bcb | 2006-01-30 07:43:04 +0000 | [diff] [blame] | 710 | ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(1))->get(); |
Chris Lattner | 3308449 | 2005-12-18 08:13:54 +0000 | [diff] [blame] | 711 | SDOperand LHS = Op.getOperand(2); |
| 712 | SDOperand RHS = Op.getOperand(3); |
| 713 | SDOperand Dest = Op.getOperand(4); |
Chris Lattner | 7c90f73 | 2006-02-05 05:50:24 +0000 | [diff] [blame] | 714 | unsigned Opc, SPCC = ~0U; |
Chris Lattner | 86638b9 | 2006-01-31 05:05:52 +0000 | [diff] [blame] | 715 | |
| 716 | // If this is a br_cc of a "setcc", and if the setcc got lowered into |
| 717 | // an CMP[IF]CC/SELECT_[IF]CC pair, find the original compared values. |
Chris Lattner | 7c90f73 | 2006-02-05 05:50:24 +0000 | [diff] [blame] | 718 | LookThroughSetCC(LHS, RHS, CC, SPCC); |
Chris Lattner | 3308449 | 2005-12-18 08:13:54 +0000 | [diff] [blame] | 719 | |
| 720 | // Get the condition flag. |
Chris Lattner | 86638b9 | 2006-01-31 05:05:52 +0000 | [diff] [blame] | 721 | SDOperand CompareFlag; |
Chris Lattner | 3308449 | 2005-12-18 08:13:54 +0000 | [diff] [blame] | 722 | if (LHS.getValueType() == MVT::i32) { |
Chris Lattner | b9169ce | 2006-01-11 07:49:38 +0000 | [diff] [blame] | 723 | std::vector<MVT::ValueType> VTs; |
| 724 | VTs.push_back(MVT::i32); |
| 725 | VTs.push_back(MVT::Flag); |
| 726 | std::vector<SDOperand> Ops; |
| 727 | Ops.push_back(LHS); |
| 728 | Ops.push_back(RHS); |
Chris Lattner | 7c90f73 | 2006-02-05 05:50:24 +0000 | [diff] [blame] | 729 | CompareFlag = DAG.getNode(SPISD::CMPICC, VTs, Ops).getValue(1); |
| 730 | if (SPCC == ~0U) SPCC = IntCondCCodeToICC(CC); |
| 731 | Opc = SPISD::BRICC; |
Chris Lattner | 3308449 | 2005-12-18 08:13:54 +0000 | [diff] [blame] | 732 | } else { |
Chris Lattner | 7c90f73 | 2006-02-05 05:50:24 +0000 | [diff] [blame] | 733 | CompareFlag = DAG.getNode(SPISD::CMPFCC, MVT::Flag, LHS, RHS); |
| 734 | if (SPCC == ~0U) SPCC = FPCondCCodeToFCC(CC); |
| 735 | Opc = SPISD::BRFCC; |
Chris Lattner | 3308449 | 2005-12-18 08:13:54 +0000 | [diff] [blame] | 736 | } |
Chris Lattner | 86638b9 | 2006-01-31 05:05:52 +0000 | [diff] [blame] | 737 | return DAG.getNode(Opc, MVT::Other, Chain, Dest, |
Chris Lattner | 7c90f73 | 2006-02-05 05:50:24 +0000 | [diff] [blame] | 738 | DAG.getConstant(SPCC, MVT::i32), CompareFlag); |
Chris Lattner | 3308449 | 2005-12-18 08:13:54 +0000 | [diff] [blame] | 739 | } |
| 740 | case ISD::SELECT_CC: { |
| 741 | SDOperand LHS = Op.getOperand(0); |
| 742 | SDOperand RHS = Op.getOperand(1); |
Chris Lattner | 3772bcb | 2006-01-30 07:43:04 +0000 | [diff] [blame] | 743 | ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(4))->get(); |
Chris Lattner | 3308449 | 2005-12-18 08:13:54 +0000 | [diff] [blame] | 744 | SDOperand TrueVal = Op.getOperand(2); |
| 745 | SDOperand FalseVal = Op.getOperand(3); |
Chris Lattner | 7c90f73 | 2006-02-05 05:50:24 +0000 | [diff] [blame] | 746 | unsigned Opc, SPCC = ~0U; |
Chris Lattner | 3772bcb | 2006-01-30 07:43:04 +0000 | [diff] [blame] | 747 | |
Chris Lattner | dea9528 | 2006-01-30 04:34:44 +0000 | [diff] [blame] | 748 | // If this is a select_cc of a "setcc", and if the setcc got lowered into |
| 749 | // an CMP[IF]CC/SELECT_[IF]CC pair, find the original compared values. |
Chris Lattner | 7c90f73 | 2006-02-05 05:50:24 +0000 | [diff] [blame] | 750 | LookThroughSetCC(LHS, RHS, CC, SPCC); |
Chris Lattner | dea9528 | 2006-01-30 04:34:44 +0000 | [diff] [blame] | 751 | |
Chris Lattner | 4bb9102 | 2006-01-12 17:05:32 +0000 | [diff] [blame] | 752 | SDOperand CompareFlag; |
Chris Lattner | 4bb9102 | 2006-01-12 17:05:32 +0000 | [diff] [blame] | 753 | if (LHS.getValueType() == MVT::i32) { |
| 754 | std::vector<MVT::ValueType> VTs; |
| 755 | VTs.push_back(LHS.getValueType()); // subcc returns a value |
| 756 | VTs.push_back(MVT::Flag); |
| 757 | std::vector<SDOperand> Ops; |
| 758 | Ops.push_back(LHS); |
| 759 | Ops.push_back(RHS); |
Chris Lattner | 7c90f73 | 2006-02-05 05:50:24 +0000 | [diff] [blame] | 760 | CompareFlag = DAG.getNode(SPISD::CMPICC, VTs, Ops).getValue(1); |
| 761 | Opc = SPISD::SELECT_ICC; |
| 762 | if (SPCC == ~0U) SPCC = IntCondCCodeToICC(CC); |
Chris Lattner | 4bb9102 | 2006-01-12 17:05:32 +0000 | [diff] [blame] | 763 | } else { |
Chris Lattner | 7c90f73 | 2006-02-05 05:50:24 +0000 | [diff] [blame] | 764 | CompareFlag = DAG.getNode(SPISD::CMPFCC, MVT::Flag, LHS, RHS); |
| 765 | Opc = SPISD::SELECT_FCC; |
| 766 | if (SPCC == ~0U) SPCC = FPCondCCodeToFCC(CC); |
Chris Lattner | 4bb9102 | 2006-01-12 17:05:32 +0000 | [diff] [blame] | 767 | } |
Chris Lattner | 3308449 | 2005-12-18 08:13:54 +0000 | [diff] [blame] | 768 | return DAG.getNode(Opc, TrueVal.getValueType(), TrueVal, FalseVal, |
Chris Lattner | 7c90f73 | 2006-02-05 05:50:24 +0000 | [diff] [blame] | 769 | DAG.getConstant(SPCC, MVT::i32), CompareFlag); |
Chris Lattner | 3308449 | 2005-12-18 08:13:54 +0000 | [diff] [blame] | 770 | } |
Nate Begeman | acc398c | 2006-01-25 18:21:52 +0000 | [diff] [blame] | 771 | case ISD::VASTART: { |
| 772 | // vastart just stores the address of the VarArgsFrameIndex slot into the |
| 773 | // memory location argument. |
| 774 | SDOperand Offset = DAG.getNode(ISD::ADD, MVT::i32, |
Chris Lattner | 7c90f73 | 2006-02-05 05:50:24 +0000 | [diff] [blame] | 775 | DAG.getRegister(SP::I6, MVT::i32), |
Chris Lattner | c275dfa | 2006-02-04 08:31:30 +0000 | [diff] [blame] | 776 | DAG.getConstant(VarArgsFrameOffset, MVT::i32)); |
Nate Begeman | acc398c | 2006-01-25 18:21:52 +0000 | [diff] [blame] | 777 | return DAG.getNode(ISD::STORE, MVT::Other, Op.getOperand(0), Offset, |
| 778 | Op.getOperand(1), Op.getOperand(2)); |
| 779 | } |
Chris Lattner | c275dfa | 2006-02-04 08:31:30 +0000 | [diff] [blame] | 780 | case ISD::VAARG: { |
| 781 | SDNode *Node = Op.Val; |
| 782 | MVT::ValueType VT = Node->getValueType(0); |
| 783 | SDOperand InChain = Node->getOperand(0); |
| 784 | SDOperand VAListPtr = Node->getOperand(1); |
| 785 | SDOperand VAList = DAG.getLoad(getPointerTy(), InChain, VAListPtr, |
| 786 | Node->getOperand(2)); |
| 787 | // Increment the pointer, VAList, to the next vaarg |
| 788 | SDOperand NextPtr = DAG.getNode(ISD::ADD, getPointerTy(), VAList, |
| 789 | DAG.getConstant(MVT::getSizeInBits(VT)/8, |
| 790 | getPointerTy())); |
| 791 | // Store the incremented VAList to the legalized pointer |
| 792 | InChain = DAG.getNode(ISD::STORE, MVT::Other, VAList.getValue(1), NextPtr, |
| 793 | VAListPtr, Node->getOperand(2)); |
| 794 | // Load the actual argument out of the pointer VAList, unless this is an |
| 795 | // f64 load. |
| 796 | if (VT != MVT::f64) { |
| 797 | return DAG.getLoad(VT, InChain, VAList, DAG.getSrcValue(0)); |
| 798 | } else { |
| 799 | // Otherwise, load it as i64, then do a bitconvert. |
| 800 | SDOperand V = DAG.getLoad(MVT::i64, InChain, VAList, DAG.getSrcValue(0)); |
| 801 | std::vector<MVT::ValueType> Tys; |
| 802 | Tys.push_back(MVT::f64); |
| 803 | Tys.push_back(MVT::Other); |
| 804 | std::vector<SDOperand> Ops; |
| 805 | // Bit-Convert the value to f64. |
| 806 | Ops.push_back(DAG.getNode(ISD::BIT_CONVERT, MVT::f64, V)); |
| 807 | Ops.push_back(V.getValue(1)); |
| 808 | return DAG.getNode(ISD::MERGE_VALUES, Tys, Ops); |
| 809 | } |
| 810 | } |
Nate Begeman | ee62557 | 2006-01-27 21:09:22 +0000 | [diff] [blame] | 811 | case ISD::RET: { |
| 812 | SDOperand Copy; |
| 813 | |
| 814 | switch(Op.getNumOperands()) { |
| 815 | default: |
| 816 | assert(0 && "Do not know how to return this many arguments!"); |
| 817 | abort(); |
| 818 | case 1: |
| 819 | return SDOperand(); // ret void is legal |
| 820 | case 2: { |
| 821 | unsigned ArgReg; |
| 822 | switch(Op.getOperand(1).getValueType()) { |
| 823 | default: assert(0 && "Unknown type to return!"); |
Chris Lattner | 7c90f73 | 2006-02-05 05:50:24 +0000 | [diff] [blame] | 824 | case MVT::i32: ArgReg = SP::I0; break; |
| 825 | case MVT::f32: ArgReg = SP::F0; break; |
| 826 | case MVT::f64: ArgReg = SP::D0; break; |
Nate Begeman | ee62557 | 2006-01-27 21:09:22 +0000 | [diff] [blame] | 827 | } |
| 828 | Copy = DAG.getCopyToReg(Op.getOperand(0), ArgReg, Op.getOperand(1), |
| 829 | SDOperand()); |
| 830 | break; |
| 831 | } |
| 832 | case 3: |
Chris Lattner | 7c90f73 | 2006-02-05 05:50:24 +0000 | [diff] [blame] | 833 | Copy = DAG.getCopyToReg(Op.getOperand(0), SP::I0, Op.getOperand(2), |
Nate Begeman | ee62557 | 2006-01-27 21:09:22 +0000 | [diff] [blame] | 834 | SDOperand()); |
Chris Lattner | 7c90f73 | 2006-02-05 05:50:24 +0000 | [diff] [blame] | 835 | Copy = DAG.getCopyToReg(Copy, SP::I1, Op.getOperand(1), Copy.getValue(1)); |
Nate Begeman | ee62557 | 2006-01-27 21:09:22 +0000 | [diff] [blame] | 836 | break; |
| 837 | } |
Chris Lattner | 7c90f73 | 2006-02-05 05:50:24 +0000 | [diff] [blame] | 838 | return DAG.getNode(SPISD::RET_FLAG, MVT::Other, Copy, Copy.getValue(1)); |
Nate Begeman | ee62557 | 2006-01-27 21:09:22 +0000 | [diff] [blame] | 839 | } |
Chris Lattner | bce8887 | 2006-01-15 08:43:57 +0000 | [diff] [blame] | 840 | } |
Chris Lattner | 4d55aca | 2005-12-18 01:20:35 +0000 | [diff] [blame] | 841 | } |
| 842 | |
Chris Lattner | 3308449 | 2005-12-18 08:13:54 +0000 | [diff] [blame] | 843 | MachineBasicBlock * |
Chris Lattner | 7c90f73 | 2006-02-05 05:50:24 +0000 | [diff] [blame] | 844 | SparcTargetLowering::InsertAtEndOfBasicBlock(MachineInstr *MI, |
| 845 | MachineBasicBlock *BB) { |
Chris Lattner | 3308449 | 2005-12-18 08:13:54 +0000 | [diff] [blame] | 846 | unsigned BROpcode; |
Chris Lattner | 7a4d291 | 2006-01-31 06:56:30 +0000 | [diff] [blame] | 847 | unsigned CC; |
Chris Lattner | 3308449 | 2005-12-18 08:13:54 +0000 | [diff] [blame] | 848 | // Figure out the conditional branch opcode to use for this select_cc. |
| 849 | switch (MI->getOpcode()) { |
| 850 | default: assert(0 && "Unknown SELECT_CC!"); |
Chris Lattner | 7c90f73 | 2006-02-05 05:50:24 +0000 | [diff] [blame] | 851 | case SP::SELECT_CC_Int_ICC: |
| 852 | case SP::SELECT_CC_FP_ICC: |
| 853 | case SP::SELECT_CC_DFP_ICC: |
| 854 | BROpcode = SP::BCOND; |
Chris Lattner | c03468b | 2006-01-31 17:20:06 +0000 | [diff] [blame] | 855 | break; |
Chris Lattner | 7c90f73 | 2006-02-05 05:50:24 +0000 | [diff] [blame] | 856 | case SP::SELECT_CC_Int_FCC: |
| 857 | case SP::SELECT_CC_FP_FCC: |
| 858 | case SP::SELECT_CC_DFP_FCC: |
| 859 | BROpcode = SP::FBCOND; |
Chris Lattner | 3308449 | 2005-12-18 08:13:54 +0000 | [diff] [blame] | 860 | break; |
| 861 | } |
Chris Lattner | 7a4d291 | 2006-01-31 06:56:30 +0000 | [diff] [blame] | 862 | |
Chris Lattner | 7c90f73 | 2006-02-05 05:50:24 +0000 | [diff] [blame] | 863 | CC = (SPCC::CondCodes)MI->getOperand(3).getImmedValue(); |
Chris Lattner | 3308449 | 2005-12-18 08:13:54 +0000 | [diff] [blame] | 864 | |
| 865 | // To "insert" a SELECT_CC instruction, we actually have to insert the diamond |
| 866 | // control-flow pattern. The incoming instruction knows the destination vreg |
| 867 | // to set, the condition code register to branch on, the true/false values to |
| 868 | // select between, and a branch opcode to use. |
| 869 | const BasicBlock *LLVM_BB = BB->getBasicBlock(); |
| 870 | ilist<MachineBasicBlock>::iterator It = BB; |
| 871 | ++It; |
| 872 | |
| 873 | // thisMBB: |
| 874 | // ... |
| 875 | // TrueVal = ... |
| 876 | // [f]bCC copy1MBB |
| 877 | // fallthrough --> copy0MBB |
| 878 | MachineBasicBlock *thisMBB = BB; |
| 879 | MachineBasicBlock *copy0MBB = new MachineBasicBlock(LLVM_BB); |
| 880 | MachineBasicBlock *sinkMBB = new MachineBasicBlock(LLVM_BB); |
Chris Lattner | 7a4d291 | 2006-01-31 06:56:30 +0000 | [diff] [blame] | 881 | BuildMI(BB, BROpcode, 2).addMBB(sinkMBB).addImm(CC); |
Chris Lattner | 3308449 | 2005-12-18 08:13:54 +0000 | [diff] [blame] | 882 | MachineFunction *F = BB->getParent(); |
| 883 | F->getBasicBlockList().insert(It, copy0MBB); |
| 884 | F->getBasicBlockList().insert(It, sinkMBB); |
| 885 | // Update machine-CFG edges |
| 886 | BB->addSuccessor(copy0MBB); |
| 887 | BB->addSuccessor(sinkMBB); |
| 888 | |
| 889 | // copy0MBB: |
| 890 | // %FalseValue = ... |
| 891 | // # fallthrough to sinkMBB |
| 892 | BB = copy0MBB; |
| 893 | |
| 894 | // Update machine-CFG edges |
| 895 | BB->addSuccessor(sinkMBB); |
| 896 | |
| 897 | // sinkMBB: |
| 898 | // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ] |
| 899 | // ... |
| 900 | BB = sinkMBB; |
Chris Lattner | 7c90f73 | 2006-02-05 05:50:24 +0000 | [diff] [blame] | 901 | BuildMI(BB, SP::PHI, 4, MI->getOperand(0).getReg()) |
Chris Lattner | 3308449 | 2005-12-18 08:13:54 +0000 | [diff] [blame] | 902 | .addReg(MI->getOperand(2).getReg()).addMBB(copy0MBB) |
| 903 | .addReg(MI->getOperand(1).getReg()).addMBB(thisMBB); |
| 904 | |
| 905 | delete MI; // The pseudo instruction is gone now. |
| 906 | return BB; |
| 907 | } |
| 908 | |
Chris Lattner | 6c18b10 | 2005-12-17 07:47:01 +0000 | [diff] [blame] | 909 | //===----------------------------------------------------------------------===// |
| 910 | // Instruction Selector Implementation |
| 911 | //===----------------------------------------------------------------------===// |
| 912 | |
| 913 | //===--------------------------------------------------------------------===// |
Chris Lattner | 7c90f73 | 2006-02-05 05:50:24 +0000 | [diff] [blame] | 914 | /// SparcDAGToDAGISel - SPARC specific code to select SPARC machine |
Chris Lattner | 6c18b10 | 2005-12-17 07:47:01 +0000 | [diff] [blame] | 915 | /// instructions for SelectionDAG operations. |
| 916 | /// |
| 917 | namespace { |
Chris Lattner | 7c90f73 | 2006-02-05 05:50:24 +0000 | [diff] [blame] | 918 | class SparcDAGToDAGISel : public SelectionDAGISel { |
| 919 | SparcTargetLowering Lowering; |
Chris Lattner | 76afdc9 | 2006-01-30 05:35:57 +0000 | [diff] [blame] | 920 | |
| 921 | /// Subtarget - Keep a pointer to the Sparc Subtarget around so that we can |
| 922 | /// make the right decision when generating code for different targets. |
Chris Lattner | 7c90f73 | 2006-02-05 05:50:24 +0000 | [diff] [blame] | 923 | const SparcSubtarget &Subtarget; |
Chris Lattner | 6c18b10 | 2005-12-17 07:47:01 +0000 | [diff] [blame] | 924 | public: |
Chris Lattner | 7c90f73 | 2006-02-05 05:50:24 +0000 | [diff] [blame] | 925 | SparcDAGToDAGISel(TargetMachine &TM) |
| 926 | : SelectionDAGISel(Lowering), Lowering(TM), |
| 927 | Subtarget(TM.getSubtarget<SparcSubtarget>()) { |
Chris Lattner | 76afdc9 | 2006-01-30 05:35:57 +0000 | [diff] [blame] | 928 | } |
Chris Lattner | 6c18b10 | 2005-12-17 07:47:01 +0000 | [diff] [blame] | 929 | |
Evan Cheng | 3416721 | 2006-02-09 00:37:58 +0000 | [diff] [blame] | 930 | void Select(SDOperand &Result, SDOperand Op); |
Chris Lattner | 6c18b10 | 2005-12-17 07:47:01 +0000 | [diff] [blame] | 931 | |
Chris Lattner | bc83fd9 | 2005-12-17 20:04:49 +0000 | [diff] [blame] | 932 | // Complex Pattern Selectors. |
| 933 | bool SelectADDRrr(SDOperand N, SDOperand &R1, SDOperand &R2); |
| 934 | bool SelectADDRri(SDOperand N, SDOperand &Base, SDOperand &Offset); |
| 935 | |
Chris Lattner | 6c18b10 | 2005-12-17 07:47:01 +0000 | [diff] [blame] | 936 | /// InstructionSelectBasicBlock - This callback is invoked by |
| 937 | /// SelectionDAGISel when it has created a SelectionDAG for us to codegen. |
| 938 | virtual void InstructionSelectBasicBlock(SelectionDAG &DAG); |
| 939 | |
| 940 | virtual const char *getPassName() const { |
Chris Lattner | 7c90f73 | 2006-02-05 05:50:24 +0000 | [diff] [blame] | 941 | return "SPARC DAG->DAG Pattern Instruction Selection"; |
Chris Lattner | 6c18b10 | 2005-12-17 07:47:01 +0000 | [diff] [blame] | 942 | } |
| 943 | |
| 944 | // Include the pieces autogenerated from the target description. |
Chris Lattner | 7c90f73 | 2006-02-05 05:50:24 +0000 | [diff] [blame] | 945 | #include "SparcGenDAGISel.inc" |
Chris Lattner | 6c18b10 | 2005-12-17 07:47:01 +0000 | [diff] [blame] | 946 | }; |
| 947 | } // end anonymous namespace |
| 948 | |
| 949 | /// InstructionSelectBasicBlock - This callback is invoked by |
| 950 | /// SelectionDAGISel when it has created a SelectionDAG for us to codegen. |
Chris Lattner | 7c90f73 | 2006-02-05 05:50:24 +0000 | [diff] [blame] | 951 | void SparcDAGToDAGISel::InstructionSelectBasicBlock(SelectionDAG &DAG) { |
Chris Lattner | 6c18b10 | 2005-12-17 07:47:01 +0000 | [diff] [blame] | 952 | DEBUG(BB->dump()); |
| 953 | |
| 954 | // Select target instructions for the DAG. |
Evan Cheng | 900c826 | 2006-02-05 06:51:51 +0000 | [diff] [blame] | 955 | DAG.setRoot(SelectRoot(DAG.getRoot())); |
Chris Lattner | 6c18b10 | 2005-12-17 07:47:01 +0000 | [diff] [blame] | 956 | CodeGenMap.clear(); |
| 957 | DAG.RemoveDeadNodes(); |
| 958 | |
| 959 | // Emit machine code to BB. |
| 960 | ScheduleAndEmitDAG(DAG); |
| 961 | } |
| 962 | |
Chris Lattner | 7c90f73 | 2006-02-05 05:50:24 +0000 | [diff] [blame] | 963 | bool SparcDAGToDAGISel::SelectADDRri(SDOperand Addr, SDOperand &Base, |
Chris Lattner | 3029f92 | 2006-02-09 04:46:04 +0000 | [diff] [blame] | 964 | SDOperand &Offset) { |
Chris Lattner | d5aae05 | 2005-12-18 07:09:06 +0000 | [diff] [blame] | 965 | if (FrameIndexSDNode *FIN = dyn_cast<FrameIndexSDNode>(Addr)) { |
| 966 | Base = CurDAG->getTargetFrameIndex(FIN->getIndex(), MVT::i32); |
Chris Lattner | 8fa54dc | 2005-12-18 06:59:57 +0000 | [diff] [blame] | 967 | Offset = CurDAG->getTargetConstant(0, MVT::i32); |
| 968 | return true; |
| 969 | } |
Chris Lattner | ad7a3e6 | 2006-02-10 07:35:42 +0000 | [diff] [blame^] | 970 | if (Addr.getOpcode() == ISD::TargetExternalSymbol || |
| 971 | Addr.getOpcode() == ISD::TargetGlobalAddress) |
| 972 | return false; // direct calls. |
Chris Lattner | 8fa54dc | 2005-12-18 06:59:57 +0000 | [diff] [blame] | 973 | |
| 974 | if (Addr.getOpcode() == ISD::ADD) { |
| 975 | if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(Addr.getOperand(1))) { |
| 976 | if (Predicate_simm13(CN)) { |
Chris Lattner | d5aae05 | 2005-12-18 07:09:06 +0000 | [diff] [blame] | 977 | if (FrameIndexSDNode *FIN = |
| 978 | dyn_cast<FrameIndexSDNode>(Addr.getOperand(0))) { |
Chris Lattner | 8fa54dc | 2005-12-18 06:59:57 +0000 | [diff] [blame] | 979 | // Constant offset from frame ref. |
Chris Lattner | d5aae05 | 2005-12-18 07:09:06 +0000 | [diff] [blame] | 980 | Base = CurDAG->getTargetFrameIndex(FIN->getIndex(), MVT::i32); |
Chris Lattner | 8fa54dc | 2005-12-18 06:59:57 +0000 | [diff] [blame] | 981 | } else { |
Chris Lattner | c26017a | 2006-02-05 08:35:50 +0000 | [diff] [blame] | 982 | Base = Addr.getOperand(0); |
Chris Lattner | 8fa54dc | 2005-12-18 06:59:57 +0000 | [diff] [blame] | 983 | } |
| 984 | Offset = CurDAG->getTargetConstant(CN->getValue(), MVT::i32); |
| 985 | return true; |
| 986 | } |
| 987 | } |
Chris Lattner | 7c90f73 | 2006-02-05 05:50:24 +0000 | [diff] [blame] | 988 | if (Addr.getOperand(0).getOpcode() == SPISD::Lo) { |
Chris Lattner | c26017a | 2006-02-05 08:35:50 +0000 | [diff] [blame] | 989 | Base = Addr.getOperand(1); |
Chris Lattner | 8fa54dc | 2005-12-18 06:59:57 +0000 | [diff] [blame] | 990 | Offset = Addr.getOperand(0).getOperand(0); |
| 991 | return true; |
| 992 | } |
Chris Lattner | 7c90f73 | 2006-02-05 05:50:24 +0000 | [diff] [blame] | 993 | if (Addr.getOperand(1).getOpcode() == SPISD::Lo) { |
Chris Lattner | c26017a | 2006-02-05 08:35:50 +0000 | [diff] [blame] | 994 | Base = Addr.getOperand(0); |
Chris Lattner | 8fa54dc | 2005-12-18 06:59:57 +0000 | [diff] [blame] | 995 | Offset = Addr.getOperand(1).getOperand(0); |
| 996 | return true; |
| 997 | } |
| 998 | } |
Chris Lattner | c26017a | 2006-02-05 08:35:50 +0000 | [diff] [blame] | 999 | Base = Addr; |
Chris Lattner | 8fa54dc | 2005-12-18 06:59:57 +0000 | [diff] [blame] | 1000 | Offset = CurDAG->getTargetConstant(0, MVT::i32); |
| 1001 | return true; |
| 1002 | } |
| 1003 | |
Chris Lattner | 7c90f73 | 2006-02-05 05:50:24 +0000 | [diff] [blame] | 1004 | bool SparcDAGToDAGISel::SelectADDRrr(SDOperand Addr, SDOperand &R1, |
| 1005 | SDOperand &R2) { |
Chris Lattner | ad7a3e6 | 2006-02-10 07:35:42 +0000 | [diff] [blame^] | 1006 | if (Addr.getOpcode() == ISD::FrameIndex) return false; |
| 1007 | if (Addr.getOpcode() == ISD::TargetExternalSymbol || |
| 1008 | Addr.getOpcode() == ISD::TargetGlobalAddress) |
| 1009 | return false; // direct calls. |
| 1010 | |
Chris Lattner | 9034b88 | 2005-12-17 21:25:27 +0000 | [diff] [blame] | 1011 | if (Addr.getOpcode() == ISD::ADD) { |
| 1012 | if (isa<ConstantSDNode>(Addr.getOperand(1)) && |
| 1013 | Predicate_simm13(Addr.getOperand(1).Val)) |
| 1014 | return false; // Let the reg+imm pattern catch this! |
Chris Lattner | 7c90f73 | 2006-02-05 05:50:24 +0000 | [diff] [blame] | 1015 | if (Addr.getOperand(0).getOpcode() == SPISD::Lo || |
| 1016 | Addr.getOperand(1).getOpcode() == SPISD::Lo) |
Chris Lattner | e1389ad | 2005-12-18 02:27:00 +0000 | [diff] [blame] | 1017 | return false; // Let the reg+imm pattern catch this! |
Chris Lattner | c26017a | 2006-02-05 08:35:50 +0000 | [diff] [blame] | 1018 | R1 = Addr.getOperand(0); |
| 1019 | R2 = Addr.getOperand(1); |
Chris Lattner | 9034b88 | 2005-12-17 21:25:27 +0000 | [diff] [blame] | 1020 | return true; |
| 1021 | } |
| 1022 | |
Chris Lattner | c26017a | 2006-02-05 08:35:50 +0000 | [diff] [blame] | 1023 | R1 = Addr; |
Chris Lattner | 7c90f73 | 2006-02-05 05:50:24 +0000 | [diff] [blame] | 1024 | R2 = CurDAG->getRegister(SP::G0, MVT::i32); |
Chris Lattner | bc83fd9 | 2005-12-17 20:04:49 +0000 | [diff] [blame] | 1025 | return true; |
| 1026 | } |
| 1027 | |
Evan Cheng | 3416721 | 2006-02-09 00:37:58 +0000 | [diff] [blame] | 1028 | void SparcDAGToDAGISel::Select(SDOperand &Result, SDOperand Op) { |
Chris Lattner | 6c18b10 | 2005-12-17 07:47:01 +0000 | [diff] [blame] | 1029 | SDNode *N = Op.Val; |
Chris Lattner | 4d55aca | 2005-12-18 01:20:35 +0000 | [diff] [blame] | 1030 | if (N->getOpcode() >= ISD::BUILTIN_OP_END && |
Evan Cheng | 3416721 | 2006-02-09 00:37:58 +0000 | [diff] [blame] | 1031 | N->getOpcode() < SPISD::FIRST_NUMBER) { |
| 1032 | Result = Op; |
| 1033 | return; // Already selected. |
| 1034 | } |
| 1035 | |
Chris Lattner | 6c18b10 | 2005-12-17 07:47:01 +0000 | [diff] [blame] | 1036 | // If this has already been converted, use it. |
| 1037 | std::map<SDOperand, SDOperand>::iterator CGMI = CodeGenMap.find(Op); |
Evan Cheng | 3416721 | 2006-02-09 00:37:58 +0000 | [diff] [blame] | 1038 | if (CGMI != CodeGenMap.end()) { |
| 1039 | Result = CGMI->second; |
| 1040 | return; |
| 1041 | } |
Chris Lattner | 6c18b10 | 2005-12-17 07:47:01 +0000 | [diff] [blame] | 1042 | |
| 1043 | switch (N->getOpcode()) { |
| 1044 | default: break; |
Chris Lattner | d19fc65 | 2005-12-17 22:55:57 +0000 | [diff] [blame] | 1045 | case ISD::ADD_PARTS: { |
Evan Cheng | 3416721 | 2006-02-09 00:37:58 +0000 | [diff] [blame] | 1046 | SDOperand LHSL, LHSH, RHSL, RHSH; |
| 1047 | Select(LHSL, N->getOperand(0)); |
| 1048 | Select(LHSH, N->getOperand(1)); |
| 1049 | Select(RHSL, N->getOperand(2)); |
| 1050 | Select(RHSH, N->getOperand(3)); |
Chris Lattner | d19fc65 | 2005-12-17 22:55:57 +0000 | [diff] [blame] | 1051 | // FIXME, handle immediate RHS. |
Evan Cheng | 7e9b26f | 2006-02-09 07:17:49 +0000 | [diff] [blame] | 1052 | SDOperand Low = |
| 1053 | SDOperand(CurDAG->getTargetNode(SP::ADDCCrr, MVT::i32, MVT::Flag, |
| 1054 | LHSL, RHSL), 0); |
| 1055 | SDOperand Hi = |
| 1056 | SDOperand(CurDAG->getTargetNode(SP::ADDXrr, MVT::i32, LHSH, RHSH, |
| 1057 | Low.getValue(1)), 0); |
Chris Lattner | d19fc65 | 2005-12-17 22:55:57 +0000 | [diff] [blame] | 1058 | CodeGenMap[SDOperand(N, 0)] = Low; |
| 1059 | CodeGenMap[SDOperand(N, 1)] = Hi; |
Evan Cheng | 3416721 | 2006-02-09 00:37:58 +0000 | [diff] [blame] | 1060 | Result = Op.ResNo ? Hi : Low; |
| 1061 | return; |
Chris Lattner | d19fc65 | 2005-12-17 22:55:57 +0000 | [diff] [blame] | 1062 | } |
| 1063 | case ISD::SUB_PARTS: { |
Evan Cheng | 3416721 | 2006-02-09 00:37:58 +0000 | [diff] [blame] | 1064 | SDOperand LHSL, LHSH, RHSL, RHSH; |
| 1065 | Select(LHSL, N->getOperand(0)); |
| 1066 | Select(LHSH, N->getOperand(1)); |
| 1067 | Select(RHSL, N->getOperand(2)); |
| 1068 | Select(RHSH, N->getOperand(3)); |
Evan Cheng | 7e9b26f | 2006-02-09 07:17:49 +0000 | [diff] [blame] | 1069 | SDOperand Low = |
| 1070 | SDOperand(CurDAG->getTargetNode(SP::SUBCCrr, MVT::i32, MVT::Flag, |
| 1071 | LHSL, RHSL), 0); |
| 1072 | SDOperand Hi = |
| 1073 | SDOperand(CurDAG->getTargetNode(SP::SUBXrr, MVT::i32, LHSH, RHSH, |
| 1074 | Low.getValue(1)), 0); |
Chris Lattner | d19fc65 | 2005-12-17 22:55:57 +0000 | [diff] [blame] | 1075 | CodeGenMap[SDOperand(N, 0)] = Low; |
| 1076 | CodeGenMap[SDOperand(N, 1)] = Hi; |
Evan Cheng | 3416721 | 2006-02-09 00:37:58 +0000 | [diff] [blame] | 1077 | Result = Op.ResNo ? Hi : Low; |
| 1078 | return; |
Chris Lattner | d19fc65 | 2005-12-17 22:55:57 +0000 | [diff] [blame] | 1079 | } |
Chris Lattner | 7087e57 | 2005-12-17 22:39:19 +0000 | [diff] [blame] | 1080 | case ISD::SDIV: |
| 1081 | case ISD::UDIV: { |
| 1082 | // FIXME: should use a custom expander to expose the SRA to the dag. |
Evan Cheng | 3416721 | 2006-02-09 00:37:58 +0000 | [diff] [blame] | 1083 | SDOperand DivLHS, DivRHS; |
| 1084 | Select(DivLHS, N->getOperand(0)); |
| 1085 | Select(DivRHS, N->getOperand(1)); |
Chris Lattner | 7087e57 | 2005-12-17 22:39:19 +0000 | [diff] [blame] | 1086 | |
| 1087 | // Set the Y register to the high-part. |
| 1088 | SDOperand TopPart; |
| 1089 | if (N->getOpcode() == ISD::SDIV) { |
Evan Cheng | 7e9b26f | 2006-02-09 07:17:49 +0000 | [diff] [blame] | 1090 | TopPart = SDOperand(CurDAG->getTargetNode(SP::SRAri, MVT::i32, DivLHS, |
| 1091 | CurDAG->getTargetConstant(31, MVT::i32)), 0); |
Chris Lattner | 7087e57 | 2005-12-17 22:39:19 +0000 | [diff] [blame] | 1092 | } else { |
Chris Lattner | 7c90f73 | 2006-02-05 05:50:24 +0000 | [diff] [blame] | 1093 | TopPart = CurDAG->getRegister(SP::G0, MVT::i32); |
Chris Lattner | 7087e57 | 2005-12-17 22:39:19 +0000 | [diff] [blame] | 1094 | } |
Evan Cheng | 7e9b26f | 2006-02-09 07:17:49 +0000 | [diff] [blame] | 1095 | TopPart = SDOperand(CurDAG->getTargetNode(SP::WRYrr, MVT::Flag, TopPart, |
| 1096 | CurDAG->getRegister(SP::G0, MVT::i32)), 0); |
Chris Lattner | 7087e57 | 2005-12-17 22:39:19 +0000 | [diff] [blame] | 1097 | |
| 1098 | // FIXME: Handle div by immediate. |
Chris Lattner | 7c90f73 | 2006-02-05 05:50:24 +0000 | [diff] [blame] | 1099 | unsigned Opcode = N->getOpcode() == ISD::SDIV ? SP::SDIVrr : SP::UDIVrr; |
Evan Cheng | 3416721 | 2006-02-09 00:37:58 +0000 | [diff] [blame] | 1100 | Result = CurDAG->SelectNodeTo(N, Opcode, MVT::i32, DivLHS, DivRHS, TopPart); |
| 1101 | return; |
Chris Lattner | 7087e57 | 2005-12-17 22:39:19 +0000 | [diff] [blame] | 1102 | } |
Chris Lattner | ee3d5fb | 2005-12-17 22:30:00 +0000 | [diff] [blame] | 1103 | case ISD::MULHU: |
| 1104 | case ISD::MULHS: { |
Chris Lattner | 7087e57 | 2005-12-17 22:39:19 +0000 | [diff] [blame] | 1105 | // FIXME: Handle mul by immediate. |
Evan Cheng | 3416721 | 2006-02-09 00:37:58 +0000 | [diff] [blame] | 1106 | SDOperand MulLHS, MulRHS; |
| 1107 | Select(MulLHS, N->getOperand(0)); |
| 1108 | Select(MulRHS, N->getOperand(1)); |
Chris Lattner | 7c90f73 | 2006-02-05 05:50:24 +0000 | [diff] [blame] | 1109 | unsigned Opcode = N->getOpcode() == ISD::MULHU ? SP::UMULrr : SP::SMULrr; |
Evan Cheng | 7e9b26f | 2006-02-09 07:17:49 +0000 | [diff] [blame] | 1110 | SDNode *Mul = CurDAG->getTargetNode(Opcode, MVT::i32, MVT::Flag, |
Chris Lattner | ad7a3e6 | 2006-02-10 07:35:42 +0000 | [diff] [blame^] | 1111 | MulLHS, MulRHS); |
Chris Lattner | ee3d5fb | 2005-12-17 22:30:00 +0000 | [diff] [blame] | 1112 | // The high part is in the Y register. |
Evan Cheng | 7e9b26f | 2006-02-09 07:17:49 +0000 | [diff] [blame] | 1113 | Result = CurDAG->SelectNodeTo(N, SP::RDY, MVT::i32, SDOperand(Mul, 1)); |
Evan Cheng | 3416721 | 2006-02-09 00:37:58 +0000 | [diff] [blame] | 1114 | return; |
Chris Lattner | ee3d5fb | 2005-12-17 22:30:00 +0000 | [diff] [blame] | 1115 | } |
Chris Lattner | 6c18b10 | 2005-12-17 07:47:01 +0000 | [diff] [blame] | 1116 | } |
| 1117 | |
Evan Cheng | 3416721 | 2006-02-09 00:37:58 +0000 | [diff] [blame] | 1118 | SelectCode(Result, Op); |
Chris Lattner | 6c18b10 | 2005-12-17 07:47:01 +0000 | [diff] [blame] | 1119 | } |
| 1120 | |
| 1121 | |
Chris Lattner | 7c90f73 | 2006-02-05 05:50:24 +0000 | [diff] [blame] | 1122 | /// createSparcISelDag - This pass converts a legalized DAG into a |
Chris Lattner | 4dcfaac | 2006-01-26 07:22:22 +0000 | [diff] [blame] | 1123 | /// SPARC-specific DAG, ready for instruction scheduling. |
Chris Lattner | 6c18b10 | 2005-12-17 07:47:01 +0000 | [diff] [blame] | 1124 | /// |
Chris Lattner | 7c90f73 | 2006-02-05 05:50:24 +0000 | [diff] [blame] | 1125 | FunctionPass *llvm::createSparcISelDag(TargetMachine &TM) { |
| 1126 | return new SparcDAGToDAGISel(TM); |
Chris Lattner | 6c18b10 | 2005-12-17 07:47:01 +0000 | [diff] [blame] | 1127 | } |