blob: 4cd0a476dd9b70aaa449a4eb96f6cec955665db0 [file] [log] [blame]
Nate Begeman1d9d7422005-10-18 00:28:58 +00001//===-- PPCISelLowering.cpp - PPC DAG Lowering Implementation -------------===//
Chris Lattner7c5a3d32005-08-16 17:14:42 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file was developed by Chris Lattner and is distributed under
6// the University of Illinois Open Source License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
Nate Begeman21e463b2005-10-16 05:39:50 +000010// This file implements the PPCISelLowering class.
Chris Lattner7c5a3d32005-08-16 17:14:42 +000011//
12//===----------------------------------------------------------------------===//
13
Chris Lattner16e71f22005-10-14 23:59:06 +000014#include "PPCISelLowering.h"
15#include "PPCTargetMachine.h"
Nate Begeman750ac1b2006-02-01 07:19:44 +000016#include "llvm/ADT/VectorExtras.h"
Evan Chengc4c62572006-03-13 23:20:37 +000017#include "llvm/Analysis/ScalarEvolutionExpressions.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000018#include "llvm/CodeGen/MachineFrameInfo.h"
19#include "llvm/CodeGen/MachineFunction.h"
Chris Lattner8a2d3ca2005-08-26 21:23:58 +000020#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000021#include "llvm/CodeGen/SelectionDAG.h"
Chris Lattner7b738342005-09-13 19:33:40 +000022#include "llvm/CodeGen/SSARegMap.h"
Chris Lattner0b1e4e52005-08-26 17:36:52 +000023#include "llvm/Constants.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000024#include "llvm/Function.h"
Chris Lattner6d92cad2006-03-26 10:06:40 +000025#include "llvm/Intrinsics.h"
Nate Begeman750ac1b2006-02-01 07:19:44 +000026#include "llvm/Support/MathExtras.h"
Evan Chengd2ee2182006-02-18 00:08:58 +000027#include "llvm/Target/TargetOptions.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000028using namespace llvm;
29
Nate Begeman21e463b2005-10-16 05:39:50 +000030PPCTargetLowering::PPCTargetLowering(TargetMachine &TM)
Chris Lattner7c5a3d32005-08-16 17:14:42 +000031 : TargetLowering(TM) {
32
33 // Fold away setcc operations if possible.
34 setSetCCIsExpensive();
Nate Begeman405e3ec2005-10-21 00:02:42 +000035 setPow2DivIsCheap();
Chris Lattner7c5a3d32005-08-16 17:14:42 +000036
Chris Lattnerd145a612005-09-27 22:18:25 +000037 // Use _setjmp/_longjmp instead of setjmp/longjmp.
38 setUseUnderscoreSetJmpLongJmp(true);
39
Chris Lattner7c5a3d32005-08-16 17:14:42 +000040 // Set up the register classes.
Nate Begeman1d9d7422005-10-18 00:28:58 +000041 addRegisterClass(MVT::i32, PPC::GPRCRegisterClass);
42 addRegisterClass(MVT::f32, PPC::F4RCRegisterClass);
43 addRegisterClass(MVT::f64, PPC::F8RCRegisterClass);
Chris Lattner7c5a3d32005-08-16 17:14:42 +000044
Chris Lattnera54aa942006-01-29 06:26:08 +000045 setOperationAction(ISD::ConstantFP, MVT::f64, Expand);
46 setOperationAction(ISD::ConstantFP, MVT::f32, Expand);
47
Chris Lattner7c5a3d32005-08-16 17:14:42 +000048 // PowerPC has no intrinsics for these particular operations
49 setOperationAction(ISD::MEMMOVE, MVT::Other, Expand);
50 setOperationAction(ISD::MEMSET, MVT::Other, Expand);
51 setOperationAction(ISD::MEMCPY, MVT::Other, Expand);
52
53 // PowerPC has an i16 but no i8 (or i1) SEXTLOAD
54 setOperationAction(ISD::SEXTLOAD, MVT::i1, Expand);
55 setOperationAction(ISD::SEXTLOAD, MVT::i8, Expand);
56
57 // PowerPC has no SREM/UREM instructions
58 setOperationAction(ISD::SREM, MVT::i32, Expand);
59 setOperationAction(ISD::UREM, MVT::i32, Expand);
60
61 // We don't support sin/cos/sqrt/fmod
62 setOperationAction(ISD::FSIN , MVT::f64, Expand);
63 setOperationAction(ISD::FCOS , MVT::f64, Expand);
Chris Lattner615c2d02005-09-28 22:29:58 +000064 setOperationAction(ISD::FREM , MVT::f64, Expand);
Chris Lattner7c5a3d32005-08-16 17:14:42 +000065 setOperationAction(ISD::FSIN , MVT::f32, Expand);
66 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Chris Lattner615c2d02005-09-28 22:29:58 +000067 setOperationAction(ISD::FREM , MVT::f32, Expand);
Chris Lattner7c5a3d32005-08-16 17:14:42 +000068
69 // If we're enabling GP optimizations, use hardware square root
Chris Lattner1e9de3e2005-09-02 18:33:05 +000070 if (!TM.getSubtarget<PPCSubtarget>().hasFSQRT()) {
Chris Lattner7c5a3d32005-08-16 17:14:42 +000071 setOperationAction(ISD::FSQRT, MVT::f64, Expand);
72 setOperationAction(ISD::FSQRT, MVT::f32, Expand);
73 }
74
Chris Lattner9601a862006-03-05 05:08:37 +000075 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
76 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
77
Nate Begemand88fc032006-01-14 03:14:10 +000078 // PowerPC does not have BSWAP, CTPOP or CTTZ
79 setOperationAction(ISD::BSWAP, MVT::i32 , Expand);
Chris Lattner7c5a3d32005-08-16 17:14:42 +000080 setOperationAction(ISD::CTPOP, MVT::i32 , Expand);
81 setOperationAction(ISD::CTTZ , MVT::i32 , Expand);
82
Nate Begeman35ef9132006-01-11 21:21:00 +000083 // PowerPC does not have ROTR
84 setOperationAction(ISD::ROTR, MVT::i32 , Expand);
85
Chris Lattner7c5a3d32005-08-16 17:14:42 +000086 // PowerPC does not have Select
87 setOperationAction(ISD::SELECT, MVT::i32, Expand);
88 setOperationAction(ISD::SELECT, MVT::f32, Expand);
89 setOperationAction(ISD::SELECT, MVT::f64, Expand);
Chris Lattnera1d95e12006-04-08 22:59:15 +000090 setOperationAction(ISD::SELECT, MVT::v4f32, Expand);
91 setOperationAction(ISD::SELECT, MVT::v4i32, Expand);
92 setOperationAction(ISD::SELECT, MVT::v8i16, Expand);
93 setOperationAction(ISD::SELECT, MVT::v16i8, Expand);
Chris Lattnere4bc9ea2005-08-26 00:52:45 +000094
Chris Lattner0b1e4e52005-08-26 17:36:52 +000095 // PowerPC wants to turn select_cc of FP into fsel when possible.
96 setOperationAction(ISD::SELECT_CC, MVT::f32, Custom);
97 setOperationAction(ISD::SELECT_CC, MVT::f64, Custom);
Nate Begeman44775902006-01-31 08:17:29 +000098
Nate Begeman750ac1b2006-02-01 07:19:44 +000099 // PowerPC wants to optimize integer setcc a bit
Nate Begeman44775902006-01-31 08:17:29 +0000100 setOperationAction(ISD::SETCC, MVT::i32, Custom);
Chris Lattnereb9b62e2005-08-31 19:09:57 +0000101
Nate Begeman81e80972006-03-17 01:40:33 +0000102 // PowerPC does not have BRCOND which requires SetCC
103 setOperationAction(ISD::BRCOND, MVT::Other, Expand);
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000104
Chris Lattnerf7605322005-08-31 21:09:52 +0000105 // PowerPC turns FP_TO_SINT into FCTIWZ and some load/stores.
106 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
Nate Begemanc09eeec2005-09-06 22:03:27 +0000107
Jim Laskeyad23c9d2005-08-17 00:40:22 +0000108 // PowerPC does not have [U|S]INT_TO_FP
109 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Expand);
110 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Expand);
111
Chris Lattner53e88452005-12-23 05:13:35 +0000112 setOperationAction(ISD::BIT_CONVERT, MVT::f32, Expand);
113 setOperationAction(ISD::BIT_CONVERT, MVT::i32, Expand);
114
Chris Lattnere6ec9f22005-09-10 00:21:06 +0000115 // PowerPC does not have truncstore for i1.
116 setOperationAction(ISD::TRUNCSTORE, MVT::i1, Promote);
Chris Lattnerf73bae12005-11-29 06:16:21 +0000117
Jim Laskeyabf6d172006-01-05 01:25:28 +0000118 // Support label based line numbers.
Chris Lattnerf73bae12005-11-29 06:16:21 +0000119 setOperationAction(ISD::LOCATION, MVT::Other, Expand);
Jim Laskeye0bce712006-01-05 01:47:43 +0000120 setOperationAction(ISD::DEBUG_LOC, MVT::Other, Expand);
Jim Laskeyabf6d172006-01-05 01:25:28 +0000121 // FIXME - use subtarget debug flags
Jim Laskeye0bce712006-01-05 01:47:43 +0000122 if (!TM.getSubtarget<PPCSubtarget>().isDarwin())
Jim Laskeyabf6d172006-01-05 01:25:28 +0000123 setOperationAction(ISD::DEBUG_LABEL, MVT::Other, Expand);
Chris Lattnere6ec9f22005-09-10 00:21:06 +0000124
Nate Begeman28a6b022005-12-10 02:36:00 +0000125 // We want to legalize GlobalAddress and ConstantPool nodes into the
126 // appropriate instructions to materialize the address.
Chris Lattner3eef4e32005-11-17 18:26:56 +0000127 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
Nate Begeman28a6b022005-12-10 02:36:00 +0000128 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
Chris Lattnerb99329e2006-01-13 02:42:53 +0000129
Nate Begemanee625572006-01-27 21:09:22 +0000130 // RET must be custom lowered, to meet ABI requirements
131 setOperationAction(ISD::RET , MVT::Other, Custom);
132
Nate Begemanacc398c2006-01-25 18:21:52 +0000133 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
134 setOperationAction(ISD::VASTART , MVT::Other, Custom);
135
Chris Lattnerb22c08b2006-01-15 09:02:48 +0000136 // Use the default implementation.
Nate Begemanacc398c2006-01-25 18:21:52 +0000137 setOperationAction(ISD::VAARG , MVT::Other, Expand);
138 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
139 setOperationAction(ISD::VAEND , MVT::Other, Expand);
Chris Lattnerb22c08b2006-01-15 09:02:48 +0000140 setOperationAction(ISD::STACKSAVE , MVT::Other, Expand);
141 setOperationAction(ISD::STACKRESTORE , MVT::Other, Expand);
142 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32 , Expand);
Chris Lattner860e8862005-11-17 07:30:41 +0000143
Chris Lattner6d92cad2006-03-26 10:06:40 +0000144 // We want to custom lower some of our intrinsics.
Chris Lattner48b61a72006-03-28 00:40:33 +0000145 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Chris Lattner6d92cad2006-03-26 10:06:40 +0000146
Nate Begemanc09eeec2005-09-06 22:03:27 +0000147 if (TM.getSubtarget<PPCSubtarget>().is64Bit()) {
Nate Begeman1d9d7422005-10-18 00:28:58 +0000148 // They also have instructions for converting between i64 and fp.
Nate Begemanc09eeec2005-09-06 22:03:27 +0000149 setOperationAction(ISD::FP_TO_SINT, MVT::i64, Custom);
150 setOperationAction(ISD::SINT_TO_FP, MVT::i64, Custom);
Chris Lattner7fbcef72006-03-24 07:53:47 +0000151
152 // FIXME: disable this lowered code. This generates 64-bit register values,
153 // and we don't model the fact that the top part is clobbered by calls. We
154 // need to flag these together so that the value isn't live across a call.
155 //setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
156
Nate Begemanae749a92005-10-25 23:48:36 +0000157 // To take advantage of the above i64 FP_TO_SINT, promote i32 FP_TO_UINT
158 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Promote);
159 } else {
Chris Lattner860e8862005-11-17 07:30:41 +0000160 // PowerPC does not have FP_TO_UINT on 32-bit implementations.
Nate Begemanae749a92005-10-25 23:48:36 +0000161 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Expand);
Nate Begeman9d2b8172005-10-18 00:56:42 +0000162 }
163
164 if (TM.getSubtarget<PPCSubtarget>().has64BitRegs()) {
165 // 64 bit PowerPC implementations can support i64 types directly
166 addRegisterClass(MVT::i64, PPC::G8RCRegisterClass);
Nate Begeman1d9d7422005-10-18 00:28:58 +0000167 // BUILD_PAIR can't be handled natively, and should be expanded to shl/or
168 setOperationAction(ISD::BUILD_PAIR, MVT::i64, Expand);
Nate Begeman1d9d7422005-10-18 00:28:58 +0000169 } else {
170 // 32 bit PowerPC wants to expand i64 shifts itself.
171 setOperationAction(ISD::SHL, MVT::i64, Custom);
172 setOperationAction(ISD::SRL, MVT::i64, Custom);
173 setOperationAction(ISD::SRA, MVT::i64, Custom);
Nate Begemanc09eeec2005-09-06 22:03:27 +0000174 }
Evan Chengd30bf012006-03-01 01:11:20 +0000175
Nate Begeman425a9692005-11-29 08:17:20 +0000176 if (TM.getSubtarget<PPCSubtarget>().hasAltivec()) {
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000177 // First set operation action for all vector types to expand. Then we
178 // will selectively turn on ones that can be effectively codegen'd.
179 for (unsigned VT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
180 VT != (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++VT) {
181 // add/sub/and/or/xor are legal for all supported vector VT's.
182 setOperationAction(ISD::ADD , (MVT::ValueType)VT, Legal);
183 setOperationAction(ISD::SUB , (MVT::ValueType)VT, Legal);
184 setOperationAction(ISD::AND , (MVT::ValueType)VT, Legal);
185 setOperationAction(ISD::OR , (MVT::ValueType)VT, Legal);
186 setOperationAction(ISD::XOR , (MVT::ValueType)VT, Legal);
187
Chris Lattner7ff7e672006-04-04 17:25:31 +0000188 // We promote all shuffles to v16i8.
189 setOperationAction(ISD::VECTOR_SHUFFLE, (MVT::ValueType)VT, Promote);
190 AddPromotedToType(ISD::VECTOR_SHUFFLE, (MVT::ValueType)VT, MVT::v16i8);
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000191
192 setOperationAction(ISD::MUL , (MVT::ValueType)VT, Expand);
193 setOperationAction(ISD::SDIV, (MVT::ValueType)VT, Expand);
194 setOperationAction(ISD::SREM, (MVT::ValueType)VT, Expand);
195 setOperationAction(ISD::UDIV, (MVT::ValueType)VT, Expand);
196 setOperationAction(ISD::UREM, (MVT::ValueType)VT, Expand);
197 setOperationAction(ISD::EXTRACT_VECTOR_ELT, (MVT::ValueType)VT, Expand);
198 setOperationAction(ISD::INSERT_VECTOR_ELT, (MVT::ValueType)VT, Expand);
199 setOperationAction(ISD::BUILD_VECTOR, (MVT::ValueType)VT, Expand);
Chris Lattner01cae072006-04-03 23:55:43 +0000200
201 setOperationAction(ISD::SCALAR_TO_VECTOR, (MVT::ValueType)VT, Expand);
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000202 }
203
Chris Lattner7ff7e672006-04-04 17:25:31 +0000204 // We can custom expand all VECTOR_SHUFFLEs to VPERM, others we can handle
205 // with merges, splats, etc.
206 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v16i8, Custom);
207
Nate Begeman425a9692005-11-29 08:17:20 +0000208 addRegisterClass(MVT::v4f32, PPC::VRRCRegisterClass);
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000209 addRegisterClass(MVT::v4i32, PPC::VRRCRegisterClass);
Chris Lattner8d052bc2006-03-25 07:39:07 +0000210 addRegisterClass(MVT::v8i16, PPC::VRRCRegisterClass);
211 addRegisterClass(MVT::v16i8, PPC::VRRCRegisterClass);
Chris Lattnerec4a0c72006-01-29 06:32:58 +0000212
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000213 setOperationAction(ISD::MUL, MVT::v4f32, Legal);
Chris Lattnerf1d0b2b2006-03-20 01:53:53 +0000214
Chris Lattnerb2177b92006-03-19 06:55:52 +0000215 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4f32, Custom);
216 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i32, Custom);
Chris Lattner64b3a082006-03-24 07:48:08 +0000217
Chris Lattner541f91b2006-04-02 00:43:36 +0000218 setOperationAction(ISD::BUILD_VECTOR, MVT::v16i8, Custom);
219 setOperationAction(ISD::BUILD_VECTOR, MVT::v8i16, Custom);
Chris Lattner64b3a082006-03-24 07:48:08 +0000220 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i32, Custom);
221 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
Nate Begeman425a9692005-11-29 08:17:20 +0000222 }
223
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000224 setSetCCResultContents(ZeroOrOneSetCCResult);
Chris Lattnercadd7422006-01-13 17:52:03 +0000225 setStackPointerRegisterToSaveRestore(PPC::R1);
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000226
Chris Lattner8c13d0a2006-03-01 04:57:39 +0000227 // We have target-specific dag combine patterns for the following nodes:
228 setTargetDAGCombine(ISD::SINT_TO_FP);
Chris Lattner51269842006-03-01 05:50:56 +0000229 setTargetDAGCombine(ISD::STORE);
Chris Lattner8c13d0a2006-03-01 04:57:39 +0000230
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000231 computeRegisterProperties();
232}
233
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000234const char *PPCTargetLowering::getTargetNodeName(unsigned Opcode) const {
235 switch (Opcode) {
236 default: return 0;
237 case PPCISD::FSEL: return "PPCISD::FSEL";
238 case PPCISD::FCFID: return "PPCISD::FCFID";
239 case PPCISD::FCTIDZ: return "PPCISD::FCTIDZ";
240 case PPCISD::FCTIWZ: return "PPCISD::FCTIWZ";
Chris Lattner51269842006-03-01 05:50:56 +0000241 case PPCISD::STFIWX: return "PPCISD::STFIWX";
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000242 case PPCISD::VMADDFP: return "PPCISD::VMADDFP";
243 case PPCISD::VNMSUBFP: return "PPCISD::VNMSUBFP";
Chris Lattnerf1d0b2b2006-03-20 01:53:53 +0000244 case PPCISD::VPERM: return "PPCISD::VPERM";
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000245 case PPCISD::Hi: return "PPCISD::Hi";
246 case PPCISD::Lo: return "PPCISD::Lo";
247 case PPCISD::GlobalBaseReg: return "PPCISD::GlobalBaseReg";
248 case PPCISD::SRL: return "PPCISD::SRL";
249 case PPCISD::SRA: return "PPCISD::SRA";
250 case PPCISD::SHL: return "PPCISD::SHL";
Chris Lattnerecfe55e2006-03-22 05:30:33 +0000251 case PPCISD::EXTSW_32: return "PPCISD::EXTSW_32";
252 case PPCISD::STD_32: return "PPCISD::STD_32";
Chris Lattnere00ebf02006-01-28 07:33:03 +0000253 case PPCISD::CALL: return "PPCISD::CALL";
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000254 case PPCISD::RET_FLAG: return "PPCISD::RET_FLAG";
Chris Lattner6d92cad2006-03-26 10:06:40 +0000255 case PPCISD::MFCR: return "PPCISD::MFCR";
Chris Lattnera17b1552006-03-31 05:13:27 +0000256 case PPCISD::VCMP: return "PPCISD::VCMP";
Chris Lattner6d92cad2006-03-26 10:06:40 +0000257 case PPCISD::VCMPo: return "PPCISD::VCMPo";
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000258 }
259}
260
Chris Lattner1a635d62006-04-14 06:01:58 +0000261//===----------------------------------------------------------------------===//
262// Node matching predicates, for use by the tblgen matching code.
263//===----------------------------------------------------------------------===//
264
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000265/// isFloatingPointZero - Return true if this is 0.0 or -0.0.
266static bool isFloatingPointZero(SDOperand Op) {
267 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(Op))
268 return CFP->isExactlyValue(-0.0) || CFP->isExactlyValue(0.0);
269 else if (Op.getOpcode() == ISD::EXTLOAD || Op.getOpcode() == ISD::LOAD) {
270 // Maybe this has already been legalized into the constant pool?
271 if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(Op.getOperand(1)))
272 if (ConstantFP *CFP = dyn_cast<ConstantFP>(CP->get()))
273 return CFP->isExactlyValue(-0.0) || CFP->isExactlyValue(0.0);
274 }
275 return false;
276}
277
Chris Lattnerddb739e2006-04-06 17:23:16 +0000278/// isConstantOrUndef - Op is either an undef node or a ConstantSDNode. Return
279/// true if Op is undef or if it matches the specified value.
280static bool isConstantOrUndef(SDOperand Op, unsigned Val) {
281 return Op.getOpcode() == ISD::UNDEF ||
282 cast<ConstantSDNode>(Op)->getValue() == Val;
283}
284
285/// isVPKUHUMShuffleMask - Return true if this is the shuffle mask for a
286/// VPKUHUM instruction.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000287bool PPC::isVPKUHUMShuffleMask(SDNode *N, bool isUnary) {
288 if (!isUnary) {
289 for (unsigned i = 0; i != 16; ++i)
290 if (!isConstantOrUndef(N->getOperand(i), i*2+1))
291 return false;
292 } else {
293 for (unsigned i = 0; i != 8; ++i)
294 if (!isConstantOrUndef(N->getOperand(i), i*2+1) ||
295 !isConstantOrUndef(N->getOperand(i+8), i*2+1))
296 return false;
297 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000298 return true;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000299}
300
301/// isVPKUWUMShuffleMask - Return true if this is the shuffle mask for a
302/// VPKUWUM instruction.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000303bool PPC::isVPKUWUMShuffleMask(SDNode *N, bool isUnary) {
304 if (!isUnary) {
305 for (unsigned i = 0; i != 16; i += 2)
306 if (!isConstantOrUndef(N->getOperand(i ), i*2+2) ||
307 !isConstantOrUndef(N->getOperand(i+1), i*2+3))
308 return false;
309 } else {
310 for (unsigned i = 0; i != 8; i += 2)
311 if (!isConstantOrUndef(N->getOperand(i ), i*2+2) ||
312 !isConstantOrUndef(N->getOperand(i+1), i*2+3) ||
313 !isConstantOrUndef(N->getOperand(i+8), i*2+2) ||
314 !isConstantOrUndef(N->getOperand(i+9), i*2+3))
315 return false;
316 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000317 return true;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000318}
319
Chris Lattnercaad1632006-04-06 22:02:42 +0000320/// isVMerge - Common function, used to match vmrg* shuffles.
321///
322static bool isVMerge(SDNode *N, unsigned UnitSize,
323 unsigned LHSStart, unsigned RHSStart) {
Chris Lattner116cc482006-04-06 21:11:54 +0000324 assert(N->getOpcode() == ISD::BUILD_VECTOR &&
325 N->getNumOperands() == 16 && "PPC only supports shuffles by bytes!");
326 assert((UnitSize == 1 || UnitSize == 2 || UnitSize == 4) &&
327 "Unsupported merge size!");
328
329 for (unsigned i = 0; i != 8/UnitSize; ++i) // Step over units
330 for (unsigned j = 0; j != UnitSize; ++j) { // Step over bytes within unit
331 if (!isConstantOrUndef(N->getOperand(i*UnitSize*2+j),
Chris Lattnercaad1632006-04-06 22:02:42 +0000332 LHSStart+j+i*UnitSize) ||
Chris Lattner116cc482006-04-06 21:11:54 +0000333 !isConstantOrUndef(N->getOperand(i*UnitSize*2+UnitSize+j),
Chris Lattnercaad1632006-04-06 22:02:42 +0000334 RHSStart+j+i*UnitSize))
Chris Lattner116cc482006-04-06 21:11:54 +0000335 return false;
336 }
Chris Lattnercaad1632006-04-06 22:02:42 +0000337 return true;
338}
339
340/// isVMRGLShuffleMask - Return true if this is a shuffle mask suitable for
341/// a VRGL* instruction with the specified unit size (1,2 or 4 bytes).
342bool PPC::isVMRGLShuffleMask(SDNode *N, unsigned UnitSize, bool isUnary) {
343 if (!isUnary)
344 return isVMerge(N, UnitSize, 8, 24);
345 return isVMerge(N, UnitSize, 8, 8);
Chris Lattner116cc482006-04-06 21:11:54 +0000346}
347
348/// isVMRGHShuffleMask - Return true if this is a shuffle mask suitable for
349/// a VRGH* instruction with the specified unit size (1,2 or 4 bytes).
Chris Lattnercaad1632006-04-06 22:02:42 +0000350bool PPC::isVMRGHShuffleMask(SDNode *N, unsigned UnitSize, bool isUnary) {
351 if (!isUnary)
352 return isVMerge(N, UnitSize, 0, 16);
353 return isVMerge(N, UnitSize, 0, 0);
Chris Lattner116cc482006-04-06 21:11:54 +0000354}
355
356
Chris Lattnerd0608e12006-04-06 18:26:28 +0000357/// isVSLDOIShuffleMask - If this is a vsldoi shuffle mask, return the shift
358/// amount, otherwise return -1.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000359int PPC::isVSLDOIShuffleMask(SDNode *N, bool isUnary) {
Chris Lattner116cc482006-04-06 21:11:54 +0000360 assert(N->getOpcode() == ISD::BUILD_VECTOR &&
361 N->getNumOperands() == 16 && "PPC only supports shuffles by bytes!");
Chris Lattnerd0608e12006-04-06 18:26:28 +0000362 // Find the first non-undef value in the shuffle mask.
363 unsigned i;
364 for (i = 0; i != 16 && N->getOperand(i).getOpcode() == ISD::UNDEF; ++i)
365 /*search*/;
366
367 if (i == 16) return -1; // all undef.
368
369 // Otherwise, check to see if the rest of the elements are consequtively
370 // numbered from this value.
371 unsigned ShiftAmt = cast<ConstantSDNode>(N->getOperand(i))->getValue();
372 if (ShiftAmt < i) return -1;
373 ShiftAmt -= i;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000374
Chris Lattnerf24380e2006-04-06 22:28:36 +0000375 if (!isUnary) {
376 // Check the rest of the elements to see if they are consequtive.
377 for (++i; i != 16; ++i)
378 if (!isConstantOrUndef(N->getOperand(i), ShiftAmt+i))
379 return -1;
380 } else {
381 // Check the rest of the elements to see if they are consequtive.
382 for (++i; i != 16; ++i)
383 if (!isConstantOrUndef(N->getOperand(i), (ShiftAmt+i) & 15))
384 return -1;
385 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000386
387 return ShiftAmt;
388}
Chris Lattneref819f82006-03-20 06:33:01 +0000389
390/// isSplatShuffleMask - Return true if the specified VECTOR_SHUFFLE operand
391/// specifies a splat of a single element that is suitable for input to
392/// VSPLTB/VSPLTH/VSPLTW.
Chris Lattner7ff7e672006-04-04 17:25:31 +0000393bool PPC::isSplatShuffleMask(SDNode *N, unsigned EltSize) {
394 assert(N->getOpcode() == ISD::BUILD_VECTOR &&
395 N->getNumOperands() == 16 &&
396 (EltSize == 1 || EltSize == 2 || EltSize == 4));
Chris Lattnerdd4d2d02006-03-20 06:51:10 +0000397
Chris Lattner88a99ef2006-03-20 06:37:44 +0000398 // This is a splat operation if each element of the permute is the same, and
399 // if the value doesn't reference the second vector.
Chris Lattner7ff7e672006-04-04 17:25:31 +0000400 unsigned ElementBase = 0;
Chris Lattner88a99ef2006-03-20 06:37:44 +0000401 SDOperand Elt = N->getOperand(0);
Chris Lattner7ff7e672006-04-04 17:25:31 +0000402 if (ConstantSDNode *EltV = dyn_cast<ConstantSDNode>(Elt))
403 ElementBase = EltV->getValue();
404 else
405 return false; // FIXME: Handle UNDEF elements too!
406
407 if (cast<ConstantSDNode>(Elt)->getValue() >= 16)
408 return false;
409
410 // Check that they are consequtive.
411 for (unsigned i = 1; i != EltSize; ++i) {
412 if (!isa<ConstantSDNode>(N->getOperand(i)) ||
413 cast<ConstantSDNode>(N->getOperand(i))->getValue() != i+ElementBase)
414 return false;
415 }
416
Chris Lattner88a99ef2006-03-20 06:37:44 +0000417 assert(isa<ConstantSDNode>(Elt) && "Invalid VECTOR_SHUFFLE mask!");
Chris Lattner7ff7e672006-04-04 17:25:31 +0000418 for (unsigned i = EltSize, e = 16; i != e; i += EltSize) {
Chris Lattnerb097aa92006-04-14 23:19:08 +0000419 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
Chris Lattner88a99ef2006-03-20 06:37:44 +0000420 assert(isa<ConstantSDNode>(N->getOperand(i)) &&
421 "Invalid VECTOR_SHUFFLE mask!");
Chris Lattner7ff7e672006-04-04 17:25:31 +0000422 for (unsigned j = 0; j != EltSize; ++j)
423 if (N->getOperand(i+j) != N->getOperand(j))
424 return false;
Chris Lattner88a99ef2006-03-20 06:37:44 +0000425 }
426
Chris Lattner7ff7e672006-04-04 17:25:31 +0000427 return true;
Chris Lattneref819f82006-03-20 06:33:01 +0000428}
429
430/// getVSPLTImmediate - Return the appropriate VSPLT* immediate to splat the
431/// specified isSplatShuffleMask VECTOR_SHUFFLE mask.
Chris Lattner7ff7e672006-04-04 17:25:31 +0000432unsigned PPC::getVSPLTImmediate(SDNode *N, unsigned EltSize) {
433 assert(isSplatShuffleMask(N, EltSize));
434 return cast<ConstantSDNode>(N->getOperand(0))->getValue() / EltSize;
Chris Lattneref819f82006-03-20 06:33:01 +0000435}
436
Chris Lattnere87192a2006-04-12 17:37:20 +0000437/// get_VSPLTI_elt - If this is a build_vector of constants which can be formed
Chris Lattner140a58f2006-04-08 06:46:53 +0000438/// by using a vspltis[bhw] instruction of the specified element size, return
439/// the constant being splatted. The ByteSize field indicates the number of
440/// bytes of each element [124] -> [bhw].
Chris Lattnere87192a2006-04-12 17:37:20 +0000441SDOperand PPC::get_VSPLTI_elt(SDNode *N, unsigned ByteSize, SelectionDAG &DAG) {
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000442 SDOperand OpVal(0, 0);
Chris Lattner79d9a882006-04-08 07:14:26 +0000443
444 // If ByteSize of the splat is bigger than the element size of the
445 // build_vector, then we have a case where we are checking for a splat where
446 // multiple elements of the buildvector are folded together into a single
447 // logical element of the splat (e.g. "vsplish 1" to splat {0,1}*8).
448 unsigned EltSize = 16/N->getNumOperands();
449 if (EltSize < ByteSize) {
450 unsigned Multiple = ByteSize/EltSize; // Number of BV entries per spltval.
451 SDOperand UniquedVals[4];
452 assert(Multiple > 1 && Multiple <= 4 && "How can this happen?");
453
454 // See if all of the elements in the buildvector agree across.
455 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
456 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
457 // If the element isn't a constant, bail fully out.
458 if (!isa<ConstantSDNode>(N->getOperand(i))) return SDOperand();
459
460
461 if (UniquedVals[i&(Multiple-1)].Val == 0)
462 UniquedVals[i&(Multiple-1)] = N->getOperand(i);
463 else if (UniquedVals[i&(Multiple-1)] != N->getOperand(i))
464 return SDOperand(); // no match.
465 }
466
467 // Okay, if we reached this point, UniquedVals[0..Multiple-1] contains
468 // either constant or undef values that are identical for each chunk. See
469 // if these chunks can form into a larger vspltis*.
470
471 // Check to see if all of the leading entries are either 0 or -1. If
472 // neither, then this won't fit into the immediate field.
473 bool LeadingZero = true;
474 bool LeadingOnes = true;
475 for (unsigned i = 0; i != Multiple-1; ++i) {
476 if (UniquedVals[i].Val == 0) continue; // Must have been undefs.
477
478 LeadingZero &= cast<ConstantSDNode>(UniquedVals[i])->isNullValue();
479 LeadingOnes &= cast<ConstantSDNode>(UniquedVals[i])->isAllOnesValue();
480 }
481 // Finally, check the least significant entry.
482 if (LeadingZero) {
483 if (UniquedVals[Multiple-1].Val == 0)
484 return DAG.getTargetConstant(0, MVT::i32); // 0,0,0,undef
485 int Val = cast<ConstantSDNode>(UniquedVals[Multiple-1])->getValue();
486 if (Val < 16)
487 return DAG.getTargetConstant(Val, MVT::i32); // 0,0,0,4 -> vspltisw(4)
488 }
489 if (LeadingOnes) {
490 if (UniquedVals[Multiple-1].Val == 0)
491 return DAG.getTargetConstant(~0U, MVT::i32); // -1,-1,-1,undef
492 int Val =cast<ConstantSDNode>(UniquedVals[Multiple-1])->getSignExtended();
493 if (Val >= -16) // -1,-1,-1,-2 -> vspltisw(-2)
494 return DAG.getTargetConstant(Val, MVT::i32);
495 }
496
497 return SDOperand();
498 }
499
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000500 // Check to see if this buildvec has a single non-undef value in its elements.
501 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
502 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
503 if (OpVal.Val == 0)
504 OpVal = N->getOperand(i);
505 else if (OpVal != N->getOperand(i))
Chris Lattner140a58f2006-04-08 06:46:53 +0000506 return SDOperand();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000507 }
508
Chris Lattner140a58f2006-04-08 06:46:53 +0000509 if (OpVal.Val == 0) return SDOperand(); // All UNDEF: use implicit def.
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000510
Nate Begeman98e70cc2006-03-28 04:15:58 +0000511 unsigned ValSizeInBytes = 0;
512 uint64_t Value = 0;
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000513 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(OpVal)) {
514 Value = CN->getValue();
515 ValSizeInBytes = MVT::getSizeInBits(CN->getValueType(0))/8;
516 } else if (ConstantFPSDNode *CN = dyn_cast<ConstantFPSDNode>(OpVal)) {
517 assert(CN->getValueType(0) == MVT::f32 && "Only one legal FP vector type!");
518 Value = FloatToBits(CN->getValue());
519 ValSizeInBytes = 4;
520 }
521
522 // If the splat value is larger than the element value, then we can never do
523 // this splat. The only case that we could fit the replicated bits into our
524 // immediate field for would be zero, and we prefer to use vxor for it.
Chris Lattner140a58f2006-04-08 06:46:53 +0000525 if (ValSizeInBytes < ByteSize) return SDOperand();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000526
527 // If the element value is larger than the splat value, cut it in half and
528 // check to see if the two halves are equal. Continue doing this until we
529 // get to ByteSize. This allows us to handle 0x01010101 as 0x01.
530 while (ValSizeInBytes > ByteSize) {
531 ValSizeInBytes >>= 1;
532
533 // If the top half equals the bottom half, we're still ok.
Chris Lattner9b42bdd2006-04-05 17:39:25 +0000534 if (((Value >> (ValSizeInBytes*8)) & ((1 << (8*ValSizeInBytes))-1)) !=
535 (Value & ((1 << (8*ValSizeInBytes))-1)))
Chris Lattner140a58f2006-04-08 06:46:53 +0000536 return SDOperand();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000537 }
538
539 // Properly sign extend the value.
540 int ShAmt = (4-ByteSize)*8;
541 int MaskVal = ((int)Value << ShAmt) >> ShAmt;
542
Evan Cheng5b6a01b2006-03-26 09:52:32 +0000543 // If this is zero, don't match, zero matches ISD::isBuildVectorAllZeros.
Chris Lattner140a58f2006-04-08 06:46:53 +0000544 if (MaskVal == 0) return SDOperand();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000545
Chris Lattner140a58f2006-04-08 06:46:53 +0000546 // Finally, if this value fits in a 5 bit sext field, return it
547 if (((MaskVal << (32-5)) >> (32-5)) == MaskVal)
548 return DAG.getTargetConstant(MaskVal, MVT::i32);
549 return SDOperand();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000550}
551
Chris Lattner1a635d62006-04-14 06:01:58 +0000552//===----------------------------------------------------------------------===//
553// LowerOperation implementation
554//===----------------------------------------------------------------------===//
555
556static SDOperand LowerConstantPool(SDOperand Op, SelectionDAG &DAG) {
557 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
558 Constant *C = CP->get();
559 SDOperand CPI = DAG.getTargetConstantPool(C, MVT::i32, CP->getAlignment());
560 SDOperand Zero = DAG.getConstant(0, MVT::i32);
561
562 const TargetMachine &TM = DAG.getTarget();
563
564 // If this is a non-darwin platform, we don't support non-static relo models
565 // yet.
566 if (TM.getRelocationModel() == Reloc::Static ||
567 !TM.getSubtarget<PPCSubtarget>().isDarwin()) {
568 // Generate non-pic code that has direct accesses to the constant pool.
569 // The address of the global is just (hi(&g)+lo(&g)).
570 SDOperand Hi = DAG.getNode(PPCISD::Hi, MVT::i32, CPI, Zero);
571 SDOperand Lo = DAG.getNode(PPCISD::Lo, MVT::i32, CPI, Zero);
572 return DAG.getNode(ISD::ADD, MVT::i32, Hi, Lo);
573 }
574
575 SDOperand Hi = DAG.getNode(PPCISD::Hi, MVT::i32, CPI, Zero);
576 if (TM.getRelocationModel() == Reloc::PIC) {
577 // With PIC, the first instruction is actually "GR+hi(&G)".
578 Hi = DAG.getNode(ISD::ADD, MVT::i32,
579 DAG.getNode(PPCISD::GlobalBaseReg, MVT::i32), Hi);
580 }
581
582 SDOperand Lo = DAG.getNode(PPCISD::Lo, MVT::i32, CPI, Zero);
583 Lo = DAG.getNode(ISD::ADD, MVT::i32, Hi, Lo);
584 return Lo;
585}
586
587static SDOperand LowerGlobalAddress(SDOperand Op, SelectionDAG &DAG) {
588 GlobalAddressSDNode *GSDN = cast<GlobalAddressSDNode>(Op);
589 GlobalValue *GV = GSDN->getGlobal();
590 SDOperand GA = DAG.getTargetGlobalAddress(GV, MVT::i32, GSDN->getOffset());
591 SDOperand Zero = DAG.getConstant(0, MVT::i32);
592
593 const TargetMachine &TM = DAG.getTarget();
594
595 // If this is a non-darwin platform, we don't support non-static relo models
596 // yet.
597 if (TM.getRelocationModel() == Reloc::Static ||
598 !TM.getSubtarget<PPCSubtarget>().isDarwin()) {
599 // Generate non-pic code that has direct accesses to globals.
600 // The address of the global is just (hi(&g)+lo(&g)).
601 SDOperand Hi = DAG.getNode(PPCISD::Hi, MVT::i32, GA, Zero);
602 SDOperand Lo = DAG.getNode(PPCISD::Lo, MVT::i32, GA, Zero);
603 return DAG.getNode(ISD::ADD, MVT::i32, Hi, Lo);
604 }
605
606 SDOperand Hi = DAG.getNode(PPCISD::Hi, MVT::i32, GA, Zero);
607 if (TM.getRelocationModel() == Reloc::PIC) {
608 // With PIC, the first instruction is actually "GR+hi(&G)".
609 Hi = DAG.getNode(ISD::ADD, MVT::i32,
610 DAG.getNode(PPCISD::GlobalBaseReg, MVT::i32), Hi);
611 }
612
613 SDOperand Lo = DAG.getNode(PPCISD::Lo, MVT::i32, GA, Zero);
614 Lo = DAG.getNode(ISD::ADD, MVT::i32, Hi, Lo);
615
616 if (!GV->hasWeakLinkage() && !GV->hasLinkOnceLinkage() &&
617 (!GV->isExternal() || GV->hasNotBeenReadFromBytecode()))
618 return Lo;
619
620 // If the global is weak or external, we have to go through the lazy
621 // resolution stub.
622 return DAG.getLoad(MVT::i32, DAG.getEntryNode(), Lo, DAG.getSrcValue(0));
623}
624
625static SDOperand LowerSETCC(SDOperand Op, SelectionDAG &DAG) {
626 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
627
628 // If we're comparing for equality to zero, expose the fact that this is
629 // implented as a ctlz/srl pair on ppc, so that the dag combiner can
630 // fold the new nodes.
631 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
632 if (C->isNullValue() && CC == ISD::SETEQ) {
633 MVT::ValueType VT = Op.getOperand(0).getValueType();
634 SDOperand Zext = Op.getOperand(0);
635 if (VT < MVT::i32) {
636 VT = MVT::i32;
637 Zext = DAG.getNode(ISD::ZERO_EXTEND, VT, Op.getOperand(0));
638 }
639 unsigned Log2b = Log2_32(MVT::getSizeInBits(VT));
640 SDOperand Clz = DAG.getNode(ISD::CTLZ, VT, Zext);
641 SDOperand Scc = DAG.getNode(ISD::SRL, VT, Clz,
642 DAG.getConstant(Log2b, MVT::i32));
643 return DAG.getNode(ISD::TRUNCATE, MVT::i32, Scc);
644 }
645 // Leave comparisons against 0 and -1 alone for now, since they're usually
646 // optimized. FIXME: revisit this when we can custom lower all setcc
647 // optimizations.
648 if (C->isAllOnesValue() || C->isNullValue())
649 return SDOperand();
650 }
651
652 // If we have an integer seteq/setne, turn it into a compare against zero
653 // by subtracting the rhs from the lhs, which is faster than setting a
654 // condition register, reading it back out, and masking the correct bit.
655 MVT::ValueType LHSVT = Op.getOperand(0).getValueType();
656 if (MVT::isInteger(LHSVT) && (CC == ISD::SETEQ || CC == ISD::SETNE)) {
657 MVT::ValueType VT = Op.getValueType();
658 SDOperand Sub = DAG.getNode(ISD::SUB, LHSVT, Op.getOperand(0),
659 Op.getOperand(1));
660 return DAG.getSetCC(VT, Sub, DAG.getConstant(0, LHSVT), CC);
661 }
662 return SDOperand();
663}
664
665static SDOperand LowerVASTART(SDOperand Op, SelectionDAG &DAG,
666 unsigned VarArgsFrameIndex) {
667 // vastart just stores the address of the VarArgsFrameIndex slot into the
668 // memory location argument.
669 SDOperand FR = DAG.getFrameIndex(VarArgsFrameIndex, MVT::i32);
670 return DAG.getNode(ISD::STORE, MVT::Other, Op.getOperand(0), FR,
671 Op.getOperand(1), Op.getOperand(2));
672}
673
674static SDOperand LowerRET(SDOperand Op, SelectionDAG &DAG) {
675 SDOperand Copy;
676 switch(Op.getNumOperands()) {
677 default:
678 assert(0 && "Do not know how to return this many arguments!");
679 abort();
680 case 1:
681 return SDOperand(); // ret void is legal
682 case 2: {
683 MVT::ValueType ArgVT = Op.getOperand(1).getValueType();
684 unsigned ArgReg;
685 if (MVT::isVector(ArgVT))
686 ArgReg = PPC::V2;
687 else if (MVT::isInteger(ArgVT))
688 ArgReg = PPC::R3;
689 else {
690 assert(MVT::isFloatingPoint(ArgVT));
691 ArgReg = PPC::F1;
692 }
693
694 Copy = DAG.getCopyToReg(Op.getOperand(0), ArgReg, Op.getOperand(1),
695 SDOperand());
696
697 // If we haven't noted the R3/F1 are live out, do so now.
698 if (DAG.getMachineFunction().liveout_empty())
699 DAG.getMachineFunction().addLiveOut(ArgReg);
700 break;
701 }
702 case 3:
703 Copy = DAG.getCopyToReg(Op.getOperand(0), PPC::R3, Op.getOperand(2),
704 SDOperand());
705 Copy = DAG.getCopyToReg(Copy, PPC::R4, Op.getOperand(1),Copy.getValue(1));
706 // If we haven't noted the R3+R4 are live out, do so now.
707 if (DAG.getMachineFunction().liveout_empty()) {
708 DAG.getMachineFunction().addLiveOut(PPC::R3);
709 DAG.getMachineFunction().addLiveOut(PPC::R4);
710 }
711 break;
712 }
713 return DAG.getNode(PPCISD::RET_FLAG, MVT::Other, Copy, Copy.getValue(1));
714}
715
716/// LowerSELECT_CC - Lower floating point select_cc's into fsel instruction when
717/// possible.
718static SDOperand LowerSELECT_CC(SDOperand Op, SelectionDAG &DAG) {
719 // Not FP? Not a fsel.
720 if (!MVT::isFloatingPoint(Op.getOperand(0).getValueType()) ||
721 !MVT::isFloatingPoint(Op.getOperand(2).getValueType()))
722 return SDOperand();
723
724 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(4))->get();
725
726 // Cannot handle SETEQ/SETNE.
727 if (CC == ISD::SETEQ || CC == ISD::SETNE) return SDOperand();
728
729 MVT::ValueType ResVT = Op.getValueType();
730 MVT::ValueType CmpVT = Op.getOperand(0).getValueType();
731 SDOperand LHS = Op.getOperand(0), RHS = Op.getOperand(1);
732 SDOperand TV = Op.getOperand(2), FV = Op.getOperand(3);
733
734 // If the RHS of the comparison is a 0.0, we don't need to do the
735 // subtraction at all.
736 if (isFloatingPointZero(RHS))
737 switch (CC) {
738 default: break; // SETUO etc aren't handled by fsel.
739 case ISD::SETULT:
740 case ISD::SETLT:
741 std::swap(TV, FV); // fsel is natively setge, swap operands for setlt
742 case ISD::SETUGE:
743 case ISD::SETGE:
744 if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits
745 LHS = DAG.getNode(ISD::FP_EXTEND, MVT::f64, LHS);
746 return DAG.getNode(PPCISD::FSEL, ResVT, LHS, TV, FV);
747 case ISD::SETUGT:
748 case ISD::SETGT:
749 std::swap(TV, FV); // fsel is natively setge, swap operands for setlt
750 case ISD::SETULE:
751 case ISD::SETLE:
752 if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits
753 LHS = DAG.getNode(ISD::FP_EXTEND, MVT::f64, LHS);
754 return DAG.getNode(PPCISD::FSEL, ResVT,
755 DAG.getNode(ISD::FNEG, MVT::f64, LHS), TV, FV);
756 }
757
758 SDOperand Cmp;
759 switch (CC) {
760 default: break; // SETUO etc aren't handled by fsel.
761 case ISD::SETULT:
762 case ISD::SETLT:
763 Cmp = DAG.getNode(ISD::FSUB, CmpVT, LHS, RHS);
764 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
765 Cmp = DAG.getNode(ISD::FP_EXTEND, MVT::f64, Cmp);
766 return DAG.getNode(PPCISD::FSEL, ResVT, Cmp, FV, TV);
767 case ISD::SETUGE:
768 case ISD::SETGE:
769 Cmp = DAG.getNode(ISD::FSUB, CmpVT, LHS, RHS);
770 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
771 Cmp = DAG.getNode(ISD::FP_EXTEND, MVT::f64, Cmp);
772 return DAG.getNode(PPCISD::FSEL, ResVT, Cmp, TV, FV);
773 case ISD::SETUGT:
774 case ISD::SETGT:
775 Cmp = DAG.getNode(ISD::FSUB, CmpVT, RHS, LHS);
776 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
777 Cmp = DAG.getNode(ISD::FP_EXTEND, MVT::f64, Cmp);
778 return DAG.getNode(PPCISD::FSEL, ResVT, Cmp, FV, TV);
779 case ISD::SETULE:
780 case ISD::SETLE:
781 Cmp = DAG.getNode(ISD::FSUB, CmpVT, RHS, LHS);
782 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
783 Cmp = DAG.getNode(ISD::FP_EXTEND, MVT::f64, Cmp);
784 return DAG.getNode(PPCISD::FSEL, ResVT, Cmp, TV, FV);
785 }
786 return SDOperand();
787}
788
789static SDOperand LowerFP_TO_SINT(SDOperand Op, SelectionDAG &DAG) {
790 assert(MVT::isFloatingPoint(Op.getOperand(0).getValueType()));
791 SDOperand Src = Op.getOperand(0);
792 if (Src.getValueType() == MVT::f32)
793 Src = DAG.getNode(ISD::FP_EXTEND, MVT::f64, Src);
794
795 SDOperand Tmp;
796 switch (Op.getValueType()) {
797 default: assert(0 && "Unhandled FP_TO_SINT type in custom expander!");
798 case MVT::i32:
799 Tmp = DAG.getNode(PPCISD::FCTIWZ, MVT::f64, Src);
800 break;
801 case MVT::i64:
802 Tmp = DAG.getNode(PPCISD::FCTIDZ, MVT::f64, Src);
803 break;
804 }
805
806 // Convert the FP value to an int value through memory.
807 SDOperand Bits = DAG.getNode(ISD::BIT_CONVERT, MVT::i64, Tmp);
808 if (Op.getValueType() == MVT::i32)
809 Bits = DAG.getNode(ISD::TRUNCATE, MVT::i32, Bits);
810 return Bits;
811}
812
813static SDOperand LowerSINT_TO_FP(SDOperand Op, SelectionDAG &DAG) {
814 if (Op.getOperand(0).getValueType() == MVT::i64) {
815 SDOperand Bits = DAG.getNode(ISD::BIT_CONVERT, MVT::f64, Op.getOperand(0));
816 SDOperand FP = DAG.getNode(PPCISD::FCFID, MVT::f64, Bits);
817 if (Op.getValueType() == MVT::f32)
818 FP = DAG.getNode(ISD::FP_ROUND, MVT::f32, FP);
819 return FP;
820 }
821
822 assert(Op.getOperand(0).getValueType() == MVT::i32 &&
823 "Unhandled SINT_TO_FP type in custom expander!");
824 // Since we only generate this in 64-bit mode, we can take advantage of
825 // 64-bit registers. In particular, sign extend the input value into the
826 // 64-bit register with extsw, store the WHOLE 64-bit value into the stack
827 // then lfd it and fcfid it.
828 MachineFrameInfo *FrameInfo = DAG.getMachineFunction().getFrameInfo();
829 int FrameIdx = FrameInfo->CreateStackObject(8, 8);
830 SDOperand FIdx = DAG.getFrameIndex(FrameIdx, MVT::i32);
831
832 SDOperand Ext64 = DAG.getNode(PPCISD::EXTSW_32, MVT::i32,
833 Op.getOperand(0));
834
835 // STD the extended value into the stack slot.
836 SDOperand Store = DAG.getNode(PPCISD::STD_32, MVT::Other,
837 DAG.getEntryNode(), Ext64, FIdx,
838 DAG.getSrcValue(NULL));
839 // Load the value as a double.
840 SDOperand Ld = DAG.getLoad(MVT::f64, Store, FIdx, DAG.getSrcValue(NULL));
841
842 // FCFID it and return it.
843 SDOperand FP = DAG.getNode(PPCISD::FCFID, MVT::f64, Ld);
844 if (Op.getValueType() == MVT::f32)
845 FP = DAG.getNode(ISD::FP_ROUND, MVT::f32, FP);
846 return FP;
847}
848
849static SDOperand LowerSHL(SDOperand Op, SelectionDAG &DAG) {
850 assert(Op.getValueType() == MVT::i64 &&
851 Op.getOperand(1).getValueType() == MVT::i32 && "Unexpected SHL!");
852 // The generic code does a fine job expanding shift by a constant.
853 if (isa<ConstantSDNode>(Op.getOperand(1))) return SDOperand();
854
855 // Otherwise, expand into a bunch of logical ops. Note that these ops
856 // depend on the PPC behavior for oversized shift amounts.
857 SDOperand Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, MVT::i32, Op.getOperand(0),
858 DAG.getConstant(0, MVT::i32));
859 SDOperand Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, MVT::i32, Op.getOperand(0),
860 DAG.getConstant(1, MVT::i32));
861 SDOperand Amt = Op.getOperand(1);
862
863 SDOperand Tmp1 = DAG.getNode(ISD::SUB, MVT::i32,
864 DAG.getConstant(32, MVT::i32), Amt);
865 SDOperand Tmp2 = DAG.getNode(PPCISD::SHL, MVT::i32, Hi, Amt);
866 SDOperand Tmp3 = DAG.getNode(PPCISD::SRL, MVT::i32, Lo, Tmp1);
867 SDOperand Tmp4 = DAG.getNode(ISD::OR , MVT::i32, Tmp2, Tmp3);
868 SDOperand Tmp5 = DAG.getNode(ISD::ADD, MVT::i32, Amt,
869 DAG.getConstant(-32U, MVT::i32));
870 SDOperand Tmp6 = DAG.getNode(PPCISD::SHL, MVT::i32, Lo, Tmp5);
871 SDOperand OutHi = DAG.getNode(ISD::OR, MVT::i32, Tmp4, Tmp6);
872 SDOperand OutLo = DAG.getNode(PPCISD::SHL, MVT::i32, Lo, Amt);
873 return DAG.getNode(ISD::BUILD_PAIR, MVT::i64, OutLo, OutHi);
874}
875
876static SDOperand LowerSRL(SDOperand Op, SelectionDAG &DAG) {
877 assert(Op.getValueType() == MVT::i64 &&
878 Op.getOperand(1).getValueType() == MVT::i32 && "Unexpected SHL!");
879 // The generic code does a fine job expanding shift by a constant.
880 if (isa<ConstantSDNode>(Op.getOperand(1))) return SDOperand();
881
882 // Otherwise, expand into a bunch of logical ops. Note that these ops
883 // depend on the PPC behavior for oversized shift amounts.
884 SDOperand Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, MVT::i32, Op.getOperand(0),
885 DAG.getConstant(0, MVT::i32));
886 SDOperand Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, MVT::i32, Op.getOperand(0),
887 DAG.getConstant(1, MVT::i32));
888 SDOperand Amt = Op.getOperand(1);
889
890 SDOperand Tmp1 = DAG.getNode(ISD::SUB, MVT::i32,
891 DAG.getConstant(32, MVT::i32), Amt);
892 SDOperand Tmp2 = DAG.getNode(PPCISD::SRL, MVT::i32, Lo, Amt);
893 SDOperand Tmp3 = DAG.getNode(PPCISD::SHL, MVT::i32, Hi, Tmp1);
894 SDOperand Tmp4 = DAG.getNode(ISD::OR , MVT::i32, Tmp2, Tmp3);
895 SDOperand Tmp5 = DAG.getNode(ISD::ADD, MVT::i32, Amt,
896 DAG.getConstant(-32U, MVT::i32));
897 SDOperand Tmp6 = DAG.getNode(PPCISD::SRL, MVT::i32, Hi, Tmp5);
898 SDOperand OutLo = DAG.getNode(ISD::OR, MVT::i32, Tmp4, Tmp6);
899 SDOperand OutHi = DAG.getNode(PPCISD::SRL, MVT::i32, Hi, Amt);
900 return DAG.getNode(ISD::BUILD_PAIR, MVT::i64, OutLo, OutHi);
901}
902
903static SDOperand LowerSRA(SDOperand Op, SelectionDAG &DAG) {
904 assert(Op.getValueType() == MVT::i64 &&
905 Op.getOperand(1).getValueType() == MVT::i32 && "Unexpected SRA!");
906 // The generic code does a fine job expanding shift by a constant.
907 if (isa<ConstantSDNode>(Op.getOperand(1))) return SDOperand();
908
909 // Otherwise, expand into a bunch of logical ops, followed by a select_cc.
910 SDOperand Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, MVT::i32, Op.getOperand(0),
911 DAG.getConstant(0, MVT::i32));
912 SDOperand Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, MVT::i32, Op.getOperand(0),
913 DAG.getConstant(1, MVT::i32));
914 SDOperand Amt = Op.getOperand(1);
915
916 SDOperand Tmp1 = DAG.getNode(ISD::SUB, MVT::i32,
917 DAG.getConstant(32, MVT::i32), Amt);
918 SDOperand Tmp2 = DAG.getNode(PPCISD::SRL, MVT::i32, Lo, Amt);
919 SDOperand Tmp3 = DAG.getNode(PPCISD::SHL, MVT::i32, Hi, Tmp1);
920 SDOperand Tmp4 = DAG.getNode(ISD::OR , MVT::i32, Tmp2, Tmp3);
921 SDOperand Tmp5 = DAG.getNode(ISD::ADD, MVT::i32, Amt,
922 DAG.getConstant(-32U, MVT::i32));
923 SDOperand Tmp6 = DAG.getNode(PPCISD::SRA, MVT::i32, Hi, Tmp5);
924 SDOperand OutHi = DAG.getNode(PPCISD::SRA, MVT::i32, Hi, Amt);
925 SDOperand OutLo = DAG.getSelectCC(Tmp5, DAG.getConstant(0, MVT::i32),
926 Tmp4, Tmp6, ISD::SETLE);
927 return DAG.getNode(ISD::BUILD_PAIR, MVT::i64, OutLo, OutHi);
928}
929
930//===----------------------------------------------------------------------===//
931// Vector related lowering.
932//
933
Chris Lattnerac225ca2006-04-12 19:07:14 +0000934// If this is a vector of constants or undefs, get the bits. A bit in
935// UndefBits is set if the corresponding element of the vector is an
936// ISD::UNDEF value. For undefs, the corresponding VectorBits values are
937// zero. Return true if this is not an array of constants, false if it is.
938//
Chris Lattnerac225ca2006-04-12 19:07:14 +0000939static bool GetConstantBuildVectorBits(SDNode *BV, uint64_t VectorBits[2],
940 uint64_t UndefBits[2]) {
941 // Start with zero'd results.
942 VectorBits[0] = VectorBits[1] = UndefBits[0] = UndefBits[1] = 0;
943
944 unsigned EltBitSize = MVT::getSizeInBits(BV->getOperand(0).getValueType());
945 for (unsigned i = 0, e = BV->getNumOperands(); i != e; ++i) {
946 SDOperand OpVal = BV->getOperand(i);
947
948 unsigned PartNo = i >= e/2; // In the upper 128 bits?
Chris Lattnerb17f1672006-04-16 01:01:29 +0000949 unsigned SlotNo = e/2 - (i & (e/2-1))-1; // Which subpiece of the uint64_t.
Chris Lattnerac225ca2006-04-12 19:07:14 +0000950
951 uint64_t EltBits = 0;
952 if (OpVal.getOpcode() == ISD::UNDEF) {
953 uint64_t EltUndefBits = ~0U >> (32-EltBitSize);
954 UndefBits[PartNo] |= EltUndefBits << (SlotNo*EltBitSize);
955 continue;
956 } else if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(OpVal)) {
957 EltBits = CN->getValue() & (~0U >> (32-EltBitSize));
958 } else if (ConstantFPSDNode *CN = dyn_cast<ConstantFPSDNode>(OpVal)) {
959 assert(CN->getValueType(0) == MVT::f32 &&
960 "Only one legal FP vector type!");
961 EltBits = FloatToBits(CN->getValue());
962 } else {
963 // Nonconstant element.
964 return true;
965 }
966
967 VectorBits[PartNo] |= EltBits << (SlotNo*EltBitSize);
968 }
969
970 //printf("%llx %llx %llx %llx\n",
971 // VectorBits[0], VectorBits[1], UndefBits[0], UndefBits[1]);
972 return false;
973}
Chris Lattneref819f82006-03-20 06:33:01 +0000974
Chris Lattnerb17f1672006-04-16 01:01:29 +0000975// If this is a splat (repetition) of a value across the whole vector, return
976// the smallest size that splats it. For example, "0x01010101010101..." is a
977// splat of 0x01, 0x0101, and 0x01010101. We return SplatBits = 0x01 and
978// SplatSize = 1 byte.
979static bool isConstantSplat(const uint64_t Bits128[2],
980 const uint64_t Undef128[2],
981 unsigned &SplatBits, unsigned &SplatUndef,
982 unsigned &SplatSize) {
983
984 // Don't let undefs prevent splats from matching. See if the top 64-bits are
985 // the same as the lower 64-bits, ignoring undefs.
986 if ((Bits128[0] & ~Undef128[1]) != (Bits128[1] & ~Undef128[0]))
987 return false; // Can't be a splat if two pieces don't match.
988
989 uint64_t Bits64 = Bits128[0] | Bits128[1];
990 uint64_t Undef64 = Undef128[0] & Undef128[1];
991
992 // Check that the top 32-bits are the same as the lower 32-bits, ignoring
993 // undefs.
994 if ((Bits64 & (~Undef64 >> 32)) != ((Bits64 >> 32) & ~Undef64))
995 return false; // Can't be a splat if two pieces don't match.
996
997 uint32_t Bits32 = uint32_t(Bits64) | uint32_t(Bits64 >> 32);
998 uint32_t Undef32 = uint32_t(Undef64) & uint32_t(Undef64 >> 32);
999
1000 // If the top 16-bits are different than the lower 16-bits, ignoring
1001 // undefs, we have an i32 splat.
1002 if ((Bits32 & (~Undef32 >> 16)) != ((Bits32 >> 16) & ~Undef32)) {
1003 SplatBits = Bits32;
1004 SplatUndef = Undef32;
1005 SplatSize = 4;
1006 return true;
1007 }
1008
1009 uint16_t Bits16 = uint16_t(Bits32) | uint16_t(Bits32 >> 16);
1010 uint16_t Undef16 = uint16_t(Undef32) & uint16_t(Undef32 >> 16);
1011
1012 // If the top 8-bits are different than the lower 8-bits, ignoring
1013 // undefs, we have an i16 splat.
1014 if ((Bits16 & (uint16_t(~Undef16) >> 8)) != ((Bits16 >> 8) & ~Undef16)) {
1015 SplatBits = Bits16;
1016 SplatUndef = Undef16;
1017 SplatSize = 2;
1018 return true;
1019 }
1020
1021 // Otherwise, we have an 8-bit splat.
1022 SplatBits = uint8_t(Bits16) | uint8_t(Bits16 >> 8);
1023 SplatUndef = uint8_t(Undef16) & uint8_t(Undef16 >> 8);
1024 SplatSize = 1;
1025 return true;
1026}
1027
Chris Lattnerf1b47082006-04-14 05:19:18 +00001028// If this is a case we can't handle, return null and let the default
1029// expansion code take care of it. If we CAN select this case, and if it
1030// selects to a single instruction, return Op. Otherwise, if we can codegen
1031// this case more efficiently than a constant pool load, lower it to the
1032// sequence of ops that should be used.
1033static SDOperand LowerBUILD_VECTOR(SDOperand Op, SelectionDAG &DAG) {
1034 // If this is a vector of constants or undefs, get the bits. A bit in
1035 // UndefBits is set if the corresponding element of the vector is an
1036 // ISD::UNDEF value. For undefs, the corresponding VectorBits values are
1037 // zero.
1038 uint64_t VectorBits[2];
1039 uint64_t UndefBits[2];
1040 if (GetConstantBuildVectorBits(Op.Val, VectorBits, UndefBits))
1041 return SDOperand(); // Not a constant vector.
1042
Chris Lattnerb17f1672006-04-16 01:01:29 +00001043 // If this is a splat (repetition) of a value across the whole vector, return
1044 // the smallest size that splats it. For example, "0x01010101010101..." is a
1045 // splat of 0x01, 0x0101, and 0x01010101. We return SplatBits = 0x01 and
1046 // SplatSize = 1 byte.
1047 unsigned SplatBits, SplatUndef, SplatSize;
1048 if (isConstantSplat(VectorBits, UndefBits, SplatBits, SplatUndef, SplatSize)){
1049 bool HasAnyUndefs = (UndefBits[0] | UndefBits[1]) != 0;
1050
1051 // First, handle single instruction cases.
1052
1053 // All zeros?
1054 if (SplatBits == 0) {
1055 // Canonicalize all zero vectors to be v4i32.
1056 if (Op.getValueType() != MVT::v4i32 || HasAnyUndefs) {
1057 SDOperand Z = DAG.getConstant(0, MVT::i32);
1058 Z = DAG.getNode(ISD::BUILD_VECTOR, MVT::v4i32, Z, Z, Z, Z);
1059 Op = DAG.getNode(ISD::BIT_CONVERT, Op.getValueType(), Z);
1060 }
1061 return Op;
Chris Lattnerf1b47082006-04-14 05:19:18 +00001062 }
Chris Lattnerb17f1672006-04-16 01:01:29 +00001063
1064 // If the sign extended value is in the range [-16,15], use VSPLTI[bhw].
1065 int32_t SextVal= int32_t(SplatBits << (32-8*SplatSize)) >> (32-8*SplatSize);
1066 if (SextVal >= -16 && SextVal <= 15) {
1067 const MVT::ValueType VTys[] = { // canonical VT to use for each size.
1068 MVT::v16i8, MVT::v8i16, MVT::Other, MVT::v4i32
1069 };
1070 MVT::ValueType CanonicalVT = VTys[SplatSize-1];
1071
1072 // If this is a non-canonical splat for this value,
1073 if (Op.getValueType() != CanonicalVT || HasAnyUndefs) {
1074 SDOperand Elt = DAG.getConstant(SplatBits,
1075 MVT::getVectorBaseType(CanonicalVT));
1076 std::vector<SDOperand> Ops(MVT::getVectorNumElements(CanonicalVT), Elt);
1077 SDOperand Res = DAG.getNode(ISD::BUILD_VECTOR, CanonicalVT, Ops);
1078 Op = DAG.getNode(ISD::BIT_CONVERT, Op.getValueType(), Res);
1079 }
1080 return Op;
Chris Lattnerf1b47082006-04-14 05:19:18 +00001081 }
Chris Lattnerb17f1672006-04-16 01:01:29 +00001082
Chris Lattnerf1b47082006-04-14 05:19:18 +00001083
1084 // If this is 0x8000_0000 x 4, turn into vspltisw + vslw. If it is
1085 // 0x7FFF_FFFF x 4, turn it into not(0x8000_0000). These are important
1086 // for fneg/fabs.
Chris Lattnerb17f1672006-04-16 01:01:29 +00001087 if (SplatSize == 4 &&
1088 SplatBits == 0x80000000 || SplatBits == (0x7FFFFFFF&~SplatUndef)) {
Chris Lattnerf1b47082006-04-14 05:19:18 +00001089 // Make -1 and vspltisw -1:
1090 SDOperand OnesI = DAG.getConstant(~0U, MVT::i32);
1091 SDOperand OnesV = DAG.getNode(ISD::BUILD_VECTOR, MVT::v4i32,
1092 OnesI, OnesI, OnesI, OnesI);
1093
1094 // Make the VSLW intrinsic, computing 0x8000_0000.
1095 SDOperand Res
1096 = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, MVT::v4i32,
1097 DAG.getConstant(Intrinsic::ppc_altivec_vslw, MVT::i32),
1098 OnesV, OnesV);
1099
1100 // If this is 0x7FFF_FFFF, xor by OnesV to invert it.
Chris Lattnerb17f1672006-04-16 01:01:29 +00001101 if (SplatBits == 0x80000000)
Chris Lattnerf1b47082006-04-14 05:19:18 +00001102 Res = DAG.getNode(ISD::XOR, MVT::v4i32, Res, OnesV);
1103
1104 return DAG.getNode(ISD::BIT_CONVERT, Op.getValueType(), Res);
1105 }
1106 }
Chris Lattnerb17f1672006-04-16 01:01:29 +00001107
Chris Lattnerf1b47082006-04-14 05:19:18 +00001108 return SDOperand();
1109}
1110
1111/// LowerVECTOR_SHUFFLE - Return the code we lower for VECTOR_SHUFFLE. If this
1112/// is a shuffle we can handle in a single instruction, return it. Otherwise,
1113/// return the code it can be lowered into. Worst case, it can always be
1114/// lowered into a vperm.
1115static SDOperand LowerVECTOR_SHUFFLE(SDOperand Op, SelectionDAG &DAG) {
1116 SDOperand V1 = Op.getOperand(0);
1117 SDOperand V2 = Op.getOperand(1);
1118 SDOperand PermMask = Op.getOperand(2);
1119
1120 // Cases that are handled by instructions that take permute immediates
1121 // (such as vsplt*) should be left as VECTOR_SHUFFLE nodes so they can be
1122 // selected by the instruction selector.
1123 if (V2.getOpcode() == ISD::UNDEF) {
1124 if (PPC::isSplatShuffleMask(PermMask.Val, 1) ||
1125 PPC::isSplatShuffleMask(PermMask.Val, 2) ||
1126 PPC::isSplatShuffleMask(PermMask.Val, 4) ||
1127 PPC::isVPKUWUMShuffleMask(PermMask.Val, true) ||
1128 PPC::isVPKUHUMShuffleMask(PermMask.Val, true) ||
1129 PPC::isVSLDOIShuffleMask(PermMask.Val, true) != -1 ||
1130 PPC::isVMRGLShuffleMask(PermMask.Val, 1, true) ||
1131 PPC::isVMRGLShuffleMask(PermMask.Val, 2, true) ||
1132 PPC::isVMRGLShuffleMask(PermMask.Val, 4, true) ||
1133 PPC::isVMRGHShuffleMask(PermMask.Val, 1, true) ||
1134 PPC::isVMRGHShuffleMask(PermMask.Val, 2, true) ||
1135 PPC::isVMRGHShuffleMask(PermMask.Val, 4, true)) {
1136 return Op;
1137 }
1138 }
1139
1140 // Altivec has a variety of "shuffle immediates" that take two vector inputs
1141 // and produce a fixed permutation. If any of these match, do not lower to
1142 // VPERM.
1143 if (PPC::isVPKUWUMShuffleMask(PermMask.Val, false) ||
1144 PPC::isVPKUHUMShuffleMask(PermMask.Val, false) ||
1145 PPC::isVSLDOIShuffleMask(PermMask.Val, false) != -1 ||
1146 PPC::isVMRGLShuffleMask(PermMask.Val, 1, false) ||
1147 PPC::isVMRGLShuffleMask(PermMask.Val, 2, false) ||
1148 PPC::isVMRGLShuffleMask(PermMask.Val, 4, false) ||
1149 PPC::isVMRGHShuffleMask(PermMask.Val, 1, false) ||
1150 PPC::isVMRGHShuffleMask(PermMask.Val, 2, false) ||
1151 PPC::isVMRGHShuffleMask(PermMask.Val, 4, false))
1152 return Op;
1153
1154 // TODO: Handle more cases, and also handle cases that are cheaper to do as
1155 // multiple such instructions than as a constant pool load/vperm pair.
1156
1157 // Lower this to a VPERM(V1, V2, V3) expression, where V3 is a constant
1158 // vector that will get spilled to the constant pool.
1159 if (V2.getOpcode() == ISD::UNDEF) V2 = V1;
1160
1161 // The SHUFFLE_VECTOR mask is almost exactly what we want for vperm, except
1162 // that it is in input element units, not in bytes. Convert now.
1163 MVT::ValueType EltVT = MVT::getVectorBaseType(V1.getValueType());
1164 unsigned BytesPerElement = MVT::getSizeInBits(EltVT)/8;
1165
1166 std::vector<SDOperand> ResultMask;
1167 for (unsigned i = 0, e = PermMask.getNumOperands(); i != e; ++i) {
Chris Lattner730b4562006-04-15 23:48:05 +00001168 unsigned SrcElt;
1169 if (PermMask.getOperand(i).getOpcode() == ISD::UNDEF)
1170 SrcElt = 0;
1171 else
1172 SrcElt = cast<ConstantSDNode>(PermMask.getOperand(i))->getValue();
Chris Lattnerf1b47082006-04-14 05:19:18 +00001173
1174 for (unsigned j = 0; j != BytesPerElement; ++j)
1175 ResultMask.push_back(DAG.getConstant(SrcElt*BytesPerElement+j,
1176 MVT::i8));
1177 }
1178
1179 SDOperand VPermMask = DAG.getNode(ISD::BUILD_VECTOR, MVT::v16i8, ResultMask);
1180 return DAG.getNode(PPCISD::VPERM, V1.getValueType(), V1, V2, VPermMask);
1181}
1182
Chris Lattner1a635d62006-04-14 06:01:58 +00001183/// LowerINTRINSIC_WO_CHAIN - If this is an intrinsic that we want to custom
1184/// lower, do it, otherwise return null.
1185static SDOperand LowerINTRINSIC_WO_CHAIN(SDOperand Op, SelectionDAG &DAG) {
1186 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getValue();
1187
1188 // If this is a lowered altivec predicate compare, CompareOpc is set to the
1189 // opcode number of the comparison.
1190 int CompareOpc = -1;
1191 bool isDot = false;
1192 switch (IntNo) {
1193 default: return SDOperand(); // Don't custom lower most intrinsics.
1194 // Comparison predicates.
1195 case Intrinsic::ppc_altivec_vcmpbfp_p: CompareOpc = 966; isDot = 1; break;
1196 case Intrinsic::ppc_altivec_vcmpeqfp_p: CompareOpc = 198; isDot = 1; break;
1197 case Intrinsic::ppc_altivec_vcmpequb_p: CompareOpc = 6; isDot = 1; break;
1198 case Intrinsic::ppc_altivec_vcmpequh_p: CompareOpc = 70; isDot = 1; break;
1199 case Intrinsic::ppc_altivec_vcmpequw_p: CompareOpc = 134; isDot = 1; break;
1200 case Intrinsic::ppc_altivec_vcmpgefp_p: CompareOpc = 454; isDot = 1; break;
1201 case Intrinsic::ppc_altivec_vcmpgtfp_p: CompareOpc = 710; isDot = 1; break;
1202 case Intrinsic::ppc_altivec_vcmpgtsb_p: CompareOpc = 774; isDot = 1; break;
1203 case Intrinsic::ppc_altivec_vcmpgtsh_p: CompareOpc = 838; isDot = 1; break;
1204 case Intrinsic::ppc_altivec_vcmpgtsw_p: CompareOpc = 902; isDot = 1; break;
1205 case Intrinsic::ppc_altivec_vcmpgtub_p: CompareOpc = 518; isDot = 1; break;
1206 case Intrinsic::ppc_altivec_vcmpgtuh_p: CompareOpc = 582; isDot = 1; break;
1207 case Intrinsic::ppc_altivec_vcmpgtuw_p: CompareOpc = 646; isDot = 1; break;
1208
1209 // Normal Comparisons.
1210 case Intrinsic::ppc_altivec_vcmpbfp: CompareOpc = 966; isDot = 0; break;
1211 case Intrinsic::ppc_altivec_vcmpeqfp: CompareOpc = 198; isDot = 0; break;
1212 case Intrinsic::ppc_altivec_vcmpequb: CompareOpc = 6; isDot = 0; break;
1213 case Intrinsic::ppc_altivec_vcmpequh: CompareOpc = 70; isDot = 0; break;
1214 case Intrinsic::ppc_altivec_vcmpequw: CompareOpc = 134; isDot = 0; break;
1215 case Intrinsic::ppc_altivec_vcmpgefp: CompareOpc = 454; isDot = 0; break;
1216 case Intrinsic::ppc_altivec_vcmpgtfp: CompareOpc = 710; isDot = 0; break;
1217 case Intrinsic::ppc_altivec_vcmpgtsb: CompareOpc = 774; isDot = 0; break;
1218 case Intrinsic::ppc_altivec_vcmpgtsh: CompareOpc = 838; isDot = 0; break;
1219 case Intrinsic::ppc_altivec_vcmpgtsw: CompareOpc = 902; isDot = 0; break;
1220 case Intrinsic::ppc_altivec_vcmpgtub: CompareOpc = 518; isDot = 0; break;
1221 case Intrinsic::ppc_altivec_vcmpgtuh: CompareOpc = 582; isDot = 0; break;
1222 case Intrinsic::ppc_altivec_vcmpgtuw: CompareOpc = 646; isDot = 0; break;
1223 }
1224
1225 assert(CompareOpc>0 && "We only lower altivec predicate compares so far!");
1226
1227 // If this is a non-dot comparison, make the VCMP node.
1228 if (!isDot) {
1229 SDOperand Tmp = DAG.getNode(PPCISD::VCMP, Op.getOperand(2).getValueType(),
1230 Op.getOperand(1), Op.getOperand(2),
1231 DAG.getConstant(CompareOpc, MVT::i32));
1232 return DAG.getNode(ISD::BIT_CONVERT, Op.getValueType(), Tmp);
1233 }
1234
1235 // Create the PPCISD altivec 'dot' comparison node.
1236 std::vector<SDOperand> Ops;
1237 std::vector<MVT::ValueType> VTs;
1238 Ops.push_back(Op.getOperand(2)); // LHS
1239 Ops.push_back(Op.getOperand(3)); // RHS
1240 Ops.push_back(DAG.getConstant(CompareOpc, MVT::i32));
1241 VTs.push_back(Op.getOperand(2).getValueType());
1242 VTs.push_back(MVT::Flag);
1243 SDOperand CompNode = DAG.getNode(PPCISD::VCMPo, VTs, Ops);
1244
1245 // Now that we have the comparison, emit a copy from the CR to a GPR.
1246 // This is flagged to the above dot comparison.
1247 SDOperand Flags = DAG.getNode(PPCISD::MFCR, MVT::i32,
1248 DAG.getRegister(PPC::CR6, MVT::i32),
1249 CompNode.getValue(1));
1250
1251 // Unpack the result based on how the target uses it.
1252 unsigned BitNo; // Bit # of CR6.
1253 bool InvertBit; // Invert result?
1254 switch (cast<ConstantSDNode>(Op.getOperand(1))->getValue()) {
1255 default: // Can't happen, don't crash on invalid number though.
1256 case 0: // Return the value of the EQ bit of CR6.
1257 BitNo = 0; InvertBit = false;
1258 break;
1259 case 1: // Return the inverted value of the EQ bit of CR6.
1260 BitNo = 0; InvertBit = true;
1261 break;
1262 case 2: // Return the value of the LT bit of CR6.
1263 BitNo = 2; InvertBit = false;
1264 break;
1265 case 3: // Return the inverted value of the LT bit of CR6.
1266 BitNo = 2; InvertBit = true;
1267 break;
1268 }
1269
1270 // Shift the bit into the low position.
1271 Flags = DAG.getNode(ISD::SRL, MVT::i32, Flags,
1272 DAG.getConstant(8-(3-BitNo), MVT::i32));
1273 // Isolate the bit.
1274 Flags = DAG.getNode(ISD::AND, MVT::i32, Flags,
1275 DAG.getConstant(1, MVT::i32));
1276
1277 // If we are supposed to, toggle the bit.
1278 if (InvertBit)
1279 Flags = DAG.getNode(ISD::XOR, MVT::i32, Flags,
1280 DAG.getConstant(1, MVT::i32));
1281 return Flags;
1282}
1283
1284static SDOperand LowerSCALAR_TO_VECTOR(SDOperand Op, SelectionDAG &DAG) {
1285 // Create a stack slot that is 16-byte aligned.
1286 MachineFrameInfo *FrameInfo = DAG.getMachineFunction().getFrameInfo();
1287 int FrameIdx = FrameInfo->CreateStackObject(16, 16);
1288 SDOperand FIdx = DAG.getFrameIndex(FrameIdx, MVT::i32);
1289
1290 // Store the input value into Value#0 of the stack slot.
1291 SDOperand Store = DAG.getNode(ISD::STORE, MVT::Other, DAG.getEntryNode(),
1292 Op.getOperand(0), FIdx,DAG.getSrcValue(NULL));
1293 // Load it out.
1294 return DAG.getLoad(Op.getValueType(), Store, FIdx, DAG.getSrcValue(NULL));
1295}
1296
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00001297/// LowerOperation - Provide custom lowering hooks for some operations.
1298///
Nate Begeman21e463b2005-10-16 05:39:50 +00001299SDOperand PPCTargetLowering::LowerOperation(SDOperand Op, SelectionDAG &DAG) {
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00001300 switch (Op.getOpcode()) {
1301 default: assert(0 && "Wasn't expecting to be able to lower this!");
Chris Lattner1a635d62006-04-14 06:01:58 +00001302 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
1303 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
1304 case ISD::SETCC: return LowerSETCC(Op, DAG);
1305 case ISD::VASTART: return LowerVASTART(Op, DAG, VarArgsFrameIndex);
1306 case ISD::RET: return LowerRET(Op, DAG);
Chris Lattner7c0d6642005-10-02 06:37:13 +00001307
Chris Lattner1a635d62006-04-14 06:01:58 +00001308 case ISD::SELECT_CC: return LowerSELECT_CC(Op, DAG);
1309 case ISD::FP_TO_SINT: return LowerFP_TO_SINT(Op, DAG);
1310 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
Chris Lattnerecfe55e2006-03-22 05:30:33 +00001311
Chris Lattner1a635d62006-04-14 06:01:58 +00001312 // Lower 64-bit shifts.
1313 case ISD::SHL: return LowerSHL(Op, DAG);
1314 case ISD::SRL: return LowerSRL(Op, DAG);
1315 case ISD::SRA: return LowerSRA(Op, DAG);
Chris Lattnerecfe55e2006-03-22 05:30:33 +00001316
Chris Lattner1a635d62006-04-14 06:01:58 +00001317 // Vector-related lowering.
1318 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
1319 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
1320 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
1321 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
Chris Lattnerbc11c342005-08-31 20:23:54 +00001322 }
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00001323 return SDOperand();
1324}
1325
Chris Lattner1a635d62006-04-14 06:01:58 +00001326//===----------------------------------------------------------------------===//
1327// Other Lowering Code
1328//===----------------------------------------------------------------------===//
1329
Chris Lattner7c5a3d32005-08-16 17:14:42 +00001330std::vector<SDOperand>
Nate Begeman21e463b2005-10-16 05:39:50 +00001331PPCTargetLowering::LowerArguments(Function &F, SelectionDAG &DAG) {
Chris Lattner7c5a3d32005-08-16 17:14:42 +00001332 //
1333 // add beautiful description of PPC stack frame format, or at least some docs
1334 //
1335 MachineFunction &MF = DAG.getMachineFunction();
1336 MachineFrameInfo *MFI = MF.getFrameInfo();
1337 MachineBasicBlock& BB = MF.front();
Chris Lattner7b738342005-09-13 19:33:40 +00001338 SSARegMap *RegMap = MF.getSSARegMap();
Chris Lattner7c5a3d32005-08-16 17:14:42 +00001339 std::vector<SDOperand> ArgValues;
1340
Chris Lattner7c5a3d32005-08-16 17:14:42 +00001341 unsigned ArgOffset = 24;
1342 unsigned GPR_remaining = 8;
1343 unsigned FPR_remaining = 13;
1344 unsigned GPR_idx = 0, FPR_idx = 0;
1345 static const unsigned GPR[] = {
1346 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
1347 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
1348 };
1349 static const unsigned FPR[] = {
1350 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
1351 PPC::F8, PPC::F9, PPC::F10, PPC::F11, PPC::F12, PPC::F13
1352 };
1353
1354 // Add DAG nodes to load the arguments... On entry to a function on PPC,
1355 // the arguments start at offset 24, although they are likely to be passed
1356 // in registers.
1357 for (Function::arg_iterator I = F.arg_begin(), E = F.arg_end(); I != E; ++I) {
1358 SDOperand newroot, argt;
1359 unsigned ObjSize;
1360 bool needsLoad = false;
1361 bool ArgLive = !I->use_empty();
1362 MVT::ValueType ObjectVT = getValueType(I->getType());
1363
1364 switch (ObjectVT) {
Chris Lattner915fb302005-08-30 00:19:00 +00001365 default: assert(0 && "Unhandled argument type!");
1366 case MVT::i1:
1367 case MVT::i8:
1368 case MVT::i16:
1369 case MVT::i32:
1370 ObjSize = 4;
1371 if (!ArgLive) break;
1372 if (GPR_remaining > 0) {
Nate Begeman1d9d7422005-10-18 00:28:58 +00001373 unsigned VReg = RegMap->createVirtualRegister(&PPC::GPRCRegClass);
Chris Lattner7b738342005-09-13 19:33:40 +00001374 MF.addLiveIn(GPR[GPR_idx], VReg);
1375 argt = newroot = DAG.getCopyFromReg(DAG.getRoot(), VReg, MVT::i32);
Nate Begeman49296f12005-08-31 01:58:39 +00001376 if (ObjectVT != MVT::i32) {
1377 unsigned AssertOp = I->getType()->isSigned() ? ISD::AssertSext
1378 : ISD::AssertZext;
1379 argt = DAG.getNode(AssertOp, MVT::i32, argt,
1380 DAG.getValueType(ObjectVT));
1381 argt = DAG.getNode(ISD::TRUNCATE, ObjectVT, argt);
1382 }
Chris Lattner915fb302005-08-30 00:19:00 +00001383 } else {
1384 needsLoad = true;
1385 }
1386 break;
Chris Lattner80720a92005-11-30 20:40:54 +00001387 case MVT::i64:
1388 ObjSize = 8;
Chris Lattner915fb302005-08-30 00:19:00 +00001389 if (!ArgLive) break;
1390 if (GPR_remaining > 0) {
1391 SDOperand argHi, argLo;
Nate Begeman1d9d7422005-10-18 00:28:58 +00001392 unsigned VReg = RegMap->createVirtualRegister(&PPC::GPRCRegClass);
Chris Lattner7b738342005-09-13 19:33:40 +00001393 MF.addLiveIn(GPR[GPR_idx], VReg);
1394 argHi = DAG.getCopyFromReg(DAG.getRoot(), VReg, MVT::i32);
Chris Lattner915fb302005-08-30 00:19:00 +00001395 // If we have two or more remaining argument registers, then both halves
1396 // of the i64 can be sourced from there. Otherwise, the lower half will
1397 // have to come off the stack. This can happen when an i64 is preceded
1398 // by 28 bytes of arguments.
1399 if (GPR_remaining > 1) {
Nate Begeman1d9d7422005-10-18 00:28:58 +00001400 unsigned VReg = RegMap->createVirtualRegister(&PPC::GPRCRegClass);
Chris Lattner7b738342005-09-13 19:33:40 +00001401 MF.addLiveIn(GPR[GPR_idx+1], VReg);
1402 argLo = DAG.getCopyFromReg(argHi, VReg, MVT::i32);
Chris Lattner915fb302005-08-30 00:19:00 +00001403 } else {
1404 int FI = MFI->CreateFixedObject(4, ArgOffset+4);
1405 SDOperand FIN = DAG.getFrameIndex(FI, MVT::i32);
1406 argLo = DAG.getLoad(MVT::i32, DAG.getEntryNode(), FIN,
1407 DAG.getSrcValue(NULL));
1408 }
1409 // Build the outgoing arg thingy
1410 argt = DAG.getNode(ISD::BUILD_PAIR, MVT::i64, argLo, argHi);
1411 newroot = argLo;
1412 } else {
1413 needsLoad = true;
1414 }
1415 break;
1416 case MVT::f32:
1417 case MVT::f64:
1418 ObjSize = (ObjectVT == MVT::f64) ? 8 : 4;
Chris Lattner413b9792006-01-11 18:21:25 +00001419 if (!ArgLive) {
1420 if (FPR_remaining > 0) {
1421 --FPR_remaining;
1422 ++FPR_idx;
1423 }
1424 break;
1425 }
Chris Lattner915fb302005-08-30 00:19:00 +00001426 if (FPR_remaining > 0) {
Chris Lattner919c0322005-10-01 01:35:02 +00001427 unsigned VReg;
1428 if (ObjectVT == MVT::f32)
Nate Begeman1d9d7422005-10-18 00:28:58 +00001429 VReg = RegMap->createVirtualRegister(&PPC::F4RCRegClass);
Chris Lattner919c0322005-10-01 01:35:02 +00001430 else
Nate Begeman1d9d7422005-10-18 00:28:58 +00001431 VReg = RegMap->createVirtualRegister(&PPC::F8RCRegClass);
Chris Lattner7b738342005-09-13 19:33:40 +00001432 MF.addLiveIn(FPR[FPR_idx], VReg);
1433 argt = newroot = DAG.getCopyFromReg(DAG.getRoot(), VReg, ObjectVT);
Chris Lattner915fb302005-08-30 00:19:00 +00001434 --FPR_remaining;
1435 ++FPR_idx;
1436 } else {
1437 needsLoad = true;
1438 }
1439 break;
Chris Lattner7c5a3d32005-08-16 17:14:42 +00001440 }
1441
1442 // We need to load the argument to a virtual register if we determined above
1443 // that we ran out of physical registers of the appropriate type
1444 if (needsLoad) {
1445 unsigned SubregOffset = 0;
1446 if (ObjectVT == MVT::i8 || ObjectVT == MVT::i1) SubregOffset = 3;
1447 if (ObjectVT == MVT::i16) SubregOffset = 2;
1448 int FI = MFI->CreateFixedObject(ObjSize, ArgOffset);
1449 SDOperand FIN = DAG.getFrameIndex(FI, MVT::i32);
1450 FIN = DAG.getNode(ISD::ADD, MVT::i32, FIN,
1451 DAG.getConstant(SubregOffset, MVT::i32));
1452 argt = newroot = DAG.getLoad(ObjectVT, DAG.getEntryNode(), FIN,
1453 DAG.getSrcValue(NULL));
1454 }
1455
1456 // Every 4 bytes of argument space consumes one of the GPRs available for
1457 // argument passing.
1458 if (GPR_remaining > 0) {
1459 unsigned delta = (GPR_remaining > 1 && ObjSize == 8) ? 2 : 1;
1460 GPR_remaining -= delta;
1461 GPR_idx += delta;
1462 }
1463 ArgOffset += ObjSize;
1464 if (newroot.Val)
1465 DAG.setRoot(newroot.getValue(1));
1466
1467 ArgValues.push_back(argt);
1468 }
1469
1470 // If the function takes variable number of arguments, make a frame index for
1471 // the start of the first vararg value... for expansion of llvm.va_start.
1472 if (F.isVarArg()) {
1473 VarArgsFrameIndex = MFI->CreateFixedObject(4, ArgOffset);
1474 SDOperand FIN = DAG.getFrameIndex(VarArgsFrameIndex, MVT::i32);
1475 // If this function is vararg, store any remaining integer argument regs
1476 // to their spots on the stack so that they may be loaded by deferencing the
1477 // result of va_next.
1478 std::vector<SDOperand> MemOps;
1479 for (; GPR_remaining > 0; --GPR_remaining, ++GPR_idx) {
Nate Begeman1d9d7422005-10-18 00:28:58 +00001480 unsigned VReg = RegMap->createVirtualRegister(&PPC::GPRCRegClass);
Chris Lattner7b738342005-09-13 19:33:40 +00001481 MF.addLiveIn(GPR[GPR_idx], VReg);
1482 SDOperand Val = DAG.getCopyFromReg(DAG.getRoot(), VReg, MVT::i32);
Chris Lattner7c5a3d32005-08-16 17:14:42 +00001483 SDOperand Store = DAG.getNode(ISD::STORE, MVT::Other, Val.getValue(1),
1484 Val, FIN, DAG.getSrcValue(NULL));
1485 MemOps.push_back(Store);
1486 // Increment the address by four for the next argument to store
1487 SDOperand PtrOff = DAG.getConstant(4, getPointerTy());
1488 FIN = DAG.getNode(ISD::ADD, MVT::i32, FIN, PtrOff);
1489 }
Chris Lattner80720a92005-11-30 20:40:54 +00001490 if (!MemOps.empty()) {
1491 MemOps.push_back(DAG.getRoot());
1492 DAG.setRoot(DAG.getNode(ISD::TokenFactor, MVT::Other, MemOps));
1493 }
Chris Lattner7c5a3d32005-08-16 17:14:42 +00001494 }
1495
Chris Lattner7c5a3d32005-08-16 17:14:42 +00001496 return ArgValues;
1497}
1498
1499std::pair<SDOperand, SDOperand>
Nate Begeman21e463b2005-10-16 05:39:50 +00001500PPCTargetLowering::LowerCallTo(SDOperand Chain,
1501 const Type *RetTy, bool isVarArg,
1502 unsigned CallingConv, bool isTailCall,
1503 SDOperand Callee, ArgListTy &Args,
1504 SelectionDAG &DAG) {
Chris Lattner281b55e2006-01-27 23:34:02 +00001505 // args_to_use will accumulate outgoing args for the PPCISD::CALL case in
Chris Lattner7c5a3d32005-08-16 17:14:42 +00001506 // SelectExpr to use to put the arguments in the appropriate registers.
1507 std::vector<SDOperand> args_to_use;
1508
1509 // Count how many bytes are to be pushed on the stack, including the linkage
1510 // area, and parameter passing area.
1511 unsigned NumBytes = 24;
1512
1513 if (Args.empty()) {
Chris Lattner45b39762006-02-13 08:55:29 +00001514 Chain = DAG.getCALLSEQ_START(Chain,
1515 DAG.getConstant(NumBytes, getPointerTy()));
Chris Lattner7c5a3d32005-08-16 17:14:42 +00001516 } else {
Chris Lattner915fb302005-08-30 00:19:00 +00001517 for (unsigned i = 0, e = Args.size(); i != e; ++i) {
Chris Lattner7c5a3d32005-08-16 17:14:42 +00001518 switch (getValueType(Args[i].second)) {
Chris Lattner915fb302005-08-30 00:19:00 +00001519 default: assert(0 && "Unknown value type!");
1520 case MVT::i1:
1521 case MVT::i8:
1522 case MVT::i16:
1523 case MVT::i32:
1524 case MVT::f32:
1525 NumBytes += 4;
1526 break;
1527 case MVT::i64:
1528 case MVT::f64:
1529 NumBytes += 8;
1530 break;
Chris Lattner7c5a3d32005-08-16 17:14:42 +00001531 }
Chris Lattner915fb302005-08-30 00:19:00 +00001532 }
Chris Lattner7c5a3d32005-08-16 17:14:42 +00001533
Chris Lattner915fb302005-08-30 00:19:00 +00001534 // Just to be safe, we'll always reserve the full 24 bytes of linkage area
1535 // plus 32 bytes of argument space in case any called code gets funky on us.
1536 // (Required by ABI to support var arg)
1537 if (NumBytes < 56) NumBytes = 56;
Chris Lattner7c5a3d32005-08-16 17:14:42 +00001538
1539 // Adjust the stack pointer for the new arguments...
1540 // These operations are automatically eliminated by the prolog/epilog pass
Chris Lattner45b39762006-02-13 08:55:29 +00001541 Chain = DAG.getCALLSEQ_START(Chain,
1542 DAG.getConstant(NumBytes, getPointerTy()));
Chris Lattner7c5a3d32005-08-16 17:14:42 +00001543
1544 // Set up a copy of the stack pointer for use loading and storing any
1545 // arguments that may not fit in the registers available for argument
1546 // passing.
Chris Lattnera243db82006-01-11 19:55:07 +00001547 SDOperand StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Chris Lattner7c5a3d32005-08-16 17:14:42 +00001548
1549 // Figure out which arguments are going to go in registers, and which in
1550 // memory. Also, if this is a vararg function, floating point operations
1551 // must be stored to our stack, and loaded into integer regs as well, if
1552 // any integer regs are available for argument passing.
1553 unsigned ArgOffset = 24;
1554 unsigned GPR_remaining = 8;
1555 unsigned FPR_remaining = 13;
1556
1557 std::vector<SDOperand> MemOps;
1558 for (unsigned i = 0, e = Args.size(); i != e; ++i) {
1559 // PtrOff will be used to store the current argument to the stack if a
1560 // register cannot be found for it.
1561 SDOperand PtrOff = DAG.getConstant(ArgOffset, getPointerTy());
1562 PtrOff = DAG.getNode(ISD::ADD, MVT::i32, StackPtr, PtrOff);
1563 MVT::ValueType ArgVT = getValueType(Args[i].second);
1564
1565 switch (ArgVT) {
Chris Lattner915fb302005-08-30 00:19:00 +00001566 default: assert(0 && "Unexpected ValueType for argument!");
1567 case MVT::i1:
1568 case MVT::i8:
1569 case MVT::i16:
1570 // Promote the integer to 32 bits. If the input type is signed use a
1571 // sign extend, otherwise use a zero extend.
1572 if (Args[i].second->isSigned())
1573 Args[i].first =DAG.getNode(ISD::SIGN_EXTEND, MVT::i32, Args[i].first);
1574 else
1575 Args[i].first =DAG.getNode(ISD::ZERO_EXTEND, MVT::i32, Args[i].first);
1576 // FALL THROUGH
1577 case MVT::i32:
1578 if (GPR_remaining > 0) {
1579 args_to_use.push_back(Args[i].first);
1580 --GPR_remaining;
1581 } else {
1582 MemOps.push_back(DAG.getNode(ISD::STORE, MVT::Other, Chain,
1583 Args[i].first, PtrOff,
1584 DAG.getSrcValue(NULL)));
1585 }
1586 ArgOffset += 4;
1587 break;
1588 case MVT::i64:
1589 // If we have one free GPR left, we can place the upper half of the i64
1590 // in it, and store the other half to the stack. If we have two or more
1591 // free GPRs, then we can pass both halves of the i64 in registers.
1592 if (GPR_remaining > 0) {
1593 SDOperand Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, MVT::i32,
1594 Args[i].first, DAG.getConstant(1, MVT::i32));
1595 SDOperand Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, MVT::i32,
1596 Args[i].first, DAG.getConstant(0, MVT::i32));
1597 args_to_use.push_back(Hi);
1598 --GPR_remaining;
Chris Lattner7c5a3d32005-08-16 17:14:42 +00001599 if (GPR_remaining > 0) {
Chris Lattner915fb302005-08-30 00:19:00 +00001600 args_to_use.push_back(Lo);
Chris Lattner7c5a3d32005-08-16 17:14:42 +00001601 --GPR_remaining;
1602 } else {
Chris Lattner915fb302005-08-30 00:19:00 +00001603 SDOperand ConstFour = DAG.getConstant(4, getPointerTy());
1604 PtrOff = DAG.getNode(ISD::ADD, MVT::i32, PtrOff, ConstFour);
Chris Lattner7c5a3d32005-08-16 17:14:42 +00001605 MemOps.push_back(DAG.getNode(ISD::STORE, MVT::Other, Chain,
Chris Lattner915fb302005-08-30 00:19:00 +00001606 Lo, PtrOff, DAG.getSrcValue(NULL)));
Chris Lattner7c5a3d32005-08-16 17:14:42 +00001607 }
Chris Lattner915fb302005-08-30 00:19:00 +00001608 } else {
1609 MemOps.push_back(DAG.getNode(ISD::STORE, MVT::Other, Chain,
1610 Args[i].first, PtrOff,
1611 DAG.getSrcValue(NULL)));
1612 }
1613 ArgOffset += 8;
1614 break;
1615 case MVT::f32:
1616 case MVT::f64:
1617 if (FPR_remaining > 0) {
1618 args_to_use.push_back(Args[i].first);
1619 --FPR_remaining;
1620 if (isVarArg) {
1621 SDOperand Store = DAG.getNode(ISD::STORE, MVT::Other, Chain,
1622 Args[i].first, PtrOff,
1623 DAG.getSrcValue(NULL));
1624 MemOps.push_back(Store);
1625 // Float varargs are always shadowed in available integer registers
Chris Lattner7c5a3d32005-08-16 17:14:42 +00001626 if (GPR_remaining > 0) {
Chris Lattner915fb302005-08-30 00:19:00 +00001627 SDOperand Load = DAG.getLoad(MVT::i32, Store, PtrOff,
1628 DAG.getSrcValue(NULL));
Chris Lattner1df74782005-11-17 18:30:17 +00001629 MemOps.push_back(Load.getValue(1));
Chris Lattner915fb302005-08-30 00:19:00 +00001630 args_to_use.push_back(Load);
Chris Lattner7c5a3d32005-08-16 17:14:42 +00001631 --GPR_remaining;
Chris Lattner915fb302005-08-30 00:19:00 +00001632 }
1633 if (GPR_remaining > 0 && MVT::f64 == ArgVT) {
Chris Lattner7c5a3d32005-08-16 17:14:42 +00001634 SDOperand ConstFour = DAG.getConstant(4, getPointerTy());
1635 PtrOff = DAG.getNode(ISD::ADD, MVT::i32, PtrOff, ConstFour);
Chris Lattner915fb302005-08-30 00:19:00 +00001636 SDOperand Load = DAG.getLoad(MVT::i32, Store, PtrOff,
1637 DAG.getSrcValue(NULL));
Chris Lattner1df74782005-11-17 18:30:17 +00001638 MemOps.push_back(Load.getValue(1));
Chris Lattner915fb302005-08-30 00:19:00 +00001639 args_to_use.push_back(Load);
1640 --GPR_remaining;
Chris Lattner7c5a3d32005-08-16 17:14:42 +00001641 }
1642 } else {
Chris Lattner915fb302005-08-30 00:19:00 +00001643 // If we have any FPRs remaining, we may also have GPRs remaining.
1644 // Args passed in FPRs consume either 1 (f32) or 2 (f64) available
1645 // GPRs.
1646 if (GPR_remaining > 0) {
1647 args_to_use.push_back(DAG.getNode(ISD::UNDEF, MVT::i32));
1648 --GPR_remaining;
Chris Lattner7c5a3d32005-08-16 17:14:42 +00001649 }
Chris Lattner915fb302005-08-30 00:19:00 +00001650 if (GPR_remaining > 0 && MVT::f64 == ArgVT) {
1651 args_to_use.push_back(DAG.getNode(ISD::UNDEF, MVT::i32));
1652 --GPR_remaining;
1653 }
Chris Lattner7c5a3d32005-08-16 17:14:42 +00001654 }
Chris Lattner915fb302005-08-30 00:19:00 +00001655 } else {
1656 MemOps.push_back(DAG.getNode(ISD::STORE, MVT::Other, Chain,
1657 Args[i].first, PtrOff,
1658 DAG.getSrcValue(NULL)));
1659 }
1660 ArgOffset += (ArgVT == MVT::f32) ? 4 : 8;
1661 break;
Chris Lattner7c5a3d32005-08-16 17:14:42 +00001662 }
1663 }
1664 if (!MemOps.empty())
1665 Chain = DAG.getNode(ISD::TokenFactor, MVT::Other, MemOps);
1666 }
1667
1668 std::vector<MVT::ValueType> RetVals;
1669 MVT::ValueType RetTyVT = getValueType(RetTy);
Chris Lattnerf5059492005-09-02 01:24:55 +00001670 MVT::ValueType ActualRetTyVT = RetTyVT;
1671 if (RetTyVT >= MVT::i1 && RetTyVT <= MVT::i16)
1672 ActualRetTyVT = MVT::i32; // Promote result to i32.
1673
Chris Lattnere00ebf02006-01-28 07:33:03 +00001674 if (RetTyVT == MVT::i64) {
1675 RetVals.push_back(MVT::i32);
1676 RetVals.push_back(MVT::i32);
1677 } else if (RetTyVT != MVT::isVoid) {
Chris Lattnerf5059492005-09-02 01:24:55 +00001678 RetVals.push_back(ActualRetTyVT);
Chris Lattnere00ebf02006-01-28 07:33:03 +00001679 }
Chris Lattner7c5a3d32005-08-16 17:14:42 +00001680 RetVals.push_back(MVT::Other);
1681
Chris Lattner2823b3e2005-11-17 05:56:14 +00001682 // If the callee is a GlobalAddress node (quite common, every direct call is)
1683 // turn it into a TargetGlobalAddress node so that legalize doesn't hack it.
1684 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
1685 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), MVT::i32);
1686
Chris Lattner281b55e2006-01-27 23:34:02 +00001687 std::vector<SDOperand> Ops;
1688 Ops.push_back(Chain);
1689 Ops.push_back(Callee);
1690 Ops.insert(Ops.end(), args_to_use.begin(), args_to_use.end());
1691 SDOperand TheCall = DAG.getNode(PPCISD::CALL, RetVals, Ops);
Chris Lattnere00ebf02006-01-28 07:33:03 +00001692 Chain = TheCall.getValue(TheCall.Val->getNumValues()-1);
Chris Lattner7c5a3d32005-08-16 17:14:42 +00001693 Chain = DAG.getNode(ISD::CALLSEQ_END, MVT::Other, Chain,
1694 DAG.getConstant(NumBytes, getPointerTy()));
Chris Lattnerf5059492005-09-02 01:24:55 +00001695 SDOperand RetVal = TheCall;
1696
1697 // If the result is a small value, add a note so that we keep track of the
1698 // information about whether it is sign or zero extended.
1699 if (RetTyVT != ActualRetTyVT) {
1700 RetVal = DAG.getNode(RetTy->isSigned() ? ISD::AssertSext : ISD::AssertZext,
1701 MVT::i32, RetVal, DAG.getValueType(RetTyVT));
1702 RetVal = DAG.getNode(ISD::TRUNCATE, RetTyVT, RetVal);
Chris Lattnere00ebf02006-01-28 07:33:03 +00001703 } else if (RetTyVT == MVT::i64) {
1704 RetVal = DAG.getNode(ISD::BUILD_PAIR, MVT::i64, RetVal, RetVal.getValue(1));
Chris Lattnerf5059492005-09-02 01:24:55 +00001705 }
1706
1707 return std::make_pair(RetVal, Chain);
Chris Lattner7c5a3d32005-08-16 17:14:42 +00001708}
1709
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00001710MachineBasicBlock *
Nate Begeman21e463b2005-10-16 05:39:50 +00001711PPCTargetLowering::InsertAtEndOfBasicBlock(MachineInstr *MI,
1712 MachineBasicBlock *BB) {
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00001713 assert((MI->getOpcode() == PPC::SELECT_CC_Int ||
Chris Lattner919c0322005-10-01 01:35:02 +00001714 MI->getOpcode() == PPC::SELECT_CC_F4 ||
Chris Lattner710ff322006-04-08 22:45:08 +00001715 MI->getOpcode() == PPC::SELECT_CC_F8 ||
1716 MI->getOpcode() == PPC::SELECT_CC_VRRC) &&
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00001717 "Unexpected instr type to insert");
1718
1719 // To "insert" a SELECT_CC instruction, we actually have to insert the diamond
1720 // control-flow pattern. The incoming instruction knows the destination vreg
1721 // to set, the condition code register to branch on, the true/false values to
1722 // select between, and a branch opcode to use.
1723 const BasicBlock *LLVM_BB = BB->getBasicBlock();
1724 ilist<MachineBasicBlock>::iterator It = BB;
1725 ++It;
1726
1727 // thisMBB:
1728 // ...
1729 // TrueVal = ...
1730 // cmpTY ccX, r1, r2
1731 // bCC copy1MBB
1732 // fallthrough --> copy0MBB
1733 MachineBasicBlock *thisMBB = BB;
1734 MachineBasicBlock *copy0MBB = new MachineBasicBlock(LLVM_BB);
1735 MachineBasicBlock *sinkMBB = new MachineBasicBlock(LLVM_BB);
1736 BuildMI(BB, MI->getOperand(4).getImmedValue(), 2)
1737 .addReg(MI->getOperand(1).getReg()).addMBB(sinkMBB);
1738 MachineFunction *F = BB->getParent();
1739 F->getBasicBlockList().insert(It, copy0MBB);
1740 F->getBasicBlockList().insert(It, sinkMBB);
Nate Begemanf15485a2006-03-27 01:32:24 +00001741 // Update machine-CFG edges by first adding all successors of the current
1742 // block to the new block which will contain the Phi node for the select.
1743 for(MachineBasicBlock::succ_iterator i = BB->succ_begin(),
1744 e = BB->succ_end(); i != e; ++i)
1745 sinkMBB->addSuccessor(*i);
1746 // Next, remove all successors of the current block, and add the true
1747 // and fallthrough blocks as its successors.
1748 while(!BB->succ_empty())
1749 BB->removeSuccessor(BB->succ_begin());
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00001750 BB->addSuccessor(copy0MBB);
1751 BB->addSuccessor(sinkMBB);
1752
1753 // copy0MBB:
1754 // %FalseValue = ...
1755 // # fallthrough to sinkMBB
1756 BB = copy0MBB;
1757
1758 // Update machine-CFG edges
1759 BB->addSuccessor(sinkMBB);
1760
1761 // sinkMBB:
1762 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
1763 // ...
1764 BB = sinkMBB;
1765 BuildMI(BB, PPC::PHI, 4, MI->getOperand(0).getReg())
1766 .addReg(MI->getOperand(3).getReg()).addMBB(copy0MBB)
1767 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
1768
1769 delete MI; // The pseudo instruction is gone now.
1770 return BB;
1771}
1772
Chris Lattner1a635d62006-04-14 06:01:58 +00001773//===----------------------------------------------------------------------===//
1774// Target Optimization Hooks
1775//===----------------------------------------------------------------------===//
1776
Chris Lattner8c13d0a2006-03-01 04:57:39 +00001777SDOperand PPCTargetLowering::PerformDAGCombine(SDNode *N,
1778 DAGCombinerInfo &DCI) const {
1779 TargetMachine &TM = getTargetMachine();
1780 SelectionDAG &DAG = DCI.DAG;
1781 switch (N->getOpcode()) {
1782 default: break;
1783 case ISD::SINT_TO_FP:
1784 if (TM.getSubtarget<PPCSubtarget>().is64Bit()) {
Chris Lattnerecfe55e2006-03-22 05:30:33 +00001785 if (N->getOperand(0).getOpcode() == ISD::FP_TO_SINT) {
1786 // Turn (sint_to_fp (fp_to_sint X)) -> fctidz/fcfid without load/stores.
1787 // We allow the src/dst to be either f32/f64, but the intermediate
1788 // type must be i64.
1789 if (N->getOperand(0).getValueType() == MVT::i64) {
1790 SDOperand Val = N->getOperand(0).getOperand(0);
1791 if (Val.getValueType() == MVT::f32) {
1792 Val = DAG.getNode(ISD::FP_EXTEND, MVT::f64, Val);
1793 DCI.AddToWorklist(Val.Val);
1794 }
1795
1796 Val = DAG.getNode(PPCISD::FCTIDZ, MVT::f64, Val);
Chris Lattner8c13d0a2006-03-01 04:57:39 +00001797 DCI.AddToWorklist(Val.Val);
Chris Lattnerecfe55e2006-03-22 05:30:33 +00001798 Val = DAG.getNode(PPCISD::FCFID, MVT::f64, Val);
Chris Lattner8c13d0a2006-03-01 04:57:39 +00001799 DCI.AddToWorklist(Val.Val);
Chris Lattnerecfe55e2006-03-22 05:30:33 +00001800 if (N->getValueType(0) == MVT::f32) {
1801 Val = DAG.getNode(ISD::FP_ROUND, MVT::f32, Val);
1802 DCI.AddToWorklist(Val.Val);
1803 }
1804 return Val;
1805 } else if (N->getOperand(0).getValueType() == MVT::i32) {
1806 // If the intermediate type is i32, we can avoid the load/store here
1807 // too.
Chris Lattner8c13d0a2006-03-01 04:57:39 +00001808 }
Chris Lattner8c13d0a2006-03-01 04:57:39 +00001809 }
1810 }
1811 break;
Chris Lattner51269842006-03-01 05:50:56 +00001812 case ISD::STORE:
1813 // Turn STORE (FP_TO_SINT F) -> STFIWX(FCTIWZ(F)).
1814 if (TM.getSubtarget<PPCSubtarget>().hasSTFIWX() &&
1815 N->getOperand(1).getOpcode() == ISD::FP_TO_SINT &&
1816 N->getOperand(1).getValueType() == MVT::i32) {
1817 SDOperand Val = N->getOperand(1).getOperand(0);
1818 if (Val.getValueType() == MVT::f32) {
1819 Val = DAG.getNode(ISD::FP_EXTEND, MVT::f64, Val);
1820 DCI.AddToWorklist(Val.Val);
1821 }
1822 Val = DAG.getNode(PPCISD::FCTIWZ, MVT::f64, Val);
1823 DCI.AddToWorklist(Val.Val);
1824
1825 Val = DAG.getNode(PPCISD::STFIWX, MVT::Other, N->getOperand(0), Val,
1826 N->getOperand(2), N->getOperand(3));
1827 DCI.AddToWorklist(Val.Val);
1828 return Val;
1829 }
1830 break;
Chris Lattner4468c222006-03-31 06:02:07 +00001831 case PPCISD::VCMP: {
1832 // If a VCMPo node already exists with exactly the same operands as this
1833 // node, use its result instead of this node (VCMPo computes both a CR6 and
1834 // a normal output).
1835 //
1836 if (!N->getOperand(0).hasOneUse() &&
1837 !N->getOperand(1).hasOneUse() &&
1838 !N->getOperand(2).hasOneUse()) {
1839
1840 // Scan all of the users of the LHS, looking for VCMPo's that match.
1841 SDNode *VCMPoNode = 0;
1842
1843 SDNode *LHSN = N->getOperand(0).Val;
1844 for (SDNode::use_iterator UI = LHSN->use_begin(), E = LHSN->use_end();
1845 UI != E; ++UI)
1846 if ((*UI)->getOpcode() == PPCISD::VCMPo &&
1847 (*UI)->getOperand(1) == N->getOperand(1) &&
1848 (*UI)->getOperand(2) == N->getOperand(2) &&
1849 (*UI)->getOperand(0) == N->getOperand(0)) {
1850 VCMPoNode = *UI;
1851 break;
1852 }
1853
1854 // If there are non-zero uses of the flag value, use the VCMPo node!
Chris Lattner33497cc2006-03-31 06:04:53 +00001855 if (VCMPoNode && !VCMPoNode->hasNUsesOfValue(0, 1))
Chris Lattner4468c222006-03-31 06:02:07 +00001856 return SDOperand(VCMPoNode, 0);
1857 }
1858 break;
1859 }
Chris Lattner8c13d0a2006-03-01 04:57:39 +00001860 }
1861
1862 return SDOperand();
1863}
1864
Chris Lattner1a635d62006-04-14 06:01:58 +00001865//===----------------------------------------------------------------------===//
1866// Inline Assembly Support
1867//===----------------------------------------------------------------------===//
1868
Chris Lattnerbbe77de2006-04-02 06:26:07 +00001869void PPCTargetLowering::computeMaskedBitsForTargetNode(const SDOperand Op,
1870 uint64_t Mask,
1871 uint64_t &KnownZero,
1872 uint64_t &KnownOne,
1873 unsigned Depth) const {
1874 KnownZero = 0;
1875 KnownOne = 0;
1876 switch (Op.getOpcode()) {
1877 default: break;
1878 case ISD::INTRINSIC_WO_CHAIN: {
1879 switch (cast<ConstantSDNode>(Op.getOperand(0))->getValue()) {
1880 default: break;
1881 case Intrinsic::ppc_altivec_vcmpbfp_p:
1882 case Intrinsic::ppc_altivec_vcmpeqfp_p:
1883 case Intrinsic::ppc_altivec_vcmpequb_p:
1884 case Intrinsic::ppc_altivec_vcmpequh_p:
1885 case Intrinsic::ppc_altivec_vcmpequw_p:
1886 case Intrinsic::ppc_altivec_vcmpgefp_p:
1887 case Intrinsic::ppc_altivec_vcmpgtfp_p:
1888 case Intrinsic::ppc_altivec_vcmpgtsb_p:
1889 case Intrinsic::ppc_altivec_vcmpgtsh_p:
1890 case Intrinsic::ppc_altivec_vcmpgtsw_p:
1891 case Intrinsic::ppc_altivec_vcmpgtub_p:
1892 case Intrinsic::ppc_altivec_vcmpgtuh_p:
1893 case Intrinsic::ppc_altivec_vcmpgtuw_p:
1894 KnownZero = ~1U; // All bits but the low one are known to be zero.
1895 break;
1896 }
1897 }
1898 }
1899}
1900
1901
Chris Lattnerad3bc8d2006-02-07 20:16:30 +00001902/// getConstraintType - Given a constraint letter, return the type of
1903/// constraint it is for this target.
1904PPCTargetLowering::ConstraintType
1905PPCTargetLowering::getConstraintType(char ConstraintLetter) const {
1906 switch (ConstraintLetter) {
1907 default: break;
1908 case 'b':
1909 case 'r':
1910 case 'f':
1911 case 'v':
1912 case 'y':
1913 return C_RegisterClass;
1914 }
1915 return TargetLowering::getConstraintType(ConstraintLetter);
1916}
1917
1918
Chris Lattnerddc787d2006-01-31 19:20:21 +00001919std::vector<unsigned> PPCTargetLowering::
Chris Lattner1efa40f2006-02-22 00:56:39 +00001920getRegClassForInlineAsmConstraint(const std::string &Constraint,
1921 MVT::ValueType VT) const {
Chris Lattnerddc787d2006-01-31 19:20:21 +00001922 if (Constraint.size() == 1) {
1923 switch (Constraint[0]) { // GCC RS6000 Constraint Letters
1924 default: break; // Unknown constriant letter
1925 case 'b':
1926 return make_vector<unsigned>(/*no R0*/ PPC::R1 , PPC::R2 , PPC::R3 ,
1927 PPC::R4 , PPC::R5 , PPC::R6 , PPC::R7 ,
1928 PPC::R8 , PPC::R9 , PPC::R10, PPC::R11,
1929 PPC::R12, PPC::R13, PPC::R14, PPC::R15,
1930 PPC::R16, PPC::R17, PPC::R18, PPC::R19,
1931 PPC::R20, PPC::R21, PPC::R22, PPC::R23,
1932 PPC::R24, PPC::R25, PPC::R26, PPC::R27,
1933 PPC::R28, PPC::R29, PPC::R30, PPC::R31,
1934 0);
1935 case 'r':
1936 return make_vector<unsigned>(PPC::R0 , PPC::R1 , PPC::R2 , PPC::R3 ,
1937 PPC::R4 , PPC::R5 , PPC::R6 , PPC::R7 ,
1938 PPC::R8 , PPC::R9 , PPC::R10, PPC::R11,
1939 PPC::R12, PPC::R13, PPC::R14, PPC::R15,
1940 PPC::R16, PPC::R17, PPC::R18, PPC::R19,
1941 PPC::R20, PPC::R21, PPC::R22, PPC::R23,
1942 PPC::R24, PPC::R25, PPC::R26, PPC::R27,
1943 PPC::R28, PPC::R29, PPC::R30, PPC::R31,
1944 0);
1945 case 'f':
1946 return make_vector<unsigned>(PPC::F0 , PPC::F1 , PPC::F2 , PPC::F3 ,
1947 PPC::F4 , PPC::F5 , PPC::F6 , PPC::F7 ,
1948 PPC::F8 , PPC::F9 , PPC::F10, PPC::F11,
1949 PPC::F12, PPC::F13, PPC::F14, PPC::F15,
1950 PPC::F16, PPC::F17, PPC::F18, PPC::F19,
1951 PPC::F20, PPC::F21, PPC::F22, PPC::F23,
1952 PPC::F24, PPC::F25, PPC::F26, PPC::F27,
1953 PPC::F28, PPC::F29, PPC::F30, PPC::F31,
1954 0);
1955 case 'v':
1956 return make_vector<unsigned>(PPC::V0 , PPC::V1 , PPC::V2 , PPC::V3 ,
1957 PPC::V4 , PPC::V5 , PPC::V6 , PPC::V7 ,
1958 PPC::V8 , PPC::V9 , PPC::V10, PPC::V11,
1959 PPC::V12, PPC::V13, PPC::V14, PPC::V15,
1960 PPC::V16, PPC::V17, PPC::V18, PPC::V19,
1961 PPC::V20, PPC::V21, PPC::V22, PPC::V23,
1962 PPC::V24, PPC::V25, PPC::V26, PPC::V27,
1963 PPC::V28, PPC::V29, PPC::V30, PPC::V31,
1964 0);
1965 case 'y':
1966 return make_vector<unsigned>(PPC::CR0, PPC::CR1, PPC::CR2, PPC::CR3,
1967 PPC::CR4, PPC::CR5, PPC::CR6, PPC::CR7,
1968 0);
1969 }
1970 }
1971
Chris Lattner1efa40f2006-02-22 00:56:39 +00001972 return std::vector<unsigned>();
Chris Lattnerddc787d2006-01-31 19:20:21 +00001973}
Chris Lattner763317d2006-02-07 00:47:13 +00001974
1975// isOperandValidForConstraint
1976bool PPCTargetLowering::
1977isOperandValidForConstraint(SDOperand Op, char Letter) {
1978 switch (Letter) {
1979 default: break;
1980 case 'I':
1981 case 'J':
1982 case 'K':
1983 case 'L':
1984 case 'M':
1985 case 'N':
1986 case 'O':
1987 case 'P': {
1988 if (!isa<ConstantSDNode>(Op)) return false; // Must be an immediate.
1989 unsigned Value = cast<ConstantSDNode>(Op)->getValue();
1990 switch (Letter) {
1991 default: assert(0 && "Unknown constraint letter!");
1992 case 'I': // "I" is a signed 16-bit constant.
1993 return (short)Value == (int)Value;
1994 case 'J': // "J" is a constant with only the high-order 16 bits nonzero.
1995 case 'L': // "L" is a signed 16-bit constant shifted left 16 bits.
1996 return (short)Value == 0;
1997 case 'K': // "K" is a constant with only the low-order 16 bits nonzero.
1998 return (Value >> 16) == 0;
1999 case 'M': // "M" is a constant that is greater than 31.
2000 return Value > 31;
2001 case 'N': // "N" is a positive constant that is an exact power of two.
2002 return (int)Value > 0 && isPowerOf2_32(Value);
2003 case 'O': // "O" is the constant zero.
2004 return Value == 0;
2005 case 'P': // "P" is a constant whose negation is a signed 16-bit constant.
2006 return (short)-Value == (int)-Value;
2007 }
2008 break;
2009 }
2010 }
2011
2012 // Handle standard constraint letters.
2013 return TargetLowering::isOperandValidForConstraint(Op, Letter);
2014}
Evan Chengc4c62572006-03-13 23:20:37 +00002015
2016/// isLegalAddressImmediate - Return true if the integer value can be used
2017/// as the offset of the target addressing mode.
2018bool PPCTargetLowering::isLegalAddressImmediate(int64_t V) const {
2019 // PPC allows a sign-extended 16-bit immediate field.
2020 return (V > -(1 << 16) && V < (1 << 16)-1);
2021}