blob: c78db54d8b0fd9807a6989679f882c872283fab4 [file] [log] [blame]
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001//===-- ARMTargetMachine.cpp - Define TargetMachine for ARM ---------------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00006// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10//
11//===----------------------------------------------------------------------===//
12
13#include "ARMTargetMachine.h"
14#include "ARM.h"
Chandler Carruthd04a8d42012-12-03 16:50:05 +000015#include "ARMFrameLowering.h"
Evan Cheng93072922007-05-16 02:01:49 +000016#include "llvm/CodeGen/Passes.h"
Bill Wendling0481d292011-09-27 22:14:12 +000017#include "llvm/MC/MCAsmInfo.h"
Chandler Carruthd04a8d42012-12-03 16:50:05 +000018#include "llvm/PassManager.h"
Evan Cheng48575f62010-12-05 22:04:16 +000019#include "llvm/Support/CommandLine.h"
David Greene71847812009-07-14 20:18:05 +000020#include "llvm/Support/FormattedStream.h"
Evan Cheng3e74d6f2011-08-24 18:08:43 +000021#include "llvm/Support/TargetRegistry.h"
Evan Chenga8e29892007-01-19 07:51:42 +000022#include "llvm/Target/TargetOptions.h"
Devang Patel827454e2011-10-17 17:17:43 +000023#include "llvm/Transforms/Scalar.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000024using namespace llvm;
25
Evan Chengb8cfe4f2011-08-25 01:00:36 +000026static cl::opt<bool>
Evan Cheng77eaaf02011-08-25 01:22:49 +000027EnableGlobalMerge("global-merge", cl::Hidden,
Evan Chengb8cfe4f2011-08-25 01:00:36 +000028 cl::desc("Enable global merge pass"),
29 cl::init(true));
30
Silviu Barangabcbf3fd2013-03-15 18:28:25 +000031static cl::opt<bool>
32DisableA15SDOptimization("disable-a15-sd-optimization", cl::Hidden,
33 cl::desc("Inhibit optimization of S->D register accesses on A15"),
34 cl::init(false));
35
Jim Grosbach764ab522009-08-11 15:33:49 +000036extern "C" void LLVMInitializeARMTarget() {
Daniel Dunbar0c795d62009-07-25 06:49:55 +000037 // Register the target.
38 RegisterTargetMachine<ARMTargetMachine> X(TheARMTarget);
39 RegisterTargetMachine<ThumbTargetMachine> Y(TheThumbTarget);
40}
Douglas Gregor1555a232009-06-16 20:12:29 +000041
David Blaikie2d24e2a2011-12-20 02:50:00 +000042
Evan Cheng04321f72007-02-23 03:14:31 +000043/// TargetMachine ctor - Create an ARM architecture model.
44///
Evan Cheng43966132011-07-19 06:37:02 +000045ARMBaseTargetMachine::ARMBaseTargetMachine(const Target &T, StringRef TT,
46 StringRef CPU, StringRef FS,
Nick Lewycky8a8d4792011-12-02 22:16:29 +000047 const TargetOptions &Options,
Evan Chengb95fc312011-11-16 08:38:26 +000048 Reloc::Model RM, CodeModel::Model CM,
49 CodeGenOpt::Level OL)
Nick Lewycky8a8d4792011-12-02 22:16:29 +000050 : LLVMTargetMachine(T, TT, CPU, FS, Options, RM, CM, OL),
Renato Golin3382a842013-03-21 18:47:47 +000051 Subtarget(TT, CPU, FS, Options),
Evan Cheng3cc82232008-11-08 07:38:22 +000052 JITInfo(),
Jim Grosbachf22eefba2011-04-06 22:35:47 +000053 InstrItins(Subtarget.getInstrItineraryData()) {
Evan Chengdf214fa2011-06-23 18:15:17 +000054 // Default to soft float ABI
Nick Lewycky8a8d4792011-12-02 22:16:29 +000055 if (Options.FloatABIType == FloatABI::Default)
56 this->Options.FloatABIType = FloatABI::Soft;
Evan Cheng65f24422008-10-30 16:10:54 +000057}
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000058
Chandler Carruthaeef83c2013-01-07 01:37:14 +000059void ARMBaseTargetMachine::addAnalysisPasses(PassManagerBase &PM) {
Jim Grosbach54f21872013-01-07 21:12:13 +000060 // Add first the target-independent BasicTTI pass, then our ARM pass. This
61 // allows the ARM pass to delegate to the target independent layer when
Chandler Carruthaeef83c2013-01-07 01:37:14 +000062 // appropriate.
Bill Wendlingea442812013-06-19 20:51:24 +000063 PM.add(createBasicTargetTransformInfoPass(this));
Chandler Carruthaeef83c2013-01-07 01:37:14 +000064 PM.add(createARMTargetTransformInfoPass(this));
65}
66
67
David Blaikie2d24e2a2011-12-20 02:50:00 +000068void ARMTargetMachine::anchor() { }
69
Evan Cheng43966132011-07-19 06:37:02 +000070ARMTargetMachine::ARMTargetMachine(const Target &T, StringRef TT,
71 StringRef CPU, StringRef FS,
Nick Lewycky8a8d4792011-12-02 22:16:29 +000072 const TargetOptions &Options,
Evan Chengb95fc312011-11-16 08:38:26 +000073 Reloc::Model RM, CodeModel::Model CM,
74 CodeGenOpt::Level OL)
Nick Lewycky8a8d4792011-12-02 22:16:29 +000075 : ARMBaseTargetMachine(T, TT, CPU, FS, Options, RM, CM, OL),
76 InstrInfo(Subtarget),
Micah Villmow3574eca2012-10-08 16:38:25 +000077 DL(Subtarget.isAPCS_ABI() ?
Rafael Espindola0febc462010-10-03 18:59:45 +000078 std::string("e-p:32:32-f64:32:64-i64:32:64-"
Lang Hamesbb5b3f32011-10-10 23:42:08 +000079 "v128:32:128-v64:32:64-n32-S32") :
80 Subtarget.isAAPCS_ABI() ?
Rafael Espindola0febc462010-10-03 18:59:45 +000081 std::string("e-p:32:32-f64:64:64-i64:64:64-"
Lang Hamesbb5b3f32011-10-10 23:42:08 +000082 "v128:64:128-v64:64:64-n32-S64") :
83 std::string("e-p:32:32-f64:64:64-i64:64:64-"
84 "v128:64:128-v64:64:64-n32-S32")),
Dan Gohmanff7a5622010-05-11 17:31:57 +000085 TLInfo(*this),
Anton Korobeynikov33464912010-11-15 00:06:54 +000086 TSInfo(*this),
Chandler Carruthaeef83c2013-01-07 01:37:14 +000087 FrameLowering(Subtarget) {
Rafael Espindola4a971702013-05-13 01:16:13 +000088 initAsmInfo();
Evan Cheng7b4d3112010-08-11 07:17:46 +000089 if (!Subtarget.hasARMOps())
90 report_fatal_error("CPU: '" + Subtarget.getCPUString() + "' does not "
91 "support ARM mode execution!");
Anton Korobeynikovd49ea772009-06-26 21:28:53 +000092}
93
David Blaikie2d24e2a2011-12-20 02:50:00 +000094void ThumbTargetMachine::anchor() { }
95
Evan Cheng43966132011-07-19 06:37:02 +000096ThumbTargetMachine::ThumbTargetMachine(const Target &T, StringRef TT,
97 StringRef CPU, StringRef FS,
Nick Lewycky8a8d4792011-12-02 22:16:29 +000098 const TargetOptions &Options,
Evan Chengb95fc312011-11-16 08:38:26 +000099 Reloc::Model RM, CodeModel::Model CM,
100 CodeGenOpt::Level OL)
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000101 : ARMBaseTargetMachine(T, TT, CPU, FS, Options, RM, CM, OL),
Evan Chengbc9b7542009-08-15 07:59:10 +0000102 InstrInfo(Subtarget.hasThumb2()
103 ? ((ARMBaseInstrInfo*)new Thumb2InstrInfo(Subtarget))
104 : ((ARMBaseInstrInfo*)new Thumb1InstrInfo(Subtarget))),
Micah Villmow3574eca2012-10-08 16:38:25 +0000105 DL(Subtarget.isAPCS_ABI() ?
Rafael Espindola0febc462010-10-03 18:59:45 +0000106 std::string("e-p:32:32-f64:32:64-i64:32:64-"
107 "i16:16:32-i8:8:32-i1:8:32-"
Lang Hamesbb5b3f32011-10-10 23:42:08 +0000108 "v128:32:128-v64:32:64-a:0:32-n32-S32") :
109 Subtarget.isAAPCS_ABI() ?
Rafael Espindola0febc462010-10-03 18:59:45 +0000110 std::string("e-p:32:32-f64:64:64-i64:64:64-"
111 "i16:16:32-i8:8:32-i1:8:32-"
Lang Hamesbb5b3f32011-10-10 23:42:08 +0000112 "v128:64:128-v64:64:64-a:0:32-n32-S64") :
113 std::string("e-p:32:32-f64:64:64-i64:64:64-"
114 "i16:16:32-i8:8:32-i1:8:32-"
115 "v128:64:128-v64:64:64-a:0:32-n32-S32")),
Dan Gohmanff7a5622010-05-11 17:31:57 +0000116 TLInfo(*this),
Anton Korobeynikov33464912010-11-15 00:06:54 +0000117 TSInfo(*this),
Anton Korobeynikov16c29b52011-01-10 12:39:04 +0000118 FrameLowering(Subtarget.hasThumb2()
119 ? new ARMFrameLowering(Subtarget)
Chandler Carruthaeef83c2013-01-07 01:37:14 +0000120 : (ARMFrameLowering*)new Thumb1FrameLowering(Subtarget)) {
Rafael Espindola4a971702013-05-13 01:16:13 +0000121 initAsmInfo();
Anton Korobeynikovd49ea772009-06-26 21:28:53 +0000122}
123
Andrew Trick843ee2e2012-02-03 05:12:41 +0000124namespace {
125/// ARM Code Generator Pass Configuration Options.
126class ARMPassConfig : public TargetPassConfig {
127public:
Andrew Trick061efcf2012-02-04 02:56:59 +0000128 ARMPassConfig(ARMBaseTargetMachine *TM, PassManagerBase &PM)
129 : TargetPassConfig(TM, PM) {}
Andrew Trick843ee2e2012-02-03 05:12:41 +0000130
131 ARMBaseTargetMachine &getARMTargetMachine() const {
132 return getTM<ARMBaseTargetMachine>();
133 }
134
135 const ARMSubtarget &getARMSubtarget() const {
136 return *getARMTargetMachine().getSubtargetImpl();
137 }
138
139 virtual bool addPreISel();
140 virtual bool addInstSelector();
141 virtual bool addPreRegAlloc();
142 virtual bool addPreSched2();
143 virtual bool addPreEmitPass();
144};
145} // namespace
146
Andrew Trick061efcf2012-02-04 02:56:59 +0000147TargetPassConfig *ARMBaseTargetMachine::createPassConfig(PassManagerBase &PM) {
148 return new ARMPassConfig(this, PM);
Andrew Trick843ee2e2012-02-03 05:12:41 +0000149}
150
151bool ARMPassConfig::addPreISel() {
152 if (TM->getOptLevel() != CodeGenOpt::None && EnableGlobalMerge)
Bill Wendlingf9fd58a2013-06-19 21:07:11 +0000153 addPass(createGlobalMergePass(TM));
Anton Korobeynikovcec36f42010-07-24 21:52:08 +0000154
155 return false;
156}
157
Andrew Trick843ee2e2012-02-03 05:12:41 +0000158bool ARMPassConfig::addInstSelector() {
Bob Wilson564fbf62012-07-02 19:48:31 +0000159 addPass(createARMISelDag(getARMTargetMachine(), getOptLevel()));
Jush Lu8f506472012-09-27 05:21:41 +0000160
161 const ARMSubtarget *Subtarget = &getARMSubtarget();
162 if (Subtarget->isTargetELF() && !Subtarget->isThumb1Only() &&
163 TM->Options.EnableFastISel)
164 addPass(createARMGlobalBaseRegPass());
Chris Lattner1911fd42006-09-04 04:14:57 +0000165 return false;
166}
Rafael Espindola71f3b942006-09-19 15:49:25 +0000167
Andrew Trick843ee2e2012-02-03 05:12:41 +0000168bool ARMPassConfig::addPreRegAlloc() {
Evan Chenge298ab22009-09-27 09:46:04 +0000169 // FIXME: temporarily disabling load / store optimization pass for Thumb1.
Andrew Trick843ee2e2012-02-03 05:12:41 +0000170 if (getOptLevel() != CodeGenOpt::None && !getARMSubtarget().isThumb1Only())
Bob Wilson564fbf62012-07-02 19:48:31 +0000171 addPass(createARMLoadStoreOptimizationPass(true));
Silviu Barangafd794852013-07-29 09:25:50 +0000172 if (getOptLevel() != CodeGenOpt::None && getARMSubtarget().isCortexA9())
Bob Wilson564fbf62012-07-02 19:48:31 +0000173 addPass(createMLxExpansionPass());
Silviu Barangabcbf3fd2013-03-15 18:28:25 +0000174 // Since the A15SDOptimizer pass can insert VDUP instructions, it can only be
175 // enabled when NEON is available.
176 if (getOptLevel() != CodeGenOpt::None && getARMSubtarget().isCortexA15() &&
177 getARMSubtarget().hasNEON() && !DisableA15SDOptimization) {
178 addPass(createA15SDOptimizerPass());
179 }
Evan Chenge7d6df72009-06-13 09:12:55 +0000180 return true;
181}
182
Andrew Trick843ee2e2012-02-03 05:12:41 +0000183bool ARMPassConfig::addPreSched2() {
Evan Cheng792e1f62009-09-30 08:53:01 +0000184 // FIXME: temporarily disabling load / store optimization pass for Thumb1.
Evan Chengb95fc312011-11-16 08:38:26 +0000185 if (getOptLevel() != CodeGenOpt::None) {
Jakob Stoklund Olesendc909bf2012-03-28 22:50:56 +0000186 if (!getARMSubtarget().isThumb1Only()) {
Bob Wilson564fbf62012-07-02 19:48:31 +0000187 addPass(createARMLoadStoreOptimizationPass());
Jakob Stoklund Olesendc909bf2012-03-28 22:50:56 +0000188 printAndVerify("After ARM load / store optimizer");
189 }
Silviu Barangaa210db72013-03-27 12:38:44 +0000190 if (getARMSubtarget().hasNEON())
Bob Wilson564fbf62012-07-02 19:48:31 +0000191 addPass(createExecutionDependencyFixPass(&ARM::DPRRegClass));
Eric Christopher79ab2fe2010-11-11 20:50:14 +0000192 }
Evan Cheng792e1f62009-09-30 08:53:01 +0000193
Evan Chengb9803a82009-11-06 23:52:48 +0000194 // Expand some pseudo instructions into multiple instructions to allow
195 // proper scheduling.
Bob Wilson564fbf62012-07-02 19:48:31 +0000196 addPass(createARMExpandPseudoPass());
Evan Chengb9803a82009-11-06 23:52:48 +0000197
Evan Chengb95fc312011-11-16 08:38:26 +0000198 if (getOptLevel() != CodeGenOpt::None) {
Joey Goulyb57d9962013-09-09 14:21:49 +0000199 if (!getARMSubtarget().isThumb1Only()) {
200 // in v8, IfConversion depends on Thumb instruction widths
201 if (getARMSubtarget().hasV8Ops() &&
202 !getARMSubtarget().prefers32BitThumb())
203 addPass(createThumb2SizeReductionPass());
Bob Wilson3fb99a72012-07-02 19:48:37 +0000204 addPass(&IfConverterID);
Joey Goulyb57d9962013-09-09 14:21:49 +0000205 }
Evan Cheng46df4eb2010-06-16 07:35:02 +0000206 }
Andrew Trick843ee2e2012-02-03 05:12:41 +0000207 if (getARMSubtarget().isThumb2())
Bob Wilson564fbf62012-07-02 19:48:31 +0000208 addPass(createThumb2ITBlockPass());
Evan Cheng46df4eb2010-06-16 07:35:02 +0000209
Evan Cheng792e1f62009-09-30 08:53:01 +0000210 return true;
211}
212
Andrew Trick843ee2e2012-02-03 05:12:41 +0000213bool ARMPassConfig::addPreEmitPass() {
214 if (getARMSubtarget().isThumb2()) {
215 if (!getARMSubtarget().prefers32BitThumb())
Bob Wilson564fbf62012-07-02 19:48:31 +0000216 addPass(createThumb2SizeReductionPass());
Evan Chengddfd1372011-12-14 02:11:42 +0000217
218 // Constant island pass work on unbundled instructions.
Bob Wilson3fb99a72012-07-02 19:48:37 +0000219 addPass(&UnpackMachineBundlesID);
Evan Chengddfd1372011-12-14 02:11:42 +0000220 }
Evan Cheng06e16582009-07-10 01:54:42 +0000221
Bob Wilson564fbf62012-07-02 19:48:31 +0000222 addPass(createARMConstantIslandPass());
Evan Chengddfd1372011-12-14 02:11:42 +0000223
Rafael Espindola71f3b942006-09-19 15:49:25 +0000224 return true;
225}
226
Jim Grosbachd4f020a2012-04-06 23:43:50 +0000227bool ARMBaseTargetMachine::addCodeEmitter(PassManagerBase &PM,
228 JITCodeEmitter &JCE) {
Bruno Cardoso Lopesa3f99f92009-05-30 20:51:52 +0000229 // Machine code emitter pass for ARM.
230 PM.add(createARMJITCodeEmitterPass(*this, JCE));
Bruno Cardoso Lopesa3f99f92009-05-30 20:51:52 +0000231 return false;
232}