blob: f30104f27c9918b14be6a8aa9eef036f72b9b7a1 [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===- ARMInstrInfo.h - ARM Instruction Information -------------*- C++ -*-===//
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00006// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file contains the ARM implementation of the TargetInstrInfo class.
11//
12//===----------------------------------------------------------------------===//
13
14#ifndef ARMINSTRUCTIONINFO_H
15#define ARMINSTRUCTIONINFO_H
16
17#include "llvm/Target/TargetInstrInfo.h"
18#include "ARMRegisterInfo.h"
Jim Grosbachcbc47b82008-10-07 21:01:51 +000019#include "ARM.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000020
21namespace llvm {
Evan Chenga8e29892007-01-19 07:51:42 +000022 class ARMSubtarget;
23
24/// ARMII - This namespace holds all of the target specific flags that
25/// instruction info tracks.
26///
27namespace ARMII {
28 enum {
29 //===------------------------------------------------------------------===//
30 // Instruction Flags.
31
32 //===------------------------------------------------------------------===//
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +000033 // This four-bit field describes the addressing mode used.
Evan Chenga8e29892007-01-19 07:51:42 +000034
35 AddrModeMask = 0xf,
Evan Chengf3c21b82009-06-30 02:15:48 +000036 AddrModeNone = 0,
37 AddrMode1 = 1,
38 AddrMode2 = 2,
39 AddrMode3 = 3,
40 AddrMode4 = 4,
41 AddrMode5 = 5,
Bob Wilson8b024a52009-07-01 23:16:05 +000042 AddrMode6 = 6,
43 AddrModeT1_1 = 7,
44 AddrModeT1_2 = 8,
45 AddrModeT1_4 = 9,
46 AddrModeT1_s = 10, // i8 * 4 for pc and sp relative data
47 AddrModeT2_i12 = 11,
48 AddrModeT2_i8 = 12,
49 AddrModeT2_so = 13,
50 AddrModeT2_pc = 14, // +/- i12 for pc relative data
51 AddrModeT2_i8s4 = 15, // i8 * 4
Evan Chenga8e29892007-01-19 07:51:42 +000052
53 // Size* - Flags to keep track of the size of an instruction.
54 SizeShift = 4,
55 SizeMask = 7 << SizeShift,
56 SizeSpecial = 1, // 0 byte pseudo or special case.
57 Size8Bytes = 2,
58 Size4Bytes = 3,
59 Size2Bytes = 4,
Anton Korobeynikovd49ea772009-06-26 21:28:53 +000060
Evan Chenga8e29892007-01-19 07:51:42 +000061 // IndexMode - Unindex, pre-indexed, or post-indexed. Only valid for load
Anton Korobeynikovd49ea772009-06-26 21:28:53 +000062 // and store ops
Evan Chenga8e29892007-01-19 07:51:42 +000063 IndexModeShift = 7,
64 IndexModeMask = 3 << IndexModeShift,
65 IndexModePre = 1,
66 IndexModePost = 2,
Anton Korobeynikovd49ea772009-06-26 21:28:53 +000067
Evan Chengedda31c2008-11-05 18:35:52 +000068 //===------------------------------------------------------------------===//
69 // Misc flags.
70
71 // UnaryDP - Indicates this is a unary data processing instruction, i.e.
72 // it doesn't have a Rn operand.
Evan Chengd87293c2008-11-06 08:47:38 +000073 UnaryDP = 1 << 9,
Evan Chengedda31c2008-11-05 18:35:52 +000074
75 //===------------------------------------------------------------------===//
76 // Instruction encoding formats.
77 //
Evan Chengcd8e66a2008-11-11 21:48:44 +000078 FormShift = 10,
79 FormMask = 0x1f << FormShift,
Evan Cheng0ff94f72007-08-07 01:37:15 +000080
Raul Herbster8c132632007-08-30 23:34:14 +000081 // Pseudo instructions
Evan Chengffa6d962008-11-13 23:36:57 +000082 Pseudo = 0 << FormShift,
Evan Cheng0ff94f72007-08-07 01:37:15 +000083
Raul Herbster8c132632007-08-30 23:34:14 +000084 // Multiply instructions
Evan Chengffa6d962008-11-13 23:36:57 +000085 MulFrm = 1 << FormShift,
Evan Cheng0ff94f72007-08-07 01:37:15 +000086
Raul Herbster8c132632007-08-30 23:34:14 +000087 // Branch instructions
Evan Chengffa6d962008-11-13 23:36:57 +000088 BrFrm = 2 << FormShift,
89 BrMiscFrm = 3 << FormShift,
Evan Cheng0ff94f72007-08-07 01:37:15 +000090
Raul Herbster8c132632007-08-30 23:34:14 +000091 // Data Processing instructions
Evan Chengffa6d962008-11-13 23:36:57 +000092 DPFrm = 4 << FormShift,
93 DPSoRegFrm = 5 << FormShift,
Evan Cheng0ff94f72007-08-07 01:37:15 +000094
Raul Herbster8c132632007-08-30 23:34:14 +000095 // Load and Store
Evan Chengffa6d962008-11-13 23:36:57 +000096 LdFrm = 6 << FormShift,
97 StFrm = 7 << FormShift,
98 LdMiscFrm = 8 << FormShift,
99 StMiscFrm = 9 << FormShift,
100 LdStMulFrm = 10 << FormShift,
Evan Cheng0ff94f72007-08-07 01:37:15 +0000101
Raul Herbster8c132632007-08-30 23:34:14 +0000102 // Miscellaneous arithmetic instructions
Evan Chengffa6d962008-11-13 23:36:57 +0000103 ArithMiscFrm = 11 << FormShift,
Evan Cheng97f48c32008-11-06 22:15:19 +0000104
105 // Extend instructions
Evan Chengffa6d962008-11-13 23:36:57 +0000106 ExtFrm = 12 << FormShift,
Evan Cheng0ff94f72007-08-07 01:37:15 +0000107
Evan Cheng96581d32008-11-11 02:11:05 +0000108 // VFP formats
Evan Chengffa6d962008-11-13 23:36:57 +0000109 VFPUnaryFrm = 13 << FormShift,
110 VFPBinaryFrm = 14 << FormShift,
111 VFPConv1Frm = 15 << FormShift,
112 VFPConv2Frm = 16 << FormShift,
113 VFPConv3Frm = 17 << FormShift,
114 VFPConv4Frm = 18 << FormShift,
115 VFPConv5Frm = 19 << FormShift,
116 VFPLdStFrm = 20 << FormShift,
117 VFPLdStMulFrm = 21 << FormShift,
118 VFPMiscFrm = 22 << FormShift,
Evan Cheng0ff94f72007-08-07 01:37:15 +0000119
Evan Cheng96581d32008-11-11 02:11:05 +0000120 // Thumb format
Evan Chengffa6d962008-11-13 23:36:57 +0000121 ThumbFrm = 23 << FormShift,
Evan Cheng0ff94f72007-08-07 01:37:15 +0000122
Bob Wilson5bafff32009-06-22 23:27:02 +0000123 // NEON format
124 NEONFrm = 24 << FormShift,
125 NEONGetLnFrm = 25 << FormShift,
126 NEONSetLnFrm = 26 << FormShift,
127 NEONDupFrm = 27 << FormShift,
128
Evan Chengedda31c2008-11-05 18:35:52 +0000129 //===------------------------------------------------------------------===//
Raul Herbster8c132632007-08-30 23:34:14 +0000130 // Field shifts - such shifts are used to set field while generating
131 // machine instructions.
Evan Cheng96581d32008-11-11 02:11:05 +0000132 M_BitShift = 5,
Evan Cheng70632912008-11-12 07:34:37 +0000133 ShiftImmShift = 5,
Evan Cheng8b59db32008-11-07 01:41:35 +0000134 ShiftShift = 7,
Evan Cheng96581d32008-11-11 02:11:05 +0000135 N_BitShift = 7,
Evan Cheng70632912008-11-12 07:34:37 +0000136 ImmHiShift = 8,
Evan Cheng97f48c32008-11-06 22:15:19 +0000137 SoRotImmShift = 8,
138 RegRsShift = 8,
139 ExtRotImmShift = 10,
140 RegRdLoShift = 12,
141 RegRdShift = 12,
142 RegRdHiShift = 16,
143 RegRnShift = 16,
144 S_BitShift = 20,
145 W_BitShift = 21,
146 AM3_I_BitShift = 22,
Evan Cheng96581d32008-11-11 02:11:05 +0000147 D_BitShift = 22,
Evan Cheng97f48c32008-11-06 22:15:19 +0000148 U_BitShift = 23,
149 P_BitShift = 24,
150 I_BitShift = 25,
151 CondShift = 28
Evan Chenga8e29892007-01-19 07:51:42 +0000152 };
153}
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000154
Anton Korobeynikovd49ea772009-06-26 21:28:53 +0000155class ARMBaseInstrInfo : public TargetInstrInfoImpl {
Anton Korobeynikovd49ea772009-06-26 21:28:53 +0000156protected:
157 // Can be only subclassed.
158 explicit ARMBaseInstrInfo(const ARMSubtarget &STI);
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000159public:
Evan Chenga8e29892007-01-19 07:51:42 +0000160 virtual MachineInstr *convertToThreeAddress(MachineFunction::iterator &MFI,
161 MachineBasicBlock::iterator &MBBI,
Owen Andersonf660c172008-07-02 23:41:07 +0000162 LiveVariables *LV) const;
Chris Lattner578e64a2006-10-24 16:47:57 +0000163
Evan Chenga8e29892007-01-19 07:51:42 +0000164 // Branch analysis.
165 virtual bool AnalyzeBranch(MachineBasicBlock &MBB, MachineBasicBlock *&TBB,
166 MachineBasicBlock *&FBB,
Evan Chengdc54d312009-02-09 07:14:22 +0000167 SmallVectorImpl<MachineOperand> &Cond,
168 bool AllowModify) const;
Evan Cheng6ae36262007-05-18 00:18:17 +0000169 virtual unsigned RemoveBranch(MachineBasicBlock &MBB) const;
170 virtual unsigned InsertBranch(MachineBasicBlock &MBB, MachineBasicBlock *TBB,
171 MachineBasicBlock *FBB,
Owen Anderson44eb65c2008-08-14 22:49:33 +0000172 const SmallVectorImpl<MachineOperand> &Cond) const;
Anton Korobeynikovd49ea772009-06-26 21:28:53 +0000173
Anton Korobeynikovd49ea772009-06-26 21:28:53 +0000174 virtual bool BlockHasNoFallThrough(const MachineBasicBlock &MBB) const;
175 virtual
176 bool ReverseBranchCondition(SmallVectorImpl<MachineOperand> &Cond) const;
177
178 // Predication support.
179 virtual bool isPredicated(const MachineInstr *MI) const;
180
181 ARMCC::CondCodes getPredicate(const MachineInstr *MI) const {
182 int PIdx = MI->findFirstPredOperandIdx();
183 return PIdx != -1 ? (ARMCC::CondCodes)MI->getOperand(PIdx).getImm()
184 : ARMCC::AL;
185 }
186
187 virtual
188 bool PredicateInstruction(MachineInstr *MI,
189 const SmallVectorImpl<MachineOperand> &Pred) const;
190
191 virtual
192 bool SubsumesPredicate(const SmallVectorImpl<MachineOperand> &Pred1,
193 const SmallVectorImpl<MachineOperand> &Pred2) const;
194
195 virtual bool DefinesPredicate(MachineInstr *MI,
196 std::vector<MachineOperand> &Pred) const;
197
198 /// GetInstSize - Returns the size of the specified MachineInstr.
199 ///
200 virtual unsigned GetInstSizeInBytes(const MachineInstr* MI) const;
201};
202
203class ARMInstrInfo : public ARMBaseInstrInfo {
Anton Korobeynikova98cbc52009-06-27 12:16:40 +0000204 ARMRegisterInfo RI;
Anton Korobeynikovd49ea772009-06-26 21:28:53 +0000205public:
206 explicit ARMInstrInfo(const ARMSubtarget &STI);
207
Anton Korobeynikova98cbc52009-06-27 12:16:40 +0000208 /// getRegisterInfo - TargetInstrInfo is a superset of MRegister info. As
209 /// such, whenever a client has an instance of instruction info, it should
210 /// always be able to get register info as well (through this method).
211 ///
212 virtual const ARMRegisterInfo &getRegisterInfo() const { return RI; }
213
Anton Korobeynikovd49ea772009-06-26 21:28:53 +0000214 /// Return true if the instruction is a register to register move and return
215 /// the source and dest operands and their sub-register indices by reference.
216 virtual bool isMoveInstr(const MachineInstr &MI,
217 unsigned &SrcReg, unsigned &DstReg,
218 unsigned &SrcSubIdx, unsigned &DstSubIdx) const;
219
220 virtual unsigned isLoadFromStackSlot(const MachineInstr *MI,
221 int &FrameIndex) const;
222 virtual unsigned isStoreToStackSlot(const MachineInstr *MI,
223 int &FrameIndex) const;
224
Owen Anderson940f83e2008-08-26 18:03:31 +0000225 virtual bool copyRegToReg(MachineBasicBlock &MBB,
Owen Andersond10fd972007-12-31 06:32:00 +0000226 MachineBasicBlock::iterator I,
227 unsigned DestReg, unsigned SrcReg,
228 const TargetRegisterClass *DestRC,
229 const TargetRegisterClass *SrcRC) const;
Owen Andersonf6372aa2008-01-01 21:11:32 +0000230 virtual void storeRegToStackSlot(MachineBasicBlock &MBB,
231 MachineBasicBlock::iterator MBBI,
232 unsigned SrcReg, bool isKill, int FrameIndex,
233 const TargetRegisterClass *RC) const;
234
235 virtual void storeRegToAddr(MachineFunction &MF, unsigned SrcReg, bool isKill,
236 SmallVectorImpl<MachineOperand> &Addr,
237 const TargetRegisterClass *RC,
238 SmallVectorImpl<MachineInstr*> &NewMIs) const;
239
240 virtual void loadRegFromStackSlot(MachineBasicBlock &MBB,
241 MachineBasicBlock::iterator MBBI,
242 unsigned DestReg, int FrameIndex,
243 const TargetRegisterClass *RC) const;
244
245 virtual void loadRegFromAddr(MachineFunction &MF, unsigned DestReg,
246 SmallVectorImpl<MachineOperand> &Addr,
247 const TargetRegisterClass *RC,
248 SmallVectorImpl<MachineInstr*> &NewMIs) const;
Anton Korobeynikovd49ea772009-06-26 21:28:53 +0000249
Anton Korobeynikova98cbc52009-06-27 12:16:40 +0000250 void reMaterialize(MachineBasicBlock &MBB, MachineBasicBlock::iterator MI,
251 unsigned DestReg, const MachineInstr *Orig) const;
252
253 virtual bool canFoldMemoryOperand(const MachineInstr *MI,
254 const SmallVectorImpl<unsigned> &Ops) const;
255
Dan Gohmanc54baa22008-12-03 18:43:12 +0000256 virtual MachineInstr* foldMemoryOperandImpl(MachineFunction &MF,
257 MachineInstr* MI,
258 const SmallVectorImpl<unsigned> &Ops,
259 int FrameIndex) const;
Owen Anderson43dbe052008-01-07 01:35:02 +0000260
Dan Gohmanc54baa22008-12-03 18:43:12 +0000261 virtual MachineInstr* foldMemoryOperandImpl(MachineFunction &MF,
262 MachineInstr* MI,
263 const SmallVectorImpl<unsigned> &Ops,
264 MachineInstr* LoadMI) const {
Owen Anderson43dbe052008-01-07 01:35:02 +0000265 return 0;
266 }
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000267};
268
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000269}
270
271#endif