blob: 087c981b03feb69822f7b2d11639772186fe95f8 [file] [log] [blame]
Arnold Schwaighofer92226dd2007-10-12 21:53:12 +00001//===-- X86ISelLowering.cpp - X86 DAG Lowering Implementation -------------===//
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that X86 uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
15#include "X86.h"
Evan Cheng0cc39452006-01-16 21:21:29 +000016#include "X86InstrBuilder.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000017#include "X86ISelLowering.h"
Evan Chenge8bd0a32006-06-06 23:30:24 +000018#include "X86MachineFunctionInfo.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000019#include "X86TargetMachine.h"
20#include "llvm/CallingConv.h"
Evan Cheng223547a2006-01-31 22:28:30 +000021#include "llvm/Constants.h"
Evan Cheng347d5f72006-04-28 21:29:37 +000022#include "llvm/DerivedTypes.h"
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000023#include "llvm/GlobalVariable.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000024#include "llvm/Function.h"
Evan Cheng6be2c582006-04-05 23:38:46 +000025#include "llvm/Intrinsics.h"
Evan Cheng14b32e12007-12-11 01:46:18 +000026#include "llvm/ADT/BitVector.h"
Evan Cheng30b37b52006-03-13 23:18:16 +000027#include "llvm/ADT/VectorExtras.h"
28#include "llvm/Analysis/ScalarEvolutionExpressions.h"
Chris Lattner362e98a2007-02-27 04:43:02 +000029#include "llvm/CodeGen/CallingConvLower.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000030#include "llvm/CodeGen/MachineFrameInfo.h"
Evan Cheng4a460802006-01-11 00:33:36 +000031#include "llvm/CodeGen/MachineFunction.h"
32#include "llvm/CodeGen/MachineInstrBuilder.h"
Evan Chenga844bde2008-02-02 04:07:54 +000033#include "llvm/CodeGen/MachineModuleInfo.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000034#include "llvm/CodeGen/MachineRegisterInfo.h"
Dan Gohman69de1932008-02-06 22:27:42 +000035#include "llvm/CodeGen/PseudoSourceValue.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000036#include "llvm/CodeGen/SelectionDAG.h"
Evan Chengef6ffb12006-01-31 03:14:29 +000037#include "llvm/Support/MathExtras.h"
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +000038#include "llvm/Support/Debug.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000039#include "llvm/Target/TargetOptions.h"
Evan Cheng14b32e12007-12-11 01:46:18 +000040#include "llvm/ADT/SmallSet.h"
Chris Lattner1a60aa72006-10-31 19:42:44 +000041#include "llvm/ADT/StringExtras.h"
Dale Johannesen22c39792008-02-22 22:17:59 +000042#include "llvm/ParamAttrsList.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000043using namespace llvm;
44
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000045X86TargetLowering::X86TargetLowering(TargetMachine &TM)
46 : TargetLowering(TM) {
Evan Cheng559806f2006-01-27 08:10:46 +000047 Subtarget = &TM.getSubtarget<X86Subtarget>();
Dale Johannesenf1fc3a82007-09-23 14:52:20 +000048 X86ScalarSSEf64 = Subtarget->hasSSE2();
49 X86ScalarSSEf32 = Subtarget->hasSSE1();
Evan Cheng25ab6902006-09-08 06:48:29 +000050 X86StackPtr = Subtarget->is64Bit() ? X86::RSP : X86::ESP;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +000051
Chris Lattnerd43d00c2008-01-24 08:07:48 +000052 bool Fast = false;
Evan Cheng559806f2006-01-27 08:10:46 +000053
Anton Korobeynikov2365f512007-07-14 14:06:15 +000054 RegInfo = TM.getRegisterInfo();
55
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000056 // Set up the TargetLowering object.
57
58 // X86 is weird, it always uses i8 for shift amounts and setcc results.
59 setShiftAmountType(MVT::i8);
60 setSetCCResultType(MVT::i8);
61 setSetCCResultContents(ZeroOrOneSetCCResult);
Evan Cheng0b2afbd2006-01-25 09:15:17 +000062 setSchedulingPreference(SchedulingForRegPressure);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000063 setShiftAmountFlavor(Mask); // shl X, 32 == shl X, 0
Evan Cheng25ab6902006-09-08 06:48:29 +000064 setStackPointerRegisterToSaveRestore(X86StackPtr);
Evan Cheng714554d2006-03-16 21:47:42 +000065
Anton Korobeynikovd27a2582006-12-10 23:12:42 +000066 if (Subtarget->isTargetDarwin()) {
Evan Chengdf57fa02006-03-17 20:31:41 +000067 // Darwin should use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikovd27a2582006-12-10 23:12:42 +000068 setUseUnderscoreSetJmp(false);
69 setUseUnderscoreLongJmp(false);
Anton Korobeynikov317848f2007-01-03 11:43:14 +000070 } else if (Subtarget->isTargetMingw()) {
Anton Korobeynikovd27a2582006-12-10 23:12:42 +000071 // MS runtime is weird: it exports _setjmp, but longjmp!
72 setUseUnderscoreSetJmp(true);
73 setUseUnderscoreLongJmp(false);
74 } else {
75 setUseUnderscoreSetJmp(true);
76 setUseUnderscoreLongJmp(true);
77 }
78
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000079 // Set up the register classes.
Evan Cheng069287d2006-05-16 07:21:53 +000080 addRegisterClass(MVT::i8, X86::GR8RegisterClass);
81 addRegisterClass(MVT::i16, X86::GR16RegisterClass);
82 addRegisterClass(MVT::i32, X86::GR32RegisterClass);
Evan Cheng25ab6902006-09-08 06:48:29 +000083 if (Subtarget->is64Bit())
84 addRegisterClass(MVT::i64, X86::GR64RegisterClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000085
Duncan Sandsf9c98e62008-01-23 20:39:46 +000086 setLoadXAction(ISD::SEXTLOAD, MVT::i1, Promote);
Evan Chengc5484282006-10-04 00:56:09 +000087
Chris Lattnerddf89562008-01-17 19:59:44 +000088 // We don't accept any truncstore of integer registers.
89 setTruncStoreAction(MVT::i64, MVT::i32, Expand);
90 setTruncStoreAction(MVT::i64, MVT::i16, Expand);
91 setTruncStoreAction(MVT::i64, MVT::i8 , Expand);
92 setTruncStoreAction(MVT::i32, MVT::i16, Expand);
93 setTruncStoreAction(MVT::i32, MVT::i8 , Expand);
94 setTruncStoreAction(MVT::i16, MVT::i8, Expand);
95
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000096 // Promote all UINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have this
97 // operation.
98 setOperationAction(ISD::UINT_TO_FP , MVT::i1 , Promote);
99 setOperationAction(ISD::UINT_TO_FP , MVT::i8 , Promote);
100 setOperationAction(ISD::UINT_TO_FP , MVT::i16 , Promote);
Evan Cheng6892f282006-01-17 02:32:49 +0000101
Evan Cheng25ab6902006-09-08 06:48:29 +0000102 if (Subtarget->is64Bit()) {
103 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Expand);
Evan Cheng6892f282006-01-17 02:32:49 +0000104 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Promote);
Evan Cheng25ab6902006-09-08 06:48:29 +0000105 } else {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000106 if (X86ScalarSSEf64)
Evan Cheng25ab6902006-09-08 06:48:29 +0000107 // If SSE i64 SINT_TO_FP is not available, expand i32 UINT_TO_FP.
108 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Expand);
109 else
110 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Promote);
111 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000112
113 // Promote i1/i8 SINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have
114 // this operation.
115 setOperationAction(ISD::SINT_TO_FP , MVT::i1 , Promote);
116 setOperationAction(ISD::SINT_TO_FP , MVT::i8 , Promote);
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000117 // SSE has no i16 to fp conversion, only i32
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000118 if (X86ScalarSSEf32) {
Evan Cheng02568ff2006-01-30 22:13:22 +0000119 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000120 // f32 and f64 cases are Legal, f80 case is not
121 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
122 } else {
Evan Cheng5298bcc2006-02-17 07:01:52 +0000123 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Custom);
124 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
125 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000126
Dale Johannesen73328d12007-09-19 23:55:34 +0000127 // In 32-bit mode these are custom lowered. In 64-bit mode F32 and F64
128 // are Legal, f80 is custom lowered.
129 setOperationAction(ISD::FP_TO_SINT , MVT::i64 , Custom);
130 setOperationAction(ISD::SINT_TO_FP , MVT::i64 , Custom);
Evan Cheng6dab0532006-01-30 08:02:57 +0000131
Evan Cheng02568ff2006-01-30 22:13:22 +0000132 // Promote i1/i8 FP_TO_SINT to larger FP_TO_SINTS's, as X86 doesn't have
133 // this operation.
134 setOperationAction(ISD::FP_TO_SINT , MVT::i1 , Promote);
135 setOperationAction(ISD::FP_TO_SINT , MVT::i8 , Promote);
136
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000137 if (X86ScalarSSEf32) {
Evan Cheng02568ff2006-01-30 22:13:22 +0000138 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Promote);
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000139 // f32 and f64 cases are Legal, f80 case is not
140 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Evan Cheng02568ff2006-01-30 22:13:22 +0000141 } else {
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000142 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Custom);
Evan Cheng02568ff2006-01-30 22:13:22 +0000143 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000144 }
145
146 // Handle FP_TO_UINT by promoting the destination to a larger signed
147 // conversion.
148 setOperationAction(ISD::FP_TO_UINT , MVT::i1 , Promote);
149 setOperationAction(ISD::FP_TO_UINT , MVT::i8 , Promote);
150 setOperationAction(ISD::FP_TO_UINT , MVT::i16 , Promote);
151
Evan Cheng25ab6902006-09-08 06:48:29 +0000152 if (Subtarget->is64Bit()) {
153 setOperationAction(ISD::FP_TO_UINT , MVT::i64 , Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000154 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Promote);
Evan Cheng25ab6902006-09-08 06:48:29 +0000155 } else {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000156 if (X86ScalarSSEf32 && !Subtarget->hasSSE3())
Evan Cheng25ab6902006-09-08 06:48:29 +0000157 // Expand FP_TO_UINT into a select.
158 // FIXME: We would like to use a Custom expander here eventually to do
159 // the optimal thing for SSE vs. the default expansion in the legalizer.
160 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Expand);
161 else
162 // With SSE3 we can use fisttpll to convert to a signed i64.
163 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Promote);
164 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000165
Chris Lattner399610a2006-12-05 18:22:22 +0000166 // TODO: when we have SSE, these could be more efficient, by using movd/movq.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000167 if (!X86ScalarSSEf64) {
Chris Lattnerf3597a12006-12-05 18:45:06 +0000168 setOperationAction(ISD::BIT_CONVERT , MVT::f32 , Expand);
169 setOperationAction(ISD::BIT_CONVERT , MVT::i32 , Expand);
170 }
Chris Lattner21f66852005-12-23 05:15:23 +0000171
Dan Gohmanb00ee212008-02-18 19:34:53 +0000172 // Scalar integer divide and remainder are lowered to use operations that
173 // produce two results, to match the available instructions. This exposes
174 // the two-result form to trivial CSE, which is able to combine x/y and x%y
175 // into a single instruction.
176 //
177 // Scalar integer multiply-high is also lowered to use two-result
178 // operations, to match the available instructions. However, plain multiply
179 // (low) operations are left as Legal, as there are single-result
180 // instructions for this in x86. Using the two-result multiply instructions
181 // when both high and low results are needed must be arranged by dagcombine.
Dan Gohman525178c2007-10-08 18:33:35 +0000182 setOperationAction(ISD::MULHS , MVT::i8 , Expand);
183 setOperationAction(ISD::MULHU , MVT::i8 , Expand);
184 setOperationAction(ISD::SDIV , MVT::i8 , Expand);
185 setOperationAction(ISD::UDIV , MVT::i8 , Expand);
186 setOperationAction(ISD::SREM , MVT::i8 , Expand);
187 setOperationAction(ISD::UREM , MVT::i8 , Expand);
Dan Gohman525178c2007-10-08 18:33:35 +0000188 setOperationAction(ISD::MULHS , MVT::i16 , Expand);
189 setOperationAction(ISD::MULHU , MVT::i16 , Expand);
190 setOperationAction(ISD::SDIV , MVT::i16 , Expand);
191 setOperationAction(ISD::UDIV , MVT::i16 , Expand);
192 setOperationAction(ISD::SREM , MVT::i16 , Expand);
193 setOperationAction(ISD::UREM , MVT::i16 , Expand);
Dan Gohman525178c2007-10-08 18:33:35 +0000194 setOperationAction(ISD::MULHS , MVT::i32 , Expand);
195 setOperationAction(ISD::MULHU , MVT::i32 , Expand);
196 setOperationAction(ISD::SDIV , MVT::i32 , Expand);
197 setOperationAction(ISD::UDIV , MVT::i32 , Expand);
198 setOperationAction(ISD::SREM , MVT::i32 , Expand);
199 setOperationAction(ISD::UREM , MVT::i32 , Expand);
Dan Gohman525178c2007-10-08 18:33:35 +0000200 setOperationAction(ISD::MULHS , MVT::i64 , Expand);
201 setOperationAction(ISD::MULHU , MVT::i64 , Expand);
202 setOperationAction(ISD::SDIV , MVT::i64 , Expand);
203 setOperationAction(ISD::UDIV , MVT::i64 , Expand);
204 setOperationAction(ISD::SREM , MVT::i64 , Expand);
205 setOperationAction(ISD::UREM , MVT::i64 , Expand);
Dan Gohmana37c9f72007-09-25 18:23:27 +0000206
Evan Chengc35497f2006-10-30 08:02:39 +0000207 setOperationAction(ISD::BR_JT , MVT::Other, Expand);
Evan Cheng5298bcc2006-02-17 07:01:52 +0000208 setOperationAction(ISD::BRCOND , MVT::Other, Custom);
Nate Begeman750ac1b2006-02-01 07:19:44 +0000209 setOperationAction(ISD::BR_CC , MVT::Other, Expand);
210 setOperationAction(ISD::SELECT_CC , MVT::Other, Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000211 setOperationAction(ISD::MEMMOVE , MVT::Other, Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000212 if (Subtarget->is64Bit())
Christopher Lambc59e5212007-08-10 21:48:46 +0000213 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i32, Legal);
214 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16 , Legal);
215 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8 , Legal);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000216 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1 , Expand);
217 setOperationAction(ISD::FP_ROUND_INREG , MVT::f32 , Expand);
Chris Lattnerd1108222008-03-07 06:36:32 +0000218 setOperationAction(ISD::FREM , MVT::f32 , Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000219 setOperationAction(ISD::FREM , MVT::f64 , Expand);
Chris Lattnerd1108222008-03-07 06:36:32 +0000220 setOperationAction(ISD::FREM , MVT::f80 , Expand);
Dan Gohman1a024862008-01-31 00:41:03 +0000221 setOperationAction(ISD::FLT_ROUNDS_ , MVT::i32 , Custom);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +0000222
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000223 setOperationAction(ISD::CTPOP , MVT::i8 , Expand);
Evan Cheng18efe262007-12-14 02:13:44 +0000224 setOperationAction(ISD::CTTZ , MVT::i8 , Custom);
225 setOperationAction(ISD::CTLZ , MVT::i8 , Custom);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000226 setOperationAction(ISD::CTPOP , MVT::i16 , Expand);
Evan Cheng18efe262007-12-14 02:13:44 +0000227 setOperationAction(ISD::CTTZ , MVT::i16 , Custom);
228 setOperationAction(ISD::CTLZ , MVT::i16 , Custom);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000229 setOperationAction(ISD::CTPOP , MVT::i32 , Expand);
Evan Cheng18efe262007-12-14 02:13:44 +0000230 setOperationAction(ISD::CTTZ , MVT::i32 , Custom);
231 setOperationAction(ISD::CTLZ , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000232 if (Subtarget->is64Bit()) {
233 setOperationAction(ISD::CTPOP , MVT::i64 , Expand);
Evan Cheng18efe262007-12-14 02:13:44 +0000234 setOperationAction(ISD::CTTZ , MVT::i64 , Custom);
235 setOperationAction(ISD::CTLZ , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000236 }
237
Andrew Lenharthb873ff32005-11-20 21:41:10 +0000238 setOperationAction(ISD::READCYCLECOUNTER , MVT::i64 , Custom);
Nate Begemand88fc032006-01-14 03:14:10 +0000239 setOperationAction(ISD::BSWAP , MVT::i16 , Expand);
Nate Begeman35ef9132006-01-11 21:21:00 +0000240
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000241 // These should be promoted to a larger select which is supported.
242 setOperationAction(ISD::SELECT , MVT::i1 , Promote);
243 setOperationAction(ISD::SELECT , MVT::i8 , Promote);
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000244 // X86 wants to expand cmov itself.
Evan Cheng5298bcc2006-02-17 07:01:52 +0000245 setOperationAction(ISD::SELECT , MVT::i16 , Custom);
246 setOperationAction(ISD::SELECT , MVT::i32 , Custom);
247 setOperationAction(ISD::SELECT , MVT::f32 , Custom);
248 setOperationAction(ISD::SELECT , MVT::f64 , Custom);
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000249 setOperationAction(ISD::SELECT , MVT::f80 , Custom);
Evan Cheng5298bcc2006-02-17 07:01:52 +0000250 setOperationAction(ISD::SETCC , MVT::i8 , Custom);
251 setOperationAction(ISD::SETCC , MVT::i16 , Custom);
252 setOperationAction(ISD::SETCC , MVT::i32 , Custom);
253 setOperationAction(ISD::SETCC , MVT::f32 , Custom);
254 setOperationAction(ISD::SETCC , MVT::f64 , Custom);
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000255 setOperationAction(ISD::SETCC , MVT::f80 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000256 if (Subtarget->is64Bit()) {
257 setOperationAction(ISD::SELECT , MVT::i64 , Custom);
258 setOperationAction(ISD::SETCC , MVT::i64 , Custom);
259 }
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000260 // X86 ret instruction may pop stack.
Evan Cheng5298bcc2006-02-17 07:01:52 +0000261 setOperationAction(ISD::RET , MVT::Other, Custom);
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000262 if (!Subtarget->is64Bit())
263 setOperationAction(ISD::EH_RETURN , MVT::Other, Custom);
264
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000265 // Darwin ABI issue.
Evan Cheng7ccced62006-02-18 00:15:05 +0000266 setOperationAction(ISD::ConstantPool , MVT::i32 , Custom);
Nate Begeman37efe672006-04-22 18:53:45 +0000267 setOperationAction(ISD::JumpTable , MVT::i32 , Custom);
Evan Cheng5298bcc2006-02-17 07:01:52 +0000268 setOperationAction(ISD::GlobalAddress , MVT::i32 , Custom);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +0000269 setOperationAction(ISD::GlobalTLSAddress, MVT::i32 , Custom);
Evan Cheng020d2e82006-02-23 20:41:18 +0000270 setOperationAction(ISD::ExternalSymbol , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000271 if (Subtarget->is64Bit()) {
272 setOperationAction(ISD::ConstantPool , MVT::i64 , Custom);
273 setOperationAction(ISD::JumpTable , MVT::i64 , Custom);
274 setOperationAction(ISD::GlobalAddress , MVT::i64 , Custom);
275 setOperationAction(ISD::ExternalSymbol, MVT::i64 , Custom);
276 }
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000277 // 64-bit addm sub, shl, sra, srl (iff 32-bit x86)
Evan Cheng5298bcc2006-02-17 07:01:52 +0000278 setOperationAction(ISD::SHL_PARTS , MVT::i32 , Custom);
279 setOperationAction(ISD::SRA_PARTS , MVT::i32 , Custom);
280 setOperationAction(ISD::SRL_PARTS , MVT::i32 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000281 if (Subtarget->is64Bit()) {
282 setOperationAction(ISD::SHL_PARTS , MVT::i64 , Custom);
283 setOperationAction(ISD::SRA_PARTS , MVT::i64 , Custom);
284 setOperationAction(ISD::SRL_PARTS , MVT::i64 , Custom);
285 }
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000286 // X86 wants to expand memset / memcpy itself.
Evan Cheng5298bcc2006-02-17 07:01:52 +0000287 setOperationAction(ISD::MEMSET , MVT::Other, Custom);
288 setOperationAction(ISD::MEMCPY , MVT::Other, Custom);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000289
Evan Cheng27b7db52008-03-08 00:58:38 +0000290 if (!Subtarget->hasSSE1())
291 setOperationAction(ISD::PREFETCH , MVT::Other, Expand);
292
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000293 if (!Subtarget->hasSSE2())
294 setOperationAction(ISD::MEMBARRIER , MVT::Other, Expand);
295
Andrew Lenharth26ed8692008-03-01 21:52:34 +0000296 setOperationAction(ISD::ATOMIC_LCS , MVT::i8, Custom);
297 setOperationAction(ISD::ATOMIC_LCS , MVT::i16, Custom);
298 setOperationAction(ISD::ATOMIC_LCS , MVT::i32, Custom);
Andrew Lenhartha76e2f02008-03-04 21:13:33 +0000299 setOperationAction(ISD::ATOMIC_LCS , MVT::i64, Custom);
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000300
Evan Chenga844bde2008-02-02 04:07:54 +0000301 // Use the default ISD::LOCATION, ISD::DECLARE expansion.
Chris Lattnerf73bae12005-11-29 06:16:21 +0000302 setOperationAction(ISD::LOCATION, MVT::Other, Expand);
Evan Cheng3c992d22006-03-07 02:02:57 +0000303 // FIXME - use subtarget debug flags
Anton Korobeynikovab4022f2006-10-31 08:31:24 +0000304 if (!Subtarget->isTargetDarwin() &&
305 !Subtarget->isTargetELF() &&
Anton Korobeynikov317848f2007-01-03 11:43:14 +0000306 !Subtarget->isTargetCygMing())
Jim Laskey1ee29252007-01-26 14:34:52 +0000307 setOperationAction(ISD::LABEL, MVT::Other, Expand);
Chris Lattnerf73bae12005-11-29 06:16:21 +0000308
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000309 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
310 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
311 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
312 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
313 if (Subtarget->is64Bit()) {
314 // FIXME: Verify
315 setExceptionPointerRegister(X86::RAX);
316 setExceptionSelectorRegister(X86::RDX);
317 } else {
318 setExceptionPointerRegister(X86::EAX);
319 setExceptionSelectorRegister(X86::EDX);
320 }
Anton Korobeynikov38252622007-09-03 00:36:06 +0000321 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i32, Custom);
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000322
Duncan Sandsf7331b32007-09-11 14:10:23 +0000323 setOperationAction(ISD::TRAMPOLINE, MVT::Other, Custom);
Duncan Sandsb116fac2007-07-27 20:02:49 +0000324
Chris Lattnerda68d302008-01-15 21:58:22 +0000325 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Anton Korobeynikov66fac792008-01-15 07:02:33 +0000326
Nate Begemanacc398c2006-01-25 18:21:52 +0000327 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
328 setOperationAction(ISD::VASTART , MVT::Other, Custom);
Nate Begemanacc398c2006-01-25 18:21:52 +0000329 setOperationAction(ISD::VAARG , MVT::Other, Expand);
Nate Begemanacc398c2006-01-25 18:21:52 +0000330 setOperationAction(ISD::VAEND , MVT::Other, Expand);
Evan Chengae642192007-03-02 23:16:35 +0000331 if (Subtarget->is64Bit())
332 setOperationAction(ISD::VACOPY , MVT::Other, Custom);
333 else
334 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
335
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000336 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
Chris Lattnere1125522006-01-15 09:00:21 +0000337 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000338 if (Subtarget->is64Bit())
339 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64, Expand);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +0000340 if (Subtarget->isTargetCygMing())
341 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Custom);
342 else
343 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Expand);
Chris Lattnerb99329e2006-01-13 02:42:53 +0000344
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000345 if (X86ScalarSSEf64) {
346 // f32 and f64 use SSE.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000347 // Set up the FP register classes.
Evan Cheng5ee4ccc2006-01-12 08:27:59 +0000348 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
349 addRegisterClass(MVT::f64, X86::FR64RegisterClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000350
Evan Cheng223547a2006-01-31 22:28:30 +0000351 // Use ANDPD to simulate FABS.
352 setOperationAction(ISD::FABS , MVT::f64, Custom);
353 setOperationAction(ISD::FABS , MVT::f32, Custom);
354
355 // Use XORP to simulate FNEG.
356 setOperationAction(ISD::FNEG , MVT::f64, Custom);
357 setOperationAction(ISD::FNEG , MVT::f32, Custom);
358
Evan Cheng68c47cb2007-01-05 07:55:56 +0000359 // Use ANDPD and ORPD to simulate FCOPYSIGN.
360 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
361 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
362
Evan Chengd25e9e82006-02-02 00:28:23 +0000363 // We don't support sin/cos/fmod
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000364 setOperationAction(ISD::FSIN , MVT::f64, Expand);
365 setOperationAction(ISD::FCOS , MVT::f64, Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000366 setOperationAction(ISD::FSIN , MVT::f32, Expand);
367 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000368
Chris Lattnera54aa942006-01-29 06:26:08 +0000369 // Expand FP immediates into loads from the stack, except for the special
370 // cases we handle.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000371 addLegalFPImmediate(APFloat(+0.0)); // xorpd
372 addLegalFPImmediate(APFloat(+0.0f)); // xorps
Dale Johannesen5411a392007-08-09 01:04:01 +0000373
Chris Lattnerd43d00c2008-01-24 08:07:48 +0000374 // Floating truncations from f80 and extensions to f80 go through memory.
375 // If optimizing, we lie about this though and handle it in
376 // InstructionSelectPreprocess so that dagcombine2 can hack on these.
377 if (Fast) {
378 setConvertAction(MVT::f32, MVT::f80, Expand);
379 setConvertAction(MVT::f64, MVT::f80, Expand);
380 setConvertAction(MVT::f80, MVT::f32, Expand);
381 setConvertAction(MVT::f80, MVT::f64, Expand);
382 }
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000383 } else if (X86ScalarSSEf32) {
384 // Use SSE for f32, x87 for f64.
385 // Set up the FP register classes.
386 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
387 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
388
389 // Use ANDPS to simulate FABS.
390 setOperationAction(ISD::FABS , MVT::f32, Custom);
391
392 // Use XORP to simulate FNEG.
393 setOperationAction(ISD::FNEG , MVT::f32, Custom);
394
395 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
396
397 // Use ANDPS and ORPS to simulate FCOPYSIGN.
398 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
399 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
400
401 // We don't support sin/cos/fmod
402 setOperationAction(ISD::FSIN , MVT::f32, Expand);
403 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000404
Nate Begemane1795842008-02-14 08:57:00 +0000405 // Special cases we handle for FP constants.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000406 addLegalFPImmediate(APFloat(+0.0f)); // xorps
407 addLegalFPImmediate(APFloat(+0.0)); // FLD0
408 addLegalFPImmediate(APFloat(+1.0)); // FLD1
409 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
410 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
411
Chris Lattnerd43d00c2008-01-24 08:07:48 +0000412 // SSE <-> X87 conversions go through memory. If optimizing, we lie about
413 // this though and handle it in InstructionSelectPreprocess so that
414 // dagcombine2 can hack on these.
415 if (Fast) {
416 setConvertAction(MVT::f32, MVT::f64, Expand);
417 setConvertAction(MVT::f32, MVT::f80, Expand);
418 setConvertAction(MVT::f80, MVT::f32, Expand);
419 setConvertAction(MVT::f64, MVT::f32, Expand);
420 // And x87->x87 truncations also.
421 setConvertAction(MVT::f80, MVT::f64, Expand);
422 }
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000423
424 if (!UnsafeFPMath) {
425 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
426 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
427 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000428 } else {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000429 // f32 and f64 in x87.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000430 // Set up the FP register classes.
Dale Johannesen849f2142007-07-03 00:53:03 +0000431 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
432 addRegisterClass(MVT::f32, X86::RFP32RegisterClass);
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000433
Evan Cheng68c47cb2007-01-05 07:55:56 +0000434 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
Dale Johannesen849f2142007-07-03 00:53:03 +0000435 setOperationAction(ISD::UNDEF, MVT::f32, Expand);
Evan Cheng68c47cb2007-01-05 07:55:56 +0000436 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
437 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Dale Johannesen5411a392007-08-09 01:04:01 +0000438
Chris Lattnerd43d00c2008-01-24 08:07:48 +0000439 // Floating truncations go through memory. If optimizing, we lie about
440 // this though and handle it in InstructionSelectPreprocess so that
441 // dagcombine2 can hack on these.
442 if (Fast) {
443 setConvertAction(MVT::f80, MVT::f32, Expand);
444 setConvertAction(MVT::f64, MVT::f32, Expand);
445 setConvertAction(MVT::f80, MVT::f64, Expand);
446 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000447
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000448 if (!UnsafeFPMath) {
449 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
450 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
451 }
Dale Johannesenf04afdb2007-08-30 00:23:21 +0000452 addLegalFPImmediate(APFloat(+0.0)); // FLD0
453 addLegalFPImmediate(APFloat(+1.0)); // FLD1
454 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
455 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000456 addLegalFPImmediate(APFloat(+0.0f)); // FLD0
457 addLegalFPImmediate(APFloat(+1.0f)); // FLD1
458 addLegalFPImmediate(APFloat(-0.0f)); // FLD0/FCHS
459 addLegalFPImmediate(APFloat(-1.0f)); // FLD1/FCHS
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000460 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000461
Dale Johannesen59a58732007-08-05 18:49:15 +0000462 // Long double always uses X87.
463 addRegisterClass(MVT::f80, X86::RFP80RegisterClass);
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000464 setOperationAction(ISD::UNDEF, MVT::f80, Expand);
465 setOperationAction(ISD::FCOPYSIGN, MVT::f80, Expand);
Chris Lattner71d07a02008-01-27 06:19:31 +0000466 {
Chris Lattner71d07a02008-01-27 06:19:31 +0000467 APFloat TmpFlt(+0.0);
468 TmpFlt.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven);
469 addLegalFPImmediate(TmpFlt); // FLD0
470 TmpFlt.changeSign();
471 addLegalFPImmediate(TmpFlt); // FLD0/FCHS
472 APFloat TmpFlt2(+1.0);
473 TmpFlt2.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven);
474 addLegalFPImmediate(TmpFlt2); // FLD1
475 TmpFlt2.changeSign();
476 addLegalFPImmediate(TmpFlt2); // FLD1/FCHS
477 }
478
Dale Johannesen2f429012007-09-26 21:10:55 +0000479 if (!UnsafeFPMath) {
480 setOperationAction(ISD::FSIN , MVT::f80 , Expand);
481 setOperationAction(ISD::FCOS , MVT::f80 , Expand);
482 }
Dale Johannesen59a58732007-08-05 18:49:15 +0000483
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000484 // Always use a library call for pow.
485 setOperationAction(ISD::FPOW , MVT::f32 , Expand);
486 setOperationAction(ISD::FPOW , MVT::f64 , Expand);
487 setOperationAction(ISD::FPOW , MVT::f80 , Expand);
488
Evan Chengd30bf012006-03-01 01:11:20 +0000489 // First set operation action for all vector types to expand. Then we
490 // will selectively turn on ones that can be effectively codegen'd.
Dan Gohmanfa0f77d2007-05-18 18:44:07 +0000491 for (unsigned VT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
492 VT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++VT) {
Evan Chengd30bf012006-03-01 01:11:20 +0000493 setOperationAction(ISD::ADD , (MVT::ValueType)VT, Expand);
494 setOperationAction(ISD::SUB , (MVT::ValueType)VT, Expand);
Evan Cheng6bdb3f62006-10-27 18:49:08 +0000495 setOperationAction(ISD::FADD, (MVT::ValueType)VT, Expand);
Evan Chenga72cb0e2007-06-29 00:18:15 +0000496 setOperationAction(ISD::FNEG, (MVT::ValueType)VT, Expand);
Evan Cheng6bdb3f62006-10-27 18:49:08 +0000497 setOperationAction(ISD::FSUB, (MVT::ValueType)VT, Expand);
Evan Chengd30bf012006-03-01 01:11:20 +0000498 setOperationAction(ISD::MUL , (MVT::ValueType)VT, Expand);
Evan Cheng6bdb3f62006-10-27 18:49:08 +0000499 setOperationAction(ISD::FMUL, (MVT::ValueType)VT, Expand);
500 setOperationAction(ISD::SDIV, (MVT::ValueType)VT, Expand);
501 setOperationAction(ISD::UDIV, (MVT::ValueType)VT, Expand);
502 setOperationAction(ISD::FDIV, (MVT::ValueType)VT, Expand);
503 setOperationAction(ISD::SREM, (MVT::ValueType)VT, Expand);
504 setOperationAction(ISD::UREM, (MVT::ValueType)VT, Expand);
Evan Chengd30bf012006-03-01 01:11:20 +0000505 setOperationAction(ISD::LOAD, (MVT::ValueType)VT, Expand);
Evan Chengb067a1e2006-03-31 19:22:53 +0000506 setOperationAction(ISD::VECTOR_SHUFFLE, (MVT::ValueType)VT, Expand);
Chris Lattner9b3bd462006-03-21 20:51:05 +0000507 setOperationAction(ISD::EXTRACT_VECTOR_ELT, (MVT::ValueType)VT, Expand);
Evan Chengb067a1e2006-03-31 19:22:53 +0000508 setOperationAction(ISD::INSERT_VECTOR_ELT, (MVT::ValueType)VT, Expand);
Dan Gohman20382522007-07-10 00:05:58 +0000509 setOperationAction(ISD::FABS, (MVT::ValueType)VT, Expand);
510 setOperationAction(ISD::FSIN, (MVT::ValueType)VT, Expand);
511 setOperationAction(ISD::FCOS, (MVT::ValueType)VT, Expand);
512 setOperationAction(ISD::FREM, (MVT::ValueType)VT, Expand);
513 setOperationAction(ISD::FPOWI, (MVT::ValueType)VT, Expand);
514 setOperationAction(ISD::FSQRT, (MVT::ValueType)VT, Expand);
515 setOperationAction(ISD::FCOPYSIGN, (MVT::ValueType)VT, Expand);
Dan Gohman525178c2007-10-08 18:33:35 +0000516 setOperationAction(ISD::SMUL_LOHI, (MVT::ValueType)VT, Expand);
517 setOperationAction(ISD::UMUL_LOHI, (MVT::ValueType)VT, Expand);
518 setOperationAction(ISD::SDIVREM, (MVT::ValueType)VT, Expand);
519 setOperationAction(ISD::UDIVREM, (MVT::ValueType)VT, Expand);
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000520 setOperationAction(ISD::FPOW, (MVT::ValueType)VT, Expand);
Dan Gohmanf0d00892007-10-12 14:09:42 +0000521 setOperationAction(ISD::CTPOP, (MVT::ValueType)VT, Expand);
522 setOperationAction(ISD::CTTZ, (MVT::ValueType)VT, Expand);
523 setOperationAction(ISD::CTLZ, (MVT::ValueType)VT, Expand);
Dan Gohman89081322007-12-12 22:21:26 +0000524 setOperationAction(ISD::SHL, (MVT::ValueType)VT, Expand);
525 setOperationAction(ISD::SRA, (MVT::ValueType)VT, Expand);
526 setOperationAction(ISD::SRL, (MVT::ValueType)VT, Expand);
527 setOperationAction(ISD::ROTL, (MVT::ValueType)VT, Expand);
528 setOperationAction(ISD::ROTR, (MVT::ValueType)VT, Expand);
529 setOperationAction(ISD::BSWAP, (MVT::ValueType)VT, Expand);
Evan Chengd30bf012006-03-01 01:11:20 +0000530 }
531
Evan Chenga88973f2006-03-22 19:22:18 +0000532 if (Subtarget->hasMMX()) {
Evan Cheng470a6ad2006-02-22 02:26:30 +0000533 addRegisterClass(MVT::v8i8, X86::VR64RegisterClass);
534 addRegisterClass(MVT::v4i16, X86::VR64RegisterClass);
535 addRegisterClass(MVT::v2i32, X86::VR64RegisterClass);
Bill Wendlingeebc8a12007-03-26 07:53:08 +0000536 addRegisterClass(MVT::v1i64, X86::VR64RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000537
Evan Chengd30bf012006-03-01 01:11:20 +0000538 // FIXME: add MMX packed arithmetics
Bill Wendlingbc9bffa2007-03-07 05:43:18 +0000539
Bill Wendling2f88dcd2007-03-08 22:09:11 +0000540 setOperationAction(ISD::ADD, MVT::v8i8, Legal);
541 setOperationAction(ISD::ADD, MVT::v4i16, Legal);
542 setOperationAction(ISD::ADD, MVT::v2i32, Legal);
Chris Lattner6c284d72007-04-12 04:14:49 +0000543 setOperationAction(ISD::ADD, MVT::v1i64, Legal);
Bill Wendling2f88dcd2007-03-08 22:09:11 +0000544
Bill Wendlingc1fb0472007-03-10 09:57:05 +0000545 setOperationAction(ISD::SUB, MVT::v8i8, Legal);
546 setOperationAction(ISD::SUB, MVT::v4i16, Legal);
547 setOperationAction(ISD::SUB, MVT::v2i32, Legal);
Dale Johannesen8d26e592007-10-30 01:18:38 +0000548 setOperationAction(ISD::SUB, MVT::v1i64, Legal);
Bill Wendlingc1fb0472007-03-10 09:57:05 +0000549
Bill Wendling74027e92007-03-15 21:24:36 +0000550 setOperationAction(ISD::MULHS, MVT::v4i16, Legal);
551 setOperationAction(ISD::MUL, MVT::v4i16, Legal);
552
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000553 setOperationAction(ISD::AND, MVT::v8i8, Promote);
Bill Wendlingab5b49d2007-03-26 08:03:33 +0000554 AddPromotedToType (ISD::AND, MVT::v8i8, MVT::v1i64);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000555 setOperationAction(ISD::AND, MVT::v4i16, Promote);
Bill Wendlingab5b49d2007-03-26 08:03:33 +0000556 AddPromotedToType (ISD::AND, MVT::v4i16, MVT::v1i64);
557 setOperationAction(ISD::AND, MVT::v2i32, Promote);
558 AddPromotedToType (ISD::AND, MVT::v2i32, MVT::v1i64);
559 setOperationAction(ISD::AND, MVT::v1i64, Legal);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000560
561 setOperationAction(ISD::OR, MVT::v8i8, Promote);
Bill Wendlingab5b49d2007-03-26 08:03:33 +0000562 AddPromotedToType (ISD::OR, MVT::v8i8, MVT::v1i64);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000563 setOperationAction(ISD::OR, MVT::v4i16, Promote);
Bill Wendlingab5b49d2007-03-26 08:03:33 +0000564 AddPromotedToType (ISD::OR, MVT::v4i16, MVT::v1i64);
565 setOperationAction(ISD::OR, MVT::v2i32, Promote);
566 AddPromotedToType (ISD::OR, MVT::v2i32, MVT::v1i64);
567 setOperationAction(ISD::OR, MVT::v1i64, Legal);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000568
569 setOperationAction(ISD::XOR, MVT::v8i8, Promote);
Bill Wendlingab5b49d2007-03-26 08:03:33 +0000570 AddPromotedToType (ISD::XOR, MVT::v8i8, MVT::v1i64);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000571 setOperationAction(ISD::XOR, MVT::v4i16, Promote);
Bill Wendlingab5b49d2007-03-26 08:03:33 +0000572 AddPromotedToType (ISD::XOR, MVT::v4i16, MVT::v1i64);
573 setOperationAction(ISD::XOR, MVT::v2i32, Promote);
574 AddPromotedToType (ISD::XOR, MVT::v2i32, MVT::v1i64);
575 setOperationAction(ISD::XOR, MVT::v1i64, Legal);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000576
Bill Wendling2f88dcd2007-03-08 22:09:11 +0000577 setOperationAction(ISD::LOAD, MVT::v8i8, Promote);
Bill Wendlingeebc8a12007-03-26 07:53:08 +0000578 AddPromotedToType (ISD::LOAD, MVT::v8i8, MVT::v1i64);
Bill Wendling2f88dcd2007-03-08 22:09:11 +0000579 setOperationAction(ISD::LOAD, MVT::v4i16, Promote);
Bill Wendlingeebc8a12007-03-26 07:53:08 +0000580 AddPromotedToType (ISD::LOAD, MVT::v4i16, MVT::v1i64);
581 setOperationAction(ISD::LOAD, MVT::v2i32, Promote);
582 AddPromotedToType (ISD::LOAD, MVT::v2i32, MVT::v1i64);
583 setOperationAction(ISD::LOAD, MVT::v1i64, Legal);
Bill Wendling2f88dcd2007-03-08 22:09:11 +0000584
Bill Wendlingccc44ad2007-03-27 20:22:40 +0000585 setOperationAction(ISD::BUILD_VECTOR, MVT::v8i8, Custom);
586 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i16, Custom);
587 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i32, Custom);
588 setOperationAction(ISD::BUILD_VECTOR, MVT::v1i64, Custom);
Bill Wendlinga348c562007-03-22 18:42:45 +0000589
590 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v8i8, Custom);
591 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4i16, Custom);
592 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i32, Custom);
Bill Wendlingccc44ad2007-03-27 20:22:40 +0000593 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v1i64, Custom);
Bill Wendling826f36f2007-03-28 00:57:11 +0000594
595 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i8, Custom);
596 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i16, Custom);
Bill Wendling2f9bb1a2007-04-24 21:16:55 +0000597 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v1i64, Custom);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000598 }
599
Evan Chenga88973f2006-03-22 19:22:18 +0000600 if (Subtarget->hasSSE1()) {
Evan Cheng470a6ad2006-02-22 02:26:30 +0000601 addRegisterClass(MVT::v4f32, X86::VR128RegisterClass);
602
Evan Cheng6bdb3f62006-10-27 18:49:08 +0000603 setOperationAction(ISD::FADD, MVT::v4f32, Legal);
604 setOperationAction(ISD::FSUB, MVT::v4f32, Legal);
605 setOperationAction(ISD::FMUL, MVT::v4f32, Legal);
606 setOperationAction(ISD::FDIV, MVT::v4f32, Legal);
Dan Gohman20382522007-07-10 00:05:58 +0000607 setOperationAction(ISD::FSQRT, MVT::v4f32, Legal);
608 setOperationAction(ISD::FNEG, MVT::v4f32, Custom);
Evan Chengf7c378e2006-04-10 07:23:14 +0000609 setOperationAction(ISD::LOAD, MVT::v4f32, Legal);
610 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
611 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f32, Custom);
Evan Cheng11e15b32006-04-03 20:53:28 +0000612 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
Evan Chengf7c378e2006-04-10 07:23:14 +0000613 setOperationAction(ISD::SELECT, MVT::v4f32, Custom);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000614 }
615
Evan Chenga88973f2006-03-22 19:22:18 +0000616 if (Subtarget->hasSSE2()) {
Evan Cheng470a6ad2006-02-22 02:26:30 +0000617 addRegisterClass(MVT::v2f64, X86::VR128RegisterClass);
618 addRegisterClass(MVT::v16i8, X86::VR128RegisterClass);
619 addRegisterClass(MVT::v8i16, X86::VR128RegisterClass);
620 addRegisterClass(MVT::v4i32, X86::VR128RegisterClass);
621 addRegisterClass(MVT::v2i64, X86::VR128RegisterClass);
622
Evan Chengf7c378e2006-04-10 07:23:14 +0000623 setOperationAction(ISD::ADD, MVT::v16i8, Legal);
624 setOperationAction(ISD::ADD, MVT::v8i16, Legal);
625 setOperationAction(ISD::ADD, MVT::v4i32, Legal);
Evan Cheng37e88562007-03-12 22:58:52 +0000626 setOperationAction(ISD::ADD, MVT::v2i64, Legal);
Evan Chengf7c378e2006-04-10 07:23:14 +0000627 setOperationAction(ISD::SUB, MVT::v16i8, Legal);
628 setOperationAction(ISD::SUB, MVT::v8i16, Legal);
629 setOperationAction(ISD::SUB, MVT::v4i32, Legal);
Evan Cheng37e88562007-03-12 22:58:52 +0000630 setOperationAction(ISD::SUB, MVT::v2i64, Legal);
Evan Chengf9989842006-04-13 05:10:25 +0000631 setOperationAction(ISD::MUL, MVT::v8i16, Legal);
Evan Cheng6bdb3f62006-10-27 18:49:08 +0000632 setOperationAction(ISD::FADD, MVT::v2f64, Legal);
633 setOperationAction(ISD::FSUB, MVT::v2f64, Legal);
634 setOperationAction(ISD::FMUL, MVT::v2f64, Legal);
635 setOperationAction(ISD::FDIV, MVT::v2f64, Legal);
Dan Gohman20382522007-07-10 00:05:58 +0000636 setOperationAction(ISD::FSQRT, MVT::v2f64, Legal);
637 setOperationAction(ISD::FNEG, MVT::v2f64, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000638
Evan Chengf7c378e2006-04-10 07:23:14 +0000639 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i8, Custom);
640 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i16, Custom);
Evan Chengb067a1e2006-03-31 19:22:53 +0000641 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
Evan Cheng5edb8d22006-04-17 22:04:06 +0000642 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
Evan Cheng5edb8d22006-04-17 22:04:06 +0000643 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Evan Chengf7c378e2006-04-10 07:23:14 +0000644
Evan Cheng2c3ae372006-04-12 21:21:57 +0000645 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
646 for (unsigned VT = (unsigned)MVT::v16i8; VT != (unsigned)MVT::v2i64; VT++) {
Nate Begeman844e0f92007-12-11 01:41:33 +0000647 // Do not attempt to custom lower non-power-of-2 vectors
648 if (!isPowerOf2_32(MVT::getVectorNumElements(VT)))
649 continue;
Evan Cheng2c3ae372006-04-12 21:21:57 +0000650 setOperationAction(ISD::BUILD_VECTOR, (MVT::ValueType)VT, Custom);
651 setOperationAction(ISD::VECTOR_SHUFFLE, (MVT::ValueType)VT, Custom);
652 setOperationAction(ISD::EXTRACT_VECTOR_ELT, (MVT::ValueType)VT, Custom);
653 }
654 setOperationAction(ISD::BUILD_VECTOR, MVT::v2f64, Custom);
655 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i64, Custom);
656 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2f64, Custom);
657 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i64, Custom);
Nate Begemancdd1eec2008-02-12 22:51:28 +0000658 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2f64, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000659 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2f64, Custom);
Nate Begemancdd1eec2008-02-12 22:51:28 +0000660 if (Subtarget->is64Bit()) {
661 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Custom);
Dale Johannesen25f1d082007-10-31 00:32:36 +0000662 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Custom);
Nate Begemancdd1eec2008-02-12 22:51:28 +0000663 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000664
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000665 // Promote v16i8, v8i16, v4i32 load, select, and, or, xor to v2i64.
Evan Cheng2c3ae372006-04-12 21:21:57 +0000666 for (unsigned VT = (unsigned)MVT::v16i8; VT != (unsigned)MVT::v2i64; VT++) {
667 setOperationAction(ISD::AND, (MVT::ValueType)VT, Promote);
668 AddPromotedToType (ISD::AND, (MVT::ValueType)VT, MVT::v2i64);
669 setOperationAction(ISD::OR, (MVT::ValueType)VT, Promote);
670 AddPromotedToType (ISD::OR, (MVT::ValueType)VT, MVT::v2i64);
671 setOperationAction(ISD::XOR, (MVT::ValueType)VT, Promote);
672 AddPromotedToType (ISD::XOR, (MVT::ValueType)VT, MVT::v2i64);
Evan Cheng91b740d2006-04-12 17:12:36 +0000673 setOperationAction(ISD::LOAD, (MVT::ValueType)VT, Promote);
674 AddPromotedToType (ISD::LOAD, (MVT::ValueType)VT, MVT::v2i64);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000675 setOperationAction(ISD::SELECT, (MVT::ValueType)VT, Promote);
676 AddPromotedToType (ISD::SELECT, (MVT::ValueType)VT, MVT::v2i64);
Evan Chengf7c378e2006-04-10 07:23:14 +0000677 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000678
Chris Lattnerddf89562008-01-17 19:59:44 +0000679 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Chris Lattnerd43d00c2008-01-24 08:07:48 +0000680
Evan Cheng2c3ae372006-04-12 21:21:57 +0000681 // Custom lower v2i64 and v2f64 selects.
682 setOperationAction(ISD::LOAD, MVT::v2f64, Legal);
Evan Cheng91b740d2006-04-12 17:12:36 +0000683 setOperationAction(ISD::LOAD, MVT::v2i64, Legal);
Evan Chengf7c378e2006-04-10 07:23:14 +0000684 setOperationAction(ISD::SELECT, MVT::v2f64, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000685 setOperationAction(ISD::SELECT, MVT::v2i64, Custom);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000686 }
Nate Begeman14d12ca2008-02-11 04:19:36 +0000687
688 if (Subtarget->hasSSE41()) {
689 // FIXME: Do we need to handle scalar-to-vector here?
690 setOperationAction(ISD::MUL, MVT::v4i32, Legal);
691
692 // i8 and i16 vectors are custom , because the source register and source
693 // source memory operand types are not the same width. f32 vectors are
694 // custom since the immediate controlling the insert encodes additional
695 // information.
696 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i8, Custom);
697 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
698 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Legal);
699 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
700
701 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v16i8, Custom);
702 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8i16, Custom);
703 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i32, Legal);
704 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Legal);
705
706 if (Subtarget->is64Bit()) {
Nate Begemancdd1eec2008-02-12 22:51:28 +0000707 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Legal);
708 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Legal);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000709 }
710 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000711
Evan Cheng6be2c582006-04-05 23:38:46 +0000712 // We want to custom lower some of our intrinsics.
713 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
714
Evan Cheng206ee9d2006-07-07 08:33:52 +0000715 // We have target-specific dag combine patterns for the following nodes:
716 setTargetDAGCombine(ISD::VECTOR_SHUFFLE);
Chris Lattner83e6c992006-10-04 06:57:07 +0000717 setTargetDAGCombine(ISD::SELECT);
Chris Lattner149a4e52008-02-22 02:09:43 +0000718 setTargetDAGCombine(ISD::STORE);
Evan Cheng206ee9d2006-07-07 08:33:52 +0000719
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000720 computeRegisterProperties();
721
Evan Cheng87ed7162006-02-14 08:25:08 +0000722 // FIXME: These should be based on subtarget info. Plus, the values should
723 // be smaller when we are in optimizing for size mode.
Evan Chenga03a5dc2006-02-14 08:38:30 +0000724 maxStoresPerMemset = 16; // For %llvm.memset -> sequence of stores
725 maxStoresPerMemcpy = 16; // For %llvm.memcpy -> sequence of stores
726 maxStoresPerMemmove = 16; // For %llvm.memmove -> sequence of stores
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000727 allowUnalignedMemoryAccesses = true; // x86 supports it!
Evan Chengfb8075d2008-02-28 00:43:03 +0000728 setPrefLoopAlignment(16);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000729}
730
Evan Cheng29286502008-01-23 23:17:41 +0000731/// getMaxByValAlign - Helper for getByValTypeAlignment to determine
732/// the desired ByVal argument alignment.
733static void getMaxByValAlign(const Type *Ty, unsigned &MaxAlign) {
734 if (MaxAlign == 16)
735 return;
736 if (const VectorType *VTy = dyn_cast<VectorType>(Ty)) {
737 if (VTy->getBitWidth() == 128)
738 MaxAlign = 16;
Evan Cheng29286502008-01-23 23:17:41 +0000739 } else if (const ArrayType *ATy = dyn_cast<ArrayType>(Ty)) {
740 unsigned EltAlign = 0;
741 getMaxByValAlign(ATy->getElementType(), EltAlign);
742 if (EltAlign > MaxAlign)
743 MaxAlign = EltAlign;
744 } else if (const StructType *STy = dyn_cast<StructType>(Ty)) {
745 for (unsigned i = 0, e = STy->getNumElements(); i != e; ++i) {
746 unsigned EltAlign = 0;
747 getMaxByValAlign(STy->getElementType(i), EltAlign);
748 if (EltAlign > MaxAlign)
749 MaxAlign = EltAlign;
750 if (MaxAlign == 16)
751 break;
752 }
753 }
754 return;
755}
756
757/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
758/// function arguments in the caller parameter area. For X86, aggregates
Dale Johannesen0c191872008-02-08 19:48:20 +0000759/// that contain SSE vectors are placed at 16-byte boundaries while the rest
760/// are at 4-byte boundaries.
Evan Cheng29286502008-01-23 23:17:41 +0000761unsigned X86TargetLowering::getByValTypeAlignment(const Type *Ty) const {
762 if (Subtarget->is64Bit())
763 return getTargetData()->getABITypeAlignment(Ty);
764 unsigned Align = 4;
Dale Johannesen0c191872008-02-08 19:48:20 +0000765 if (Subtarget->hasSSE1())
766 getMaxByValAlign(Ty, Align);
Evan Cheng29286502008-01-23 23:17:41 +0000767 return Align;
768}
Chris Lattner2b02a442007-02-25 08:29:00 +0000769
Evan Chengcc415862007-11-09 01:32:10 +0000770/// getPICJumpTableRelocaBase - Returns relocation base for the given PIC
771/// jumptable.
772SDOperand X86TargetLowering::getPICJumpTableRelocBase(SDOperand Table,
773 SelectionDAG &DAG) const {
774 if (usesGlobalOffsetTable())
775 return DAG.getNode(ISD::GLOBAL_OFFSET_TABLE, getPointerTy());
776 if (!Subtarget->isPICStyleRIPRel())
777 return DAG.getNode(X86ISD::GlobalBaseReg, getPointerTy());
778 return Table;
779}
780
Chris Lattner2b02a442007-02-25 08:29:00 +0000781//===----------------------------------------------------------------------===//
782// Return Value Calling Convention Implementation
783//===----------------------------------------------------------------------===//
784
Chris Lattner59ed56b2007-02-28 04:55:35 +0000785#include "X86GenCallingConv.inc"
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +0000786
787/// GetPossiblePreceedingTailCall - Get preceeding X86ISD::TAILCALL node if it
788/// exists skip possible ISD:TokenFactor.
789static SDOperand GetPossiblePreceedingTailCall(SDOperand Chain) {
Chris Lattnerb4a6eaa2008-01-16 05:52:18 +0000790 if (Chain.getOpcode() == X86ISD::TAILCALL) {
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +0000791 return Chain;
Chris Lattnerb4a6eaa2008-01-16 05:52:18 +0000792 } else if (Chain.getOpcode() == ISD::TokenFactor) {
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +0000793 if (Chain.getNumOperands() &&
Chris Lattnerb4a6eaa2008-01-16 05:52:18 +0000794 Chain.getOperand(0).getOpcode() == X86ISD::TAILCALL)
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +0000795 return Chain.getOperand(0);
796 }
797 return Chain;
798}
Chris Lattnerb4a6eaa2008-01-16 05:52:18 +0000799
Chris Lattner2a9bdd72007-02-25 09:12:39 +0000800/// LowerRET - Lower an ISD::RET node.
801SDOperand X86TargetLowering::LowerRET(SDOperand Op, SelectionDAG &DAG) {
802 assert((Op.getNumOperands() & 1) == 1 && "ISD::RET should have odd # args");
803
Chris Lattner9774c912007-02-27 05:28:59 +0000804 SmallVector<CCValAssign, 16> RVLocs;
805 unsigned CC = DAG.getMachineFunction().getFunction()->getCallingConv();
Chris Lattner52387be2007-06-19 00:13:10 +0000806 bool isVarArg = DAG.getMachineFunction().getFunction()->isVarArg();
807 CCState CCInfo(CC, isVarArg, getTargetMachine(), RVLocs);
Chris Lattnere32bbf62007-02-28 07:09:55 +0000808 CCInfo.AnalyzeReturn(Op.Val, RetCC_X86);
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +0000809
Chris Lattner2a9bdd72007-02-25 09:12:39 +0000810 // If this is the first return lowered for this function, add the regs to the
811 // liveout set for the function.
Chris Lattner84bc5422007-12-31 04:13:23 +0000812 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
Chris Lattner9774c912007-02-27 05:28:59 +0000813 for (unsigned i = 0; i != RVLocs.size(); ++i)
814 if (RVLocs[i].isRegLoc())
Chris Lattner84bc5422007-12-31 04:13:23 +0000815 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
Chris Lattner2a9bdd72007-02-25 09:12:39 +0000816 }
Chris Lattner2a9bdd72007-02-25 09:12:39 +0000817 SDOperand Chain = Op.getOperand(0);
Chris Lattner2a9bdd72007-02-25 09:12:39 +0000818
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +0000819 // Handle tail call return.
820 Chain = GetPossiblePreceedingTailCall(Chain);
821 if (Chain.getOpcode() == X86ISD::TAILCALL) {
822 SDOperand TailCall = Chain;
823 SDOperand TargetAddress = TailCall.getOperand(1);
824 SDOperand StackAdjustment = TailCall.getOperand(2);
Chris Lattnerb4a6eaa2008-01-16 05:52:18 +0000825 assert(((TargetAddress.getOpcode() == ISD::Register &&
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +0000826 (cast<RegisterSDNode>(TargetAddress)->getReg() == X86::ECX ||
827 cast<RegisterSDNode>(TargetAddress)->getReg() == X86::R9)) ||
828 TargetAddress.getOpcode() == ISD::TargetExternalSymbol ||
829 TargetAddress.getOpcode() == ISD::TargetGlobalAddress) &&
830 "Expecting an global address, external symbol, or register");
Chris Lattnerb4a6eaa2008-01-16 05:52:18 +0000831 assert(StackAdjustment.getOpcode() == ISD::Constant &&
832 "Expecting a const value");
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +0000833
834 SmallVector<SDOperand,8> Operands;
835 Operands.push_back(Chain.getOperand(0));
836 Operands.push_back(TargetAddress);
837 Operands.push_back(StackAdjustment);
838 // Copy registers used by the call. Last operand is a flag so it is not
839 // copied.
Arnold Schwaighofer448175f2007-10-16 09:05:00 +0000840 for (unsigned i=3; i < TailCall.getNumOperands()-1; i++) {
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +0000841 Operands.push_back(Chain.getOperand(i));
842 }
Arnold Schwaighofer448175f2007-10-16 09:05:00 +0000843 return DAG.getNode(X86ISD::TC_RETURN, MVT::Other, &Operands[0],
844 Operands.size());
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +0000845 }
846
847 // Regular return.
848 SDOperand Flag;
849
Chris Lattner2a9bdd72007-02-25 09:12:39 +0000850 // Copy the result values into the output registers.
Chris Lattner9774c912007-02-27 05:28:59 +0000851 if (RVLocs.size() != 1 || !RVLocs[0].isRegLoc() ||
852 RVLocs[0].getLocReg() != X86::ST0) {
853 for (unsigned i = 0; i != RVLocs.size(); ++i) {
854 CCValAssign &VA = RVLocs[i];
855 assert(VA.isRegLoc() && "Can only return in registers!");
856 Chain = DAG.getCopyToReg(Chain, VA.getLocReg(), Op.getOperand(i*2+1),
857 Flag);
Chris Lattner2a9bdd72007-02-25 09:12:39 +0000858 Flag = Chain.getValue(1);
859 }
860 } else {
861 // We need to handle a destination of ST0 specially, because it isn't really
862 // a register.
863 SDOperand Value = Op.getOperand(1);
864
Chris Lattnerd43d00c2008-01-24 08:07:48 +0000865 // an XMM register onto the fp-stack. Do this with an FP_EXTEND to f80.
866 // This will get legalized into a load/store if it can't get optimized away.
867 if (isScalarFPTypeInSSEReg(RVLocs[0].getValVT()))
868 Value = DAG.getNode(ISD::FP_EXTEND, MVT::f80, Value);
Chris Lattner2a9bdd72007-02-25 09:12:39 +0000869
870 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
871 SDOperand Ops[] = { Chain, Value };
Chris Lattnerafb23f42008-03-09 07:08:44 +0000872 Chain = DAG.getNode(X86ISD::FP_SET_ST0, Tys, Ops, 2);
Chris Lattner2a9bdd72007-02-25 09:12:39 +0000873 Flag = Chain.getValue(1);
874 }
875
876 SDOperand BytesToPop = DAG.getConstant(getBytesToPopOnReturn(), MVT::i16);
877 if (Flag.Val)
878 return DAG.getNode(X86ISD::RET_FLAG, MVT::Other, Chain, BytesToPop, Flag);
879 else
880 return DAG.getNode(X86ISD::RET_FLAG, MVT::Other, Chain, BytesToPop);
881}
882
883
Chris Lattner3085e152007-02-25 08:59:22 +0000884/// LowerCallResult - Lower the result values of an ISD::CALL into the
885/// appropriate copies out of appropriate physical registers. This assumes that
886/// Chain/InFlag are the input chain/flag to use, and that TheCall is the call
887/// being lowered. The returns a SDNode with the same number of values as the
888/// ISD::CALL.
889SDNode *X86TargetLowering::
890LowerCallResult(SDOperand Chain, SDOperand InFlag, SDNode *TheCall,
891 unsigned CallingConv, SelectionDAG &DAG) {
Chris Lattnere32bbf62007-02-28 07:09:55 +0000892
893 // Assign locations to each value returned by this call.
Chris Lattner9774c912007-02-27 05:28:59 +0000894 SmallVector<CCValAssign, 16> RVLocs;
Chris Lattner52387be2007-06-19 00:13:10 +0000895 bool isVarArg = cast<ConstantSDNode>(TheCall->getOperand(2))->getValue() != 0;
896 CCState CCInfo(CallingConv, isVarArg, getTargetMachine(), RVLocs);
Chris Lattnere32bbf62007-02-28 07:09:55 +0000897 CCInfo.AnalyzeCallResult(TheCall, RetCC_X86);
898
Chris Lattnere32bbf62007-02-28 07:09:55 +0000899 SmallVector<SDOperand, 8> ResultVals;
Chris Lattner3085e152007-02-25 08:59:22 +0000900
901 // Copy all of the result registers out of their specified physreg.
Chris Lattner9774c912007-02-27 05:28:59 +0000902 if (RVLocs.size() != 1 || RVLocs[0].getLocReg() != X86::ST0) {
903 for (unsigned i = 0; i != RVLocs.size(); ++i) {
904 Chain = DAG.getCopyFromReg(Chain, RVLocs[i].getLocReg(),
905 RVLocs[i].getValVT(), InFlag).getValue(1);
Chris Lattner3085e152007-02-25 08:59:22 +0000906 InFlag = Chain.getValue(2);
907 ResultVals.push_back(Chain.getValue(0));
908 }
909 } else {
910 // Copies from the FP stack are special, as ST0 isn't a valid register
911 // before the fp stackifier runs.
912
Chris Lattnerd43d00c2008-01-24 08:07:48 +0000913 // Copy ST0 into an RFP register with FP_GET_RESULT. If this will end up
914 // in an SSE register, copy it out as F80 and do a truncate, otherwise use
915 // the specified value type.
916 MVT::ValueType GetResultTy = RVLocs[0].getValVT();
917 if (isScalarFPTypeInSSEReg(GetResultTy))
918 GetResultTy = MVT::f80;
919 SDVTList Tys = DAG.getVTList(GetResultTy, MVT::Other, MVT::Flag);
Chris Lattner3085e152007-02-25 08:59:22 +0000920 SDOperand GROps[] = { Chain, InFlag };
Chris Lattner6fa2f9c2008-03-09 07:05:32 +0000921 SDOperand RetVal = DAG.getNode(X86ISD::FP_GET_ST0, Tys, GROps, 2);
Chris Lattner3085e152007-02-25 08:59:22 +0000922 Chain = RetVal.getValue(1);
923 InFlag = RetVal.getValue(2);
Chris Lattner112dedc2007-12-29 06:41:28 +0000924
Chris Lattnerd43d00c2008-01-24 08:07:48 +0000925 // If we want the result in an SSE register, use an FP_TRUNCATE to get it
926 // there.
927 if (GetResultTy != RVLocs[0].getValVT())
928 RetVal = DAG.getNode(ISD::FP_ROUND, RVLocs[0].getValVT(), RetVal,
929 // This truncation won't change the value.
930 DAG.getIntPtrConstant(1));
931
Chris Lattner3085e152007-02-25 08:59:22 +0000932 ResultVals.push_back(RetVal);
933 }
934
935 // Merge everything together with a MERGE_VALUES node.
936 ResultVals.push_back(Chain);
937 return DAG.getNode(ISD::MERGE_VALUES, TheCall->getVTList(),
938 &ResultVals[0], ResultVals.size()).Val;
Chris Lattner2b02a442007-02-25 08:29:00 +0000939}
940
Evan Cheng0d9e9762008-01-29 19:34:22 +0000941/// LowerCallResultToTwo64BitRegs - Lower the result values of an x86-64
942/// ISD::CALL where the results are known to be in two 64-bit registers,
943/// e.g. XMM0 and XMM1. This simplify store the two values back to the
944/// fixed stack slot allocated for StructRet.
945SDNode *X86TargetLowering::
946LowerCallResultToTwo64BitRegs(SDOperand Chain, SDOperand InFlag,
947 SDNode *TheCall, unsigned Reg1, unsigned Reg2,
948 MVT::ValueType VT, SelectionDAG &DAG) {
949 SDOperand RetVal1 = DAG.getCopyFromReg(Chain, Reg1, VT, InFlag);
950 Chain = RetVal1.getValue(1);
951 InFlag = RetVal1.getValue(2);
952 SDOperand RetVal2 = DAG.getCopyFromReg(Chain, Reg2, VT, InFlag);
953 Chain = RetVal2.getValue(1);
954 InFlag = RetVal2.getValue(2);
955 SDOperand FIN = TheCall->getOperand(5);
956 Chain = DAG.getStore(Chain, RetVal1, FIN, NULL, 0);
957 FIN = DAG.getNode(ISD::ADD, getPointerTy(), FIN, DAG.getIntPtrConstant(8));
958 Chain = DAG.getStore(Chain, RetVal2, FIN, NULL, 0);
959 return Chain.Val;
960}
961
962/// LowerCallResultToTwoX87Regs - Lower the result values of an x86-64 ISD::CALL
963/// where the results are known to be in ST0 and ST1.
964SDNode *X86TargetLowering::
965LowerCallResultToTwoX87Regs(SDOperand Chain, SDOperand InFlag,
966 SDNode *TheCall, SelectionDAG &DAG) {
967 SmallVector<SDOperand, 8> ResultVals;
968 const MVT::ValueType VTs[] = { MVT::f80, MVT::f80, MVT::Other, MVT::Flag };
969 SDVTList Tys = DAG.getVTList(VTs, 4);
970 SDOperand Ops[] = { Chain, InFlag };
Chris Lattner6fa2f9c2008-03-09 07:05:32 +0000971 SDOperand RetVal = DAG.getNode(X86ISD::FP_GET_ST0_ST1, Tys, Ops, 2);
Evan Cheng0d9e9762008-01-29 19:34:22 +0000972 Chain = RetVal.getValue(2);
973 SDOperand FIN = TheCall->getOperand(5);
974 Chain = DAG.getStore(Chain, RetVal.getValue(1), FIN, NULL, 0);
975 FIN = DAG.getNode(ISD::ADD, getPointerTy(), FIN, DAG.getIntPtrConstant(16));
976 Chain = DAG.getStore(Chain, RetVal, FIN, NULL, 0);
977 return Chain.Val;
978}
Chris Lattner2b02a442007-02-25 08:29:00 +0000979
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000980//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +0000981// C & StdCall & Fast Calling Convention implementation
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000982//===----------------------------------------------------------------------===//
Anton Korobeynikovb10308e2007-01-28 13:31:35 +0000983// StdCall calling convention seems to be standard for many Windows' API
984// routines and around. It differs from C calling convention just a little:
985// callee should clean up the stack, not caller. Symbols should be also
986// decorated in some fancy way :) It doesn't support any vector arguments.
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +0000987// For info on fast calling convention see Fast Calling Convention (tail call)
988// implementation LowerX86_32FastCCCallTo.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000989
Evan Cheng85e38002006-04-27 05:35:28 +0000990/// AddLiveIn - This helper function adds the specified physical register to the
991/// MachineFunction as a live in value. It also creates a corresponding virtual
992/// register for it.
993static unsigned AddLiveIn(MachineFunction &MF, unsigned PReg,
Anton Korobeynikovb10308e2007-01-28 13:31:35 +0000994 const TargetRegisterClass *RC) {
Evan Cheng85e38002006-04-27 05:35:28 +0000995 assert(RC->contains(PReg) && "Not the correct regclass!");
Chris Lattner84bc5422007-12-31 04:13:23 +0000996 unsigned VReg = MF.getRegInfo().createVirtualRegister(RC);
997 MF.getRegInfo().addLiveIn(PReg, VReg);
Evan Cheng85e38002006-04-27 05:35:28 +0000998 return VReg;
999}
1000
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001001/// CallIsStructReturn - Determines whether a CALL node uses struct return
1002/// semantics.
Gordon Henriksen86737662008-01-05 16:56:59 +00001003static bool CallIsStructReturn(SDOperand Op) {
1004 unsigned NumOps = (Op.getNumOperands() - 5) / 2;
1005 if (!NumOps)
1006 return false;
1007
1008 ConstantSDNode *Flags = cast<ConstantSDNode>(Op.getOperand(6));
1009 return Flags->getValue() & ISD::ParamFlags::StructReturn;
1010}
1011
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001012/// ArgsAreStructReturn - Determines whether a FORMAL_ARGUMENTS node uses struct
1013/// return semantics.
Gordon Henriksen86737662008-01-05 16:56:59 +00001014static bool ArgsAreStructReturn(SDOperand Op) {
1015 unsigned NumArgs = Op.Val->getNumValues() - 1;
1016 if (!NumArgs)
1017 return false;
1018
1019 ConstantSDNode *Flags = cast<ConstantSDNode>(Op.getOperand(3));
1020 return Flags->getValue() & ISD::ParamFlags::StructReturn;
1021}
1022
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001023/// IsCalleePop - Determines whether a CALL or FORMAL_ARGUMENTS node requires the
1024/// callee to pop its own arguments. Callee pop is necessary to support tail
1025/// calls.
Gordon Henriksen86737662008-01-05 16:56:59 +00001026bool X86TargetLowering::IsCalleePop(SDOperand Op) {
1027 bool IsVarArg = cast<ConstantSDNode>(Op.getOperand(2))->getValue() != 0;
1028 if (IsVarArg)
1029 return false;
1030
1031 switch (cast<ConstantSDNode>(Op.getOperand(1))->getValue()) {
1032 default:
1033 return false;
1034 case CallingConv::X86_StdCall:
1035 return !Subtarget->is64Bit();
1036 case CallingConv::X86_FastCall:
1037 return !Subtarget->is64Bit();
1038 case CallingConv::Fast:
1039 return PerformTailCallOpt;
1040 }
1041}
1042
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001043/// CCAssignFnForNode - Selects the correct CCAssignFn for a CALL or
1044/// FORMAL_ARGUMENTS node.
Gordon Henriksen86737662008-01-05 16:56:59 +00001045CCAssignFn *X86TargetLowering::CCAssignFnForNode(SDOperand Op) const {
1046 unsigned CC = cast<ConstantSDNode>(Op.getOperand(1))->getValue();
1047
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00001048 if (Subtarget->is64Bit()) {
Gordon Henriksen86737662008-01-05 16:56:59 +00001049 if (CC == CallingConv::Fast && PerformTailCallOpt)
1050 return CC_X86_64_TailCall;
1051 else
1052 return CC_X86_64_C;
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00001053 }
1054
Gordon Henriksen86737662008-01-05 16:56:59 +00001055 if (CC == CallingConv::X86_FastCall)
1056 return CC_X86_32_FastCall;
1057 else if (CC == CallingConv::Fast && PerformTailCallOpt)
1058 return CC_X86_32_TailCall;
1059 else
1060 return CC_X86_32_C;
1061}
1062
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001063/// NameDecorationForFORMAL_ARGUMENTS - Selects the appropriate decoration to
1064/// apply to a MachineFunction containing a given FORMAL_ARGUMENTS node.
Gordon Henriksen86737662008-01-05 16:56:59 +00001065NameDecorationStyle
1066X86TargetLowering::NameDecorationForFORMAL_ARGUMENTS(SDOperand Op) {
1067 unsigned CC = cast<ConstantSDNode>(Op.getOperand(1))->getValue();
1068 if (CC == CallingConv::X86_FastCall)
1069 return FastCall;
1070 else if (CC == CallingConv::X86_StdCall)
1071 return StdCall;
1072 return None;
1073}
1074
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001075/// IsPossiblyOverwrittenArgumentOfTailCall - Check if the operand could
1076/// possibly be overwritten when lowering the outgoing arguments in a tail
1077/// call. Currently the implementation of this call is very conservative and
1078/// assumes all arguments sourcing from FORMAL_ARGUMENTS or a CopyFromReg with
1079/// virtual registers would be overwritten by direct lowering.
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001080static bool IsPossiblyOverwrittenArgumentOfTailCall(SDOperand Op,
1081 MachineFrameInfo * MFI) {
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001082 RegisterSDNode * OpReg = NULL;
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001083 FrameIndexSDNode * FrameIdxNode = NULL;
1084 int FrameIdx = 0;
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001085 if (Op.getOpcode() == ISD::FORMAL_ARGUMENTS ||
1086 (Op.getOpcode()== ISD::CopyFromReg &&
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001087 (OpReg = dyn_cast<RegisterSDNode>(Op.getOperand(1))) &&
1088 (OpReg->getReg() >= TargetRegisterInfo::FirstVirtualRegister)) ||
1089 (Op.getOpcode() == ISD::LOAD &&
1090 (FrameIdxNode = dyn_cast<FrameIndexSDNode>(Op.getOperand(1))) &&
1091 (MFI->isFixedObjectIndex((FrameIdx = FrameIdxNode->getIndex()))) &&
1092 (MFI->getObjectOffset(FrameIdx) >= 0)))
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001093 return true;
1094 return false;
1095}
1096
Arnold Schwaighofer258bb1b2008-02-26 22:21:54 +00001097/// CallRequiresGOTInRegister - Check whether the call requires the GOT pointer
1098/// in a register before calling.
1099bool X86TargetLowering::CallRequiresGOTPtrInReg(bool Is64Bit, bool IsTailCall) {
1100 return !IsTailCall && !Is64Bit &&
1101 getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1102 Subtarget->isPICStyleGOT();
1103}
1104
1105
1106/// CallRequiresFnAddressInReg - Check whether the call requires the function
1107/// address to be loaded in a register.
1108bool
1109X86TargetLowering::CallRequiresFnAddressInReg(bool Is64Bit, bool IsTailCall) {
1110 return !Is64Bit && IsTailCall &&
1111 getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1112 Subtarget->isPICStyleGOT();
1113}
1114
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001115/// CopyTailCallClobberedArgumentsToVRegs - Create virtual registers for all
1116/// arguments to force loading and guarantee that arguments sourcing from
1117/// incomming parameters are not overwriting each other.
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001118static SDOperand
1119CopyTailCallClobberedArgumentsToVRegs(SDOperand Chain,
1120 SmallVector<std::pair<unsigned, SDOperand>, 8> &TailCallClobberedVRegs,
1121 SelectionDAG &DAG,
1122 MachineFunction &MF,
1123 const TargetLowering * TL) {
1124
1125 SDOperand InFlag;
1126 for (unsigned i = 0, e = TailCallClobberedVRegs.size(); i != e; i++) {
1127 SDOperand Arg = TailCallClobberedVRegs[i].second;
1128 unsigned Idx = TailCallClobberedVRegs[i].first;
1129 unsigned VReg =
1130 MF.getRegInfo().
1131 createVirtualRegister(TL->getRegClassFor(Arg.getValueType()));
1132 Chain = DAG.getCopyToReg(Chain, VReg, Arg, InFlag);
1133 InFlag = Chain.getValue(1);
1134 Arg = DAG.getCopyFromReg(Chain, VReg, Arg.getValueType(), InFlag);
1135 TailCallClobberedVRegs[i] = std::make_pair(Idx, Arg);
1136 Chain = Arg.getValue(1);
1137 InFlag = Arg.getValue(2);
1138 }
1139 return Chain;
1140}
1141
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001142/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
1143/// by "Src" to address "Dst" with size and alignment information specified by
1144/// the specific parameter attribute. The copy will be passed as a byval function
1145/// parameter.
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001146static SDOperand
Evan Cheng8e5712b2008-01-12 01:08:07 +00001147CreateCopyOfByValArgument(SDOperand Src, SDOperand Dst, SDOperand Chain,
Dale Johannesenb8cafe32008-03-10 02:17:22 +00001148 ISD::ParamFlags::ParamFlagsTy Flags,
1149 SelectionDAG &DAG) {
1150 unsigned Align = ISD::ParamFlags::One <<
Evan Cheng8e5712b2008-01-12 01:08:07 +00001151 ((Flags & ISD::ParamFlags::ByValAlign) >> ISD::ParamFlags::ByValAlignOffs);
1152 unsigned Size = (Flags & ISD::ParamFlags::ByValSize) >>
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001153 ISD::ParamFlags::ByValSizeOffs;
Evan Cheng8e5712b2008-01-12 01:08:07 +00001154 SDOperand AlignNode = DAG.getConstant(Align, MVT::i32);
1155 SDOperand SizeNode = DAG.getConstant(Size, MVT::i32);
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001156 SDOperand AlwaysInline = DAG.getConstant(1, MVT::i32);
Evan Cheng8e5712b2008-01-12 01:08:07 +00001157 return DAG.getMemcpy(Chain, Dst, Src, SizeNode, AlignNode, AlwaysInline);
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001158}
1159
Rafael Espindola7effac52007-09-14 15:48:13 +00001160SDOperand X86TargetLowering::LowerMemArgument(SDOperand Op, SelectionDAG &DAG,
1161 const CCValAssign &VA,
1162 MachineFrameInfo *MFI,
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001163 unsigned CC,
Rafael Espindola7effac52007-09-14 15:48:13 +00001164 SDOperand Root, unsigned i) {
1165 // Create the nodes corresponding to a load from this parameter slot.
Dale Johannesenb8cafe32008-03-10 02:17:22 +00001166 ISD::ParamFlags::ParamFlagsTy Flags =
1167 cast<ConstantSDNode>(Op.getOperand(3 + i))->getValue();
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001168 bool AlwaysUseMutable = (CC==CallingConv::Fast) && PerformTailCallOpt;
Evan Chenge70bb592008-01-10 02:24:25 +00001169 bool isByVal = Flags & ISD::ParamFlags::ByVal;
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001170 bool isImmutable = !AlwaysUseMutable && !isByVal;
Evan Chenge70bb592008-01-10 02:24:25 +00001171
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001172 // FIXME: For now, all byval parameter objects are marked mutable. This can be
1173 // changed with more analysis.
1174 // In case of tail call optimization mark all arguments mutable. Since they
1175 // could be overwritten by lowering of arguments in case of a tail call.
Rafael Espindola7effac52007-09-14 15:48:13 +00001176 int FI = MFI->CreateFixedObject(MVT::getSizeInBits(VA.getValVT())/8,
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001177 VA.getLocMemOffset(), isImmutable);
Rafael Espindola7effac52007-09-14 15:48:13 +00001178 SDOperand FIN = DAG.getFrameIndex(FI, getPointerTy());
Evan Chenge70bb592008-01-10 02:24:25 +00001179 if (isByVal)
Rafael Espindola7effac52007-09-14 15:48:13 +00001180 return FIN;
Dan Gohman69de1932008-02-06 22:27:42 +00001181 return DAG.getLoad(VA.getValVT(), Root, FIN,
Dan Gohman3069b872008-02-07 18:41:25 +00001182 PseudoSourceValue::getFixedStack(), FI);
Rafael Espindola7effac52007-09-14 15:48:13 +00001183}
1184
Gordon Henriksen86737662008-01-05 16:56:59 +00001185SDOperand
1186X86TargetLowering::LowerFORMAL_ARGUMENTS(SDOperand Op, SelectionDAG &DAG) {
Evan Cheng1bc78042006-04-26 01:20:17 +00001187 MachineFunction &MF = DAG.getMachineFunction();
Gordon Henriksen86737662008-01-05 16:56:59 +00001188 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1189
1190 const Function* Fn = MF.getFunction();
1191 if (Fn->hasExternalLinkage() &&
1192 Subtarget->isTargetCygMing() &&
1193 Fn->getName() == "main")
1194 FuncInfo->setForceFramePointer(true);
1195
1196 // Decorate the function name.
1197 FuncInfo->setDecorationStyle(NameDecorationForFORMAL_ARGUMENTS(Op));
1198
Evan Cheng1bc78042006-04-26 01:20:17 +00001199 MachineFrameInfo *MFI = MF.getFrameInfo();
Evan Cheng25caf632006-05-23 21:06:34 +00001200 SDOperand Root = Op.getOperand(0);
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001201 bool isVarArg = cast<ConstantSDNode>(Op.getOperand(2))->getValue() != 0;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001202 unsigned CC = MF.getFunction()->getCallingConv();
Gordon Henriksen86737662008-01-05 16:56:59 +00001203 bool Is64Bit = Subtarget->is64Bit();
Gordon Henriksenae636f82008-01-03 16:47:34 +00001204
1205 assert(!(isVarArg && CC == CallingConv::Fast) &&
1206 "Var args not supported with calling convention fastcc");
1207
Chris Lattner638402b2007-02-28 07:00:42 +00001208 // Assign locations to all of the incoming arguments.
Chris Lattnerf39f7712007-02-28 05:46:49 +00001209 SmallVector<CCValAssign, 16> ArgLocs;
Gordon Henriksenae636f82008-01-03 16:47:34 +00001210 CCState CCInfo(CC, isVarArg, getTargetMachine(), ArgLocs);
Gordon Henriksen86737662008-01-05 16:56:59 +00001211 CCInfo.AnalyzeFormalArguments(Op.Val, CCAssignFnForNode(Op));
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001212
Chris Lattnerf39f7712007-02-28 05:46:49 +00001213 SmallVector<SDOperand, 8> ArgValues;
1214 unsigned LastVal = ~0U;
1215 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1216 CCValAssign &VA = ArgLocs[i];
1217 // TODO: If an arg is passed in two places (e.g. reg and stack), skip later
1218 // places.
1219 assert(VA.getValNo() != LastVal &&
1220 "Don't support value assigned to multiple locs yet");
1221 LastVal = VA.getValNo();
1222
1223 if (VA.isRegLoc()) {
1224 MVT::ValueType RegVT = VA.getLocVT();
1225 TargetRegisterClass *RC;
1226 if (RegVT == MVT::i32)
1227 RC = X86::GR32RegisterClass;
Gordon Henriksen86737662008-01-05 16:56:59 +00001228 else if (Is64Bit && RegVT == MVT::i64)
1229 RC = X86::GR64RegisterClass;
Dale Johannesene672af12008-02-05 20:46:33 +00001230 else if (RegVT == MVT::f32)
Gordon Henriksen86737662008-01-05 16:56:59 +00001231 RC = X86::FR32RegisterClass;
Dale Johannesene672af12008-02-05 20:46:33 +00001232 else if (RegVT == MVT::f64)
Gordon Henriksen86737662008-01-05 16:56:59 +00001233 RC = X86::FR64RegisterClass;
Chris Lattnerf39f7712007-02-28 05:46:49 +00001234 else {
1235 assert(MVT::isVector(RegVT));
Gordon Henriksen86737662008-01-05 16:56:59 +00001236 if (Is64Bit && MVT::getSizeInBits(RegVT) == 64) {
1237 RC = X86::GR64RegisterClass; // MMX values are passed in GPRs.
1238 RegVT = MVT::i64;
1239 } else
1240 RC = X86::VR128RegisterClass;
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001241 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001242
Chris Lattner82932a52007-03-02 05:12:29 +00001243 unsigned Reg = AddLiveIn(DAG.getMachineFunction(), VA.getLocReg(), RC);
1244 SDOperand ArgValue = DAG.getCopyFromReg(Root, Reg, RegVT);
Chris Lattnerf39f7712007-02-28 05:46:49 +00001245
1246 // If this is an 8 or 16-bit value, it is really passed promoted to 32
1247 // bits. Insert an assert[sz]ext to capture this, then truncate to the
1248 // right size.
1249 if (VA.getLocInfo() == CCValAssign::SExt)
1250 ArgValue = DAG.getNode(ISD::AssertSext, RegVT, ArgValue,
1251 DAG.getValueType(VA.getValVT()));
1252 else if (VA.getLocInfo() == CCValAssign::ZExt)
1253 ArgValue = DAG.getNode(ISD::AssertZext, RegVT, ArgValue,
1254 DAG.getValueType(VA.getValVT()));
1255
1256 if (VA.getLocInfo() != CCValAssign::Full)
1257 ArgValue = DAG.getNode(ISD::TRUNCATE, VA.getValVT(), ArgValue);
1258
Gordon Henriksen86737662008-01-05 16:56:59 +00001259 // Handle MMX values passed in GPRs.
1260 if (Is64Bit && RegVT != VA.getLocVT() && RC == X86::GR64RegisterClass &&
1261 MVT::getSizeInBits(RegVT) == 64)
1262 ArgValue = DAG.getNode(ISD::BIT_CONVERT, VA.getLocVT(), ArgValue);
1263
Chris Lattnerf39f7712007-02-28 05:46:49 +00001264 ArgValues.push_back(ArgValue);
1265 } else {
1266 assert(VA.isMemLoc());
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001267 ArgValues.push_back(LowerMemArgument(Op, DAG, VA, MFI, CC, Root, i));
Evan Cheng1bc78042006-04-26 01:20:17 +00001268 }
Evan Cheng1bc78042006-04-26 01:20:17 +00001269 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001270
Chris Lattnerf39f7712007-02-28 05:46:49 +00001271 unsigned StackSize = CCInfo.getNextStackOffset();
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001272 // align stack specially for tail calls
Gordon Henriksenae636f82008-01-03 16:47:34 +00001273 if (CC == CallingConv::Fast)
1274 StackSize = GetAlignedArgumentStackSize(StackSize, DAG);
Evan Cheng25caf632006-05-23 21:06:34 +00001275
Evan Cheng1bc78042006-04-26 01:20:17 +00001276 // If the function takes variable number of arguments, make a frame index for
1277 // the start of the first vararg value... for expansion of llvm.va_start.
Gordon Henriksenae636f82008-01-03 16:47:34 +00001278 if (isVarArg) {
Gordon Henriksen86737662008-01-05 16:56:59 +00001279 if (Is64Bit || CC != CallingConv::X86_FastCall) {
1280 VarArgsFrameIndex = MFI->CreateFixedObject(1, StackSize);
1281 }
1282 if (Is64Bit) {
1283 static const unsigned GPR64ArgRegs[] = {
1284 X86::RDI, X86::RSI, X86::RDX, X86::RCX, X86::R8, X86::R9
1285 };
1286 static const unsigned XMMArgRegs[] = {
1287 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1288 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1289 };
1290
1291 unsigned NumIntRegs = CCInfo.getFirstUnallocated(GPR64ArgRegs, 6);
1292 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs, 8);
1293
1294 // For X86-64, if there are vararg parameters that are passed via
1295 // registers, then we must store them to their spots on the stack so they
1296 // may be loaded by deferencing the result of va_next.
1297 VarArgsGPOffset = NumIntRegs * 8;
1298 VarArgsFPOffset = 6 * 8 + NumXMMRegs * 16;
1299 RegSaveFrameIndex = MFI->CreateStackObject(6 * 8 + 8 * 16, 16);
1300
1301 // Store the integer parameter registers.
1302 SmallVector<SDOperand, 8> MemOps;
1303 SDOperand RSFIN = DAG.getFrameIndex(RegSaveFrameIndex, getPointerTy());
1304 SDOperand FIN = DAG.getNode(ISD::ADD, getPointerTy(), RSFIN,
Chris Lattner0bd48932008-01-17 07:00:52 +00001305 DAG.getIntPtrConstant(VarArgsGPOffset));
Gordon Henriksen86737662008-01-05 16:56:59 +00001306 for (; NumIntRegs != 6; ++NumIntRegs) {
1307 unsigned VReg = AddLiveIn(MF, GPR64ArgRegs[NumIntRegs],
1308 X86::GR64RegisterClass);
1309 SDOperand Val = DAG.getCopyFromReg(Root, VReg, MVT::i64);
Dan Gohman69de1932008-02-06 22:27:42 +00001310 SDOperand Store =
1311 DAG.getStore(Val.getValue(1), Val, FIN,
Dan Gohman3069b872008-02-07 18:41:25 +00001312 PseudoSourceValue::getFixedStack(),
Dan Gohman69de1932008-02-06 22:27:42 +00001313 RegSaveFrameIndex);
Gordon Henriksen86737662008-01-05 16:56:59 +00001314 MemOps.push_back(Store);
1315 FIN = DAG.getNode(ISD::ADD, getPointerTy(), FIN,
Chris Lattner0bd48932008-01-17 07:00:52 +00001316 DAG.getIntPtrConstant(8));
Gordon Henriksen86737662008-01-05 16:56:59 +00001317 }
1318
1319 // Now store the XMM (fp + vector) parameter registers.
1320 FIN = DAG.getNode(ISD::ADD, getPointerTy(), RSFIN,
Chris Lattner0bd48932008-01-17 07:00:52 +00001321 DAG.getIntPtrConstant(VarArgsFPOffset));
Gordon Henriksen86737662008-01-05 16:56:59 +00001322 for (; NumXMMRegs != 8; ++NumXMMRegs) {
1323 unsigned VReg = AddLiveIn(MF, XMMArgRegs[NumXMMRegs],
1324 X86::VR128RegisterClass);
1325 SDOperand Val = DAG.getCopyFromReg(Root, VReg, MVT::v4f32);
Dan Gohman69de1932008-02-06 22:27:42 +00001326 SDOperand Store =
1327 DAG.getStore(Val.getValue(1), Val, FIN,
Dan Gohman3069b872008-02-07 18:41:25 +00001328 PseudoSourceValue::getFixedStack(),
Dan Gohman69de1932008-02-06 22:27:42 +00001329 RegSaveFrameIndex);
Gordon Henriksen86737662008-01-05 16:56:59 +00001330 MemOps.push_back(Store);
1331 FIN = DAG.getNode(ISD::ADD, getPointerTy(), FIN,
Chris Lattner0bd48932008-01-17 07:00:52 +00001332 DAG.getIntPtrConstant(16));
Gordon Henriksen86737662008-01-05 16:56:59 +00001333 }
1334 if (!MemOps.empty())
1335 Root = DAG.getNode(ISD::TokenFactor, MVT::Other,
1336 &MemOps[0], MemOps.size());
1337 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001338 }
Gordon Henriksen86737662008-01-05 16:56:59 +00001339
1340 // Make sure the instruction takes 8n+4 bytes to make sure the start of the
1341 // arguments and the arguments after the retaddr has been pushed are
1342 // aligned.
1343 if (!Is64Bit && CC == CallingConv::X86_FastCall &&
1344 !Subtarget->isTargetCygMing() && !Subtarget->isTargetWindows() &&
1345 (StackSize & 7) == 0)
1346 StackSize += 4;
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001347
Gordon Henriksenae636f82008-01-03 16:47:34 +00001348 ArgValues.push_back(Root);
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001349
Gordon Henriksen86737662008-01-05 16:56:59 +00001350 // Some CCs need callee pop.
1351 if (IsCalleePop(Op)) {
1352 BytesToPopOnReturn = StackSize; // Callee pops everything.
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001353 BytesCallerReserves = 0;
1354 } else {
Anton Korobeynikov1d9bacc2007-03-06 08:12:33 +00001355 BytesToPopOnReturn = 0; // Callee pops nothing.
Chris Lattnerf39f7712007-02-28 05:46:49 +00001356 // If this is an sret function, the return should pop the hidden pointer.
Gordon Henriksen86737662008-01-05 16:56:59 +00001357 if (!Is64Bit && ArgsAreStructReturn(Op))
Chris Lattnerf39f7712007-02-28 05:46:49 +00001358 BytesToPopOnReturn = 4;
Chris Lattnerf39f7712007-02-28 05:46:49 +00001359 BytesCallerReserves = StackSize;
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001360 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001361
Gordon Henriksen86737662008-01-05 16:56:59 +00001362 if (!Is64Bit) {
1363 RegSaveFrameIndex = 0xAAAAAAA; // RegSaveFrameIndex is X86-64 only.
1364 if (CC == CallingConv::X86_FastCall)
1365 VarArgsFrameIndex = 0xAAAAAAA; // fastcc functions can't have varargs.
1366 }
Evan Cheng25caf632006-05-23 21:06:34 +00001367
Anton Korobeynikova2780e12007-08-15 17:12:32 +00001368 FuncInfo->setBytesToPopOnReturn(BytesToPopOnReturn);
Evan Cheng1bc78042006-04-26 01:20:17 +00001369
Evan Cheng25caf632006-05-23 21:06:34 +00001370 // Return the new list of results.
Chris Lattner5a88b832007-02-25 07:10:00 +00001371 return DAG.getNode(ISD::MERGE_VALUES, Op.Val->getVTList(),
Chris Lattner14dd4c92007-02-26 07:50:02 +00001372 &ArgValues[0], ArgValues.size()).getValue(Op.ResNo);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001373}
1374
Evan Chengdffbd832008-01-10 00:09:10 +00001375SDOperand
1376X86TargetLowering::LowerMemOpCallTo(SDOperand Op, SelectionDAG &DAG,
1377 const SDOperand &StackPtr,
1378 const CCValAssign &VA,
1379 SDOperand Chain,
1380 SDOperand Arg) {
Dan Gohman4fdad172008-02-07 16:28:05 +00001381 unsigned LocMemOffset = VA.getLocMemOffset();
1382 SDOperand PtrOff = DAG.getIntPtrConstant(LocMemOffset);
Evan Chengdffbd832008-01-10 00:09:10 +00001383 PtrOff = DAG.getNode(ISD::ADD, getPointerTy(), StackPtr, PtrOff);
1384 SDOperand FlagsOp = Op.getOperand(6+2*VA.getValNo());
Dale Johannesenb8cafe32008-03-10 02:17:22 +00001385 ISD::ParamFlags::ParamFlagsTy Flags =
1386 cast<ConstantSDNode>(FlagsOp)->getValue();
Evan Chengdffbd832008-01-10 00:09:10 +00001387 if (Flags & ISD::ParamFlags::ByVal) {
Evan Cheng8e5712b2008-01-12 01:08:07 +00001388 return CreateCopyOfByValArgument(Arg, PtrOff, Chain, Flags, DAG);
Evan Chengdffbd832008-01-10 00:09:10 +00001389 }
Dan Gohman4fdad172008-02-07 16:28:05 +00001390 return DAG.getStore(Chain, Arg, PtrOff,
Dan Gohman3069b872008-02-07 18:41:25 +00001391 PseudoSourceValue::getStack(), LocMemOffset);
Evan Chengdffbd832008-01-10 00:09:10 +00001392}
1393
Evan Cheng0d9e9762008-01-29 19:34:22 +00001394/// ClassifyX86_64SRetCallReturn - Classify how to implement a x86-64
1395/// struct return call to the specified function. X86-64 ABI specifies
1396/// some SRet calls are actually returned in registers. Since current
1397/// LLVM cannot represent multi-value calls, they are represent as
1398/// calls where the results are passed in a hidden struct provided by
1399/// the caller. This function examines the type of the struct to
1400/// determine the correct way to implement the call.
1401X86::X86_64SRet
1402X86TargetLowering::ClassifyX86_64SRetCallReturn(const Function *Fn) {
1403 // FIXME: Disabled for now.
1404 return X86::InMemory;
1405
1406 const PointerType *PTy = cast<PointerType>(Fn->arg_begin()->getType());
1407 const Type *RTy = PTy->getElementType();
1408 unsigned Size = getTargetData()->getABITypeSize(RTy);
1409 if (Size != 16 && Size != 32)
1410 return X86::InMemory;
1411
1412 if (Size == 32) {
1413 const StructType *STy = dyn_cast<StructType>(RTy);
1414 if (!STy) return X86::InMemory;
1415 if (STy->getNumElements() == 2 &&
1416 STy->getElementType(0) == Type::X86_FP80Ty &&
1417 STy->getElementType(1) == Type::X86_FP80Ty)
1418 return X86::InX87;
1419 }
1420
1421 bool AllFP = true;
1422 for (Type::subtype_iterator I = RTy->subtype_begin(), E = RTy->subtype_end();
1423 I != E; ++I) {
1424 const Type *STy = I->get();
1425 if (!STy->isFPOrFPVector()) {
1426 AllFP = false;
1427 break;
1428 }
1429 }
1430
1431 if (AllFP)
1432 return X86::InSSE;
1433 return X86::InGPR64;
1434}
1435
1436void X86TargetLowering::X86_64AnalyzeSRetCallOperands(SDNode *TheCall,
1437 CCAssignFn *Fn,
1438 CCState &CCInfo) {
1439 unsigned NumOps = (TheCall->getNumOperands() - 5) / 2;
1440 for (unsigned i = 1; i != NumOps; ++i) {
1441 MVT::ValueType ArgVT = TheCall->getOperand(5+2*i).getValueType();
1442 SDOperand FlagOp = TheCall->getOperand(5+2*i+1);
1443 unsigned ArgFlags =cast<ConstantSDNode>(FlagOp)->getValue();
1444 if (Fn(i, ArgVT, ArgVT, CCValAssign::Full, ArgFlags, CCInfo)) {
1445 cerr << "Call operand #" << i << " has unhandled type "
1446 << MVT::getValueTypeString(ArgVT) << "\n";
1447 abort();
1448 }
1449 }
1450}
1451
Gordon Henriksen86737662008-01-05 16:56:59 +00001452SDOperand X86TargetLowering::LowerCALL(SDOperand Op, SelectionDAG &DAG) {
1453 MachineFunction &MF = DAG.getMachineFunction();
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001454 MachineFrameInfo * MFI = MF.getFrameInfo();
Evan Cheng32fe1032006-05-25 00:59:30 +00001455 SDOperand Chain = Op.getOperand(0);
Gordon Henriksen86737662008-01-05 16:56:59 +00001456 unsigned CC = cast<ConstantSDNode>(Op.getOperand(1))->getValue();
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001457 bool isVarArg = cast<ConstantSDNode>(Op.getOperand(2))->getValue() != 0;
Gordon Henriksen86737662008-01-05 16:56:59 +00001458 bool IsTailCall = cast<ConstantSDNode>(Op.getOperand(3))->getValue() != 0
1459 && CC == CallingConv::Fast && PerformTailCallOpt;
Evan Cheng32fe1032006-05-25 00:59:30 +00001460 SDOperand Callee = Op.getOperand(4);
Gordon Henriksen86737662008-01-05 16:56:59 +00001461 bool Is64Bit = Subtarget->is64Bit();
Evan Cheng0d9e9762008-01-29 19:34:22 +00001462 bool IsStructRet = CallIsStructReturn(Op);
Gordon Henriksenae636f82008-01-03 16:47:34 +00001463
1464 assert(!(isVarArg && CC == CallingConv::Fast) &&
1465 "Var args not supported with calling convention fastcc");
1466
Chris Lattner638402b2007-02-28 07:00:42 +00001467 // Analyze operands of the call, assigning locations to each operand.
Chris Lattner423c5f42007-02-28 05:31:48 +00001468 SmallVector<CCValAssign, 16> ArgLocs;
Chris Lattner52387be2007-06-19 00:13:10 +00001469 CCState CCInfo(CC, isVarArg, getTargetMachine(), ArgLocs);
Evan Cheng0d9e9762008-01-29 19:34:22 +00001470 CCAssignFn *CCFn = CCAssignFnForNode(Op);
1471
1472 X86::X86_64SRet SRetMethod = X86::InMemory;
1473 if (Is64Bit && IsStructRet)
1474 // FIXME: We can't figure out type of the sret structure for indirect
1475 // calls. We need to copy more information from CallSite to the ISD::CALL
1476 // node.
1477 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
1478 SRetMethod =
1479 ClassifyX86_64SRetCallReturn(dyn_cast<Function>(G->getGlobal()));
1480
1481 // UGLY HACK! For x86-64, some 128-bit aggregates are returns in a pair of
1482 // registers. Unfortunately, llvm does not support i128 yet so we pretend it's
1483 // a sret call.
1484 if (SRetMethod != X86::InMemory)
1485 X86_64AnalyzeSRetCallOperands(Op.Val, CCFn, CCInfo);
1486 else
1487 CCInfo.AnalyzeCallOperands(Op.Val, CCFn);
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001488
Chris Lattner423c5f42007-02-28 05:31:48 +00001489 // Get a count of how many bytes are to be pushed on the stack.
1490 unsigned NumBytes = CCInfo.getNextStackOffset();
Gordon Henriksenae636f82008-01-03 16:47:34 +00001491 if (CC == CallingConv::Fast)
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001492 NumBytes = GetAlignedArgumentStackSize(NumBytes, DAG);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001493
Gordon Henriksen86737662008-01-05 16:56:59 +00001494 // Make sure the instruction takes 8n+4 bytes to make sure the start of the
1495 // arguments and the arguments after the retaddr has been pushed are aligned.
1496 if (!Is64Bit && CC == CallingConv::X86_FastCall &&
1497 !Subtarget->isTargetCygMing() && !Subtarget->isTargetWindows() &&
1498 (NumBytes & 7) == 0)
1499 NumBytes += 4;
1500
1501 int FPDiff = 0;
1502 if (IsTailCall) {
1503 // Lower arguments at fp - stackoffset + fpdiff.
1504 unsigned NumBytesCallerPushed =
1505 MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn();
1506 FPDiff = NumBytesCallerPushed - NumBytes;
1507
1508 // Set the delta of movement of the returnaddr stackslot.
1509 // But only set if delta is greater than previous delta.
1510 if (FPDiff < (MF.getInfo<X86MachineFunctionInfo>()->getTCReturnAddrDelta()))
1511 MF.getInfo<X86MachineFunctionInfo>()->setTCReturnAddrDelta(FPDiff);
1512 }
1513
Chris Lattner0bd48932008-01-17 07:00:52 +00001514 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001515
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001516 SDOperand RetAddrFrIdx;
Gordon Henriksen86737662008-01-05 16:56:59 +00001517 if (IsTailCall) {
1518 // Adjust the Return address stack slot.
1519 if (FPDiff) {
1520 MVT::ValueType VT = Is64Bit ? MVT::i64 : MVT::i32;
1521 RetAddrFrIdx = getReturnAddressFrameIndex(DAG);
1522 // Load the "old" Return address.
1523 RetAddrFrIdx =
1524 DAG.getLoad(VT, Chain,RetAddrFrIdx, NULL, 0);
Gordon Henriksen86737662008-01-05 16:56:59 +00001525 Chain = SDOperand(RetAddrFrIdx.Val, 1);
1526 }
1527 }
1528
Chris Lattner5a88b832007-02-25 07:10:00 +00001529 SmallVector<std::pair<unsigned, SDOperand>, 8> RegsToPass;
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001530 SmallVector<std::pair<unsigned, SDOperand>, 8> TailCallClobberedVRegs;
Chris Lattner5a88b832007-02-25 07:10:00 +00001531 SmallVector<SDOperand, 8> MemOpChains;
Evan Cheng32fe1032006-05-25 00:59:30 +00001532
Chris Lattner423c5f42007-02-28 05:31:48 +00001533 SDOperand StackPtr;
Chris Lattner423c5f42007-02-28 05:31:48 +00001534
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001535 // Walk the register/memloc assignments, inserting copies/loads. For tail
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001536 // calls, remember all arguments for later special lowering.
Chris Lattner423c5f42007-02-28 05:31:48 +00001537 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1538 CCValAssign &VA = ArgLocs[i];
1539 SDOperand Arg = Op.getOperand(5+2*VA.getValNo());
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001540
Chris Lattner423c5f42007-02-28 05:31:48 +00001541 // Promote the value if needed.
1542 switch (VA.getLocInfo()) {
1543 default: assert(0 && "Unknown loc info!");
1544 case CCValAssign::Full: break;
1545 case CCValAssign::SExt:
1546 Arg = DAG.getNode(ISD::SIGN_EXTEND, VA.getLocVT(), Arg);
1547 break;
1548 case CCValAssign::ZExt:
1549 Arg = DAG.getNode(ISD::ZERO_EXTEND, VA.getLocVT(), Arg);
1550 break;
1551 case CCValAssign::AExt:
1552 Arg = DAG.getNode(ISD::ANY_EXTEND, VA.getLocVT(), Arg);
1553 break;
Evan Cheng6b5783d2006-05-25 18:56:34 +00001554 }
Chris Lattner423c5f42007-02-28 05:31:48 +00001555
1556 if (VA.isRegLoc()) {
1557 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
1558 } else {
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001559 if (!IsTailCall) {
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001560 assert(VA.isMemLoc());
1561 if (StackPtr.Val == 0)
1562 StackPtr = DAG.getCopyFromReg(Chain, X86StackPtr, getPointerTy());
1563
1564 MemOpChains.push_back(LowerMemOpCallTo(Op, DAG, StackPtr, VA, Chain,
1565 Arg));
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001566 } else if (IsPossiblyOverwrittenArgumentOfTailCall(Arg, MFI)) {
1567 TailCallClobberedVRegs.push_back(std::make_pair(i,Arg));
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001568 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001569 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001570 }
Chris Lattnerc0bdf342007-02-28 05:39:26 +00001571
Evan Cheng32fe1032006-05-25 00:59:30 +00001572 if (!MemOpChains.empty())
Chris Lattnerbd564bf2006-08-08 02:23:42 +00001573 Chain = DAG.getNode(ISD::TokenFactor, MVT::Other,
1574 &MemOpChains[0], MemOpChains.size());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001575
Evan Cheng347d5f72006-04-28 21:29:37 +00001576 // Build a sequence of copy-to-reg nodes chained together with token chain
1577 // and flag operands which copy the outgoing args into registers.
1578 SDOperand InFlag;
Evan Cheng32fe1032006-05-25 00:59:30 +00001579 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
1580 Chain = DAG.getCopyToReg(Chain, RegsToPass[i].first, RegsToPass[i].second,
1581 InFlag);
Evan Cheng347d5f72006-04-28 21:29:37 +00001582 InFlag = Chain.getValue(1);
1583 }
Gordon Henriksen86737662008-01-05 16:56:59 +00001584
Evan Chengf4684712007-02-21 21:18:14 +00001585 // ELF / PIC requires GOT in the EBX register before function calls via PLT
Arnold Schwaighofera2a4b472008-02-26 10:21:54 +00001586 // GOT pointer.
Arnold Schwaighofer258bb1b2008-02-26 22:21:54 +00001587 if (CallRequiresGOTPtrInReg(Is64Bit, IsTailCall)) {
1588 Chain = DAG.getCopyToReg(Chain, X86::EBX,
1589 DAG.getNode(X86ISD::GlobalBaseReg, getPointerTy()),
1590 InFlag);
1591 InFlag = Chain.getValue(1);
1592 }
Arnold Schwaighofera2a4b472008-02-26 10:21:54 +00001593 // If we are tail calling and generating PIC/GOT style code load the address
1594 // of the callee into ecx. The value in ecx is used as target of the tail
1595 // jump. This is done to circumvent the ebx/callee-saved problem for tail
1596 // calls on PIC/GOT architectures. Normally we would just put the address of
1597 // GOT into ebx and then call target@PLT. But for tail callss ebx would be
1598 // restored (since ebx is callee saved) before jumping to the target@PLT.
Arnold Schwaighofer258bb1b2008-02-26 22:21:54 +00001599 if (CallRequiresFnAddressInReg(Is64Bit, IsTailCall)) {
Arnold Schwaighofera2a4b472008-02-26 10:21:54 +00001600 // Note: The actual moving to ecx is done further down.
1601 GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee);
1602 if (G && !G->getGlobal()->hasHiddenVisibility() &&
1603 !G->getGlobal()->hasProtectedVisibility())
1604 Callee = LowerGlobalAddress(Callee, DAG);
1605 else if (isa<ExternalSymbolSDNode>(Callee))
1606 Callee = LowerExternalSymbol(Callee,DAG);
Anton Korobeynikov7f705592007-01-12 19:20:47 +00001607 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001608
Gordon Henriksen86737662008-01-05 16:56:59 +00001609 if (Is64Bit && isVarArg) {
1610 // From AMD64 ABI document:
1611 // For calls that may call functions that use varargs or stdargs
1612 // (prototype-less calls or calls to functions containing ellipsis (...) in
1613 // the declaration) %al is used as hidden argument to specify the number
1614 // of SSE registers used. The contents of %al do not need to match exactly
1615 // the number of registers, but must be an ubound on the number of SSE
1616 // registers used and is in the range 0 - 8 inclusive.
1617
1618 // Count the number of XMM registers allocated.
1619 static const unsigned XMMArgRegs[] = {
1620 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1621 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1622 };
1623 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs, 8);
1624
1625 Chain = DAG.getCopyToReg(Chain, X86::AL,
1626 DAG.getConstant(NumXMMRegs, MVT::i8), InFlag);
1627 InFlag = Chain.getValue(1);
1628 }
1629
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001630
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001631 // For tail calls lower the arguments to the 'real' stack slot.
Gordon Henriksen86737662008-01-05 16:56:59 +00001632 if (IsTailCall) {
1633 SmallVector<SDOperand, 8> MemOpChains2;
Gordon Henriksen86737662008-01-05 16:56:59 +00001634 SDOperand FIN;
1635 int FI = 0;
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001636 // Do not flag preceeding copytoreg stuff together with the following stuff.
1637 InFlag = SDOperand();
1638
1639 Chain = CopyTailCallClobberedArgumentsToVRegs(Chain, TailCallClobberedVRegs,
1640 DAG, MF, this);
1641
Gordon Henriksen86737662008-01-05 16:56:59 +00001642 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1643 CCValAssign &VA = ArgLocs[i];
1644 if (!VA.isRegLoc()) {
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001645 assert(VA.isMemLoc());
1646 SDOperand Arg = Op.getOperand(5+2*VA.getValNo());
Gordon Henriksen86737662008-01-05 16:56:59 +00001647 SDOperand FlagsOp = Op.getOperand(6+2*VA.getValNo());
Dale Johannesenb8cafe32008-03-10 02:17:22 +00001648 ISD::ParamFlags::ParamFlagsTy Flags =
1649 cast<ConstantSDNode>(FlagsOp)->getValue();
Gordon Henriksen86737662008-01-05 16:56:59 +00001650 // Create frame index.
1651 int32_t Offset = VA.getLocMemOffset()+FPDiff;
1652 uint32_t OpSize = (MVT::getSizeInBits(VA.getLocVT())+7)/8;
1653 FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset);
1654 FIN = DAG.getFrameIndex(FI, MVT::i32);
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001655
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001656 // Find virtual register for this argument.
1657 bool Found=false;
1658 for (unsigned idx=0, e= TailCallClobberedVRegs.size(); idx < e; idx++)
1659 if (TailCallClobberedVRegs[idx].first==i) {
1660 Arg = TailCallClobberedVRegs[idx].second;
1661 Found=true;
1662 break;
1663 }
1664 assert(IsPossiblyOverwrittenArgumentOfTailCall(Arg, MFI)==false ||
1665 (Found==true && "No corresponding Argument was found"));
1666
Gordon Henriksen86737662008-01-05 16:56:59 +00001667 if (Flags & ISD::ParamFlags::ByVal) {
Evan Cheng8e5712b2008-01-12 01:08:07 +00001668 // Copy relative to framepointer.
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001669 MemOpChains2.push_back(CreateCopyOfByValArgument(Arg, FIN, Chain,
Evan Cheng8e5712b2008-01-12 01:08:07 +00001670 Flags, DAG));
Gordon Henriksen86737662008-01-05 16:56:59 +00001671 } else {
Evan Cheng8e5712b2008-01-12 01:08:07 +00001672 // Store relative to framepointer.
Dan Gohman69de1932008-02-06 22:27:42 +00001673 MemOpChains2.push_back(
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001674 DAG.getStore(Chain, Arg, FIN,
Dan Gohman3069b872008-02-07 18:41:25 +00001675 PseudoSourceValue::getFixedStack(), FI));
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001676 }
Gordon Henriksen86737662008-01-05 16:56:59 +00001677 }
1678 }
1679
1680 if (!MemOpChains2.empty())
1681 Chain = DAG.getNode(ISD::TokenFactor, MVT::Other,
Arnold Schwaighofer719eb022008-01-11 14:34:56 +00001682 &MemOpChains2[0], MemOpChains2.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00001683
1684 // Store the return address to the appropriate stack slot.
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001685 if (FPDiff) {
1686 // Calculate the new stack slot for the return address.
1687 int SlotSize = Is64Bit ? 8 : 4;
1688 int NewReturnAddrFI =
1689 MF.getFrameInfo()->CreateFixedObject(SlotSize, FPDiff-SlotSize);
1690 MVT::ValueType VT = Is64Bit ? MVT::i64 : MVT::i32;
1691 SDOperand NewRetAddrFrIdx = DAG.getFrameIndex(NewReturnAddrFI, VT);
1692 Chain = DAG.getStore(Chain, RetAddrFrIdx, NewRetAddrFrIdx,
1693 PseudoSourceValue::getFixedStack(), NewReturnAddrFI);
1694 }
Gordon Henriksen86737662008-01-05 16:56:59 +00001695 }
1696
Evan Cheng32fe1032006-05-25 00:59:30 +00001697 // If the callee is a GlobalAddress node (quite common, every direct call is)
1698 // turn it into a TargetGlobalAddress node so that legalize doesn't hack it.
Anton Korobeynikova5986852006-11-20 10:46:14 +00001699 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Anton Korobeynikov2b2bc682006-12-22 22:29:05 +00001700 // We should use extra load for direct calls to dllimported functions in
1701 // non-JIT mode.
Gordon Henriksen86737662008-01-05 16:56:59 +00001702 if ((IsTailCall || !Is64Bit ||
1703 getTargetMachine().getCodeModel() != CodeModel::Large)
1704 && !Subtarget->GVRequiresExtraLoad(G->getGlobal(),
1705 getTargetMachine(), true))
Anton Korobeynikova5986852006-11-20 10:46:14 +00001706 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), getPointerTy());
Gordon Henriksenae636f82008-01-03 16:47:34 +00001707 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Gordon Henriksen86737662008-01-05 16:56:59 +00001708 if (IsTailCall || !Is64Bit ||
1709 getTargetMachine().getCodeModel() != CodeModel::Large)
1710 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy());
1711 } else if (IsTailCall) {
Gordon Henriksen86737662008-01-05 16:56:59 +00001712 unsigned Opc = Is64Bit ? X86::R9 : X86::ECX;
1713
1714 Chain = DAG.getCopyToReg(Chain,
Arnold Schwaighofera2a4b472008-02-26 10:21:54 +00001715 DAG.getRegister(Opc, getPointerTy()),
Gordon Henriksen86737662008-01-05 16:56:59 +00001716 Callee,InFlag);
1717 Callee = DAG.getRegister(Opc, getPointerTy());
1718 // Add register as live out.
1719 DAG.getMachineFunction().getRegInfo().addLiveOut(Opc);
Gordon Henriksenae636f82008-01-03 16:47:34 +00001720 }
1721
Chris Lattnerd96d0722007-02-25 06:40:16 +00001722 // Returns a chain & a flag for retval copy to use.
1723 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Chris Lattner5a88b832007-02-25 07:10:00 +00001724 SmallVector<SDOperand, 8> Ops;
Gordon Henriksen86737662008-01-05 16:56:59 +00001725
1726 if (IsTailCall) {
1727 Ops.push_back(Chain);
Chris Lattner0bd48932008-01-17 07:00:52 +00001728 Ops.push_back(DAG.getIntPtrConstant(NumBytes));
1729 Ops.push_back(DAG.getIntPtrConstant(0));
Gordon Henriksen86737662008-01-05 16:56:59 +00001730 if (InFlag.Val)
1731 Ops.push_back(InFlag);
1732 Chain = DAG.getNode(ISD::CALLSEQ_END, NodeTys, &Ops[0], Ops.size());
1733 InFlag = Chain.getValue(1);
1734
1735 // Returns a chain & a flag for retval copy to use.
1736 NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
1737 Ops.clear();
1738 }
1739
Nate Begeman4c5dcf52006-02-17 00:03:04 +00001740 Ops.push_back(Chain);
1741 Ops.push_back(Callee);
Evan Chengb69d1132006-06-14 18:17:40 +00001742
Gordon Henriksen86737662008-01-05 16:56:59 +00001743 if (IsTailCall)
1744 Ops.push_back(DAG.getConstant(FPDiff, MVT::i32));
Evan Chengf4684712007-02-21 21:18:14 +00001745
1746 // Add an implicit use GOT pointer in EBX.
Gordon Henriksen86737662008-01-05 16:56:59 +00001747 if (!IsTailCall && !Is64Bit &&
1748 getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Evan Chengf4684712007-02-21 21:18:14 +00001749 Subtarget->isPICStyleGOT())
1750 Ops.push_back(DAG.getRegister(X86::EBX, getPointerTy()));
Gordon Henriksenae636f82008-01-03 16:47:34 +00001751
Gordon Henriksen86737662008-01-05 16:56:59 +00001752 // Add argument registers to the end of the list so that they are known live
1753 // into the call.
Evan Cheng9b449442008-01-07 23:08:23 +00001754 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
1755 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
1756 RegsToPass[i].second.getValueType()));
Gordon Henriksen86737662008-01-05 16:56:59 +00001757
Evan Cheng347d5f72006-04-28 21:29:37 +00001758 if (InFlag.Val)
1759 Ops.push_back(InFlag);
Gordon Henriksenae636f82008-01-03 16:47:34 +00001760
Gordon Henriksen86737662008-01-05 16:56:59 +00001761 if (IsTailCall) {
1762 assert(InFlag.Val &&
1763 "Flag must be set. Depend on flag being set in LowerRET");
1764 Chain = DAG.getNode(X86ISD::TAILCALL,
1765 Op.Val->getVTList(), &Ops[0], Ops.size());
1766
1767 return SDOperand(Chain.Val, Op.ResNo);
1768 }
1769
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001770 Chain = DAG.getNode(X86ISD::CALL, NodeTys, &Ops[0], Ops.size());
Evan Cheng347d5f72006-04-28 21:29:37 +00001771 InFlag = Chain.getValue(1);
Evan Chengd90eb7f2006-01-05 00:27:02 +00001772
Chris Lattner2d297092006-05-23 18:50:38 +00001773 // Create the CALLSEQ_END node.
Gordon Henriksen86737662008-01-05 16:56:59 +00001774 unsigned NumBytesForCalleeToPush;
1775 if (IsCalleePop(Op))
1776 NumBytesForCalleeToPush = NumBytes; // Callee pops everything
Evan Cheng0d9e9762008-01-29 19:34:22 +00001777 else if (!Is64Bit && IsStructRet)
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001778 // If this is is a call to a struct-return function, the callee
1779 // pops the hidden struct pointer, so we have to push it back.
1780 // This is common for Darwin/X86, Linux & Mingw32 targets.
Gordon Henriksenae636f82008-01-03 16:47:34 +00001781 NumBytesForCalleeToPush = 4;
Gordon Henriksen86737662008-01-05 16:56:59 +00001782 else
Gordon Henriksenae636f82008-01-03 16:47:34 +00001783 NumBytesForCalleeToPush = 0; // Callee pops nothing.
Gordon Henriksen86737662008-01-05 16:56:59 +00001784
Gordon Henriksenae636f82008-01-03 16:47:34 +00001785 // Returns a flag for retval copy to use.
Bill Wendling0f8d9c02007-11-13 00:44:25 +00001786 Chain = DAG.getCALLSEQ_END(Chain,
Chris Lattner0bd48932008-01-17 07:00:52 +00001787 DAG.getIntPtrConstant(NumBytes),
1788 DAG.getIntPtrConstant(NumBytesForCalleeToPush),
Bill Wendling0f8d9c02007-11-13 00:44:25 +00001789 InFlag);
Chris Lattner3085e152007-02-25 08:59:22 +00001790 InFlag = Chain.getValue(1);
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00001791
Chris Lattner3085e152007-02-25 08:59:22 +00001792 // Handle result values, copying them out of physregs into vregs that we
1793 // return.
Evan Cheng0d9e9762008-01-29 19:34:22 +00001794 switch (SRetMethod) {
1795 default:
1796 return SDOperand(LowerCallResult(Chain, InFlag, Op.Val, CC, DAG), Op.ResNo);
1797 case X86::InGPR64:
1798 return SDOperand(LowerCallResultToTwo64BitRegs(Chain, InFlag, Op.Val,
1799 X86::RAX, X86::RDX,
1800 MVT::i64, DAG), Op.ResNo);
1801 case X86::InSSE:
1802 return SDOperand(LowerCallResultToTwo64BitRegs(Chain, InFlag, Op.Val,
1803 X86::XMM0, X86::XMM1,
1804 MVT::f64, DAG), Op.ResNo);
1805 case X86::InX87:
1806 return SDOperand(LowerCallResultToTwoX87Regs(Chain, InFlag, Op.Val, DAG),
1807 Op.ResNo);
1808 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001809}
1810
Evan Cheng25ab6902006-09-08 06:48:29 +00001811
1812//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001813// Fast Calling Convention (tail call) implementation
1814//===----------------------------------------------------------------------===//
1815
1816// Like std call, callee cleans arguments, convention except that ECX is
1817// reserved for storing the tail called function address. Only 2 registers are
1818// free for argument passing (inreg). Tail call optimization is performed
1819// provided:
1820// * tailcallopt is enabled
1821// * caller/callee are fastcc
Arnold Schwaighofera2a4b472008-02-26 10:21:54 +00001822// On X86_64 architecture with GOT-style position independent code only local
1823// (within module) calls are supported at the moment.
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00001824// To keep the stack aligned according to platform abi the function
1825// GetAlignedArgumentStackSize ensures that argument delta is always multiples
1826// of stack alignment. (Dynamic linkers need this - darwin's dyld for example)
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001827// If a tail called function callee has more arguments than the caller the
1828// caller needs to make sure that there is room to move the RETADDR to. This is
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00001829// achieved by reserving an area the size of the argument delta right after the
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001830// original REtADDR, but before the saved framepointer or the spilled registers
1831// e.g. caller(arg1, arg2) calls callee(arg1, arg2,arg3,arg4)
1832// stack layout:
1833// arg1
1834// arg2
1835// RETADDR
1836// [ new RETADDR
1837// move area ]
1838// (possible EBP)
1839// ESI
1840// EDI
1841// local1 ..
1842
1843/// GetAlignedArgumentStackSize - Make the stack size align e.g 16n + 12 aligned
1844/// for a 16 byte align requirement.
1845unsigned X86TargetLowering::GetAlignedArgumentStackSize(unsigned StackSize,
1846 SelectionDAG& DAG) {
1847 if (PerformTailCallOpt) {
1848 MachineFunction &MF = DAG.getMachineFunction();
1849 const TargetMachine &TM = MF.getTarget();
1850 const TargetFrameInfo &TFI = *TM.getFrameInfo();
1851 unsigned StackAlignment = TFI.getStackAlignment();
1852 uint64_t AlignMask = StackAlignment - 1;
1853 int64_t Offset = StackSize;
1854 unsigned SlotSize = Subtarget->is64Bit() ? 8 : 4;
1855 if ( (Offset & AlignMask) <= (StackAlignment - SlotSize) ) {
1856 // Number smaller than 12 so just add the difference.
1857 Offset += ((StackAlignment - SlotSize) - (Offset & AlignMask));
1858 } else {
1859 // Mask out lower bits, add stackalignment once plus the 12 bytes.
1860 Offset = ((~AlignMask) & Offset) + StackAlignment +
1861 (StackAlignment-SlotSize);
1862 }
1863 StackSize = Offset;
1864 }
1865 return StackSize;
1866}
1867
1868/// IsEligibleForTailCallElimination - Check to see whether the next instruction
Evan Cheng9df7dc52007-11-02 01:26:22 +00001869/// following the call is a return. A function is eligible if caller/callee
1870/// calling conventions match, currently only fastcc supports tail calls, and
1871/// the function CALL is immediatly followed by a RET.
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001872bool X86TargetLowering::IsEligibleForTailCallOptimization(SDOperand Call,
1873 SDOperand Ret,
1874 SelectionDAG& DAG) const {
Evan Cheng9df7dc52007-11-02 01:26:22 +00001875 if (!PerformTailCallOpt)
1876 return false;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001877
1878 // Check whether CALL node immediatly preceeds the RET node and whether the
1879 // return uses the result of the node or is a void return.
Evan Cheng9df7dc52007-11-02 01:26:22 +00001880 unsigned NumOps = Ret.getNumOperands();
1881 if ((NumOps == 1 &&
1882 (Ret.getOperand(0) == SDOperand(Call.Val,1) ||
1883 Ret.getOperand(0) == SDOperand(Call.Val,0))) ||
Evan Chenga9d641e2007-11-02 17:45:40 +00001884 (NumOps > 1 &&
Evan Cheng9df7dc52007-11-02 01:26:22 +00001885 Ret.getOperand(0) == SDOperand(Call.Val,Call.Val->getNumValues()-1) &&
1886 Ret.getOperand(1) == SDOperand(Call.Val,0))) {
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001887 MachineFunction &MF = DAG.getMachineFunction();
1888 unsigned CallerCC = MF.getFunction()->getCallingConv();
1889 unsigned CalleeCC = cast<ConstantSDNode>(Call.getOperand(1))->getValue();
1890 if (CalleeCC == CallingConv::Fast && CallerCC == CalleeCC) {
1891 SDOperand Callee = Call.getOperand(4);
Arnold Schwaighofera2a4b472008-02-26 10:21:54 +00001892 // On x86/32Bit PIC/GOT tail calls are supported.
Evan Cheng9df7dc52007-11-02 01:26:22 +00001893 if (getTargetMachine().getRelocationModel() != Reloc::PIC_ ||
Arnold Schwaighofera2a4b472008-02-26 10:21:54 +00001894 !Subtarget->isPICStyleGOT()|| !Subtarget->is64Bit())
Evan Cheng9df7dc52007-11-02 01:26:22 +00001895 return true;
1896
Arnold Schwaighofera2a4b472008-02-26 10:21:54 +00001897 // Can only do local tail calls (in same module, hidden or protected) on
1898 // x86_64 PIC/GOT at the moment.
Gordon Henriksen86737662008-01-05 16:56:59 +00001899 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
1900 return G->getGlobal()->hasHiddenVisibility()
1901 || G->getGlobal()->hasProtectedVisibility();
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001902 }
1903 }
Evan Cheng9df7dc52007-11-02 01:26:22 +00001904
1905 return false;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001906}
1907
Chris Lattnerfcf1a3d2007-02-28 06:10:12 +00001908//===----------------------------------------------------------------------===//
1909// Other Lowering Hooks
1910//===----------------------------------------------------------------------===//
1911
1912
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001913SDOperand X86TargetLowering::getReturnAddressFrameIndex(SelectionDAG &DAG) {
Anton Korobeynikova2780e12007-08-15 17:12:32 +00001914 MachineFunction &MF = DAG.getMachineFunction();
1915 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1916 int ReturnAddrIndex = FuncInfo->getRAIndex();
1917
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001918 if (ReturnAddrIndex == 0) {
1919 // Set up a frame object for the return address.
Evan Cheng25ab6902006-09-08 06:48:29 +00001920 if (Subtarget->is64Bit())
1921 ReturnAddrIndex = MF.getFrameInfo()->CreateFixedObject(8, -8);
1922 else
1923 ReturnAddrIndex = MF.getFrameInfo()->CreateFixedObject(4, -4);
Anton Korobeynikova2780e12007-08-15 17:12:32 +00001924
1925 FuncInfo->setRAIndex(ReturnAddrIndex);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001926 }
1927
Evan Cheng25ab6902006-09-08 06:48:29 +00001928 return DAG.getFrameIndex(ReturnAddrIndex, getPointerTy());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001929}
1930
1931
1932
Evan Cheng6dfa9992006-01-30 23:41:35 +00001933/// translateX86CC - do a one to one translation of a ISD::CondCode to the X86
1934/// specific condition code. It returns a false if it cannot do a direct
Chris Lattnerf9570512006-09-13 03:22:10 +00001935/// translation. X86CC is the translated CondCode. LHS/RHS are modified as
1936/// needed.
Evan Cheng6be2c582006-04-05 23:38:46 +00001937static bool translateX86CC(ISD::CondCode SetCCOpcode, bool isFP,
Chris Lattnerf9570512006-09-13 03:22:10 +00001938 unsigned &X86CC, SDOperand &LHS, SDOperand &RHS,
1939 SelectionDAG &DAG) {
Chris Lattner7fbe9722006-10-20 17:42:20 +00001940 X86CC = X86::COND_INVALID;
Evan Chengd9558e02006-01-06 00:43:03 +00001941 if (!isFP) {
Chris Lattnerbfd68a72006-09-13 17:04:54 +00001942 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) {
1943 if (SetCCOpcode == ISD::SETGT && RHSC->isAllOnesValue()) {
1944 // X > -1 -> X == 0, jump !sign.
1945 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner7fbe9722006-10-20 17:42:20 +00001946 X86CC = X86::COND_NS;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00001947 return true;
1948 } else if (SetCCOpcode == ISD::SETLT && RHSC->isNullValue()) {
1949 // X < 0 -> X == 0, jump on sign.
Chris Lattner7fbe9722006-10-20 17:42:20 +00001950 X86CC = X86::COND_S;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00001951 return true;
Dan Gohman5f6913c2007-09-17 14:49:27 +00001952 } else if (SetCCOpcode == ISD::SETLT && RHSC->getValue() == 1) {
1953 // X < 1 -> X <= 0
1954 RHS = DAG.getConstant(0, RHS.getValueType());
1955 X86CC = X86::COND_LE;
1956 return true;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00001957 }
Chris Lattnerf9570512006-09-13 03:22:10 +00001958 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00001959
Evan Chengd9558e02006-01-06 00:43:03 +00001960 switch (SetCCOpcode) {
1961 default: break;
Chris Lattner7fbe9722006-10-20 17:42:20 +00001962 case ISD::SETEQ: X86CC = X86::COND_E; break;
1963 case ISD::SETGT: X86CC = X86::COND_G; break;
1964 case ISD::SETGE: X86CC = X86::COND_GE; break;
1965 case ISD::SETLT: X86CC = X86::COND_L; break;
1966 case ISD::SETLE: X86CC = X86::COND_LE; break;
1967 case ISD::SETNE: X86CC = X86::COND_NE; break;
1968 case ISD::SETULT: X86CC = X86::COND_B; break;
1969 case ISD::SETUGT: X86CC = X86::COND_A; break;
1970 case ISD::SETULE: X86CC = X86::COND_BE; break;
1971 case ISD::SETUGE: X86CC = X86::COND_AE; break;
Evan Chengd9558e02006-01-06 00:43:03 +00001972 }
1973 } else {
1974 // On a floating point condition, the flags are set as follows:
1975 // ZF PF CF op
1976 // 0 | 0 | 0 | X > Y
1977 // 0 | 0 | 1 | X < Y
1978 // 1 | 0 | 0 | X == Y
1979 // 1 | 1 | 1 | unordered
Chris Lattnerf9570512006-09-13 03:22:10 +00001980 bool Flip = false;
Evan Chengd9558e02006-01-06 00:43:03 +00001981 switch (SetCCOpcode) {
1982 default: break;
1983 case ISD::SETUEQ:
Chris Lattner7fbe9722006-10-20 17:42:20 +00001984 case ISD::SETEQ: X86CC = X86::COND_E; break;
Evan Cheng5001ea12006-04-17 07:24:10 +00001985 case ISD::SETOLT: Flip = true; // Fallthrough
Evan Chengd9558e02006-01-06 00:43:03 +00001986 case ISD::SETOGT:
Chris Lattner7fbe9722006-10-20 17:42:20 +00001987 case ISD::SETGT: X86CC = X86::COND_A; break;
Evan Cheng5001ea12006-04-17 07:24:10 +00001988 case ISD::SETOLE: Flip = true; // Fallthrough
Evan Chengd9558e02006-01-06 00:43:03 +00001989 case ISD::SETOGE:
Chris Lattner7fbe9722006-10-20 17:42:20 +00001990 case ISD::SETGE: X86CC = X86::COND_AE; break;
Evan Cheng5001ea12006-04-17 07:24:10 +00001991 case ISD::SETUGT: Flip = true; // Fallthrough
Evan Chengd9558e02006-01-06 00:43:03 +00001992 case ISD::SETULT:
Chris Lattner7fbe9722006-10-20 17:42:20 +00001993 case ISD::SETLT: X86CC = X86::COND_B; break;
Evan Cheng5001ea12006-04-17 07:24:10 +00001994 case ISD::SETUGE: Flip = true; // Fallthrough
Evan Chengd9558e02006-01-06 00:43:03 +00001995 case ISD::SETULE:
Chris Lattner7fbe9722006-10-20 17:42:20 +00001996 case ISD::SETLE: X86CC = X86::COND_BE; break;
Evan Chengd9558e02006-01-06 00:43:03 +00001997 case ISD::SETONE:
Chris Lattner7fbe9722006-10-20 17:42:20 +00001998 case ISD::SETNE: X86CC = X86::COND_NE; break;
1999 case ISD::SETUO: X86CC = X86::COND_P; break;
2000 case ISD::SETO: X86CC = X86::COND_NP; break;
Evan Chengd9558e02006-01-06 00:43:03 +00002001 }
Chris Lattnerf9570512006-09-13 03:22:10 +00002002 if (Flip)
2003 std::swap(LHS, RHS);
Evan Chengd9558e02006-01-06 00:43:03 +00002004 }
Evan Cheng6dfa9992006-01-30 23:41:35 +00002005
Chris Lattner7fbe9722006-10-20 17:42:20 +00002006 return X86CC != X86::COND_INVALID;
Evan Chengd9558e02006-01-06 00:43:03 +00002007}
2008
Evan Cheng4a460802006-01-11 00:33:36 +00002009/// hasFPCMov - is there a floating point cmov for the specific X86 condition
2010/// code. Current x86 isa includes the following FP cmov instructions:
Evan Chengaaca22c2006-01-10 20:26:56 +00002011/// fcmovb, fcomvbe, fcomve, fcmovu, fcmovae, fcmova, fcmovne, fcmovnu.
Evan Cheng4a460802006-01-11 00:33:36 +00002012static bool hasFPCMov(unsigned X86CC) {
Evan Chengaaca22c2006-01-10 20:26:56 +00002013 switch (X86CC) {
2014 default:
2015 return false;
Chris Lattner7fbe9722006-10-20 17:42:20 +00002016 case X86::COND_B:
2017 case X86::COND_BE:
2018 case X86::COND_E:
2019 case X86::COND_P:
2020 case X86::COND_A:
2021 case X86::COND_AE:
2022 case X86::COND_NE:
2023 case X86::COND_NP:
Evan Chengaaca22c2006-01-10 20:26:56 +00002024 return true;
2025 }
2026}
2027
Evan Cheng5ced1d82006-04-06 23:23:56 +00002028/// isUndefOrInRange - Op is either an undef node or a ConstantSDNode. Return
Evan Chengc5cdff22006-04-07 21:53:05 +00002029/// true if Op is undef or if its value falls within the specified range (L, H].
Evan Cheng5ced1d82006-04-06 23:23:56 +00002030static bool isUndefOrInRange(SDOperand Op, unsigned Low, unsigned Hi) {
2031 if (Op.getOpcode() == ISD::UNDEF)
2032 return true;
2033
2034 unsigned Val = cast<ConstantSDNode>(Op)->getValue();
Evan Chengc5cdff22006-04-07 21:53:05 +00002035 return (Val >= Low && Val < Hi);
2036}
2037
2038/// isUndefOrEqual - Op is either an undef node or a ConstantSDNode. Return
2039/// true if Op is undef or if its value equal to the specified value.
2040static bool isUndefOrEqual(SDOperand Op, unsigned Val) {
2041 if (Op.getOpcode() == ISD::UNDEF)
2042 return true;
2043 return cast<ConstantSDNode>(Op)->getValue() == Val;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002044}
2045
Evan Cheng0188ecb2006-03-22 18:59:22 +00002046/// isPSHUFDMask - Return true if the specified VECTOR_SHUFFLE operand
2047/// specifies a shuffle of elements that is suitable for input to PSHUFD.
2048bool X86::isPSHUFDMask(SDNode *N) {
2049 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2050
Dan Gohman7f55fcb2007-08-02 21:17:01 +00002051 if (N->getNumOperands() != 2 && N->getNumOperands() != 4)
Evan Cheng0188ecb2006-03-22 18:59:22 +00002052 return false;
2053
2054 // Check if the value doesn't reference the second vector.
Evan Cheng506d3df2006-03-29 23:07:14 +00002055 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
Evan Chengef698ca2006-03-31 00:30:29 +00002056 SDOperand Arg = N->getOperand(i);
2057 if (Arg.getOpcode() == ISD::UNDEF) continue;
2058 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
Dan Gohman7f55fcb2007-08-02 21:17:01 +00002059 if (cast<ConstantSDNode>(Arg)->getValue() >= e)
Evan Cheng506d3df2006-03-29 23:07:14 +00002060 return false;
2061 }
2062
2063 return true;
2064}
2065
2066/// isPSHUFHWMask - Return true if the specified VECTOR_SHUFFLE operand
Evan Chengc21a0532006-04-05 01:47:37 +00002067/// specifies a shuffle of elements that is suitable for input to PSHUFHW.
Evan Cheng506d3df2006-03-29 23:07:14 +00002068bool X86::isPSHUFHWMask(SDNode *N) {
2069 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2070
2071 if (N->getNumOperands() != 8)
2072 return false;
2073
2074 // Lower quadword copied in order.
2075 for (unsigned i = 0; i != 4; ++i) {
Evan Chengef698ca2006-03-31 00:30:29 +00002076 SDOperand Arg = N->getOperand(i);
2077 if (Arg.getOpcode() == ISD::UNDEF) continue;
2078 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
2079 if (cast<ConstantSDNode>(Arg)->getValue() != i)
Evan Cheng506d3df2006-03-29 23:07:14 +00002080 return false;
2081 }
2082
2083 // Upper quadword shuffled.
2084 for (unsigned i = 4; i != 8; ++i) {
Evan Chengef698ca2006-03-31 00:30:29 +00002085 SDOperand Arg = N->getOperand(i);
2086 if (Arg.getOpcode() == ISD::UNDEF) continue;
2087 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
2088 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
Evan Cheng506d3df2006-03-29 23:07:14 +00002089 if (Val < 4 || Val > 7)
2090 return false;
2091 }
2092
2093 return true;
2094}
2095
2096/// isPSHUFLWMask - Return true if the specified VECTOR_SHUFFLE operand
Evan Chengc21a0532006-04-05 01:47:37 +00002097/// specifies a shuffle of elements that is suitable for input to PSHUFLW.
Evan Cheng506d3df2006-03-29 23:07:14 +00002098bool X86::isPSHUFLWMask(SDNode *N) {
2099 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2100
2101 if (N->getNumOperands() != 8)
2102 return false;
2103
2104 // Upper quadword copied in order.
Evan Chengc5cdff22006-04-07 21:53:05 +00002105 for (unsigned i = 4; i != 8; ++i)
2106 if (!isUndefOrEqual(N->getOperand(i), i))
Evan Cheng506d3df2006-03-29 23:07:14 +00002107 return false;
Evan Cheng506d3df2006-03-29 23:07:14 +00002108
2109 // Lower quadword shuffled.
Evan Chengc5cdff22006-04-07 21:53:05 +00002110 for (unsigned i = 0; i != 4; ++i)
2111 if (!isUndefOrInRange(N->getOperand(i), 0, 4))
Evan Cheng506d3df2006-03-29 23:07:14 +00002112 return false;
Evan Cheng0188ecb2006-03-22 18:59:22 +00002113
2114 return true;
2115}
2116
Evan Cheng14aed5e2006-03-24 01:18:28 +00002117/// isSHUFPMask - Return true if the specified VECTOR_SHUFFLE operand
2118/// specifies a shuffle of elements that is suitable for input to SHUFP*.
Chris Lattner5a88b832007-02-25 07:10:00 +00002119static bool isSHUFPMask(const SDOperand *Elems, unsigned NumElems) {
Evan Cheng39623da2006-04-20 08:58:49 +00002120 if (NumElems != 2 && NumElems != 4) return false;
Evan Cheng14aed5e2006-03-24 01:18:28 +00002121
Evan Cheng39623da2006-04-20 08:58:49 +00002122 unsigned Half = NumElems / 2;
2123 for (unsigned i = 0; i < Half; ++i)
Chris Lattner5a88b832007-02-25 07:10:00 +00002124 if (!isUndefOrInRange(Elems[i], 0, NumElems))
Evan Cheng39623da2006-04-20 08:58:49 +00002125 return false;
2126 for (unsigned i = Half; i < NumElems; ++i)
Chris Lattner5a88b832007-02-25 07:10:00 +00002127 if (!isUndefOrInRange(Elems[i], NumElems, NumElems*2))
Evan Cheng39623da2006-04-20 08:58:49 +00002128 return false;
Evan Cheng14aed5e2006-03-24 01:18:28 +00002129
2130 return true;
2131}
2132
Evan Cheng39623da2006-04-20 08:58:49 +00002133bool X86::isSHUFPMask(SDNode *N) {
2134 assert(N->getOpcode() == ISD::BUILD_VECTOR);
Chris Lattner5a88b832007-02-25 07:10:00 +00002135 return ::isSHUFPMask(N->op_begin(), N->getNumOperands());
Evan Cheng39623da2006-04-20 08:58:49 +00002136}
2137
Evan Cheng213d2cf2007-05-17 18:45:50 +00002138/// isCommutedSHUFP - Returns true if the shuffle mask is exactly
Evan Cheng39623da2006-04-20 08:58:49 +00002139/// the reverse of what x86 shuffles want. x86 shuffles requires the lower
2140/// half elements to come from vector 1 (which would equal the dest.) and
2141/// the upper half to come from vector 2.
Chris Lattner5a88b832007-02-25 07:10:00 +00002142static bool isCommutedSHUFP(const SDOperand *Ops, unsigned NumOps) {
2143 if (NumOps != 2 && NumOps != 4) return false;
Evan Cheng39623da2006-04-20 08:58:49 +00002144
Chris Lattner5a88b832007-02-25 07:10:00 +00002145 unsigned Half = NumOps / 2;
Evan Cheng39623da2006-04-20 08:58:49 +00002146 for (unsigned i = 0; i < Half; ++i)
Chris Lattner5a88b832007-02-25 07:10:00 +00002147 if (!isUndefOrInRange(Ops[i], NumOps, NumOps*2))
Evan Cheng39623da2006-04-20 08:58:49 +00002148 return false;
Chris Lattner5a88b832007-02-25 07:10:00 +00002149 for (unsigned i = Half; i < NumOps; ++i)
2150 if (!isUndefOrInRange(Ops[i], 0, NumOps))
Evan Cheng39623da2006-04-20 08:58:49 +00002151 return false;
2152 return true;
2153}
2154
2155static bool isCommutedSHUFP(SDNode *N) {
2156 assert(N->getOpcode() == ISD::BUILD_VECTOR);
Chris Lattner5a88b832007-02-25 07:10:00 +00002157 return isCommutedSHUFP(N->op_begin(), N->getNumOperands());
Evan Cheng39623da2006-04-20 08:58:49 +00002158}
2159
Evan Cheng2c0dbd02006-03-24 02:58:06 +00002160/// isMOVHLPSMask - Return true if the specified VECTOR_SHUFFLE operand
2161/// specifies a shuffle of elements that is suitable for input to MOVHLPS.
2162bool X86::isMOVHLPSMask(SDNode *N) {
2163 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2164
Evan Cheng2064a2b2006-03-28 06:50:32 +00002165 if (N->getNumOperands() != 4)
Evan Cheng2c0dbd02006-03-24 02:58:06 +00002166 return false;
2167
Evan Cheng2064a2b2006-03-28 06:50:32 +00002168 // Expect bit0 == 6, bit1 == 7, bit2 == 2, bit3 == 3
Evan Chengc5cdff22006-04-07 21:53:05 +00002169 return isUndefOrEqual(N->getOperand(0), 6) &&
2170 isUndefOrEqual(N->getOperand(1), 7) &&
2171 isUndefOrEqual(N->getOperand(2), 2) &&
2172 isUndefOrEqual(N->getOperand(3), 3);
Evan Cheng2064a2b2006-03-28 06:50:32 +00002173}
2174
Evan Cheng6e56e2c2006-11-07 22:14:24 +00002175/// isMOVHLPS_v_undef_Mask - Special case of isMOVHLPSMask for canonical form
2176/// of vector_shuffle v, v, <2, 3, 2, 3>, i.e. vector_shuffle v, undef,
2177/// <2, 3, 2, 3>
2178bool X86::isMOVHLPS_v_undef_Mask(SDNode *N) {
2179 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2180
2181 if (N->getNumOperands() != 4)
2182 return false;
2183
2184 // Expect bit0 == 2, bit1 == 3, bit2 == 2, bit3 == 3
2185 return isUndefOrEqual(N->getOperand(0), 2) &&
2186 isUndefOrEqual(N->getOperand(1), 3) &&
2187 isUndefOrEqual(N->getOperand(2), 2) &&
2188 isUndefOrEqual(N->getOperand(3), 3);
2189}
2190
Evan Cheng5ced1d82006-04-06 23:23:56 +00002191/// isMOVLPMask - Return true if the specified VECTOR_SHUFFLE operand
2192/// specifies a shuffle of elements that is suitable for input to MOVLP{S|D}.
2193bool X86::isMOVLPMask(SDNode *N) {
2194 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2195
2196 unsigned NumElems = N->getNumOperands();
2197 if (NumElems != 2 && NumElems != 4)
2198 return false;
2199
Evan Chengc5cdff22006-04-07 21:53:05 +00002200 for (unsigned i = 0; i < NumElems/2; ++i)
2201 if (!isUndefOrEqual(N->getOperand(i), i + NumElems))
2202 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002203
Evan Chengc5cdff22006-04-07 21:53:05 +00002204 for (unsigned i = NumElems/2; i < NumElems; ++i)
2205 if (!isUndefOrEqual(N->getOperand(i), i))
2206 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002207
2208 return true;
2209}
2210
2211/// isMOVHPMask - Return true if the specified VECTOR_SHUFFLE operand
Evan Cheng533a0aa2006-04-19 20:35:22 +00002212/// specifies a shuffle of elements that is suitable for input to MOVHP{S|D}
2213/// and MOVLHPS.
Evan Cheng5ced1d82006-04-06 23:23:56 +00002214bool X86::isMOVHPMask(SDNode *N) {
2215 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2216
2217 unsigned NumElems = N->getNumOperands();
2218 if (NumElems != 2 && NumElems != 4)
2219 return false;
2220
Evan Chengc5cdff22006-04-07 21:53:05 +00002221 for (unsigned i = 0; i < NumElems/2; ++i)
2222 if (!isUndefOrEqual(N->getOperand(i), i))
2223 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002224
2225 for (unsigned i = 0; i < NumElems/2; ++i) {
2226 SDOperand Arg = N->getOperand(i + NumElems/2);
Evan Chengc5cdff22006-04-07 21:53:05 +00002227 if (!isUndefOrEqual(Arg, i + NumElems))
2228 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002229 }
2230
2231 return true;
2232}
2233
Evan Cheng0038e592006-03-28 00:39:58 +00002234/// isUNPCKLMask - Return true if the specified VECTOR_SHUFFLE operand
2235/// specifies a shuffle of elements that is suitable for input to UNPCKL.
Chris Lattner5a88b832007-02-25 07:10:00 +00002236bool static isUNPCKLMask(const SDOperand *Elts, unsigned NumElts,
2237 bool V2IsSplat = false) {
2238 if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16)
Evan Cheng0038e592006-03-28 00:39:58 +00002239 return false;
2240
Chris Lattner5a88b832007-02-25 07:10:00 +00002241 for (unsigned i = 0, j = 0; i != NumElts; i += 2, ++j) {
2242 SDOperand BitI = Elts[i];
2243 SDOperand BitI1 = Elts[i+1];
Evan Chengc5cdff22006-04-07 21:53:05 +00002244 if (!isUndefOrEqual(BitI, j))
2245 return false;
Evan Cheng39623da2006-04-20 08:58:49 +00002246 if (V2IsSplat) {
Chris Lattner5a88b832007-02-25 07:10:00 +00002247 if (isUndefOrEqual(BitI1, NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002248 return false;
2249 } else {
Chris Lattner5a88b832007-02-25 07:10:00 +00002250 if (!isUndefOrEqual(BitI1, j + NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002251 return false;
2252 }
Evan Cheng0038e592006-03-28 00:39:58 +00002253 }
2254
2255 return true;
2256}
2257
Evan Cheng39623da2006-04-20 08:58:49 +00002258bool X86::isUNPCKLMask(SDNode *N, bool V2IsSplat) {
2259 assert(N->getOpcode() == ISD::BUILD_VECTOR);
Chris Lattner5a88b832007-02-25 07:10:00 +00002260 return ::isUNPCKLMask(N->op_begin(), N->getNumOperands(), V2IsSplat);
Evan Cheng39623da2006-04-20 08:58:49 +00002261}
2262
Evan Cheng4fcb9222006-03-28 02:43:26 +00002263/// isUNPCKHMask - Return true if the specified VECTOR_SHUFFLE operand
2264/// specifies a shuffle of elements that is suitable for input to UNPCKH.
Chris Lattner5a88b832007-02-25 07:10:00 +00002265bool static isUNPCKHMask(const SDOperand *Elts, unsigned NumElts,
2266 bool V2IsSplat = false) {
2267 if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16)
Evan Cheng4fcb9222006-03-28 02:43:26 +00002268 return false;
2269
Chris Lattner5a88b832007-02-25 07:10:00 +00002270 for (unsigned i = 0, j = 0; i != NumElts; i += 2, ++j) {
2271 SDOperand BitI = Elts[i];
2272 SDOperand BitI1 = Elts[i+1];
2273 if (!isUndefOrEqual(BitI, j + NumElts/2))
Evan Chengc5cdff22006-04-07 21:53:05 +00002274 return false;
Evan Cheng39623da2006-04-20 08:58:49 +00002275 if (V2IsSplat) {
Chris Lattner5a88b832007-02-25 07:10:00 +00002276 if (isUndefOrEqual(BitI1, NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002277 return false;
2278 } else {
Chris Lattner5a88b832007-02-25 07:10:00 +00002279 if (!isUndefOrEqual(BitI1, j + NumElts/2 + NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002280 return false;
2281 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00002282 }
2283
2284 return true;
2285}
2286
Evan Cheng39623da2006-04-20 08:58:49 +00002287bool X86::isUNPCKHMask(SDNode *N, bool V2IsSplat) {
2288 assert(N->getOpcode() == ISD::BUILD_VECTOR);
Chris Lattner5a88b832007-02-25 07:10:00 +00002289 return ::isUNPCKHMask(N->op_begin(), N->getNumOperands(), V2IsSplat);
Evan Cheng39623da2006-04-20 08:58:49 +00002290}
2291
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002292/// isUNPCKL_v_undef_Mask - Special case of isUNPCKLMask for canonical form
2293/// of vector_shuffle v, v, <0, 4, 1, 5>, i.e. vector_shuffle v, undef,
2294/// <0, 0, 1, 1>
2295bool X86::isUNPCKL_v_undef_Mask(SDNode *N) {
2296 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2297
2298 unsigned NumElems = N->getNumOperands();
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00002299 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002300 return false;
2301
2302 for (unsigned i = 0, j = 0; i != NumElems; i += 2, ++j) {
2303 SDOperand BitI = N->getOperand(i);
2304 SDOperand BitI1 = N->getOperand(i+1);
2305
Evan Chengc5cdff22006-04-07 21:53:05 +00002306 if (!isUndefOrEqual(BitI, j))
2307 return false;
2308 if (!isUndefOrEqual(BitI1, j))
2309 return false;
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002310 }
2311
2312 return true;
2313}
2314
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00002315/// isUNPCKH_v_undef_Mask - Special case of isUNPCKHMask for canonical form
2316/// of vector_shuffle v, v, <2, 6, 3, 7>, i.e. vector_shuffle v, undef,
2317/// <2, 2, 3, 3>
2318bool X86::isUNPCKH_v_undef_Mask(SDNode *N) {
2319 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2320
2321 unsigned NumElems = N->getNumOperands();
2322 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
2323 return false;
2324
2325 for (unsigned i = 0, j = NumElems / 2; i != NumElems; i += 2, ++j) {
2326 SDOperand BitI = N->getOperand(i);
2327 SDOperand BitI1 = N->getOperand(i + 1);
2328
2329 if (!isUndefOrEqual(BitI, j))
2330 return false;
2331 if (!isUndefOrEqual(BitI1, j))
2332 return false;
2333 }
2334
2335 return true;
2336}
2337
Evan Cheng017dcc62006-04-21 01:05:10 +00002338/// isMOVLMask - Return true if the specified VECTOR_SHUFFLE operand
2339/// specifies a shuffle of elements that is suitable for input to MOVSS,
2340/// MOVSD, and MOVD, i.e. setting the lowest element.
Chris Lattner5a88b832007-02-25 07:10:00 +00002341static bool isMOVLMask(const SDOperand *Elts, unsigned NumElts) {
Evan Cheng10762102007-12-06 22:14:22 +00002342 if (NumElts != 2 && NumElts != 4)
Evan Chengd6d1cbd2006-04-11 00:19:04 +00002343 return false;
2344
Chris Lattner5a88b832007-02-25 07:10:00 +00002345 if (!isUndefOrEqual(Elts[0], NumElts))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00002346 return false;
2347
Chris Lattner5a88b832007-02-25 07:10:00 +00002348 for (unsigned i = 1; i < NumElts; ++i) {
2349 if (!isUndefOrEqual(Elts[i], i))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00002350 return false;
2351 }
2352
2353 return true;
2354}
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002355
Evan Cheng017dcc62006-04-21 01:05:10 +00002356bool X86::isMOVLMask(SDNode *N) {
Evan Cheng39623da2006-04-20 08:58:49 +00002357 assert(N->getOpcode() == ISD::BUILD_VECTOR);
Chris Lattner5a88b832007-02-25 07:10:00 +00002358 return ::isMOVLMask(N->op_begin(), N->getNumOperands());
Evan Cheng39623da2006-04-20 08:58:49 +00002359}
2360
Evan Cheng017dcc62006-04-21 01:05:10 +00002361/// isCommutedMOVL - Returns true if the shuffle mask is except the reverse
2362/// of what x86 movss want. X86 movs requires the lowest element to be lowest
Evan Cheng39623da2006-04-20 08:58:49 +00002363/// element of vector 2 and the other elements to come from vector 1 in order.
Chris Lattner5a88b832007-02-25 07:10:00 +00002364static bool isCommutedMOVL(const SDOperand *Ops, unsigned NumOps,
2365 bool V2IsSplat = false,
Evan Cheng8cf723d2006-09-08 01:50:06 +00002366 bool V2IsUndef = false) {
Chris Lattner5a88b832007-02-25 07:10:00 +00002367 if (NumOps != 2 && NumOps != 4 && NumOps != 8 && NumOps != 16)
Evan Cheng39623da2006-04-20 08:58:49 +00002368 return false;
2369
2370 if (!isUndefOrEqual(Ops[0], 0))
2371 return false;
2372
Chris Lattner5a88b832007-02-25 07:10:00 +00002373 for (unsigned i = 1; i < NumOps; ++i) {
Evan Cheng39623da2006-04-20 08:58:49 +00002374 SDOperand Arg = Ops[i];
Chris Lattner5a88b832007-02-25 07:10:00 +00002375 if (!(isUndefOrEqual(Arg, i+NumOps) ||
2376 (V2IsUndef && isUndefOrInRange(Arg, NumOps, NumOps*2)) ||
2377 (V2IsSplat && isUndefOrEqual(Arg, NumOps))))
Evan Cheng8cf723d2006-09-08 01:50:06 +00002378 return false;
Evan Cheng39623da2006-04-20 08:58:49 +00002379 }
2380
2381 return true;
2382}
2383
Evan Cheng8cf723d2006-09-08 01:50:06 +00002384static bool isCommutedMOVL(SDNode *N, bool V2IsSplat = false,
2385 bool V2IsUndef = false) {
Evan Cheng39623da2006-04-20 08:58:49 +00002386 assert(N->getOpcode() == ISD::BUILD_VECTOR);
Chris Lattner5a88b832007-02-25 07:10:00 +00002387 return isCommutedMOVL(N->op_begin(), N->getNumOperands(),
2388 V2IsSplat, V2IsUndef);
Evan Cheng39623da2006-04-20 08:58:49 +00002389}
2390
Evan Chengd9539472006-04-14 21:59:03 +00002391/// isMOVSHDUPMask - Return true if the specified VECTOR_SHUFFLE operand
2392/// specifies a shuffle of elements that is suitable for input to MOVSHDUP.
2393bool X86::isMOVSHDUPMask(SDNode *N) {
2394 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2395
2396 if (N->getNumOperands() != 4)
2397 return false;
2398
2399 // Expect 1, 1, 3, 3
2400 for (unsigned i = 0; i < 2; ++i) {
2401 SDOperand Arg = N->getOperand(i);
2402 if (Arg.getOpcode() == ISD::UNDEF) continue;
2403 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
2404 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
2405 if (Val != 1) return false;
2406 }
Evan Cheng57ebe9f2006-04-15 05:37:34 +00002407
2408 bool HasHi = false;
Evan Chengd9539472006-04-14 21:59:03 +00002409 for (unsigned i = 2; i < 4; ++i) {
2410 SDOperand Arg = N->getOperand(i);
2411 if (Arg.getOpcode() == ISD::UNDEF) continue;
2412 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
2413 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
2414 if (Val != 3) return false;
Evan Cheng57ebe9f2006-04-15 05:37:34 +00002415 HasHi = true;
Evan Chengd9539472006-04-14 21:59:03 +00002416 }
Evan Cheng39fc1452006-04-15 03:13:24 +00002417
Evan Cheng57ebe9f2006-04-15 05:37:34 +00002418 // Don't use movshdup if it can be done with a shufps.
2419 return HasHi;
Evan Chengd9539472006-04-14 21:59:03 +00002420}
2421
2422/// isMOVSLDUPMask - Return true if the specified VECTOR_SHUFFLE operand
2423/// specifies a shuffle of elements that is suitable for input to MOVSLDUP.
2424bool X86::isMOVSLDUPMask(SDNode *N) {
2425 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2426
2427 if (N->getNumOperands() != 4)
2428 return false;
2429
2430 // Expect 0, 0, 2, 2
2431 for (unsigned i = 0; i < 2; ++i) {
2432 SDOperand Arg = N->getOperand(i);
2433 if (Arg.getOpcode() == ISD::UNDEF) continue;
2434 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
2435 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
2436 if (Val != 0) return false;
2437 }
Evan Cheng57ebe9f2006-04-15 05:37:34 +00002438
2439 bool HasHi = false;
Evan Chengd9539472006-04-14 21:59:03 +00002440 for (unsigned i = 2; i < 4; ++i) {
2441 SDOperand Arg = N->getOperand(i);
2442 if (Arg.getOpcode() == ISD::UNDEF) continue;
2443 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
2444 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
2445 if (Val != 2) return false;
Evan Cheng57ebe9f2006-04-15 05:37:34 +00002446 HasHi = true;
Evan Chengd9539472006-04-14 21:59:03 +00002447 }
Evan Cheng39fc1452006-04-15 03:13:24 +00002448
Evan Cheng57ebe9f2006-04-15 05:37:34 +00002449 // Don't use movshdup if it can be done with a shufps.
2450 return HasHi;
Evan Chengd9539472006-04-14 21:59:03 +00002451}
2452
Evan Cheng49892af2007-06-19 00:02:56 +00002453/// isIdentityMask - Return true if the specified VECTOR_SHUFFLE operand
2454/// specifies a identity operation on the LHS or RHS.
2455static bool isIdentityMask(SDNode *N, bool RHS = false) {
2456 unsigned NumElems = N->getNumOperands();
2457 for (unsigned i = 0; i < NumElems; ++i)
2458 if (!isUndefOrEqual(N->getOperand(i), i + (RHS ? NumElems : 0)))
2459 return false;
2460 return true;
2461}
2462
Evan Chengb9df0ca2006-03-22 02:53:00 +00002463/// isSplatMask - Return true if the specified VECTOR_SHUFFLE operand specifies
2464/// a splat of a single element.
Evan Chengc575ca22006-04-17 20:43:08 +00002465static bool isSplatMask(SDNode *N) {
Evan Chengb9df0ca2006-03-22 02:53:00 +00002466 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2467
Evan Chengb9df0ca2006-03-22 02:53:00 +00002468 // This is a splat operation if each element of the permute is the same, and
2469 // if the value doesn't reference the second vector.
Evan Cheng94fe5eb2006-04-19 23:28:59 +00002470 unsigned NumElems = N->getNumOperands();
2471 SDOperand ElementBase;
2472 unsigned i = 0;
2473 for (; i != NumElems; ++i) {
2474 SDOperand Elt = N->getOperand(i);
Reid Spencer3ed469c2006-11-02 20:25:50 +00002475 if (isa<ConstantSDNode>(Elt)) {
Evan Cheng94fe5eb2006-04-19 23:28:59 +00002476 ElementBase = Elt;
2477 break;
2478 }
2479 }
2480
2481 if (!ElementBase.Val)
2482 return false;
2483
2484 for (; i != NumElems; ++i) {
Evan Chengef698ca2006-03-31 00:30:29 +00002485 SDOperand Arg = N->getOperand(i);
2486 if (Arg.getOpcode() == ISD::UNDEF) continue;
2487 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
Evan Cheng94fe5eb2006-04-19 23:28:59 +00002488 if (Arg != ElementBase) return false;
Evan Chengb9df0ca2006-03-22 02:53:00 +00002489 }
2490
2491 // Make sure it is a splat of the first vector operand.
Evan Cheng94fe5eb2006-04-19 23:28:59 +00002492 return cast<ConstantSDNode>(ElementBase)->getValue() < NumElems;
Evan Chengb9df0ca2006-03-22 02:53:00 +00002493}
2494
Evan Chengc575ca22006-04-17 20:43:08 +00002495/// isSplatMask - Return true if the specified VECTOR_SHUFFLE operand specifies
2496/// a splat of a single element and it's a 2 or 4 element mask.
2497bool X86::isSplatMask(SDNode *N) {
2498 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2499
Evan Cheng94fe5eb2006-04-19 23:28:59 +00002500 // We can only splat 64-bit, and 32-bit quantities with a single instruction.
Evan Chengc575ca22006-04-17 20:43:08 +00002501 if (N->getNumOperands() != 4 && N->getNumOperands() != 2)
2502 return false;
2503 return ::isSplatMask(N);
2504}
2505
Evan Chengf686d9b2006-10-27 21:08:32 +00002506/// isSplatLoMask - Return true if the specified VECTOR_SHUFFLE operand
2507/// specifies a splat of zero element.
2508bool X86::isSplatLoMask(SDNode *N) {
2509 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2510
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002511 for (unsigned i = 0, e = N->getNumOperands(); i < e; ++i)
Evan Chengf686d9b2006-10-27 21:08:32 +00002512 if (!isUndefOrEqual(N->getOperand(i), 0))
2513 return false;
2514 return true;
2515}
2516
Evan Cheng63d33002006-03-22 08:01:21 +00002517/// getShuffleSHUFImmediate - Return the appropriate immediate to shuffle
2518/// the specified isShuffleMask VECTOR_SHUFFLE mask with PSHUF* and SHUFP*
2519/// instructions.
2520unsigned X86::getShuffleSHUFImmediate(SDNode *N) {
Evan Chengb9df0ca2006-03-22 02:53:00 +00002521 unsigned NumOperands = N->getNumOperands();
2522 unsigned Shift = (NumOperands == 4) ? 2 : 1;
2523 unsigned Mask = 0;
Evan Cheng36b27f32006-03-28 23:41:33 +00002524 for (unsigned i = 0; i < NumOperands; ++i) {
Evan Chengef698ca2006-03-31 00:30:29 +00002525 unsigned Val = 0;
2526 SDOperand Arg = N->getOperand(NumOperands-i-1);
2527 if (Arg.getOpcode() != ISD::UNDEF)
2528 Val = cast<ConstantSDNode>(Arg)->getValue();
Evan Cheng14aed5e2006-03-24 01:18:28 +00002529 if (Val >= NumOperands) Val -= NumOperands;
Evan Cheng63d33002006-03-22 08:01:21 +00002530 Mask |= Val;
Evan Cheng36b27f32006-03-28 23:41:33 +00002531 if (i != NumOperands - 1)
2532 Mask <<= Shift;
2533 }
Evan Cheng63d33002006-03-22 08:01:21 +00002534
2535 return Mask;
2536}
2537
Evan Cheng506d3df2006-03-29 23:07:14 +00002538/// getShufflePSHUFHWImmediate - Return the appropriate immediate to shuffle
2539/// the specified isShuffleMask VECTOR_SHUFFLE mask with PSHUFHW
2540/// instructions.
2541unsigned X86::getShufflePSHUFHWImmediate(SDNode *N) {
2542 unsigned Mask = 0;
2543 // 8 nodes, but we only care about the last 4.
2544 for (unsigned i = 7; i >= 4; --i) {
Evan Chengef698ca2006-03-31 00:30:29 +00002545 unsigned Val = 0;
2546 SDOperand Arg = N->getOperand(i);
2547 if (Arg.getOpcode() != ISD::UNDEF)
2548 Val = cast<ConstantSDNode>(Arg)->getValue();
Evan Cheng506d3df2006-03-29 23:07:14 +00002549 Mask |= (Val - 4);
2550 if (i != 4)
2551 Mask <<= 2;
2552 }
2553
2554 return Mask;
2555}
2556
2557/// getShufflePSHUFLWImmediate - Return the appropriate immediate to shuffle
2558/// the specified isShuffleMask VECTOR_SHUFFLE mask with PSHUFLW
2559/// instructions.
2560unsigned X86::getShufflePSHUFLWImmediate(SDNode *N) {
2561 unsigned Mask = 0;
2562 // 8 nodes, but we only care about the first 4.
2563 for (int i = 3; i >= 0; --i) {
Evan Chengef698ca2006-03-31 00:30:29 +00002564 unsigned Val = 0;
2565 SDOperand Arg = N->getOperand(i);
2566 if (Arg.getOpcode() != ISD::UNDEF)
2567 Val = cast<ConstantSDNode>(Arg)->getValue();
Evan Cheng506d3df2006-03-29 23:07:14 +00002568 Mask |= Val;
2569 if (i != 0)
2570 Mask <<= 2;
2571 }
2572
2573 return Mask;
2574}
2575
Evan Chengc21a0532006-04-05 01:47:37 +00002576/// isPSHUFHW_PSHUFLWMask - true if the specified VECTOR_SHUFFLE operand
2577/// specifies a 8 element shuffle that can be broken into a pair of
2578/// PSHUFHW and PSHUFLW.
2579static bool isPSHUFHW_PSHUFLWMask(SDNode *N) {
2580 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2581
2582 if (N->getNumOperands() != 8)
2583 return false;
2584
2585 // Lower quadword shuffled.
2586 for (unsigned i = 0; i != 4; ++i) {
2587 SDOperand Arg = N->getOperand(i);
2588 if (Arg.getOpcode() == ISD::UNDEF) continue;
2589 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
2590 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00002591 if (Val >= 4)
Evan Chengc21a0532006-04-05 01:47:37 +00002592 return false;
2593 }
2594
2595 // Upper quadword shuffled.
2596 for (unsigned i = 4; i != 8; ++i) {
2597 SDOperand Arg = N->getOperand(i);
2598 if (Arg.getOpcode() == ISD::UNDEF) continue;
2599 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
2600 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
2601 if (Val < 4 || Val > 7)
2602 return false;
2603 }
2604
2605 return true;
2606}
2607
Chris Lattner8a594482007-11-25 00:24:49 +00002608/// CommuteVectorShuffle - Swap vector_shuffle operands as well as
Evan Cheng5ced1d82006-04-06 23:23:56 +00002609/// values in ther permute mask.
Evan Cheng9eca5e82006-10-25 21:49:50 +00002610static SDOperand CommuteVectorShuffle(SDOperand Op, SDOperand &V1,
2611 SDOperand &V2, SDOperand &Mask,
2612 SelectionDAG &DAG) {
Evan Cheng5ced1d82006-04-06 23:23:56 +00002613 MVT::ValueType VT = Op.getValueType();
2614 MVT::ValueType MaskVT = Mask.getValueType();
Dan Gohman51eaa862007-06-14 22:58:02 +00002615 MVT::ValueType EltVT = MVT::getVectorElementType(MaskVT);
Evan Cheng5ced1d82006-04-06 23:23:56 +00002616 unsigned NumElems = Mask.getNumOperands();
Chris Lattner5a88b832007-02-25 07:10:00 +00002617 SmallVector<SDOperand, 8> MaskVec;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002618
2619 for (unsigned i = 0; i != NumElems; ++i) {
2620 SDOperand Arg = Mask.getOperand(i);
Evan Cheng80d428c2006-04-19 22:48:17 +00002621 if (Arg.getOpcode() == ISD::UNDEF) {
2622 MaskVec.push_back(DAG.getNode(ISD::UNDEF, EltVT));
2623 continue;
2624 }
Evan Cheng5ced1d82006-04-06 23:23:56 +00002625 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
2626 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
2627 if (Val < NumElems)
2628 MaskVec.push_back(DAG.getConstant(Val + NumElems, EltVT));
2629 else
2630 MaskVec.push_back(DAG.getConstant(Val - NumElems, EltVT));
2631 }
2632
Evan Cheng9eca5e82006-10-25 21:49:50 +00002633 std::swap(V1, V2);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00002634 Mask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT, &MaskVec[0], NumElems);
Evan Cheng9eca5e82006-10-25 21:49:50 +00002635 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2, Mask);
Evan Cheng5ced1d82006-04-06 23:23:56 +00002636}
2637
Evan Cheng779ccea2007-12-07 21:30:01 +00002638/// CommuteVectorShuffleMask - Change values in a shuffle permute mask assuming
2639/// the two vector operands have swapped position.
Evan Cheng8a86c3f2007-12-07 08:07:39 +00002640static
2641SDOperand CommuteVectorShuffleMask(SDOperand Mask, SelectionDAG &DAG) {
2642 MVT::ValueType MaskVT = Mask.getValueType();
2643 MVT::ValueType EltVT = MVT::getVectorElementType(MaskVT);
2644 unsigned NumElems = Mask.getNumOperands();
2645 SmallVector<SDOperand, 8> MaskVec;
2646 for (unsigned i = 0; i != NumElems; ++i) {
2647 SDOperand Arg = Mask.getOperand(i);
2648 if (Arg.getOpcode() == ISD::UNDEF) {
2649 MaskVec.push_back(DAG.getNode(ISD::UNDEF, EltVT));
2650 continue;
2651 }
2652 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
2653 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
2654 if (Val < NumElems)
2655 MaskVec.push_back(DAG.getConstant(Val + NumElems, EltVT));
2656 else
2657 MaskVec.push_back(DAG.getConstant(Val - NumElems, EltVT));
2658 }
2659 return DAG.getNode(ISD::BUILD_VECTOR, MaskVT, &MaskVec[0], NumElems);
2660}
2661
2662
Evan Cheng533a0aa2006-04-19 20:35:22 +00002663/// ShouldXformToMOVHLPS - Return true if the node should be transformed to
2664/// match movhlps. The lower half elements should come from upper half of
2665/// V1 (and in order), and the upper half elements should come from the upper
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002666/// half of V2 (and in order).
Evan Cheng533a0aa2006-04-19 20:35:22 +00002667static bool ShouldXformToMOVHLPS(SDNode *Mask) {
2668 unsigned NumElems = Mask->getNumOperands();
2669 if (NumElems != 4)
2670 return false;
2671 for (unsigned i = 0, e = 2; i != e; ++i)
2672 if (!isUndefOrEqual(Mask->getOperand(i), i+2))
2673 return false;
2674 for (unsigned i = 2; i != 4; ++i)
2675 if (!isUndefOrEqual(Mask->getOperand(i), i+4))
2676 return false;
2677 return true;
2678}
2679
Evan Cheng5ced1d82006-04-06 23:23:56 +00002680/// isScalarLoadToVector - Returns true if the node is a scalar load that
2681/// is promoted to a vector.
Evan Cheng533a0aa2006-04-19 20:35:22 +00002682static inline bool isScalarLoadToVector(SDNode *N) {
2683 if (N->getOpcode() == ISD::SCALAR_TO_VECTOR) {
2684 N = N->getOperand(0).Val;
Evan Cheng466685d2006-10-09 20:57:25 +00002685 return ISD::isNON_EXTLoad(N);
Evan Cheng5ced1d82006-04-06 23:23:56 +00002686 }
2687 return false;
2688}
2689
Evan Cheng533a0aa2006-04-19 20:35:22 +00002690/// ShouldXformToMOVLP{S|D} - Return true if the node should be transformed to
2691/// match movlp{s|d}. The lower half elements should come from lower half of
2692/// V1 (and in order), and the upper half elements should come from the upper
2693/// half of V2 (and in order). And since V1 will become the source of the
2694/// MOVLP, it must be either a vector load or a scalar load to vector.
Evan Cheng23425f52006-10-09 21:39:25 +00002695static bool ShouldXformToMOVLP(SDNode *V1, SDNode *V2, SDNode *Mask) {
Evan Cheng466685d2006-10-09 20:57:25 +00002696 if (!ISD::isNON_EXTLoad(V1) && !isScalarLoadToVector(V1))
Evan Cheng533a0aa2006-04-19 20:35:22 +00002697 return false;
Evan Cheng23425f52006-10-09 21:39:25 +00002698 // Is V2 is a vector load, don't do this transformation. We will try to use
2699 // load folding shufps op.
2700 if (ISD::isNON_EXTLoad(V2))
2701 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002702
Evan Cheng533a0aa2006-04-19 20:35:22 +00002703 unsigned NumElems = Mask->getNumOperands();
2704 if (NumElems != 2 && NumElems != 4)
2705 return false;
2706 for (unsigned i = 0, e = NumElems/2; i != e; ++i)
2707 if (!isUndefOrEqual(Mask->getOperand(i), i))
2708 return false;
2709 for (unsigned i = NumElems/2; i != NumElems; ++i)
2710 if (!isUndefOrEqual(Mask->getOperand(i), i+NumElems))
2711 return false;
2712 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002713}
2714
Evan Cheng39623da2006-04-20 08:58:49 +00002715/// isSplatVector - Returns true if N is a BUILD_VECTOR node whose elements are
2716/// all the same.
2717static bool isSplatVector(SDNode *N) {
2718 if (N->getOpcode() != ISD::BUILD_VECTOR)
2719 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002720
Evan Cheng39623da2006-04-20 08:58:49 +00002721 SDOperand SplatValue = N->getOperand(0);
2722 for (unsigned i = 1, e = N->getNumOperands(); i != e; ++i)
2723 if (N->getOperand(i) != SplatValue)
Evan Cheng5ced1d82006-04-06 23:23:56 +00002724 return false;
2725 return true;
2726}
2727
Evan Cheng8cf723d2006-09-08 01:50:06 +00002728/// isUndefShuffle - Returns true if N is a VECTOR_SHUFFLE that can be resolved
2729/// to an undef.
2730static bool isUndefShuffle(SDNode *N) {
Evan Cheng213d2cf2007-05-17 18:45:50 +00002731 if (N->getOpcode() != ISD::VECTOR_SHUFFLE)
Evan Cheng8cf723d2006-09-08 01:50:06 +00002732 return false;
2733
2734 SDOperand V1 = N->getOperand(0);
2735 SDOperand V2 = N->getOperand(1);
2736 SDOperand Mask = N->getOperand(2);
2737 unsigned NumElems = Mask.getNumOperands();
2738 for (unsigned i = 0; i != NumElems; ++i) {
2739 SDOperand Arg = Mask.getOperand(i);
2740 if (Arg.getOpcode() != ISD::UNDEF) {
2741 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
2742 if (Val < NumElems && V1.getOpcode() != ISD::UNDEF)
2743 return false;
2744 else if (Val >= NumElems && V2.getOpcode() != ISD::UNDEF)
2745 return false;
2746 }
2747 }
2748 return true;
2749}
2750
Evan Cheng213d2cf2007-05-17 18:45:50 +00002751/// isZeroNode - Returns true if Elt is a constant zero or a floating point
2752/// constant +0.0.
2753static inline bool isZeroNode(SDOperand Elt) {
2754 return ((isa<ConstantSDNode>(Elt) &&
2755 cast<ConstantSDNode>(Elt)->getValue() == 0) ||
2756 (isa<ConstantFPSDNode>(Elt) &&
Dale Johanneseneaf08942007-08-31 04:03:46 +00002757 cast<ConstantFPSDNode>(Elt)->getValueAPF().isPosZero()));
Evan Cheng213d2cf2007-05-17 18:45:50 +00002758}
2759
2760/// isZeroShuffle - Returns true if N is a VECTOR_SHUFFLE that can be resolved
2761/// to an zero vector.
2762static bool isZeroShuffle(SDNode *N) {
2763 if (N->getOpcode() != ISD::VECTOR_SHUFFLE)
2764 return false;
2765
2766 SDOperand V1 = N->getOperand(0);
2767 SDOperand V2 = N->getOperand(1);
2768 SDOperand Mask = N->getOperand(2);
2769 unsigned NumElems = Mask.getNumOperands();
2770 for (unsigned i = 0; i != NumElems; ++i) {
2771 SDOperand Arg = Mask.getOperand(i);
Chris Lattner8a594482007-11-25 00:24:49 +00002772 if (Arg.getOpcode() == ISD::UNDEF)
2773 continue;
2774
2775 unsigned Idx = cast<ConstantSDNode>(Arg)->getValue();
2776 if (Idx < NumElems) {
2777 unsigned Opc = V1.Val->getOpcode();
2778 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V1.Val))
2779 continue;
2780 if (Opc != ISD::BUILD_VECTOR ||
2781 !isZeroNode(V1.Val->getOperand(Idx)))
2782 return false;
2783 } else if (Idx >= NumElems) {
2784 unsigned Opc = V2.Val->getOpcode();
2785 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V2.Val))
2786 continue;
2787 if (Opc != ISD::BUILD_VECTOR ||
2788 !isZeroNode(V2.Val->getOperand(Idx - NumElems)))
2789 return false;
Evan Cheng213d2cf2007-05-17 18:45:50 +00002790 }
2791 }
2792 return true;
2793}
2794
2795/// getZeroVector - Returns a vector of specified type with all zero elements.
2796///
2797static SDOperand getZeroVector(MVT::ValueType VT, SelectionDAG &DAG) {
2798 assert(MVT::isVector(VT) && "Expected a vector type");
Chris Lattner8a594482007-11-25 00:24:49 +00002799
2800 // Always build zero vectors as <4 x i32> or <2 x i32> bitcasted to their dest
2801 // type. This ensures they get CSE'd.
2802 SDOperand Cst = DAG.getTargetConstant(0, MVT::i32);
2803 SDOperand Vec;
2804 if (MVT::getSizeInBits(VT) == 64) // MMX
2805 Vec = DAG.getNode(ISD::BUILD_VECTOR, MVT::v2i32, Cst, Cst);
2806 else // SSE
2807 Vec = DAG.getNode(ISD::BUILD_VECTOR, MVT::v4i32, Cst, Cst, Cst, Cst);
2808 return DAG.getNode(ISD::BIT_CONVERT, VT, Vec);
Evan Cheng213d2cf2007-05-17 18:45:50 +00002809}
2810
Chris Lattner8a594482007-11-25 00:24:49 +00002811/// getOnesVector - Returns a vector of specified type with all bits set.
2812///
2813static SDOperand getOnesVector(MVT::ValueType VT, SelectionDAG &DAG) {
2814 assert(MVT::isVector(VT) && "Expected a vector type");
2815
2816 // Always build ones vectors as <4 x i32> or <2 x i32> bitcasted to their dest
2817 // type. This ensures they get CSE'd.
2818 SDOperand Cst = DAG.getTargetConstant(~0U, MVT::i32);
2819 SDOperand Vec;
2820 if (MVT::getSizeInBits(VT) == 64) // MMX
2821 Vec = DAG.getNode(ISD::BUILD_VECTOR, MVT::v2i32, Cst, Cst);
2822 else // SSE
2823 Vec = DAG.getNode(ISD::BUILD_VECTOR, MVT::v4i32, Cst, Cst, Cst, Cst);
2824 return DAG.getNode(ISD::BIT_CONVERT, VT, Vec);
2825}
2826
2827
Evan Cheng39623da2006-04-20 08:58:49 +00002828/// NormalizeMask - V2 is a splat, modify the mask (if needed) so all elements
2829/// that point to V2 points to its first element.
2830static SDOperand NormalizeMask(SDOperand Mask, SelectionDAG &DAG) {
2831 assert(Mask.getOpcode() == ISD::BUILD_VECTOR);
2832
2833 bool Changed = false;
Chris Lattner5a88b832007-02-25 07:10:00 +00002834 SmallVector<SDOperand, 8> MaskVec;
Evan Cheng39623da2006-04-20 08:58:49 +00002835 unsigned NumElems = Mask.getNumOperands();
2836 for (unsigned i = 0; i != NumElems; ++i) {
2837 SDOperand Arg = Mask.getOperand(i);
2838 if (Arg.getOpcode() != ISD::UNDEF) {
2839 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
2840 if (Val > NumElems) {
2841 Arg = DAG.getConstant(NumElems, Arg.getValueType());
2842 Changed = true;
2843 }
2844 }
2845 MaskVec.push_back(Arg);
2846 }
2847
2848 if (Changed)
Chris Lattnerbd564bf2006-08-08 02:23:42 +00002849 Mask = DAG.getNode(ISD::BUILD_VECTOR, Mask.getValueType(),
2850 &MaskVec[0], MaskVec.size());
Evan Cheng39623da2006-04-20 08:58:49 +00002851 return Mask;
2852}
2853
Evan Cheng017dcc62006-04-21 01:05:10 +00002854/// getMOVLMask - Returns a vector_shuffle mask for an movs{s|d}, movd
2855/// operation of specified width.
2856static SDOperand getMOVLMask(unsigned NumElems, SelectionDAG &DAG) {
Evan Cheng39623da2006-04-20 08:58:49 +00002857 MVT::ValueType MaskVT = MVT::getIntVectorWithNumElements(NumElems);
Dan Gohman51eaa862007-06-14 22:58:02 +00002858 MVT::ValueType BaseVT = MVT::getVectorElementType(MaskVT);
Evan Cheng39623da2006-04-20 08:58:49 +00002859
Chris Lattner5a88b832007-02-25 07:10:00 +00002860 SmallVector<SDOperand, 8> MaskVec;
Evan Cheng39623da2006-04-20 08:58:49 +00002861 MaskVec.push_back(DAG.getConstant(NumElems, BaseVT));
2862 for (unsigned i = 1; i != NumElems; ++i)
2863 MaskVec.push_back(DAG.getConstant(i, BaseVT));
Chris Lattnerbd564bf2006-08-08 02:23:42 +00002864 return DAG.getNode(ISD::BUILD_VECTOR, MaskVT, &MaskVec[0], MaskVec.size());
Evan Cheng39623da2006-04-20 08:58:49 +00002865}
2866
Evan Chengc575ca22006-04-17 20:43:08 +00002867/// getUnpacklMask - Returns a vector_shuffle mask for an unpackl operation
2868/// of specified width.
2869static SDOperand getUnpacklMask(unsigned NumElems, SelectionDAG &DAG) {
2870 MVT::ValueType MaskVT = MVT::getIntVectorWithNumElements(NumElems);
Dan Gohman51eaa862007-06-14 22:58:02 +00002871 MVT::ValueType BaseVT = MVT::getVectorElementType(MaskVT);
Chris Lattner5a88b832007-02-25 07:10:00 +00002872 SmallVector<SDOperand, 8> MaskVec;
Evan Chengc575ca22006-04-17 20:43:08 +00002873 for (unsigned i = 0, e = NumElems/2; i != e; ++i) {
2874 MaskVec.push_back(DAG.getConstant(i, BaseVT));
2875 MaskVec.push_back(DAG.getConstant(i + NumElems, BaseVT));
2876 }
Chris Lattnerbd564bf2006-08-08 02:23:42 +00002877 return DAG.getNode(ISD::BUILD_VECTOR, MaskVT, &MaskVec[0], MaskVec.size());
Evan Chengc575ca22006-04-17 20:43:08 +00002878}
2879
Evan Cheng39623da2006-04-20 08:58:49 +00002880/// getUnpackhMask - Returns a vector_shuffle mask for an unpackh operation
2881/// of specified width.
2882static SDOperand getUnpackhMask(unsigned NumElems, SelectionDAG &DAG) {
2883 MVT::ValueType MaskVT = MVT::getIntVectorWithNumElements(NumElems);
Dan Gohman51eaa862007-06-14 22:58:02 +00002884 MVT::ValueType BaseVT = MVT::getVectorElementType(MaskVT);
Evan Cheng39623da2006-04-20 08:58:49 +00002885 unsigned Half = NumElems/2;
Chris Lattner5a88b832007-02-25 07:10:00 +00002886 SmallVector<SDOperand, 8> MaskVec;
Evan Cheng39623da2006-04-20 08:58:49 +00002887 for (unsigned i = 0; i != Half; ++i) {
2888 MaskVec.push_back(DAG.getConstant(i + Half, BaseVT));
2889 MaskVec.push_back(DAG.getConstant(i + NumElems + Half, BaseVT));
2890 }
Chris Lattnerbd564bf2006-08-08 02:23:42 +00002891 return DAG.getNode(ISD::BUILD_VECTOR, MaskVT, &MaskVec[0], MaskVec.size());
Evan Cheng39623da2006-04-20 08:58:49 +00002892}
2893
Chris Lattner62098042008-03-09 01:05:04 +00002894/// getSwapEltZeroMask - Returns a vector_shuffle mask for a shuffle that swaps
2895/// element #0 of a vector with the specified index, leaving the rest of the
2896/// elements in place.
2897static SDOperand getSwapEltZeroMask(unsigned NumElems, unsigned DestElt,
2898 SelectionDAG &DAG) {
2899 MVT::ValueType MaskVT = MVT::getIntVectorWithNumElements(NumElems);
2900 MVT::ValueType BaseVT = MVT::getVectorElementType(MaskVT);
2901 SmallVector<SDOperand, 8> MaskVec;
2902 // Element #0 of the result gets the elt we are replacing.
2903 MaskVec.push_back(DAG.getConstant(DestElt, BaseVT));
2904 for (unsigned i = 1; i != NumElems; ++i)
2905 MaskVec.push_back(DAG.getConstant(i == DestElt ? 0 : i, BaseVT));
2906 return DAG.getNode(ISD::BUILD_VECTOR, MaskVT, &MaskVec[0], MaskVec.size());
2907}
2908
Evan Chengc575ca22006-04-17 20:43:08 +00002909/// PromoteSplat - Promote a splat of v8i16 or v16i8 to v4i32.
2910///
2911static SDOperand PromoteSplat(SDOperand Op, SelectionDAG &DAG) {
2912 SDOperand V1 = Op.getOperand(0);
Evan Cheng017dcc62006-04-21 01:05:10 +00002913 SDOperand Mask = Op.getOperand(2);
Evan Chengc575ca22006-04-17 20:43:08 +00002914 MVT::ValueType VT = Op.getValueType();
Evan Cheng017dcc62006-04-21 01:05:10 +00002915 unsigned NumElems = Mask.getNumOperands();
2916 Mask = getUnpacklMask(NumElems, DAG);
Evan Chengc575ca22006-04-17 20:43:08 +00002917 while (NumElems != 4) {
Evan Cheng017dcc62006-04-21 01:05:10 +00002918 V1 = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V1, Mask);
Evan Chengc575ca22006-04-17 20:43:08 +00002919 NumElems >>= 1;
2920 }
2921 V1 = DAG.getNode(ISD::BIT_CONVERT, MVT::v4i32, V1);
2922
Chris Lattner8a594482007-11-25 00:24:49 +00002923 Mask = getZeroVector(MVT::v4i32, DAG);
Evan Chengc575ca22006-04-17 20:43:08 +00002924 SDOperand Shuffle = DAG.getNode(ISD::VECTOR_SHUFFLE, MVT::v4i32, V1,
Evan Cheng017dcc62006-04-21 01:05:10 +00002925 DAG.getNode(ISD::UNDEF, MVT::v4i32), Mask);
Evan Chengc575ca22006-04-17 20:43:08 +00002926 return DAG.getNode(ISD::BIT_CONVERT, VT, Shuffle);
2927}
2928
Evan Chengba05f722006-04-21 23:03:30 +00002929/// getShuffleVectorZeroOrUndef - Return a vector_shuffle of the specified
Chris Lattner8a594482007-11-25 00:24:49 +00002930/// vector of zero or undef vector. This produces a shuffle where the low
2931/// element of V2 is swizzled into the zero/undef vector, landing at element
2932/// Idx. This produces a shuffle mask like 4,1,2,3 (idx=0) or 0,1,2,4 (idx=3).
Chris Lattner62098042008-03-09 01:05:04 +00002933static SDOperand getShuffleVectorZeroOrUndef(SDOperand V2, unsigned Idx,
Evan Chengba05f722006-04-21 23:03:30 +00002934 bool isZero, SelectionDAG &DAG) {
Chris Lattner62098042008-03-09 01:05:04 +00002935 MVT::ValueType VT = V2.getValueType();
Evan Chengba05f722006-04-21 23:03:30 +00002936 SDOperand V1 = isZero ? getZeroVector(VT, DAG) : DAG.getNode(ISD::UNDEF, VT);
Chris Lattner62098042008-03-09 01:05:04 +00002937 unsigned NumElems = MVT::getVectorNumElements(V2.getValueType());
Evan Cheng017dcc62006-04-21 01:05:10 +00002938 MVT::ValueType MaskVT = MVT::getIntVectorWithNumElements(NumElems);
Dan Gohman51eaa862007-06-14 22:58:02 +00002939 MVT::ValueType EVT = MVT::getVectorElementType(MaskVT);
Chris Lattner8a594482007-11-25 00:24:49 +00002940 SmallVector<SDOperand, 16> MaskVec;
2941 for (unsigned i = 0; i != NumElems; ++i)
2942 if (i == Idx) // If this is the insertion idx, put the low elt of V2 here.
2943 MaskVec.push_back(DAG.getConstant(NumElems, EVT));
2944 else
2945 MaskVec.push_back(DAG.getConstant(i, EVT));
Chris Lattnerbd564bf2006-08-08 02:23:42 +00002946 SDOperand Mask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
2947 &MaskVec[0], MaskVec.size());
Evan Chengba05f722006-04-21 23:03:30 +00002948 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2, Mask);
Evan Cheng017dcc62006-04-21 01:05:10 +00002949}
2950
Evan Chengc78d3b42006-04-24 18:01:45 +00002951/// LowerBuildVectorv16i8 - Custom lower build_vector of v16i8.
2952///
2953static SDOperand LowerBuildVectorv16i8(SDOperand Op, unsigned NonZeros,
2954 unsigned NumNonZero, unsigned NumZero,
Evan Cheng25ab6902006-09-08 06:48:29 +00002955 SelectionDAG &DAG, TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00002956 if (NumNonZero > 8)
2957 return SDOperand();
2958
2959 SDOperand V(0, 0);
2960 bool First = true;
2961 for (unsigned i = 0; i < 16; ++i) {
2962 bool ThisIsNonZero = (NonZeros & (1 << i)) != 0;
2963 if (ThisIsNonZero && First) {
2964 if (NumZero)
2965 V = getZeroVector(MVT::v8i16, DAG);
2966 else
2967 V = DAG.getNode(ISD::UNDEF, MVT::v8i16);
2968 First = false;
2969 }
2970
2971 if ((i & 1) != 0) {
2972 SDOperand ThisElt(0, 0), LastElt(0, 0);
2973 bool LastIsNonZero = (NonZeros & (1 << (i-1))) != 0;
2974 if (LastIsNonZero) {
2975 LastElt = DAG.getNode(ISD::ZERO_EXTEND, MVT::i16, Op.getOperand(i-1));
2976 }
2977 if (ThisIsNonZero) {
2978 ThisElt = DAG.getNode(ISD::ZERO_EXTEND, MVT::i16, Op.getOperand(i));
2979 ThisElt = DAG.getNode(ISD::SHL, MVT::i16,
2980 ThisElt, DAG.getConstant(8, MVT::i8));
2981 if (LastIsNonZero)
2982 ThisElt = DAG.getNode(ISD::OR, MVT::i16, ThisElt, LastElt);
2983 } else
2984 ThisElt = LastElt;
2985
2986 if (ThisElt.Val)
2987 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, MVT::v8i16, V, ThisElt,
Chris Lattner0bd48932008-01-17 07:00:52 +00002988 DAG.getIntPtrConstant(i/2));
Evan Chengc78d3b42006-04-24 18:01:45 +00002989 }
2990 }
2991
2992 return DAG.getNode(ISD::BIT_CONVERT, MVT::v16i8, V);
2993}
2994
Bill Wendlinga348c562007-03-22 18:42:45 +00002995/// LowerBuildVectorv8i16 - Custom lower build_vector of v8i16.
Evan Chengc78d3b42006-04-24 18:01:45 +00002996///
2997static SDOperand LowerBuildVectorv8i16(SDOperand Op, unsigned NonZeros,
2998 unsigned NumNonZero, unsigned NumZero,
Evan Cheng25ab6902006-09-08 06:48:29 +00002999 SelectionDAG &DAG, TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00003000 if (NumNonZero > 4)
3001 return SDOperand();
3002
3003 SDOperand V(0, 0);
3004 bool First = true;
3005 for (unsigned i = 0; i < 8; ++i) {
3006 bool isNonZero = (NonZeros & (1 << i)) != 0;
3007 if (isNonZero) {
3008 if (First) {
3009 if (NumZero)
3010 V = getZeroVector(MVT::v8i16, DAG);
3011 else
3012 V = DAG.getNode(ISD::UNDEF, MVT::v8i16);
3013 First = false;
3014 }
3015 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, MVT::v8i16, V, Op.getOperand(i),
Chris Lattner0bd48932008-01-17 07:00:52 +00003016 DAG.getIntPtrConstant(i));
Evan Chengc78d3b42006-04-24 18:01:45 +00003017 }
3018 }
3019
3020 return V;
3021}
3022
Evan Cheng0db9fe62006-04-25 20:13:52 +00003023SDOperand
3024X86TargetLowering::LowerBUILD_VECTOR(SDOperand Op, SelectionDAG &DAG) {
Chris Lattner8a594482007-11-25 00:24:49 +00003025 // All zero's are handled with pxor, all one's are handled with pcmpeqd.
3026 if (ISD::isBuildVectorAllZeros(Op.Val) || ISD::isBuildVectorAllOnes(Op.Val)) {
3027 // Canonicalize this to either <4 x i32> or <2 x i32> (SSE vs MMX) to
3028 // 1) ensure the zero vectors are CSE'd, and 2) ensure that i64 scalars are
3029 // eliminated on x86-32 hosts.
3030 if (Op.getValueType() == MVT::v4i32 || Op.getValueType() == MVT::v2i32)
3031 return Op;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003032
Chris Lattner8a594482007-11-25 00:24:49 +00003033 if (ISD::isBuildVectorAllOnes(Op.Val))
3034 return getOnesVector(Op.getValueType(), DAG);
3035 return getZeroVector(Op.getValueType(), DAG);
3036 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00003037
3038 MVT::ValueType VT = Op.getValueType();
Dan Gohman51eaa862007-06-14 22:58:02 +00003039 MVT::ValueType EVT = MVT::getVectorElementType(VT);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003040 unsigned EVTBits = MVT::getSizeInBits(EVT);
3041
3042 unsigned NumElems = Op.getNumOperands();
3043 unsigned NumZero = 0;
3044 unsigned NumNonZero = 0;
3045 unsigned NonZeros = 0;
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003046 bool IsAllConstants = true;
Evan Cheng14b32e12007-12-11 01:46:18 +00003047 SmallSet<SDOperand, 8> Values;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003048 for (unsigned i = 0; i < NumElems; ++i) {
3049 SDOperand Elt = Op.getOperand(i);
Evan Chengdb2d5242007-12-12 06:45:40 +00003050 if (Elt.getOpcode() == ISD::UNDEF)
3051 continue;
3052 Values.insert(Elt);
3053 if (Elt.getOpcode() != ISD::Constant &&
3054 Elt.getOpcode() != ISD::ConstantFP)
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003055 IsAllConstants = false;
Evan Chengdb2d5242007-12-12 06:45:40 +00003056 if (isZeroNode(Elt))
3057 NumZero++;
3058 else {
3059 NonZeros |= (1 << i);
3060 NumNonZero++;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003061 }
3062 }
3063
Dan Gohman7f321562007-06-25 16:23:39 +00003064 if (NumNonZero == 0) {
Chris Lattner8a594482007-11-25 00:24:49 +00003065 // All undef vector. Return an UNDEF. All zero vectors were handled above.
3066 return DAG.getNode(ISD::UNDEF, VT);
Dan Gohman7f321562007-06-25 16:23:39 +00003067 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00003068
Chris Lattner67f453a2008-03-09 05:42:06 +00003069 // Special case for single non-zero, non-undef, element.
Evan Chengdb2d5242007-12-12 06:45:40 +00003070 if (NumNonZero == 1 && NumElems <= 4) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00003071 unsigned Idx = CountTrailingZeros_32(NonZeros);
3072 SDOperand Item = Op.getOperand(Idx);
Chris Lattner19f79692008-03-08 22:59:52 +00003073
Chris Lattner62098042008-03-09 01:05:04 +00003074 // If this is an insertion of an i64 value on x86-32, and if the top bits of
3075 // the value are obviously zero, truncate the value to i32 and do the
3076 // insertion that way. Only do this if the value is non-constant or if the
3077 // value is a constant being inserted into element 0. It is cheaper to do
3078 // a constant pool load than it is to do a movd + shuffle.
3079 if (EVT == MVT::i64 && !Subtarget->is64Bit() &&
3080 (!IsAllConstants || Idx == 0)) {
3081 if (DAG.MaskedValueIsZero(Item, APInt::getBitsSet(64, 32, 64))) {
3082 // Handle MMX and SSE both.
3083 MVT::ValueType VecVT = VT == MVT::v2i64 ? MVT::v4i32 : MVT::v2i32;
3084 MVT::ValueType VecElts = VT == MVT::v2i64 ? 4 : 2;
3085
3086 // Truncate the value (which may itself be a constant) to i32, and
3087 // convert it to a vector with movd (S2V+shuffle to zero extend).
3088 Item = DAG.getNode(ISD::TRUNCATE, MVT::i32, Item);
3089 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, VecVT, Item);
3090 Item = getShuffleVectorZeroOrUndef(Item, 0, true, DAG);
3091
3092 // Now we have our 32-bit value zero extended in the low element of
3093 // a vector. If Idx != 0, swizzle it into place.
3094 if (Idx != 0) {
3095 SDOperand Ops[] = {
3096 Item, DAG.getNode(ISD::UNDEF, Item.getValueType()),
3097 getSwapEltZeroMask(VecElts, Idx, DAG)
3098 };
3099 Item = DAG.getNode(ISD::VECTOR_SHUFFLE, VecVT, Ops, 3);
3100 }
3101 return DAG.getNode(ISD::BIT_CONVERT, Op.getValueType(), Item);
3102 }
3103 }
3104
Chris Lattner19f79692008-03-08 22:59:52 +00003105 // If we have a constant or non-constant insertion into the low element of
3106 // a vector, we can do this with SCALAR_TO_VECTOR + shuffle of zero into
3107 // the rest of the elements. This will be matched as movd/movq/movss/movsd
3108 // depending on what the source datatype is. Because we can only get here
3109 // when NumElems <= 4, this only needs to handle i32/f32/i64/f64.
3110 if (Idx == 0 &&
3111 // Don't do this for i64 values on x86-32.
3112 (EVT != MVT::i64 || Subtarget->is64Bit())) {
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003113 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, VT, Item);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003114 // Turn it into a MOVL (i.e. movss, movsd, or movd) to a zero vector.
Chris Lattner62098042008-03-09 01:05:04 +00003115 return getShuffleVectorZeroOrUndef(Item, 0, NumZero > 0, DAG);
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003116 }
3117
3118 if (IsAllConstants) // Otherwise, it's better to do a constpool load.
Evan Chengdb2d5242007-12-12 06:45:40 +00003119 return SDOperand();
Evan Cheng0db9fe62006-04-25 20:13:52 +00003120
Chris Lattner19f79692008-03-08 22:59:52 +00003121 // Otherwise, if this is a vector with i32 or f32 elements, and the element
3122 // is a non-constant being inserted into an element other than the low one,
3123 // we can't use a constant pool load. Instead, use SCALAR_TO_VECTOR (aka
3124 // movd/movss) to move this into the low element, then shuffle it into
3125 // place.
Evan Cheng0db9fe62006-04-25 20:13:52 +00003126 if (EVTBits == 32) {
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003127 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, VT, Item);
3128
Evan Cheng0db9fe62006-04-25 20:13:52 +00003129 // Turn it into a shuffle of zero and zero-extended scalar to vector.
Chris Lattner62098042008-03-09 01:05:04 +00003130 Item = getShuffleVectorZeroOrUndef(Item, 0, NumZero > 0, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003131 MVT::ValueType MaskVT = MVT::getIntVectorWithNumElements(NumElems);
Dan Gohman51eaa862007-06-14 22:58:02 +00003132 MVT::ValueType MaskEVT = MVT::getVectorElementType(MaskVT);
Chris Lattner5a88b832007-02-25 07:10:00 +00003133 SmallVector<SDOperand, 8> MaskVec;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003134 for (unsigned i = 0; i < NumElems; i++)
3135 MaskVec.push_back(DAG.getConstant((i == Idx) ? 0 : 1, MaskEVT));
Chris Lattnerbd564bf2006-08-08 02:23:42 +00003136 SDOperand Mask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
3137 &MaskVec[0], MaskVec.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00003138 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, Item,
3139 DAG.getNode(ISD::UNDEF, VT), Mask);
3140 }
3141 }
3142
Chris Lattner67f453a2008-03-09 05:42:06 +00003143 // Splat is obviously ok. Let legalizer expand it to a shuffle.
3144 if (Values.size() == 1)
3145 return SDOperand();
3146
Dan Gohmana3941172007-07-24 22:55:08 +00003147 // A vector full of immediates; various special cases are already
3148 // handled, so this is best done with a single constant-pool load.
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003149 if (IsAllConstants)
Dan Gohmana3941172007-07-24 22:55:08 +00003150 return SDOperand();
3151
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003152 // Let legalizer expand 2-wide build_vectors.
Evan Cheng0db9fe62006-04-25 20:13:52 +00003153 if (EVTBits == 64)
3154 return SDOperand();
3155
3156 // If element VT is < 32 bits, convert it to inserts into a zero vector.
Bill Wendling826f36f2007-03-28 00:57:11 +00003157 if (EVTBits == 8 && NumElems == 16) {
Evan Cheng25ab6902006-09-08 06:48:29 +00003158 SDOperand V = LowerBuildVectorv16i8(Op, NonZeros,NumNonZero,NumZero, DAG,
3159 *this);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003160 if (V.Val) return V;
3161 }
3162
Bill Wendling826f36f2007-03-28 00:57:11 +00003163 if (EVTBits == 16 && NumElems == 8) {
Evan Cheng25ab6902006-09-08 06:48:29 +00003164 SDOperand V = LowerBuildVectorv8i16(Op, NonZeros,NumNonZero,NumZero, DAG,
3165 *this);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003166 if (V.Val) return V;
3167 }
3168
3169 // If element VT is == 32 bits, turn it into a number of shuffles.
Chris Lattner5a88b832007-02-25 07:10:00 +00003170 SmallVector<SDOperand, 8> V;
3171 V.resize(NumElems);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003172 if (NumElems == 4 && NumZero > 0) {
3173 for (unsigned i = 0; i < 4; ++i) {
3174 bool isZero = !(NonZeros & (1 << i));
3175 if (isZero)
3176 V[i] = getZeroVector(VT, DAG);
3177 else
3178 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, VT, Op.getOperand(i));
3179 }
3180
3181 for (unsigned i = 0; i < 2; ++i) {
3182 switch ((NonZeros & (0x3 << i*2)) >> (i*2)) {
3183 default: break;
3184 case 0:
3185 V[i] = V[i*2]; // Must be a zero vector.
3186 break;
3187 case 1:
3188 V[i] = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V[i*2+1], V[i*2],
3189 getMOVLMask(NumElems, DAG));
3190 break;
3191 case 2:
3192 V[i] = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V[i*2], V[i*2+1],
3193 getMOVLMask(NumElems, DAG));
3194 break;
3195 case 3:
3196 V[i] = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V[i*2], V[i*2+1],
3197 getUnpacklMask(NumElems, DAG));
3198 break;
3199 }
3200 }
3201
Evan Cheng069287d2006-05-16 07:21:53 +00003202 // Take advantage of the fact GR32 to VR128 scalar_to_vector (i.e. movd)
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00003203 // clears the upper bits.
Evan Cheng0db9fe62006-04-25 20:13:52 +00003204 // FIXME: we can do the same for v4f32 case when we know both parts of
3205 // the lower half come from scalar_to_vector (loadf32). We should do
3206 // that in post legalizer dag combiner with target specific hooks.
Evan Cheng9bbbb982006-10-25 20:48:19 +00003207 if (MVT::isInteger(EVT) && (NonZeros & (0x3 << 2)) == 0)
Evan Cheng0db9fe62006-04-25 20:13:52 +00003208 return V[0];
3209 MVT::ValueType MaskVT = MVT::getIntVectorWithNumElements(NumElems);
Dan Gohman51eaa862007-06-14 22:58:02 +00003210 MVT::ValueType EVT = MVT::getVectorElementType(MaskVT);
Chris Lattner5a88b832007-02-25 07:10:00 +00003211 SmallVector<SDOperand, 8> MaskVec;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003212 bool Reverse = (NonZeros & 0x3) == 2;
3213 for (unsigned i = 0; i < 2; ++i)
3214 if (Reverse)
3215 MaskVec.push_back(DAG.getConstant(1-i, EVT));
3216 else
3217 MaskVec.push_back(DAG.getConstant(i, EVT));
3218 Reverse = ((NonZeros & (0x3 << 2)) >> 2) == 2;
3219 for (unsigned i = 0; i < 2; ++i)
3220 if (Reverse)
3221 MaskVec.push_back(DAG.getConstant(1-i+NumElems, EVT));
3222 else
3223 MaskVec.push_back(DAG.getConstant(i+NumElems, EVT));
Chris Lattnere2199452006-08-11 17:38:39 +00003224 SDOperand ShufMask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
3225 &MaskVec[0], MaskVec.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00003226 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V[0], V[1], ShufMask);
3227 }
3228
3229 if (Values.size() > 2) {
3230 // Expand into a number of unpckl*.
3231 // e.g. for v4f32
3232 // Step 1: unpcklps 0, 2 ==> X: <?, ?, 2, 0>
3233 // : unpcklps 1, 3 ==> Y: <?, ?, 3, 1>
3234 // Step 2: unpcklps X, Y ==> <3, 2, 1, 0>
3235 SDOperand UnpckMask = getUnpacklMask(NumElems, DAG);
3236 for (unsigned i = 0; i < NumElems; ++i)
3237 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, VT, Op.getOperand(i));
3238 NumElems >>= 1;
3239 while (NumElems != 0) {
3240 for (unsigned i = 0; i < NumElems; ++i)
3241 V[i] = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V[i], V[i + NumElems],
3242 UnpckMask);
3243 NumElems >>= 1;
3244 }
3245 return V[0];
3246 }
3247
3248 return SDOperand();
3249}
3250
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003251static
3252SDOperand LowerVECTOR_SHUFFLEv8i16(SDOperand V1, SDOperand V2,
3253 SDOperand PermMask, SelectionDAG &DAG,
3254 TargetLowering &TLI) {
Evan Cheng14b32e12007-12-11 01:46:18 +00003255 SDOperand NewV;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003256 MVT::ValueType MaskVT = MVT::getIntVectorWithNumElements(8);
3257 MVT::ValueType MaskEVT = MVT::getVectorElementType(MaskVT);
Evan Cheng14b32e12007-12-11 01:46:18 +00003258 MVT::ValueType PtrVT = TLI.getPointerTy();
3259 SmallVector<SDOperand, 8> MaskElts(PermMask.Val->op_begin(),
3260 PermMask.Val->op_end());
3261
3262 // First record which half of which vector the low elements come from.
3263 SmallVector<unsigned, 4> LowQuad(4);
3264 for (unsigned i = 0; i < 4; ++i) {
3265 SDOperand Elt = MaskElts[i];
3266 if (Elt.getOpcode() == ISD::UNDEF)
3267 continue;
3268 unsigned EltIdx = cast<ConstantSDNode>(Elt)->getValue();
3269 int QuadIdx = EltIdx / 4;
3270 ++LowQuad[QuadIdx];
3271 }
3272 int BestLowQuad = -1;
3273 unsigned MaxQuad = 1;
3274 for (unsigned i = 0; i < 4; ++i) {
3275 if (LowQuad[i] > MaxQuad) {
3276 BestLowQuad = i;
3277 MaxQuad = LowQuad[i];
3278 }
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003279 }
3280
Evan Cheng14b32e12007-12-11 01:46:18 +00003281 // Record which half of which vector the high elements come from.
3282 SmallVector<unsigned, 4> HighQuad(4);
3283 for (unsigned i = 4; i < 8; ++i) {
3284 SDOperand Elt = MaskElts[i];
3285 if (Elt.getOpcode() == ISD::UNDEF)
3286 continue;
3287 unsigned EltIdx = cast<ConstantSDNode>(Elt)->getValue();
3288 int QuadIdx = EltIdx / 4;
3289 ++HighQuad[QuadIdx];
3290 }
3291 int BestHighQuad = -1;
3292 MaxQuad = 1;
3293 for (unsigned i = 0; i < 4; ++i) {
3294 if (HighQuad[i] > MaxQuad) {
3295 BestHighQuad = i;
3296 MaxQuad = HighQuad[i];
3297 }
3298 }
3299
3300 // If it's possible to sort parts of either half with PSHUF{H|L}W, then do it.
3301 if (BestLowQuad != -1 || BestHighQuad != -1) {
3302 // First sort the 4 chunks in order using shufpd.
3303 SmallVector<SDOperand, 8> MaskVec;
3304 if (BestLowQuad != -1)
3305 MaskVec.push_back(DAG.getConstant(BestLowQuad, MVT::i32));
3306 else
3307 MaskVec.push_back(DAG.getConstant(0, MVT::i32));
3308 if (BestHighQuad != -1)
3309 MaskVec.push_back(DAG.getConstant(BestHighQuad, MVT::i32));
3310 else
3311 MaskVec.push_back(DAG.getConstant(1, MVT::i32));
3312 SDOperand Mask= DAG.getNode(ISD::BUILD_VECTOR, MVT::v2i32, &MaskVec[0],2);
3313 NewV = DAG.getNode(ISD::VECTOR_SHUFFLE, MVT::v2i64,
3314 DAG.getNode(ISD::BIT_CONVERT, MVT::v2i64, V1),
3315 DAG.getNode(ISD::BIT_CONVERT, MVT::v2i64, V2), Mask);
3316 NewV = DAG.getNode(ISD::BIT_CONVERT, MVT::v8i16, NewV);
3317
3318 // Now sort high and low parts separately.
3319 BitVector InOrder(8);
3320 if (BestLowQuad != -1) {
3321 // Sort lower half in order using PSHUFLW.
3322 MaskVec.clear();
3323 bool AnyOutOrder = false;
3324 for (unsigned i = 0; i != 4; ++i) {
3325 SDOperand Elt = MaskElts[i];
3326 if (Elt.getOpcode() == ISD::UNDEF) {
3327 MaskVec.push_back(Elt);
3328 InOrder.set(i);
3329 } else {
3330 unsigned EltIdx = cast<ConstantSDNode>(Elt)->getValue();
3331 if (EltIdx != i)
3332 AnyOutOrder = true;
3333 MaskVec.push_back(DAG.getConstant(EltIdx % 4, MaskEVT));
3334 // If this element is in the right place after this shuffle, then
3335 // remember it.
3336 if ((int)(EltIdx / 4) == BestLowQuad)
3337 InOrder.set(i);
3338 }
3339 }
3340 if (AnyOutOrder) {
3341 for (unsigned i = 4; i != 8; ++i)
3342 MaskVec.push_back(DAG.getConstant(i, MaskEVT));
3343 SDOperand Mask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT, &MaskVec[0], 8);
3344 NewV = DAG.getNode(ISD::VECTOR_SHUFFLE, MVT::v8i16, NewV, NewV, Mask);
3345 }
3346 }
3347
3348 if (BestHighQuad != -1) {
3349 // Sort high half in order using PSHUFHW if possible.
3350 MaskVec.clear();
3351 for (unsigned i = 0; i != 4; ++i)
3352 MaskVec.push_back(DAG.getConstant(i, MaskEVT));
3353 bool AnyOutOrder = false;
3354 for (unsigned i = 4; i != 8; ++i) {
3355 SDOperand Elt = MaskElts[i];
3356 if (Elt.getOpcode() == ISD::UNDEF) {
3357 MaskVec.push_back(Elt);
3358 InOrder.set(i);
3359 } else {
3360 unsigned EltIdx = cast<ConstantSDNode>(Elt)->getValue();
3361 if (EltIdx != i)
3362 AnyOutOrder = true;
3363 MaskVec.push_back(DAG.getConstant((EltIdx % 4) + 4, MaskEVT));
3364 // If this element is in the right place after this shuffle, then
3365 // remember it.
3366 if ((int)(EltIdx / 4) == BestHighQuad)
3367 InOrder.set(i);
3368 }
3369 }
3370 if (AnyOutOrder) {
3371 SDOperand Mask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT, &MaskVec[0], 8);
3372 NewV = DAG.getNode(ISD::VECTOR_SHUFFLE, MVT::v8i16, NewV, NewV, Mask);
3373 }
3374 }
3375
3376 // The other elements are put in the right place using pextrw and pinsrw.
3377 for (unsigned i = 0; i != 8; ++i) {
3378 if (InOrder[i])
3379 continue;
3380 SDOperand Elt = MaskElts[i];
3381 unsigned EltIdx = cast<ConstantSDNode>(Elt)->getValue();
3382 if (EltIdx == i)
3383 continue;
3384 SDOperand ExtOp = (EltIdx < 8)
3385 ? DAG.getNode(ISD::EXTRACT_VECTOR_ELT, MVT::i16, V1,
3386 DAG.getConstant(EltIdx, PtrVT))
3387 : DAG.getNode(ISD::EXTRACT_VECTOR_ELT, MVT::i16, V2,
3388 DAG.getConstant(EltIdx - 8, PtrVT));
3389 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, MVT::v8i16, NewV, ExtOp,
3390 DAG.getConstant(i, PtrVT));
3391 }
3392 return NewV;
3393 }
3394
3395 // PSHUF{H|L}W are not used. Lower into extracts and inserts but try to use
3396 ///as few as possible.
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003397 // First, let's find out how many elements are already in the right order.
3398 unsigned V1InOrder = 0;
3399 unsigned V1FromV1 = 0;
3400 unsigned V2InOrder = 0;
3401 unsigned V2FromV2 = 0;
Evan Cheng14b32e12007-12-11 01:46:18 +00003402 SmallVector<SDOperand, 8> V1Elts;
3403 SmallVector<SDOperand, 8> V2Elts;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003404 for (unsigned i = 0; i < 8; ++i) {
Evan Cheng14b32e12007-12-11 01:46:18 +00003405 SDOperand Elt = MaskElts[i];
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003406 if (Elt.getOpcode() == ISD::UNDEF) {
Evan Cheng14b32e12007-12-11 01:46:18 +00003407 V1Elts.push_back(Elt);
3408 V2Elts.push_back(Elt);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003409 ++V1InOrder;
3410 ++V2InOrder;
Evan Cheng14b32e12007-12-11 01:46:18 +00003411 continue;
3412 }
3413 unsigned EltIdx = cast<ConstantSDNode>(Elt)->getValue();
3414 if (EltIdx == i) {
3415 V1Elts.push_back(Elt);
3416 V2Elts.push_back(DAG.getConstant(i+8, MaskEVT));
3417 ++V1InOrder;
3418 } else if (EltIdx == i+8) {
3419 V1Elts.push_back(Elt);
3420 V2Elts.push_back(DAG.getConstant(i, MaskEVT));
3421 ++V2InOrder;
3422 } else if (EltIdx < 8) {
3423 V1Elts.push_back(Elt);
3424 ++V1FromV1;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003425 } else {
Evan Cheng14b32e12007-12-11 01:46:18 +00003426 V2Elts.push_back(DAG.getConstant(EltIdx-8, MaskEVT));
3427 ++V2FromV2;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003428 }
3429 }
3430
3431 if (V2InOrder > V1InOrder) {
3432 PermMask = CommuteVectorShuffleMask(PermMask, DAG);
3433 std::swap(V1, V2);
3434 std::swap(V1Elts, V2Elts);
3435 std::swap(V1FromV1, V2FromV2);
3436 }
3437
Evan Cheng14b32e12007-12-11 01:46:18 +00003438 if ((V1FromV1 + V1InOrder) != 8) {
3439 // Some elements are from V2.
3440 if (V1FromV1) {
3441 // If there are elements that are from V1 but out of place,
3442 // then first sort them in place
3443 SmallVector<SDOperand, 8> MaskVec;
3444 for (unsigned i = 0; i < 8; ++i) {
3445 SDOperand Elt = V1Elts[i];
3446 if (Elt.getOpcode() == ISD::UNDEF) {
3447 MaskVec.push_back(DAG.getNode(ISD::UNDEF, MaskEVT));
3448 continue;
3449 }
3450 unsigned EltIdx = cast<ConstantSDNode>(Elt)->getValue();
3451 if (EltIdx >= 8)
3452 MaskVec.push_back(DAG.getNode(ISD::UNDEF, MaskEVT));
3453 else
3454 MaskVec.push_back(DAG.getConstant(EltIdx, MaskEVT));
3455 }
3456 SDOperand Mask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT, &MaskVec[0], 8);
3457 V1 = DAG.getNode(ISD::VECTOR_SHUFFLE, MVT::v8i16, V1, V1, Mask);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003458 }
Evan Cheng14b32e12007-12-11 01:46:18 +00003459
3460 NewV = V1;
3461 for (unsigned i = 0; i < 8; ++i) {
3462 SDOperand Elt = V1Elts[i];
3463 if (Elt.getOpcode() == ISD::UNDEF)
3464 continue;
3465 unsigned EltIdx = cast<ConstantSDNode>(Elt)->getValue();
3466 if (EltIdx < 8)
3467 continue;
3468 SDOperand ExtOp = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, MVT::i16, V2,
3469 DAG.getConstant(EltIdx - 8, PtrVT));
3470 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, MVT::v8i16, NewV, ExtOp,
3471 DAG.getConstant(i, PtrVT));
3472 }
3473 return NewV;
3474 } else {
3475 // All elements are from V1.
3476 NewV = V1;
3477 for (unsigned i = 0; i < 8; ++i) {
3478 SDOperand Elt = V1Elts[i];
3479 if (Elt.getOpcode() == ISD::UNDEF)
3480 continue;
3481 unsigned EltIdx = cast<ConstantSDNode>(Elt)->getValue();
3482 SDOperand ExtOp = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, MVT::i16, V1,
3483 DAG.getConstant(EltIdx, PtrVT));
3484 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, MVT::v8i16, NewV, ExtOp,
3485 DAG.getConstant(i, PtrVT));
3486 }
3487 return NewV;
3488 }
3489}
3490
Evan Cheng7a831ce2007-12-15 03:00:47 +00003491/// RewriteAsNarrowerShuffle - Try rewriting v8i16 and v16i8 shuffles as 4 wide
3492/// ones, or rewriting v4i32 / v2f32 as 2 wide ones if possible. This can be
3493/// done when every pair / quad of shuffle mask elements point to elements in
3494/// the right sequence. e.g.
Evan Cheng14b32e12007-12-11 01:46:18 +00003495/// vector_shuffle <>, <>, < 3, 4, | 10, 11, | 0, 1, | 14, 15>
3496static
Evan Cheng7a831ce2007-12-15 03:00:47 +00003497SDOperand RewriteAsNarrowerShuffle(SDOperand V1, SDOperand V2,
3498 MVT::ValueType VT,
Evan Cheng14b32e12007-12-11 01:46:18 +00003499 SDOperand PermMask, SelectionDAG &DAG,
3500 TargetLowering &TLI) {
3501 unsigned NumElems = PermMask.getNumOperands();
Evan Cheng7a831ce2007-12-15 03:00:47 +00003502 unsigned NewWidth = (NumElems == 4) ? 2 : 4;
3503 MVT::ValueType MaskVT = MVT::getIntVectorWithNumElements(NewWidth);
3504 MVT::ValueType NewVT = MaskVT;
3505 switch (VT) {
3506 case MVT::v4f32: NewVT = MVT::v2f64; break;
3507 case MVT::v4i32: NewVT = MVT::v2i64; break;
3508 case MVT::v8i16: NewVT = MVT::v4i32; break;
3509 case MVT::v16i8: NewVT = MVT::v4i32; break;
3510 default: assert(false && "Unexpected!");
3511 }
3512
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00003513 if (NewWidth == 2) {
Evan Cheng7a831ce2007-12-15 03:00:47 +00003514 if (MVT::isInteger(VT))
3515 NewVT = MVT::v2i64;
3516 else
3517 NewVT = MVT::v2f64;
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00003518 }
Evan Cheng7a831ce2007-12-15 03:00:47 +00003519 unsigned Scale = NumElems / NewWidth;
3520 SmallVector<SDOperand, 8> MaskVec;
Evan Cheng14b32e12007-12-11 01:46:18 +00003521 for (unsigned i = 0; i < NumElems; i += Scale) {
3522 unsigned StartIdx = ~0U;
3523 for (unsigned j = 0; j < Scale; ++j) {
3524 SDOperand Elt = PermMask.getOperand(i+j);
3525 if (Elt.getOpcode() == ISD::UNDEF)
3526 continue;
3527 unsigned EltIdx = cast<ConstantSDNode>(Elt)->getValue();
3528 if (StartIdx == ~0U)
3529 StartIdx = EltIdx - (EltIdx % Scale);
3530 if (EltIdx != StartIdx + j)
3531 return SDOperand();
3532 }
3533 if (StartIdx == ~0U)
3534 MaskVec.push_back(DAG.getNode(ISD::UNDEF, MVT::i32));
3535 else
3536 MaskVec.push_back(DAG.getConstant(StartIdx / Scale, MVT::i32));
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003537 }
3538
Evan Cheng7a831ce2007-12-15 03:00:47 +00003539 V1 = DAG.getNode(ISD::BIT_CONVERT, NewVT, V1);
3540 V2 = DAG.getNode(ISD::BIT_CONVERT, NewVT, V2);
3541 return DAG.getNode(ISD::VECTOR_SHUFFLE, NewVT, V1, V2,
3542 DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
3543 &MaskVec[0], MaskVec.size()));
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003544}
3545
Evan Cheng0db9fe62006-04-25 20:13:52 +00003546SDOperand
3547X86TargetLowering::LowerVECTOR_SHUFFLE(SDOperand Op, SelectionDAG &DAG) {
3548 SDOperand V1 = Op.getOperand(0);
3549 SDOperand V2 = Op.getOperand(1);
3550 SDOperand PermMask = Op.getOperand(2);
3551 MVT::ValueType VT = Op.getValueType();
3552 unsigned NumElems = PermMask.getNumOperands();
3553 bool V1IsUndef = V1.getOpcode() == ISD::UNDEF;
3554 bool V2IsUndef = V2.getOpcode() == ISD::UNDEF;
Evan Chengd9b8e402006-10-16 06:36:00 +00003555 bool V1IsSplat = false;
3556 bool V2IsSplat = false;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003557
Evan Cheng8cf723d2006-09-08 01:50:06 +00003558 if (isUndefShuffle(Op.Val))
3559 return DAG.getNode(ISD::UNDEF, VT);
3560
Evan Cheng213d2cf2007-05-17 18:45:50 +00003561 if (isZeroShuffle(Op.Val))
3562 return getZeroVector(VT, DAG);
3563
Evan Cheng49892af2007-06-19 00:02:56 +00003564 if (isIdentityMask(PermMask.Val))
3565 return V1;
3566 else if (isIdentityMask(PermMask.Val, true))
3567 return V2;
3568
Evan Cheng0db9fe62006-04-25 20:13:52 +00003569 if (isSplatMask(PermMask.Val)) {
3570 if (NumElems <= 4) return Op;
3571 // Promote it to a v4i32 splat.
Evan Cheng9bbbb982006-10-25 20:48:19 +00003572 return PromoteSplat(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003573 }
3574
Evan Cheng7a831ce2007-12-15 03:00:47 +00003575 // If the shuffle can be profitably rewritten as a narrower shuffle, then
3576 // do it!
3577 if (VT == MVT::v8i16 || VT == MVT::v16i8) {
3578 SDOperand NewOp= RewriteAsNarrowerShuffle(V1, V2, VT, PermMask, DAG, *this);
3579 if (NewOp.Val)
3580 return DAG.getNode(ISD::BIT_CONVERT, VT, LowerVECTOR_SHUFFLE(NewOp, DAG));
3581 } else if ((VT == MVT::v4i32 || (VT == MVT::v4f32 && Subtarget->hasSSE2()))) {
3582 // FIXME: Figure out a cleaner way to do this.
3583 // Try to make use of movq to zero out the top part.
3584 if (ISD::isBuildVectorAllZeros(V2.Val)) {
3585 SDOperand NewOp = RewriteAsNarrowerShuffle(V1, V2, VT, PermMask, DAG, *this);
3586 if (NewOp.Val) {
3587 SDOperand NewV1 = NewOp.getOperand(0);
3588 SDOperand NewV2 = NewOp.getOperand(1);
3589 SDOperand NewMask = NewOp.getOperand(2);
3590 if (isCommutedMOVL(NewMask.Val, true, false)) {
3591 NewOp = CommuteVectorShuffle(NewOp, NewV1, NewV2, NewMask, DAG);
3592 NewOp = DAG.getNode(ISD::VECTOR_SHUFFLE, NewOp.getValueType(),
3593 NewV1, NewV2, getMOVLMask(2, DAG));
3594 return DAG.getNode(ISD::BIT_CONVERT, VT, LowerVECTOR_SHUFFLE(NewOp, DAG));
3595 }
3596 }
3597 } else if (ISD::isBuildVectorAllZeros(V1.Val)) {
3598 SDOperand NewOp= RewriteAsNarrowerShuffle(V1, V2, VT, PermMask, DAG, *this);
3599 if (NewOp.Val && X86::isMOVLMask(NewOp.getOperand(2).Val))
3600 return DAG.getNode(ISD::BIT_CONVERT, VT, LowerVECTOR_SHUFFLE(NewOp, DAG));
3601 }
3602 }
3603
Evan Cheng9bbbb982006-10-25 20:48:19 +00003604 if (X86::isMOVLMask(PermMask.Val))
3605 return (V1IsUndef) ? V2 : Op;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00003606
Evan Cheng9bbbb982006-10-25 20:48:19 +00003607 if (X86::isMOVSHDUPMask(PermMask.Val) ||
3608 X86::isMOVSLDUPMask(PermMask.Val) ||
3609 X86::isMOVHLPSMask(PermMask.Val) ||
3610 X86::isMOVHPMask(PermMask.Val) ||
3611 X86::isMOVLPMask(PermMask.Val))
3612 return Op;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003613
Evan Cheng9bbbb982006-10-25 20:48:19 +00003614 if (ShouldXformToMOVHLPS(PermMask.Val) ||
3615 ShouldXformToMOVLP(V1.Val, V2.Val, PermMask.Val))
Evan Cheng9eca5e82006-10-25 21:49:50 +00003616 return CommuteVectorShuffle(Op, V1, V2, PermMask, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003617
Evan Cheng9eca5e82006-10-25 21:49:50 +00003618 bool Commuted = false;
Chris Lattner8a594482007-11-25 00:24:49 +00003619 // FIXME: This should also accept a bitcast of a splat? Be careful, not
3620 // 1,1,1,1 -> v8i16 though.
Evan Cheng9bbbb982006-10-25 20:48:19 +00003621 V1IsSplat = isSplatVector(V1.Val);
3622 V2IsSplat = isSplatVector(V2.Val);
Chris Lattner8a594482007-11-25 00:24:49 +00003623
3624 // Canonicalize the splat or undef, if present, to be on the RHS.
Evan Cheng9bbbb982006-10-25 20:48:19 +00003625 if ((V1IsSplat || V1IsUndef) && !(V2IsSplat || V2IsUndef)) {
Evan Cheng9eca5e82006-10-25 21:49:50 +00003626 Op = CommuteVectorShuffle(Op, V1, V2, PermMask, DAG);
Evan Cheng9bbbb982006-10-25 20:48:19 +00003627 std::swap(V1IsSplat, V2IsSplat);
3628 std::swap(V1IsUndef, V2IsUndef);
Evan Cheng9eca5e82006-10-25 21:49:50 +00003629 Commuted = true;
Evan Cheng9bbbb982006-10-25 20:48:19 +00003630 }
3631
Evan Cheng7a831ce2007-12-15 03:00:47 +00003632 // FIXME: Figure out a cleaner way to do this.
Evan Cheng9bbbb982006-10-25 20:48:19 +00003633 if (isCommutedMOVL(PermMask.Val, V2IsSplat, V2IsUndef)) {
3634 if (V2IsUndef) return V1;
Evan Cheng9eca5e82006-10-25 21:49:50 +00003635 Op = CommuteVectorShuffle(Op, V1, V2, PermMask, DAG);
Evan Cheng9bbbb982006-10-25 20:48:19 +00003636 if (V2IsSplat) {
3637 // V2 is a splat, so the mask may be malformed. That is, it may point
3638 // to any V2 element. The instruction selectior won't like this. Get
3639 // a corrected mask and commute to form a proper MOVS{S|D}.
3640 SDOperand NewMask = getMOVLMask(NumElems, DAG);
3641 if (NewMask.Val != PermMask.Val)
3642 Op = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2, NewMask);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003643 }
Evan Cheng9bbbb982006-10-25 20:48:19 +00003644 return Op;
Evan Chengd9b8e402006-10-16 06:36:00 +00003645 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00003646
Evan Chengd9b8e402006-10-16 06:36:00 +00003647 if (X86::isUNPCKL_v_undef_Mask(PermMask.Val) ||
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003648 X86::isUNPCKH_v_undef_Mask(PermMask.Val) ||
Evan Chengd9b8e402006-10-16 06:36:00 +00003649 X86::isUNPCKLMask(PermMask.Val) ||
3650 X86::isUNPCKHMask(PermMask.Val))
3651 return Op;
Evan Chenge1113032006-10-04 18:33:38 +00003652
Evan Cheng9bbbb982006-10-25 20:48:19 +00003653 if (V2IsSplat) {
3654 // Normalize mask so all entries that point to V2 points to its first
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00003655 // element then try to match unpck{h|l} again. If match, return a
Evan Cheng9bbbb982006-10-25 20:48:19 +00003656 // new vector_shuffle with the corrected mask.
3657 SDOperand NewMask = NormalizeMask(PermMask, DAG);
3658 if (NewMask.Val != PermMask.Val) {
3659 if (X86::isUNPCKLMask(PermMask.Val, true)) {
3660 SDOperand NewMask = getUnpacklMask(NumElems, DAG);
3661 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2, NewMask);
3662 } else if (X86::isUNPCKHMask(PermMask.Val, true)) {
3663 SDOperand NewMask = getUnpackhMask(NumElems, DAG);
3664 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2, NewMask);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003665 }
3666 }
3667 }
3668
3669 // Normalize the node to match x86 shuffle ops if needed
Evan Cheng9eca5e82006-10-25 21:49:50 +00003670 if (V2.getOpcode() != ISD::UNDEF && isCommutedSHUFP(PermMask.Val))
3671 Op = CommuteVectorShuffle(Op, V1, V2, PermMask, DAG);
3672
3673 if (Commuted) {
3674 // Commute is back and try unpck* again.
3675 Op = CommuteVectorShuffle(Op, V1, V2, PermMask, DAG);
3676 if (X86::isUNPCKL_v_undef_Mask(PermMask.Val) ||
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003677 X86::isUNPCKH_v_undef_Mask(PermMask.Val) ||
Evan Cheng9eca5e82006-10-25 21:49:50 +00003678 X86::isUNPCKLMask(PermMask.Val) ||
3679 X86::isUNPCKHMask(PermMask.Val))
3680 return Op;
3681 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00003682
3683 // If VT is integer, try PSHUF* first, then SHUFP*.
3684 if (MVT::isInteger(VT)) {
Dan Gohman7f55fcb2007-08-02 21:17:01 +00003685 // MMX doesn't have PSHUFD; it does have PSHUFW. While it's theoretically
3686 // possible to shuffle a v2i32 using PSHUFW, that's not yet implemented.
3687 if (((MVT::getSizeInBits(VT) != 64 || NumElems == 4) &&
3688 X86::isPSHUFDMask(PermMask.Val)) ||
Evan Cheng0db9fe62006-04-25 20:13:52 +00003689 X86::isPSHUFHWMask(PermMask.Val) ||
3690 X86::isPSHUFLWMask(PermMask.Val)) {
3691 if (V2.getOpcode() != ISD::UNDEF)
3692 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1,
3693 DAG.getNode(ISD::UNDEF, V1.getValueType()),PermMask);
3694 return Op;
3695 }
3696
Chris Lattner07c70cd2007-05-17 17:13:13 +00003697 if (X86::isSHUFPMask(PermMask.Val) &&
3698 MVT::getSizeInBits(VT) != 64) // Don't do this for MMX.
Evan Cheng0db9fe62006-04-25 20:13:52 +00003699 return Op;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003700 } else {
3701 // Floating point cases in the other order.
3702 if (X86::isSHUFPMask(PermMask.Val))
3703 return Op;
3704 if (X86::isPSHUFDMask(PermMask.Val) ||
3705 X86::isPSHUFHWMask(PermMask.Val) ||
3706 X86::isPSHUFLWMask(PermMask.Val)) {
3707 if (V2.getOpcode() != ISD::UNDEF)
3708 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1,
3709 DAG.getNode(ISD::UNDEF, V1.getValueType()),PermMask);
3710 return Op;
3711 }
3712 }
3713
Evan Cheng14b32e12007-12-11 01:46:18 +00003714 // Handle v8i16 specifically since SSE can do byte extraction and insertion.
3715 if (VT == MVT::v8i16) {
3716 SDOperand NewOp = LowerVECTOR_SHUFFLEv8i16(V1, V2, PermMask, DAG, *this);
3717 if (NewOp.Val)
3718 return NewOp;
3719 }
3720
3721 // Handle all 4 wide cases with a number of shuffles.
3722 if (NumElems == 4 && MVT::getSizeInBits(VT) != 64) {
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003723 // Don't do this for MMX.
Evan Cheng0db9fe62006-04-25 20:13:52 +00003724 MVT::ValueType MaskVT = PermMask.getValueType();
Dan Gohman51eaa862007-06-14 22:58:02 +00003725 MVT::ValueType MaskEVT = MVT::getVectorElementType(MaskVT);
Chris Lattner5a88b832007-02-25 07:10:00 +00003726 SmallVector<std::pair<int, int>, 8> Locs;
Evan Cheng43f3bd32006-04-28 07:03:38 +00003727 Locs.reserve(NumElems);
Evan Cheng14b32e12007-12-11 01:46:18 +00003728 SmallVector<SDOperand, 8> Mask1(NumElems,
3729 DAG.getNode(ISD::UNDEF, MaskEVT));
3730 SmallVector<SDOperand, 8> Mask2(NumElems,
3731 DAG.getNode(ISD::UNDEF, MaskEVT));
Evan Cheng43f3bd32006-04-28 07:03:38 +00003732 unsigned NumHi = 0;
3733 unsigned NumLo = 0;
3734 // If no more than two elements come from either vector. This can be
3735 // implemented with two shuffles. First shuffle gather the elements.
3736 // The second shuffle, which takes the first shuffle as both of its
3737 // vector operands, put the elements into the right order.
3738 for (unsigned i = 0; i != NumElems; ++i) {
3739 SDOperand Elt = PermMask.getOperand(i);
3740 if (Elt.getOpcode() == ISD::UNDEF) {
3741 Locs[i] = std::make_pair(-1, -1);
3742 } else {
3743 unsigned Val = cast<ConstantSDNode>(Elt)->getValue();
3744 if (Val < NumElems) {
3745 Locs[i] = std::make_pair(0, NumLo);
3746 Mask1[NumLo] = Elt;
3747 NumLo++;
3748 } else {
3749 Locs[i] = std::make_pair(1, NumHi);
3750 if (2+NumHi < NumElems)
3751 Mask1[2+NumHi] = Elt;
3752 NumHi++;
3753 }
3754 }
3755 }
3756 if (NumLo <= 2 && NumHi <= 2) {
3757 V1 = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2,
Chris Lattnere2199452006-08-11 17:38:39 +00003758 DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
3759 &Mask1[0], Mask1.size()));
Evan Cheng43f3bd32006-04-28 07:03:38 +00003760 for (unsigned i = 0; i != NumElems; ++i) {
3761 if (Locs[i].first == -1)
3762 continue;
3763 else {
3764 unsigned Idx = (i < NumElems/2) ? 0 : NumElems;
3765 Idx += Locs[i].first * (NumElems/2) + Locs[i].second;
3766 Mask2[i] = DAG.getConstant(Idx, MaskEVT);
3767 }
3768 }
3769
3770 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V1,
Chris Lattnere2199452006-08-11 17:38:39 +00003771 DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
3772 &Mask2[0], Mask2.size()));
Evan Cheng43f3bd32006-04-28 07:03:38 +00003773 }
3774
3775 // Break it into (shuffle shuffle_hi, shuffle_lo).
3776 Locs.clear();
Chris Lattner5a88b832007-02-25 07:10:00 +00003777 SmallVector<SDOperand,8> LoMask(NumElems, DAG.getNode(ISD::UNDEF, MaskEVT));
3778 SmallVector<SDOperand,8> HiMask(NumElems, DAG.getNode(ISD::UNDEF, MaskEVT));
3779 SmallVector<SDOperand,8> *MaskPtr = &LoMask;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003780 unsigned MaskIdx = 0;
3781 unsigned LoIdx = 0;
3782 unsigned HiIdx = NumElems/2;
3783 for (unsigned i = 0; i != NumElems; ++i) {
3784 if (i == NumElems/2) {
3785 MaskPtr = &HiMask;
3786 MaskIdx = 1;
3787 LoIdx = 0;
3788 HiIdx = NumElems/2;
3789 }
3790 SDOperand Elt = PermMask.getOperand(i);
3791 if (Elt.getOpcode() == ISD::UNDEF) {
3792 Locs[i] = std::make_pair(-1, -1);
3793 } else if (cast<ConstantSDNode>(Elt)->getValue() < NumElems) {
3794 Locs[i] = std::make_pair(MaskIdx, LoIdx);
3795 (*MaskPtr)[LoIdx] = Elt;
3796 LoIdx++;
3797 } else {
3798 Locs[i] = std::make_pair(MaskIdx, HiIdx);
3799 (*MaskPtr)[HiIdx] = Elt;
3800 HiIdx++;
3801 }
3802 }
3803
Chris Lattner8c0c10c2006-05-16 06:45:34 +00003804 SDOperand LoShuffle =
3805 DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2,
Chris Lattnere2199452006-08-11 17:38:39 +00003806 DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
3807 &LoMask[0], LoMask.size()));
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00003808 SDOperand HiShuffle =
Chris Lattner8c0c10c2006-05-16 06:45:34 +00003809 DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2,
Chris Lattnere2199452006-08-11 17:38:39 +00003810 DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
3811 &HiMask[0], HiMask.size()));
Chris Lattner5a88b832007-02-25 07:10:00 +00003812 SmallVector<SDOperand, 8> MaskOps;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003813 for (unsigned i = 0; i != NumElems; ++i) {
3814 if (Locs[i].first == -1) {
3815 MaskOps.push_back(DAG.getNode(ISD::UNDEF, MaskEVT));
3816 } else {
3817 unsigned Idx = Locs[i].first * NumElems + Locs[i].second;
3818 MaskOps.push_back(DAG.getConstant(Idx, MaskEVT));
3819 }
3820 }
3821 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, LoShuffle, HiShuffle,
Chris Lattnere2199452006-08-11 17:38:39 +00003822 DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
3823 &MaskOps[0], MaskOps.size()));
Evan Cheng0db9fe62006-04-25 20:13:52 +00003824 }
3825
3826 return SDOperand();
3827}
3828
3829SDOperand
Nate Begeman14d12ca2008-02-11 04:19:36 +00003830X86TargetLowering::LowerEXTRACT_VECTOR_ELT_SSE4(SDOperand Op,
3831 SelectionDAG &DAG) {
3832 MVT::ValueType VT = Op.getValueType();
3833 if (MVT::getSizeInBits(VT) == 8) {
3834 SDOperand Extract = DAG.getNode(X86ISD::PEXTRB, MVT::i32,
3835 Op.getOperand(0), Op.getOperand(1));
3836 SDOperand Assert = DAG.getNode(ISD::AssertZext, MVT::i32, Extract,
3837 DAG.getValueType(VT));
3838 return DAG.getNode(ISD::TRUNCATE, VT, Assert);
3839 } else if (MVT::getSizeInBits(VT) == 16) {
3840 SDOperand Extract = DAG.getNode(X86ISD::PEXTRW, MVT::i32,
3841 Op.getOperand(0), Op.getOperand(1));
3842 SDOperand Assert = DAG.getNode(ISD::AssertZext, MVT::i32, Extract,
3843 DAG.getValueType(VT));
3844 return DAG.getNode(ISD::TRUNCATE, VT, Assert);
3845 }
3846 return SDOperand();
3847}
3848
3849
3850SDOperand
Evan Cheng0db9fe62006-04-25 20:13:52 +00003851X86TargetLowering::LowerEXTRACT_VECTOR_ELT(SDOperand Op, SelectionDAG &DAG) {
3852 if (!isa<ConstantSDNode>(Op.getOperand(1)))
3853 return SDOperand();
3854
Nate Begeman14d12ca2008-02-11 04:19:36 +00003855 if (Subtarget->hasSSE41())
3856 return LowerEXTRACT_VECTOR_ELT_SSE4(Op, DAG);
3857
Evan Cheng0db9fe62006-04-25 20:13:52 +00003858 MVT::ValueType VT = Op.getValueType();
3859 // TODO: handle v16i8.
3860 if (MVT::getSizeInBits(VT) == 16) {
Evan Cheng14b32e12007-12-11 01:46:18 +00003861 SDOperand Vec = Op.getOperand(0);
3862 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getValue();
3863 if (Idx == 0)
3864 return DAG.getNode(ISD::TRUNCATE, MVT::i16,
3865 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, MVT::i32,
3866 DAG.getNode(ISD::BIT_CONVERT, MVT::v4i32, Vec),
3867 Op.getOperand(1)));
Evan Cheng0db9fe62006-04-25 20:13:52 +00003868 // Transform it so it match pextrw which produces a 32-bit result.
3869 MVT::ValueType EVT = (MVT::ValueType)(VT+1);
3870 SDOperand Extract = DAG.getNode(X86ISD::PEXTRW, EVT,
3871 Op.getOperand(0), Op.getOperand(1));
3872 SDOperand Assert = DAG.getNode(ISD::AssertZext, EVT, Extract,
3873 DAG.getValueType(VT));
3874 return DAG.getNode(ISD::TRUNCATE, VT, Assert);
3875 } else if (MVT::getSizeInBits(VT) == 32) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00003876 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getValue();
3877 if (Idx == 0)
3878 return Op;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003879 // SHUFPS the element to the lowest double word, then movss.
3880 MVT::ValueType MaskVT = MVT::getIntVectorWithNumElements(4);
Chris Lattner5a88b832007-02-25 07:10:00 +00003881 SmallVector<SDOperand, 8> IdxVec;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00003882 IdxVec.
3883 push_back(DAG.getConstant(Idx, MVT::getVectorElementType(MaskVT)));
3884 IdxVec.
3885 push_back(DAG.getNode(ISD::UNDEF, MVT::getVectorElementType(MaskVT)));
3886 IdxVec.
3887 push_back(DAG.getNode(ISD::UNDEF, MVT::getVectorElementType(MaskVT)));
3888 IdxVec.
3889 push_back(DAG.getNode(ISD::UNDEF, MVT::getVectorElementType(MaskVT)));
Chris Lattnere2199452006-08-11 17:38:39 +00003890 SDOperand Mask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
3891 &IdxVec[0], IdxVec.size());
Evan Cheng14b32e12007-12-11 01:46:18 +00003892 SDOperand Vec = Op.getOperand(0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003893 Vec = DAG.getNode(ISD::VECTOR_SHUFFLE, Vec.getValueType(),
Evan Cheng6e56e2c2006-11-07 22:14:24 +00003894 Vec, DAG.getNode(ISD::UNDEF, Vec.getValueType()), Mask);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003895 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00003896 DAG.getIntPtrConstant(0));
Evan Cheng0db9fe62006-04-25 20:13:52 +00003897 } else if (MVT::getSizeInBits(VT) == 64) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00003898 // FIXME: .td only matches this for <2 x f64>, not <2 x i64> on 32b
3899 // FIXME: seems like this should be unnecessary if mov{h,l}pd were taught
3900 // to match extract_elt for f64.
Evan Cheng0db9fe62006-04-25 20:13:52 +00003901 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getValue();
3902 if (Idx == 0)
3903 return Op;
3904
3905 // UNPCKHPD the element to the lowest double word, then movsd.
3906 // Note if the lower 64 bits of the result of the UNPCKHPD is then stored
3907 // to a f64mem, the whole operation is folded into a single MOVHPDmr.
3908 MVT::ValueType MaskVT = MVT::getIntVectorWithNumElements(4);
Chris Lattner5a88b832007-02-25 07:10:00 +00003909 SmallVector<SDOperand, 8> IdxVec;
Dan Gohman51eaa862007-06-14 22:58:02 +00003910 IdxVec.push_back(DAG.getConstant(1, MVT::getVectorElementType(MaskVT)));
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00003911 IdxVec.
3912 push_back(DAG.getNode(ISD::UNDEF, MVT::getVectorElementType(MaskVT)));
Chris Lattnere2199452006-08-11 17:38:39 +00003913 SDOperand Mask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
3914 &IdxVec[0], IdxVec.size());
Evan Cheng14b32e12007-12-11 01:46:18 +00003915 SDOperand Vec = Op.getOperand(0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003916 Vec = DAG.getNode(ISD::VECTOR_SHUFFLE, Vec.getValueType(),
3917 Vec, DAG.getNode(ISD::UNDEF, Vec.getValueType()), Mask);
3918 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00003919 DAG.getIntPtrConstant(0));
Evan Cheng0db9fe62006-04-25 20:13:52 +00003920 }
3921
3922 return SDOperand();
3923}
3924
3925SDOperand
Nate Begeman14d12ca2008-02-11 04:19:36 +00003926X86TargetLowering::LowerINSERT_VECTOR_ELT_SSE4(SDOperand Op, SelectionDAG &DAG){
3927 MVT::ValueType VT = Op.getValueType();
3928 MVT::ValueType EVT = MVT::getVectorElementType(VT);
3929
3930 SDOperand N0 = Op.getOperand(0);
3931 SDOperand N1 = Op.getOperand(1);
3932 SDOperand N2 = Op.getOperand(2);
3933
3934 if ((MVT::getSizeInBits(EVT) == 8) || (MVT::getSizeInBits(EVT) == 16)) {
3935 unsigned Opc = (MVT::getSizeInBits(EVT) == 8) ? X86ISD::PINSRB
3936 : X86ISD::PINSRW;
3937 // Transform it so it match pinsr{b,w} which expects a GR32 as its second
3938 // argument.
3939 if (N1.getValueType() != MVT::i32)
3940 N1 = DAG.getNode(ISD::ANY_EXTEND, MVT::i32, N1);
3941 if (N2.getValueType() != MVT::i32)
3942 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getValue());
3943 return DAG.getNode(Opc, VT, N0, N1, N2);
3944 } else if (EVT == MVT::f32) {
3945 // Bits [7:6] of the constant are the source select. This will always be
3946 // zero here. The DAG Combiner may combine an extract_elt index into these
3947 // bits. For example (insert (extract, 3), 2) could be matched by putting
3948 // the '3' into bits [7:6] of X86ISD::INSERTPS.
3949 // Bits [5:4] of the constant are the destination select. This is the
3950 // value of the incoming immediate.
3951 // Bits [3:0] of the constant are the zero mask. The DAG Combiner may
3952 // combine either bitwise AND or insert of float 0.0 to set these bits.
3953 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getValue() << 4);
3954 return DAG.getNode(X86ISD::INSERTPS, VT, N0, N1, N2);
3955 }
3956 return SDOperand();
3957}
3958
3959SDOperand
Evan Cheng0db9fe62006-04-25 20:13:52 +00003960X86TargetLowering::LowerINSERT_VECTOR_ELT(SDOperand Op, SelectionDAG &DAG) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00003961 MVT::ValueType VT = Op.getValueType();
Evan Cheng794405e2007-12-12 07:55:34 +00003962 MVT::ValueType EVT = MVT::getVectorElementType(VT);
Nate Begeman14d12ca2008-02-11 04:19:36 +00003963
3964 if (Subtarget->hasSSE41())
3965 return LowerINSERT_VECTOR_ELT_SSE4(Op, DAG);
3966
Evan Cheng794405e2007-12-12 07:55:34 +00003967 if (EVT == MVT::i8)
3968 return SDOperand();
3969
Evan Cheng0db9fe62006-04-25 20:13:52 +00003970 SDOperand N0 = Op.getOperand(0);
3971 SDOperand N1 = Op.getOperand(1);
3972 SDOperand N2 = Op.getOperand(2);
Evan Cheng794405e2007-12-12 07:55:34 +00003973
3974 if (MVT::getSizeInBits(EVT) == 16) {
3975 // Transform it so it match pinsrw which expects a 16-bit value in a GR32
3976 // as its second argument.
Evan Cheng0db9fe62006-04-25 20:13:52 +00003977 if (N1.getValueType() != MVT::i32)
3978 N1 = DAG.getNode(ISD::ANY_EXTEND, MVT::i32, N1);
3979 if (N2.getValueType() != MVT::i32)
Chris Lattner0bd48932008-01-17 07:00:52 +00003980 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getValue());
Evan Cheng0db9fe62006-04-25 20:13:52 +00003981 return DAG.getNode(X86ISD::PINSRW, VT, N0, N1, N2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003982 }
Nate Begeman219f67f2008-01-05 20:51:30 +00003983 return SDOperand();
Evan Cheng0db9fe62006-04-25 20:13:52 +00003984}
3985
3986SDOperand
3987X86TargetLowering::LowerSCALAR_TO_VECTOR(SDOperand Op, SelectionDAG &DAG) {
3988 SDOperand AnyExt = DAG.getNode(ISD::ANY_EXTEND, MVT::i32, Op.getOperand(0));
Evan Chengefec7512008-02-18 23:04:32 +00003989 MVT::ValueType VT = MVT::v2i32;
3990 switch (Op.getValueType()) {
3991 default: break;
3992 case MVT::v16i8:
3993 case MVT::v8i16:
3994 VT = MVT::v4i32;
3995 break;
3996 }
3997 return DAG.getNode(ISD::BIT_CONVERT, Op.getValueType(),
3998 DAG.getNode(ISD::SCALAR_TO_VECTOR, VT, AnyExt));
Evan Cheng0db9fe62006-04-25 20:13:52 +00003999}
4000
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00004001// ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
Evan Cheng0db9fe62006-04-25 20:13:52 +00004002// their target countpart wrapped in the X86ISD::Wrapper node. Suppose N is
4003// one of the above mentioned nodes. It has to be wrapped because otherwise
4004// Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
4005// be used to form addressing mode. These wrapped nodes will be selected
4006// into MOV32ri.
4007SDOperand
4008X86TargetLowering::LowerConstantPool(SDOperand Op, SelectionDAG &DAG) {
4009 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Evan Chengd0ff02c2006-11-29 23:19:46 +00004010 SDOperand Result = DAG.getTargetConstantPool(CP->getConstVal(),
4011 getPointerTy(),
4012 CP->getAlignment());
Evan Cheng19f2ffc2006-12-05 04:01:03 +00004013 Result = DAG.getNode(X86ISD::Wrapper, getPointerTy(), Result);
Anton Korobeynikov7f705592007-01-12 19:20:47 +00004014 // With PIC, the address is actually $g + Offset.
4015 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
4016 !Subtarget->isPICStyleRIPRel()) {
4017 Result = DAG.getNode(ISD::ADD, getPointerTy(),
4018 DAG.getNode(X86ISD::GlobalBaseReg, getPointerTy()),
4019 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004020 }
4021
4022 return Result;
4023}
4024
4025SDOperand
4026X86TargetLowering::LowerGlobalAddress(SDOperand Op, SelectionDAG &DAG) {
4027 GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Evan Chengd0ff02c2006-11-29 23:19:46 +00004028 SDOperand Result = DAG.getTargetGlobalAddress(GV, getPointerTy());
Evan Chenga844bde2008-02-02 04:07:54 +00004029 // If it's a debug information descriptor, don't mess with it.
4030 if (DAG.isVerifiedDebugInfoDesc(Op))
4031 return Result;
Evan Cheng19f2ffc2006-12-05 04:01:03 +00004032 Result = DAG.getNode(X86ISD::Wrapper, getPointerTy(), Result);
Anton Korobeynikov7f705592007-01-12 19:20:47 +00004033 // With PIC, the address is actually $g + Offset.
4034 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
4035 !Subtarget->isPICStyleRIPRel()) {
4036 Result = DAG.getNode(ISD::ADD, getPointerTy(),
4037 DAG.getNode(X86ISD::GlobalBaseReg, getPointerTy()),
4038 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004039 }
Anton Korobeynikov2b2bc682006-12-22 22:29:05 +00004040
4041 // For Darwin & Mingw32, external and weak symbols are indirect, so we want to
4042 // load the value at address GV, not the value of GV itself. This means that
4043 // the GlobalAddress must be in the base or index register of the address, not
4044 // the GV offset field. Platform check is inside GVRequiresExtraLoad() call
Anton Korobeynikov7f705592007-01-12 19:20:47 +00004045 // The same applies for external symbols during PIC codegen
Anton Korobeynikov2b2bc682006-12-22 22:29:05 +00004046 if (Subtarget->GVRequiresExtraLoad(GV, getTargetMachine(), false))
Dan Gohman69de1932008-02-06 22:27:42 +00004047 Result = DAG.getLoad(getPointerTy(), DAG.getEntryNode(), Result,
Dan Gohman3069b872008-02-07 18:41:25 +00004048 PseudoSourceValue::getGOT(), 0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004049
4050 return Result;
4051}
4052
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004053// Lower ISD::GlobalTLSAddress using the "general dynamic" model
4054static SDOperand
4055LowerToTLSGeneralDynamicModel(GlobalAddressSDNode *GA, SelectionDAG &DAG,
4056 const MVT::ValueType PtrVT) {
4057 SDOperand InFlag;
4058 SDOperand Chain = DAG.getCopyToReg(DAG.getEntryNode(), X86::EBX,
4059 DAG.getNode(X86ISD::GlobalBaseReg,
4060 PtrVT), InFlag);
4061 InFlag = Chain.getValue(1);
4062
4063 // emit leal symbol@TLSGD(,%ebx,1), %eax
4064 SDVTList NodeTys = DAG.getVTList(PtrVT, MVT::Other, MVT::Flag);
4065 SDOperand TGA = DAG.getTargetGlobalAddress(GA->getGlobal(),
4066 GA->getValueType(0),
4067 GA->getOffset());
4068 SDOperand Ops[] = { Chain, TGA, InFlag };
4069 SDOperand Result = DAG.getNode(X86ISD::TLSADDR, NodeTys, Ops, 3);
4070 InFlag = Result.getValue(2);
4071 Chain = Result.getValue(1);
4072
4073 // call ___tls_get_addr. This function receives its argument in
4074 // the register EAX.
4075 Chain = DAG.getCopyToReg(Chain, X86::EAX, Result, InFlag);
4076 InFlag = Chain.getValue(1);
4077
4078 NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
4079 SDOperand Ops1[] = { Chain,
4080 DAG.getTargetExternalSymbol("___tls_get_addr",
4081 PtrVT),
4082 DAG.getRegister(X86::EAX, PtrVT),
4083 DAG.getRegister(X86::EBX, PtrVT),
4084 InFlag };
4085 Chain = DAG.getNode(X86ISD::CALL, NodeTys, Ops1, 5);
4086 InFlag = Chain.getValue(1);
4087
4088 return DAG.getCopyFromReg(Chain, X86::EAX, PtrVT, InFlag);
4089}
4090
4091// Lower ISD::GlobalTLSAddress using the "initial exec" (for no-pic) or
4092// "local exec" model.
4093static SDOperand
4094LowerToTLSExecModel(GlobalAddressSDNode *GA, SelectionDAG &DAG,
4095 const MVT::ValueType PtrVT) {
4096 // Get the Thread Pointer
4097 SDOperand ThreadPointer = DAG.getNode(X86ISD::THREAD_POINTER, PtrVT);
4098 // emit "addl x@ntpoff,%eax" (local exec) or "addl x@indntpoff,%eax" (initial
4099 // exec)
4100 SDOperand TGA = DAG.getTargetGlobalAddress(GA->getGlobal(),
4101 GA->getValueType(0),
4102 GA->getOffset());
4103 SDOperand Offset = DAG.getNode(X86ISD::Wrapper, PtrVT, TGA);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00004104
4105 if (GA->getGlobal()->isDeclaration()) // initial exec TLS model
Dan Gohman69de1932008-02-06 22:27:42 +00004106 Offset = DAG.getLoad(PtrVT, DAG.getEntryNode(), Offset,
Dan Gohman3069b872008-02-07 18:41:25 +00004107 PseudoSourceValue::getGOT(), 0);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00004108
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004109 // The address of the thread local variable is the add of the thread
4110 // pointer with the offset of the variable.
4111 return DAG.getNode(ISD::ADD, PtrVT, ThreadPointer, Offset);
4112}
4113
4114SDOperand
4115X86TargetLowering::LowerGlobalTLSAddress(SDOperand Op, SelectionDAG &DAG) {
4116 // TODO: implement the "local dynamic" model
Lauro Ramos Venancio2c5c1112007-04-21 20:56:26 +00004117 // TODO: implement the "initial exec"model for pic executables
4118 assert(!Subtarget->is64Bit() && Subtarget->isTargetELF() &&
4119 "TLS not implemented for non-ELF and 64-bit targets");
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004120 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
4121 // If the relocation model is PIC, use the "General Dynamic" TLS Model,
4122 // otherwise use the "Local Exec"TLS Model
4123 if (getTargetMachine().getRelocationModel() == Reloc::PIC_)
4124 return LowerToTLSGeneralDynamicModel(GA, DAG, getPointerTy());
4125 else
4126 return LowerToTLSExecModel(GA, DAG, getPointerTy());
4127}
4128
Evan Cheng0db9fe62006-04-25 20:13:52 +00004129SDOperand
4130X86TargetLowering::LowerExternalSymbol(SDOperand Op, SelectionDAG &DAG) {
4131 const char *Sym = cast<ExternalSymbolSDNode>(Op)->getSymbol();
Evan Chengd0ff02c2006-11-29 23:19:46 +00004132 SDOperand Result = DAG.getTargetExternalSymbol(Sym, getPointerTy());
Evan Cheng19f2ffc2006-12-05 04:01:03 +00004133 Result = DAG.getNode(X86ISD::Wrapper, getPointerTy(), Result);
Anton Korobeynikov7f705592007-01-12 19:20:47 +00004134 // With PIC, the address is actually $g + Offset.
4135 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
4136 !Subtarget->isPICStyleRIPRel()) {
4137 Result = DAG.getNode(ISD::ADD, getPointerTy(),
4138 DAG.getNode(X86ISD::GlobalBaseReg, getPointerTy()),
4139 Result);
4140 }
4141
4142 return Result;
4143}
4144
4145SDOperand X86TargetLowering::LowerJumpTable(SDOperand Op, SelectionDAG &DAG) {
4146 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
4147 SDOperand Result = DAG.getTargetJumpTable(JT->getIndex(), getPointerTy());
4148 Result = DAG.getNode(X86ISD::Wrapper, getPointerTy(), Result);
4149 // With PIC, the address is actually $g + Offset.
4150 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
4151 !Subtarget->isPICStyleRIPRel()) {
4152 Result = DAG.getNode(ISD::ADD, getPointerTy(),
4153 DAG.getNode(X86ISD::GlobalBaseReg, getPointerTy()),
4154 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004155 }
4156
4157 return Result;
4158}
4159
Chris Lattner2ff75ee2007-10-17 06:02:13 +00004160/// LowerShift - Lower SRA_PARTS and friends, which return two i32 values and
4161/// take a 2 x i32 value to shift plus a shift amount.
Evan Cheng0db9fe62006-04-25 20:13:52 +00004162SDOperand X86TargetLowering::LowerShift(SDOperand Op, SelectionDAG &DAG) {
Dan Gohman4c1fa612008-03-03 22:22:09 +00004163 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
4164 MVT::ValueType VT = Op.getValueType();
4165 unsigned VTBits = MVT::getSizeInBits(VT);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00004166 bool isSRA = Op.getOpcode() == ISD::SRA_PARTS;
4167 SDOperand ShOpLo = Op.getOperand(0);
4168 SDOperand ShOpHi = Op.getOperand(1);
4169 SDOperand ShAmt = Op.getOperand(2);
4170 SDOperand Tmp1 = isSRA ?
Dan Gohman4c1fa612008-03-03 22:22:09 +00004171 DAG.getNode(ISD::SRA, VT, ShOpHi, DAG.getConstant(VTBits - 1, MVT::i8)) :
4172 DAG.getConstant(0, VT);
Evan Chenge3413162006-01-09 18:33:28 +00004173
Chris Lattner2ff75ee2007-10-17 06:02:13 +00004174 SDOperand Tmp2, Tmp3;
4175 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dan Gohman4c1fa612008-03-03 22:22:09 +00004176 Tmp2 = DAG.getNode(X86ISD::SHLD, VT, ShOpHi, ShOpLo, ShAmt);
4177 Tmp3 = DAG.getNode(ISD::SHL, VT, ShOpLo, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00004178 } else {
Dan Gohman4c1fa612008-03-03 22:22:09 +00004179 Tmp2 = DAG.getNode(X86ISD::SHRD, VT, ShOpLo, ShOpHi, ShAmt);
4180 Tmp3 = DAG.getNode(isSRA ? ISD::SRA : ISD::SRL, VT, ShOpHi, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00004181 }
Evan Chenge3413162006-01-09 18:33:28 +00004182
Chris Lattner2ff75ee2007-10-17 06:02:13 +00004183 const MVT::ValueType *VTs = DAG.getNodeValueTypes(MVT::Other, MVT::Flag);
4184 SDOperand AndNode = DAG.getNode(ISD::AND, MVT::i8, ShAmt,
Dan Gohman4c1fa612008-03-03 22:22:09 +00004185 DAG.getConstant(VTBits, MVT::i8));
4186 SDOperand Cond = DAG.getNode(X86ISD::CMP, VT,
Chris Lattner2ff75ee2007-10-17 06:02:13 +00004187 AndNode, DAG.getConstant(0, MVT::i8));
Evan Chenge3413162006-01-09 18:33:28 +00004188
Chris Lattner2ff75ee2007-10-17 06:02:13 +00004189 SDOperand Hi, Lo;
4190 SDOperand CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Dan Gohman4c1fa612008-03-03 22:22:09 +00004191 VTs = DAG.getNodeValueTypes(VT, MVT::Flag);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00004192 SmallVector<SDOperand, 4> Ops;
4193 if (Op.getOpcode() == ISD::SHL_PARTS) {
4194 Ops.push_back(Tmp2);
4195 Ops.push_back(Tmp3);
4196 Ops.push_back(CC);
4197 Ops.push_back(Cond);
Dan Gohman4c1fa612008-03-03 22:22:09 +00004198 Hi = DAG.getNode(X86ISD::CMOV, VT, &Ops[0], Ops.size());
Evan Chenge3413162006-01-09 18:33:28 +00004199
Evan Chenge3413162006-01-09 18:33:28 +00004200 Ops.clear();
Chris Lattner2ff75ee2007-10-17 06:02:13 +00004201 Ops.push_back(Tmp3);
4202 Ops.push_back(Tmp1);
4203 Ops.push_back(CC);
4204 Ops.push_back(Cond);
Dan Gohman4c1fa612008-03-03 22:22:09 +00004205 Lo = DAG.getNode(X86ISD::CMOV, VT, &Ops[0], Ops.size());
Chris Lattner2ff75ee2007-10-17 06:02:13 +00004206 } else {
4207 Ops.push_back(Tmp2);
4208 Ops.push_back(Tmp3);
4209 Ops.push_back(CC);
4210 Ops.push_back(Cond);
Dan Gohman4c1fa612008-03-03 22:22:09 +00004211 Lo = DAG.getNode(X86ISD::CMOV, VT, &Ops[0], Ops.size());
Chris Lattner2ff75ee2007-10-17 06:02:13 +00004212
4213 Ops.clear();
4214 Ops.push_back(Tmp3);
4215 Ops.push_back(Tmp1);
4216 Ops.push_back(CC);
4217 Ops.push_back(Cond);
Dan Gohman4c1fa612008-03-03 22:22:09 +00004218 Hi = DAG.getNode(X86ISD::CMOV, VT, &Ops[0], Ops.size());
Chris Lattner2ff75ee2007-10-17 06:02:13 +00004219 }
4220
Dan Gohman4c1fa612008-03-03 22:22:09 +00004221 VTs = DAG.getNodeValueTypes(VT, VT);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00004222 Ops.clear();
4223 Ops.push_back(Lo);
4224 Ops.push_back(Hi);
4225 return DAG.getNode(ISD::MERGE_VALUES, VTs, 2, &Ops[0], Ops.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00004226}
Evan Chenga3195e82006-01-12 22:54:21 +00004227
Evan Cheng0db9fe62006-04-25 20:13:52 +00004228SDOperand X86TargetLowering::LowerSINT_TO_FP(SDOperand Op, SelectionDAG &DAG) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00004229 MVT::ValueType SrcVT = Op.getOperand(0).getValueType();
Chris Lattnerb09916b2008-02-27 05:57:41 +00004230 assert(SrcVT <= MVT::i64 && SrcVT >= MVT::i16 &&
4231 "Unknown SINT_TO_FP to lower!");
4232
4233 // These are really Legal; caller falls through into that case.
4234 if (SrcVT == MVT::i32 && isScalarFPTypeInSSEReg(Op.getValueType()))
4235 return SDOperand();
4236 if (SrcVT == MVT::i64 && Op.getValueType() != MVT::f80 &&
4237 Subtarget->is64Bit())
4238 return SDOperand();
4239
Evan Cheng0db9fe62006-04-25 20:13:52 +00004240 unsigned Size = MVT::getSizeInBits(SrcVT)/8;
4241 MachineFunction &MF = DAG.getMachineFunction();
4242 int SSFI = MF.getFrameInfo()->CreateStackObject(Size, Size);
4243 SDOperand StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Evan Cheng786225a2006-10-05 23:01:46 +00004244 SDOperand Chain = DAG.getStore(DAG.getEntryNode(), Op.getOperand(0),
Dan Gohman69de1932008-02-06 22:27:42 +00004245 StackSlot,
Dan Gohman3069b872008-02-07 18:41:25 +00004246 PseudoSourceValue::getFixedStack(),
Dan Gohman69de1932008-02-06 22:27:42 +00004247 SSFI);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004248
4249 // Build the FILD
Chris Lattner5a88b832007-02-25 07:10:00 +00004250 SDVTList Tys;
Chris Lattner78631162008-01-16 06:24:21 +00004251 bool useSSE = isScalarFPTypeInSSEReg(Op.getValueType());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00004252 if (useSSE)
Chris Lattner5a88b832007-02-25 07:10:00 +00004253 Tys = DAG.getVTList(MVT::f64, MVT::Other, MVT::Flag);
4254 else
Dale Johannesen849f2142007-07-03 00:53:03 +00004255 Tys = DAG.getVTList(Op.getValueType(), MVT::Other);
Chris Lattner5a88b832007-02-25 07:10:00 +00004256 SmallVector<SDOperand, 8> Ops;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004257 Ops.push_back(Chain);
4258 Ops.push_back(StackSlot);
4259 Ops.push_back(DAG.getValueType(SrcVT));
Chris Lattnerb09916b2008-02-27 05:57:41 +00004260 SDOperand Result = DAG.getNode(useSSE ? X86ISD::FILD_FLAG : X86ISD::FILD,
4261 Tys, &Ops[0], Ops.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00004262
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00004263 if (useSSE) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00004264 Chain = Result.getValue(1);
4265 SDOperand InFlag = Result.getValue(2);
4266
4267 // FIXME: Currently the FST is flagged to the FILD_FLAG. This
4268 // shouldn't be necessary except that RFP cannot be live across
4269 // multiple blocks. When stackifier is fixed, they can be uncoupled.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00004270 MachineFunction &MF = DAG.getMachineFunction();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004271 int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00004272 SDOperand StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Chris Lattner5a88b832007-02-25 07:10:00 +00004273 Tys = DAG.getVTList(MVT::Other);
4274 SmallVector<SDOperand, 8> Ops;
Evan Chenga3195e82006-01-12 22:54:21 +00004275 Ops.push_back(Chain);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004276 Ops.push_back(Result);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00004277 Ops.push_back(StackSlot);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004278 Ops.push_back(DAG.getValueType(Op.getValueType()));
4279 Ops.push_back(InFlag);
Chris Lattnerbd564bf2006-08-08 02:23:42 +00004280 Chain = DAG.getNode(X86ISD::FST, Tys, &Ops[0], Ops.size());
Dan Gohman69de1932008-02-06 22:27:42 +00004281 Result = DAG.getLoad(Op.getValueType(), Chain, StackSlot,
Dan Gohman3069b872008-02-07 18:41:25 +00004282 PseudoSourceValue::getFixedStack(), SSFI);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00004283 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00004284
Evan Cheng0db9fe62006-04-25 20:13:52 +00004285 return Result;
4286}
4287
Chris Lattner27a6c732007-11-24 07:07:01 +00004288std::pair<SDOperand,SDOperand> X86TargetLowering::
4289FP_TO_SINTHelper(SDOperand Op, SelectionDAG &DAG) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00004290 assert(Op.getValueType() <= MVT::i64 && Op.getValueType() >= MVT::i16 &&
4291 "Unknown FP_TO_SINT to lower!");
Evan Cheng0db9fe62006-04-25 20:13:52 +00004292
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00004293 // These are really Legal.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +00004294 if (Op.getValueType() == MVT::i32 &&
Chris Lattner78631162008-01-16 06:24:21 +00004295 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Chris Lattner27a6c732007-11-24 07:07:01 +00004296 return std::make_pair(SDOperand(), SDOperand());
Dale Johannesen73328d12007-09-19 23:55:34 +00004297 if (Subtarget->is64Bit() &&
4298 Op.getValueType() == MVT::i64 &&
4299 Op.getOperand(0).getValueType() != MVT::f80)
Chris Lattner27a6c732007-11-24 07:07:01 +00004300 return std::make_pair(SDOperand(), SDOperand());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00004301
Evan Cheng87c89352007-10-15 20:11:21 +00004302 // We lower FP->sint64 into FISTP64, followed by a load, all to a temporary
4303 // stack slot.
4304 MachineFunction &MF = DAG.getMachineFunction();
4305 unsigned MemSize = MVT::getSizeInBits(Op.getValueType())/8;
4306 int SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize);
4307 SDOperand StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Evan Cheng0db9fe62006-04-25 20:13:52 +00004308 unsigned Opc;
4309 switch (Op.getValueType()) {
Chris Lattner27a6c732007-11-24 07:07:01 +00004310 default: assert(0 && "Invalid FP_TO_SINT to lower!");
4311 case MVT::i16: Opc = X86ISD::FP_TO_INT16_IN_MEM; break;
4312 case MVT::i32: Opc = X86ISD::FP_TO_INT32_IN_MEM; break;
4313 case MVT::i64: Opc = X86ISD::FP_TO_INT64_IN_MEM; break;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004314 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00004315
Evan Cheng0db9fe62006-04-25 20:13:52 +00004316 SDOperand Chain = DAG.getEntryNode();
4317 SDOperand Value = Op.getOperand(0);
Chris Lattner78631162008-01-16 06:24:21 +00004318 if (isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType())) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00004319 assert(Op.getValueType() == MVT::i64 && "Invalid FP_TO_SINT to lower!");
Dan Gohman69de1932008-02-06 22:27:42 +00004320 Chain = DAG.getStore(Chain, Value, StackSlot,
Dan Gohman3069b872008-02-07 18:41:25 +00004321 PseudoSourceValue::getFixedStack(), SSFI);
Dale Johannesen849f2142007-07-03 00:53:03 +00004322 SDVTList Tys = DAG.getVTList(Op.getOperand(0).getValueType(), MVT::Other);
Chris Lattner5a88b832007-02-25 07:10:00 +00004323 SDOperand Ops[] = {
4324 Chain, StackSlot, DAG.getValueType(Op.getOperand(0).getValueType())
4325 };
4326 Value = DAG.getNode(X86ISD::FLD, Tys, Ops, 3);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004327 Chain = Value.getValue(1);
4328 SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize);
4329 StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
4330 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00004331
Evan Cheng0db9fe62006-04-25 20:13:52 +00004332 // Build the FP_TO_INT*_IN_MEM
Chris Lattner5a88b832007-02-25 07:10:00 +00004333 SDOperand Ops[] = { Chain, Value, StackSlot };
4334 SDOperand FIST = DAG.getNode(Opc, MVT::Other, Ops, 3);
Evan Chengd9558e02006-01-06 00:43:03 +00004335
Chris Lattner27a6c732007-11-24 07:07:01 +00004336 return std::make_pair(FIST, StackSlot);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004337}
4338
Chris Lattner27a6c732007-11-24 07:07:01 +00004339SDOperand X86TargetLowering::LowerFP_TO_SINT(SDOperand Op, SelectionDAG &DAG) {
Chris Lattner27a6c732007-11-24 07:07:01 +00004340 std::pair<SDOperand,SDOperand> Vals = FP_TO_SINTHelper(Op, DAG);
4341 SDOperand FIST = Vals.first, StackSlot = Vals.second;
4342 if (FIST.Val == 0) return SDOperand();
4343
4344 // Load the result.
4345 return DAG.getLoad(Op.getValueType(), FIST, StackSlot, NULL, 0);
4346}
4347
4348SDNode *X86TargetLowering::ExpandFP_TO_SINT(SDNode *N, SelectionDAG &DAG) {
4349 std::pair<SDOperand,SDOperand> Vals = FP_TO_SINTHelper(SDOperand(N, 0), DAG);
4350 SDOperand FIST = Vals.first, StackSlot = Vals.second;
4351 if (FIST.Val == 0) return 0;
4352
4353 // Return an i64 load from the stack slot.
4354 SDOperand Res = DAG.getLoad(MVT::i64, FIST, StackSlot, NULL, 0);
4355
4356 // Use a MERGE_VALUES node to drop the chain result value.
4357 return DAG.getNode(ISD::MERGE_VALUES, MVT::i64, Res).Val;
4358}
4359
Evan Cheng0db9fe62006-04-25 20:13:52 +00004360SDOperand X86TargetLowering::LowerFABS(SDOperand Op, SelectionDAG &DAG) {
4361 MVT::ValueType VT = Op.getValueType();
Dan Gohman20382522007-07-10 00:05:58 +00004362 MVT::ValueType EltVT = VT;
4363 if (MVT::isVector(VT))
4364 EltVT = MVT::getVectorElementType(VT);
4365 const Type *OpNTy = MVT::getTypeForValueType(EltVT);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004366 std::vector<Constant*> CV;
Dan Gohman20382522007-07-10 00:05:58 +00004367 if (EltVT == MVT::f64) {
Dale Johannesen3f6eb742007-09-11 18:32:33 +00004368 Constant *C = ConstantFP::get(OpNTy, APFloat(APInt(64, ~(1ULL << 63))));
Dan Gohman20382522007-07-10 00:05:58 +00004369 CV.push_back(C);
4370 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004371 } else {
Dale Johannesen3f6eb742007-09-11 18:32:33 +00004372 Constant *C = ConstantFP::get(OpNTy, APFloat(APInt(32, ~(1U << 31))));
Dan Gohman20382522007-07-10 00:05:58 +00004373 CV.push_back(C);
4374 CV.push_back(C);
4375 CV.push_back(C);
4376 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004377 }
Dan Gohmand3006222007-07-27 17:16:43 +00004378 Constant *C = ConstantVector::get(CV);
4379 SDOperand CPIdx = DAG.getConstantPool(C, getPointerTy(), 4);
Dan Gohman69de1932008-02-06 22:27:42 +00004380 SDOperand Mask = DAG.getLoad(VT, DAG.getEntryNode(), CPIdx,
Dan Gohman3069b872008-02-07 18:41:25 +00004381 PseudoSourceValue::getConstantPool(), 0,
Dan Gohmand3006222007-07-27 17:16:43 +00004382 false, 16);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004383 return DAG.getNode(X86ISD::FAND, VT, Op.getOperand(0), Mask);
4384}
4385
4386SDOperand X86TargetLowering::LowerFNEG(SDOperand Op, SelectionDAG &DAG) {
4387 MVT::ValueType VT = Op.getValueType();
Dan Gohman20382522007-07-10 00:05:58 +00004388 MVT::ValueType EltVT = VT;
Evan Chengd4d01b72007-07-19 23:36:01 +00004389 unsigned EltNum = 1;
4390 if (MVT::isVector(VT)) {
Dan Gohman20382522007-07-10 00:05:58 +00004391 EltVT = MVT::getVectorElementType(VT);
Evan Chengd4d01b72007-07-19 23:36:01 +00004392 EltNum = MVT::getVectorNumElements(VT);
4393 }
Dan Gohman20382522007-07-10 00:05:58 +00004394 const Type *OpNTy = MVT::getTypeForValueType(EltVT);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004395 std::vector<Constant*> CV;
Dan Gohman20382522007-07-10 00:05:58 +00004396 if (EltVT == MVT::f64) {
Dale Johannesen3f6eb742007-09-11 18:32:33 +00004397 Constant *C = ConstantFP::get(OpNTy, APFloat(APInt(64, 1ULL << 63)));
Dan Gohman20382522007-07-10 00:05:58 +00004398 CV.push_back(C);
4399 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004400 } else {
Dale Johannesen3f6eb742007-09-11 18:32:33 +00004401 Constant *C = ConstantFP::get(OpNTy, APFloat(APInt(32, 1U << 31)));
Dan Gohman20382522007-07-10 00:05:58 +00004402 CV.push_back(C);
4403 CV.push_back(C);
4404 CV.push_back(C);
4405 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004406 }
Dan Gohmand3006222007-07-27 17:16:43 +00004407 Constant *C = ConstantVector::get(CV);
4408 SDOperand CPIdx = DAG.getConstantPool(C, getPointerTy(), 4);
Dan Gohman69de1932008-02-06 22:27:42 +00004409 SDOperand Mask = DAG.getLoad(VT, DAG.getEntryNode(), CPIdx,
Dan Gohman3069b872008-02-07 18:41:25 +00004410 PseudoSourceValue::getConstantPool(), 0,
Dan Gohmand3006222007-07-27 17:16:43 +00004411 false, 16);
Evan Chengd4d01b72007-07-19 23:36:01 +00004412 if (MVT::isVector(VT)) {
Evan Chengd4d01b72007-07-19 23:36:01 +00004413 return DAG.getNode(ISD::BIT_CONVERT, VT,
4414 DAG.getNode(ISD::XOR, MVT::v2i64,
4415 DAG.getNode(ISD::BIT_CONVERT, MVT::v2i64, Op.getOperand(0)),
4416 DAG.getNode(ISD::BIT_CONVERT, MVT::v2i64, Mask)));
4417 } else {
Evan Chengd4d01b72007-07-19 23:36:01 +00004418 return DAG.getNode(X86ISD::FXOR, VT, Op.getOperand(0), Mask);
4419 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00004420}
4421
Evan Cheng68c47cb2007-01-05 07:55:56 +00004422SDOperand X86TargetLowering::LowerFCOPYSIGN(SDOperand Op, SelectionDAG &DAG) {
Evan Cheng73d6cf12007-01-05 21:37:56 +00004423 SDOperand Op0 = Op.getOperand(0);
4424 SDOperand Op1 = Op.getOperand(1);
Evan Cheng68c47cb2007-01-05 07:55:56 +00004425 MVT::ValueType VT = Op.getValueType();
Evan Cheng73d6cf12007-01-05 21:37:56 +00004426 MVT::ValueType SrcVT = Op1.getValueType();
Evan Cheng68c47cb2007-01-05 07:55:56 +00004427 const Type *SrcTy = MVT::getTypeForValueType(SrcVT);
Evan Cheng73d6cf12007-01-05 21:37:56 +00004428
4429 // If second operand is smaller, extend it first.
4430 if (MVT::getSizeInBits(SrcVT) < MVT::getSizeInBits(VT)) {
4431 Op1 = DAG.getNode(ISD::FP_EXTEND, VT, Op1);
4432 SrcVT = VT;
Dale Johannesen43421b32007-09-06 18:13:44 +00004433 SrcTy = MVT::getTypeForValueType(SrcVT);
Evan Cheng73d6cf12007-01-05 21:37:56 +00004434 }
Dale Johannesen61c7ef32007-10-21 01:07:44 +00004435 // And if it is bigger, shrink it first.
4436 if (MVT::getSizeInBits(SrcVT) > MVT::getSizeInBits(VT)) {
Chris Lattner0bd48932008-01-17 07:00:52 +00004437 Op1 = DAG.getNode(ISD::FP_ROUND, VT, Op1, DAG.getIntPtrConstant(1));
Dale Johannesen61c7ef32007-10-21 01:07:44 +00004438 SrcVT = VT;
4439 SrcTy = MVT::getTypeForValueType(SrcVT);
4440 }
4441
4442 // At this point the operands and the result should have the same
4443 // type, and that won't be f80 since that is not custom lowered.
Evan Cheng73d6cf12007-01-05 21:37:56 +00004444
Evan Cheng68c47cb2007-01-05 07:55:56 +00004445 // First get the sign bit of second operand.
4446 std::vector<Constant*> CV;
4447 if (SrcVT == MVT::f64) {
Dale Johannesen3f6eb742007-09-11 18:32:33 +00004448 CV.push_back(ConstantFP::get(SrcTy, APFloat(APInt(64, 1ULL << 63))));
4449 CV.push_back(ConstantFP::get(SrcTy, APFloat(APInt(64, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00004450 } else {
Dale Johannesen3f6eb742007-09-11 18:32:33 +00004451 CV.push_back(ConstantFP::get(SrcTy, APFloat(APInt(32, 1U << 31))));
4452 CV.push_back(ConstantFP::get(SrcTy, APFloat(APInt(32, 0))));
4453 CV.push_back(ConstantFP::get(SrcTy, APFloat(APInt(32, 0))));
4454 CV.push_back(ConstantFP::get(SrcTy, APFloat(APInt(32, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00004455 }
Dan Gohmand3006222007-07-27 17:16:43 +00004456 Constant *C = ConstantVector::get(CV);
4457 SDOperand CPIdx = DAG.getConstantPool(C, getPointerTy(), 4);
Dan Gohman69de1932008-02-06 22:27:42 +00004458 SDOperand Mask1 = DAG.getLoad(SrcVT, DAG.getEntryNode(), CPIdx,
Dan Gohman3069b872008-02-07 18:41:25 +00004459 PseudoSourceValue::getConstantPool(), 0,
Dan Gohmand3006222007-07-27 17:16:43 +00004460 false, 16);
Evan Cheng73d6cf12007-01-05 21:37:56 +00004461 SDOperand SignBit = DAG.getNode(X86ISD::FAND, SrcVT, Op1, Mask1);
Evan Cheng68c47cb2007-01-05 07:55:56 +00004462
4463 // Shift sign bit right or left if the two operands have different types.
4464 if (MVT::getSizeInBits(SrcVT) > MVT::getSizeInBits(VT)) {
4465 // Op0 is MVT::f32, Op1 is MVT::f64.
4466 SignBit = DAG.getNode(ISD::SCALAR_TO_VECTOR, MVT::v2f64, SignBit);
4467 SignBit = DAG.getNode(X86ISD::FSRL, MVT::v2f64, SignBit,
4468 DAG.getConstant(32, MVT::i32));
4469 SignBit = DAG.getNode(ISD::BIT_CONVERT, MVT::v4f32, SignBit);
4470 SignBit = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, MVT::f32, SignBit,
Chris Lattner0bd48932008-01-17 07:00:52 +00004471 DAG.getIntPtrConstant(0));
Evan Cheng68c47cb2007-01-05 07:55:56 +00004472 }
4473
Evan Cheng73d6cf12007-01-05 21:37:56 +00004474 // Clear first operand sign bit.
4475 CV.clear();
4476 if (VT == MVT::f64) {
Dale Johannesen3f6eb742007-09-11 18:32:33 +00004477 CV.push_back(ConstantFP::get(SrcTy, APFloat(APInt(64, ~(1ULL << 63)))));
4478 CV.push_back(ConstantFP::get(SrcTy, APFloat(APInt(64, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00004479 } else {
Dale Johannesen3f6eb742007-09-11 18:32:33 +00004480 CV.push_back(ConstantFP::get(SrcTy, APFloat(APInt(32, ~(1U << 31)))));
4481 CV.push_back(ConstantFP::get(SrcTy, APFloat(APInt(32, 0))));
4482 CV.push_back(ConstantFP::get(SrcTy, APFloat(APInt(32, 0))));
4483 CV.push_back(ConstantFP::get(SrcTy, APFloat(APInt(32, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00004484 }
Dan Gohmand3006222007-07-27 17:16:43 +00004485 C = ConstantVector::get(CV);
4486 CPIdx = DAG.getConstantPool(C, getPointerTy(), 4);
Dan Gohman69de1932008-02-06 22:27:42 +00004487 SDOperand Mask2 = DAG.getLoad(VT, DAG.getEntryNode(), CPIdx,
Dan Gohman3069b872008-02-07 18:41:25 +00004488 PseudoSourceValue::getConstantPool(), 0,
Dan Gohmand3006222007-07-27 17:16:43 +00004489 false, 16);
Evan Cheng73d6cf12007-01-05 21:37:56 +00004490 SDOperand Val = DAG.getNode(X86ISD::FAND, VT, Op0, Mask2);
4491
4492 // Or the value with the sign bit.
4493 return DAG.getNode(X86ISD::FOR, VT, Val, SignBit);
Evan Cheng68c47cb2007-01-05 07:55:56 +00004494}
4495
Evan Chenge5f62042007-09-29 00:00:36 +00004496SDOperand X86TargetLowering::LowerSETCC(SDOperand Op, SelectionDAG &DAG) {
Evan Cheng0488db92007-09-25 01:57:46 +00004497 assert(Op.getValueType() == MVT::i8 && "SetCC type must be 8-bit integer");
Evan Cheng1a35edb2007-09-26 00:45:55 +00004498 SDOperand Cond;
Evan Cheng0488db92007-09-25 01:57:46 +00004499 SDOperand Op0 = Op.getOperand(0);
4500 SDOperand Op1 = Op.getOperand(1);
4501 SDOperand CC = Op.getOperand(2);
4502 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
4503 bool isFP = MVT::isFloatingPoint(Op.getOperand(1).getValueType());
4504 unsigned X86CC;
4505
Evan Cheng0488db92007-09-25 01:57:46 +00004506 if (translateX86CC(cast<CondCodeSDNode>(CC)->get(), isFP, X86CC,
Evan Cheng1a35edb2007-09-26 00:45:55 +00004507 Op0, Op1, DAG)) {
Evan Chenge5f62042007-09-29 00:00:36 +00004508 Cond = DAG.getNode(X86ISD::CMP, MVT::i32, Op0, Op1);
4509 return DAG.getNode(X86ISD::SETCC, MVT::i8,
Evan Cheng0488db92007-09-25 01:57:46 +00004510 DAG.getConstant(X86CC, MVT::i8), Cond);
Evan Cheng1a35edb2007-09-26 00:45:55 +00004511 }
Evan Cheng0488db92007-09-25 01:57:46 +00004512
4513 assert(isFP && "Illegal integer SetCC!");
4514
Evan Chenge5f62042007-09-29 00:00:36 +00004515 Cond = DAG.getNode(X86ISD::CMP, MVT::i32, Op0, Op1);
Evan Cheng0488db92007-09-25 01:57:46 +00004516 switch (SetCCOpcode) {
4517 default: assert(false && "Illegal floating point SetCC!");
4518 case ISD::SETOEQ: { // !PF & ZF
Evan Chenge5f62042007-09-29 00:00:36 +00004519 SDOperand Tmp1 = DAG.getNode(X86ISD::SETCC, MVT::i8,
Evan Cheng0488db92007-09-25 01:57:46 +00004520 DAG.getConstant(X86::COND_NP, MVT::i8), Cond);
Evan Chenge5f62042007-09-29 00:00:36 +00004521 SDOperand Tmp2 = DAG.getNode(X86ISD::SETCC, MVT::i8,
Evan Cheng0488db92007-09-25 01:57:46 +00004522 DAG.getConstant(X86::COND_E, MVT::i8), Cond);
4523 return DAG.getNode(ISD::AND, MVT::i8, Tmp1, Tmp2);
4524 }
4525 case ISD::SETUNE: { // PF | !ZF
Evan Chenge5f62042007-09-29 00:00:36 +00004526 SDOperand Tmp1 = DAG.getNode(X86ISD::SETCC, MVT::i8,
Evan Cheng0488db92007-09-25 01:57:46 +00004527 DAG.getConstant(X86::COND_P, MVT::i8), Cond);
Evan Chenge5f62042007-09-29 00:00:36 +00004528 SDOperand Tmp2 = DAG.getNode(X86ISD::SETCC, MVT::i8,
Evan Cheng0488db92007-09-25 01:57:46 +00004529 DAG.getConstant(X86::COND_NE, MVT::i8), Cond);
4530 return DAG.getNode(ISD::OR, MVT::i8, Tmp1, Tmp2);
4531 }
4532 }
4533}
4534
4535
Evan Cheng0db9fe62006-04-25 20:13:52 +00004536SDOperand X86TargetLowering::LowerSELECT(SDOperand Op, SelectionDAG &DAG) {
Evan Cheng734503b2006-09-11 02:19:56 +00004537 bool addTest = true;
Evan Cheng734503b2006-09-11 02:19:56 +00004538 SDOperand Cond = Op.getOperand(0);
4539 SDOperand CC;
Evan Cheng9bba8942006-01-26 02:13:10 +00004540
Evan Cheng734503b2006-09-11 02:19:56 +00004541 if (Cond.getOpcode() == ISD::SETCC)
Evan Chenge5f62042007-09-29 00:00:36 +00004542 Cond = LowerSETCC(Cond, DAG);
Evan Cheng734503b2006-09-11 02:19:56 +00004543
Evan Cheng3f41d662007-10-08 22:16:29 +00004544 // If condition flag is set by a X86ISD::CMP, then use it as the condition
4545 // setting operand in place of the X86ISD::SETCC.
Evan Cheng734503b2006-09-11 02:19:56 +00004546 if (Cond.getOpcode() == X86ISD::SETCC) {
4547 CC = Cond.getOperand(0);
4548
Evan Cheng734503b2006-09-11 02:19:56 +00004549 SDOperand Cmp = Cond.getOperand(1);
4550 unsigned Opc = Cmp.getOpcode();
Evan Cheng3f41d662007-10-08 22:16:29 +00004551 MVT::ValueType VT = Op.getValueType();
Chris Lattner1956d152008-01-16 06:19:45 +00004552
Evan Cheng3f41d662007-10-08 22:16:29 +00004553 bool IllegalFPCMov = false;
Chris Lattner1956d152008-01-16 06:19:45 +00004554 if (MVT::isFloatingPoint(VT) && !MVT::isVector(VT) &&
Chris Lattner78631162008-01-16 06:24:21 +00004555 !isScalarFPTypeInSSEReg(VT)) // FPStack?
Evan Cheng3f41d662007-10-08 22:16:29 +00004556 IllegalFPCMov = !hasFPCMov(cast<ConstantSDNode>(CC)->getSignExtended());
Chris Lattner1956d152008-01-16 06:19:45 +00004557
Evan Chenge5f62042007-09-29 00:00:36 +00004558 if ((Opc == X86ISD::CMP ||
4559 Opc == X86ISD::COMI ||
4560 Opc == X86ISD::UCOMI) && !IllegalFPCMov) {
Evan Cheng3f41d662007-10-08 22:16:29 +00004561 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00004562 addTest = false;
4563 }
4564 }
4565
4566 if (addTest) {
4567 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng3f41d662007-10-08 22:16:29 +00004568 Cond= DAG.getNode(X86ISD::CMP, MVT::i32, Cond, DAG.getConstant(0, MVT::i8));
Evan Cheng0488db92007-09-25 01:57:46 +00004569 }
4570
4571 const MVT::ValueType *VTs = DAG.getNodeValueTypes(Op.getValueType(),
4572 MVT::Flag);
4573 SmallVector<SDOperand, 4> Ops;
4574 // X86ISD::CMOV means set the result (which is operand 1) to the RHS if
4575 // condition is true.
4576 Ops.push_back(Op.getOperand(2));
4577 Ops.push_back(Op.getOperand(1));
4578 Ops.push_back(CC);
4579 Ops.push_back(Cond);
Evan Chenge5f62042007-09-29 00:00:36 +00004580 return DAG.getNode(X86ISD::CMOV, VTs, 2, &Ops[0], Ops.size());
Evan Cheng0488db92007-09-25 01:57:46 +00004581}
4582
Evan Cheng0db9fe62006-04-25 20:13:52 +00004583SDOperand X86TargetLowering::LowerBRCOND(SDOperand Op, SelectionDAG &DAG) {
Evan Cheng734503b2006-09-11 02:19:56 +00004584 bool addTest = true;
4585 SDOperand Chain = Op.getOperand(0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004586 SDOperand Cond = Op.getOperand(1);
4587 SDOperand Dest = Op.getOperand(2);
4588 SDOperand CC;
Evan Cheng734503b2006-09-11 02:19:56 +00004589
Evan Cheng0db9fe62006-04-25 20:13:52 +00004590 if (Cond.getOpcode() == ISD::SETCC)
Evan Chenge5f62042007-09-29 00:00:36 +00004591 Cond = LowerSETCC(Cond, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004592
Evan Cheng3f41d662007-10-08 22:16:29 +00004593 // If condition flag is set by a X86ISD::CMP, then use it as the condition
4594 // setting operand in place of the X86ISD::SETCC.
Evan Cheng0db9fe62006-04-25 20:13:52 +00004595 if (Cond.getOpcode() == X86ISD::SETCC) {
Evan Cheng734503b2006-09-11 02:19:56 +00004596 CC = Cond.getOperand(0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004597
Evan Cheng734503b2006-09-11 02:19:56 +00004598 SDOperand Cmp = Cond.getOperand(1);
4599 unsigned Opc = Cmp.getOpcode();
Evan Chenge5f62042007-09-29 00:00:36 +00004600 if (Opc == X86ISD::CMP ||
4601 Opc == X86ISD::COMI ||
4602 Opc == X86ISD::UCOMI) {
Evan Cheng3f41d662007-10-08 22:16:29 +00004603 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00004604 addTest = false;
4605 }
4606 }
4607
4608 if (addTest) {
4609 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Chenge5f62042007-09-29 00:00:36 +00004610 Cond= DAG.getNode(X86ISD::CMP, MVT::i32, Cond, DAG.getConstant(0, MVT::i8));
Evan Cheng0488db92007-09-25 01:57:46 +00004611 }
Evan Chenge5f62042007-09-29 00:00:36 +00004612 return DAG.getNode(X86ISD::BRCOND, Op.getValueType(),
Evan Cheng0488db92007-09-25 01:57:46 +00004613 Chain, Op.getOperand(2), CC, Cond);
4614}
4615
Anton Korobeynikove060b532007-04-17 19:34:00 +00004616
4617// Lower dynamic stack allocation to _alloca call for Cygwin/Mingw targets.
4618// Calls to _alloca is needed to probe the stack when allocating more than 4k
4619// bytes in one go. Touching the stack at 4K increments is necessary to ensure
4620// that the guard pages used by the OS virtual memory manager are allocated in
4621// correct sequence.
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00004622SDOperand
4623X86TargetLowering::LowerDYNAMIC_STACKALLOC(SDOperand Op,
4624 SelectionDAG &DAG) {
Anton Korobeynikove060b532007-04-17 19:34:00 +00004625 assert(Subtarget->isTargetCygMing() &&
4626 "This should be used only on Cygwin/Mingw targets");
4627
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00004628 // Get the inputs.
4629 SDOperand Chain = Op.getOperand(0);
4630 SDOperand Size = Op.getOperand(1);
4631 // FIXME: Ensure alignment here
4632
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00004633 SDOperand Flag;
4634
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00004635 MVT::ValueType IntPtr = getPointerTy();
Chris Lattner0bd48932008-01-17 07:00:52 +00004636 MVT::ValueType SPTy = Subtarget->is64Bit() ? MVT::i64 : MVT::i32;
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00004637
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00004638 Chain = DAG.getCopyToReg(Chain, X86::EAX, Size, Flag);
4639 Flag = Chain.getValue(1);
4640
4641 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
4642 SDOperand Ops[] = { Chain,
4643 DAG.getTargetExternalSymbol("_alloca", IntPtr),
4644 DAG.getRegister(X86::EAX, IntPtr),
4645 Flag };
4646 Chain = DAG.getNode(X86ISD::CALL, NodeTys, Ops, 4);
4647 Flag = Chain.getValue(1);
4648
4649 Chain = DAG.getCopyFromReg(Chain, X86StackPtr, SPTy).getValue(1);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00004650
4651 std::vector<MVT::ValueType> Tys;
4652 Tys.push_back(SPTy);
4653 Tys.push_back(MVT::Other);
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00004654 SDOperand Ops1[2] = { Chain.getValue(0), Chain };
4655 return DAG.getNode(ISD::MERGE_VALUES, Tys, Ops1, 2);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00004656}
4657
Evan Cheng0db9fe62006-04-25 20:13:52 +00004658SDOperand X86TargetLowering::LowerMEMSET(SDOperand Op, SelectionDAG &DAG) {
4659 SDOperand InFlag(0, 0);
4660 SDOperand Chain = Op.getOperand(0);
4661 unsigned Align =
4662 (unsigned)cast<ConstantSDNode>(Op.getOperand(4))->getValue();
4663 if (Align == 0) Align = 1;
4664
4665 ConstantSDNode *I = dyn_cast<ConstantSDNode>(Op.getOperand(3));
Rafael Espindola6b83b5d2007-08-27 10:18:20 +00004666 // If not DWORD aligned or size is more than the threshold, call memset.
Rafael Espindola44c82652007-08-27 17:48:26 +00004667 // The libc version is likely to be faster for these cases. It can use the
4668 // address value and run time information about the CPU.
Evan Cheng0db9fe62006-04-25 20:13:52 +00004669 if ((Align & 3) != 0 ||
Rafael Espindolafc05f402007-10-31 11:52:06 +00004670 (I && I->getValue() > Subtarget->getMaxInlineSizeThreshold())) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00004671 MVT::ValueType IntPtr = getPointerTy();
Owen Andersona69571c2006-05-03 01:29:57 +00004672 const Type *IntPtrTy = getTargetData()->getIntPtrType();
Reid Spencer47857812006-12-31 05:55:36 +00004673 TargetLowering::ArgListTy Args;
4674 TargetLowering::ArgListEntry Entry;
4675 Entry.Node = Op.getOperand(1);
4676 Entry.Ty = IntPtrTy;
Reid Spencer47857812006-12-31 05:55:36 +00004677 Args.push_back(Entry);
Reid Spenceraff93872007-01-03 17:24:59 +00004678 // Extend the unsigned i8 argument to be an int value for the call.
Reid Spencer47857812006-12-31 05:55:36 +00004679 Entry.Node = DAG.getNode(ISD::ZERO_EXTEND, MVT::i32, Op.getOperand(2));
4680 Entry.Ty = IntPtrTy;
Reid Spencer47857812006-12-31 05:55:36 +00004681 Args.push_back(Entry);
4682 Entry.Node = Op.getOperand(3);
4683 Args.push_back(Entry);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004684 std::pair<SDOperand,SDOperand> CallResult =
Duncan Sands00fee652008-02-14 17:28:50 +00004685 LowerCallTo(Chain, Type::VoidTy, false, false, false, CallingConv::C,
4686 false, DAG.getExternalSymbol("memset", IntPtr), Args, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004687 return CallResult.second;
Evan Cheng48090aa2006-03-21 23:01:21 +00004688 }
Evan Chengb9df0ca2006-03-22 02:53:00 +00004689
Evan Cheng0db9fe62006-04-25 20:13:52 +00004690 MVT::ValueType AVT;
4691 SDOperand Count;
4692 ConstantSDNode *ValC = dyn_cast<ConstantSDNode>(Op.getOperand(2));
4693 unsigned BytesLeft = 0;
4694 bool TwoRepStos = false;
4695 if (ValC) {
4696 unsigned ValReg;
Evan Cheng25ab6902006-09-08 06:48:29 +00004697 uint64_t Val = ValC->getValue() & 255;
Evan Cheng5ced1d82006-04-06 23:23:56 +00004698
Evan Cheng0db9fe62006-04-25 20:13:52 +00004699 // If the value is a constant, then we can potentially use larger sets.
4700 switch (Align & 3) {
4701 case 2: // WORD aligned
4702 AVT = MVT::i16;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004703 ValReg = X86::AX;
Evan Cheng25ab6902006-09-08 06:48:29 +00004704 Val = (Val << 8) | Val;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004705 break;
Evan Cheng25ab6902006-09-08 06:48:29 +00004706 case 0: // DWORD aligned
Evan Cheng0db9fe62006-04-25 20:13:52 +00004707 AVT = MVT::i32;
Evan Cheng25ab6902006-09-08 06:48:29 +00004708 ValReg = X86::EAX;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004709 Val = (Val << 8) | Val;
4710 Val = (Val << 16) | Val;
Evan Cheng25ab6902006-09-08 06:48:29 +00004711 if (Subtarget->is64Bit() && ((Align & 0xF) == 0)) { // QWORD aligned
4712 AVT = MVT::i64;
4713 ValReg = X86::RAX;
4714 Val = (Val << 32) | Val;
4715 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00004716 break;
4717 default: // Byte aligned
4718 AVT = MVT::i8;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004719 ValReg = X86::AL;
Evan Cheng25ab6902006-09-08 06:48:29 +00004720 Count = Op.getOperand(3);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004721 break;
Evan Cheng80d428c2006-04-19 22:48:17 +00004722 }
4723
Evan Cheng25ab6902006-09-08 06:48:29 +00004724 if (AVT > MVT::i8) {
4725 if (I) {
4726 unsigned UBytes = MVT::getSizeInBits(AVT) / 8;
Chris Lattner0bd48932008-01-17 07:00:52 +00004727 Count = DAG.getIntPtrConstant(I->getValue() / UBytes);
Evan Cheng25ab6902006-09-08 06:48:29 +00004728 BytesLeft = I->getValue() % UBytes;
4729 } else {
4730 assert(AVT >= MVT::i32 &&
4731 "Do not use rep;stos if not at least DWORD aligned");
4732 Count = DAG.getNode(ISD::SRL, Op.getOperand(3).getValueType(),
4733 Op.getOperand(3), DAG.getConstant(2, MVT::i8));
4734 TwoRepStos = true;
4735 }
4736 }
4737
Evan Cheng0db9fe62006-04-25 20:13:52 +00004738 Chain = DAG.getCopyToReg(Chain, ValReg, DAG.getConstant(Val, AVT),
4739 InFlag);
4740 InFlag = Chain.getValue(1);
4741 } else {
4742 AVT = MVT::i8;
4743 Count = Op.getOperand(3);
4744 Chain = DAG.getCopyToReg(Chain, X86::AL, Op.getOperand(2), InFlag);
4745 InFlag = Chain.getValue(1);
Evan Chengb9df0ca2006-03-22 02:53:00 +00004746 }
Evan Chengc78d3b42006-04-24 18:01:45 +00004747
Evan Cheng25ab6902006-09-08 06:48:29 +00004748 Chain = DAG.getCopyToReg(Chain, Subtarget->is64Bit() ? X86::RCX : X86::ECX,
4749 Count, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004750 InFlag = Chain.getValue(1);
Evan Cheng25ab6902006-09-08 06:48:29 +00004751 Chain = DAG.getCopyToReg(Chain, Subtarget->is64Bit() ? X86::RDI : X86::EDI,
4752 Op.getOperand(1), InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004753 InFlag = Chain.getValue(1);
Evan Chenga0b3afb2006-03-27 07:00:16 +00004754
Chris Lattnerd96d0722007-02-25 06:40:16 +00004755 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Chris Lattner5a88b832007-02-25 07:10:00 +00004756 SmallVector<SDOperand, 8> Ops;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004757 Ops.push_back(Chain);
4758 Ops.push_back(DAG.getValueType(AVT));
4759 Ops.push_back(InFlag);
Evan Cheng311ace02006-08-11 07:35:45 +00004760 Chain = DAG.getNode(X86ISD::REP_STOS, Tys, &Ops[0], Ops.size());
Evan Chengc78d3b42006-04-24 18:01:45 +00004761
Evan Cheng0db9fe62006-04-25 20:13:52 +00004762 if (TwoRepStos) {
4763 InFlag = Chain.getValue(1);
4764 Count = Op.getOperand(3);
4765 MVT::ValueType CVT = Count.getValueType();
4766 SDOperand Left = DAG.getNode(ISD::AND, CVT, Count,
Evan Cheng25ab6902006-09-08 06:48:29 +00004767 DAG.getConstant((AVT == MVT::i64) ? 7 : 3, CVT));
4768 Chain = DAG.getCopyToReg(Chain, (CVT == MVT::i64) ? X86::RCX : X86::ECX,
4769 Left, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004770 InFlag = Chain.getValue(1);
Chris Lattnerd96d0722007-02-25 06:40:16 +00004771 Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004772 Ops.clear();
4773 Ops.push_back(Chain);
4774 Ops.push_back(DAG.getValueType(MVT::i8));
4775 Ops.push_back(InFlag);
Evan Cheng311ace02006-08-11 07:35:45 +00004776 Chain = DAG.getNode(X86ISD::REP_STOS, Tys, &Ops[0], Ops.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00004777 } else if (BytesLeft) {
Evan Cheng25ab6902006-09-08 06:48:29 +00004778 // Issue stores for the last 1 - 7 bytes.
Evan Cheng0db9fe62006-04-25 20:13:52 +00004779 SDOperand Value;
4780 unsigned Val = ValC->getValue() & 255;
4781 unsigned Offset = I->getValue() - BytesLeft;
4782 SDOperand DstAddr = Op.getOperand(1);
4783 MVT::ValueType AddrVT = DstAddr.getValueType();
Evan Cheng25ab6902006-09-08 06:48:29 +00004784 if (BytesLeft >= 4) {
4785 Val = (Val << 8) | Val;
4786 Val = (Val << 16) | Val;
4787 Value = DAG.getConstant(Val, MVT::i32);
Evan Cheng786225a2006-10-05 23:01:46 +00004788 Chain = DAG.getStore(Chain, Value,
4789 DAG.getNode(ISD::ADD, AddrVT, DstAddr,
4790 DAG.getConstant(Offset, AddrVT)),
Evan Cheng8b2794a2006-10-13 21:14:26 +00004791 NULL, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00004792 BytesLeft -= 4;
4793 Offset += 4;
4794 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00004795 if (BytesLeft >= 2) {
4796 Value = DAG.getConstant((Val << 8) | Val, MVT::i16);
Evan Cheng786225a2006-10-05 23:01:46 +00004797 Chain = DAG.getStore(Chain, Value,
4798 DAG.getNode(ISD::ADD, AddrVT, DstAddr,
4799 DAG.getConstant(Offset, AddrVT)),
Evan Cheng8b2794a2006-10-13 21:14:26 +00004800 NULL, 0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004801 BytesLeft -= 2;
4802 Offset += 2;
Evan Cheng386031a2006-03-24 07:29:27 +00004803 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00004804 if (BytesLeft == 1) {
4805 Value = DAG.getConstant(Val, MVT::i8);
Evan Cheng786225a2006-10-05 23:01:46 +00004806 Chain = DAG.getStore(Chain, Value,
4807 DAG.getNode(ISD::ADD, AddrVT, DstAddr,
4808 DAG.getConstant(Offset, AddrVT)),
Evan Cheng8b2794a2006-10-13 21:14:26 +00004809 NULL, 0);
Evan Chengba05f722006-04-21 23:03:30 +00004810 }
Evan Cheng386031a2006-03-24 07:29:27 +00004811 }
Evan Cheng11e15b32006-04-03 20:53:28 +00004812
Evan Cheng0db9fe62006-04-25 20:13:52 +00004813 return Chain;
4814}
Evan Cheng11e15b32006-04-03 20:53:28 +00004815
Rafael Espindola068317b2007-09-28 12:53:01 +00004816SDOperand X86TargetLowering::LowerMEMCPYInline(SDOperand Chain,
4817 SDOperand Dest,
4818 SDOperand Source,
4819 unsigned Size,
4820 unsigned Align,
4821 SelectionDAG &DAG) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00004822 MVT::ValueType AVT;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004823 unsigned BytesLeft = 0;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004824 switch (Align & 3) {
4825 case 2: // WORD aligned
4826 AVT = MVT::i16;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004827 break;
Evan Cheng25ab6902006-09-08 06:48:29 +00004828 case 0: // DWORD aligned
Evan Cheng0db9fe62006-04-25 20:13:52 +00004829 AVT = MVT::i32;
Evan Cheng25ab6902006-09-08 06:48:29 +00004830 if (Subtarget->is64Bit() && ((Align & 0xF) == 0)) // QWORD aligned
4831 AVT = MVT::i64;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004832 break;
4833 default: // Byte aligned
4834 AVT = MVT::i8;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004835 break;
4836 }
4837
Rafael Espindola068317b2007-09-28 12:53:01 +00004838 unsigned UBytes = MVT::getSizeInBits(AVT) / 8;
Chris Lattner0bd48932008-01-17 07:00:52 +00004839 SDOperand Count = DAG.getIntPtrConstant(Size / UBytes);
Rafael Espindola068317b2007-09-28 12:53:01 +00004840 BytesLeft = Size % UBytes;
Evan Cheng25ab6902006-09-08 06:48:29 +00004841
Evan Cheng0db9fe62006-04-25 20:13:52 +00004842 SDOperand InFlag(0, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00004843 Chain = DAG.getCopyToReg(Chain, Subtarget->is64Bit() ? X86::RCX : X86::ECX,
4844 Count, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004845 InFlag = Chain.getValue(1);
Evan Cheng25ab6902006-09-08 06:48:29 +00004846 Chain = DAG.getCopyToReg(Chain, Subtarget->is64Bit() ? X86::RDI : X86::EDI,
Rafael Espindola068317b2007-09-28 12:53:01 +00004847 Dest, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004848 InFlag = Chain.getValue(1);
Evan Cheng25ab6902006-09-08 06:48:29 +00004849 Chain = DAG.getCopyToReg(Chain, Subtarget->is64Bit() ? X86::RSI : X86::ESI,
Rafael Espindola068317b2007-09-28 12:53:01 +00004850 Source, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004851 InFlag = Chain.getValue(1);
4852
Chris Lattnerd96d0722007-02-25 06:40:16 +00004853 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Chris Lattner5a88b832007-02-25 07:10:00 +00004854 SmallVector<SDOperand, 8> Ops;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004855 Ops.push_back(Chain);
4856 Ops.push_back(DAG.getValueType(AVT));
4857 Ops.push_back(InFlag);
Evan Cheng311ace02006-08-11 07:35:45 +00004858 Chain = DAG.getNode(X86ISD::REP_MOVS, Tys, &Ops[0], Ops.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00004859
Rafael Espindola068317b2007-09-28 12:53:01 +00004860 if (BytesLeft) {
Evan Cheng25ab6902006-09-08 06:48:29 +00004861 // Issue loads and stores for the last 1 - 7 bytes.
Rafael Espindola068317b2007-09-28 12:53:01 +00004862 unsigned Offset = Size - BytesLeft;
4863 SDOperand DstAddr = Dest;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004864 MVT::ValueType DstVT = DstAddr.getValueType();
Rafael Espindola068317b2007-09-28 12:53:01 +00004865 SDOperand SrcAddr = Source;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004866 MVT::ValueType SrcVT = SrcAddr.getValueType();
4867 SDOperand Value;
Evan Cheng25ab6902006-09-08 06:48:29 +00004868 if (BytesLeft >= 4) {
4869 Value = DAG.getLoad(MVT::i32, Chain,
4870 DAG.getNode(ISD::ADD, SrcVT, SrcAddr,
4871 DAG.getConstant(Offset, SrcVT)),
Evan Cheng466685d2006-10-09 20:57:25 +00004872 NULL, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00004873 Chain = Value.getValue(1);
Evan Cheng786225a2006-10-05 23:01:46 +00004874 Chain = DAG.getStore(Chain, Value,
4875 DAG.getNode(ISD::ADD, DstVT, DstAddr,
4876 DAG.getConstant(Offset, DstVT)),
Evan Cheng8b2794a2006-10-13 21:14:26 +00004877 NULL, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00004878 BytesLeft -= 4;
4879 Offset += 4;
4880 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00004881 if (BytesLeft >= 2) {
4882 Value = DAG.getLoad(MVT::i16, Chain,
4883 DAG.getNode(ISD::ADD, SrcVT, SrcAddr,
4884 DAG.getConstant(Offset, SrcVT)),
Evan Cheng466685d2006-10-09 20:57:25 +00004885 NULL, 0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004886 Chain = Value.getValue(1);
Evan Cheng786225a2006-10-05 23:01:46 +00004887 Chain = DAG.getStore(Chain, Value,
4888 DAG.getNode(ISD::ADD, DstVT, DstAddr,
4889 DAG.getConstant(Offset, DstVT)),
Evan Cheng8b2794a2006-10-13 21:14:26 +00004890 NULL, 0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004891 BytesLeft -= 2;
4892 Offset += 2;
Evan Chengb067a1e2006-03-31 19:22:53 +00004893 }
4894
Evan Cheng0db9fe62006-04-25 20:13:52 +00004895 if (BytesLeft == 1) {
4896 Value = DAG.getLoad(MVT::i8, Chain,
4897 DAG.getNode(ISD::ADD, SrcVT, SrcAddr,
4898 DAG.getConstant(Offset, SrcVT)),
Evan Cheng466685d2006-10-09 20:57:25 +00004899 NULL, 0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004900 Chain = Value.getValue(1);
Evan Cheng786225a2006-10-05 23:01:46 +00004901 Chain = DAG.getStore(Chain, Value,
4902 DAG.getNode(ISD::ADD, DstVT, DstAddr,
4903 DAG.getConstant(Offset, DstVT)),
Evan Cheng8b2794a2006-10-13 21:14:26 +00004904 NULL, 0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004905 }
Evan Chengb067a1e2006-03-31 19:22:53 +00004906 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00004907
4908 return Chain;
4909}
4910
Chris Lattner27a6c732007-11-24 07:07:01 +00004911/// Expand the result of: i64,outchain = READCYCLECOUNTER inchain
4912SDNode *X86TargetLowering::ExpandREADCYCLECOUNTER(SDNode *N, SelectionDAG &DAG){
Chris Lattnerd96d0722007-02-25 06:40:16 +00004913 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Chris Lattner27a6c732007-11-24 07:07:01 +00004914 SDOperand TheChain = N->getOperand(0);
4915 SDOperand rd = DAG.getNode(X86ISD::RDTSC_DAG, Tys, &TheChain, 1);
Evan Cheng3fa9dff2006-11-29 08:28:13 +00004916 if (Subtarget->is64Bit()) {
Chris Lattner27a6c732007-11-24 07:07:01 +00004917 SDOperand rax = DAG.getCopyFromReg(rd, X86::RAX, MVT::i64, rd.getValue(1));
4918 SDOperand rdx = DAG.getCopyFromReg(rax.getValue(1), X86::RDX,
4919 MVT::i64, rax.getValue(2));
4920 SDOperand Tmp = DAG.getNode(ISD::SHL, MVT::i64, rdx,
Evan Cheng3fa9dff2006-11-29 08:28:13 +00004921 DAG.getConstant(32, MVT::i8));
Chris Lattner5a88b832007-02-25 07:10:00 +00004922 SDOperand Ops[] = {
Chris Lattner27a6c732007-11-24 07:07:01 +00004923 DAG.getNode(ISD::OR, MVT::i64, rax, Tmp), rdx.getValue(1)
Chris Lattner5a88b832007-02-25 07:10:00 +00004924 };
Chris Lattnerd96d0722007-02-25 06:40:16 +00004925
4926 Tys = DAG.getVTList(MVT::i64, MVT::Other);
Chris Lattner27a6c732007-11-24 07:07:01 +00004927 return DAG.getNode(ISD::MERGE_VALUES, Tys, Ops, 2).Val;
Evan Cheng3fa9dff2006-11-29 08:28:13 +00004928 }
Chris Lattner5a88b832007-02-25 07:10:00 +00004929
Chris Lattner27a6c732007-11-24 07:07:01 +00004930 SDOperand eax = DAG.getCopyFromReg(rd, X86::EAX, MVT::i32, rd.getValue(1));
4931 SDOperand edx = DAG.getCopyFromReg(eax.getValue(1), X86::EDX,
4932 MVT::i32, eax.getValue(2));
4933 // Use a buildpair to merge the two 32-bit values into a 64-bit one.
4934 SDOperand Ops[] = { eax, edx };
4935 Ops[0] = DAG.getNode(ISD::BUILD_PAIR, MVT::i64, Ops, 2);
4936
4937 // Use a MERGE_VALUES to return the value and chain.
4938 Ops[1] = edx.getValue(1);
4939 Tys = DAG.getVTList(MVT::i64, MVT::Other);
4940 return DAG.getNode(ISD::MERGE_VALUES, Tys, Ops, 2).Val;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004941}
4942
4943SDOperand X86TargetLowering::LowerVASTART(SDOperand Op, SelectionDAG &DAG) {
Dan Gohman69de1932008-02-06 22:27:42 +00004944 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Evan Cheng8b2794a2006-10-13 21:14:26 +00004945
Evan Cheng25ab6902006-09-08 06:48:29 +00004946 if (!Subtarget->is64Bit()) {
4947 // vastart just stores the address of the VarArgsFrameIndex slot into the
4948 // memory location argument.
4949 SDOperand FR = DAG.getFrameIndex(VarArgsFrameIndex, getPointerTy());
Dan Gohman69de1932008-02-06 22:27:42 +00004950 return DAG.getStore(Op.getOperand(0), FR,Op.getOperand(1), SV, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00004951 }
4952
4953 // __va_list_tag:
4954 // gp_offset (0 - 6 * 8)
4955 // fp_offset (48 - 48 + 8 * 16)
4956 // overflow_arg_area (point to parameters coming in memory).
4957 // reg_save_area
Chris Lattner5a88b832007-02-25 07:10:00 +00004958 SmallVector<SDOperand, 8> MemOps;
Evan Cheng25ab6902006-09-08 06:48:29 +00004959 SDOperand FIN = Op.getOperand(1);
4960 // Store gp_offset
Evan Cheng786225a2006-10-05 23:01:46 +00004961 SDOperand Store = DAG.getStore(Op.getOperand(0),
4962 DAG.getConstant(VarArgsGPOffset, MVT::i32),
Dan Gohman69de1932008-02-06 22:27:42 +00004963 FIN, SV, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00004964 MemOps.push_back(Store);
4965
4966 // Store fp_offset
Chris Lattner0bd48932008-01-17 07:00:52 +00004967 FIN = DAG.getNode(ISD::ADD, getPointerTy(), FIN, DAG.getIntPtrConstant(4));
Evan Cheng786225a2006-10-05 23:01:46 +00004968 Store = DAG.getStore(Op.getOperand(0),
4969 DAG.getConstant(VarArgsFPOffset, MVT::i32),
Dan Gohman69de1932008-02-06 22:27:42 +00004970 FIN, SV, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00004971 MemOps.push_back(Store);
4972
4973 // Store ptr to overflow_arg_area
Chris Lattner0bd48932008-01-17 07:00:52 +00004974 FIN = DAG.getNode(ISD::ADD, getPointerTy(), FIN, DAG.getIntPtrConstant(4));
Evan Cheng25ab6902006-09-08 06:48:29 +00004975 SDOperand OVFIN = DAG.getFrameIndex(VarArgsFrameIndex, getPointerTy());
Dan Gohman69de1932008-02-06 22:27:42 +00004976 Store = DAG.getStore(Op.getOperand(0), OVFIN, FIN, SV, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00004977 MemOps.push_back(Store);
4978
4979 // Store ptr to reg_save_area.
Chris Lattner0bd48932008-01-17 07:00:52 +00004980 FIN = DAG.getNode(ISD::ADD, getPointerTy(), FIN, DAG.getIntPtrConstant(8));
Evan Cheng25ab6902006-09-08 06:48:29 +00004981 SDOperand RSFIN = DAG.getFrameIndex(RegSaveFrameIndex, getPointerTy());
Dan Gohman69de1932008-02-06 22:27:42 +00004982 Store = DAG.getStore(Op.getOperand(0), RSFIN, FIN, SV, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00004983 MemOps.push_back(Store);
4984 return DAG.getNode(ISD::TokenFactor, MVT::Other, &MemOps[0], MemOps.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00004985}
4986
Evan Chengae642192007-03-02 23:16:35 +00004987SDOperand X86TargetLowering::LowerVACOPY(SDOperand Op, SelectionDAG &DAG) {
4988 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
4989 SDOperand Chain = Op.getOperand(0);
4990 SDOperand DstPtr = Op.getOperand(1);
4991 SDOperand SrcPtr = Op.getOperand(2);
Dan Gohman69de1932008-02-06 22:27:42 +00004992 const Value *DstSV = cast<SrcValueSDNode>(Op.getOperand(3))->getValue();
4993 const Value *SrcSV = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Evan Chengae642192007-03-02 23:16:35 +00004994
Dan Gohman69de1932008-02-06 22:27:42 +00004995 SrcPtr = DAG.getLoad(getPointerTy(), Chain, SrcPtr, SrcSV, 0);
Evan Chengae642192007-03-02 23:16:35 +00004996 Chain = SrcPtr.getValue(1);
4997 for (unsigned i = 0; i < 3; ++i) {
Dan Gohman69de1932008-02-06 22:27:42 +00004998 SDOperand Val = DAG.getLoad(MVT::i64, Chain, SrcPtr, SrcSV, 0);
Evan Chengae642192007-03-02 23:16:35 +00004999 Chain = Val.getValue(1);
Dan Gohman69de1932008-02-06 22:27:42 +00005000 Chain = DAG.getStore(Chain, Val, DstPtr, DstSV, 0);
Evan Chengae642192007-03-02 23:16:35 +00005001 if (i == 2)
5002 break;
5003 SrcPtr = DAG.getNode(ISD::ADD, getPointerTy(), SrcPtr,
Chris Lattner0bd48932008-01-17 07:00:52 +00005004 DAG.getIntPtrConstant(8));
Evan Chengae642192007-03-02 23:16:35 +00005005 DstPtr = DAG.getNode(ISD::ADD, getPointerTy(), DstPtr,
Chris Lattner0bd48932008-01-17 07:00:52 +00005006 DAG.getIntPtrConstant(8));
Evan Chengae642192007-03-02 23:16:35 +00005007 }
5008 return Chain;
5009}
5010
Evan Cheng0db9fe62006-04-25 20:13:52 +00005011SDOperand
5012X86TargetLowering::LowerINTRINSIC_WO_CHAIN(SDOperand Op, SelectionDAG &DAG) {
5013 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getValue();
5014 switch (IntNo) {
5015 default: return SDOperand(); // Don't custom lower most intrinsics.
Evan Cheng6be2c582006-04-05 23:38:46 +00005016 // Comparison intrinsics.
Evan Cheng0db9fe62006-04-25 20:13:52 +00005017 case Intrinsic::x86_sse_comieq_ss:
5018 case Intrinsic::x86_sse_comilt_ss:
5019 case Intrinsic::x86_sse_comile_ss:
5020 case Intrinsic::x86_sse_comigt_ss:
5021 case Intrinsic::x86_sse_comige_ss:
5022 case Intrinsic::x86_sse_comineq_ss:
5023 case Intrinsic::x86_sse_ucomieq_ss:
5024 case Intrinsic::x86_sse_ucomilt_ss:
5025 case Intrinsic::x86_sse_ucomile_ss:
5026 case Intrinsic::x86_sse_ucomigt_ss:
5027 case Intrinsic::x86_sse_ucomige_ss:
5028 case Intrinsic::x86_sse_ucomineq_ss:
5029 case Intrinsic::x86_sse2_comieq_sd:
5030 case Intrinsic::x86_sse2_comilt_sd:
5031 case Intrinsic::x86_sse2_comile_sd:
5032 case Intrinsic::x86_sse2_comigt_sd:
5033 case Intrinsic::x86_sse2_comige_sd:
5034 case Intrinsic::x86_sse2_comineq_sd:
5035 case Intrinsic::x86_sse2_ucomieq_sd:
5036 case Intrinsic::x86_sse2_ucomilt_sd:
5037 case Intrinsic::x86_sse2_ucomile_sd:
5038 case Intrinsic::x86_sse2_ucomigt_sd:
5039 case Intrinsic::x86_sse2_ucomige_sd:
5040 case Intrinsic::x86_sse2_ucomineq_sd: {
5041 unsigned Opc = 0;
5042 ISD::CondCode CC = ISD::SETCC_INVALID;
5043 switch (IntNo) {
5044 default: break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00005045 case Intrinsic::x86_sse_comieq_ss:
5046 case Intrinsic::x86_sse2_comieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00005047 Opc = X86ISD::COMI;
5048 CC = ISD::SETEQ;
5049 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00005050 case Intrinsic::x86_sse_comilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00005051 case Intrinsic::x86_sse2_comilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00005052 Opc = X86ISD::COMI;
5053 CC = ISD::SETLT;
5054 break;
5055 case Intrinsic::x86_sse_comile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00005056 case Intrinsic::x86_sse2_comile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00005057 Opc = X86ISD::COMI;
5058 CC = ISD::SETLE;
5059 break;
5060 case Intrinsic::x86_sse_comigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00005061 case Intrinsic::x86_sse2_comigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00005062 Opc = X86ISD::COMI;
5063 CC = ISD::SETGT;
5064 break;
5065 case Intrinsic::x86_sse_comige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00005066 case Intrinsic::x86_sse2_comige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00005067 Opc = X86ISD::COMI;
5068 CC = ISD::SETGE;
5069 break;
5070 case Intrinsic::x86_sse_comineq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00005071 case Intrinsic::x86_sse2_comineq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00005072 Opc = X86ISD::COMI;
5073 CC = ISD::SETNE;
5074 break;
5075 case Intrinsic::x86_sse_ucomieq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00005076 case Intrinsic::x86_sse2_ucomieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00005077 Opc = X86ISD::UCOMI;
5078 CC = ISD::SETEQ;
5079 break;
5080 case Intrinsic::x86_sse_ucomilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00005081 case Intrinsic::x86_sse2_ucomilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00005082 Opc = X86ISD::UCOMI;
5083 CC = ISD::SETLT;
5084 break;
5085 case Intrinsic::x86_sse_ucomile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00005086 case Intrinsic::x86_sse2_ucomile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00005087 Opc = X86ISD::UCOMI;
5088 CC = ISD::SETLE;
5089 break;
5090 case Intrinsic::x86_sse_ucomigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00005091 case Intrinsic::x86_sse2_ucomigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00005092 Opc = X86ISD::UCOMI;
5093 CC = ISD::SETGT;
5094 break;
5095 case Intrinsic::x86_sse_ucomige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00005096 case Intrinsic::x86_sse2_ucomige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00005097 Opc = X86ISD::UCOMI;
5098 CC = ISD::SETGE;
5099 break;
5100 case Intrinsic::x86_sse_ucomineq_ss:
5101 case Intrinsic::x86_sse2_ucomineq_sd:
5102 Opc = X86ISD::UCOMI;
5103 CC = ISD::SETNE;
5104 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00005105 }
Evan Cheng734503b2006-09-11 02:19:56 +00005106
Evan Cheng0db9fe62006-04-25 20:13:52 +00005107 unsigned X86CC;
Chris Lattnerf9570512006-09-13 03:22:10 +00005108 SDOperand LHS = Op.getOperand(1);
5109 SDOperand RHS = Op.getOperand(2);
5110 translateX86CC(CC, true, X86CC, LHS, RHS, DAG);
Evan Cheng734503b2006-09-11 02:19:56 +00005111
Evan Chenge5f62042007-09-29 00:00:36 +00005112 SDOperand Cond = DAG.getNode(Opc, MVT::i32, LHS, RHS);
5113 SDOperand SetCC = DAG.getNode(X86ISD::SETCC, MVT::i8,
5114 DAG.getConstant(X86CC, MVT::i8), Cond);
5115 return DAG.getNode(ISD::ANY_EXTEND, MVT::i32, SetCC);
Evan Cheng6be2c582006-04-05 23:38:46 +00005116 }
Evan Cheng38bcbaf2005-12-23 07:31:11 +00005117 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005118}
Evan Cheng72261582005-12-20 06:22:03 +00005119
Nate Begemanbcc5f362007-01-29 22:58:52 +00005120SDOperand X86TargetLowering::LowerRETURNADDR(SDOperand Op, SelectionDAG &DAG) {
5121 // Depths > 0 not supported yet!
5122 if (cast<ConstantSDNode>(Op.getOperand(0))->getValue() > 0)
5123 return SDOperand();
5124
5125 // Just load the return address
5126 SDOperand RetAddrFI = getReturnAddressFrameIndex(DAG);
5127 return DAG.getLoad(getPointerTy(), DAG.getEntryNode(), RetAddrFI, NULL, 0);
5128}
5129
5130SDOperand X86TargetLowering::LowerFRAMEADDR(SDOperand Op, SelectionDAG &DAG) {
5131 // Depths > 0 not supported yet!
5132 if (cast<ConstantSDNode>(Op.getOperand(0))->getValue() > 0)
5133 return SDOperand();
5134
5135 SDOperand RetAddrFI = getReturnAddressFrameIndex(DAG);
5136 return DAG.getNode(ISD::SUB, getPointerTy(), RetAddrFI,
Chris Lattner0bd48932008-01-17 07:00:52 +00005137 DAG.getIntPtrConstant(4));
Nate Begemanbcc5f362007-01-29 22:58:52 +00005138}
5139
Anton Korobeynikov2365f512007-07-14 14:06:15 +00005140SDOperand X86TargetLowering::LowerFRAME_TO_ARGS_OFFSET(SDOperand Op,
5141 SelectionDAG &DAG) {
5142 // Is not yet supported on x86-64
5143 if (Subtarget->is64Bit())
5144 return SDOperand();
5145
Chris Lattner0bd48932008-01-17 07:00:52 +00005146 return DAG.getIntPtrConstant(8);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00005147}
5148
5149SDOperand X86TargetLowering::LowerEH_RETURN(SDOperand Op, SelectionDAG &DAG)
5150{
5151 assert(!Subtarget->is64Bit() &&
5152 "Lowering of eh_return builtin is not supported yet on x86-64");
5153
5154 MachineFunction &MF = DAG.getMachineFunction();
5155 SDOperand Chain = Op.getOperand(0);
5156 SDOperand Offset = Op.getOperand(1);
5157 SDOperand Handler = Op.getOperand(2);
5158
5159 SDOperand Frame = DAG.getRegister(RegInfo->getFrameRegister(MF),
5160 getPointerTy());
5161
5162 SDOperand StoreAddr = DAG.getNode(ISD::SUB, getPointerTy(), Frame,
Chris Lattner0bd48932008-01-17 07:00:52 +00005163 DAG.getIntPtrConstant(-4UL));
Anton Korobeynikov2365f512007-07-14 14:06:15 +00005164 StoreAddr = DAG.getNode(ISD::ADD, getPointerTy(), StoreAddr, Offset);
5165 Chain = DAG.getStore(Chain, Handler, StoreAddr, NULL, 0);
5166 Chain = DAG.getCopyToReg(Chain, X86::ECX, StoreAddr);
Chris Lattner84bc5422007-12-31 04:13:23 +00005167 MF.getRegInfo().addLiveOut(X86::ECX);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00005168
5169 return DAG.getNode(X86ISD::EH_RETURN, MVT::Other,
5170 Chain, DAG.getRegister(X86::ECX, getPointerTy()));
5171}
5172
Duncan Sandsb116fac2007-07-27 20:02:49 +00005173SDOperand X86TargetLowering::LowerTRAMPOLINE(SDOperand Op,
5174 SelectionDAG &DAG) {
5175 SDOperand Root = Op.getOperand(0);
5176 SDOperand Trmp = Op.getOperand(1); // trampoline
5177 SDOperand FPtr = Op.getOperand(2); // nested function
5178 SDOperand Nest = Op.getOperand(3); // 'nest' parameter value
5179
Dan Gohman69de1932008-02-06 22:27:42 +00005180 const Value *TrmpAddr = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Duncan Sandsb116fac2007-07-27 20:02:49 +00005181
Duncan Sands339e14f2008-01-16 22:55:25 +00005182 const X86InstrInfo *TII =
5183 ((X86TargetMachine&)getTargetMachine()).getInstrInfo();
5184
Duncan Sandsb116fac2007-07-27 20:02:49 +00005185 if (Subtarget->is64Bit()) {
Duncan Sands339e14f2008-01-16 22:55:25 +00005186 SDOperand OutChains[6];
5187
5188 // Large code-model.
5189
5190 const unsigned char JMP64r = TII->getBaseOpcodeFor(X86::JMP64r);
5191 const unsigned char MOV64ri = TII->getBaseOpcodeFor(X86::MOV64ri);
5192
5193 const unsigned char N86R10 =
Dan Gohman60783302008-02-08 03:29:40 +00005194 ((const X86RegisterInfo*)RegInfo)->getX86RegNum(X86::R10);
Duncan Sands339e14f2008-01-16 22:55:25 +00005195 const unsigned char N86R11 =
Dan Gohman60783302008-02-08 03:29:40 +00005196 ((const X86RegisterInfo*)RegInfo)->getX86RegNum(X86::R11);
Duncan Sands339e14f2008-01-16 22:55:25 +00005197
5198 const unsigned char REX_WB = 0x40 | 0x08 | 0x01; // REX prefix
5199
5200 // Load the pointer to the nested function into R11.
5201 unsigned OpCode = ((MOV64ri | N86R11) << 8) | REX_WB; // movabsq r11
5202 SDOperand Addr = Trmp;
5203 OutChains[0] = DAG.getStore(Root, DAG.getConstant(OpCode, MVT::i16), Addr,
Dan Gohman69de1932008-02-06 22:27:42 +00005204 TrmpAddr, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00005205
5206 Addr = DAG.getNode(ISD::ADD, MVT::i64, Trmp, DAG.getConstant(2, MVT::i64));
Dan Gohman69de1932008-02-06 22:27:42 +00005207 OutChains[1] = DAG.getStore(Root, FPtr, Addr, TrmpAddr, 2, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00005208
5209 // Load the 'nest' parameter value into R10.
5210 // R10 is specified in X86CallingConv.td
5211 OpCode = ((MOV64ri | N86R10) << 8) | REX_WB; // movabsq r10
5212 Addr = DAG.getNode(ISD::ADD, MVT::i64, Trmp, DAG.getConstant(10, MVT::i64));
5213 OutChains[2] = DAG.getStore(Root, DAG.getConstant(OpCode, MVT::i16), Addr,
Dan Gohman69de1932008-02-06 22:27:42 +00005214 TrmpAddr, 10);
Duncan Sands339e14f2008-01-16 22:55:25 +00005215
5216 Addr = DAG.getNode(ISD::ADD, MVT::i64, Trmp, DAG.getConstant(12, MVT::i64));
Dan Gohman69de1932008-02-06 22:27:42 +00005217 OutChains[3] = DAG.getStore(Root, Nest, Addr, TrmpAddr, 12, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00005218
5219 // Jump to the nested function.
5220 OpCode = (JMP64r << 8) | REX_WB; // jmpq *...
5221 Addr = DAG.getNode(ISD::ADD, MVT::i64, Trmp, DAG.getConstant(20, MVT::i64));
5222 OutChains[4] = DAG.getStore(Root, DAG.getConstant(OpCode, MVT::i16), Addr,
Dan Gohman69de1932008-02-06 22:27:42 +00005223 TrmpAddr, 20);
Duncan Sands339e14f2008-01-16 22:55:25 +00005224
5225 unsigned char ModRM = N86R11 | (4 << 3) | (3 << 6); // ...r11
5226 Addr = DAG.getNode(ISD::ADD, MVT::i64, Trmp, DAG.getConstant(22, MVT::i64));
5227 OutChains[5] = DAG.getStore(Root, DAG.getConstant(ModRM, MVT::i8), Addr,
Dan Gohman69de1932008-02-06 22:27:42 +00005228 TrmpAddr, 22);
Duncan Sands339e14f2008-01-16 22:55:25 +00005229
5230 SDOperand Ops[] =
5231 { Trmp, DAG.getNode(ISD::TokenFactor, MVT::Other, OutChains, 6) };
5232 return DAG.getNode(ISD::MERGE_VALUES, Op.Val->getVTList(), Ops, 2);
Duncan Sandsb116fac2007-07-27 20:02:49 +00005233 } else {
Dan Gohmanbbfb9c52008-01-31 01:01:48 +00005234 const Function *Func =
Duncan Sandsb116fac2007-07-27 20:02:49 +00005235 cast<Function>(cast<SrcValueSDNode>(Op.getOperand(5))->getValue());
5236 unsigned CC = Func->getCallingConv();
Duncan Sandsee465742007-08-29 19:01:20 +00005237 unsigned NestReg;
Duncan Sandsb116fac2007-07-27 20:02:49 +00005238
5239 switch (CC) {
5240 default:
5241 assert(0 && "Unsupported calling convention");
5242 case CallingConv::C:
Duncan Sandsb116fac2007-07-27 20:02:49 +00005243 case CallingConv::X86_StdCall: {
5244 // Pass 'nest' parameter in ECX.
5245 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00005246 NestReg = X86::ECX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00005247
5248 // Check that ECX wasn't needed by an 'inreg' parameter.
5249 const FunctionType *FTy = Func->getFunctionType();
Duncan Sandsdc024672007-11-27 13:23:08 +00005250 const ParamAttrsList *Attrs = Func->getParamAttrs();
Duncan Sandsb116fac2007-07-27 20:02:49 +00005251
5252 if (Attrs && !Func->isVarArg()) {
5253 unsigned InRegCount = 0;
5254 unsigned Idx = 1;
5255
5256 for (FunctionType::param_iterator I = FTy->param_begin(),
5257 E = FTy->param_end(); I != E; ++I, ++Idx)
5258 if (Attrs->paramHasAttr(Idx, ParamAttr::InReg))
5259 // FIXME: should only count parameters that are lowered to integers.
5260 InRegCount += (getTargetData()->getTypeSizeInBits(*I) + 31) / 32;
5261
5262 if (InRegCount > 2) {
5263 cerr << "Nest register in use - reduce number of inreg parameters!\n";
5264 abort();
5265 }
5266 }
5267 break;
5268 }
5269 case CallingConv::X86_FastCall:
5270 // Pass 'nest' parameter in EAX.
5271 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00005272 NestReg = X86::EAX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00005273 break;
5274 }
5275
5276 SDOperand OutChains[4];
5277 SDOperand Addr, Disp;
5278
5279 Addr = DAG.getNode(ISD::ADD, MVT::i32, Trmp, DAG.getConstant(10, MVT::i32));
5280 Disp = DAG.getNode(ISD::SUB, MVT::i32, FPtr, Addr);
5281
Duncan Sands339e14f2008-01-16 22:55:25 +00005282 const unsigned char MOV32ri = TII->getBaseOpcodeFor(X86::MOV32ri);
5283 const unsigned char N86Reg =
Dan Gohman60783302008-02-08 03:29:40 +00005284 ((const X86RegisterInfo*)RegInfo)->getX86RegNum(NestReg);
Duncan Sandsee465742007-08-29 19:01:20 +00005285 OutChains[0] = DAG.getStore(Root, DAG.getConstant(MOV32ri|N86Reg, MVT::i8),
Dan Gohman69de1932008-02-06 22:27:42 +00005286 Trmp, TrmpAddr, 0);
Duncan Sandsb116fac2007-07-27 20:02:49 +00005287
5288 Addr = DAG.getNode(ISD::ADD, MVT::i32, Trmp, DAG.getConstant(1, MVT::i32));
Dan Gohman69de1932008-02-06 22:27:42 +00005289 OutChains[1] = DAG.getStore(Root, Nest, Addr, TrmpAddr, 1, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00005290
Duncan Sands339e14f2008-01-16 22:55:25 +00005291 const unsigned char JMP = TII->getBaseOpcodeFor(X86::JMP);
Duncan Sandsb116fac2007-07-27 20:02:49 +00005292 Addr = DAG.getNode(ISD::ADD, MVT::i32, Trmp, DAG.getConstant(5, MVT::i32));
5293 OutChains[2] = DAG.getStore(Root, DAG.getConstant(JMP, MVT::i8), Addr,
Dan Gohman69de1932008-02-06 22:27:42 +00005294 TrmpAddr, 5, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00005295
5296 Addr = DAG.getNode(ISD::ADD, MVT::i32, Trmp, DAG.getConstant(6, MVT::i32));
Dan Gohman69de1932008-02-06 22:27:42 +00005297 OutChains[3] = DAG.getStore(Root, Disp, Addr, TrmpAddr, 6, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00005298
Duncan Sandsf7331b32007-09-11 14:10:23 +00005299 SDOperand Ops[] =
5300 { Trmp, DAG.getNode(ISD::TokenFactor, MVT::Other, OutChains, 4) };
5301 return DAG.getNode(ISD::MERGE_VALUES, Op.Val->getVTList(), Ops, 2);
Duncan Sandsb116fac2007-07-27 20:02:49 +00005302 }
5303}
5304
Dan Gohman1a024862008-01-31 00:41:03 +00005305SDOperand X86TargetLowering::LowerFLT_ROUNDS_(SDOperand Op, SelectionDAG &DAG) {
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00005306 /*
5307 The rounding mode is in bits 11:10 of FPSR, and has the following
5308 settings:
5309 00 Round to nearest
5310 01 Round to -inf
5311 10 Round to +inf
5312 11 Round to 0
5313
5314 FLT_ROUNDS, on the other hand, expects the following:
5315 -1 Undefined
5316 0 Round to 0
5317 1 Round to nearest
5318 2 Round to +inf
5319 3 Round to -inf
5320
5321 To perform the conversion, we do:
5322 (((((FPSR & 0x800) >> 11) | ((FPSR & 0x400) >> 9)) + 1) & 3)
5323 */
5324
5325 MachineFunction &MF = DAG.getMachineFunction();
5326 const TargetMachine &TM = MF.getTarget();
5327 const TargetFrameInfo &TFI = *TM.getFrameInfo();
5328 unsigned StackAlignment = TFI.getStackAlignment();
5329 MVT::ValueType VT = Op.getValueType();
5330
5331 // Save FP Control Word to stack slot
5332 int SSFI = MF.getFrameInfo()->CreateStackObject(2, StackAlignment);
5333 SDOperand StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
5334
5335 SDOperand Chain = DAG.getNode(X86ISD::FNSTCW16m, MVT::Other,
5336 DAG.getEntryNode(), StackSlot);
5337
5338 // Load FP Control Word from stack slot
5339 SDOperand CWD = DAG.getLoad(MVT::i16, Chain, StackSlot, NULL, 0);
5340
5341 // Transform as necessary
5342 SDOperand CWD1 =
5343 DAG.getNode(ISD::SRL, MVT::i16,
5344 DAG.getNode(ISD::AND, MVT::i16,
5345 CWD, DAG.getConstant(0x800, MVT::i16)),
5346 DAG.getConstant(11, MVT::i8));
5347 SDOperand CWD2 =
5348 DAG.getNode(ISD::SRL, MVT::i16,
5349 DAG.getNode(ISD::AND, MVT::i16,
5350 CWD, DAG.getConstant(0x400, MVT::i16)),
5351 DAG.getConstant(9, MVT::i8));
5352
5353 SDOperand RetVal =
5354 DAG.getNode(ISD::AND, MVT::i16,
5355 DAG.getNode(ISD::ADD, MVT::i16,
5356 DAG.getNode(ISD::OR, MVT::i16, CWD1, CWD2),
5357 DAG.getConstant(1, MVT::i16)),
5358 DAG.getConstant(3, MVT::i16));
5359
5360
5361 return DAG.getNode((MVT::getSizeInBits(VT) < 16 ?
5362 ISD::TRUNCATE : ISD::ZERO_EXTEND), VT, RetVal);
5363}
5364
Evan Cheng18efe262007-12-14 02:13:44 +00005365SDOperand X86TargetLowering::LowerCTLZ(SDOperand Op, SelectionDAG &DAG) {
5366 MVT::ValueType VT = Op.getValueType();
5367 MVT::ValueType OpVT = VT;
5368 unsigned NumBits = MVT::getSizeInBits(VT);
5369
5370 Op = Op.getOperand(0);
5371 if (VT == MVT::i8) {
Evan Cheng152804e2007-12-14 08:30:15 +00005372 // Zero extend to i32 since there is not an i8 bsr.
Evan Cheng18efe262007-12-14 02:13:44 +00005373 OpVT = MVT::i32;
5374 Op = DAG.getNode(ISD::ZERO_EXTEND, OpVT, Op);
5375 }
Evan Cheng18efe262007-12-14 02:13:44 +00005376
Evan Cheng152804e2007-12-14 08:30:15 +00005377 // Issue a bsr (scan bits in reverse) which also sets EFLAGS.
5378 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
5379 Op = DAG.getNode(X86ISD::BSR, VTs, Op);
5380
5381 // If src is zero (i.e. bsr sets ZF), returns NumBits.
5382 SmallVector<SDOperand, 4> Ops;
5383 Ops.push_back(Op);
5384 Ops.push_back(DAG.getConstant(NumBits+NumBits-1, OpVT));
5385 Ops.push_back(DAG.getConstant(X86::COND_E, MVT::i8));
5386 Ops.push_back(Op.getValue(1));
5387 Op = DAG.getNode(X86ISD::CMOV, OpVT, &Ops[0], 4);
5388
5389 // Finally xor with NumBits-1.
5390 Op = DAG.getNode(ISD::XOR, OpVT, Op, DAG.getConstant(NumBits-1, OpVT));
5391
Evan Cheng18efe262007-12-14 02:13:44 +00005392 if (VT == MVT::i8)
5393 Op = DAG.getNode(ISD::TRUNCATE, MVT::i8, Op);
5394 return Op;
5395}
5396
5397SDOperand X86TargetLowering::LowerCTTZ(SDOperand Op, SelectionDAG &DAG) {
5398 MVT::ValueType VT = Op.getValueType();
5399 MVT::ValueType OpVT = VT;
Evan Cheng152804e2007-12-14 08:30:15 +00005400 unsigned NumBits = MVT::getSizeInBits(VT);
Evan Cheng18efe262007-12-14 02:13:44 +00005401
5402 Op = Op.getOperand(0);
5403 if (VT == MVT::i8) {
5404 OpVT = MVT::i32;
5405 Op = DAG.getNode(ISD::ZERO_EXTEND, OpVT, Op);
5406 }
Evan Cheng152804e2007-12-14 08:30:15 +00005407
5408 // Issue a bsf (scan bits forward) which also sets EFLAGS.
5409 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
5410 Op = DAG.getNode(X86ISD::BSF, VTs, Op);
5411
5412 // If src is zero (i.e. bsf sets ZF), returns NumBits.
5413 SmallVector<SDOperand, 4> Ops;
5414 Ops.push_back(Op);
5415 Ops.push_back(DAG.getConstant(NumBits, OpVT));
5416 Ops.push_back(DAG.getConstant(X86::COND_E, MVT::i8));
5417 Ops.push_back(Op.getValue(1));
5418 Op = DAG.getNode(X86ISD::CMOV, OpVT, &Ops[0], 4);
5419
Evan Cheng18efe262007-12-14 02:13:44 +00005420 if (VT == MVT::i8)
5421 Op = DAG.getNode(ISD::TRUNCATE, MVT::i8, Op);
5422 return Op;
5423}
5424
Andrew Lenharthd19189e2008-03-05 01:15:49 +00005425SDOperand X86TargetLowering::LowerLCS(SDOperand Op, SelectionDAG &DAG) {
Andrew Lenharth26ed8692008-03-01 21:52:34 +00005426 MVT::ValueType T = cast<AtomicSDNode>(Op.Val)->getVT();
Andrew Lenhartha76e2f02008-03-04 21:13:33 +00005427 unsigned Reg = 0;
5428 unsigned size = 0;
Andrew Lenharth26ed8692008-03-01 21:52:34 +00005429 switch(T) {
5430 case MVT::i8: Reg = X86::AL; size = 1; break;
5431 case MVT::i16: Reg = X86::AX; size = 2; break;
5432 case MVT::i32: Reg = X86::EAX; size = 4; break;
Andrew Lenharthd19189e2008-03-05 01:15:49 +00005433 case MVT::i64:
5434 if (Subtarget->is64Bit()) {
5435 Reg = X86::RAX; size = 8;
5436 } else //Should go away when LowerType stuff lands
5437 return SDOperand(ExpandATOMIC_LCS(Op.Val, DAG), 0);
5438 break;
Andrew Lenharth26ed8692008-03-01 21:52:34 +00005439 };
5440 SDOperand cpIn = DAG.getCopyToReg(Op.getOperand(0), Reg,
Andrew Lenharthce1105d2008-03-01 22:27:48 +00005441 Op.getOperand(3), SDOperand());
Andrew Lenharth26ed8692008-03-01 21:52:34 +00005442 SDOperand Ops[] = { cpIn.getValue(0),
Andrew Lenharthd19189e2008-03-05 01:15:49 +00005443 Op.getOperand(1),
5444 Op.getOperand(2),
5445 DAG.getTargetConstant(size, MVT::i8),
5446 cpIn.getValue(1) };
Andrew Lenharth26ed8692008-03-01 21:52:34 +00005447 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
5448 SDOperand Result = DAG.getNode(X86ISD::LCMPXCHG_DAG, Tys, Ops, 5);
5449 SDOperand cpOut =
5450 DAG.getCopyFromReg(Result.getValue(0), Reg, T, Result.getValue(1));
5451 return cpOut;
5452}
5453
Andrew Lenharthd19189e2008-03-05 01:15:49 +00005454SDNode* X86TargetLowering::ExpandATOMIC_LCS(SDNode* Op, SelectionDAG &DAG) {
5455 MVT::ValueType T = cast<AtomicSDNode>(Op)->getVT();
5456 assert (T == MVT::i64 && "Only know how to expand i64 CAS");
5457 SDOperand cpInL, cpInH;
5458 cpInL = DAG.getNode(ISD::EXTRACT_ELEMENT, MVT::i32, Op->getOperand(3),
5459 DAG.getConstant(0, MVT::i32));
5460 cpInH = DAG.getNode(ISD::EXTRACT_ELEMENT, MVT::i32, Op->getOperand(3),
5461 DAG.getConstant(1, MVT::i32));
5462 cpInL = DAG.getCopyToReg(Op->getOperand(0), X86::EAX,
5463 cpInL, SDOperand());
5464 cpInH = DAG.getCopyToReg(cpInL.getValue(0), X86::EDX,
5465 cpInH, cpInL.getValue(1));
5466 SDOperand swapInL, swapInH;
5467 swapInL = DAG.getNode(ISD::EXTRACT_ELEMENT, MVT::i32, Op->getOperand(2),
5468 DAG.getConstant(0, MVT::i32));
5469 swapInH = DAG.getNode(ISD::EXTRACT_ELEMENT, MVT::i32, Op->getOperand(2),
5470 DAG.getConstant(1, MVT::i32));
5471 swapInL = DAG.getCopyToReg(cpInH.getValue(0), X86::EBX,
5472 swapInL, cpInH.getValue(1));
5473 swapInH = DAG.getCopyToReg(swapInL.getValue(0), X86::ECX,
5474 swapInH, swapInL.getValue(1));
5475 SDOperand Ops[] = { swapInH.getValue(0),
5476 Op->getOperand(1),
5477 swapInH.getValue(1)};
5478 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
5479 SDOperand Result = DAG.getNode(X86ISD::LCMPXCHG8_DAG, Tys, Ops, 3);
5480 SDOperand cpOutL = DAG.getCopyFromReg(Result.getValue(0), X86::EAX, MVT::i32,
5481 Result.getValue(1));
5482 SDOperand cpOutH = DAG.getCopyFromReg(cpOutL.getValue(1), X86::EDX, MVT::i32,
5483 cpOutL.getValue(2));
5484 SDOperand OpsF[] = { cpOutL.getValue(0), cpOutH.getValue(0)};
5485 SDOperand ResultVal = DAG.getNode(ISD::BUILD_PAIR, MVT::i64, OpsF, 2);
5486 Tys = DAG.getVTList(MVT::i64, MVT::Other);
5487 return DAG.getNode(ISD::MERGE_VALUES, Tys, ResultVal, cpOutH.getValue(1)).Val;
5488}
5489
Evan Cheng0db9fe62006-04-25 20:13:52 +00005490/// LowerOperation - Provide custom lowering hooks for some operations.
5491///
5492SDOperand X86TargetLowering::LowerOperation(SDOperand Op, SelectionDAG &DAG) {
5493 switch (Op.getOpcode()) {
5494 default: assert(0 && "Should not custom lower this!");
Andrew Lenharthd19189e2008-03-05 01:15:49 +00005495 case ISD::ATOMIC_LCS: return LowerLCS(Op,DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005496 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
5497 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
5498 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
5499 case ISD::INSERT_VECTOR_ELT: return LowerINSERT_VECTOR_ELT(Op, DAG);
5500 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
5501 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
5502 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005503 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005504 case ISD::ExternalSymbol: return LowerExternalSymbol(Op, DAG);
5505 case ISD::SHL_PARTS:
5506 case ISD::SRA_PARTS:
5507 case ISD::SRL_PARTS: return LowerShift(Op, DAG);
5508 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
5509 case ISD::FP_TO_SINT: return LowerFP_TO_SINT(Op, DAG);
5510 case ISD::FABS: return LowerFABS(Op, DAG);
5511 case ISD::FNEG: return LowerFNEG(Op, DAG);
Evan Cheng68c47cb2007-01-05 07:55:56 +00005512 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Evan Chenge5f62042007-09-29 00:00:36 +00005513 case ISD::SETCC: return LowerSETCC(Op, DAG);
5514 case ISD::SELECT: return LowerSELECT(Op, DAG);
5515 case ISD::BRCOND: return LowerBRCOND(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005516 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Evan Cheng32fe1032006-05-25 00:59:30 +00005517 case ISD::CALL: return LowerCALL(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005518 case ISD::RET: return LowerRET(Op, DAG);
Evan Cheng1bc78042006-04-26 01:20:17 +00005519 case ISD::FORMAL_ARGUMENTS: return LowerFORMAL_ARGUMENTS(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005520 case ISD::MEMSET: return LowerMEMSET(Op, DAG);
5521 case ISD::MEMCPY: return LowerMEMCPY(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005522 case ISD::VASTART: return LowerVASTART(Op, DAG);
Evan Chengae642192007-03-02 23:16:35 +00005523 case ISD::VACOPY: return LowerVACOPY(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005524 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
Nate Begemanbcc5f362007-01-29 22:58:52 +00005525 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
5526 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00005527 case ISD::FRAME_TO_ARGS_OFFSET:
5528 return LowerFRAME_TO_ARGS_OFFSET(Op, DAG);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00005529 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00005530 case ISD::EH_RETURN: return LowerEH_RETURN(Op, DAG);
Duncan Sandsb116fac2007-07-27 20:02:49 +00005531 case ISD::TRAMPOLINE: return LowerTRAMPOLINE(Op, DAG);
Dan Gohman1a024862008-01-31 00:41:03 +00005532 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Evan Cheng18efe262007-12-14 02:13:44 +00005533 case ISD::CTLZ: return LowerCTLZ(Op, DAG);
5534 case ISD::CTTZ: return LowerCTTZ(Op, DAG);
Chris Lattner27a6c732007-11-24 07:07:01 +00005535
5536 // FIXME: REMOVE THIS WHEN LegalizeDAGTypes lands.
5537 case ISD::READCYCLECOUNTER:
5538 return SDOperand(ExpandREADCYCLECOUNTER(Op.Val, DAG), 0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005539 }
Chris Lattner27a6c732007-11-24 07:07:01 +00005540}
5541
5542/// ExpandOperation - Provide custom lowering hooks for expanding operations.
5543SDNode *X86TargetLowering::ExpandOperationResult(SDNode *N, SelectionDAG &DAG) {
5544 switch (N->getOpcode()) {
5545 default: assert(0 && "Should not custom lower this!");
5546 case ISD::FP_TO_SINT: return ExpandFP_TO_SINT(N, DAG);
5547 case ISD::READCYCLECOUNTER: return ExpandREADCYCLECOUNTER(N, DAG);
Andrew Lenharthd19189e2008-03-05 01:15:49 +00005548 case ISD::ATOMIC_LCS: return ExpandATOMIC_LCS(N, DAG);
Chris Lattner27a6c732007-11-24 07:07:01 +00005549 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00005550}
5551
Evan Cheng72261582005-12-20 06:22:03 +00005552const char *X86TargetLowering::getTargetNodeName(unsigned Opcode) const {
5553 switch (Opcode) {
5554 default: return NULL;
Evan Cheng18efe262007-12-14 02:13:44 +00005555 case X86ISD::BSF: return "X86ISD::BSF";
5556 case X86ISD::BSR: return "X86ISD::BSR";
Evan Chenge3413162006-01-09 18:33:28 +00005557 case X86ISD::SHLD: return "X86ISD::SHLD";
5558 case X86ISD::SHRD: return "X86ISD::SHRD";
Evan Chengef6ffb12006-01-31 03:14:29 +00005559 case X86ISD::FAND: return "X86ISD::FAND";
Evan Cheng68c47cb2007-01-05 07:55:56 +00005560 case X86ISD::FOR: return "X86ISD::FOR";
Evan Cheng223547a2006-01-31 22:28:30 +00005561 case X86ISD::FXOR: return "X86ISD::FXOR";
Evan Cheng68c47cb2007-01-05 07:55:56 +00005562 case X86ISD::FSRL: return "X86ISD::FSRL";
Evan Chenga3195e82006-01-12 22:54:21 +00005563 case X86ISD::FILD: return "X86ISD::FILD";
Evan Chenge3de85b2006-02-04 02:20:30 +00005564 case X86ISD::FILD_FLAG: return "X86ISD::FILD_FLAG";
Evan Cheng72261582005-12-20 06:22:03 +00005565 case X86ISD::FP_TO_INT16_IN_MEM: return "X86ISD::FP_TO_INT16_IN_MEM";
5566 case X86ISD::FP_TO_INT32_IN_MEM: return "X86ISD::FP_TO_INT32_IN_MEM";
5567 case X86ISD::FP_TO_INT64_IN_MEM: return "X86ISD::FP_TO_INT64_IN_MEM";
Evan Chengb077b842005-12-21 02:39:21 +00005568 case X86ISD::FLD: return "X86ISD::FLD";
Evan Chengd90eb7f2006-01-05 00:27:02 +00005569 case X86ISD::FST: return "X86ISD::FST";
Chris Lattner6fa2f9c2008-03-09 07:05:32 +00005570 case X86ISD::FP_GET_ST0: return "X86ISD::FP_GET_ST0";
5571 case X86ISD::FP_GET_ST0_ST1: return "X86ISD::FP_GET_ST0_ST1";
Chris Lattnerafb23f42008-03-09 07:08:44 +00005572 case X86ISD::FP_SET_ST0: return "X86ISD::FP_SET_ST0";
Evan Cheng72261582005-12-20 06:22:03 +00005573 case X86ISD::CALL: return "X86ISD::CALL";
5574 case X86ISD::TAILCALL: return "X86ISD::TAILCALL";
5575 case X86ISD::RDTSC_DAG: return "X86ISD::RDTSC_DAG";
5576 case X86ISD::CMP: return "X86ISD::CMP";
Evan Cheng6be2c582006-04-05 23:38:46 +00005577 case X86ISD::COMI: return "X86ISD::COMI";
5578 case X86ISD::UCOMI: return "X86ISD::UCOMI";
Evan Chengd5781fc2005-12-21 20:21:51 +00005579 case X86ISD::SETCC: return "X86ISD::SETCC";
Evan Cheng72261582005-12-20 06:22:03 +00005580 case X86ISD::CMOV: return "X86ISD::CMOV";
5581 case X86ISD::BRCOND: return "X86ISD::BRCOND";
Evan Chengb077b842005-12-21 02:39:21 +00005582 case X86ISD::RET_FLAG: return "X86ISD::RET_FLAG";
Evan Cheng8df346b2006-03-04 01:12:00 +00005583 case X86ISD::REP_STOS: return "X86ISD::REP_STOS";
5584 case X86ISD::REP_MOVS: return "X86ISD::REP_MOVS";
Evan Cheng7ccced62006-02-18 00:15:05 +00005585 case X86ISD::GlobalBaseReg: return "X86ISD::GlobalBaseReg";
Evan Cheng020d2e82006-02-23 20:41:18 +00005586 case X86ISD::Wrapper: return "X86ISD::Wrapper";
Nate Begeman14d12ca2008-02-11 04:19:36 +00005587 case X86ISD::PEXTRB: return "X86ISD::PEXTRB";
Evan Chengb067a1e2006-03-31 19:22:53 +00005588 case X86ISD::PEXTRW: return "X86ISD::PEXTRW";
Nate Begeman14d12ca2008-02-11 04:19:36 +00005589 case X86ISD::INSERTPS: return "X86ISD::INSERTPS";
5590 case X86ISD::PINSRB: return "X86ISD::PINSRB";
Evan Cheng653159f2006-03-31 21:55:24 +00005591 case X86ISD::PINSRW: return "X86ISD::PINSRW";
Evan Cheng8ca29322006-11-10 21:43:37 +00005592 case X86ISD::FMAX: return "X86ISD::FMAX";
5593 case X86ISD::FMIN: return "X86ISD::FMIN";
Dan Gohman20382522007-07-10 00:05:58 +00005594 case X86ISD::FRSQRT: return "X86ISD::FRSQRT";
5595 case X86ISD::FRCP: return "X86ISD::FRCP";
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005596 case X86ISD::TLSADDR: return "X86ISD::TLSADDR";
5597 case X86ISD::THREAD_POINTER: return "X86ISD::THREAD_POINTER";
Anton Korobeynikov2365f512007-07-14 14:06:15 +00005598 case X86ISD::EH_RETURN: return "X86ISD::EH_RETURN";
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00005599 case X86ISD::TC_RETURN: return "X86ISD::TC_RETURN";
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00005600 case X86ISD::FNSTCW16m: return "X86ISD::FNSTCW16m";
Andrew Lenharth26ed8692008-03-01 21:52:34 +00005601 case X86ISD::LCMPXCHG_DAG: return "x86ISD::LCMPXCHG_DAG";
Andrew Lenharthd19189e2008-03-05 01:15:49 +00005602 case X86ISD::LCMPXCHG8_DAG: return "x86ISD::LCMPXCHG8_DAG";
Evan Cheng72261582005-12-20 06:22:03 +00005603 }
5604}
Evan Cheng3a03ebb2005-12-21 23:05:39 +00005605
Chris Lattnerc9addb72007-03-30 23:15:24 +00005606// isLegalAddressingMode - Return true if the addressing mode represented
5607// by AM is legal for this target, for a load/store of the specified type.
5608bool X86TargetLowering::isLegalAddressingMode(const AddrMode &AM,
5609 const Type *Ty) const {
5610 // X86 supports extremely general addressing modes.
5611
5612 // X86 allows a sign-extended 32-bit immediate field as a displacement.
5613 if (AM.BaseOffs <= -(1LL << 32) || AM.BaseOffs >= (1LL << 32)-1)
5614 return false;
5615
5616 if (AM.BaseGV) {
Evan Cheng52787842007-08-01 23:46:47 +00005617 // We can only fold this if we don't need an extra load.
Chris Lattnerc9addb72007-03-30 23:15:24 +00005618 if (Subtarget->GVRequiresExtraLoad(AM.BaseGV, getTargetMachine(), false))
5619 return false;
Evan Cheng52787842007-08-01 23:46:47 +00005620
5621 // X86-64 only supports addr of globals in small code model.
5622 if (Subtarget->is64Bit()) {
5623 if (getTargetMachine().getCodeModel() != CodeModel::Small)
5624 return false;
5625 // If lower 4G is not available, then we must use rip-relative addressing.
5626 if (AM.BaseOffs || AM.Scale > 1)
5627 return false;
5628 }
Chris Lattnerc9addb72007-03-30 23:15:24 +00005629 }
5630
5631 switch (AM.Scale) {
5632 case 0:
5633 case 1:
5634 case 2:
5635 case 4:
5636 case 8:
5637 // These scales always work.
5638 break;
5639 case 3:
5640 case 5:
5641 case 9:
5642 // These scales are formed with basereg+scalereg. Only accept if there is
5643 // no basereg yet.
5644 if (AM.HasBaseReg)
5645 return false;
5646 break;
5647 default: // Other stuff never works.
5648 return false;
5649 }
5650
5651 return true;
5652}
5653
5654
Evan Cheng2bd122c2007-10-26 01:56:11 +00005655bool X86TargetLowering::isTruncateFree(const Type *Ty1, const Type *Ty2) const {
5656 if (!Ty1->isInteger() || !Ty2->isInteger())
5657 return false;
Evan Chenge127a732007-10-29 07:57:50 +00005658 unsigned NumBits1 = Ty1->getPrimitiveSizeInBits();
5659 unsigned NumBits2 = Ty2->getPrimitiveSizeInBits();
5660 if (NumBits1 <= NumBits2)
5661 return false;
5662 return Subtarget->is64Bit() || NumBits1 < 64;
Evan Cheng2bd122c2007-10-26 01:56:11 +00005663}
5664
Evan Cheng3c3ddb32007-10-29 19:58:20 +00005665bool X86TargetLowering::isTruncateFree(MVT::ValueType VT1,
5666 MVT::ValueType VT2) const {
5667 if (!MVT::isInteger(VT1) || !MVT::isInteger(VT2))
5668 return false;
5669 unsigned NumBits1 = MVT::getSizeInBits(VT1);
5670 unsigned NumBits2 = MVT::getSizeInBits(VT2);
5671 if (NumBits1 <= NumBits2)
5672 return false;
5673 return Subtarget->is64Bit() || NumBits1 < 64;
5674}
Evan Cheng2bd122c2007-10-26 01:56:11 +00005675
Evan Cheng60c07e12006-07-05 22:17:51 +00005676/// isShuffleMaskLegal - Targets can use this to indicate that they only
5677/// support *some* VECTOR_SHUFFLE operations, those with specific masks.
5678/// By default, if a target supports the VECTOR_SHUFFLE node, all mask values
5679/// are assumed to be legal.
5680bool
5681X86TargetLowering::isShuffleMaskLegal(SDOperand Mask, MVT::ValueType VT) const {
5682 // Only do shuffles on 128-bit vector types for now.
5683 if (MVT::getSizeInBits(VT) == 64) return false;
5684 return (Mask.Val->getNumOperands() <= 4 ||
Evan Cheng49892af2007-06-19 00:02:56 +00005685 isIdentityMask(Mask.Val) ||
5686 isIdentityMask(Mask.Val, true) ||
Evan Cheng60c07e12006-07-05 22:17:51 +00005687 isSplatMask(Mask.Val) ||
5688 isPSHUFHW_PSHUFLWMask(Mask.Val) ||
5689 X86::isUNPCKLMask(Mask.Val) ||
Evan Cheng49892af2007-06-19 00:02:56 +00005690 X86::isUNPCKHMask(Mask.Val) ||
Evan Cheng60c07e12006-07-05 22:17:51 +00005691 X86::isUNPCKL_v_undef_Mask(Mask.Val) ||
Evan Cheng49892af2007-06-19 00:02:56 +00005692 X86::isUNPCKH_v_undef_Mask(Mask.Val));
Evan Cheng60c07e12006-07-05 22:17:51 +00005693}
5694
5695bool X86TargetLowering::isVectorClearMaskLegal(std::vector<SDOperand> &BVOps,
5696 MVT::ValueType EVT,
5697 SelectionDAG &DAG) const {
5698 unsigned NumElts = BVOps.size();
5699 // Only do shuffles on 128-bit vector types for now.
5700 if (MVT::getSizeInBits(EVT) * NumElts == 64) return false;
5701 if (NumElts == 2) return true;
5702 if (NumElts == 4) {
Chris Lattner5a88b832007-02-25 07:10:00 +00005703 return (isMOVLMask(&BVOps[0], 4) ||
5704 isCommutedMOVL(&BVOps[0], 4, true) ||
5705 isSHUFPMask(&BVOps[0], 4) ||
5706 isCommutedSHUFP(&BVOps[0], 4));
Evan Cheng60c07e12006-07-05 22:17:51 +00005707 }
5708 return false;
5709}
5710
5711//===----------------------------------------------------------------------===//
5712// X86 Scheduler Hooks
5713//===----------------------------------------------------------------------===//
5714
5715MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +00005716X86TargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
5717 MachineBasicBlock *BB) {
Evan Chengc0f64ff2006-11-27 23:37:22 +00005718 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Evan Cheng60c07e12006-07-05 22:17:51 +00005719 switch (MI->getOpcode()) {
5720 default: assert(false && "Unexpected instr type to insert");
5721 case X86::CMOV_FR32:
5722 case X86::CMOV_FR64:
5723 case X86::CMOV_V4F32:
5724 case X86::CMOV_V2F64:
Evan Chenge5f62042007-09-29 00:00:36 +00005725 case X86::CMOV_V2I64: {
Evan Cheng60c07e12006-07-05 22:17:51 +00005726 // To "insert" a SELECT_CC instruction, we actually have to insert the
5727 // diamond control-flow pattern. The incoming instruction knows the
5728 // destination vreg to set, the condition code register to branch on, the
5729 // true/false values to select between, and a branch opcode to use.
5730 const BasicBlock *LLVM_BB = BB->getBasicBlock();
5731 ilist<MachineBasicBlock>::iterator It = BB;
5732 ++It;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00005733
Evan Cheng60c07e12006-07-05 22:17:51 +00005734 // thisMBB:
5735 // ...
5736 // TrueVal = ...
5737 // cmpTY ccX, r1, r2
5738 // bCC copy1MBB
5739 // fallthrough --> copy0MBB
5740 MachineBasicBlock *thisMBB = BB;
5741 MachineBasicBlock *copy0MBB = new MachineBasicBlock(LLVM_BB);
5742 MachineBasicBlock *sinkMBB = new MachineBasicBlock(LLVM_BB);
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00005743 unsigned Opc =
Chris Lattner7fbe9722006-10-20 17:42:20 +00005744 X86::GetCondBranchFromCond((X86::CondCode)MI->getOperand(3).getImm());
Evan Chengc0f64ff2006-11-27 23:37:22 +00005745 BuildMI(BB, TII->get(Opc)).addMBB(sinkMBB);
Evan Cheng60c07e12006-07-05 22:17:51 +00005746 MachineFunction *F = BB->getParent();
5747 F->getBasicBlockList().insert(It, copy0MBB);
5748 F->getBasicBlockList().insert(It, sinkMBB);
5749 // Update machine-CFG edges by first adding all successors of the current
5750 // block to the new block which will contain the Phi node for the select.
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00005751 for(MachineBasicBlock::succ_iterator i = BB->succ_begin(),
Evan Cheng60c07e12006-07-05 22:17:51 +00005752 e = BB->succ_end(); i != e; ++i)
5753 sinkMBB->addSuccessor(*i);
5754 // Next, remove all successors of the current block, and add the true
5755 // and fallthrough blocks as its successors.
5756 while(!BB->succ_empty())
5757 BB->removeSuccessor(BB->succ_begin());
5758 BB->addSuccessor(copy0MBB);
5759 BB->addSuccessor(sinkMBB);
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00005760
Evan Cheng60c07e12006-07-05 22:17:51 +00005761 // copy0MBB:
5762 // %FalseValue = ...
5763 // # fallthrough to sinkMBB
5764 BB = copy0MBB;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00005765
Evan Cheng60c07e12006-07-05 22:17:51 +00005766 // Update machine-CFG edges
5767 BB->addSuccessor(sinkMBB);
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00005768
Evan Cheng60c07e12006-07-05 22:17:51 +00005769 // sinkMBB:
5770 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
5771 // ...
5772 BB = sinkMBB;
Evan Chengc0f64ff2006-11-27 23:37:22 +00005773 BuildMI(BB, TII->get(X86::PHI), MI->getOperand(0).getReg())
Evan Cheng60c07e12006-07-05 22:17:51 +00005774 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
5775 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
5776
5777 delete MI; // The pseudo instruction is gone now.
5778 return BB;
5779 }
5780
Dale Johannesen849f2142007-07-03 00:53:03 +00005781 case X86::FP32_TO_INT16_IN_MEM:
5782 case X86::FP32_TO_INT32_IN_MEM:
5783 case X86::FP32_TO_INT64_IN_MEM:
5784 case X86::FP64_TO_INT16_IN_MEM:
5785 case X86::FP64_TO_INT32_IN_MEM:
Dale Johannesena996d522007-08-07 01:17:37 +00005786 case X86::FP64_TO_INT64_IN_MEM:
5787 case X86::FP80_TO_INT16_IN_MEM:
5788 case X86::FP80_TO_INT32_IN_MEM:
5789 case X86::FP80_TO_INT64_IN_MEM: {
Evan Cheng60c07e12006-07-05 22:17:51 +00005790 // Change the floating point control register to use "round towards zero"
5791 // mode when truncating to an integer value.
5792 MachineFunction *F = BB->getParent();
5793 int CWFrameIdx = F->getFrameInfo()->CreateStackObject(2, 2);
Evan Chengc0f64ff2006-11-27 23:37:22 +00005794 addFrameReference(BuildMI(BB, TII->get(X86::FNSTCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00005795
5796 // Load the old value of the high byte of the control word...
5797 unsigned OldCW =
Chris Lattner84bc5422007-12-31 04:13:23 +00005798 F->getRegInfo().createVirtualRegister(X86::GR16RegisterClass);
Evan Chengc0f64ff2006-11-27 23:37:22 +00005799 addFrameReference(BuildMI(BB, TII->get(X86::MOV16rm), OldCW), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00005800
5801 // Set the high part to be round to zero...
Evan Chengc0f64ff2006-11-27 23:37:22 +00005802 addFrameReference(BuildMI(BB, TII->get(X86::MOV16mi)), CWFrameIdx)
5803 .addImm(0xC7F);
Evan Cheng60c07e12006-07-05 22:17:51 +00005804
5805 // Reload the modified control word now...
Evan Chengc0f64ff2006-11-27 23:37:22 +00005806 addFrameReference(BuildMI(BB, TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00005807
5808 // Restore the memory image of control word to original value
Evan Chengc0f64ff2006-11-27 23:37:22 +00005809 addFrameReference(BuildMI(BB, TII->get(X86::MOV16mr)), CWFrameIdx)
5810 .addReg(OldCW);
Evan Cheng60c07e12006-07-05 22:17:51 +00005811
5812 // Get the X86 opcode to use.
5813 unsigned Opc;
5814 switch (MI->getOpcode()) {
5815 default: assert(0 && "illegal opcode!");
Dale Johannesene377d4d2007-07-04 21:07:47 +00005816 case X86::FP32_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m32; break;
5817 case X86::FP32_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m32; break;
5818 case X86::FP32_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m32; break;
5819 case X86::FP64_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m64; break;
5820 case X86::FP64_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m64; break;
5821 case X86::FP64_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m64; break;
Dale Johannesena996d522007-08-07 01:17:37 +00005822 case X86::FP80_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m80; break;
5823 case X86::FP80_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m80; break;
5824 case X86::FP80_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m80; break;
Evan Cheng60c07e12006-07-05 22:17:51 +00005825 }
5826
5827 X86AddressMode AM;
5828 MachineOperand &Op = MI->getOperand(0);
5829 if (Op.isRegister()) {
5830 AM.BaseType = X86AddressMode::RegBase;
5831 AM.Base.Reg = Op.getReg();
5832 } else {
5833 AM.BaseType = X86AddressMode::FrameIndexBase;
Chris Lattner8aa797a2007-12-30 23:10:15 +00005834 AM.Base.FrameIndex = Op.getIndex();
Evan Cheng60c07e12006-07-05 22:17:51 +00005835 }
5836 Op = MI->getOperand(1);
5837 if (Op.isImmediate())
Chris Lattner7fbe9722006-10-20 17:42:20 +00005838 AM.Scale = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +00005839 Op = MI->getOperand(2);
5840 if (Op.isImmediate())
Chris Lattner7fbe9722006-10-20 17:42:20 +00005841 AM.IndexReg = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +00005842 Op = MI->getOperand(3);
5843 if (Op.isGlobalAddress()) {
5844 AM.GV = Op.getGlobal();
5845 } else {
Chris Lattner7fbe9722006-10-20 17:42:20 +00005846 AM.Disp = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +00005847 }
Evan Chengc0f64ff2006-11-27 23:37:22 +00005848 addFullAddress(BuildMI(BB, TII->get(Opc)), AM)
5849 .addReg(MI->getOperand(4).getReg());
Evan Cheng60c07e12006-07-05 22:17:51 +00005850
5851 // Reload the original control word now.
Evan Chengc0f64ff2006-11-27 23:37:22 +00005852 addFrameReference(BuildMI(BB, TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00005853
5854 delete MI; // The pseudo instruction is gone now.
5855 return BB;
5856 }
5857 }
5858}
5859
5860//===----------------------------------------------------------------------===//
5861// X86 Optimization Hooks
5862//===----------------------------------------------------------------------===//
5863
Nate Begeman368e18d2006-02-16 21:11:51 +00005864void X86TargetLowering::computeMaskedBitsForTargetNode(const SDOperand Op,
Dan Gohman977a76f2008-02-13 22:28:48 +00005865 const APInt &Mask,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00005866 APInt &KnownZero,
5867 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +00005868 const SelectionDAG &DAG,
Nate Begeman368e18d2006-02-16 21:11:51 +00005869 unsigned Depth) const {
Evan Cheng3a03ebb2005-12-21 23:05:39 +00005870 unsigned Opc = Op.getOpcode();
Evan Cheng865f0602006-04-05 06:11:20 +00005871 assert((Opc >= ISD::BUILTIN_OP_END ||
5872 Opc == ISD::INTRINSIC_WO_CHAIN ||
5873 Opc == ISD::INTRINSIC_W_CHAIN ||
5874 Opc == ISD::INTRINSIC_VOID) &&
5875 "Should use MaskedValueIsZero if you don't know whether Op"
5876 " is a target node!");
Evan Cheng3a03ebb2005-12-21 23:05:39 +00005877
Dan Gohmanf4f92f52008-02-13 23:07:24 +00005878 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0); // Don't know anything.
Evan Cheng3a03ebb2005-12-21 23:05:39 +00005879 switch (Opc) {
Evan Cheng865f0602006-04-05 06:11:20 +00005880 default: break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00005881 case X86ISD::SETCC:
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00005882 KnownZero |= APInt::getHighBitsSet(Mask.getBitWidth(),
5883 Mask.getBitWidth() - 1);
Nate Begeman368e18d2006-02-16 21:11:51 +00005884 break;
Evan Cheng3a03ebb2005-12-21 23:05:39 +00005885 }
Evan Cheng3a03ebb2005-12-21 23:05:39 +00005886}
Chris Lattner259e97c2006-01-31 19:43:35 +00005887
Evan Cheng206ee9d2006-07-07 08:33:52 +00005888/// getShuffleScalarElt - Returns the scalar element that will make up the ith
5889/// element of the result of the vector shuffle.
5890static SDOperand getShuffleScalarElt(SDNode *N, unsigned i, SelectionDAG &DAG) {
5891 MVT::ValueType VT = N->getValueType(0);
5892 SDOperand PermMask = N->getOperand(2);
5893 unsigned NumElems = PermMask.getNumOperands();
5894 SDOperand V = (i < NumElems) ? N->getOperand(0) : N->getOperand(1);
5895 i %= NumElems;
5896 if (V.getOpcode() == ISD::SCALAR_TO_VECTOR) {
5897 return (i == 0)
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00005898 ? V.getOperand(0) : DAG.getNode(ISD::UNDEF, MVT::getVectorElementType(VT));
Evan Cheng206ee9d2006-07-07 08:33:52 +00005899 } else if (V.getOpcode() == ISD::VECTOR_SHUFFLE) {
5900 SDOperand Idx = PermMask.getOperand(i);
5901 if (Idx.getOpcode() == ISD::UNDEF)
Dan Gohman51eaa862007-06-14 22:58:02 +00005902 return DAG.getNode(ISD::UNDEF, MVT::getVectorElementType(VT));
Evan Cheng206ee9d2006-07-07 08:33:52 +00005903 return getShuffleScalarElt(V.Val,cast<ConstantSDNode>(Idx)->getValue(),DAG);
5904 }
5905 return SDOperand();
5906}
5907
5908/// isGAPlusOffset - Returns true (and the GlobalValue and the offset) if the
5909/// node is a GlobalAddress + an offset.
5910static bool isGAPlusOffset(SDNode *N, GlobalValue* &GA, int64_t &Offset) {
Evan Cheng0085a282006-11-30 21:55:46 +00005911 unsigned Opc = N->getOpcode();
Evan Cheng19f2ffc2006-12-05 04:01:03 +00005912 if (Opc == X86ISD::Wrapper) {
Evan Cheng206ee9d2006-07-07 08:33:52 +00005913 if (dyn_cast<GlobalAddressSDNode>(N->getOperand(0))) {
5914 GA = cast<GlobalAddressSDNode>(N->getOperand(0))->getGlobal();
5915 return true;
5916 }
Evan Cheng0085a282006-11-30 21:55:46 +00005917 } else if (Opc == ISD::ADD) {
Evan Cheng206ee9d2006-07-07 08:33:52 +00005918 SDOperand N1 = N->getOperand(0);
5919 SDOperand N2 = N->getOperand(1);
5920 if (isGAPlusOffset(N1.Val, GA, Offset)) {
5921 ConstantSDNode *V = dyn_cast<ConstantSDNode>(N2);
5922 if (V) {
5923 Offset += V->getSignExtended();
5924 return true;
5925 }
5926 } else if (isGAPlusOffset(N2.Val, GA, Offset)) {
5927 ConstantSDNode *V = dyn_cast<ConstantSDNode>(N1);
5928 if (V) {
5929 Offset += V->getSignExtended();
5930 return true;
5931 }
5932 }
5933 }
5934 return false;
5935}
5936
5937/// isConsecutiveLoad - Returns true if N is loading from an address of Base
5938/// + Dist * Size.
5939static bool isConsecutiveLoad(SDNode *N, SDNode *Base, int Dist, int Size,
5940 MachineFrameInfo *MFI) {
5941 if (N->getOperand(0).Val != Base->getOperand(0).Val)
5942 return false;
5943
5944 SDOperand Loc = N->getOperand(1);
5945 SDOperand BaseLoc = Base->getOperand(1);
5946 if (Loc.getOpcode() == ISD::FrameIndex) {
5947 if (BaseLoc.getOpcode() != ISD::FrameIndex)
5948 return false;
Dan Gohman275769a2007-07-23 20:24:29 +00005949 int FI = cast<FrameIndexSDNode>(Loc)->getIndex();
5950 int BFI = cast<FrameIndexSDNode>(BaseLoc)->getIndex();
Evan Cheng206ee9d2006-07-07 08:33:52 +00005951 int FS = MFI->getObjectSize(FI);
5952 int BFS = MFI->getObjectSize(BFI);
5953 if (FS != BFS || FS != Size) return false;
5954 return MFI->getObjectOffset(FI) == (MFI->getObjectOffset(BFI) + Dist*Size);
5955 } else {
5956 GlobalValue *GV1 = NULL;
5957 GlobalValue *GV2 = NULL;
5958 int64_t Offset1 = 0;
5959 int64_t Offset2 = 0;
5960 bool isGA1 = isGAPlusOffset(Loc.Val, GV1, Offset1);
5961 bool isGA2 = isGAPlusOffset(BaseLoc.Val, GV2, Offset2);
5962 if (isGA1 && isGA2 && GV1 == GV2)
5963 return Offset1 == (Offset2 + Dist*Size);
5964 }
5965
5966 return false;
5967}
5968
Evan Cheng1e60c092006-07-10 21:37:44 +00005969static bool isBaseAlignment16(SDNode *Base, MachineFrameInfo *MFI,
5970 const X86Subtarget *Subtarget) {
Evan Cheng206ee9d2006-07-07 08:33:52 +00005971 GlobalValue *GV;
Nick Lewycky916a9f02008-02-02 08:29:58 +00005972 int64_t Offset = 0;
Evan Cheng206ee9d2006-07-07 08:33:52 +00005973 if (isGAPlusOffset(Base, GV, Offset))
5974 return (GV->getAlignment() >= 16 && (Offset % 16) == 0);
Chris Lattnerba96fbc2008-01-26 20:07:42 +00005975 // DAG combine handles the stack object case.
Evan Cheng206ee9d2006-07-07 08:33:52 +00005976 return false;
5977}
5978
5979
5980/// PerformShuffleCombine - Combine a vector_shuffle that is equal to
5981/// build_vector load1, load2, load3, load4, <0, 1, 2, 3> into a 128-bit load
5982/// if the load addresses are consecutive, non-overlapping, and in the right
5983/// order.
Evan Cheng1e60c092006-07-10 21:37:44 +00005984static SDOperand PerformShuffleCombine(SDNode *N, SelectionDAG &DAG,
5985 const X86Subtarget *Subtarget) {
Evan Cheng206ee9d2006-07-07 08:33:52 +00005986 MachineFunction &MF = DAG.getMachineFunction();
5987 MachineFrameInfo *MFI = MF.getFrameInfo();
5988 MVT::ValueType VT = N->getValueType(0);
Dan Gohman51eaa862007-06-14 22:58:02 +00005989 MVT::ValueType EVT = MVT::getVectorElementType(VT);
Evan Cheng206ee9d2006-07-07 08:33:52 +00005990 SDOperand PermMask = N->getOperand(2);
5991 int NumElems = (int)PermMask.getNumOperands();
5992 SDNode *Base = NULL;
5993 for (int i = 0; i < NumElems; ++i) {
5994 SDOperand Idx = PermMask.getOperand(i);
5995 if (Idx.getOpcode() == ISD::UNDEF) {
5996 if (!Base) return SDOperand();
5997 } else {
5998 SDOperand Arg =
5999 getShuffleScalarElt(N, cast<ConstantSDNode>(Idx)->getValue(), DAG);
Evan Cheng466685d2006-10-09 20:57:25 +00006000 if (!Arg.Val || !ISD::isNON_EXTLoad(Arg.Val))
Evan Cheng206ee9d2006-07-07 08:33:52 +00006001 return SDOperand();
6002 if (!Base)
6003 Base = Arg.Val;
6004 else if (!isConsecutiveLoad(Arg.Val, Base,
6005 i, MVT::getSizeInBits(EVT)/8,MFI))
6006 return SDOperand();
6007 }
6008 }
6009
Evan Cheng1e60c092006-07-10 21:37:44 +00006010 bool isAlign16 = isBaseAlignment16(Base->getOperand(1).Val, MFI, Subtarget);
Dan Gohmand3006222007-07-27 17:16:43 +00006011 LoadSDNode *LD = cast<LoadSDNode>(Base);
Evan Cheng466685d2006-10-09 20:57:25 +00006012 if (isAlign16) {
Evan Cheng466685d2006-10-09 20:57:25 +00006013 return DAG.getLoad(VT, LD->getChain(), LD->getBasePtr(), LD->getSrcValue(),
Dan Gohmand3006222007-07-27 17:16:43 +00006014 LD->getSrcValueOffset(), LD->isVolatile());
Evan Cheng466685d2006-10-09 20:57:25 +00006015 } else {
Dan Gohmand3006222007-07-27 17:16:43 +00006016 return DAG.getLoad(VT, LD->getChain(), LD->getBasePtr(), LD->getSrcValue(),
6017 LD->getSrcValueOffset(), LD->isVolatile(),
6018 LD->getAlignment());
Evan Cheng311ace02006-08-11 07:35:45 +00006019 }
Evan Cheng206ee9d2006-07-07 08:33:52 +00006020}
6021
Chris Lattner83e6c992006-10-04 06:57:07 +00006022/// PerformSELECTCombine - Do target-specific dag combines on SELECT nodes.
6023static SDOperand PerformSELECTCombine(SDNode *N, SelectionDAG &DAG,
6024 const X86Subtarget *Subtarget) {
6025 SDOperand Cond = N->getOperand(0);
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00006026
Chris Lattner83e6c992006-10-04 06:57:07 +00006027 // If we have SSE[12] support, try to form min/max nodes.
6028 if (Subtarget->hasSSE2() &&
6029 (N->getValueType(0) == MVT::f32 || N->getValueType(0) == MVT::f64)) {
6030 if (Cond.getOpcode() == ISD::SETCC) {
6031 // Get the LHS/RHS of the select.
6032 SDOperand LHS = N->getOperand(1);
6033 SDOperand RHS = N->getOperand(2);
6034 ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get();
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00006035
Evan Cheng8ca29322006-11-10 21:43:37 +00006036 unsigned Opcode = 0;
Chris Lattner83e6c992006-10-04 06:57:07 +00006037 if (LHS == Cond.getOperand(0) && RHS == Cond.getOperand(1)) {
Chris Lattner1907a7b2006-10-05 04:11:26 +00006038 switch (CC) {
6039 default: break;
6040 case ISD::SETOLE: // (X <= Y) ? X : Y -> min
6041 case ISD::SETULE:
6042 case ISD::SETLE:
6043 if (!UnsafeFPMath) break;
6044 // FALL THROUGH.
6045 case ISD::SETOLT: // (X olt/lt Y) ? X : Y -> min
6046 case ISD::SETLT:
Evan Cheng8ca29322006-11-10 21:43:37 +00006047 Opcode = X86ISD::FMIN;
Chris Lattner1907a7b2006-10-05 04:11:26 +00006048 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00006049
Chris Lattner1907a7b2006-10-05 04:11:26 +00006050 case ISD::SETOGT: // (X > Y) ? X : Y -> max
6051 case ISD::SETUGT:
6052 case ISD::SETGT:
6053 if (!UnsafeFPMath) break;
6054 // FALL THROUGH.
6055 case ISD::SETUGE: // (X uge/ge Y) ? X : Y -> max
6056 case ISD::SETGE:
Evan Cheng8ca29322006-11-10 21:43:37 +00006057 Opcode = X86ISD::FMAX;
Chris Lattner1907a7b2006-10-05 04:11:26 +00006058 break;
6059 }
Chris Lattner83e6c992006-10-04 06:57:07 +00006060 } else if (LHS == Cond.getOperand(1) && RHS == Cond.getOperand(0)) {
Chris Lattner1907a7b2006-10-05 04:11:26 +00006061 switch (CC) {
6062 default: break;
6063 case ISD::SETOGT: // (X > Y) ? Y : X -> min
6064 case ISD::SETUGT:
6065 case ISD::SETGT:
6066 if (!UnsafeFPMath) break;
6067 // FALL THROUGH.
6068 case ISD::SETUGE: // (X uge/ge Y) ? Y : X -> min
6069 case ISD::SETGE:
Evan Cheng8ca29322006-11-10 21:43:37 +00006070 Opcode = X86ISD::FMIN;
Chris Lattner1907a7b2006-10-05 04:11:26 +00006071 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00006072
Chris Lattner1907a7b2006-10-05 04:11:26 +00006073 case ISD::SETOLE: // (X <= Y) ? Y : X -> max
6074 case ISD::SETULE:
6075 case ISD::SETLE:
6076 if (!UnsafeFPMath) break;
6077 // FALL THROUGH.
6078 case ISD::SETOLT: // (X olt/lt Y) ? Y : X -> max
6079 case ISD::SETLT:
Evan Cheng8ca29322006-11-10 21:43:37 +00006080 Opcode = X86ISD::FMAX;
Chris Lattner1907a7b2006-10-05 04:11:26 +00006081 break;
6082 }
Chris Lattner83e6c992006-10-04 06:57:07 +00006083 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00006084
Evan Cheng8ca29322006-11-10 21:43:37 +00006085 if (Opcode)
6086 return DAG.getNode(Opcode, N->getValueType(0), LHS, RHS);
Chris Lattner83e6c992006-10-04 06:57:07 +00006087 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00006088
Chris Lattner83e6c992006-10-04 06:57:07 +00006089 }
6090
6091 return SDOperand();
6092}
6093
Chris Lattner149a4e52008-02-22 02:09:43 +00006094/// PerformSTORECombine - Do target-specific dag combines on STORE nodes.
6095static SDOperand PerformSTORECombine(StoreSDNode *St, SelectionDAG &DAG,
6096 const X86Subtarget *Subtarget) {
6097 // Turn load->store of MMX types into GPR load/stores. This avoids clobbering
6098 // the FP state in cases where an emms may be missing.
Dale Johannesen079f2a62008-02-25 19:20:14 +00006099 // A preferable solution to the general problem is to figure out the right
6100 // places to insert EMMS. This qualifies as a quick hack.
Chris Lattner149a4e52008-02-22 02:09:43 +00006101 if (MVT::isVector(St->getValue().getValueType()) &&
6102 MVT::getSizeInBits(St->getValue().getValueType()) == 64 &&
Dale Johannesen079f2a62008-02-25 19:20:14 +00006103 isa<LoadSDNode>(St->getValue()) &&
6104 !cast<LoadSDNode>(St->getValue())->isVolatile() &&
6105 St->getChain().hasOneUse() && !St->isVolatile()) {
Dale Johannesen14e2ea92008-02-25 22:29:22 +00006106 SDNode* LdVal = St->getValue().Val;
Dale Johannesen079f2a62008-02-25 19:20:14 +00006107 LoadSDNode *Ld = 0;
6108 int TokenFactorIndex = -1;
6109 SmallVector<SDOperand, 8> Ops;
6110 SDNode* ChainVal = St->getChain().Val;
6111 // Must be a store of a load. We currently handle two cases: the load
6112 // is a direct child, and it's under an intervening TokenFactor. It is
6113 // possible to dig deeper under nested TokenFactors.
Dale Johannesen14e2ea92008-02-25 22:29:22 +00006114 if (ChainVal == LdVal)
Dale Johannesen079f2a62008-02-25 19:20:14 +00006115 Ld = cast<LoadSDNode>(St->getChain());
6116 else if (St->getValue().hasOneUse() &&
6117 ChainVal->getOpcode() == ISD::TokenFactor) {
6118 for (unsigned i=0, e = ChainVal->getNumOperands(); i != e; ++i) {
Dale Johannesen14e2ea92008-02-25 22:29:22 +00006119 if (ChainVal->getOperand(i).Val == LdVal) {
Dale Johannesen079f2a62008-02-25 19:20:14 +00006120 TokenFactorIndex = i;
6121 Ld = cast<LoadSDNode>(St->getValue());
6122 } else
6123 Ops.push_back(ChainVal->getOperand(i));
6124 }
6125 }
6126 if (Ld) {
6127 // If we are a 64-bit capable x86, lower to a single movq load/store pair.
6128 if (Subtarget->is64Bit()) {
6129 SDOperand NewLd = DAG.getLoad(MVT::i64, Ld->getChain(),
6130 Ld->getBasePtr(), Ld->getSrcValue(),
6131 Ld->getSrcValueOffset(), Ld->isVolatile(),
6132 Ld->getAlignment());
6133 SDOperand NewChain = NewLd.getValue(1);
6134 if (TokenFactorIndex != -1) {
6135 Ops.push_back(NewLd);
6136 NewChain = DAG.getNode(ISD::TokenFactor, MVT::Other, &Ops[0],
6137 Ops.size());
6138 }
6139 return DAG.getStore(NewChain, NewLd, St->getBasePtr(),
6140 St->getSrcValue(), St->getSrcValueOffset(),
6141 St->isVolatile(), St->getAlignment());
6142 }
6143
6144 // Otherwise, lower to two 32-bit copies.
6145 SDOperand LoAddr = Ld->getBasePtr();
6146 SDOperand HiAddr = DAG.getNode(ISD::ADD, MVT::i32, LoAddr,
6147 DAG.getConstant(MVT::i32, 4));
6148
6149 SDOperand LoLd = DAG.getLoad(MVT::i32, Ld->getChain(), LoAddr,
6150 Ld->getSrcValue(), Ld->getSrcValueOffset(),
6151 Ld->isVolatile(), Ld->getAlignment());
6152 SDOperand HiLd = DAG.getLoad(MVT::i32, Ld->getChain(), HiAddr,
6153 Ld->getSrcValue(), Ld->getSrcValueOffset()+4,
6154 Ld->isVolatile(),
6155 MinAlign(Ld->getAlignment(), 4));
6156
6157 SDOperand NewChain = LoLd.getValue(1);
6158 if (TokenFactorIndex != -1) {
6159 Ops.push_back(LoLd);
6160 Ops.push_back(HiLd);
6161 NewChain = DAG.getNode(ISD::TokenFactor, MVT::Other, &Ops[0],
6162 Ops.size());
6163 }
6164
6165 LoAddr = St->getBasePtr();
6166 HiAddr = DAG.getNode(ISD::ADD, MVT::i32, LoAddr,
6167 DAG.getConstant(MVT::i32, 4));
6168
6169 SDOperand LoSt = DAG.getStore(NewChain, LoLd, LoAddr,
Chris Lattner149a4e52008-02-22 02:09:43 +00006170 St->getSrcValue(), St->getSrcValueOffset(),
6171 St->isVolatile(), St->getAlignment());
Dale Johannesen079f2a62008-02-25 19:20:14 +00006172 SDOperand HiSt = DAG.getStore(NewChain, HiLd, HiAddr,
6173 St->getSrcValue(), St->getSrcValueOffset()+4,
6174 St->isVolatile(),
6175 MinAlign(St->getAlignment(), 4));
6176 return DAG.getNode(ISD::TokenFactor, MVT::Other, LoSt, HiSt);
Chris Lattner149a4e52008-02-22 02:09:43 +00006177 }
Chris Lattner149a4e52008-02-22 02:09:43 +00006178 }
6179 return SDOperand();
6180}
6181
Chris Lattner6cf73262008-01-25 06:14:17 +00006182/// PerformFORCombine - Do target-specific dag combines on X86ISD::FOR and
6183/// X86ISD::FXOR nodes.
Chris Lattneraf723b92008-01-25 05:46:26 +00006184static SDOperand PerformFORCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattner6cf73262008-01-25 06:14:17 +00006185 assert(N->getOpcode() == X86ISD::FOR || N->getOpcode() == X86ISD::FXOR);
6186 // F[X]OR(0.0, x) -> x
6187 // F[X]OR(x, 0.0) -> x
Chris Lattneraf723b92008-01-25 05:46:26 +00006188 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
6189 if (C->getValueAPF().isPosZero())
6190 return N->getOperand(1);
6191 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
6192 if (C->getValueAPF().isPosZero())
6193 return N->getOperand(0);
6194 return SDOperand();
6195}
6196
6197/// PerformFANDCombine - Do target-specific dag combines on X86ISD::FAND nodes.
6198static SDOperand PerformFANDCombine(SDNode *N, SelectionDAG &DAG) {
6199 // FAND(0.0, x) -> 0.0
6200 // FAND(x, 0.0) -> 0.0
6201 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
6202 if (C->getValueAPF().isPosZero())
6203 return N->getOperand(0);
6204 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
6205 if (C->getValueAPF().isPosZero())
6206 return N->getOperand(1);
6207 return SDOperand();
6208}
6209
Chris Lattner83e6c992006-10-04 06:57:07 +00006210
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00006211SDOperand X86TargetLowering::PerformDAGCombine(SDNode *N,
Evan Cheng206ee9d2006-07-07 08:33:52 +00006212 DAGCombinerInfo &DCI) const {
Evan Cheng206ee9d2006-07-07 08:33:52 +00006213 SelectionDAG &DAG = DCI.DAG;
6214 switch (N->getOpcode()) {
6215 default: break;
Chris Lattneraf723b92008-01-25 05:46:26 +00006216 case ISD::VECTOR_SHUFFLE: return PerformShuffleCombine(N, DAG, Subtarget);
6217 case ISD::SELECT: return PerformSELECTCombine(N, DAG, Subtarget);
Chris Lattner149a4e52008-02-22 02:09:43 +00006218 case ISD::STORE:
6219 return PerformSTORECombine(cast<StoreSDNode>(N), DAG, Subtarget);
Chris Lattner6cf73262008-01-25 06:14:17 +00006220 case X86ISD::FXOR:
Chris Lattneraf723b92008-01-25 05:46:26 +00006221 case X86ISD::FOR: return PerformFORCombine(N, DAG);
6222 case X86ISD::FAND: return PerformFANDCombine(N, DAG);
Evan Cheng206ee9d2006-07-07 08:33:52 +00006223 }
6224
6225 return SDOperand();
6226}
6227
Evan Cheng60c07e12006-07-05 22:17:51 +00006228//===----------------------------------------------------------------------===//
6229// X86 Inline Assembly Support
6230//===----------------------------------------------------------------------===//
6231
Chris Lattnerf4dff842006-07-11 02:54:03 +00006232/// getConstraintType - Given a constraint letter, return the type of
6233/// constraint it is for this target.
6234X86TargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +00006235X86TargetLowering::getConstraintType(const std::string &Constraint) const {
6236 if (Constraint.size() == 1) {
6237 switch (Constraint[0]) {
6238 case 'A':
6239 case 'r':
6240 case 'R':
6241 case 'l':
6242 case 'q':
6243 case 'Q':
6244 case 'x':
6245 case 'Y':
6246 return C_RegisterClass;
6247 default:
6248 break;
6249 }
Chris Lattnerf4dff842006-07-11 02:54:03 +00006250 }
Chris Lattner4234f572007-03-25 02:14:49 +00006251 return TargetLowering::getConstraintType(Constraint);
Chris Lattnerf4dff842006-07-11 02:54:03 +00006252}
6253
Dale Johannesenba2a0b92008-01-29 02:21:21 +00006254/// LowerXConstraint - try to replace an X constraint, which matches anything,
6255/// with another that has more specific requirements based on the type of the
6256/// corresponding operand.
6257void X86TargetLowering::lowerXConstraint(MVT::ValueType ConstraintVT,
6258 std::string& s) const {
6259 if (MVT::isFloatingPoint(ConstraintVT)) {
6260 if (Subtarget->hasSSE2())
6261 s = "Y";
6262 else if (Subtarget->hasSSE1())
6263 s = "x";
6264 else
6265 s = "f";
6266 } else
6267 return TargetLowering::lowerXConstraint(ConstraintVT, s);
6268}
6269
Chris Lattner48884cd2007-08-25 00:47:38 +00006270/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
6271/// vector. If it is invalid, don't add anything to Ops.
6272void X86TargetLowering::LowerAsmOperandForConstraint(SDOperand Op,
6273 char Constraint,
6274 std::vector<SDOperand>&Ops,
6275 SelectionDAG &DAG) {
6276 SDOperand Result(0, 0);
6277
Chris Lattner22aaf1d2006-10-31 20:13:11 +00006278 switch (Constraint) {
6279 default: break;
Devang Patel84f7fd22007-03-17 00:13:28 +00006280 case 'I':
Chris Lattner188b9fe2007-03-25 01:57:35 +00006281 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner48884cd2007-08-25 00:47:38 +00006282 if (C->getValue() <= 31) {
6283 Result = DAG.getTargetConstant(C->getValue(), Op.getValueType());
6284 break;
6285 }
Devang Patel84f7fd22007-03-17 00:13:28 +00006286 }
Chris Lattner48884cd2007-08-25 00:47:38 +00006287 return;
Chris Lattner188b9fe2007-03-25 01:57:35 +00006288 case 'N':
6289 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner48884cd2007-08-25 00:47:38 +00006290 if (C->getValue() <= 255) {
6291 Result = DAG.getTargetConstant(C->getValue(), Op.getValueType());
6292 break;
6293 }
Chris Lattner188b9fe2007-03-25 01:57:35 +00006294 }
Chris Lattner48884cd2007-08-25 00:47:38 +00006295 return;
Chris Lattnerdc43a882007-05-03 16:52:29 +00006296 case 'i': {
Chris Lattner22aaf1d2006-10-31 20:13:11 +00006297 // Literal immediates are always ok.
Chris Lattner48884cd2007-08-25 00:47:38 +00006298 if (ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op)) {
6299 Result = DAG.getTargetConstant(CST->getValue(), Op.getValueType());
6300 break;
6301 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00006302
Chris Lattnerdc43a882007-05-03 16:52:29 +00006303 // If we are in non-pic codegen mode, we allow the address of a global (with
6304 // an optional displacement) to be used with 'i'.
6305 GlobalAddressSDNode *GA = dyn_cast<GlobalAddressSDNode>(Op);
6306 int64_t Offset = 0;
6307
6308 // Match either (GA) or (GA+C)
6309 if (GA) {
6310 Offset = GA->getOffset();
6311 } else if (Op.getOpcode() == ISD::ADD) {
6312 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1));
6313 GA = dyn_cast<GlobalAddressSDNode>(Op.getOperand(0));
6314 if (C && GA) {
6315 Offset = GA->getOffset()+C->getValue();
6316 } else {
6317 C = dyn_cast<ConstantSDNode>(Op.getOperand(1));
6318 GA = dyn_cast<GlobalAddressSDNode>(Op.getOperand(0));
6319 if (C && GA)
6320 Offset = GA->getOffset()+C->getValue();
6321 else
6322 C = 0, GA = 0;
6323 }
6324 }
6325
6326 if (GA) {
6327 // If addressing this global requires a load (e.g. in PIC mode), we can't
6328 // match.
6329 if (Subtarget->GVRequiresExtraLoad(GA->getGlobal(), getTargetMachine(),
6330 false))
Chris Lattner48884cd2007-08-25 00:47:38 +00006331 return;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00006332
Chris Lattnerdc43a882007-05-03 16:52:29 +00006333 Op = DAG.getTargetGlobalAddress(GA->getGlobal(), GA->getValueType(0),
6334 Offset);
Chris Lattner48884cd2007-08-25 00:47:38 +00006335 Result = Op;
6336 break;
Chris Lattner22aaf1d2006-10-31 20:13:11 +00006337 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00006338
Chris Lattner22aaf1d2006-10-31 20:13:11 +00006339 // Otherwise, not valid for this mode.
Chris Lattner48884cd2007-08-25 00:47:38 +00006340 return;
Chris Lattner22aaf1d2006-10-31 20:13:11 +00006341 }
Chris Lattnerdc43a882007-05-03 16:52:29 +00006342 }
Chris Lattner48884cd2007-08-25 00:47:38 +00006343
6344 if (Result.Val) {
6345 Ops.push_back(Result);
6346 return;
6347 }
6348 return TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
Chris Lattner22aaf1d2006-10-31 20:13:11 +00006349}
6350
Chris Lattner259e97c2006-01-31 19:43:35 +00006351std::vector<unsigned> X86TargetLowering::
Chris Lattner1efa40f2006-02-22 00:56:39 +00006352getRegClassForInlineAsmConstraint(const std::string &Constraint,
6353 MVT::ValueType VT) const {
Chris Lattner259e97c2006-01-31 19:43:35 +00006354 if (Constraint.size() == 1) {
6355 // FIXME: not handling fp-stack yet!
Chris Lattner259e97c2006-01-31 19:43:35 +00006356 switch (Constraint[0]) { // GCC X86 Constraint Letters
Chris Lattnerf4dff842006-07-11 02:54:03 +00006357 default: break; // Unknown constraint letter
6358 case 'A': // EAX/EDX
6359 if (VT == MVT::i32 || VT == MVT::i64)
6360 return make_vector<unsigned>(X86::EAX, X86::EDX, 0);
6361 break;
Chris Lattner259e97c2006-01-31 19:43:35 +00006362 case 'q': // Q_REGS (GENERAL_REGS in 64-bit mode)
6363 case 'Q': // Q_REGS
Chris Lattner80a7ecc2006-05-06 00:29:37 +00006364 if (VT == MVT::i32)
6365 return make_vector<unsigned>(X86::EAX, X86::EDX, X86::ECX, X86::EBX, 0);
6366 else if (VT == MVT::i16)
6367 return make_vector<unsigned>(X86::AX, X86::DX, X86::CX, X86::BX, 0);
6368 else if (VT == MVT::i8)
Evan Cheng12914382007-08-13 23:27:11 +00006369 return make_vector<unsigned>(X86::AL, X86::DL, X86::CL, X86::BL, 0);
Chris Lattner03e6c702007-11-04 06:51:12 +00006370 else if (VT == MVT::i64)
6371 return make_vector<unsigned>(X86::RAX, X86::RDX, X86::RCX, X86::RBX, 0);
6372 break;
Chris Lattner259e97c2006-01-31 19:43:35 +00006373 }
6374 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00006375
Chris Lattner1efa40f2006-02-22 00:56:39 +00006376 return std::vector<unsigned>();
Chris Lattner259e97c2006-01-31 19:43:35 +00006377}
Chris Lattnerf76d1802006-07-31 23:26:50 +00006378
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00006379std::pair<unsigned, const TargetRegisterClass*>
Chris Lattnerf76d1802006-07-31 23:26:50 +00006380X86TargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
6381 MVT::ValueType VT) const {
Chris Lattnerad043e82007-04-09 05:11:28 +00006382 // First, see if this is a constraint that directly corresponds to an LLVM
6383 // register class.
6384 if (Constraint.size() == 1) {
6385 // GCC Constraint Letters
6386 switch (Constraint[0]) {
6387 default: break;
Chris Lattner0f65cad2007-04-09 05:49:22 +00006388 case 'r': // GENERAL_REGS
6389 case 'R': // LEGACY_REGS
6390 case 'l': // INDEX_REGS
6391 if (VT == MVT::i64 && Subtarget->is64Bit())
6392 return std::make_pair(0U, X86::GR64RegisterClass);
6393 if (VT == MVT::i32)
6394 return std::make_pair(0U, X86::GR32RegisterClass);
6395 else if (VT == MVT::i16)
6396 return std::make_pair(0U, X86::GR16RegisterClass);
6397 else if (VT == MVT::i8)
6398 return std::make_pair(0U, X86::GR8RegisterClass);
6399 break;
Chris Lattner6c284d72007-04-12 04:14:49 +00006400 case 'y': // MMX_REGS if MMX allowed.
6401 if (!Subtarget->hasMMX()) break;
6402 return std::make_pair(0U, X86::VR64RegisterClass);
6403 break;
Chris Lattner0f65cad2007-04-09 05:49:22 +00006404 case 'Y': // SSE_REGS if SSE2 allowed
6405 if (!Subtarget->hasSSE2()) break;
6406 // FALL THROUGH.
6407 case 'x': // SSE_REGS if SSE1 allowed
6408 if (!Subtarget->hasSSE1()) break;
6409
6410 switch (VT) {
6411 default: break;
6412 // Scalar SSE types.
6413 case MVT::f32:
6414 case MVT::i32:
Chris Lattnerad043e82007-04-09 05:11:28 +00006415 return std::make_pair(0U, X86::FR32RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +00006416 case MVT::f64:
6417 case MVT::i64:
Chris Lattnerad043e82007-04-09 05:11:28 +00006418 return std::make_pair(0U, X86::FR64RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +00006419 // Vector types.
Chris Lattner0f65cad2007-04-09 05:49:22 +00006420 case MVT::v16i8:
6421 case MVT::v8i16:
6422 case MVT::v4i32:
6423 case MVT::v2i64:
6424 case MVT::v4f32:
6425 case MVT::v2f64:
6426 return std::make_pair(0U, X86::VR128RegisterClass);
6427 }
Chris Lattnerad043e82007-04-09 05:11:28 +00006428 break;
6429 }
6430 }
6431
Chris Lattnerf76d1802006-07-31 23:26:50 +00006432 // Use the default implementation in TargetLowering to convert the register
6433 // constraint into a member of a register class.
6434 std::pair<unsigned, const TargetRegisterClass*> Res;
6435 Res = TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
Chris Lattner1a60aa72006-10-31 19:42:44 +00006436
6437 // Not found as a standard register?
6438 if (Res.second == 0) {
6439 // GCC calls "st(0)" just plain "st".
6440 if (StringsEqualNoCase("{st}", Constraint)) {
6441 Res.first = X86::ST0;
Chris Lattner9b4baf12007-09-24 05:27:37 +00006442 Res.second = X86::RFP80RegisterClass;
Chris Lattner1a60aa72006-10-31 19:42:44 +00006443 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00006444
Chris Lattner1a60aa72006-10-31 19:42:44 +00006445 return Res;
6446 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00006447
Chris Lattnerf76d1802006-07-31 23:26:50 +00006448 // Otherwise, check to see if this is a register class of the wrong value
6449 // type. For example, we want to map "{ax},i32" -> {eax}, we don't want it to
6450 // turn into {ax},{dx}.
6451 if (Res.second->hasType(VT))
6452 return Res; // Correct type already, nothing to do.
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00006453
Chris Lattnerf76d1802006-07-31 23:26:50 +00006454 // All of the single-register GCC register classes map their values onto
6455 // 16-bit register pieces "ax","dx","cx","bx","si","di","bp","sp". If we
6456 // really want an 8-bit or 32-bit register, map to the appropriate register
6457 // class and return the appropriate register.
6458 if (Res.second != X86::GR16RegisterClass)
6459 return Res;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00006460
Chris Lattnerf76d1802006-07-31 23:26:50 +00006461 if (VT == MVT::i8) {
6462 unsigned DestReg = 0;
6463 switch (Res.first) {
6464 default: break;
6465 case X86::AX: DestReg = X86::AL; break;
6466 case X86::DX: DestReg = X86::DL; break;
6467 case X86::CX: DestReg = X86::CL; break;
6468 case X86::BX: DestReg = X86::BL; break;
6469 }
6470 if (DestReg) {
6471 Res.first = DestReg;
6472 Res.second = Res.second = X86::GR8RegisterClass;
6473 }
6474 } else if (VT == MVT::i32) {
6475 unsigned DestReg = 0;
6476 switch (Res.first) {
6477 default: break;
6478 case X86::AX: DestReg = X86::EAX; break;
6479 case X86::DX: DestReg = X86::EDX; break;
6480 case X86::CX: DestReg = X86::ECX; break;
6481 case X86::BX: DestReg = X86::EBX; break;
6482 case X86::SI: DestReg = X86::ESI; break;
6483 case X86::DI: DestReg = X86::EDI; break;
6484 case X86::BP: DestReg = X86::EBP; break;
6485 case X86::SP: DestReg = X86::ESP; break;
6486 }
6487 if (DestReg) {
6488 Res.first = DestReg;
6489 Res.second = Res.second = X86::GR32RegisterClass;
6490 }
Evan Cheng25ab6902006-09-08 06:48:29 +00006491 } else if (VT == MVT::i64) {
6492 unsigned DestReg = 0;
6493 switch (Res.first) {
6494 default: break;
6495 case X86::AX: DestReg = X86::RAX; break;
6496 case X86::DX: DestReg = X86::RDX; break;
6497 case X86::CX: DestReg = X86::RCX; break;
6498 case X86::BX: DestReg = X86::RBX; break;
6499 case X86::SI: DestReg = X86::RSI; break;
6500 case X86::DI: DestReg = X86::RDI; break;
6501 case X86::BP: DestReg = X86::RBP; break;
6502 case X86::SP: DestReg = X86::RSP; break;
6503 }
6504 if (DestReg) {
6505 Res.first = DestReg;
6506 Res.second = Res.second = X86::GR64RegisterClass;
6507 }
Chris Lattnerf76d1802006-07-31 23:26:50 +00006508 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00006509
Chris Lattnerf76d1802006-07-31 23:26:50 +00006510 return Res;
6511}