blob: aeabc0f1dcd2d5a758a3d2894c4b81410bc6594e [file] [log] [blame]
Jia Liuc5707112012-02-17 08:55:11 +00001//===-- MipsAsmPrinter.cpp - Mips LLVM Assembly Printer -------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00007//
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00008//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00009//
10// This file contains a printer that converts from our internal representation
11// of machine-dependent LLVM code to GAS-format MIPS assembly language.
12//
Akira Hatanaka4552c9a2011-04-15 21:51:11 +000013//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000014
15#define DEBUG_TYPE "mips-asm-printer"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000016#include "Mips.h"
Bruno Cardoso Lopesce1a5382011-11-08 22:26:47 +000017#include "MipsAsmPrinter.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000018#include "MipsInstrInfo.h"
Bruno Cardoso Lopesa4e82002007-07-11 23:24:41 +000019#include "MipsMachineFunction.h"
Akira Hatanaka794bf172011-07-07 23:56:50 +000020#include "MipsMCInstLower.h"
21#include "InstPrinter/MipsInstPrinter.h"
Bruno Cardoso Lopes47b92f32011-11-11 22:58:42 +000022#include "MCTargetDesc/MipsBaseInfo.h"
Bruno Cardoso Lopesce1a5382011-11-08 22:26:47 +000023#include "llvm/ADT/SmallString.h"
24#include "llvm/ADT/StringExtras.h"
25#include "llvm/ADT/Twine.h"
26#include "llvm/Analysis/DebugInfo.h"
Bruno Cardoso Lopes46773792010-07-20 08:37:04 +000027#include "llvm/BasicBlock.h"
28#include "llvm/Instructions.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000029#include "llvm/CodeGen/MachineFunctionPass.h"
30#include "llvm/CodeGen/MachineConstantPool.h"
Bruno Cardoso Lopesa4e82002007-07-11 23:24:41 +000031#include "llvm/CodeGen/MachineFrameInfo.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000032#include "llvm/CodeGen/MachineInstr.h"
Akira Hatanaka5c21c9e2011-08-12 21:30:06 +000033#include "llvm/CodeGen/MachineMemOperand.h"
Bruno Cardoso Lopesce1a5382011-11-08 22:26:47 +000034#include "llvm/Instructions.h"
Chris Lattner6c2f9e12009-08-19 05:49:37 +000035#include "llvm/MC/MCStreamer.h"
Chris Lattneraf76e592009-08-22 20:48:53 +000036#include "llvm/MC/MCAsmInfo.h"
Akira Hatanaka648f00c2012-02-24 22:34:47 +000037#include "llvm/MC/MCContext.h"
38#include "llvm/MC/MCExpr.h"
Akira Hatanaka794bf172011-07-07 23:56:50 +000039#include "llvm/MC/MCInst.h"
Chris Lattner325d3dc2009-09-13 17:14:04 +000040#include "llvm/MC/MCSymbol.h"
Bruno Cardoso Lopesce1a5382011-11-08 22:26:47 +000041#include "llvm/Support/TargetRegistry.h"
42#include "llvm/Support/raw_ostream.h"
Chris Lattnerd62f1b42010-03-12 21:19:23 +000043#include "llvm/Target/Mangler.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000044#include "llvm/Target/TargetData.h"
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +000045#include "llvm/Target/TargetLoweringObjectFile.h"
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +000046#include "llvm/Target/TargetOptions.h"
Akira Hatanakac4f24eb2011-07-01 01:04:43 +000047
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000048using namespace llvm;
49
Akira Hatanakacb518ee2011-10-08 02:24:10 +000050static bool isUnalignedLoadStore(unsigned Opc) {
Akira Hatanaka68ad5672011-10-11 22:04:01 +000051 return Opc == Mips::ULW || Opc == Mips::ULH || Opc == Mips::ULHu ||
52 Opc == Mips::USW || Opc == Mips::USH ||
53 Opc == Mips::ULW_P8 || Opc == Mips::ULH_P8 || Opc == Mips::ULHu_P8 ||
Akira Hatanaka9dfd4392011-12-24 03:07:37 +000054 Opc == Mips::USW_P8 || Opc == Mips::USH_P8 ||
55 Opc == Mips::ULD || Opc == Mips::ULW64 || Opc == Mips::ULH64 ||
56 Opc == Mips::ULHu64 || Opc == Mips::USD || Opc == Mips::USW64 ||
57 Opc == Mips::USH64 ||
58 Opc == Mips::ULD_P8 || Opc == Mips::ULW64_P8 ||
Jia Liubb481f82012-02-28 07:46:26 +000059 Opc == Mips::ULH64_P8 || Opc == Mips::ULHu64_P8 ||
Akira Hatanaka9dfd4392011-12-24 03:07:37 +000060 Opc == Mips::USD_P8 || Opc == Mips::USW64_P8 ||
61 Opc == Mips::USH64_P8;
Akira Hatanakacb518ee2011-10-08 02:24:10 +000062}
63
Bruno Cardoso Lopesce1a5382011-11-08 22:26:47 +000064static bool isDirective(unsigned Opc) {
65 return Opc == Mips::MACRO || Opc == Mips::NOMACRO ||
66 Opc == Mips::REORDER || Opc == Mips::NOREORDER ||
67 Opc == Mips::ATMACRO || Opc == Mips::NOAT;
68}
69
Akira Hatanakaaa08ea02011-07-07 20:10:52 +000070void MipsAsmPrinter::EmitInstruction(const MachineInstr *MI) {
Akira Hatanakaaa08ea02011-07-07 20:10:52 +000071 if (MI->isDebugValue()) {
Bruno Cardoso Lopesce8524c2011-12-30 21:09:41 +000072 SmallString<128> Str;
73 raw_svector_ostream OS(Str);
74
Akira Hatanakaaa08ea02011-07-07 20:10:52 +000075 PrintDebugValueComment(MI, OS);
76 return;
77 }
78
Akira Hatanaka794bf172011-07-07 23:56:50 +000079 MipsMCInstLower MCInstLowering(Mang, *MF, *this);
Akira Hatanaka614051a2011-08-16 03:51:51 +000080 unsigned Opc = MI->getOpcode();
Akira Hatanaka794bf172011-07-07 23:56:50 +000081 MCInst TmpInst0;
Bruno Cardoso Lopesce1a5382011-11-08 22:26:47 +000082 SmallVector<MCInst, 4> MCInsts;
Akira Hatanaka794bf172011-07-07 23:56:50 +000083 MCInstLowering.Lower(MI, TmpInst0);
Bruno Cardoso Lopesce1a5382011-11-08 22:26:47 +000084
85 if (!OutStreamer.hasRawTextSupport() && isDirective(Opc))
86 return;
87
Akira Hatanakacb518ee2011-10-08 02:24:10 +000088 // Enclose unaligned load or store with .macro & .nomacro directives.
89 if (isUnalignedLoadStore(Opc)) {
Akira Hatanaka421455f2011-11-23 22:19:28 +000090 if (OutStreamer.hasRawTextSupport()) {
91 MCInst Directive;
92 Directive.setOpcode(Mips::MACRO);
93 OutStreamer.EmitInstruction(Directive);
94 OutStreamer.EmitInstruction(TmpInst0);
95 Directive.setOpcode(Mips::NOMACRO);
96 OutStreamer.EmitInstruction(Directive);
97 } else {
98 MCInstLowering.LowerUnalignedLoadStore(MI, MCInsts);
99 for (SmallVector<MCInst, 4>::iterator I = MCInsts.begin(); I
100 != MCInsts.end(); ++I)
101 OutStreamer.EmitInstruction(*I);
102 }
Akira Hatanakacb518ee2011-10-08 02:24:10 +0000103 return;
Akira Hatanaka5c21c9e2011-08-12 21:30:06 +0000104 }
105
Bruno Cardoso Lopesce1a5382011-11-08 22:26:47 +0000106 if (!OutStreamer.hasRawTextSupport()) {
107 // Lower CPLOAD and CPRESTORE
Akira Hatanaka044a7842011-12-13 03:09:05 +0000108 if (Opc == Mips::CPLOAD)
Bruno Cardoso Lopesce1a5382011-11-08 22:26:47 +0000109 MCInstLowering.LowerCPLOAD(MI, MCInsts);
Akira Hatanaka044a7842011-12-13 03:09:05 +0000110 else if (Opc == Mips::CPRESTORE)
111 MCInstLowering.LowerCPRESTORE(MI, MCInsts);
Jia Liubb481f82012-02-28 07:46:26 +0000112
Akira Hatanaka044a7842011-12-13 03:09:05 +0000113 if (!MCInsts.empty()) {
114 for (SmallVector<MCInst, 4>::iterator I = MCInsts.begin();
115 I != MCInsts.end(); ++I)
Bruno Cardoso Lopesce1a5382011-11-08 22:26:47 +0000116 OutStreamer.EmitInstruction(*I);
117 return;
118 }
Bruno Cardoso Lopesce1a5382011-11-08 22:26:47 +0000119 }
120
Akira Hatanaka648f00c2012-02-24 22:34:47 +0000121 if (Opc == Mips::SETGP01) {
122 MCInstLowering.LowerSETGP01(MI, MCInsts);
123
124 for (SmallVector<MCInst, 4>::iterator I = MCInsts.begin();
125 I != MCInsts.end(); ++I)
126 OutStreamer.EmitInstruction(*I);
127
128 return;
129 }
130
Akira Hatanaka794bf172011-07-07 23:56:50 +0000131 OutStreamer.EmitInstruction(TmpInst0);
Akira Hatanakaaa08ea02011-07-07 20:10:52 +0000132}
133
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000134//===----------------------------------------------------------------------===//
Bruno Cardoso Lopesdc0c04c2007-08-28 05:06:17 +0000135//
136// Mips Asm Directives
137//
138// -- Frame directive "frame Stackpointer, Stacksize, RARegister"
139// Describe the stack frame.
140//
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +0000141// -- Mask directives "(f)mask bitmask, offset"
Bruno Cardoso Lopesdc0c04c2007-08-28 05:06:17 +0000142// Tells the assembler which registers are saved and where.
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +0000143// bitmask - contain a little endian bitset indicating which registers are
144// saved on function prologue (e.g. with a 0x80000000 mask, the
Bruno Cardoso Lopesdc0c04c2007-08-28 05:06:17 +0000145// assembler knows the register 31 (RA) is saved at prologue.
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +0000146// offset - the position before stack pointer subtraction indicating where
Bruno Cardoso Lopesdc0c04c2007-08-28 05:06:17 +0000147// the first saved register on prologue is located. (e.g. with a
148//
149// Consider the following function prologue:
150//
Bill Wendling6ef781f2008-02-27 06:33:05 +0000151// .frame $fp,48,$ra
152// .mask 0xc0000000,-8
153// addiu $sp, $sp, -48
154// sw $ra, 40($sp)
155// sw $fp, 36($sp)
Bruno Cardoso Lopesdc0c04c2007-08-28 05:06:17 +0000156//
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +0000157// With a 0xc0000000 mask, the assembler knows the register 31 (RA) and
158// 30 (FP) are saved at prologue. As the save order on prologue is from
159// left to right, RA is saved first. A -8 offset means that after the
Bruno Cardoso Lopesdc0c04c2007-08-28 05:06:17 +0000160// stack pointer subtration, the first register in the mask (RA) will be
161// saved at address 48-8=40.
162//
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000163//===----------------------------------------------------------------------===//
Bruno Cardoso Lopesdc0c04c2007-08-28 05:06:17 +0000164
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000165//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes43d526d2008-07-14 14:42:54 +0000166// Mask directives
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000167//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes43d526d2008-07-14 14:42:54 +0000168
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +0000169// Create a bitmask with all callee saved registers for CPU or Floating Point
Bruno Cardoso Lopesbbe51362008-08-06 06:14:43 +0000170// registers. For CPU registers consider RA, GP and FP for saving if necessary.
Chris Lattner35c33bd2010-04-04 04:47:45 +0000171void MipsAsmPrinter::printSavedRegsBitmask(raw_ostream &O) {
Bruno Cardoso Lopesbbe51362008-08-06 06:14:43 +0000172 // CPU and FPU Saved Registers Bitmasks
Akira Hatanakaf8928c02011-05-23 20:34:30 +0000173 unsigned CPUBitmask = 0, FPUBitmask = 0;
174 int CPUTopSavedRegOff, FPUTopSavedRegOff;
Bruno Cardoso Lopesdc0c04c2007-08-28 05:06:17 +0000175
Bruno Cardoso Lopesbbe51362008-08-06 06:14:43 +0000176 // Set the CPU and FPU Bitmasks
Chris Lattnera34103f2010-01-28 06:22:43 +0000177 const MachineFrameInfo *MFI = MF->getFrameInfo();
Bruno Cardoso Lopesdc0c04c2007-08-28 05:06:17 +0000178 const std::vector<CalleeSavedInfo> &CSI = MFI->getCalleeSavedInfo();
Akira Hatanakaf8928c02011-05-23 20:34:30 +0000179 // size of stack area to which FP callee-saved regs are saved.
180 unsigned CPURegSize = Mips::CPURegsRegisterClass->getSize();
181 unsigned FGR32RegSize = Mips::FGR32RegisterClass->getSize();
182 unsigned AFGR64RegSize = Mips::AFGR64RegisterClass->getSize();
183 bool HasAFGR64Reg = false;
184 unsigned CSFPRegsSize = 0;
185 unsigned i, e = CSI.size();
186
187 // Set FPU Bitmask.
188 for (i = 0; i != e; ++i) {
Rafael Espindola42d075c2010-06-02 20:02:30 +0000189 unsigned Reg = CSI[i].getReg();
Rafael Espindola42d075c2010-06-02 20:02:30 +0000190 if (Mips::CPURegsRegisterClass->contains(Reg))
Akira Hatanakaf8928c02011-05-23 20:34:30 +0000191 break;
192
Bruno Cardoso Lopesce8524c2011-12-30 21:09:41 +0000193 unsigned RegNum = getMipsRegisterNumbering(Reg);
Akira Hatanakaf8928c02011-05-23 20:34:30 +0000194 if (Mips::AFGR64RegisterClass->contains(Reg)) {
195 FPUBitmask |= (3 << RegNum);
196 CSFPRegsSize += AFGR64RegSize;
197 HasAFGR64Reg = true;
198 continue;
199 }
200
201 FPUBitmask |= (1 << RegNum);
202 CSFPRegsSize += FGR32RegSize;
Bruno Cardoso Lopesbbe51362008-08-06 06:14:43 +0000203 }
Bruno Cardoso Lopesdc0c04c2007-08-28 05:06:17 +0000204
Akira Hatanakaf8928c02011-05-23 20:34:30 +0000205 // Set CPU Bitmask.
206 for (; i != e; ++i) {
207 unsigned Reg = CSI[i].getReg();
Bruno Cardoso Lopesce8524c2011-12-30 21:09:41 +0000208 unsigned RegNum = getMipsRegisterNumbering(Reg);
Akira Hatanakaf8928c02011-05-23 20:34:30 +0000209 CPUBitmask |= (1 << RegNum);
210 }
Anton Korobeynikovd0c38172010-11-18 21:19:35 +0000211
Akira Hatanakaf8928c02011-05-23 20:34:30 +0000212 // FP Regs are saved right below where the virtual frame pointer points to.
213 FPUTopSavedRegOff = FPUBitmask ?
214 (HasAFGR64Reg ? -AFGR64RegSize : -FGR32RegSize) : 0;
215
216 // CPU Regs are saved below FP Regs.
217 CPUTopSavedRegOff = CPUBitmask ? -CSFPRegsSize - CPURegSize : 0;
Bruno Cardoso Lopesdc0c04c2007-08-28 05:06:17 +0000218
Bruno Cardoso Lopesbbe51362008-08-06 06:14:43 +0000219 // Print CPUBitmask
Chris Lattner35c33bd2010-04-04 04:47:45 +0000220 O << "\t.mask \t"; printHex32(CPUBitmask, O);
Akira Hatanakaf8928c02011-05-23 20:34:30 +0000221 O << ',' << CPUTopSavedRegOff << '\n';
Bruno Cardoso Lopesbbe51362008-08-06 06:14:43 +0000222
223 // Print FPUBitmask
Akira Hatanakaf8928c02011-05-23 20:34:30 +0000224 O << "\t.fmask\t"; printHex32(FPUBitmask, O);
225 O << "," << FPUTopSavedRegOff << '\n';
Bruno Cardoso Lopesdc0c04c2007-08-28 05:06:17 +0000226}
227
228// Print a 32 bit hex number with all numbers.
Chris Lattner35c33bd2010-04-04 04:47:45 +0000229void MipsAsmPrinter::printHex32(unsigned Value, raw_ostream &O) {
Owen Andersoncb371882008-08-21 00:14:44 +0000230 O << "0x";
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +0000231 for (int i = 7; i >= 0; i--)
Benjamin Kramer59085362011-11-06 20:37:06 +0000232 O.write_hex((Value & (0xF << (i*4))) >> (i*4));
Bruno Cardoso Lopesa4e82002007-07-11 23:24:41 +0000233}
234
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000235//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes43d526d2008-07-14 14:42:54 +0000236// Frame and Set directives
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000237//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes43d526d2008-07-14 14:42:54 +0000238
239/// Frame Directive
Chris Lattner9d7efd32010-04-04 07:05:53 +0000240void MipsAsmPrinter::emitFrameDirective() {
Bruno Cardoso Lopes43d526d2008-07-14 14:42:54 +0000241 const TargetRegisterInfo &RI = *TM.getRegisterInfo();
242
Chris Lattnera34103f2010-01-28 06:22:43 +0000243 unsigned stackReg = RI.getFrameRegister(*MF);
Bruno Cardoso Lopes43d526d2008-07-14 14:42:54 +0000244 unsigned returnReg = RI.getRARegister();
Chris Lattnera34103f2010-01-28 06:22:43 +0000245 unsigned stackSize = MF->getFrameInfo()->getStackSize();
Bruno Cardoso Lopes43d526d2008-07-14 14:42:54 +0000246
Jia Liubb481f82012-02-28 07:46:26 +0000247 if (OutStreamer.hasRawTextSupport())
Bruno Cardoso Lopesce1a5382011-11-08 22:26:47 +0000248 OutStreamer.EmitRawText("\t.frame\t$" +
Benjamin Kramer59085362011-11-06 20:37:06 +0000249 StringRef(MipsInstPrinter::getRegisterName(stackReg)).lower() +
Akira Hatanaka794bf172011-07-07 23:56:50 +0000250 "," + Twine(stackSize) + ",$" +
Benjamin Kramer59085362011-11-06 20:37:06 +0000251 StringRef(MipsInstPrinter::getRegisterName(returnReg)).lower());
Bruno Cardoso Lopes43d526d2008-07-14 14:42:54 +0000252}
253
254/// Emit Set directives.
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +0000255const char *MipsAsmPrinter::getCurrentABIString() const {
Chris Lattner9d7efd32010-04-04 07:05:53 +0000256 switch (Subtarget->getTargetABI()) {
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +0000257 case MipsSubtarget::O32: return "abi32";
Chris Lattner9d7efd32010-04-04 07:05:53 +0000258 case MipsSubtarget::N32: return "abiN32";
259 case MipsSubtarget::N64: return "abi64";
260 case MipsSubtarget::EABI: return "eabi32"; // TODO: handle eabi64
Ahmed Charlesb0934ab2012-02-19 11:37:01 +0000261 default: llvm_unreachable("Unknown Mips ABI");;
Bruno Cardoso Lopes43d526d2008-07-14 14:42:54 +0000262 }
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +0000263}
Bruno Cardoso Lopes43d526d2008-07-14 14:42:54 +0000264
Chris Lattner50060712010-01-27 23:23:58 +0000265void MipsAsmPrinter::EmitFunctionEntryLabel() {
Jia Liubb481f82012-02-28 07:46:26 +0000266 if (OutStreamer.hasRawTextSupport())
Bruno Cardoso Lopesce1a5382011-11-08 22:26:47 +0000267 OutStreamer.EmitRawText("\t.ent\t" + Twine(CurrentFnSym->getName()));
Chris Lattner50060712010-01-27 23:23:58 +0000268 OutStreamer.EmitLabel(CurrentFnSym);
269}
270
Chris Lattnera34103f2010-01-28 06:22:43 +0000271/// EmitFunctionBodyStart - Targets can override this to emit stuff before
272/// the first basic block in the function.
273void MipsAsmPrinter::EmitFunctionBodyStart() {
Chris Lattner9d7efd32010-04-04 07:05:53 +0000274 emitFrameDirective();
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +0000275
Bruno Cardoso Lopesce1a5382011-11-08 22:26:47 +0000276 if (OutStreamer.hasRawTextSupport()) {
277 SmallString<128> Str;
278 raw_svector_ostream OS(Str);
279 printSavedRegsBitmask(OS);
280 OutStreamer.EmitRawText(OS.str());
281 }
Chris Lattnera34103f2010-01-28 06:22:43 +0000282}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000283
Chris Lattnera34103f2010-01-28 06:22:43 +0000284/// EmitFunctionBodyEnd - Targets can override this to emit stuff after
285/// the last basic block in the function.
286void MipsAsmPrinter::EmitFunctionBodyEnd() {
Chris Lattner745ec062010-01-28 01:48:52 +0000287 // There are instruction for this macros, but they must
288 // always be at the function end, and we can't emit and
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +0000289 // break with BB logic.
Bruno Cardoso Lopesce1a5382011-11-08 22:26:47 +0000290 if (OutStreamer.hasRawTextSupport()) {
291 OutStreamer.EmitRawText(StringRef("\t.set\tmacro"));
292 OutStreamer.EmitRawText(StringRef("\t.set\treorder"));
293 OutStreamer.EmitRawText("\t.end\t" + Twine(CurrentFnSym->getName()));
294 }
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000295}
296
Bruno Cardoso Lopes46773792010-07-20 08:37:04 +0000297/// isBlockOnlyReachableByFallthough - Return true if the basic block has
298/// exactly one predecessor and the control transfer mechanism between
299/// the predecessor and this block is a fall-through.
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000300bool MipsAsmPrinter::isBlockOnlyReachableByFallthrough(const MachineBasicBlock*
301 MBB) const {
Bruno Cardoso Lopes46773792010-07-20 08:37:04 +0000302 // The predecessor has to be immediately before this block.
303 const MachineBasicBlock *Pred = *MBB->pred_begin();
304
305 // If the predecessor is a switch statement, assume a jump table
306 // implementation, so it is not a fall through.
307 if (const BasicBlock *bb = Pred->getBasicBlock())
308 if (isa<SwitchInst>(bb->getTerminator()))
309 return false;
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +0000310
Akira Hatanakaa4485c42011-04-01 18:57:38 +0000311 // If this is a landing pad, it isn't a fall through. If it has no preds,
312 // then nothing falls through to it.
313 if (MBB->isLandingPad() || MBB->pred_empty())
314 return false;
315
316 // If there isn't exactly one predecessor, it can't be a fall through.
317 MachineBasicBlock::const_pred_iterator PI = MBB->pred_begin(), PI2 = PI;
318 ++PI2;
Jia Liubb481f82012-02-28 07:46:26 +0000319
Akira Hatanakaa4485c42011-04-01 18:57:38 +0000320 if (PI2 != MBB->pred_end())
Jia Liubb481f82012-02-28 07:46:26 +0000321 return false;
Akira Hatanakaa4485c42011-04-01 18:57:38 +0000322
323 // The predecessor has to be immediately before this block.
324 if (!Pred->isLayoutSuccessor(MBB))
325 return false;
Jia Liubb481f82012-02-28 07:46:26 +0000326
Akira Hatanakaa4485c42011-04-01 18:57:38 +0000327 // If the block is completely empty, then it definitely does fall through.
328 if (Pred->empty())
329 return true;
Jia Liubb481f82012-02-28 07:46:26 +0000330
Akira Hatanakaa4485c42011-04-01 18:57:38 +0000331 // Otherwise, check the last instruction.
332 // Check if the last terminator is an unconditional branch.
333 MachineBasicBlock::const_iterator I = Pred->end();
Evan Cheng5a96b3d2011-12-07 07:15:52 +0000334 while (I != Pred->begin() && !(--I)->isTerminator()) ;
Akira Hatanakaa4485c42011-04-01 18:57:38 +0000335
Evan Cheng5a96b3d2011-12-07 07:15:52 +0000336 return !I->isBarrier();
Bruno Cardoso Lopes46773792010-07-20 08:37:04 +0000337}
338
Bruno Cardoso Lopes91ef8492008-08-02 19:42:36 +0000339// Print out an operand for an inline asm expression.
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +0000340bool MipsAsmPrinter::PrintAsmOperand(const MachineInstr *MI, unsigned OpNo,
Chris Lattnerc75c0282010-04-04 05:29:35 +0000341 unsigned AsmVariant,const char *ExtraCode,
342 raw_ostream &O) {
Bruno Cardoso Lopes91ef8492008-08-02 19:42:36 +0000343 // Does this asm operand have a single letter operand modifier?
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +0000344 if (ExtraCode && ExtraCode[0])
Bruno Cardoso Lopes91ef8492008-08-02 19:42:36 +0000345 return true; // Unknown modifier.
346
Chris Lattner35c33bd2010-04-04 04:47:45 +0000347 printOperand(MI, OpNo, O);
Bruno Cardoso Lopes91ef8492008-08-02 19:42:36 +0000348 return false;
349}
350
Akira Hatanaka21afc632011-06-21 00:40:49 +0000351bool MipsAsmPrinter::PrintAsmMemoryOperand(const MachineInstr *MI,
352 unsigned OpNum, unsigned AsmVariant,
353 const char *ExtraCode,
354 raw_ostream &O) {
355 if (ExtraCode && ExtraCode[0])
356 return true; // Unknown modifier.
Jia Liubb481f82012-02-28 07:46:26 +0000357
Akira Hatanaka21afc632011-06-21 00:40:49 +0000358 const MachineOperand &MO = MI->getOperand(OpNum);
359 assert(MO.isReg() && "unexpected inline asm memory operand");
Akira Hatanaka794bf172011-07-07 23:56:50 +0000360 O << "0($" << MipsInstPrinter::getRegisterName(MO.getReg()) << ")";
Akira Hatanaka21afc632011-06-21 00:40:49 +0000361 return false;
362}
363
Chris Lattner35c33bd2010-04-04 04:47:45 +0000364void MipsAsmPrinter::printOperand(const MachineInstr *MI, int opNum,
365 raw_ostream &O) {
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000366 const MachineOperand &MO = MI->getOperand(opNum);
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +0000367 bool closeP = false;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000368
Bruno Cardoso Lopesc517cb02009-09-01 17:27:58 +0000369 if (MO.getTargetFlags())
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000370 closeP = true;
Bruno Cardoso Lopesc517cb02009-09-01 17:27:58 +0000371
372 switch(MO.getTargetFlags()) {
373 case MipsII::MO_GPREL: O << "%gp_rel("; break;
374 case MipsII::MO_GOT_CALL: O << "%call16("; break;
Akira Hatanakae2e436a2011-04-01 21:41:06 +0000375 case MipsII::MO_GOT: O << "%got("; break;
376 case MipsII::MO_ABS_HI: O << "%hi("; break;
377 case MipsII::MO_ABS_LO: O << "%lo("; break;
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +0000378 case MipsII::MO_TLSGD: O << "%tlsgd("; break;
379 case MipsII::MO_GOTTPREL: O << "%gottprel("; break;
380 case MipsII::MO_TPREL_HI: O << "%tprel_hi("; break;
381 case MipsII::MO_TPREL_LO: O << "%tprel_lo("; break;
Akira Hatanakae33ca9c2011-09-22 03:09:07 +0000382 case MipsII::MO_GPOFF_HI: O << "%hi(%neg(%gp_rel("; break;
383 case MipsII::MO_GPOFF_LO: O << "%lo(%neg(%gp_rel("; break;
384 case MipsII::MO_GOT_DISP: O << "%got_disp("; break;
385 case MipsII::MO_GOT_PAGE: O << "%got_page("; break;
386 case MipsII::MO_GOT_OFST: O << "%got_ofst("; break;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000387 }
Bruno Cardoso Lopesc517cb02009-09-01 17:27:58 +0000388
Chris Lattner762ccea2009-09-13 20:31:40 +0000389 switch (MO.getType()) {
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000390 case MachineOperand::MO_Register:
Akira Hatanaka794bf172011-07-07 23:56:50 +0000391 O << '$'
Benjamin Kramer59085362011-11-06 20:37:06 +0000392 << StringRef(MipsInstPrinter::getRegisterName(MO.getReg())).lower();
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000393 break;
394
395 case MachineOperand::MO_Immediate:
Akira Hatanakace98deb2011-05-24 21:22:21 +0000396 O << MO.getImm();
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000397 break;
398
399 case MachineOperand::MO_MachineBasicBlock:
Chris Lattner1b2eb0e2010-03-13 21:04:28 +0000400 O << *MO.getMBB()->getSymbol();
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000401 return;
402
403 case MachineOperand::MO_GlobalAddress:
Chris Lattnerd62f1b42010-03-12 21:19:23 +0000404 O << *Mang->getSymbol(MO.getGlobal());
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000405 break;
406
Bruno Cardoso Lopesca8a2aa2011-03-04 20:01:52 +0000407 case MachineOperand::MO_BlockAddress: {
408 MCSymbol* BA = GetBlockAddressSymbol(MO.getBlockAddress());
409 O << BA->getName();
410 break;
411 }
412
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000413 case MachineOperand::MO_ExternalSymbol:
Chris Lattner10b318b2010-01-17 21:43:43 +0000414 O << *GetExternalSymbolSymbol(MO.getSymbolName());
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000415 break;
416
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +0000417 case MachineOperand::MO_JumpTableIndex:
Chris Lattner33adcfb2009-08-22 21:43:10 +0000418 O << MAI->getPrivateGlobalPrefix() << "JTI" << getFunctionNumber()
Chris Lattner12164412010-01-16 00:21:18 +0000419 << '_' << MO.getIndex();
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +0000420 break;
421
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000422 case MachineOperand::MO_ConstantPoolIndex:
Chris Lattner33adcfb2009-08-22 21:43:10 +0000423 O << MAI->getPrivateGlobalPrefix() << "CPI"
Chris Lattner8aa797a2007-12-30 23:10:15 +0000424 << getFunctionNumber() << "_" << MO.getIndex();
Bruno Cardoso Lopes2045c472009-11-19 06:06:13 +0000425 if (MO.getOffset())
426 O << "+" << MO.getOffset();
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000427 break;
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +0000428
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000429 default:
Torok Edwinc23197a2009-07-14 16:55:14 +0000430 llvm_unreachable("<unknown operand type>");
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000431 }
432
433 if (closeP) O << ")";
434}
435
Chris Lattner35c33bd2010-04-04 04:47:45 +0000436void MipsAsmPrinter::printUnsignedImm(const MachineInstr *MI, int opNum,
437 raw_ostream &O) {
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +0000438 const MachineOperand &MO = MI->getOperand(opNum);
Devang Patela00adba2010-04-27 22:24:37 +0000439 if (MO.isImm())
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +0000440 O << (unsigned short int)MO.getImm();
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +0000441 else
Chris Lattner35c33bd2010-04-04 04:47:45 +0000442 printOperand(MI, opNum, O);
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +0000443}
444
445void MipsAsmPrinter::
Akira Hatanaka03236be2011-07-07 20:54:20 +0000446printMemOperand(const MachineInstr *MI, int opNum, raw_ostream &O) {
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +0000447 // Load/Store memory operands -- imm($reg)
448 // If PIC target the target is loaded as the
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +0000449 // pattern lw $25,%call16($28)
Chris Lattner35c33bd2010-04-04 04:47:45 +0000450 printOperand(MI, opNum+1, O);
Akira Hatanakad3ac47f2011-07-07 18:57:00 +0000451 O << "(";
452 printOperand(MI, opNum, O);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000453 O << ")";
454}
455
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000456void MipsAsmPrinter::
Akira Hatanaka03236be2011-07-07 20:54:20 +0000457printMemOperandEA(const MachineInstr *MI, int opNum, raw_ostream &O) {
458 // when using stack locations for not load/store instructions
459 // print the same way as all normal 3 operand instructions.
460 printOperand(MI, opNum, O);
461 O << ", ";
462 printOperand(MI, opNum+1, O);
463 return;
464}
465
466void MipsAsmPrinter::
Chris Lattner35c33bd2010-04-04 04:47:45 +0000467printFCCOperand(const MachineInstr *MI, int opNum, raw_ostream &O,
468 const char *Modifier) {
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000469 const MachineOperand& MO = MI->getOperand(opNum);
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +0000470 O << Mips::MipsFCCToString((Mips::CondCode)MO.getImm());
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000471}
472
Bob Wilson812209a2009-09-30 22:06:26 +0000473void MipsAsmPrinter::EmitStartOfAsmFile(Module &M) {
Chris Lattner6c2f9e12009-08-19 05:49:37 +0000474 // FIXME: Use SwitchSection.
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +0000475
Bruno Cardoso Lopes43d526d2008-07-14 14:42:54 +0000476 // Tell the assembler which ABI we are using
Bruno Cardoso Lopesce1a5382011-11-08 22:26:47 +0000477 if (OutStreamer.hasRawTextSupport())
Akira Hatanaka82099682011-12-19 19:52:25 +0000478 OutStreamer.EmitRawText("\t.section .mdebug." +
479 Twine(getCurrentABIString()));
Bruno Cardoso Lopes43d526d2008-07-14 14:42:54 +0000480
481 // TODO: handle O64 ABI
Bruno Cardoso Lopesce1a5382011-11-08 22:26:47 +0000482 if (OutStreamer.hasRawTextSupport()) {
483 if (Subtarget->isABI_EABI()) {
484 if (Subtarget->isGP32bit())
485 OutStreamer.EmitRawText(StringRef("\t.section .gcc_compiled_long32"));
486 else
487 OutStreamer.EmitRawText(StringRef("\t.section .gcc_compiled_long64"));
488 }
Benjamin Kramer75e818a2010-04-05 10:17:15 +0000489 }
Bruno Cardoso Lopes43d526d2008-07-14 14:42:54 +0000490
491 // return to previous section
Bruno Cardoso Lopesce1a5382011-11-08 22:26:47 +0000492 if (OutStreamer.hasRawTextSupport())
493 OutStreamer.EmitRawText(StringRef("\t.previous"));
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000494}
495
Akira Hatanakac4f24eb2011-07-01 01:04:43 +0000496MachineLocation
497MipsAsmPrinter::getDebugValueLocation(const MachineInstr *MI) const {
498 // Handles frame addresses emitted in MipsInstrInfo::emitFrameIndexDebugValue.
499 assert(MI->getNumOperands() == 4 && "Invalid no. of machine operands!");
500 assert(MI->getOperand(0).isReg() && MI->getOperand(1).isImm() &&
501 "Unexpected MachineOperand types");
502 return MachineLocation(MI->getOperand(0).getReg(),
503 MI->getOperand(1).getImm());
504}
505
506void MipsAsmPrinter::PrintDebugValueComment(const MachineInstr *MI,
507 raw_ostream &OS) {
508 // TODO: implement
509}
510
Bob Wilsona96751f2009-06-23 23:59:40 +0000511// Force static initialization.
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +0000512extern "C" void LLVMInitializeMipsAsmPrinter() {
Daniel Dunbar0c795d62009-07-25 06:49:55 +0000513 RegisterAsmPrinter<MipsAsmPrinter> X(TheMipsTarget);
514 RegisterAsmPrinter<MipsAsmPrinter> Y(TheMipselTarget);
Akira Hatanaka24648102011-09-21 03:00:58 +0000515 RegisterAsmPrinter<MipsAsmPrinter> A(TheMips64Target);
516 RegisterAsmPrinter<MipsAsmPrinter> B(TheMips64elTarget);
Daniel Dunbar51b198a2009-07-15 20:24:03 +0000517}