blob: eba7c78aaa03eb66105c932898d02def85e54fc7 [file] [log] [blame]
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001//===-- ARMISelDAGToDAG.cpp - A dag to dag inst selector for ARM ----------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file was developed by Chris Lattner and is distributed under
6// the University of Illinois Open Source License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file defines an instruction selector for the ARM target.
11//
12//===----------------------------------------------------------------------===//
13
14#include "ARM.h"
15#include "ARMTargetMachine.h"
Rafael Espindola84b19be2006-07-16 01:02:57 +000016#include "llvm/CallingConv.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000017#include "llvm/DerivedTypes.h"
18#include "llvm/Function.h"
19#include "llvm/Intrinsics.h"
20#include "llvm/CodeGen/MachineFrameInfo.h"
21#include "llvm/CodeGen/MachineFunction.h"
22#include "llvm/CodeGen/MachineInstrBuilder.h"
23#include "llvm/CodeGen/SelectionDAG.h"
24#include "llvm/CodeGen/SelectionDAGISel.h"
25#include "llvm/CodeGen/SSARegMap.h"
26#include "llvm/Target/TargetLowering.h"
27#include "llvm/Support/Debug.h"
28#include <iostream>
Evan Cheng2ef88a02006-08-07 22:28:20 +000029#include <queue>
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000030#include <set>
31using namespace llvm;
32
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000033namespace {
34 class ARMTargetLowering : public TargetLowering {
Rafael Espindola755be9b2006-08-25 17:55:16 +000035 int VarArgsFrameIndex; // FrameIndex for start of varargs area.
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000036 public:
37 ARMTargetLowering(TargetMachine &TM);
38 virtual SDOperand LowerOperation(SDOperand Op, SelectionDAG &DAG);
Rafael Espindola84b19be2006-07-16 01:02:57 +000039 virtual const char *getTargetNodeName(unsigned Opcode) const;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000040 };
41
42}
43
44ARMTargetLowering::ARMTargetLowering(TargetMachine &TM)
45 : TargetLowering(TM) {
Rafael Espindola3717ca92006-08-20 01:49:49 +000046 addRegisterClass(MVT::i32, ARM::IntRegsRegisterClass);
47
48 //LLVM requires that a register class supports MVT::f64!
49 addRegisterClass(MVT::f64, ARM::IntRegsRegisterClass);
50
Rafael Espindola06c1e7e2006-08-01 12:58:43 +000051 setOperationAction(ISD::RET, MVT::Other, Custom);
52 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
53 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
Rafael Espindola341b8642006-08-04 12:48:42 +000054
Rafael Espindola3c000bf2006-08-21 22:00:32 +000055 setOperationAction(ISD::SETCC, MVT::i32, Expand);
56 setOperationAction(ISD::SELECT_CC, MVT::i32, Custom);
Rafael Espindola687bc492006-08-24 13:45:55 +000057 setOperationAction(ISD::BR_CC, MVT::i32, Custom);
Rafael Espindola3c000bf2006-08-21 22:00:32 +000058
Rafael Espindola755be9b2006-08-25 17:55:16 +000059 setOperationAction(ISD::VASTART, MVT::Other, Custom);
60 setOperationAction(ISD::VAEND, MVT::Other, Expand);
61
Rafael Espindola341b8642006-08-04 12:48:42 +000062 setSchedulingPreference(SchedulingForRegPressure);
Rafael Espindola3717ca92006-08-20 01:49:49 +000063 computeRegisterProperties();
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000064}
65
Rafael Espindola84b19be2006-07-16 01:02:57 +000066namespace llvm {
67 namespace ARMISD {
68 enum NodeType {
69 // Start the numbering where the builting ops and target ops leave off.
70 FIRST_NUMBER = ISD::BUILTIN_OP_END+ARM::INSTRUCTION_LIST_END,
71 /// CALL - A direct function call.
Rafael Espindolaf4fda802006-08-03 17:02:20 +000072 CALL,
73
74 /// Return with a flag operand.
Rafael Espindola3c000bf2006-08-21 22:00:32 +000075 RET_FLAG,
76
77 CMP,
78
Rafael Espindola687bc492006-08-24 13:45:55 +000079 SELECT,
80
81 BR
Rafael Espindola84b19be2006-07-16 01:02:57 +000082 };
83 }
84}
85
Rafael Espindola6f602de2006-08-24 16:13:15 +000086/// DAGCCToARMCC - Convert a DAG integer condition code to an ARM CC
87static ARMCC::CondCodes DAGCCToARMCC(ISD::CondCode CC) {
88 switch (CC) {
89 default: assert(0 && "Unknown condition code!");
90 case ISD::SETNE: return ARMCC::NE;
Rafael Espindolacdda88c2006-08-24 17:19:08 +000091 case ISD::SETEQ: return ARMCC::EQ;
Rafael Espindola5f450d22006-09-02 20:24:25 +000092 case ISD::SETGE: return ARMCC::GE;
93 case ISD::SETUGE: return ARMCC::CS;
Rafael Espindolabc4cec92006-09-03 13:19:16 +000094 case ISD::SETULT: return ARMCC::CC;
Rafael Espindola6f602de2006-08-24 16:13:15 +000095 }
96}
97
Rafael Espindola84b19be2006-07-16 01:02:57 +000098const char *ARMTargetLowering::getTargetNodeName(unsigned Opcode) const {
99 switch (Opcode) {
100 default: return 0;
101 case ARMISD::CALL: return "ARMISD::CALL";
Rafael Espindolaf4fda802006-08-03 17:02:20 +0000102 case ARMISD::RET_FLAG: return "ARMISD::RET_FLAG";
Rafael Espindola3c000bf2006-08-21 22:00:32 +0000103 case ARMISD::SELECT: return "ARMISD::SELECT";
104 case ARMISD::CMP: return "ARMISD::CMP";
Rafael Espindola687bc492006-08-24 13:45:55 +0000105 case ARMISD::BR: return "ARMISD::BR";
Rafael Espindola84b19be2006-07-16 01:02:57 +0000106 }
107}
108
109// This transforms a ISD::CALL node into a
110// callseq_star <- ARMISD:CALL <- callseq_end
111// chain
Rafael Espindolac3c1a862006-05-25 11:00:18 +0000112static SDOperand LowerCALL(SDOperand Op, SelectionDAG &DAG) {
Rafael Espindola84b19be2006-07-16 01:02:57 +0000113 SDOperand Chain = Op.getOperand(0);
114 unsigned CallConv = cast<ConstantSDNode>(Op.getOperand(1))->getValue();
115 assert(CallConv == CallingConv::C && "unknown calling convention");
116 bool isVarArg = cast<ConstantSDNode>(Op.getOperand(2))->getValue() != 0;
Rafael Espindola84b19be2006-07-16 01:02:57 +0000117 bool isTailCall = cast<ConstantSDNode>(Op.getOperand(3))->getValue() != 0;
118 assert(isTailCall == false && "tail call not supported");
119 SDOperand Callee = Op.getOperand(4);
120 unsigned NumOps = (Op.getNumOperands() - 5) / 2;
Rafael Espindola84b19be2006-07-16 01:02:57 +0000121
Rafael Espindolaec46ea32006-08-16 14:43:33 +0000122 // Count how many bytes are to be pushed on the stack.
123 unsigned NumBytes = 0;
Rafael Espindola84b19be2006-07-16 01:02:57 +0000124
Rafael Espindola1a009462006-08-08 13:02:29 +0000125 // Add up all the space actually used.
126 for (unsigned i = 4; i < NumOps; ++i)
127 NumBytes += MVT::getSizeInBits(Op.getOperand(5+2*i).getValueType())/8;
Rafael Espindolafac00a92006-07-25 20:17:20 +0000128
Rafael Espindola84b19be2006-07-16 01:02:57 +0000129 // Adjust the stack pointer for the new arguments...
130 // These operations are automatically eliminated by the prolog/epilog pass
131 Chain = DAG.getCALLSEQ_START(Chain,
132 DAG.getConstant(NumBytes, MVT::i32));
133
Rafael Espindola1a009462006-08-08 13:02:29 +0000134 SDOperand StackPtr = DAG.getRegister(ARM::R13, MVT::i32);
135
136 static const unsigned int num_regs = 4;
137 static const unsigned regs[num_regs] = {
Rafael Espindolafac00a92006-07-25 20:17:20 +0000138 ARM::R0, ARM::R1, ARM::R2, ARM::R3
139 };
140
141 std::vector<std::pair<unsigned, SDOperand> > RegsToPass;
Rafael Espindola1a009462006-08-08 13:02:29 +0000142 std::vector<SDOperand> MemOpChains;
Rafael Espindolafac00a92006-07-25 20:17:20 +0000143
144 for (unsigned i = 0; i != NumOps; ++i) {
145 SDOperand Arg = Op.getOperand(5+2*i);
Rafael Espindola1a009462006-08-08 13:02:29 +0000146 assert(Arg.getValueType() == MVT::i32);
147 if (i < num_regs)
148 RegsToPass.push_back(std::make_pair(regs[i], Arg));
149 else {
150 unsigned ArgOffset = (i - num_regs) * 4;
151 SDOperand PtrOff = DAG.getConstant(ArgOffset, StackPtr.getValueType());
152 PtrOff = DAG.getNode(ISD::ADD, MVT::i32, StackPtr, PtrOff);
153 MemOpChains.push_back(DAG.getNode(ISD::STORE, MVT::Other, Chain,
154 Arg, PtrOff, DAG.getSrcValue(NULL)));
155 }
Rafael Espindolafac00a92006-07-25 20:17:20 +0000156 }
Rafael Espindola1a009462006-08-08 13:02:29 +0000157 if (!MemOpChains.empty())
Chris Lattnere2199452006-08-11 17:38:39 +0000158 Chain = DAG.getNode(ISD::TokenFactor, MVT::Other,
159 &MemOpChains[0], MemOpChains.size());
Rafael Espindolafac00a92006-07-25 20:17:20 +0000160
161 // Build a sequence of copy-to-reg nodes chained together with token chain
162 // and flag operands which copy the outgoing args into the appropriate regs.
163 SDOperand InFlag;
164 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
165 Chain = DAG.getCopyToReg(Chain, RegsToPass[i].first, RegsToPass[i].second,
166 InFlag);
167 InFlag = Chain.getValue(1);
168 }
169
Rafael Espindola84b19be2006-07-16 01:02:57 +0000170 std::vector<MVT::ValueType> NodeTys;
171 NodeTys.push_back(MVT::Other); // Returns a chain
172 NodeTys.push_back(MVT::Flag); // Returns a flag for retval copy to use.
173
174 // If the callee is a GlobalAddress/ExternalSymbol node (quite common, every
175 // direct call is) turn it into a TargetGlobalAddress/TargetExternalSymbol
176 // node so that legalize doesn't hack it.
177 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
178 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), Callee.getValueType());
179
180 // If this is a direct call, pass the chain and the callee.
181 assert (Callee.Val);
182 std::vector<SDOperand> Ops;
183 Ops.push_back(Chain);
184 Ops.push_back(Callee);
185
Rafael Espindola7a53bd02006-08-09 16:41:12 +0000186 // Add argument registers to the end of the list so that they are known live
187 // into the call.
188 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
189 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
190 RegsToPass[i].second.getValueType()));
191
Rafael Espindola84b19be2006-07-16 01:02:57 +0000192 unsigned CallOpc = ARMISD::CALL;
Rafael Espindolafac00a92006-07-25 20:17:20 +0000193 if (InFlag.Val)
194 Ops.push_back(InFlag);
Chris Lattner87428672006-08-11 17:22:35 +0000195 Chain = DAG.getNode(CallOpc, NodeTys, &Ops[0], Ops.size());
Rafael Espindolafac00a92006-07-25 20:17:20 +0000196 InFlag = Chain.getValue(1);
Rafael Espindola84b19be2006-07-16 01:02:57 +0000197
Rafael Espindolafac00a92006-07-25 20:17:20 +0000198 std::vector<SDOperand> ResultVals;
199 NodeTys.clear();
200
201 // If the call has results, copy the values out of the ret val registers.
202 switch (Op.Val->getValueType(0)) {
203 default: assert(0 && "Unexpected ret value!");
204 case MVT::Other:
205 break;
206 case MVT::i32:
207 Chain = DAG.getCopyFromReg(Chain, ARM::R0, MVT::i32, InFlag).getValue(1);
208 ResultVals.push_back(Chain.getValue(0));
209 NodeTys.push_back(MVT::i32);
210 }
Rafael Espindola84b19be2006-07-16 01:02:57 +0000211
212 Chain = DAG.getNode(ISD::CALLSEQ_END, MVT::Other, Chain,
213 DAG.getConstant(NumBytes, MVT::i32));
Rafael Espindolafac00a92006-07-25 20:17:20 +0000214 NodeTys.push_back(MVT::Other);
Rafael Espindola84b19be2006-07-16 01:02:57 +0000215
Rafael Espindolafac00a92006-07-25 20:17:20 +0000216 if (ResultVals.empty())
217 return Chain;
218
219 ResultVals.push_back(Chain);
Chris Lattner87428672006-08-11 17:22:35 +0000220 SDOperand Res = DAG.getNode(ISD::MERGE_VALUES, NodeTys, &ResultVals[0],
221 ResultVals.size());
Rafael Espindolafac00a92006-07-25 20:17:20 +0000222 return Res.getValue(Op.ResNo);
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000223}
224
225static SDOperand LowerRET(SDOperand Op, SelectionDAG &DAG) {
226 SDOperand Copy;
Rafael Espindola4b023672006-06-05 22:26:14 +0000227 SDOperand Chain = Op.getOperand(0);
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000228 switch(Op.getNumOperands()) {
229 default:
230 assert(0 && "Do not know how to return this many arguments!");
231 abort();
Rafael Espindola4b023672006-06-05 22:26:14 +0000232 case 1: {
233 SDOperand LR = DAG.getRegister(ARM::R14, MVT::i32);
Rafael Espindola6312da02006-08-03 22:50:11 +0000234 return DAG.getNode(ARMISD::RET_FLAG, MVT::Other, Chain);
Rafael Espindola4b023672006-06-05 22:26:14 +0000235 }
Evan Cheng6848be12006-05-26 23:10:12 +0000236 case 3:
Rafael Espindola4b023672006-06-05 22:26:14 +0000237 Copy = DAG.getCopyToReg(Chain, ARM::R0, Op.getOperand(1), SDOperand());
238 if (DAG.getMachineFunction().liveout_empty())
239 DAG.getMachineFunction().addLiveOut(ARM::R0);
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000240 break;
241 }
Rafael Espindola4b023672006-06-05 22:26:14 +0000242
Rafael Espindolaf4fda802006-08-03 17:02:20 +0000243 //We must use RET_FLAG instead of BRIND because BRIND doesn't have a flag
244 return DAG.getNode(ARMISD::RET_FLAG, MVT::Other, Copy, Copy.getValue(1));
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000245}
246
Rafael Espindola337c4ad62006-06-12 12:28:08 +0000247static SDOperand LowerFORMAL_ARGUMENT(SDOperand Op, SelectionDAG &DAG,
Rafael Espindola755be9b2006-08-25 17:55:16 +0000248 unsigned *vRegs,
Rafael Espindola337c4ad62006-06-12 12:28:08 +0000249 unsigned ArgNo) {
Rafael Espindola4b442b52006-05-23 02:48:20 +0000250 MachineFunction &MF = DAG.getMachineFunction();
Rafael Espindola337c4ad62006-06-12 12:28:08 +0000251 MVT::ValueType ObjectVT = Op.getValue(ArgNo).getValueType();
252 assert (ObjectVT == MVT::i32);
Rafael Espindola4b442b52006-05-23 02:48:20 +0000253 SDOperand Root = Op.getOperand(0);
Rafael Espindola337c4ad62006-06-12 12:28:08 +0000254 SSARegMap *RegMap = MF.getSSARegMap();
Rafael Espindola4b442b52006-05-23 02:48:20 +0000255
Rafael Espindola4b442b52006-05-23 02:48:20 +0000256 unsigned num_regs = 4;
Rafael Espindola4b442b52006-05-23 02:48:20 +0000257 static const unsigned REGS[] = {
258 ARM::R0, ARM::R1, ARM::R2, ARM::R3
259 };
260
Rafael Espindola337c4ad62006-06-12 12:28:08 +0000261 if(ArgNo < num_regs) {
Rafael Espindola4b442b52006-05-23 02:48:20 +0000262 unsigned VReg = RegMap->createVirtualRegister(&ARM::IntRegsRegClass);
Rafael Espindola337c4ad62006-06-12 12:28:08 +0000263 MF.addLiveIn(REGS[ArgNo], VReg);
Rafael Espindola755be9b2006-08-25 17:55:16 +0000264 vRegs[ArgNo] = VReg;
Rafael Espindola337c4ad62006-06-12 12:28:08 +0000265 return DAG.getCopyFromReg(Root, VReg, MVT::i32);
266 } else {
267 // If the argument is actually used, emit a load from the right stack
268 // slot.
269 if (!Op.Val->hasNUsesOfValue(0, ArgNo)) {
Rafael Espindolaaefe1422006-07-10 01:41:35 +0000270 unsigned ArgOffset = (ArgNo - num_regs) * 4;
Rafael Espindola337c4ad62006-06-12 12:28:08 +0000271
272 MachineFrameInfo *MFI = MF.getFrameInfo();
273 unsigned ObjSize = MVT::getSizeInBits(ObjectVT)/8;
274 int FI = MFI->CreateFixedObject(ObjSize, ArgOffset);
275 SDOperand FIN = DAG.getFrameIndex(FI, MVT::i32);
276 return DAG.getLoad(ObjectVT, Root, FIN,
277 DAG.getSrcValue(NULL));
278 } else {
279 // Don't emit a dead load.
280 return DAG.getNode(ISD::UNDEF, ObjectVT);
281 }
282 }
283}
284
Rafael Espindola06c1e7e2006-08-01 12:58:43 +0000285static SDOperand LowerConstantPool(SDOperand Op, SelectionDAG &DAG) {
286 MVT::ValueType PtrVT = Op.getValueType();
287 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
288 Constant *C = CP->get();
289 SDOperand CPI = DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment());
290
291 return CPI;
292}
293
294static SDOperand LowerGlobalAddress(SDOperand Op,
295 SelectionDAG &DAG) {
296 GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Rafael Espindola61369da2006-08-14 19:01:24 +0000297 int alignment = 2;
298 SDOperand CPAddr = DAG.getConstantPool(GV, MVT::i32, alignment);
Rafael Espindola06c1e7e2006-08-01 12:58:43 +0000299 return DAG.getLoad(MVT::i32, DAG.getEntryNode(), CPAddr,
300 DAG.getSrcValue(NULL));
301}
302
Rafael Espindola755be9b2006-08-25 17:55:16 +0000303static SDOperand LowerVASTART(SDOperand Op, SelectionDAG &DAG,
304 unsigned VarArgsFrameIndex) {
305 // vastart just stores the address of the VarArgsFrameIndex slot into the
306 // memory location argument.
307 MVT::ValueType PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
308 SDOperand FR = DAG.getFrameIndex(VarArgsFrameIndex, PtrVT);
309 return DAG.getNode(ISD::STORE, MVT::Other, Op.getOperand(0), FR,
310 Op.getOperand(1), Op.getOperand(2));
311}
312
313static SDOperand LowerFORMAL_ARGUMENTS(SDOperand Op, SelectionDAG &DAG,
314 int &VarArgsFrameIndex) {
Rafael Espindola337c4ad62006-06-12 12:28:08 +0000315 std::vector<SDOperand> ArgValues;
316 SDOperand Root = Op.getOperand(0);
Rafael Espindola755be9b2006-08-25 17:55:16 +0000317 unsigned VRegs[4];
Rafael Espindola337c4ad62006-06-12 12:28:08 +0000318
Rafael Espindola755be9b2006-08-25 17:55:16 +0000319 unsigned NumArgs = Op.Val->getNumValues()-1;
320 for (unsigned ArgNo = 0; ArgNo < NumArgs; ++ArgNo) {
321 SDOperand ArgVal = LowerFORMAL_ARGUMENT(Op, DAG, VRegs, ArgNo);
Rafael Espindola4b442b52006-05-23 02:48:20 +0000322
323 ArgValues.push_back(ArgVal);
324 }
325
326 bool isVarArg = cast<ConstantSDNode>(Op.getOperand(2))->getValue() != 0;
Rafael Espindola755be9b2006-08-25 17:55:16 +0000327 if (isVarArg) {
328 MachineFunction &MF = DAG.getMachineFunction();
329 SSARegMap *RegMap = MF.getSSARegMap();
330 MachineFrameInfo *MFI = MF.getFrameInfo();
331 VarArgsFrameIndex = MFI->CreateFixedObject(MVT::getSizeInBits(MVT::i32)/8,
332 -16 + NumArgs * 4);
333
334
335 static const unsigned REGS[] = {
336 ARM::R0, ARM::R1, ARM::R2, ARM::R3
337 };
338 // If this function is vararg, store r0-r3 to their spots on the stack
339 // so that they may be loaded by deferencing the result of va_next.
340 SmallVector<SDOperand, 4> MemOps;
341 for (unsigned ArgNo = 0; ArgNo < 4; ++ArgNo) {
342 int ArgOffset = - (4 - ArgNo) * 4;
343 int FI = MFI->CreateFixedObject(MVT::getSizeInBits(MVT::i32)/8,
344 ArgOffset);
345 SDOperand FIN = DAG.getFrameIndex(FI, MVT::i32);
346
347 unsigned VReg;
348 if (ArgNo < NumArgs)
349 VReg = VRegs[ArgNo];
350 else
351 VReg = RegMap->createVirtualRegister(&ARM::IntRegsRegClass);
352 if (ArgNo >= NumArgs)
353 MF.addLiveIn(REGS[ArgNo], VReg);
354
355 SDOperand Val = DAG.getCopyFromReg(Root, VReg, MVT::i32);
356 SDOperand Store = DAG.getNode(ISD::STORE, MVT::Other, Val.getValue(1),
357 Val, FIN, DAG.getSrcValue(NULL));
358 MemOps.push_back(Store);
359 }
360 Root = DAG.getNode(ISD::TokenFactor, MVT::Other,&MemOps[0],MemOps.size());
361 }
Rafael Espindola4b442b52006-05-23 02:48:20 +0000362
363 ArgValues.push_back(Root);
364
365 // Return the new list of results.
366 std::vector<MVT::ValueType> RetVT(Op.Val->value_begin(),
367 Op.Val->value_end());
Chris Lattner87428672006-08-11 17:22:35 +0000368 return DAG.getNode(ISD::MERGE_VALUES, RetVT, &ArgValues[0], ArgValues.size());
Rafael Espindoladc124a22006-05-18 21:45:49 +0000369}
370
Rafael Espindola3c000bf2006-08-21 22:00:32 +0000371static SDOperand LowerSELECT_CC(SDOperand Op, SelectionDAG &DAG) {
372 SDOperand LHS = Op.getOperand(0);
373 SDOperand RHS = Op.getOperand(1);
374 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(4))->get();
375 SDOperand TrueVal = Op.getOperand(2);
376 SDOperand FalseVal = Op.getOperand(3);
Rafael Espindolacdda88c2006-08-24 17:19:08 +0000377 SDOperand ARMCC = DAG.getConstant(DAGCCToARMCC(CC), MVT::i32);
Rafael Espindola3c000bf2006-08-21 22:00:32 +0000378
379 SDOperand Cmp = DAG.getNode(ARMISD::CMP, MVT::Flag, LHS, RHS);
Rafael Espindolacdda88c2006-08-24 17:19:08 +0000380 return DAG.getNode(ARMISD::SELECT, MVT::i32, FalseVal, TrueVal, ARMCC, Cmp);
Rafael Espindola3c000bf2006-08-21 22:00:32 +0000381}
382
Rafael Espindola687bc492006-08-24 13:45:55 +0000383static SDOperand LowerBR_CC(SDOperand Op, SelectionDAG &DAG) {
384 SDOperand Chain = Op.getOperand(0);
385 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(1))->get();
386 SDOperand LHS = Op.getOperand(2);
387 SDOperand RHS = Op.getOperand(3);
388 SDOperand Dest = Op.getOperand(4);
Rafael Espindola6f602de2006-08-24 16:13:15 +0000389 SDOperand ARMCC = DAG.getConstant(DAGCCToARMCC(CC), MVT::i32);
Rafael Espindola687bc492006-08-24 13:45:55 +0000390
391 SDOperand Cmp = DAG.getNode(ARMISD::CMP, MVT::Flag, LHS, RHS);
Rafael Espindola6f602de2006-08-24 16:13:15 +0000392 return DAG.getNode(ARMISD::BR, MVT::Other, Chain, Dest, ARMCC, Cmp);
Rafael Espindola687bc492006-08-24 13:45:55 +0000393}
394
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000395SDOperand ARMTargetLowering::LowerOperation(SDOperand Op, SelectionDAG &DAG) {
396 switch (Op.getOpcode()) {
397 default:
398 assert(0 && "Should not custom lower this!");
Rafael Espindola1c8f0532006-05-15 22:34:39 +0000399 abort();
Rafael Espindola06c1e7e2006-08-01 12:58:43 +0000400 case ISD::ConstantPool:
401 return LowerConstantPool(Op, DAG);
402 case ISD::GlobalAddress:
403 return LowerGlobalAddress(Op, DAG);
Rafael Espindoladc124a22006-05-18 21:45:49 +0000404 case ISD::FORMAL_ARGUMENTS:
Rafael Espindola755be9b2006-08-25 17:55:16 +0000405 return LowerFORMAL_ARGUMENTS(Op, DAG, VarArgsFrameIndex);
Rafael Espindolac3c1a862006-05-25 11:00:18 +0000406 case ISD::CALL:
407 return LowerCALL(Op, DAG);
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000408 case ISD::RET:
409 return LowerRET(Op, DAG);
Rafael Espindola3c000bf2006-08-21 22:00:32 +0000410 case ISD::SELECT_CC:
411 return LowerSELECT_CC(Op, DAG);
Rafael Espindola687bc492006-08-24 13:45:55 +0000412 case ISD::BR_CC:
413 return LowerBR_CC(Op, DAG);
Rafael Espindola755be9b2006-08-25 17:55:16 +0000414 case ISD::VASTART:
415 return LowerVASTART(Op, DAG, VarArgsFrameIndex);
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000416 }
417}
418
419//===----------------------------------------------------------------------===//
420// Instruction Selector Implementation
421//===----------------------------------------------------------------------===//
422
423//===--------------------------------------------------------------------===//
424/// ARMDAGToDAGISel - ARM specific code to select ARM machine
425/// instructions for SelectionDAG operations.
426///
427namespace {
428class ARMDAGToDAGISel : public SelectionDAGISel {
429 ARMTargetLowering Lowering;
430
431public:
432 ARMDAGToDAGISel(TargetMachine &TM)
433 : SelectionDAGISel(Lowering), Lowering(TM) {
434 }
435
Evan Cheng9ade2182006-08-26 05:34:46 +0000436 SDNode *Select(SDOperand Op);
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000437 virtual void InstructionSelectBasicBlock(SelectionDAG &DAG);
Rafael Espindolaa4e64352006-07-11 11:36:48 +0000438 bool SelectAddrRegImm(SDOperand N, SDOperand &Offset, SDOperand &Base);
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000439
440 // Include the pieces autogenerated from the target description.
441#include "ARMGenDAGISel.inc"
442};
443
444void ARMDAGToDAGISel::InstructionSelectBasicBlock(SelectionDAG &DAG) {
445 DEBUG(BB->dump());
446
447 DAG.setRoot(SelectRoot(DAG.getRoot()));
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000448 DAG.RemoveDeadNodes();
449
450 ScheduleAndEmitDAG(DAG);
451}
452
Rafael Espindola61369da2006-08-14 19:01:24 +0000453static bool isInt12Immediate(SDNode *N, short &Imm) {
454 if (N->getOpcode() != ISD::Constant)
455 return false;
456
457 int32_t t = cast<ConstantSDNode>(N)->getValue();
458 int max = 2<<12 - 1;
459 int min = -max;
460 if (t > min && t < max) {
461 Imm = t;
462 return true;
463 }
464 else
465 return false;
466}
467
468static bool isInt12Immediate(SDOperand Op, short &Imm) {
469 return isInt12Immediate(Op.Val, Imm);
470}
471
Rafael Espindolaa4e64352006-07-11 11:36:48 +0000472//register plus/minus 12 bit offset
473bool ARMDAGToDAGISel::SelectAddrRegImm(SDOperand N, SDOperand &Offset,
474 SDOperand &Base) {
Rafael Espindolaf3a335c2006-08-17 17:09:40 +0000475 if (FrameIndexSDNode *FIN = dyn_cast<FrameIndexSDNode>(N)) {
476 Base = CurDAG->getTargetFrameIndex(FIN->getIndex(), MVT::i32);
477 Offset = CurDAG->getTargetConstant(0, MVT::i32);
478 return true;
479 }
Rafael Espindola61369da2006-08-14 19:01:24 +0000480 if (N.getOpcode() == ISD::ADD) {
481 short imm = 0;
482 if (isInt12Immediate(N.getOperand(1), imm)) {
483 Offset = CurDAG->getTargetConstant(imm, MVT::i32);
484 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N.getOperand(0))) {
485 Base = CurDAG->getTargetFrameIndex(FI->getIndex(), N.getValueType());
486 } else {
487 Base = N.getOperand(0);
488 }
489 return true; // [r+i]
490 }
491 }
492
Rafael Espindolaa4e64352006-07-11 11:36:48 +0000493 Offset = CurDAG->getTargetConstant(0, MVT::i32);
Rafael Espindolaaefe1422006-07-10 01:41:35 +0000494 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N)) {
495 Base = CurDAG->getTargetFrameIndex(FI->getIndex(), N.getValueType());
496 }
497 else
498 Base = N;
499 return true; //any address fits in a register
Rafael Espindola337c4ad62006-06-12 12:28:08 +0000500}
501
Evan Cheng9ade2182006-08-26 05:34:46 +0000502SDNode *ARMDAGToDAGISel::Select(SDOperand Op) {
Rafael Espindola337c4ad62006-06-12 12:28:08 +0000503 SDNode *N = Op.Val;
504
505 switch (N->getOpcode()) {
506 default:
Evan Cheng9ade2182006-08-26 05:34:46 +0000507 return SelectCode(Op);
Rafael Espindola337c4ad62006-06-12 12:28:08 +0000508 break;
Rafael Espindola337c4ad62006-06-12 12:28:08 +0000509 }
Evan Cheng64a752f2006-08-11 09:08:15 +0000510 return NULL;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000511}
512
513} // end anonymous namespace
514
515/// createARMISelDag - This pass converts a legalized DAG into a
516/// ARM-specific DAG, ready for instruction scheduling.
517///
518FunctionPass *llvm::createARMISelDag(TargetMachine &TM) {
519 return new ARMDAGToDAGISel(TM);
520}