Nate Begeman | 21e463b | 2005-10-16 05:39:50 +0000 | [diff] [blame] | 1 | //===-- PPCISelDAGToDAG.cpp - PPC --pattern matching inst selector --------===// |
Chris Lattner | a5a91b1 | 2005-08-17 19:33:03 +0000 | [diff] [blame] | 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
| 5 | // This file was developed by Chris Lattner and is distributed under |
| 6 | // the University of Illinois Open Source License. See LICENSE.TXT for details. |
| 7 | // |
| 8 | //===----------------------------------------------------------------------===// |
| 9 | // |
Nate Begeman | 21e463b | 2005-10-16 05:39:50 +0000 | [diff] [blame] | 10 | // This file defines a pattern matching instruction selector for PowerPC, |
Chris Lattner | a5a91b1 | 2005-08-17 19:33:03 +0000 | [diff] [blame] | 11 | // converting from a legalized dag to a PPC dag. |
| 12 | // |
| 13 | //===----------------------------------------------------------------------===// |
| 14 | |
Chris Lattner | 2668959 | 2005-10-14 23:51:18 +0000 | [diff] [blame] | 15 | #include "PPC.h" |
Chris Lattner | 16e71f2 | 2005-10-14 23:59:06 +0000 | [diff] [blame] | 16 | #include "PPCTargetMachine.h" |
| 17 | #include "PPCISelLowering.h" |
Chris Lattner | c664418 | 2006-03-07 06:32:48 +0000 | [diff] [blame] | 18 | #include "PPCHazardRecognizers.h" |
Chris Lattner | 4416f1a | 2005-08-19 22:38:53 +0000 | [diff] [blame] | 19 | #include "llvm/CodeGen/MachineInstrBuilder.h" |
| 20 | #include "llvm/CodeGen/MachineFunction.h" |
| 21 | #include "llvm/CodeGen/SSARegMap.h" |
Chris Lattner | a5a91b1 | 2005-08-17 19:33:03 +0000 | [diff] [blame] | 22 | #include "llvm/CodeGen/SelectionDAG.h" |
| 23 | #include "llvm/CodeGen/SelectionDAGISel.h" |
| 24 | #include "llvm/Target/TargetOptions.h" |
| 25 | #include "llvm/ADT/Statistic.h" |
Chris Lattner | 2fe76e5 | 2005-08-25 04:47:18 +0000 | [diff] [blame] | 26 | #include "llvm/Constants.h" |
Chris Lattner | 4416f1a | 2005-08-19 22:38:53 +0000 | [diff] [blame] | 27 | #include "llvm/GlobalValue.h" |
Chris Lattner | 420736d | 2006-03-25 06:47:10 +0000 | [diff] [blame] | 28 | #include "llvm/Intrinsics.h" |
Chris Lattner | a5a91b1 | 2005-08-17 19:33:03 +0000 | [diff] [blame] | 29 | #include "llvm/Support/Debug.h" |
| 30 | #include "llvm/Support/MathExtras.h" |
Chris Lattner | 2a41a98 | 2006-06-28 22:00:36 +0000 | [diff] [blame] | 31 | #include "llvm/Support/Visibility.h" |
Chris Lattner | 2c2c6c6 | 2006-01-22 23:41:00 +0000 | [diff] [blame] | 32 | #include <iostream> |
Evan Cheng | 2ef88a0 | 2006-08-07 22:28:20 +0000 | [diff] [blame] | 33 | #include <queue> |
Evan Cheng | ba2f0a9 | 2006-02-05 06:46:41 +0000 | [diff] [blame] | 34 | #include <set> |
Chris Lattner | a5a91b1 | 2005-08-17 19:33:03 +0000 | [diff] [blame] | 35 | using namespace llvm; |
| 36 | |
| 37 | namespace { |
Chris Lattner | a5a91b1 | 2005-08-17 19:33:03 +0000 | [diff] [blame] | 38 | Statistic<> FrameOff("ppc-codegen", "Number of frame idx offsets collapsed"); |
| 39 | |
| 40 | //===--------------------------------------------------------------------===// |
Nate Begeman | 1d9d742 | 2005-10-18 00:28:58 +0000 | [diff] [blame] | 41 | /// PPCDAGToDAGISel - PPC specific code to select PPC machine |
Chris Lattner | a5a91b1 | 2005-08-17 19:33:03 +0000 | [diff] [blame] | 42 | /// instructions for SelectionDAG operations. |
| 43 | /// |
Chris Lattner | 2a41a98 | 2006-06-28 22:00:36 +0000 | [diff] [blame] | 44 | class VISIBILITY_HIDDEN PPCDAGToDAGISel : public SelectionDAGISel { |
Chris Lattner | 4bb1895 | 2006-03-16 18:25:23 +0000 | [diff] [blame] | 45 | PPCTargetMachine &TM; |
Nate Begeman | 21e463b | 2005-10-16 05:39:50 +0000 | [diff] [blame] | 46 | PPCTargetLowering PPCLowering; |
Chris Lattner | 4416f1a | 2005-08-19 22:38:53 +0000 | [diff] [blame] | 47 | unsigned GlobalBaseReg; |
Chris Lattner | a5a91b1 | 2005-08-17 19:33:03 +0000 | [diff] [blame] | 48 | public: |
Chris Lattner | 4bb1895 | 2006-03-16 18:25:23 +0000 | [diff] [blame] | 49 | PPCDAGToDAGISel(PPCTargetMachine &tm) |
| 50 | : SelectionDAGISel(PPCLowering), TM(tm), |
| 51 | PPCLowering(*TM.getTargetLowering()) {} |
Chris Lattner | a5a91b1 | 2005-08-17 19:33:03 +0000 | [diff] [blame] | 52 | |
Chris Lattner | 4416f1a | 2005-08-19 22:38:53 +0000 | [diff] [blame] | 53 | virtual bool runOnFunction(Function &Fn) { |
| 54 | // Make sure we re-emit a set of the global base reg if necessary |
| 55 | GlobalBaseReg = 0; |
Chris Lattner | 4bb1895 | 2006-03-16 18:25:23 +0000 | [diff] [blame] | 56 | SelectionDAGISel::runOnFunction(Fn); |
| 57 | |
| 58 | InsertVRSaveCode(Fn); |
| 59 | return true; |
Chris Lattner | 4416f1a | 2005-08-19 22:38:53 +0000 | [diff] [blame] | 60 | } |
| 61 | |
Chris Lattner | a5a91b1 | 2005-08-17 19:33:03 +0000 | [diff] [blame] | 62 | /// getI32Imm - Return a target constant with the specified value, of type |
| 63 | /// i32. |
| 64 | inline SDOperand getI32Imm(unsigned Imm) { |
| 65 | return CurDAG->getTargetConstant(Imm, MVT::i32); |
| 66 | } |
Chris Lattner | 4416f1a | 2005-08-19 22:38:53 +0000 | [diff] [blame] | 67 | |
Chris Lattner | c08f902 | 2006-06-27 00:04:13 +0000 | [diff] [blame] | 68 | /// getI64Imm - Return a target constant with the specified value, of type |
| 69 | /// i64. |
| 70 | inline SDOperand getI64Imm(uint64_t Imm) { |
| 71 | return CurDAG->getTargetConstant(Imm, MVT::i64); |
| 72 | } |
| 73 | |
| 74 | /// getSmallIPtrImm - Return a target constant of pointer type. |
| 75 | inline SDOperand getSmallIPtrImm(unsigned Imm) { |
| 76 | return CurDAG->getTargetConstant(Imm, PPCLowering.getPointerTy()); |
| 77 | } |
| 78 | |
| 79 | |
Chris Lattner | 4416f1a | 2005-08-19 22:38:53 +0000 | [diff] [blame] | 80 | /// getGlobalBaseReg - insert code into the entry mbb to materialize the PIC |
| 81 | /// base register. Return the virtual register that holds this value. |
Chris Lattner | 9944b76 | 2005-08-21 22:31:09 +0000 | [diff] [blame] | 82 | SDOperand getGlobalBaseReg(); |
Chris Lattner | a5a91b1 | 2005-08-17 19:33:03 +0000 | [diff] [blame] | 83 | |
| 84 | // Select - Convert the specified operand from a target-independent to a |
| 85 | // target-specific node if it hasn't already been changed. |
Evan Cheng | 3416721 | 2006-02-09 00:37:58 +0000 | [diff] [blame] | 86 | void Select(SDOperand &Result, SDOperand Op); |
Chris Lattner | a5a91b1 | 2005-08-17 19:33:03 +0000 | [diff] [blame] | 87 | |
Nate Begeman | 02b88a4 | 2005-08-19 00:38:14 +0000 | [diff] [blame] | 88 | SDNode *SelectBitfieldInsert(SDNode *N); |
| 89 | |
Chris Lattner | 2fbb457 | 2005-08-21 18:50:37 +0000 | [diff] [blame] | 90 | /// SelectCC - Select a comparison of the specified values with the |
| 91 | /// specified condition code, returning the CR# of the expression. |
| 92 | SDOperand SelectCC(SDOperand LHS, SDOperand RHS, ISD::CondCode CC); |
| 93 | |
Nate Begeman | 7fd1edd | 2005-12-19 23:25:09 +0000 | [diff] [blame] | 94 | /// SelectAddrImm - Returns true if the address N can be represented by |
| 95 | /// a base register plus a signed 16-bit displacement [r+imm]. |
| 96 | bool SelectAddrImm(SDOperand N, SDOperand &Disp, SDOperand &Base); |
| 97 | |
| 98 | /// SelectAddrIdx - Given the specified addressed, check to see if it can be |
| 99 | /// represented as an indexed [r+r] operation. Returns false if it can |
| 100 | /// be represented by [r+imm], which are preferred. |
| 101 | bool SelectAddrIdx(SDOperand N, SDOperand &Base, SDOperand &Index); |
Nate Begeman | f43a3ca | 2005-11-30 08:22:07 +0000 | [diff] [blame] | 102 | |
Nate Begeman | 7fd1edd | 2005-12-19 23:25:09 +0000 | [diff] [blame] | 103 | /// SelectAddrIdxOnly - Given the specified addressed, force it to be |
| 104 | /// represented as an indexed [r+r] operation. |
| 105 | bool SelectAddrIdxOnly(SDOperand N, SDOperand &Base, SDOperand &Index); |
Chris Lattner | 9944b76 | 2005-08-21 22:31:09 +0000 | [diff] [blame] | 106 | |
Chris Lattner | e5ba580 | 2006-03-22 05:26:03 +0000 | [diff] [blame] | 107 | /// SelectAddrImmShift - Returns true if the address N can be represented by |
| 108 | /// a base register plus a signed 14-bit displacement [r+imm*4]. Suitable |
| 109 | /// for use by STD and friends. |
| 110 | bool SelectAddrImmShift(SDOperand N, SDOperand &Disp, SDOperand &Base); |
| 111 | |
Chris Lattner | e5d8861 | 2006-02-24 02:13:12 +0000 | [diff] [blame] | 112 | /// SelectInlineAsmMemoryOperand - Implement addressing mode selection for |
| 113 | /// inline asm expressions. |
| 114 | virtual bool SelectInlineAsmMemoryOperand(const SDOperand &Op, |
| 115 | char ConstraintCode, |
| 116 | std::vector<SDOperand> &OutOps, |
| 117 | SelectionDAG &DAG) { |
| 118 | SDOperand Op0, Op1; |
| 119 | switch (ConstraintCode) { |
| 120 | default: return true; |
| 121 | case 'm': // memory |
| 122 | if (!SelectAddrIdx(Op, Op0, Op1)) |
| 123 | SelectAddrImm(Op, Op0, Op1); |
| 124 | break; |
| 125 | case 'o': // offsetable |
| 126 | if (!SelectAddrImm(Op, Op0, Op1)) { |
Evan Cheng | 2ef88a0 | 2006-08-07 22:28:20 +0000 | [diff] [blame] | 127 | AddToQueue(Op0, Op); // r+0. |
Chris Lattner | c08f902 | 2006-06-27 00:04:13 +0000 | [diff] [blame] | 128 | Op1 = getSmallIPtrImm(0); |
Chris Lattner | e5d8861 | 2006-02-24 02:13:12 +0000 | [diff] [blame] | 129 | } |
| 130 | break; |
| 131 | case 'v': // not offsetable |
| 132 | SelectAddrIdxOnly(Op, Op0, Op1); |
| 133 | break; |
| 134 | } |
| 135 | |
| 136 | OutOps.push_back(Op0); |
| 137 | OutOps.push_back(Op1); |
| 138 | return false; |
| 139 | } |
| 140 | |
Chris Lattner | 047b952 | 2005-08-25 22:04:30 +0000 | [diff] [blame] | 141 | SDOperand BuildSDIVSequence(SDNode *N); |
| 142 | SDOperand BuildUDIVSequence(SDNode *N); |
| 143 | |
Chris Lattner | a5a91b1 | 2005-08-17 19:33:03 +0000 | [diff] [blame] | 144 | /// InstructionSelectBasicBlock - This callback is invoked by |
| 145 | /// SelectionDAGISel when it has created a SelectionDAG for us to codegen. |
Chris Lattner | bd937b9 | 2005-10-06 18:45:51 +0000 | [diff] [blame] | 146 | virtual void InstructionSelectBasicBlock(SelectionDAG &DAG); |
| 147 | |
Chris Lattner | 4bb1895 | 2006-03-16 18:25:23 +0000 | [diff] [blame] | 148 | void InsertVRSaveCode(Function &Fn); |
| 149 | |
Chris Lattner | a5a91b1 | 2005-08-17 19:33:03 +0000 | [diff] [blame] | 150 | virtual const char *getPassName() const { |
| 151 | return "PowerPC DAG->DAG Pattern Instruction Selection"; |
| 152 | } |
Chris Lattner | c664418 | 2006-03-07 06:32:48 +0000 | [diff] [blame] | 153 | |
Chris Lattner | c04ba7a | 2006-05-16 23:54:25 +0000 | [diff] [blame] | 154 | /// CreateTargetHazardRecognizer - Return the hazard recognizer to use for |
| 155 | /// this target when scheduling the DAG. |
Chris Lattner | b0d21ef | 2006-03-08 04:25:59 +0000 | [diff] [blame] | 156 | virtual HazardRecognizer *CreateTargetHazardRecognizer() { |
Chris Lattner | c664418 | 2006-03-07 06:32:48 +0000 | [diff] [blame] | 157 | // Should use subtarget info to pick the right hazard recognizer. For |
| 158 | // now, always return a PPC970 recognizer. |
Chris Lattner | 88d211f | 2006-03-12 09:13:49 +0000 | [diff] [blame] | 159 | const TargetInstrInfo *II = PPCLowering.getTargetMachine().getInstrInfo(); |
| 160 | assert(II && "No InstrInfo?"); |
| 161 | return new PPCHazardRecognizer970(*II); |
Chris Lattner | c664418 | 2006-03-07 06:32:48 +0000 | [diff] [blame] | 162 | } |
Chris Lattner | af16538 | 2005-09-13 22:03:06 +0000 | [diff] [blame] | 163 | |
| 164 | // Include the pieces autogenerated from the target description. |
Chris Lattner | 4c7b43b | 2005-10-14 23:37:35 +0000 | [diff] [blame] | 165 | #include "PPCGenDAGISel.inc" |
Chris Lattner | bd937b9 | 2005-10-06 18:45:51 +0000 | [diff] [blame] | 166 | |
| 167 | private: |
Chris Lattner | 222adac | 2005-10-06 19:03:35 +0000 | [diff] [blame] | 168 | SDOperand SelectSETCC(SDOperand Op); |
Chris Lattner | cf00631 | 2006-06-10 01:15:02 +0000 | [diff] [blame] | 169 | void MySelect_PPCbctrl(SDOperand &Result, SDOperand N); |
| 170 | void MySelect_PPCcall(SDOperand &Result, SDOperand N); |
Chris Lattner | a5a91b1 | 2005-08-17 19:33:03 +0000 | [diff] [blame] | 171 | }; |
| 172 | } |
| 173 | |
Chris Lattner | bd937b9 | 2005-10-06 18:45:51 +0000 | [diff] [blame] | 174 | /// InstructionSelectBasicBlock - This callback is invoked by |
| 175 | /// SelectionDAGISel when it has created a SelectionDAG for us to codegen. |
Nate Begeman | 1d9d742 | 2005-10-18 00:28:58 +0000 | [diff] [blame] | 176 | void PPCDAGToDAGISel::InstructionSelectBasicBlock(SelectionDAG &DAG) { |
Chris Lattner | bd937b9 | 2005-10-06 18:45:51 +0000 | [diff] [blame] | 177 | DEBUG(BB->dump()); |
Evan Cheng | 33e9ad9 | 2006-07-27 06:40:15 +0000 | [diff] [blame] | 178 | |
Chris Lattner | bd937b9 | 2005-10-06 18:45:51 +0000 | [diff] [blame] | 179 | // Select target instructions for the DAG. |
Evan Cheng | ba2f0a9 | 2006-02-05 06:46:41 +0000 | [diff] [blame] | 180 | DAG.setRoot(SelectRoot(DAG.getRoot())); |
Chris Lattner | bd937b9 | 2005-10-06 18:45:51 +0000 | [diff] [blame] | 181 | DAG.RemoveDeadNodes(); |
| 182 | |
Chris Lattner | 1877ec9 | 2006-03-13 21:52:10 +0000 | [diff] [blame] | 183 | // Emit machine code to BB. |
Chris Lattner | bd937b9 | 2005-10-06 18:45:51 +0000 | [diff] [blame] | 184 | ScheduleAndEmitDAG(DAG); |
Chris Lattner | 4bb1895 | 2006-03-16 18:25:23 +0000 | [diff] [blame] | 185 | } |
| 186 | |
| 187 | /// InsertVRSaveCode - Once the entire function has been instruction selected, |
| 188 | /// all virtual registers are created and all machine instructions are built, |
| 189 | /// check to see if we need to save/restore VRSAVE. If so, do it. |
| 190 | void PPCDAGToDAGISel::InsertVRSaveCode(Function &F) { |
Chris Lattner | 1877ec9 | 2006-03-13 21:52:10 +0000 | [diff] [blame] | 191 | // Check to see if this function uses vector registers, which means we have to |
| 192 | // save and restore the VRSAVE register and update it with the regs we use. |
| 193 | // |
| 194 | // In this case, there will be virtual registers of vector type type created |
| 195 | // by the scheduler. Detect them now. |
Chris Lattner | 4bb1895 | 2006-03-16 18:25:23 +0000 | [diff] [blame] | 196 | MachineFunction &Fn = MachineFunction::get(&F); |
| 197 | SSARegMap *RegMap = Fn.getSSARegMap(); |
Chris Lattner | 1877ec9 | 2006-03-13 21:52:10 +0000 | [diff] [blame] | 198 | bool HasVectorVReg = false; |
| 199 | for (unsigned i = MRegisterInfo::FirstVirtualRegister, |
Chris Lattner | a08610c | 2006-03-14 17:56:49 +0000 | [diff] [blame] | 200 | e = RegMap->getLastVirtReg()+1; i != e; ++i) |
Chris Lattner | 1877ec9 | 2006-03-13 21:52:10 +0000 | [diff] [blame] | 201 | if (RegMap->getRegClass(i) == &PPC::VRRCRegClass) { |
| 202 | HasVectorVReg = true; |
| 203 | break; |
| 204 | } |
Chris Lattner | 4bb1895 | 2006-03-16 18:25:23 +0000 | [diff] [blame] | 205 | if (!HasVectorVReg) return; // nothing to do. |
| 206 | |
Chris Lattner | 1877ec9 | 2006-03-13 21:52:10 +0000 | [diff] [blame] | 207 | // If we have a vector register, we want to emit code into the entry and exit |
| 208 | // blocks to save and restore the VRSAVE register. We do this here (instead |
| 209 | // of marking all vector instructions as clobbering VRSAVE) for two reasons: |
| 210 | // |
| 211 | // 1. This (trivially) reduces the load on the register allocator, by not |
| 212 | // having to represent the live range of the VRSAVE register. |
| 213 | // 2. This (more significantly) allows us to create a temporary virtual |
| 214 | // register to hold the saved VRSAVE value, allowing this temporary to be |
| 215 | // register allocated, instead of forcing it to be spilled to the stack. |
Chris Lattner | 4bb1895 | 2006-03-16 18:25:23 +0000 | [diff] [blame] | 216 | |
| 217 | // Create two vregs - one to hold the VRSAVE register that is live-in to the |
| 218 | // function and one for the value after having bits or'd into it. |
| 219 | unsigned InVRSAVE = RegMap->createVirtualRegister(&PPC::GPRCRegClass); |
| 220 | unsigned UpdatedVRSAVE = RegMap->createVirtualRegister(&PPC::GPRCRegClass); |
| 221 | |
| 222 | MachineBasicBlock &EntryBB = *Fn.begin(); |
| 223 | // Emit the following code into the entry block: |
| 224 | // InVRSAVE = MFVRSAVE |
| 225 | // UpdatedVRSAVE = UPDATE_VRSAVE InVRSAVE |
| 226 | // MTVRSAVE UpdatedVRSAVE |
| 227 | MachineBasicBlock::iterator IP = EntryBB.begin(); // Insert Point |
| 228 | BuildMI(EntryBB, IP, PPC::MFVRSAVE, 0, InVRSAVE); |
| 229 | BuildMI(EntryBB, IP, PPC::UPDATE_VRSAVE, 1, UpdatedVRSAVE).addReg(InVRSAVE); |
| 230 | BuildMI(EntryBB, IP, PPC::MTVRSAVE, 1).addReg(UpdatedVRSAVE); |
| 231 | |
| 232 | // Find all return blocks, outputting a restore in each epilog. |
| 233 | const TargetInstrInfo &TII = *TM.getInstrInfo(); |
| 234 | for (MachineFunction::iterator BB = Fn.begin(), E = Fn.end(); BB != E; ++BB) { |
| 235 | if (!BB->empty() && TII.isReturn(BB->back().getOpcode())) { |
| 236 | IP = BB->end(); --IP; |
| 237 | |
| 238 | // Skip over all terminator instructions, which are part of the return |
| 239 | // sequence. |
| 240 | MachineBasicBlock::iterator I2 = IP; |
| 241 | while (I2 != BB->begin() && TII.isTerminatorInstr((--I2)->getOpcode())) |
| 242 | IP = I2; |
| 243 | |
| 244 | // Emit: MTVRSAVE InVRSave |
| 245 | BuildMI(*BB, IP, PPC::MTVRSAVE, 1).addReg(InVRSAVE); |
| 246 | } |
Chris Lattner | 1877ec9 | 2006-03-13 21:52:10 +0000 | [diff] [blame] | 247 | } |
Chris Lattner | bd937b9 | 2005-10-06 18:45:51 +0000 | [diff] [blame] | 248 | } |
Chris Lattner | 6cd40d5 | 2005-09-03 01:17:22 +0000 | [diff] [blame] | 249 | |
Chris Lattner | 4bb1895 | 2006-03-16 18:25:23 +0000 | [diff] [blame] | 250 | |
Chris Lattner | 4416f1a | 2005-08-19 22:38:53 +0000 | [diff] [blame] | 251 | /// getGlobalBaseReg - Output the instructions required to put the |
| 252 | /// base address to use for accessing globals into a register. |
| 253 | /// |
Nate Begeman | 1d9d742 | 2005-10-18 00:28:58 +0000 | [diff] [blame] | 254 | SDOperand PPCDAGToDAGISel::getGlobalBaseReg() { |
Chris Lattner | 4416f1a | 2005-08-19 22:38:53 +0000 | [diff] [blame] | 255 | if (!GlobalBaseReg) { |
| 256 | // Insert the set of GlobalBaseReg into the first MBB of the function |
| 257 | MachineBasicBlock &FirstMBB = BB->getParent()->front(); |
| 258 | MachineBasicBlock::iterator MBBI = FirstMBB.begin(); |
| 259 | SSARegMap *RegMap = BB->getParent()->getSSARegMap(); |
Chris Lattner | c08f902 | 2006-06-27 00:04:13 +0000 | [diff] [blame] | 260 | |
| 261 | if (PPCLowering.getPointerTy() == MVT::i32) |
| 262 | GlobalBaseReg = RegMap->createVirtualRegister(PPC::GPRCRegisterClass); |
| 263 | else |
| 264 | GlobalBaseReg = RegMap->createVirtualRegister(PPC::G8RCRegisterClass); |
| 265 | |
Chris Lattner | 4416f1a | 2005-08-19 22:38:53 +0000 | [diff] [blame] | 266 | BuildMI(FirstMBB, MBBI, PPC::MovePCtoLR, 0, PPC::LR); |
| 267 | BuildMI(FirstMBB, MBBI, PPC::MFLR, 1, GlobalBaseReg); |
| 268 | } |
Chris Lattner | c08f902 | 2006-06-27 00:04:13 +0000 | [diff] [blame] | 269 | return CurDAG->getRegister(GlobalBaseReg, PPCLowering.getPointerTy()); |
| 270 | } |
| 271 | |
| 272 | /// isIntS16Immediate - This method tests to see if the node is either a 32-bit |
| 273 | /// or 64-bit immediate, and if the value can be accurately represented as a |
| 274 | /// sign extension from a 16-bit value. If so, this returns true and the |
| 275 | /// immediate. |
| 276 | static bool isIntS16Immediate(SDNode *N, short &Imm) { |
| 277 | if (N->getOpcode() != ISD::Constant) |
| 278 | return false; |
| 279 | |
| 280 | Imm = (short)cast<ConstantSDNode>(N)->getValue(); |
| 281 | if (N->getValueType(0) == MVT::i32) |
| 282 | return Imm == (int32_t)cast<ConstantSDNode>(N)->getValue(); |
| 283 | else |
| 284 | return Imm == (int64_t)cast<ConstantSDNode>(N)->getValue(); |
| 285 | } |
| 286 | |
| 287 | static bool isIntS16Immediate(SDOperand Op, short &Imm) { |
| 288 | return isIntS16Immediate(Op.Val, Imm); |
Chris Lattner | 4416f1a | 2005-08-19 22:38:53 +0000 | [diff] [blame] | 289 | } |
| 290 | |
| 291 | |
Chris Lattner | c08f902 | 2006-06-27 00:04:13 +0000 | [diff] [blame] | 292 | /// isInt32Immediate - This method tests to see if the node is a 32-bit constant |
| 293 | /// operand. If so Imm will receive the 32-bit value. |
| 294 | static bool isInt32Immediate(SDNode *N, unsigned &Imm) { |
| 295 | if (N->getOpcode() == ISD::Constant && N->getValueType(0) == MVT::i32) { |
Nate Begeman | 0f3257a | 2005-08-18 05:00:13 +0000 | [diff] [blame] | 296 | Imm = cast<ConstantSDNode>(N)->getValue(); |
| 297 | return true; |
| 298 | } |
| 299 | return false; |
| 300 | } |
| 301 | |
Chris Lattner | c08f902 | 2006-06-27 00:04:13 +0000 | [diff] [blame] | 302 | /// isInt64Immediate - This method tests to see if the node is a 64-bit constant |
| 303 | /// operand. If so Imm will receive the 64-bit value. |
| 304 | static bool isInt64Immediate(SDNode *N, uint64_t &Imm) { |
| 305 | if (N->getOpcode() == ISD::Constant && N->getValueType(0) == MVT::i32) { |
| 306 | Imm = cast<ConstantSDNode>(N)->getValue(); |
| 307 | return true; |
| 308 | } |
| 309 | return false; |
| 310 | } |
| 311 | |
| 312 | // isInt32Immediate - This method tests to see if a constant operand. |
| 313 | // If so Imm will receive the 32 bit value. |
| 314 | static bool isInt32Immediate(SDOperand N, unsigned &Imm) { |
| 315 | return isInt32Immediate(N.Val, Imm); |
| 316 | } |
| 317 | |
| 318 | |
| 319 | // isOpcWithIntImmediate - This method tests to see if the node is a specific |
| 320 | // opcode and that it has a immediate integer right operand. |
| 321 | // If so Imm will receive the 32 bit value. |
| 322 | static bool isOpcWithIntImmediate(SDNode *N, unsigned Opc, unsigned& Imm) { |
| 323 | return N->getOpcode() == Opc && isInt32Immediate(N->getOperand(1).Val, Imm); |
| 324 | } |
| 325 | |
| 326 | |
Nate Begeman | cffc32b | 2005-08-18 07:30:46 +0000 | [diff] [blame] | 327 | // isRunOfOnes - Returns true iff Val consists of one contiguous run of 1s with |
| 328 | // any number of 0s on either side. The 1s are allowed to wrap from LSB to |
| 329 | // MSB, so 0x000FFF0, 0x0000FFFF, and 0xFF0000FF are all runs. 0x0F0F0000 is |
| 330 | // not, since all 1s are not contiguous. |
| 331 | static bool isRunOfOnes(unsigned Val, unsigned &MB, unsigned &ME) { |
| 332 | if (isShiftedMask_32(Val)) { |
| 333 | // look for the first non-zero bit |
| 334 | MB = CountLeadingZeros_32(Val); |
| 335 | // look for the first zero bit after the run of ones |
| 336 | ME = CountLeadingZeros_32((Val - 1) ^ Val); |
| 337 | return true; |
Chris Lattner | 2fe76e5 | 2005-08-25 04:47:18 +0000 | [diff] [blame] | 338 | } else { |
| 339 | Val = ~Val; // invert mask |
| 340 | if (isShiftedMask_32(Val)) { |
| 341 | // effectively look for the first zero bit |
| 342 | ME = CountLeadingZeros_32(Val) - 1; |
| 343 | // effectively look for the first one bit after the run of zeros |
| 344 | MB = CountLeadingZeros_32((Val - 1) ^ Val) + 1; |
| 345 | return true; |
| 346 | } |
Nate Begeman | cffc32b | 2005-08-18 07:30:46 +0000 | [diff] [blame] | 347 | } |
| 348 | // no run present |
| 349 | return false; |
| 350 | } |
| 351 | |
Chris Lattner | 65a419a | 2005-10-09 05:36:17 +0000 | [diff] [blame] | 352 | // isRotateAndMask - Returns true if Mask and Shift can be folded into a rotate |
Nate Begeman | cffc32b | 2005-08-18 07:30:46 +0000 | [diff] [blame] | 353 | // and mask opcode and mask operation. |
| 354 | static bool isRotateAndMask(SDNode *N, unsigned Mask, bool IsShiftMask, |
| 355 | unsigned &SH, unsigned &MB, unsigned &ME) { |
Nate Begeman | da32c9e | 2005-10-19 00:05:37 +0000 | [diff] [blame] | 356 | // Don't even go down this path for i64, since different logic will be |
| 357 | // necessary for rldicl/rldicr/rldimi. |
| 358 | if (N->getValueType(0) != MVT::i32) |
| 359 | return false; |
| 360 | |
Nate Begeman | cffc32b | 2005-08-18 07:30:46 +0000 | [diff] [blame] | 361 | unsigned Shift = 32; |
| 362 | unsigned Indeterminant = ~0; // bit mask marking indeterminant results |
| 363 | unsigned Opcode = N->getOpcode(); |
Chris Lattner | 1505573 | 2005-08-30 00:59:16 +0000 | [diff] [blame] | 364 | if (N->getNumOperands() != 2 || |
Chris Lattner | c08f902 | 2006-06-27 00:04:13 +0000 | [diff] [blame] | 365 | !isInt32Immediate(N->getOperand(1).Val, Shift) || (Shift > 31)) |
Nate Begeman | cffc32b | 2005-08-18 07:30:46 +0000 | [diff] [blame] | 366 | return false; |
| 367 | |
| 368 | if (Opcode == ISD::SHL) { |
| 369 | // apply shift left to mask if it comes first |
| 370 | if (IsShiftMask) Mask = Mask << Shift; |
| 371 | // determine which bits are made indeterminant by shift |
| 372 | Indeterminant = ~(0xFFFFFFFFu << Shift); |
Chris Lattner | 651dea7 | 2005-10-15 21:40:12 +0000 | [diff] [blame] | 373 | } else if (Opcode == ISD::SRL) { |
Nate Begeman | cffc32b | 2005-08-18 07:30:46 +0000 | [diff] [blame] | 374 | // apply shift right to mask if it comes first |
| 375 | if (IsShiftMask) Mask = Mask >> Shift; |
| 376 | // determine which bits are made indeterminant by shift |
| 377 | Indeterminant = ~(0xFFFFFFFFu >> Shift); |
| 378 | // adjust for the left rotate |
| 379 | Shift = 32 - Shift; |
| 380 | } else { |
| 381 | return false; |
| 382 | } |
| 383 | |
| 384 | // if the mask doesn't intersect any Indeterminant bits |
| 385 | if (Mask && !(Mask & Indeterminant)) { |
Chris Lattner | 0949ed5 | 2006-05-12 16:29:37 +0000 | [diff] [blame] | 386 | SH = Shift & 31; |
Nate Begeman | cffc32b | 2005-08-18 07:30:46 +0000 | [diff] [blame] | 387 | // make sure the mask is still a mask (wrap arounds may not be) |
| 388 | return isRunOfOnes(Mask, MB, ME); |
| 389 | } |
| 390 | return false; |
| 391 | } |
| 392 | |
Nate Begeman | 02b88a4 | 2005-08-19 00:38:14 +0000 | [diff] [blame] | 393 | /// SelectBitfieldInsert - turn an or of two masked values into |
| 394 | /// the rotate left word immediate then mask insert (rlwimi) instruction. |
Nate Begeman | 1d9d742 | 2005-10-18 00:28:58 +0000 | [diff] [blame] | 395 | SDNode *PPCDAGToDAGISel::SelectBitfieldInsert(SDNode *N) { |
Nate Begeman | 02b88a4 | 2005-08-19 00:38:14 +0000 | [diff] [blame] | 396 | SDOperand Op0 = N->getOperand(0); |
| 397 | SDOperand Op1 = N->getOperand(1); |
| 398 | |
Nate Begeman | 77f361f | 2006-05-07 00:23:38 +0000 | [diff] [blame] | 399 | uint64_t LKZ, LKO, RKZ, RKO; |
Nate Begeman | 4667f2c | 2006-05-08 17:38:32 +0000 | [diff] [blame] | 400 | TLI.ComputeMaskedBits(Op0, 0xFFFFFFFFULL, LKZ, LKO); |
| 401 | TLI.ComputeMaskedBits(Op1, 0xFFFFFFFFULL, RKZ, RKO); |
Nate Begeman | 02b88a4 | 2005-08-19 00:38:14 +0000 | [diff] [blame] | 402 | |
Nate Begeman | 4667f2c | 2006-05-08 17:38:32 +0000 | [diff] [blame] | 403 | unsigned TargetMask = LKZ; |
| 404 | unsigned InsertMask = RKZ; |
| 405 | |
| 406 | if ((TargetMask | InsertMask) == 0xFFFFFFFF) { |
| 407 | unsigned Op0Opc = Op0.getOpcode(); |
| 408 | unsigned Op1Opc = Op1.getOpcode(); |
| 409 | unsigned Value, SH = 0; |
| 410 | TargetMask = ~TargetMask; |
| 411 | InsertMask = ~InsertMask; |
Nate Begeman | 77f361f | 2006-05-07 00:23:38 +0000 | [diff] [blame] | 412 | |
Nate Begeman | 4667f2c | 2006-05-08 17:38:32 +0000 | [diff] [blame] | 413 | // If the LHS has a foldable shift and the RHS does not, then swap it to the |
| 414 | // RHS so that we can fold the shift into the insert. |
Nate Begeman | 77f361f | 2006-05-07 00:23:38 +0000 | [diff] [blame] | 415 | if (Op0Opc == ISD::AND && Op1Opc == ISD::AND) { |
| 416 | if (Op0.getOperand(0).getOpcode() == ISD::SHL || |
| 417 | Op0.getOperand(0).getOpcode() == ISD::SRL) { |
| 418 | if (Op1.getOperand(0).getOpcode() != ISD::SHL && |
| 419 | Op1.getOperand(0).getOpcode() != ISD::SRL) { |
| 420 | std::swap(Op0, Op1); |
| 421 | std::swap(Op0Opc, Op1Opc); |
Nate Begeman | 4667f2c | 2006-05-08 17:38:32 +0000 | [diff] [blame] | 422 | std::swap(TargetMask, InsertMask); |
Nate Begeman | 77f361f | 2006-05-07 00:23:38 +0000 | [diff] [blame] | 423 | } |
Nate Begeman | 02b88a4 | 2005-08-19 00:38:14 +0000 | [diff] [blame] | 424 | } |
Nate Begeman | 4667f2c | 2006-05-08 17:38:32 +0000 | [diff] [blame] | 425 | } else if (Op0Opc == ISD::SHL || Op0Opc == ISD::SRL) { |
| 426 | if (Op1Opc == ISD::AND && Op1.getOperand(0).getOpcode() != ISD::SHL && |
| 427 | Op1.getOperand(0).getOpcode() != ISD::SRL) { |
| 428 | std::swap(Op0, Op1); |
| 429 | std::swap(Op0Opc, Op1Opc); |
| 430 | std::swap(TargetMask, InsertMask); |
| 431 | } |
Nate Begeman | 02b88a4 | 2005-08-19 00:38:14 +0000 | [diff] [blame] | 432 | } |
Nate Begeman | 77f361f | 2006-05-07 00:23:38 +0000 | [diff] [blame] | 433 | |
| 434 | unsigned MB, ME; |
Chris Lattner | 0949ed5 | 2006-05-12 16:29:37 +0000 | [diff] [blame] | 435 | if (InsertMask && isRunOfOnes(InsertMask, MB, ME)) { |
Nate Begeman | 77f361f | 2006-05-07 00:23:38 +0000 | [diff] [blame] | 436 | SDOperand Tmp1, Tmp2, Tmp3; |
Nate Begeman | 4667f2c | 2006-05-08 17:38:32 +0000 | [diff] [blame] | 437 | bool DisjointMask = (TargetMask ^ InsertMask) == 0xFFFFFFFF; |
Nate Begeman | 77f361f | 2006-05-07 00:23:38 +0000 | [diff] [blame] | 438 | |
| 439 | if ((Op1Opc == ISD::SHL || Op1Opc == ISD::SRL) && |
Chris Lattner | c08f902 | 2006-06-27 00:04:13 +0000 | [diff] [blame] | 440 | isInt32Immediate(Op1.getOperand(1), Value)) { |
Nate Begeman | 77f361f | 2006-05-07 00:23:38 +0000 | [diff] [blame] | 441 | Op1 = Op1.getOperand(0); |
| 442 | SH = (Op1Opc == ISD::SHL) ? Value : 32 - Value; |
| 443 | } |
| 444 | if (Op1Opc == ISD::AND) { |
| 445 | unsigned SHOpc = Op1.getOperand(0).getOpcode(); |
| 446 | if ((SHOpc == ISD::SHL || SHOpc == ISD::SRL) && |
Chris Lattner | c08f902 | 2006-06-27 00:04:13 +0000 | [diff] [blame] | 447 | isInt32Immediate(Op1.getOperand(0).getOperand(1), Value)) { |
Nate Begeman | 77f361f | 2006-05-07 00:23:38 +0000 | [diff] [blame] | 448 | Op1 = Op1.getOperand(0).getOperand(0); |
| 449 | SH = (SHOpc == ISD::SHL) ? Value : 32 - Value; |
| 450 | } else { |
| 451 | Op1 = Op1.getOperand(0); |
| 452 | } |
| 453 | } |
| 454 | |
| 455 | Tmp3 = (Op0Opc == ISD::AND && DisjointMask) ? Op0.getOperand(0) : Op0; |
Evan Cheng | 2ef88a0 | 2006-08-07 22:28:20 +0000 | [diff] [blame] | 456 | AddToQueue(Tmp1, Tmp3); |
| 457 | AddToQueue(Tmp2, Op1); |
Chris Lattner | 0949ed5 | 2006-05-12 16:29:37 +0000 | [diff] [blame] | 458 | SH &= 31; |
Nate Begeman | 77f361f | 2006-05-07 00:23:38 +0000 | [diff] [blame] | 459 | return CurDAG->getTargetNode(PPC::RLWIMI, MVT::i32, Tmp1, Tmp2, |
| 460 | getI32Imm(SH), getI32Imm(MB), getI32Imm(ME)); |
Nate Begeman | 02b88a4 | 2005-08-19 00:38:14 +0000 | [diff] [blame] | 461 | } |
Nate Begeman | 02b88a4 | 2005-08-19 00:38:14 +0000 | [diff] [blame] | 462 | } |
| 463 | return 0; |
| 464 | } |
| 465 | |
Nate Begeman | 7fd1edd | 2005-12-19 23:25:09 +0000 | [diff] [blame] | 466 | /// SelectAddrImm - Returns true if the address N can be represented by |
| 467 | /// a base register plus a signed 16-bit displacement [r+imm]. |
| 468 | bool PPCDAGToDAGISel::SelectAddrImm(SDOperand N, SDOperand &Disp, |
| 469 | SDOperand &Base) { |
Chris Lattner | 0f6ab6f | 2006-03-01 07:14:48 +0000 | [diff] [blame] | 470 | // If this can be more profitably realized as r+r, fail. |
| 471 | if (SelectAddrIdx(N, Disp, Base)) |
| 472 | return false; |
| 473 | |
Nate Begeman | 7fd1edd | 2005-12-19 23:25:09 +0000 | [diff] [blame] | 474 | if (N.getOpcode() == ISD::ADD) { |
Chris Lattner | c08f902 | 2006-06-27 00:04:13 +0000 | [diff] [blame] | 475 | short imm = 0; |
| 476 | if (isIntS16Immediate(N.getOperand(1), imm)) { |
| 477 | Disp = getI32Imm((int)imm & 0xFFFF); |
Nate Begeman | 7fd1edd | 2005-12-19 23:25:09 +0000 | [diff] [blame] | 478 | if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N.getOperand(0))) { |
Chris Lattner | c08f902 | 2006-06-27 00:04:13 +0000 | [diff] [blame] | 479 | Base = CurDAG->getTargetFrameIndex(FI->getIndex(), N.getValueType()); |
Chris Lattner | 9944b76 | 2005-08-21 22:31:09 +0000 | [diff] [blame] | 480 | } else { |
Evan Cheng | 7564e0b | 2006-02-05 08:45:01 +0000 | [diff] [blame] | 481 | Base = N.getOperand(0); |
Chris Lattner | 9944b76 | 2005-08-21 22:31:09 +0000 | [diff] [blame] | 482 | } |
Nate Begeman | 7fd1edd | 2005-12-19 23:25:09 +0000 | [diff] [blame] | 483 | return true; // [r+i] |
| 484 | } else if (N.getOperand(1).getOpcode() == PPCISD::Lo) { |
Chris Lattner | 4f0f86d | 2005-11-17 18:02:16 +0000 | [diff] [blame] | 485 | // Match LOAD (ADD (X, Lo(G))). |
Nate Begeman | 7fd1edd | 2005-12-19 23:25:09 +0000 | [diff] [blame] | 486 | assert(!cast<ConstantSDNode>(N.getOperand(1).getOperand(1))->getValue() |
Chris Lattner | 4f0f86d | 2005-11-17 18:02:16 +0000 | [diff] [blame] | 487 | && "Cannot handle constant offsets yet!"); |
Nate Begeman | 7fd1edd | 2005-12-19 23:25:09 +0000 | [diff] [blame] | 488 | Disp = N.getOperand(1).getOperand(0); // The global address. |
| 489 | assert(Disp.getOpcode() == ISD::TargetGlobalAddress || |
Nate Begeman | 37efe67 | 2006-04-22 18:53:45 +0000 | [diff] [blame] | 490 | Disp.getOpcode() == ISD::TargetConstantPool || |
| 491 | Disp.getOpcode() == ISD::TargetJumpTable); |
Evan Cheng | 7564e0b | 2006-02-05 08:45:01 +0000 | [diff] [blame] | 492 | Base = N.getOperand(0); |
Nate Begeman | 7fd1edd | 2005-12-19 23:25:09 +0000 | [diff] [blame] | 493 | return true; // [&g+r] |
Chris Lattner | 9944b76 | 2005-08-21 22:31:09 +0000 | [diff] [blame] | 494 | } |
Chris Lattner | 0f6ab6f | 2006-03-01 07:14:48 +0000 | [diff] [blame] | 495 | } else if (N.getOpcode() == ISD::OR) { |
Chris Lattner | c08f902 | 2006-06-27 00:04:13 +0000 | [diff] [blame] | 496 | short imm = 0; |
| 497 | if (isIntS16Immediate(N.getOperand(1), imm)) { |
Chris Lattner | 0f6ab6f | 2006-03-01 07:14:48 +0000 | [diff] [blame] | 498 | // If this is an or of disjoint bitfields, we can codegen this as an add |
| 499 | // (for better address arithmetic) if the LHS and RHS of the OR are |
| 500 | // provably disjoint. |
| 501 | uint64_t LHSKnownZero, LHSKnownOne; |
| 502 | PPCLowering.ComputeMaskedBits(N.getOperand(0), ~0U, |
| 503 | LHSKnownZero, LHSKnownOne); |
Chris Lattner | c08f902 | 2006-06-27 00:04:13 +0000 | [diff] [blame] | 504 | if ((LHSKnownZero|~(unsigned)imm) == ~0U) { |
Chris Lattner | 0f6ab6f | 2006-03-01 07:14:48 +0000 | [diff] [blame] | 505 | // If all of the bits are known zero on the LHS or RHS, the add won't |
| 506 | // carry. |
| 507 | Base = N.getOperand(0); |
Chris Lattner | c08f902 | 2006-06-27 00:04:13 +0000 | [diff] [blame] | 508 | Disp = getI32Imm((int)imm & 0xFFFF); |
Chris Lattner | 0f6ab6f | 2006-03-01 07:14:48 +0000 | [diff] [blame] | 509 | return true; |
| 510 | } |
| 511 | } |
Chris Lattner | d979644 | 2006-03-20 22:38:22 +0000 | [diff] [blame] | 512 | } else if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N)) { |
| 513 | // Loading from a constant address. |
Chris Lattner | c08f902 | 2006-06-27 00:04:13 +0000 | [diff] [blame] | 514 | |
Chris Lattner | d979644 | 2006-03-20 22:38:22 +0000 | [diff] [blame] | 515 | // If this address fits entirely in a 16-bit sext immediate field, codegen |
| 516 | // this as "d, 0" |
Chris Lattner | c08f902 | 2006-06-27 00:04:13 +0000 | [diff] [blame] | 517 | short Imm; |
| 518 | if (isIntS16Immediate(CN, Imm)) { |
| 519 | Disp = CurDAG->getTargetConstant(Imm, CN->getValueType(0)); |
| 520 | Base = CurDAG->getRegister(PPC::R0, CN->getValueType(0)); |
Chris Lattner | d979644 | 2006-03-20 22:38:22 +0000 | [diff] [blame] | 521 | return true; |
| 522 | } |
Chris Lattner | c08f902 | 2006-06-27 00:04:13 +0000 | [diff] [blame] | 523 | |
| 524 | // FIXME: Handle small sext constant offsets in PPC64 mode also! |
| 525 | if (CN->getValueType(0) == MVT::i32) { |
| 526 | int Addr = (int)CN->getValue(); |
Chris Lattner | d979644 | 2006-03-20 22:38:22 +0000 | [diff] [blame] | 527 | |
Chris Lattner | c08f902 | 2006-06-27 00:04:13 +0000 | [diff] [blame] | 528 | // Otherwise, break this down into an LIS + disp. |
| 529 | Disp = getI32Imm((short)Addr); |
| 530 | Base = CurDAG->getConstant(Addr - (signed short)Addr, MVT::i32); |
| 531 | return true; |
| 532 | } |
Chris Lattner | 9944b76 | 2005-08-21 22:31:09 +0000 | [diff] [blame] | 533 | } |
Chris Lattner | d979644 | 2006-03-20 22:38:22 +0000 | [diff] [blame] | 534 | |
Chris Lattner | c08f902 | 2006-06-27 00:04:13 +0000 | [diff] [blame] | 535 | Disp = getSmallIPtrImm(0); |
Nate Begeman | 7fd1edd | 2005-12-19 23:25:09 +0000 | [diff] [blame] | 536 | if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N)) |
Chris Lattner | c08f902 | 2006-06-27 00:04:13 +0000 | [diff] [blame] | 537 | Base = CurDAG->getTargetFrameIndex(FI->getIndex(), N.getValueType()); |
Nate Begeman | 28a6b02 | 2005-12-10 02:36:00 +0000 | [diff] [blame] | 538 | else |
Evan Cheng | 7564e0b | 2006-02-05 08:45:01 +0000 | [diff] [blame] | 539 | Base = N; |
Nate Begeman | 7fd1edd | 2005-12-19 23:25:09 +0000 | [diff] [blame] | 540 | return true; // [r+0] |
Chris Lattner | 9944b76 | 2005-08-21 22:31:09 +0000 | [diff] [blame] | 541 | } |
Chris Lattner | a5a91b1 | 2005-08-17 19:33:03 +0000 | [diff] [blame] | 542 | |
Nate Begeman | 7fd1edd | 2005-12-19 23:25:09 +0000 | [diff] [blame] | 543 | /// SelectAddrIdx - Given the specified addressed, check to see if it can be |
| 544 | /// represented as an indexed [r+r] operation. Returns false if it can |
| 545 | /// be represented by [r+imm], which are preferred. |
| 546 | bool PPCDAGToDAGISel::SelectAddrIdx(SDOperand N, SDOperand &Base, |
| 547 | SDOperand &Index) { |
Chris Lattner | c08f902 | 2006-06-27 00:04:13 +0000 | [diff] [blame] | 548 | short imm = 0; |
Nate Begeman | 7fd1edd | 2005-12-19 23:25:09 +0000 | [diff] [blame] | 549 | if (N.getOpcode() == ISD::ADD) { |
Chris Lattner | c08f902 | 2006-06-27 00:04:13 +0000 | [diff] [blame] | 550 | if (isIntS16Immediate(N.getOperand(1), imm)) |
Chris Lattner | 0f6ab6f | 2006-03-01 07:14:48 +0000 | [diff] [blame] | 551 | return false; // r+i |
| 552 | if (N.getOperand(1).getOpcode() == PPCISD::Lo) |
| 553 | return false; // r+i |
| 554 | |
Evan Cheng | 7564e0b | 2006-02-05 08:45:01 +0000 | [diff] [blame] | 555 | Base = N.getOperand(0); |
| 556 | Index = N.getOperand(1); |
Nate Begeman | 7fd1edd | 2005-12-19 23:25:09 +0000 | [diff] [blame] | 557 | return true; |
Chris Lattner | 0f6ab6f | 2006-03-01 07:14:48 +0000 | [diff] [blame] | 558 | } else if (N.getOpcode() == ISD::OR) { |
Chris Lattner | c08f902 | 2006-06-27 00:04:13 +0000 | [diff] [blame] | 559 | if (isIntS16Immediate(N.getOperand(1), imm)) |
Chris Lattner | 0f6ab6f | 2006-03-01 07:14:48 +0000 | [diff] [blame] | 560 | return false; // r+i can fold it if we can. |
| 561 | |
| 562 | // If this is an or of disjoint bitfields, we can codegen this as an add |
| 563 | // (for better address arithmetic) if the LHS and RHS of the OR are provably |
| 564 | // disjoint. |
| 565 | uint64_t LHSKnownZero, LHSKnownOne; |
| 566 | uint64_t RHSKnownZero, RHSKnownOne; |
| 567 | PPCLowering.ComputeMaskedBits(N.getOperand(0), ~0U, |
| 568 | LHSKnownZero, LHSKnownOne); |
| 569 | |
| 570 | if (LHSKnownZero) { |
| 571 | PPCLowering.ComputeMaskedBits(N.getOperand(1), ~0U, |
| 572 | RHSKnownZero, RHSKnownOne); |
| 573 | // If all of the bits are known zero on the LHS or RHS, the add won't |
| 574 | // carry. |
| 575 | if ((LHSKnownZero | RHSKnownZero) == ~0U) { |
| 576 | Base = N.getOperand(0); |
| 577 | Index = N.getOperand(1); |
| 578 | return true; |
| 579 | } |
| 580 | } |
Nate Begeman | 7fd1edd | 2005-12-19 23:25:09 +0000 | [diff] [blame] | 581 | } |
Chris Lattner | 0f6ab6f | 2006-03-01 07:14:48 +0000 | [diff] [blame] | 582 | |
| 583 | return false; |
Nate Begeman | 7fd1edd | 2005-12-19 23:25:09 +0000 | [diff] [blame] | 584 | } |
| 585 | |
| 586 | /// SelectAddrIdxOnly - Given the specified addressed, force it to be |
| 587 | /// represented as an indexed [r+r] operation. |
| 588 | bool PPCDAGToDAGISel::SelectAddrIdxOnly(SDOperand N, SDOperand &Base, |
| 589 | SDOperand &Index) { |
Chris Lattner | 0f6ab6f | 2006-03-01 07:14:48 +0000 | [diff] [blame] | 590 | // Check to see if we can easily represent this as an [r+r] address. This |
| 591 | // will fail if it thinks that the address is more profitably represented as |
| 592 | // reg+imm, e.g. where imm = 0. |
Chris Lattner | 54e869e | 2006-03-24 17:58:06 +0000 | [diff] [blame] | 593 | if (SelectAddrIdx(N, Base, Index)) |
| 594 | return true; |
| 595 | |
| 596 | // If the operand is an addition, always emit this as [r+r], since this is |
| 597 | // better (for code size, and execution, as the memop does the add for free) |
| 598 | // than emitting an explicit add. |
| 599 | if (N.getOpcode() == ISD::ADD) { |
| 600 | Base = N.getOperand(0); |
| 601 | Index = N.getOperand(1); |
| 602 | return true; |
Nate Begeman | f43a3ca | 2005-11-30 08:22:07 +0000 | [diff] [blame] | 603 | } |
Chris Lattner | 54e869e | 2006-03-24 17:58:06 +0000 | [diff] [blame] | 604 | |
| 605 | // Otherwise, do it the hard way, using R0 as the base register. |
Chris Lattner | c08f902 | 2006-06-27 00:04:13 +0000 | [diff] [blame] | 606 | Base = CurDAG->getRegister(PPC::R0, N.getValueType()); |
Chris Lattner | 54e869e | 2006-03-24 17:58:06 +0000 | [diff] [blame] | 607 | Index = N; |
Nate Begeman | 7fd1edd | 2005-12-19 23:25:09 +0000 | [diff] [blame] | 608 | return true; |
Nate Begeman | f43a3ca | 2005-11-30 08:22:07 +0000 | [diff] [blame] | 609 | } |
| 610 | |
Chris Lattner | e5ba580 | 2006-03-22 05:26:03 +0000 | [diff] [blame] | 611 | /// SelectAddrImmShift - Returns true if the address N can be represented by |
| 612 | /// a base register plus a signed 14-bit displacement [r+imm*4]. Suitable |
| 613 | /// for use by STD and friends. |
| 614 | bool PPCDAGToDAGISel::SelectAddrImmShift(SDOperand N, SDOperand &Disp, |
| 615 | SDOperand &Base) { |
| 616 | // If this can be more profitably realized as r+r, fail. |
| 617 | if (SelectAddrIdx(N, Disp, Base)) |
| 618 | return false; |
| 619 | |
| 620 | if (N.getOpcode() == ISD::ADD) { |
Chris Lattner | c08f902 | 2006-06-27 00:04:13 +0000 | [diff] [blame] | 621 | short imm = 0; |
| 622 | if (isIntS16Immediate(N.getOperand(1), imm) && (imm & 3) == 0) { |
| 623 | Disp = getI32Imm(((int)imm & 0xFFFF) >> 2); |
Chris Lattner | e5ba580 | 2006-03-22 05:26:03 +0000 | [diff] [blame] | 624 | if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N.getOperand(0))) { |
Chris Lattner | c08f902 | 2006-06-27 00:04:13 +0000 | [diff] [blame] | 625 | Base = CurDAG->getTargetFrameIndex(FI->getIndex(), N.getValueType()); |
Chris Lattner | e5ba580 | 2006-03-22 05:26:03 +0000 | [diff] [blame] | 626 | } else { |
| 627 | Base = N.getOperand(0); |
| 628 | } |
| 629 | return true; // [r+i] |
| 630 | } else if (N.getOperand(1).getOpcode() == PPCISD::Lo) { |
| 631 | // Match LOAD (ADD (X, Lo(G))). |
| 632 | assert(!cast<ConstantSDNode>(N.getOperand(1).getOperand(1))->getValue() |
| 633 | && "Cannot handle constant offsets yet!"); |
| 634 | Disp = N.getOperand(1).getOperand(0); // The global address. |
| 635 | assert(Disp.getOpcode() == ISD::TargetGlobalAddress || |
Nate Begeman | 37efe67 | 2006-04-22 18:53:45 +0000 | [diff] [blame] | 636 | Disp.getOpcode() == ISD::TargetConstantPool || |
| 637 | Disp.getOpcode() == ISD::TargetJumpTable); |
Chris Lattner | e5ba580 | 2006-03-22 05:26:03 +0000 | [diff] [blame] | 638 | Base = N.getOperand(0); |
| 639 | return true; // [&g+r] |
| 640 | } |
| 641 | } else if (N.getOpcode() == ISD::OR) { |
Chris Lattner | c08f902 | 2006-06-27 00:04:13 +0000 | [diff] [blame] | 642 | short imm = 0; |
| 643 | if (isIntS16Immediate(N.getOperand(1), imm) && (imm & 3) == 0) { |
Chris Lattner | e5ba580 | 2006-03-22 05:26:03 +0000 | [diff] [blame] | 644 | // If this is an or of disjoint bitfields, we can codegen this as an add |
| 645 | // (for better address arithmetic) if the LHS and RHS of the OR are |
| 646 | // provably disjoint. |
| 647 | uint64_t LHSKnownZero, LHSKnownOne; |
| 648 | PPCLowering.ComputeMaskedBits(N.getOperand(0), ~0U, |
| 649 | LHSKnownZero, LHSKnownOne); |
Chris Lattner | c08f902 | 2006-06-27 00:04:13 +0000 | [diff] [blame] | 650 | if ((LHSKnownZero|~(unsigned)imm) == ~0U) { |
Chris Lattner | e5ba580 | 2006-03-22 05:26:03 +0000 | [diff] [blame] | 651 | // If all of the bits are known zero on the LHS or RHS, the add won't |
| 652 | // carry. |
| 653 | Base = N.getOperand(0); |
Chris Lattner | c08f902 | 2006-06-27 00:04:13 +0000 | [diff] [blame] | 654 | Disp = getI32Imm(((int)imm & 0xFFFF) >> 2); |
Chris Lattner | e5ba580 | 2006-03-22 05:26:03 +0000 | [diff] [blame] | 655 | return true; |
| 656 | } |
| 657 | } |
| 658 | } else if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N)) { |
| 659 | // Loading from a constant address. |
Chris Lattner | c08f902 | 2006-06-27 00:04:13 +0000 | [diff] [blame] | 660 | |
| 661 | // If this address fits entirely in a 14-bit sext immediate field, codegen |
| 662 | // this as "d, 0" |
| 663 | short Imm; |
| 664 | if (isIntS16Immediate(CN, Imm)) { |
| 665 | Disp = getSmallIPtrImm((unsigned short)Imm >> 2); |
| 666 | Base = CurDAG->getRegister(PPC::R0, CN->getValueType(0)); |
| 667 | return true; |
| 668 | } |
| 669 | |
| 670 | // FIXME: Handle small sext constant offsets in PPC64 mode also! |
| 671 | if (CN->getValueType(0) == MVT::i32) { |
| 672 | int Addr = (int)CN->getValue(); |
Chris Lattner | e5ba580 | 2006-03-22 05:26:03 +0000 | [diff] [blame] | 673 | |
| 674 | // Otherwise, break this down into an LIS + disp. |
| 675 | Disp = getI32Imm((short)Addr >> 2); |
| 676 | Base = CurDAG->getConstant(Addr - (signed short)Addr, MVT::i32); |
| 677 | return true; |
| 678 | } |
| 679 | } |
| 680 | |
Chris Lattner | c08f902 | 2006-06-27 00:04:13 +0000 | [diff] [blame] | 681 | Disp = getSmallIPtrImm(0); |
Chris Lattner | e5ba580 | 2006-03-22 05:26:03 +0000 | [diff] [blame] | 682 | if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N)) |
Chris Lattner | c08f902 | 2006-06-27 00:04:13 +0000 | [diff] [blame] | 683 | Base = CurDAG->getTargetFrameIndex(FI->getIndex(), N.getValueType()); |
Chris Lattner | e5ba580 | 2006-03-22 05:26:03 +0000 | [diff] [blame] | 684 | else |
| 685 | Base = N; |
| 686 | return true; // [r+0] |
| 687 | } |
| 688 | |
| 689 | |
Chris Lattner | 2fbb457 | 2005-08-21 18:50:37 +0000 | [diff] [blame] | 690 | /// SelectCC - Select a comparison of the specified values with the specified |
| 691 | /// condition code, returning the CR# of the expression. |
Nate Begeman | 1d9d742 | 2005-10-18 00:28:58 +0000 | [diff] [blame] | 692 | SDOperand PPCDAGToDAGISel::SelectCC(SDOperand LHS, SDOperand RHS, |
| 693 | ISD::CondCode CC) { |
Chris Lattner | 2fbb457 | 2005-08-21 18:50:37 +0000 | [diff] [blame] | 694 | // Always select the LHS. |
Evan Cheng | 2ef88a0 | 2006-08-07 22:28:20 +0000 | [diff] [blame] | 695 | AddToQueue(LHS, LHS); |
Chris Lattner | c08f902 | 2006-06-27 00:04:13 +0000 | [diff] [blame] | 696 | unsigned Opc; |
| 697 | |
| 698 | if (LHS.getValueType() == MVT::i32) { |
Chris Lattner | 529c233 | 2006-06-27 00:10:13 +0000 | [diff] [blame] | 699 | unsigned Imm; |
Chris Lattner | c08f902 | 2006-06-27 00:04:13 +0000 | [diff] [blame] | 700 | if (ISD::isUnsignedIntSetCC(CC)) { |
| 701 | if (isInt32Immediate(RHS, Imm) && isUInt16(Imm)) |
| 702 | return SDOperand(CurDAG->getTargetNode(PPC::CMPLWI, MVT::i32, LHS, |
| 703 | getI32Imm(Imm & 0xFFFF)), 0); |
| 704 | Opc = PPC::CMPLW; |
| 705 | } else { |
| 706 | short SImm; |
| 707 | if (isIntS16Immediate(RHS, SImm)) |
| 708 | return SDOperand(CurDAG->getTargetNode(PPC::CMPWI, MVT::i32, LHS, |
| 709 | getI32Imm((int)SImm & 0xFFFF)), |
| 710 | 0); |
| 711 | Opc = PPC::CMPW; |
| 712 | } |
| 713 | } else if (LHS.getValueType() == MVT::i64) { |
| 714 | uint64_t Imm; |
Chris Lattner | c08f902 | 2006-06-27 00:04:13 +0000 | [diff] [blame] | 715 | if (ISD::isUnsignedIntSetCC(CC)) { |
| 716 | if (isInt64Immediate(RHS.Val, Imm) && isUInt16(Imm)) |
| 717 | return SDOperand(CurDAG->getTargetNode(PPC::CMPLDI, MVT::i64, LHS, |
| 718 | getI64Imm(Imm & 0xFFFF)), 0); |
| 719 | Opc = PPC::CMPLD; |
| 720 | } else { |
| 721 | short SImm; |
| 722 | if (isIntS16Immediate(RHS, SImm)) |
| 723 | return SDOperand(CurDAG->getTargetNode(PPC::CMPDI, MVT::i64, LHS, |
| 724 | getI64Imm((int)SImm & 0xFFFF)), |
| 725 | 0); |
| 726 | Opc = PPC::CMPD; |
| 727 | } |
Chris Lattner | 919c032 | 2005-10-01 01:35:02 +0000 | [diff] [blame] | 728 | } else if (LHS.getValueType() == MVT::f32) { |
Chris Lattner | c08f902 | 2006-06-27 00:04:13 +0000 | [diff] [blame] | 729 | Opc = PPC::FCMPUS; |
Chris Lattner | 2fbb457 | 2005-08-21 18:50:37 +0000 | [diff] [blame] | 730 | } else { |
Chris Lattner | c08f902 | 2006-06-27 00:04:13 +0000 | [diff] [blame] | 731 | assert(LHS.getValueType() == MVT::f64 && "Unknown vt!"); |
| 732 | Opc = PPC::FCMPUD; |
Chris Lattner | 2fbb457 | 2005-08-21 18:50:37 +0000 | [diff] [blame] | 733 | } |
Evan Cheng | 2ef88a0 | 2006-08-07 22:28:20 +0000 | [diff] [blame] | 734 | AddToQueue(RHS, RHS); |
Chris Lattner | c08f902 | 2006-06-27 00:04:13 +0000 | [diff] [blame] | 735 | return SDOperand(CurDAG->getTargetNode(Opc, MVT::i32, LHS, RHS), 0); |
Chris Lattner | 2fbb457 | 2005-08-21 18:50:37 +0000 | [diff] [blame] | 736 | } |
| 737 | |
| 738 | /// getBCCForSetCC - Returns the PowerPC condition branch mnemonic corresponding |
| 739 | /// to Condition. |
| 740 | static unsigned getBCCForSetCC(ISD::CondCode CC) { |
| 741 | switch (CC) { |
| 742 | default: assert(0 && "Unknown condition!"); abort(); |
Chris Lattner | ed048c0 | 2005-10-28 20:49:47 +0000 | [diff] [blame] | 743 | case ISD::SETOEQ: // FIXME: This is incorrect see PR642. |
Chris Lattner | 5d634ce | 2006-05-25 16:54:16 +0000 | [diff] [blame] | 744 | case ISD::SETUEQ: |
Chris Lattner | 2fbb457 | 2005-08-21 18:50:37 +0000 | [diff] [blame] | 745 | case ISD::SETEQ: return PPC::BEQ; |
Chris Lattner | ed048c0 | 2005-10-28 20:49:47 +0000 | [diff] [blame] | 746 | case ISD::SETONE: // FIXME: This is incorrect see PR642. |
Chris Lattner | 5d634ce | 2006-05-25 16:54:16 +0000 | [diff] [blame] | 747 | case ISD::SETUNE: |
Chris Lattner | 2fbb457 | 2005-08-21 18:50:37 +0000 | [diff] [blame] | 748 | case ISD::SETNE: return PPC::BNE; |
Chris Lattner | ed048c0 | 2005-10-28 20:49:47 +0000 | [diff] [blame] | 749 | case ISD::SETOLT: // FIXME: This is incorrect see PR642. |
Chris Lattner | 2fbb457 | 2005-08-21 18:50:37 +0000 | [diff] [blame] | 750 | case ISD::SETULT: |
| 751 | case ISD::SETLT: return PPC::BLT; |
Chris Lattner | ed048c0 | 2005-10-28 20:49:47 +0000 | [diff] [blame] | 752 | case ISD::SETOLE: // FIXME: This is incorrect see PR642. |
Chris Lattner | 2fbb457 | 2005-08-21 18:50:37 +0000 | [diff] [blame] | 753 | case ISD::SETULE: |
| 754 | case ISD::SETLE: return PPC::BLE; |
Chris Lattner | ed048c0 | 2005-10-28 20:49:47 +0000 | [diff] [blame] | 755 | case ISD::SETOGT: // FIXME: This is incorrect see PR642. |
Chris Lattner | 2fbb457 | 2005-08-21 18:50:37 +0000 | [diff] [blame] | 756 | case ISD::SETUGT: |
| 757 | case ISD::SETGT: return PPC::BGT; |
Chris Lattner | ed048c0 | 2005-10-28 20:49:47 +0000 | [diff] [blame] | 758 | case ISD::SETOGE: // FIXME: This is incorrect see PR642. |
Chris Lattner | 2fbb457 | 2005-08-21 18:50:37 +0000 | [diff] [blame] | 759 | case ISD::SETUGE: |
| 760 | case ISD::SETGE: return PPC::BGE; |
Chris Lattner | 6df2507 | 2005-10-28 20:32:44 +0000 | [diff] [blame] | 761 | |
| 762 | case ISD::SETO: return PPC::BUN; |
| 763 | case ISD::SETUO: return PPC::BNU; |
Chris Lattner | 2fbb457 | 2005-08-21 18:50:37 +0000 | [diff] [blame] | 764 | } |
| 765 | return 0; |
| 766 | } |
| 767 | |
Chris Lattner | 64906a0 | 2005-08-25 20:08:18 +0000 | [diff] [blame] | 768 | /// getCRIdxForSetCC - Return the index of the condition register field |
| 769 | /// associated with the SetCC condition, and whether or not the field is |
| 770 | /// treated as inverted. That is, lt = 0; ge = 0 inverted. |
| 771 | static unsigned getCRIdxForSetCC(ISD::CondCode CC, bool& Inv) { |
| 772 | switch (CC) { |
| 773 | default: assert(0 && "Unknown condition!"); abort(); |
Chris Lattner | ed048c0 | 2005-10-28 20:49:47 +0000 | [diff] [blame] | 774 | case ISD::SETOLT: // FIXME: This is incorrect see PR642. |
Chris Lattner | 64906a0 | 2005-08-25 20:08:18 +0000 | [diff] [blame] | 775 | case ISD::SETULT: |
| 776 | case ISD::SETLT: Inv = false; return 0; |
Chris Lattner | ed048c0 | 2005-10-28 20:49:47 +0000 | [diff] [blame] | 777 | case ISD::SETOGE: // FIXME: This is incorrect see PR642. |
Chris Lattner | 64906a0 | 2005-08-25 20:08:18 +0000 | [diff] [blame] | 778 | case ISD::SETUGE: |
| 779 | case ISD::SETGE: Inv = true; return 0; |
Chris Lattner | ed048c0 | 2005-10-28 20:49:47 +0000 | [diff] [blame] | 780 | case ISD::SETOGT: // FIXME: This is incorrect see PR642. |
Chris Lattner | 64906a0 | 2005-08-25 20:08:18 +0000 | [diff] [blame] | 781 | case ISD::SETUGT: |
| 782 | case ISD::SETGT: Inv = false; return 1; |
Chris Lattner | ed048c0 | 2005-10-28 20:49:47 +0000 | [diff] [blame] | 783 | case ISD::SETOLE: // FIXME: This is incorrect see PR642. |
Chris Lattner | 64906a0 | 2005-08-25 20:08:18 +0000 | [diff] [blame] | 784 | case ISD::SETULE: |
| 785 | case ISD::SETLE: Inv = true; return 1; |
Chris Lattner | ed048c0 | 2005-10-28 20:49:47 +0000 | [diff] [blame] | 786 | case ISD::SETOEQ: // FIXME: This is incorrect see PR642. |
Chris Lattner | 8e2a04e | 2006-05-25 18:06:16 +0000 | [diff] [blame] | 787 | case ISD::SETUEQ: |
Chris Lattner | 64906a0 | 2005-08-25 20:08:18 +0000 | [diff] [blame] | 788 | case ISD::SETEQ: Inv = false; return 2; |
Chris Lattner | ed048c0 | 2005-10-28 20:49:47 +0000 | [diff] [blame] | 789 | case ISD::SETONE: // FIXME: This is incorrect see PR642. |
Chris Lattner | 8e2a04e | 2006-05-25 18:06:16 +0000 | [diff] [blame] | 790 | case ISD::SETUNE: |
Chris Lattner | 64906a0 | 2005-08-25 20:08:18 +0000 | [diff] [blame] | 791 | case ISD::SETNE: Inv = true; return 2; |
Chris Lattner | 6df2507 | 2005-10-28 20:32:44 +0000 | [diff] [blame] | 792 | case ISD::SETO: Inv = true; return 3; |
| 793 | case ISD::SETUO: Inv = false; return 3; |
Chris Lattner | 64906a0 | 2005-08-25 20:08:18 +0000 | [diff] [blame] | 794 | } |
| 795 | return 0; |
| 796 | } |
Chris Lattner | 9944b76 | 2005-08-21 22:31:09 +0000 | [diff] [blame] | 797 | |
Nate Begeman | 1d9d742 | 2005-10-18 00:28:58 +0000 | [diff] [blame] | 798 | SDOperand PPCDAGToDAGISel::SelectSETCC(SDOperand Op) { |
Chris Lattner | 222adac | 2005-10-06 19:03:35 +0000 | [diff] [blame] | 799 | SDNode *N = Op.Val; |
| 800 | unsigned Imm; |
| 801 | ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(2))->get(); |
Chris Lattner | c08f902 | 2006-06-27 00:04:13 +0000 | [diff] [blame] | 802 | if (isInt32Immediate(N->getOperand(1), Imm)) { |
Chris Lattner | 222adac | 2005-10-06 19:03:35 +0000 | [diff] [blame] | 803 | // We can codegen setcc op, imm very efficiently compared to a brcond. |
| 804 | // Check for those cases here. |
| 805 | // setcc op, 0 |
| 806 | if (Imm == 0) { |
Evan Cheng | 3416721 | 2006-02-09 00:37:58 +0000 | [diff] [blame] | 807 | SDOperand Op; |
Evan Cheng | 2ef88a0 | 2006-08-07 22:28:20 +0000 | [diff] [blame] | 808 | AddToQueue(Op, N->getOperand(0)); |
Chris Lattner | 222adac | 2005-10-06 19:03:35 +0000 | [diff] [blame] | 809 | switch (CC) { |
Chris Lattner | dabb829 | 2005-10-21 21:17:10 +0000 | [diff] [blame] | 810 | default: break; |
| 811 | case ISD::SETEQ: |
Evan Cheng | 7e9b26f | 2006-02-09 07:17:49 +0000 | [diff] [blame] | 812 | Op = SDOperand(CurDAG->getTargetNode(PPC::CNTLZW, MVT::i32, Op), 0); |
Chris Lattner | 71d3d50 | 2005-11-30 22:53:06 +0000 | [diff] [blame] | 813 | return CurDAG->SelectNodeTo(N, PPC::RLWINM, MVT::i32, Op, getI32Imm(27), |
| 814 | getI32Imm(5), getI32Imm(31)); |
Chris Lattner | dabb829 | 2005-10-21 21:17:10 +0000 | [diff] [blame] | 815 | case ISD::SETNE: { |
Evan Cheng | 7e9b26f | 2006-02-09 07:17:49 +0000 | [diff] [blame] | 816 | SDOperand AD = |
| 817 | SDOperand(CurDAG->getTargetNode(PPC::ADDIC, MVT::i32, MVT::Flag, |
| 818 | Op, getI32Imm(~0U)), 0); |
Chris Lattner | 71d3d50 | 2005-11-30 22:53:06 +0000 | [diff] [blame] | 819 | return CurDAG->SelectNodeTo(N, PPC::SUBFE, MVT::i32, AD, Op, |
| 820 | AD.getValue(1)); |
Chris Lattner | 222adac | 2005-10-06 19:03:35 +0000 | [diff] [blame] | 821 | } |
Chris Lattner | dabb829 | 2005-10-21 21:17:10 +0000 | [diff] [blame] | 822 | case ISD::SETLT: |
Chris Lattner | 71d3d50 | 2005-11-30 22:53:06 +0000 | [diff] [blame] | 823 | return CurDAG->SelectNodeTo(N, PPC::RLWINM, MVT::i32, Op, getI32Imm(1), |
| 824 | getI32Imm(31), getI32Imm(31)); |
Chris Lattner | dabb829 | 2005-10-21 21:17:10 +0000 | [diff] [blame] | 825 | case ISD::SETGT: { |
Evan Cheng | 7e9b26f | 2006-02-09 07:17:49 +0000 | [diff] [blame] | 826 | SDOperand T = |
| 827 | SDOperand(CurDAG->getTargetNode(PPC::NEG, MVT::i32, Op), 0); |
| 828 | T = SDOperand(CurDAG->getTargetNode(PPC::ANDC, MVT::i32, T, Op), 0); |
Chris Lattner | 71d3d50 | 2005-11-30 22:53:06 +0000 | [diff] [blame] | 829 | return CurDAG->SelectNodeTo(N, PPC::RLWINM, MVT::i32, T, getI32Imm(1), |
| 830 | getI32Imm(31), getI32Imm(31)); |
Chris Lattner | dabb829 | 2005-10-21 21:17:10 +0000 | [diff] [blame] | 831 | } |
| 832 | } |
Chris Lattner | 222adac | 2005-10-06 19:03:35 +0000 | [diff] [blame] | 833 | } else if (Imm == ~0U) { // setcc op, -1 |
Evan Cheng | 3416721 | 2006-02-09 00:37:58 +0000 | [diff] [blame] | 834 | SDOperand Op; |
Evan Cheng | 2ef88a0 | 2006-08-07 22:28:20 +0000 | [diff] [blame] | 835 | AddToQueue(Op, N->getOperand(0)); |
Chris Lattner | 222adac | 2005-10-06 19:03:35 +0000 | [diff] [blame] | 836 | switch (CC) { |
Chris Lattner | dabb829 | 2005-10-21 21:17:10 +0000 | [diff] [blame] | 837 | default: break; |
| 838 | case ISD::SETEQ: |
Evan Cheng | 7e9b26f | 2006-02-09 07:17:49 +0000 | [diff] [blame] | 839 | Op = SDOperand(CurDAG->getTargetNode(PPC::ADDIC, MVT::i32, MVT::Flag, |
| 840 | Op, getI32Imm(1)), 0); |
Chris Lattner | 71d3d50 | 2005-11-30 22:53:06 +0000 | [diff] [blame] | 841 | return CurDAG->SelectNodeTo(N, PPC::ADDZE, MVT::i32, |
Evan Cheng | 7e9b26f | 2006-02-09 07:17:49 +0000 | [diff] [blame] | 842 | SDOperand(CurDAG->getTargetNode(PPC::LI, MVT::i32, |
| 843 | getI32Imm(0)), 0), |
Chris Lattner | 71d3d50 | 2005-11-30 22:53:06 +0000 | [diff] [blame] | 844 | Op.getValue(1)); |
Chris Lattner | dabb829 | 2005-10-21 21:17:10 +0000 | [diff] [blame] | 845 | case ISD::SETNE: { |
Evan Cheng | 7e9b26f | 2006-02-09 07:17:49 +0000 | [diff] [blame] | 846 | Op = SDOperand(CurDAG->getTargetNode(PPC::NOR, MVT::i32, Op, Op), 0); |
| 847 | SDNode *AD = CurDAG->getTargetNode(PPC::ADDIC, MVT::i32, MVT::Flag, |
| 848 | Op, getI32Imm(~0U)); |
Chris Lattner | c04ba7a | 2006-05-16 23:54:25 +0000 | [diff] [blame] | 849 | return CurDAG->SelectNodeTo(N, PPC::SUBFE, MVT::i32, SDOperand(AD, 0), |
| 850 | Op, SDOperand(AD, 1)); |
Chris Lattner | 222adac | 2005-10-06 19:03:35 +0000 | [diff] [blame] | 851 | } |
Chris Lattner | dabb829 | 2005-10-21 21:17:10 +0000 | [diff] [blame] | 852 | case ISD::SETLT: { |
Evan Cheng | 7e9b26f | 2006-02-09 07:17:49 +0000 | [diff] [blame] | 853 | SDOperand AD = SDOperand(CurDAG->getTargetNode(PPC::ADDI, MVT::i32, Op, |
| 854 | getI32Imm(1)), 0); |
| 855 | SDOperand AN = SDOperand(CurDAG->getTargetNode(PPC::AND, MVT::i32, AD, |
| 856 | Op), 0); |
Chris Lattner | 71d3d50 | 2005-11-30 22:53:06 +0000 | [diff] [blame] | 857 | return CurDAG->SelectNodeTo(N, PPC::RLWINM, MVT::i32, AN, getI32Imm(1), |
| 858 | getI32Imm(31), getI32Imm(31)); |
Chris Lattner | dabb829 | 2005-10-21 21:17:10 +0000 | [diff] [blame] | 859 | } |
| 860 | case ISD::SETGT: |
Evan Cheng | 7e9b26f | 2006-02-09 07:17:49 +0000 | [diff] [blame] | 861 | Op = SDOperand(CurDAG->getTargetNode(PPC::RLWINM, MVT::i32, Op, |
| 862 | getI32Imm(1), getI32Imm(31), |
| 863 | getI32Imm(31)), 0); |
Chris Lattner | 71d3d50 | 2005-11-30 22:53:06 +0000 | [diff] [blame] | 864 | return CurDAG->SelectNodeTo(N, PPC::XORI, MVT::i32, Op, getI32Imm(1)); |
Chris Lattner | dabb829 | 2005-10-21 21:17:10 +0000 | [diff] [blame] | 865 | } |
Chris Lattner | 222adac | 2005-10-06 19:03:35 +0000 | [diff] [blame] | 866 | } |
| 867 | } |
| 868 | |
| 869 | bool Inv; |
| 870 | unsigned Idx = getCRIdxForSetCC(CC, Inv); |
| 871 | SDOperand CCReg = SelectCC(N->getOperand(0), N->getOperand(1), CC); |
| 872 | SDOperand IntCR; |
| 873 | |
| 874 | // Force the ccreg into CR7. |
| 875 | SDOperand CR7Reg = CurDAG->getRegister(PPC::CR7, MVT::i32); |
| 876 | |
Chris Lattner | 85961d5 | 2005-12-06 20:56:18 +0000 | [diff] [blame] | 877 | SDOperand InFlag(0, 0); // Null incoming flag value. |
Chris Lattner | db1cb2b | 2005-12-01 03:50:19 +0000 | [diff] [blame] | 878 | CCReg = CurDAG->getCopyToReg(CurDAG->getEntryNode(), CR7Reg, CCReg, |
| 879 | InFlag).getValue(1); |
Chris Lattner | 222adac | 2005-10-06 19:03:35 +0000 | [diff] [blame] | 880 | |
| 881 | if (TLI.getTargetMachine().getSubtarget<PPCSubtarget>().isGigaProcessor()) |
Evan Cheng | 7e9b26f | 2006-02-09 07:17:49 +0000 | [diff] [blame] | 882 | IntCR = SDOperand(CurDAG->getTargetNode(PPC::MFOCRF, MVT::i32, CR7Reg, |
| 883 | CCReg), 0); |
Chris Lattner | 222adac | 2005-10-06 19:03:35 +0000 | [diff] [blame] | 884 | else |
Evan Cheng | 7e9b26f | 2006-02-09 07:17:49 +0000 | [diff] [blame] | 885 | IntCR = SDOperand(CurDAG->getTargetNode(PPC::MFCR, MVT::i32, CCReg), 0); |
Chris Lattner | 222adac | 2005-10-06 19:03:35 +0000 | [diff] [blame] | 886 | |
| 887 | if (!Inv) { |
Chris Lattner | 71d3d50 | 2005-11-30 22:53:06 +0000 | [diff] [blame] | 888 | return CurDAG->SelectNodeTo(N, PPC::RLWINM, MVT::i32, IntCR, |
| 889 | getI32Imm((32-(3-Idx)) & 31), |
| 890 | getI32Imm(31), getI32Imm(31)); |
Chris Lattner | 222adac | 2005-10-06 19:03:35 +0000 | [diff] [blame] | 891 | } else { |
| 892 | SDOperand Tmp = |
Evan Cheng | 7e9b26f | 2006-02-09 07:17:49 +0000 | [diff] [blame] | 893 | SDOperand(CurDAG->getTargetNode(PPC::RLWINM, MVT::i32, IntCR, |
| 894 | getI32Imm((32-(3-Idx)) & 31), |
| 895 | getI32Imm(31),getI32Imm(31)), 0); |
Chris Lattner | 71d3d50 | 2005-11-30 22:53:06 +0000 | [diff] [blame] | 896 | return CurDAG->SelectNodeTo(N, PPC::XORI, MVT::i32, Tmp, getI32Imm(1)); |
Chris Lattner | 222adac | 2005-10-06 19:03:35 +0000 | [diff] [blame] | 897 | } |
Chris Lattner | 222adac | 2005-10-06 19:03:35 +0000 | [diff] [blame] | 898 | } |
Chris Lattner | 2b63e4c | 2005-10-06 18:56:10 +0000 | [diff] [blame] | 899 | |
Chris Lattner | 6a16f6a | 2005-10-06 19:07:45 +0000 | [diff] [blame] | 900 | |
Chris Lattner | a5a91b1 | 2005-08-17 19:33:03 +0000 | [diff] [blame] | 901 | // Select - Convert the specified operand from a target-independent to a |
| 902 | // target-specific node if it hasn't already been changed. |
Evan Cheng | 3416721 | 2006-02-09 00:37:58 +0000 | [diff] [blame] | 903 | void PPCDAGToDAGISel::Select(SDOperand &Result, SDOperand Op) { |
Chris Lattner | a5a91b1 | 2005-08-17 19:33:03 +0000 | [diff] [blame] | 904 | SDNode *N = Op.Val; |
Chris Lattner | 0bbea95 | 2005-08-26 20:25:03 +0000 | [diff] [blame] | 905 | if (N->getOpcode() >= ISD::BUILTIN_OP_END && |
Evan Cheng | 3416721 | 2006-02-09 00:37:58 +0000 | [diff] [blame] | 906 | N->getOpcode() < PPCISD::FIRST_NUMBER) { |
| 907 | Result = Op; |
| 908 | return; // Already selected. |
| 909 | } |
Chris Lattner | d3d2cf5 | 2005-09-29 00:59:32 +0000 | [diff] [blame] | 910 | |
Chris Lattner | a5a91b1 | 2005-08-17 19:33:03 +0000 | [diff] [blame] | 911 | switch (N->getOpcode()) { |
Chris Lattner | 19c0907 | 2005-09-07 23:45:15 +0000 | [diff] [blame] | 912 | default: break; |
Evan Cheng | 3416721 | 2006-02-09 00:37:58 +0000 | [diff] [blame] | 913 | case ISD::SETCC: |
| 914 | Result = SelectSETCC(Op); |
| 915 | return; |
Evan Cheng | 3416721 | 2006-02-09 00:37:58 +0000 | [diff] [blame] | 916 | case PPCISD::GlobalBaseReg: |
| 917 | Result = getGlobalBaseReg(); |
Evan Cheng | 2ef88a0 | 2006-08-07 22:28:20 +0000 | [diff] [blame] | 918 | ReplaceUses(Op, Result); |
Evan Cheng | 3416721 | 2006-02-09 00:37:58 +0000 | [diff] [blame] | 919 | return; |
Chris Lattner | 860e886 | 2005-11-17 07:30:41 +0000 | [diff] [blame] | 920 | |
Chris Lattner | e28e40a | 2005-08-25 00:45:43 +0000 | [diff] [blame] | 921 | case ISD::FrameIndex: { |
| 922 | int FI = cast<FrameIndexSDNode>(N)->getIndex(); |
Chris Lattner | c08f902 | 2006-06-27 00:04:13 +0000 | [diff] [blame] | 923 | SDOperand TFI = CurDAG->getTargetFrameIndex(FI, Op.getValueType()); |
| 924 | unsigned Opc = Op.getValueType() == MVT::i32 ? PPC::ADDI : PPC::ADDI8; |
Evan Cheng | 3416721 | 2006-02-09 00:37:58 +0000 | [diff] [blame] | 925 | if (N->hasOneUse()) { |
Chris Lattner | c08f902 | 2006-06-27 00:04:13 +0000 | [diff] [blame] | 926 | Result = CurDAG->SelectNodeTo(N, Opc, Op.getValueType(), TFI, |
| 927 | getSmallIPtrImm(0)); |
Evan Cheng | 3416721 | 2006-02-09 00:37:58 +0000 | [diff] [blame] | 928 | return; |
| 929 | } |
Evan Cheng | 2ef88a0 | 2006-08-07 22:28:20 +0000 | [diff] [blame] | 930 | Result = |
Chris Lattner | c08f902 | 2006-06-27 00:04:13 +0000 | [diff] [blame] | 931 | SDOperand(CurDAG->getTargetNode(Opc, Op.getValueType(), TFI, |
| 932 | getSmallIPtrImm(0)), 0); |
Evan Cheng | 2ef88a0 | 2006-08-07 22:28:20 +0000 | [diff] [blame] | 933 | ReplaceUses(Op, Result); |
Evan Cheng | 3416721 | 2006-02-09 00:37:58 +0000 | [diff] [blame] | 934 | return; |
Chris Lattner | e28e40a | 2005-08-25 00:45:43 +0000 | [diff] [blame] | 935 | } |
Chris Lattner | 6d92cad | 2006-03-26 10:06:40 +0000 | [diff] [blame] | 936 | |
| 937 | case PPCISD::MFCR: { |
| 938 | SDOperand InFlag; |
Evan Cheng | 2ef88a0 | 2006-08-07 22:28:20 +0000 | [diff] [blame] | 939 | AddToQueue(InFlag, N->getOperand(1)); |
Chris Lattner | 6d92cad | 2006-03-26 10:06:40 +0000 | [diff] [blame] | 940 | // Use MFOCRF if supported. |
| 941 | if (TLI.getTargetMachine().getSubtarget<PPCSubtarget>().isGigaProcessor()) |
| 942 | Result = SDOperand(CurDAG->getTargetNode(PPC::MFOCRF, MVT::i32, |
| 943 | N->getOperand(0), InFlag), 0); |
| 944 | else |
| 945 | Result = SDOperand(CurDAG->getTargetNode(PPC::MFCR, MVT::i32, InFlag), 0); |
Evan Cheng | 2ef88a0 | 2006-08-07 22:28:20 +0000 | [diff] [blame] | 946 | ReplaceUses(Op, Result); |
Chris Lattner | 6d92cad | 2006-03-26 10:06:40 +0000 | [diff] [blame] | 947 | return; |
| 948 | } |
| 949 | |
Chris Lattner | 88add10 | 2005-09-28 22:50:24 +0000 | [diff] [blame] | 950 | case ISD::SDIV: { |
Nate Begeman | 405e3ec | 2005-10-21 00:02:42 +0000 | [diff] [blame] | 951 | // FIXME: since this depends on the setting of the carry flag from the srawi |
| 952 | // we should really be making notes about that for the scheduler. |
| 953 | // FIXME: It sure would be nice if we could cheaply recognize the |
| 954 | // srl/add/sra pattern the dag combiner will generate for this as |
| 955 | // sra/addze rather than having to handle sdiv ourselves. oh well. |
Chris Lattner | 8784a23 | 2005-08-25 17:50:06 +0000 | [diff] [blame] | 956 | unsigned Imm; |
Chris Lattner | c08f902 | 2006-06-27 00:04:13 +0000 | [diff] [blame] | 957 | if (isInt32Immediate(N->getOperand(1), Imm)) { |
Evan Cheng | 3416721 | 2006-02-09 00:37:58 +0000 | [diff] [blame] | 958 | SDOperand N0; |
Evan Cheng | 2ef88a0 | 2006-08-07 22:28:20 +0000 | [diff] [blame] | 959 | AddToQueue(N0, N->getOperand(0)); |
Chris Lattner | 8784a23 | 2005-08-25 17:50:06 +0000 | [diff] [blame] | 960 | if ((signed)Imm > 0 && isPowerOf2_32(Imm)) { |
Evan Cheng | 7e9b26f | 2006-02-09 07:17:49 +0000 | [diff] [blame] | 961 | SDNode *Op = |
Chris Lattner | 8784a23 | 2005-08-25 17:50:06 +0000 | [diff] [blame] | 962 | CurDAG->getTargetNode(PPC::SRAWI, MVT::i32, MVT::Flag, |
Evan Cheng | 3416721 | 2006-02-09 00:37:58 +0000 | [diff] [blame] | 963 | N0, getI32Imm(Log2_32(Imm))); |
| 964 | Result = CurDAG->SelectNodeTo(N, PPC::ADDZE, MVT::i32, |
Evan Cheng | 7e9b26f | 2006-02-09 07:17:49 +0000 | [diff] [blame] | 965 | SDOperand(Op, 0), SDOperand(Op, 1)); |
Chris Lattner | 8784a23 | 2005-08-25 17:50:06 +0000 | [diff] [blame] | 966 | } else if ((signed)Imm < 0 && isPowerOf2_32(-Imm)) { |
Evan Cheng | 7e9b26f | 2006-02-09 07:17:49 +0000 | [diff] [blame] | 967 | SDNode *Op = |
Chris Lattner | 2501d5e | 2005-08-30 17:13:58 +0000 | [diff] [blame] | 968 | CurDAG->getTargetNode(PPC::SRAWI, MVT::i32, MVT::Flag, |
Evan Cheng | 3416721 | 2006-02-09 00:37:58 +0000 | [diff] [blame] | 969 | N0, getI32Imm(Log2_32(-Imm))); |
Chris Lattner | 8784a23 | 2005-08-25 17:50:06 +0000 | [diff] [blame] | 970 | SDOperand PT = |
Evan Cheng | 7e9b26f | 2006-02-09 07:17:49 +0000 | [diff] [blame] | 971 | SDOperand(CurDAG->getTargetNode(PPC::ADDZE, MVT::i32, |
| 972 | SDOperand(Op, 0), SDOperand(Op, 1)), |
| 973 | 0); |
Evan Cheng | 3416721 | 2006-02-09 00:37:58 +0000 | [diff] [blame] | 974 | Result = CurDAG->SelectNodeTo(N, PPC::NEG, MVT::i32, PT); |
Chris Lattner | 8784a23 | 2005-08-25 17:50:06 +0000 | [diff] [blame] | 975 | } |
Evan Cheng | 3416721 | 2006-02-09 00:37:58 +0000 | [diff] [blame] | 976 | return; |
Chris Lattner | 8784a23 | 2005-08-25 17:50:06 +0000 | [diff] [blame] | 977 | } |
Chris Lattner | 047b952 | 2005-08-25 22:04:30 +0000 | [diff] [blame] | 978 | |
Chris Lattner | 237733e | 2005-09-29 23:33:31 +0000 | [diff] [blame] | 979 | // Other cases are autogenerated. |
| 980 | break; |
Chris Lattner | 047b952 | 2005-08-25 22:04:30 +0000 | [diff] [blame] | 981 | } |
Nate Begeman | cffc32b | 2005-08-18 07:30:46 +0000 | [diff] [blame] | 982 | case ISD::AND: { |
Nate Begeman | 50fb3c4 | 2005-12-24 01:00:15 +0000 | [diff] [blame] | 983 | unsigned Imm, Imm2; |
Nate Begeman | cffc32b | 2005-08-18 07:30:46 +0000 | [diff] [blame] | 984 | // If this is an and of a value rotated between 0 and 31 bits and then and'd |
| 985 | // with a mask, emit rlwinm |
Chris Lattner | c08f902 | 2006-06-27 00:04:13 +0000 | [diff] [blame] | 986 | if (isInt32Immediate(N->getOperand(1), Imm) && |
| 987 | (isShiftedMask_32(Imm) || isShiftedMask_32(~Imm))) { |
Nate Begeman | cffc32b | 2005-08-18 07:30:46 +0000 | [diff] [blame] | 988 | SDOperand Val; |
Nate Begeman | a694047 | 2005-08-18 18:01:39 +0000 | [diff] [blame] | 989 | unsigned SH, MB, ME; |
Nate Begeman | cffc32b | 2005-08-18 07:30:46 +0000 | [diff] [blame] | 990 | if (isRotateAndMask(N->getOperand(0).Val, Imm, false, SH, MB, ME)) { |
Evan Cheng | 2ef88a0 | 2006-08-07 22:28:20 +0000 | [diff] [blame] | 991 | AddToQueue(Val, N->getOperand(0).getOperand(0)); |
Chris Lattner | 3393e80 | 2005-10-25 19:32:37 +0000 | [diff] [blame] | 992 | } else if (Imm == 0) { |
| 993 | // AND X, 0 -> 0, not "rlwinm 32". |
Evan Cheng | 2ef88a0 | 2006-08-07 22:28:20 +0000 | [diff] [blame] | 994 | AddToQueue(Result, N->getOperand(1)); |
Evan Cheng | 3416721 | 2006-02-09 00:37:58 +0000 | [diff] [blame] | 995 | return ; |
Chris Lattner | 3393e80 | 2005-10-25 19:32:37 +0000 | [diff] [blame] | 996 | } else { |
Evan Cheng | 2ef88a0 | 2006-08-07 22:28:20 +0000 | [diff] [blame] | 997 | AddToQueue(Val, N->getOperand(0)); |
Nate Begeman | cffc32b | 2005-08-18 07:30:46 +0000 | [diff] [blame] | 998 | isRunOfOnes(Imm, MB, ME); |
| 999 | SH = 0; |
| 1000 | } |
Evan Cheng | 3416721 | 2006-02-09 00:37:58 +0000 | [diff] [blame] | 1001 | Result = CurDAG->SelectNodeTo(N, PPC::RLWINM, MVT::i32, Val, |
| 1002 | getI32Imm(SH), getI32Imm(MB), |
| 1003 | getI32Imm(ME)); |
| 1004 | return; |
Nate Begeman | cffc32b | 2005-08-18 07:30:46 +0000 | [diff] [blame] | 1005 | } |
Nate Begeman | 50fb3c4 | 2005-12-24 01:00:15 +0000 | [diff] [blame] | 1006 | // ISD::OR doesn't get all the bitfield insertion fun. |
| 1007 | // (and (or x, c1), c2) where isRunOfOnes(~(c1^c2)) is a bitfield insert |
Chris Lattner | c08f902 | 2006-06-27 00:04:13 +0000 | [diff] [blame] | 1008 | if (isInt32Immediate(N->getOperand(1), Imm) && |
Nate Begeman | 50fb3c4 | 2005-12-24 01:00:15 +0000 | [diff] [blame] | 1009 | N->getOperand(0).getOpcode() == ISD::OR && |
Chris Lattner | c08f902 | 2006-06-27 00:04:13 +0000 | [diff] [blame] | 1010 | isInt32Immediate(N->getOperand(0).getOperand(1), Imm2)) { |
Chris Lattner | c9a5ef5 | 2006-01-05 18:32:49 +0000 | [diff] [blame] | 1011 | unsigned MB, ME; |
Nate Begeman | 50fb3c4 | 2005-12-24 01:00:15 +0000 | [diff] [blame] | 1012 | Imm = ~(Imm^Imm2); |
| 1013 | if (isRunOfOnes(Imm, MB, ME)) { |
Evan Cheng | 3416721 | 2006-02-09 00:37:58 +0000 | [diff] [blame] | 1014 | SDOperand Tmp1, Tmp2; |
Evan Cheng | 2ef88a0 | 2006-08-07 22:28:20 +0000 | [diff] [blame] | 1015 | AddToQueue(Tmp1, N->getOperand(0).getOperand(0)); |
| 1016 | AddToQueue(Tmp2, N->getOperand(0).getOperand(1)); |
Evan Cheng | 7e9b26f | 2006-02-09 07:17:49 +0000 | [diff] [blame] | 1017 | Result = SDOperand(CurDAG->getTargetNode(PPC::RLWIMI, MVT::i32, |
| 1018 | Tmp1, Tmp2, |
| 1019 | getI32Imm(0), getI32Imm(MB), |
| 1020 | getI32Imm(ME)), 0); |
Evan Cheng | 2ef88a0 | 2006-08-07 22:28:20 +0000 | [diff] [blame] | 1021 | ReplaceUses(Op, Result); |
Evan Cheng | 3416721 | 2006-02-09 00:37:58 +0000 | [diff] [blame] | 1022 | return; |
Nate Begeman | 50fb3c4 | 2005-12-24 01:00:15 +0000 | [diff] [blame] | 1023 | } |
| 1024 | } |
Chris Lattner | 237733e | 2005-09-29 23:33:31 +0000 | [diff] [blame] | 1025 | |
| 1026 | // Other cases are autogenerated. |
| 1027 | break; |
Nate Begeman | cffc32b | 2005-08-18 07:30:46 +0000 | [diff] [blame] | 1028 | } |
Nate Begeman | 02b88a4 | 2005-08-19 00:38:14 +0000 | [diff] [blame] | 1029 | case ISD::OR: |
Chris Lattner | cccef1c | 2006-06-27 21:08:52 +0000 | [diff] [blame] | 1030 | if (N->getValueType(0) == MVT::i32) |
| 1031 | if (SDNode *I = SelectBitfieldInsert(N)) { |
Evan Cheng | 2ef88a0 | 2006-08-07 22:28:20 +0000 | [diff] [blame] | 1032 | Result = SDOperand(I, 0); |
| 1033 | ReplaceUses(Op, Result); |
Chris Lattner | cccef1c | 2006-06-27 21:08:52 +0000 | [diff] [blame] | 1034 | return; |
| 1035 | } |
Chris Lattner | d3d2cf5 | 2005-09-29 00:59:32 +0000 | [diff] [blame] | 1036 | |
Chris Lattner | 237733e | 2005-09-29 23:33:31 +0000 | [diff] [blame] | 1037 | // Other cases are autogenerated. |
| 1038 | break; |
Nate Begeman | c15ed44 | 2005-08-18 23:38:00 +0000 | [diff] [blame] | 1039 | case ISD::SHL: { |
| 1040 | unsigned Imm, SH, MB, ME; |
| 1041 | if (isOpcWithIntImmediate(N->getOperand(0).Val, ISD::AND, Imm) && |
Nate Begeman | 2d5aff7 | 2005-10-19 18:42:01 +0000 | [diff] [blame] | 1042 | isRotateAndMask(N, Imm, true, SH, MB, ME)) { |
Evan Cheng | 3416721 | 2006-02-09 00:37:58 +0000 | [diff] [blame] | 1043 | SDOperand Val; |
Evan Cheng | 2ef88a0 | 2006-08-07 22:28:20 +0000 | [diff] [blame] | 1044 | AddToQueue(Val, N->getOperand(0).getOperand(0)); |
Evan Cheng | 3416721 | 2006-02-09 00:37:58 +0000 | [diff] [blame] | 1045 | Result = CurDAG->SelectNodeTo(N, PPC::RLWINM, MVT::i32, |
| 1046 | Val, getI32Imm(SH), getI32Imm(MB), |
| 1047 | getI32Imm(ME)); |
| 1048 | return; |
Nate Begeman | 8d94832 | 2005-10-19 01:12:32 +0000 | [diff] [blame] | 1049 | } |
Nate Begeman | 2d5aff7 | 2005-10-19 18:42:01 +0000 | [diff] [blame] | 1050 | |
| 1051 | // Other cases are autogenerated. |
| 1052 | break; |
Nate Begeman | c15ed44 | 2005-08-18 23:38:00 +0000 | [diff] [blame] | 1053 | } |
| 1054 | case ISD::SRL: { |
| 1055 | unsigned Imm, SH, MB, ME; |
| 1056 | if (isOpcWithIntImmediate(N->getOperand(0).Val, ISD::AND, Imm) && |
Nate Begeman | 2d5aff7 | 2005-10-19 18:42:01 +0000 | [diff] [blame] | 1057 | isRotateAndMask(N, Imm, true, SH, MB, ME)) { |
Evan Cheng | 3416721 | 2006-02-09 00:37:58 +0000 | [diff] [blame] | 1058 | SDOperand Val; |
Evan Cheng | 2ef88a0 | 2006-08-07 22:28:20 +0000 | [diff] [blame] | 1059 | AddToQueue(Val, N->getOperand(0).getOperand(0)); |
Evan Cheng | 3416721 | 2006-02-09 00:37:58 +0000 | [diff] [blame] | 1060 | Result = CurDAG->SelectNodeTo(N, PPC::RLWINM, MVT::i32, |
Chris Lattner | 0949ed5 | 2006-05-12 16:29:37 +0000 | [diff] [blame] | 1061 | Val, getI32Imm(SH), getI32Imm(MB), |
Evan Cheng | 3416721 | 2006-02-09 00:37:58 +0000 | [diff] [blame] | 1062 | getI32Imm(ME)); |
| 1063 | return; |
Nate Begeman | 8d94832 | 2005-10-19 01:12:32 +0000 | [diff] [blame] | 1064 | } |
Nate Begeman | 2d5aff7 | 2005-10-19 18:42:01 +0000 | [diff] [blame] | 1065 | |
| 1066 | // Other cases are autogenerated. |
| 1067 | break; |
Nate Begeman | c15ed44 | 2005-08-18 23:38:00 +0000 | [diff] [blame] | 1068 | } |
Chris Lattner | 13794f5 | 2005-08-26 18:46:49 +0000 | [diff] [blame] | 1069 | case ISD::SELECT_CC: { |
| 1070 | ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(4))->get(); |
| 1071 | |
Chris Lattner | c08f902 | 2006-06-27 00:04:13 +0000 | [diff] [blame] | 1072 | // Handle the setcc cases here. select_cc lhs, 0, 1, 0, cc |
Chris Lattner | 13794f5 | 2005-08-26 18:46:49 +0000 | [diff] [blame] | 1073 | if (ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N->getOperand(1))) |
| 1074 | if (ConstantSDNode *N2C = dyn_cast<ConstantSDNode>(N->getOperand(2))) |
| 1075 | if (ConstantSDNode *N3C = dyn_cast<ConstantSDNode>(N->getOperand(3))) |
| 1076 | if (N1C->isNullValue() && N3C->isNullValue() && |
Chris Lattner | c08f902 | 2006-06-27 00:04:13 +0000 | [diff] [blame] | 1077 | N2C->getValue() == 1ULL && CC == ISD::SETNE && |
| 1078 | // FIXME: Implement this optzn for PPC64. |
| 1079 | N->getValueType(0) == MVT::i32) { |
Evan Cheng | 3416721 | 2006-02-09 00:37:58 +0000 | [diff] [blame] | 1080 | SDOperand LHS; |
Evan Cheng | 2ef88a0 | 2006-08-07 22:28:20 +0000 | [diff] [blame] | 1081 | AddToQueue(LHS, N->getOperand(0)); |
Evan Cheng | 7e9b26f | 2006-02-09 07:17:49 +0000 | [diff] [blame] | 1082 | SDNode *Tmp = |
Chris Lattner | 13794f5 | 2005-08-26 18:46:49 +0000 | [diff] [blame] | 1083 | CurDAG->getTargetNode(PPC::ADDIC, MVT::i32, MVT::Flag, |
| 1084 | LHS, getI32Imm(~0U)); |
Evan Cheng | 7e9b26f | 2006-02-09 07:17:49 +0000 | [diff] [blame] | 1085 | Result = CurDAG->SelectNodeTo(N, PPC::SUBFE, MVT::i32, |
| 1086 | SDOperand(Tmp, 0), LHS, |
| 1087 | SDOperand(Tmp, 1)); |
Evan Cheng | 3416721 | 2006-02-09 00:37:58 +0000 | [diff] [blame] | 1088 | return; |
Chris Lattner | 13794f5 | 2005-08-26 18:46:49 +0000 | [diff] [blame] | 1089 | } |
Chris Lattner | 8a2d3ca | 2005-08-26 21:23:58 +0000 | [diff] [blame] | 1090 | |
Chris Lattner | 50ff55c | 2005-09-01 19:20:44 +0000 | [diff] [blame] | 1091 | SDOperand CCReg = SelectCC(N->getOperand(0), N->getOperand(1), CC); |
Chris Lattner | 8a2d3ca | 2005-08-26 21:23:58 +0000 | [diff] [blame] | 1092 | unsigned BROpc = getBCCForSetCC(CC); |
| 1093 | |
| 1094 | bool isFP = MVT::isFloatingPoint(N->getValueType(0)); |
Chris Lattner | 919c032 | 2005-10-01 01:35:02 +0000 | [diff] [blame] | 1095 | unsigned SelectCCOp; |
Chris Lattner | c08f902 | 2006-06-27 00:04:13 +0000 | [diff] [blame] | 1096 | if (N->getValueType(0) == MVT::i32) |
| 1097 | SelectCCOp = PPC::SELECT_CC_I4; |
| 1098 | else if (N->getValueType(0) == MVT::i64) |
| 1099 | SelectCCOp = PPC::SELECT_CC_I8; |
Chris Lattner | 919c032 | 2005-10-01 01:35:02 +0000 | [diff] [blame] | 1100 | else if (N->getValueType(0) == MVT::f32) |
| 1101 | SelectCCOp = PPC::SELECT_CC_F4; |
Chris Lattner | 710ff32 | 2006-04-08 22:45:08 +0000 | [diff] [blame] | 1102 | else if (N->getValueType(0) == MVT::f64) |
Chris Lattner | 919c032 | 2005-10-01 01:35:02 +0000 | [diff] [blame] | 1103 | SelectCCOp = PPC::SELECT_CC_F8; |
Chris Lattner | 710ff32 | 2006-04-08 22:45:08 +0000 | [diff] [blame] | 1104 | else |
| 1105 | SelectCCOp = PPC::SELECT_CC_VRRC; |
| 1106 | |
Evan Cheng | 3416721 | 2006-02-09 00:37:58 +0000 | [diff] [blame] | 1107 | SDOperand N2, N3; |
Evan Cheng | 2ef88a0 | 2006-08-07 22:28:20 +0000 | [diff] [blame] | 1108 | AddToQueue(N2, N->getOperand(2)); |
| 1109 | AddToQueue(N3, N->getOperand(3)); |
Evan Cheng | 3416721 | 2006-02-09 00:37:58 +0000 | [diff] [blame] | 1110 | Result = CurDAG->SelectNodeTo(N, SelectCCOp, N->getValueType(0), CCReg, |
| 1111 | N2, N3, getI32Imm(BROpc)); |
| 1112 | return; |
Chris Lattner | 13794f5 | 2005-08-26 18:46:49 +0000 | [diff] [blame] | 1113 | } |
Nate Begeman | 81e8097 | 2006-03-17 01:40:33 +0000 | [diff] [blame] | 1114 | case ISD::BR_CC: { |
Evan Cheng | 3416721 | 2006-02-09 00:37:58 +0000 | [diff] [blame] | 1115 | SDOperand Chain; |
Evan Cheng | 2ef88a0 | 2006-08-07 22:28:20 +0000 | [diff] [blame] | 1116 | AddToQueue(Chain, N->getOperand(0)); |
Chris Lattner | 2fbb457 | 2005-08-21 18:50:37 +0000 | [diff] [blame] | 1117 | ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(1))->get(); |
| 1118 | SDOperand CondCode = SelectCC(N->getOperand(2), N->getOperand(3), CC); |
Nate Begeman | 81e8097 | 2006-03-17 01:40:33 +0000 | [diff] [blame] | 1119 | Result = CurDAG->SelectNodeTo(N, PPC::COND_BRANCH, MVT::Other, |
| 1120 | CondCode, getI32Imm(getBCCForSetCC(CC)), |
| 1121 | N->getOperand(4), Chain); |
Evan Cheng | 3416721 | 2006-02-09 00:37:58 +0000 | [diff] [blame] | 1122 | return; |
Chris Lattner | 2fbb457 | 2005-08-21 18:50:37 +0000 | [diff] [blame] | 1123 | } |
Nate Begeman | 37efe67 | 2006-04-22 18:53:45 +0000 | [diff] [blame] | 1124 | case ISD::BRIND: { |
Chris Lattner | cf00631 | 2006-06-10 01:15:02 +0000 | [diff] [blame] | 1125 | // FIXME: Should custom lower this. |
Nate Begeman | 37efe67 | 2006-04-22 18:53:45 +0000 | [diff] [blame] | 1126 | SDOperand Chain, Target; |
Evan Cheng | 2ef88a0 | 2006-08-07 22:28:20 +0000 | [diff] [blame] | 1127 | AddToQueue(Chain, N->getOperand(0)); |
| 1128 | AddToQueue(Target,N->getOperand(1)); |
Chris Lattner | 6b76b96 | 2006-06-27 20:46:17 +0000 | [diff] [blame] | 1129 | unsigned Opc = Target.getValueType() == MVT::i32 ? PPC::MTCTR : PPC::MTCTR8; |
| 1130 | Chain = SDOperand(CurDAG->getTargetNode(Opc, MVT::Other, Target, |
Nate Begeman | 37efe67 | 2006-04-22 18:53:45 +0000 | [diff] [blame] | 1131 | Chain), 0); |
| 1132 | Result = CurDAG->SelectNodeTo(N, PPC::BCTR, MVT::Other, Chain); |
| 1133 | return; |
| 1134 | } |
Chris Lattner | cf00631 | 2006-06-10 01:15:02 +0000 | [diff] [blame] | 1135 | // FIXME: These are manually selected because tblgen isn't handling varargs |
| 1136 | // nodes correctly. |
| 1137 | case PPCISD::BCTRL: MySelect_PPCbctrl(Result, Op); return; |
| 1138 | case PPCISD::CALL: MySelect_PPCcall(Result, Op); return; |
Chris Lattner | a5a91b1 | 2005-08-17 19:33:03 +0000 | [diff] [blame] | 1139 | } |
Chris Lattner | 25dae72 | 2005-09-03 00:53:47 +0000 | [diff] [blame] | 1140 | |
Evan Cheng | 3416721 | 2006-02-09 00:37:58 +0000 | [diff] [blame] | 1141 | SelectCode(Result, Op); |
Chris Lattner | a5a91b1 | 2005-08-17 19:33:03 +0000 | [diff] [blame] | 1142 | } |
| 1143 | |
| 1144 | |
Chris Lattner | cf00631 | 2006-06-10 01:15:02 +0000 | [diff] [blame] | 1145 | // FIXME: This is manually selected because tblgen isn't handling varargs nodes |
| 1146 | // correctly. |
| 1147 | void PPCDAGToDAGISel::MySelect_PPCbctrl(SDOperand &Result, SDOperand N) { |
| 1148 | SDOperand Chain(0, 0); |
| 1149 | SDOperand InFlag(0, 0); |
| 1150 | SDNode *ResNode; |
| 1151 | |
| 1152 | bool hasFlag = |
| 1153 | N.getOperand(N.getNumOperands()-1).getValueType() == MVT::Flag; |
| 1154 | |
| 1155 | std::vector<SDOperand> Ops; |
| 1156 | // Push varargs arguments, including optional flag. |
| 1157 | for (unsigned i = 1, e = N.getNumOperands()-hasFlag; i != e; ++i) { |
Evan Cheng | 2ef88a0 | 2006-08-07 22:28:20 +0000 | [diff] [blame] | 1158 | AddToQueue(Chain, N.getOperand(i)); |
Chris Lattner | cf00631 | 2006-06-10 01:15:02 +0000 | [diff] [blame] | 1159 | Ops.push_back(Chain); |
| 1160 | } |
| 1161 | |
Evan Cheng | 2ef88a0 | 2006-08-07 22:28:20 +0000 | [diff] [blame] | 1162 | AddToQueue(Chain, N.getOperand(0)); |
Chris Lattner | cf00631 | 2006-06-10 01:15:02 +0000 | [diff] [blame] | 1163 | Ops.push_back(Chain); |
| 1164 | |
| 1165 | if (hasFlag) { |
Evan Cheng | 2ef88a0 | 2006-08-07 22:28:20 +0000 | [diff] [blame] | 1166 | AddToQueue(Chain, N.getOperand(N.getNumOperands()-1)); |
Chris Lattner | cf00631 | 2006-06-10 01:15:02 +0000 | [diff] [blame] | 1167 | Ops.push_back(Chain); |
| 1168 | } |
| 1169 | |
| 1170 | ResNode = CurDAG->getTargetNode(PPC::BCTRL, MVT::Other, MVT::Flag, Ops); |
| 1171 | Chain = SDOperand(ResNode, 0); |
| 1172 | InFlag = SDOperand(ResNode, 1); |
Evan Cheng | 2ef88a0 | 2006-08-07 22:28:20 +0000 | [diff] [blame] | 1173 | ReplaceUses(SDOperand(N.Val, 0), Chain); |
| 1174 | ReplaceUses(SDOperand(N.Val, 1), InFlag); |
Chris Lattner | cf00631 | 2006-06-10 01:15:02 +0000 | [diff] [blame] | 1175 | Result = SDOperand(ResNode, N.ResNo); |
| 1176 | return; |
| 1177 | } |
| 1178 | |
| 1179 | // FIXME: This is manually selected because tblgen isn't handling varargs nodes |
| 1180 | // correctly. |
| 1181 | void PPCDAGToDAGISel::MySelect_PPCcall(SDOperand &Result, SDOperand N) { |
| 1182 | SDOperand Chain(0, 0); |
| 1183 | SDOperand InFlag(0, 0); |
| 1184 | SDOperand N1(0, 0); |
| 1185 | SDOperand Tmp0(0, 0); |
| 1186 | SDNode *ResNode; |
| 1187 | Chain = N.getOperand(0); |
| 1188 | N1 = N.getOperand(1); |
| 1189 | |
| 1190 | // Pattern: (PPCcall:void (imm:i32):$func) |
| 1191 | // Emits: (BLA:void (imm:i32):$func) |
| 1192 | // Pattern complexity = 4 cost = 1 |
| 1193 | if (N1.getOpcode() == ISD::Constant) { |
| 1194 | unsigned Tmp0C = (unsigned)cast<ConstantSDNode>(N1)->getValue(); |
| 1195 | |
| 1196 | std::vector<SDOperand> Ops; |
| 1197 | Ops.push_back(CurDAG->getTargetConstant(Tmp0C, MVT::i32)); |
| 1198 | |
| 1199 | bool hasFlag = |
| 1200 | N.getOperand(N.getNumOperands()-1).getValueType() == MVT::Flag; |
| 1201 | |
| 1202 | // Push varargs arguments, not including optional flag. |
| 1203 | for (unsigned i = 2, e = N.getNumOperands()-hasFlag; i != e; ++i) { |
Evan Cheng | 2ef88a0 | 2006-08-07 22:28:20 +0000 | [diff] [blame] | 1204 | AddToQueue(Chain, N.getOperand(i)); |
Chris Lattner | cf00631 | 2006-06-10 01:15:02 +0000 | [diff] [blame] | 1205 | Ops.push_back(Chain); |
| 1206 | } |
Evan Cheng | 2ef88a0 | 2006-08-07 22:28:20 +0000 | [diff] [blame] | 1207 | AddToQueue(Chain, N.getOperand(0)); |
Chris Lattner | cf00631 | 2006-06-10 01:15:02 +0000 | [diff] [blame] | 1208 | Ops.push_back(Chain); |
| 1209 | if (hasFlag) { |
Evan Cheng | 2ef88a0 | 2006-08-07 22:28:20 +0000 | [diff] [blame] | 1210 | AddToQueue(Chain, N.getOperand(N.getNumOperands()-1)); |
Chris Lattner | cf00631 | 2006-06-10 01:15:02 +0000 | [diff] [blame] | 1211 | Ops.push_back(Chain); |
| 1212 | } |
| 1213 | ResNode = CurDAG->getTargetNode(PPC::BLA, MVT::Other, MVT::Flag, Ops); |
| 1214 | |
| 1215 | Chain = SDOperand(ResNode, 0); |
| 1216 | InFlag = SDOperand(ResNode, 1); |
Evan Cheng | 2ef88a0 | 2006-08-07 22:28:20 +0000 | [diff] [blame] | 1217 | ReplaceUses(SDOperand(N.Val, 0), Chain); |
| 1218 | ReplaceUses(SDOperand(N.Val, 1), InFlag); |
Chris Lattner | cf00631 | 2006-06-10 01:15:02 +0000 | [diff] [blame] | 1219 | Result = SDOperand(ResNode, N.ResNo); |
| 1220 | return; |
| 1221 | } |
| 1222 | |
| 1223 | // Pattern: (PPCcall:void (tglobaladdr:i32):$dst) |
| 1224 | // Emits: (BL:void (tglobaladdr:i32):$dst) |
| 1225 | // Pattern complexity = 4 cost = 1 |
| 1226 | if (N1.getOpcode() == ISD::TargetGlobalAddress) { |
| 1227 | std::vector<SDOperand> Ops; |
| 1228 | Ops.push_back(N1); |
| 1229 | |
| 1230 | bool hasFlag = |
| 1231 | N.getOperand(N.getNumOperands()-1).getValueType() == MVT::Flag; |
| 1232 | |
| 1233 | // Push varargs arguments, not including optional flag. |
| 1234 | for (unsigned i = 2, e = N.getNumOperands()-hasFlag; i != e; ++i) { |
Evan Cheng | 2ef88a0 | 2006-08-07 22:28:20 +0000 | [diff] [blame] | 1235 | AddToQueue(Chain, N.getOperand(i)); |
Chris Lattner | cf00631 | 2006-06-10 01:15:02 +0000 | [diff] [blame] | 1236 | Ops.push_back(Chain); |
| 1237 | } |
Evan Cheng | 2ef88a0 | 2006-08-07 22:28:20 +0000 | [diff] [blame] | 1238 | AddToQueue(Chain, N.getOperand(0)); |
Chris Lattner | cf00631 | 2006-06-10 01:15:02 +0000 | [diff] [blame] | 1239 | Ops.push_back(Chain); |
| 1240 | if (hasFlag) { |
Evan Cheng | 2ef88a0 | 2006-08-07 22:28:20 +0000 | [diff] [blame] | 1241 | AddToQueue(Chain, N.getOperand(N.getNumOperands()-1)); |
Chris Lattner | cf00631 | 2006-06-10 01:15:02 +0000 | [diff] [blame] | 1242 | Ops.push_back(Chain); |
| 1243 | } |
| 1244 | |
| 1245 | ResNode = CurDAG->getTargetNode(PPC::BL, MVT::Other, MVT::Flag, Ops); |
| 1246 | |
| 1247 | Chain = SDOperand(ResNode, 0); |
| 1248 | InFlag = SDOperand(ResNode, 1); |
Evan Cheng | 2ef88a0 | 2006-08-07 22:28:20 +0000 | [diff] [blame] | 1249 | ReplaceUses(SDOperand(N.Val, 0), Chain); |
| 1250 | ReplaceUses(SDOperand(N.Val, 1), InFlag); |
Chris Lattner | cf00631 | 2006-06-10 01:15:02 +0000 | [diff] [blame] | 1251 | Result = SDOperand(ResNode, N.ResNo); |
| 1252 | return; |
| 1253 | } |
| 1254 | |
| 1255 | // Pattern: (PPCcall:void (texternalsym:i32):$dst) |
| 1256 | // Emits: (BL:void (texternalsym:i32):$dst) |
| 1257 | // Pattern complexity = 4 cost = 1 |
| 1258 | if (N1.getOpcode() == ISD::TargetExternalSymbol) { |
| 1259 | std::vector<SDOperand> Ops; |
| 1260 | Ops.push_back(N1); |
| 1261 | |
| 1262 | bool hasFlag = |
| 1263 | N.getOperand(N.getNumOperands()-1).getValueType() == MVT::Flag; |
| 1264 | |
| 1265 | // Push varargs arguments, not including optional flag. |
| 1266 | for (unsigned i = 2, e = N.getNumOperands()-hasFlag; i != e; ++i) { |
Evan Cheng | 2ef88a0 | 2006-08-07 22:28:20 +0000 | [diff] [blame] | 1267 | AddToQueue(Chain, N.getOperand(i)); |
Chris Lattner | cf00631 | 2006-06-10 01:15:02 +0000 | [diff] [blame] | 1268 | Ops.push_back(Chain); |
| 1269 | } |
Evan Cheng | 2ef88a0 | 2006-08-07 22:28:20 +0000 | [diff] [blame] | 1270 | AddToQueue(Chain, N.getOperand(0)); |
Chris Lattner | cf00631 | 2006-06-10 01:15:02 +0000 | [diff] [blame] | 1271 | Ops.push_back(Chain); |
| 1272 | if (hasFlag) { |
Evan Cheng | 2ef88a0 | 2006-08-07 22:28:20 +0000 | [diff] [blame] | 1273 | AddToQueue(Chain, N.getOperand(N.getNumOperands()-1)); |
Chris Lattner | cf00631 | 2006-06-10 01:15:02 +0000 | [diff] [blame] | 1274 | Ops.push_back(Chain); |
| 1275 | } |
| 1276 | |
| 1277 | ResNode = CurDAG->getTargetNode(PPC::BL, MVT::Other, MVT::Flag, Ops); |
| 1278 | |
| 1279 | Chain = SDOperand(ResNode, 0); |
| 1280 | InFlag = SDOperand(ResNode, 1); |
Evan Cheng | 2ef88a0 | 2006-08-07 22:28:20 +0000 | [diff] [blame] | 1281 | ReplaceUses(SDOperand(N.Val, 0), Chain); |
| 1282 | ReplaceUses(SDOperand(N.Val, 1), InFlag); |
Chris Lattner | cf00631 | 2006-06-10 01:15:02 +0000 | [diff] [blame] | 1283 | Result = SDOperand(ResNode, N.ResNo); |
| 1284 | return; |
| 1285 | } |
| 1286 | std::cerr << "Cannot yet select: "; |
| 1287 | N.Val->dump(CurDAG); |
| 1288 | std::cerr << '\n'; |
| 1289 | abort(); |
| 1290 | } |
| 1291 | |
| 1292 | |
Nate Begeman | 1d9d742 | 2005-10-18 00:28:58 +0000 | [diff] [blame] | 1293 | /// createPPCISelDag - This pass converts a legalized DAG into a |
Chris Lattner | a5a91b1 | 2005-08-17 19:33:03 +0000 | [diff] [blame] | 1294 | /// PowerPC-specific DAG, ready for instruction scheduling. |
| 1295 | /// |
Evan Cheng | c4c6257 | 2006-03-13 23:20:37 +0000 | [diff] [blame] | 1296 | FunctionPass *llvm::createPPCISelDag(PPCTargetMachine &TM) { |
Nate Begeman | 1d9d742 | 2005-10-18 00:28:58 +0000 | [diff] [blame] | 1297 | return new PPCDAGToDAGISel(TM); |
Chris Lattner | a5a91b1 | 2005-08-17 19:33:03 +0000 | [diff] [blame] | 1298 | } |
| 1299 | |